blob: b17812491b8aab02ca63ec7b4e688a3eeb5367dc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
Michael Chan65610fb2007-02-13 12:18:46 -08007 * Copyright (C) 2005-2007 Broadcom Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Firmware is:
Michael Chan49cabf42005-06-06 15:15:17 -070010 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <linux/module.h>
20#include <linux/moduleparam.h>
21#include <linux/kernel.h>
22#include <linux/types.h>
23#include <linux/compiler.h>
24#include <linux/slab.h>
25#include <linux/delay.h>
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020026#include <linux/in.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/init.h>
28#include <linux/ioport.h>
29#include <linux/pci.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/mii.h>
35#include <linux/if_vlan.h>
36#include <linux/ip.h>
37#include <linux/tcp.h>
38#include <linux/workqueue.h>
Michael Chan61487482005-09-05 17:53:19 -070039#include <linux/prefetch.h>
Tobias Klauserf9a5f7d2005-10-29 15:09:26 +020040#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
42#include <net/checksum.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030043#include <net/ip.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45#include <asm/system.h>
46#include <asm/io.h>
47#include <asm/byteorder.h>
48#include <asm/uaccess.h>
49
David S. Miller49b6e95f2007-03-29 01:38:42 -070050#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#include <asm/idprom.h>
David S. Miller49b6e95f2007-03-29 01:38:42 -070052#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#endif
54
55#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
56#define TG3_VLAN_TAG_USED 1
57#else
58#define TG3_VLAN_TAG_USED 0
59#endif
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#define TG3_TSO_SUPPORT 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
63#include "tg3.h"
64
65#define DRV_MODULE_NAME "tg3"
66#define PFX DRV_MODULE_NAME ": "
Matt Carlson41588ba2008-04-19 18:12:33 -070067#define DRV_MODULE_VERSION "3.91"
68#define DRV_MODULE_RELDATE "April 18, 2008"
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70#define TG3_DEF_MAC_MODE 0
71#define TG3_DEF_RX_MODE 0
72#define TG3_DEF_TX_MODE 0
73#define TG3_DEF_MSG_ENABLE \
74 (NETIF_MSG_DRV | \
75 NETIF_MSG_PROBE | \
76 NETIF_MSG_LINK | \
77 NETIF_MSG_TIMER | \
78 NETIF_MSG_IFDOWN | \
79 NETIF_MSG_IFUP | \
80 NETIF_MSG_RX_ERR | \
81 NETIF_MSG_TX_ERR)
82
83/* length of time before we decide the hardware is borked,
84 * and dev->tx_timeout() should be called to fix the problem
85 */
86#define TG3_TX_TIMEOUT (5 * HZ)
87
88/* hardware minimum and maximum for a single frame's data payload */
89#define TG3_MIN_MTU 60
90#define TG3_MAX_MTU(tp) \
Michael Chan0f893dc2005-07-25 12:30:38 -070091 ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
93/* These numbers seem to be hard coded in the NIC firmware somehow.
94 * You can't change the ring sizes, but you can change where you place
95 * them in the NIC onboard memory.
96 */
97#define TG3_RX_RING_SIZE 512
98#define TG3_DEF_RX_RING_PENDING 200
99#define TG3_RX_JUMBO_RING_SIZE 256
100#define TG3_DEF_RX_JUMBO_RING_PENDING 100
101
102/* Do not place this n-ring entries value into the tp struct itself,
103 * we really want to expose these constants to GCC so that modulo et
104 * al. operations are done with shifts and masks instead of with
105 * hw multiply/modulo instructions. Another solution would be to
106 * replace things like '% foo' with '& (foo - 1)'.
107 */
108#define TG3_RX_RCB_RING_SIZE(tp) \
109 ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
110
111#define TG3_TX_RING_SIZE 512
112#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
113
114#define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
115 TG3_RX_RING_SIZE)
116#define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
117 TG3_RX_JUMBO_RING_SIZE)
118#define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
119 TG3_RX_RCB_RING_SIZE(tp))
120#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
121 TG3_TX_RING_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
123
124#define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
125#define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
126
127/* minimum number of free TX descriptors required to wake up TX process */
Ranjit Manomohan42952232006-10-18 20:54:26 -0700128#define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
130/* number of ETHTOOL_GSTATS u64's */
131#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
132
Michael Chan4cafd3f2005-05-29 14:56:34 -0700133#define TG3_NUM_TEST 6
134
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135static char version[] __devinitdata =
136 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
137
138MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
139MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
140MODULE_LICENSE("GPL");
141MODULE_VERSION(DRV_MODULE_VERSION);
142
143static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
144module_param(tg3_debug, int, 0);
145MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
146
147static struct pci_device_id tg3_pci_tbl[] = {
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700148 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
149 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
150 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
151 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
152 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
153 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
154 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
155 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
156 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
157 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
158 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
159 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
160 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
161 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
162 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
163 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
164 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
165 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
166 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
167 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
168 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
169 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
170 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
171 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
Michael Chan126a3362006-09-27 16:03:07 -0700172 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700173 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
174 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
175 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
176 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
177 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
178 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
179 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
180 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
181 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
182 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
183 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
184 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
185 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
186 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
Michael Chan126a3362006-09-27 16:03:07 -0700187 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700188 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
189 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
190 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
Michael Chan676917d2006-12-07 00:20:22 -0800191 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700192 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
193 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
194 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
195 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
196 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
197 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
198 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
Michael Chanb5d37722006-09-27 16:06:21 -0700199 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
200 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
Matt Carlsond30cdd22007-10-07 23:28:35 -0700201 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
Matt Carlson6c7af272007-10-21 16:12:02 -0700203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
Matt Carlson9936bcf2007-10-10 18:03:07 -0700204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700206 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
207 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
208 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
209 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
210 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
211 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
212 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
213 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214};
215
216MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
217
Andreas Mohr50da8592006-08-14 23:54:30 -0700218static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 const char string[ETH_GSTRING_LEN];
220} ethtool_stats_keys[TG3_NUM_STATS] = {
221 { "rx_octets" },
222 { "rx_fragments" },
223 { "rx_ucast_packets" },
224 { "rx_mcast_packets" },
225 { "rx_bcast_packets" },
226 { "rx_fcs_errors" },
227 { "rx_align_errors" },
228 { "rx_xon_pause_rcvd" },
229 { "rx_xoff_pause_rcvd" },
230 { "rx_mac_ctrl_rcvd" },
231 { "rx_xoff_entered" },
232 { "rx_frame_too_long_errors" },
233 { "rx_jabbers" },
234 { "rx_undersize_packets" },
235 { "rx_in_length_errors" },
236 { "rx_out_length_errors" },
237 { "rx_64_or_less_octet_packets" },
238 { "rx_65_to_127_octet_packets" },
239 { "rx_128_to_255_octet_packets" },
240 { "rx_256_to_511_octet_packets" },
241 { "rx_512_to_1023_octet_packets" },
242 { "rx_1024_to_1522_octet_packets" },
243 { "rx_1523_to_2047_octet_packets" },
244 { "rx_2048_to_4095_octet_packets" },
245 { "rx_4096_to_8191_octet_packets" },
246 { "rx_8192_to_9022_octet_packets" },
247
248 { "tx_octets" },
249 { "tx_collisions" },
250
251 { "tx_xon_sent" },
252 { "tx_xoff_sent" },
253 { "tx_flow_control" },
254 { "tx_mac_errors" },
255 { "tx_single_collisions" },
256 { "tx_mult_collisions" },
257 { "tx_deferred" },
258 { "tx_excessive_collisions" },
259 { "tx_late_collisions" },
260 { "tx_collide_2times" },
261 { "tx_collide_3times" },
262 { "tx_collide_4times" },
263 { "tx_collide_5times" },
264 { "tx_collide_6times" },
265 { "tx_collide_7times" },
266 { "tx_collide_8times" },
267 { "tx_collide_9times" },
268 { "tx_collide_10times" },
269 { "tx_collide_11times" },
270 { "tx_collide_12times" },
271 { "tx_collide_13times" },
272 { "tx_collide_14times" },
273 { "tx_collide_15times" },
274 { "tx_ucast_packets" },
275 { "tx_mcast_packets" },
276 { "tx_bcast_packets" },
277 { "tx_carrier_sense_errors" },
278 { "tx_discards" },
279 { "tx_errors" },
280
281 { "dma_writeq_full" },
282 { "dma_write_prioq_full" },
283 { "rxbds_empty" },
284 { "rx_discards" },
285 { "rx_errors" },
286 { "rx_threshold_hit" },
287
288 { "dma_readq_full" },
289 { "dma_read_prioq_full" },
290 { "tx_comp_queue_full" },
291
292 { "ring_set_send_prod_index" },
293 { "ring_status_update" },
294 { "nic_irqs" },
295 { "nic_avoided_irqs" },
296 { "nic_tx_threshold_hit" }
297};
298
Andreas Mohr50da8592006-08-14 23:54:30 -0700299static const struct {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700300 const char string[ETH_GSTRING_LEN];
301} ethtool_test_keys[TG3_NUM_TEST] = {
302 { "nvram test (online) " },
303 { "link test (online) " },
304 { "register test (offline)" },
305 { "memory test (offline)" },
306 { "loopback test (offline)" },
307 { "interrupt test (offline)" },
308};
309
Michael Chanb401e9e2005-12-19 16:27:04 -0800310static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
311{
312 writel(val, tp->regs + off);
313}
314
315static u32 tg3_read32(struct tg3 *tp, u32 off)
316{
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400317 return (readl(tp->regs + off));
Michael Chanb401e9e2005-12-19 16:27:04 -0800318}
319
Matt Carlson0d3031d2007-10-10 18:02:43 -0700320static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
321{
322 writel(val, tp->aperegs + off);
323}
324
325static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
326{
327 return (readl(tp->aperegs + off));
328}
329
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
331{
Michael Chan68929142005-08-09 20:17:14 -0700332 unsigned long flags;
333
334 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700335 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
336 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
Michael Chan68929142005-08-09 20:17:14 -0700337 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700338}
339
340static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
341{
342 writel(val, tp->regs + off);
343 readl(tp->regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344}
345
Michael Chan68929142005-08-09 20:17:14 -0700346static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
347{
348 unsigned long flags;
349 u32 val;
350
351 spin_lock_irqsave(&tp->indirect_lock, flags);
352 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
353 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
354 spin_unlock_irqrestore(&tp->indirect_lock, flags);
355 return val;
356}
357
358static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
359{
360 unsigned long flags;
361
362 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
363 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
364 TG3_64BIT_REG_LOW, val);
365 return;
366 }
367 if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
368 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
369 TG3_64BIT_REG_LOW, val);
370 return;
371 }
372
373 spin_lock_irqsave(&tp->indirect_lock, flags);
374 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
375 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
376 spin_unlock_irqrestore(&tp->indirect_lock, flags);
377
378 /* In indirect mode when disabling interrupts, we also need
379 * to clear the interrupt bit in the GRC local ctrl register.
380 */
381 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
382 (val == 0x1)) {
383 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
384 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
385 }
386}
387
388static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
389{
390 unsigned long flags;
391 u32 val;
392
393 spin_lock_irqsave(&tp->indirect_lock, flags);
394 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
395 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
396 spin_unlock_irqrestore(&tp->indirect_lock, flags);
397 return val;
398}
399
Michael Chanb401e9e2005-12-19 16:27:04 -0800400/* usec_wait specifies the wait time in usec when writing to certain registers
401 * where it is unsafe to read back the register without some delay.
402 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
403 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
404 */
405static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406{
Michael Chanb401e9e2005-12-19 16:27:04 -0800407 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
408 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
409 /* Non-posted methods */
410 tp->write32(tp, off, val);
411 else {
412 /* Posted method */
413 tg3_write32(tp, off, val);
414 if (usec_wait)
415 udelay(usec_wait);
416 tp->read32(tp, off);
417 }
418 /* Wait again after the read for the posted method to guarantee that
419 * the wait time is met.
420 */
421 if (usec_wait)
422 udelay(usec_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423}
424
Michael Chan09ee9292005-08-09 20:17:00 -0700425static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
426{
427 tp->write32_mbox(tp, off, val);
Michael Chan68929142005-08-09 20:17:14 -0700428 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
429 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
430 tp->read32_mbox(tp, off);
Michael Chan09ee9292005-08-09 20:17:00 -0700431}
432
Michael Chan20094932005-08-09 20:16:32 -0700433static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434{
435 void __iomem *mbox = tp->regs + off;
436 writel(val, mbox);
437 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
438 writel(val, mbox);
439 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
440 readl(mbox);
441}
442
Michael Chanb5d37722006-09-27 16:06:21 -0700443static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
444{
445 return (readl(tp->regs + off + GRCMBOX_BASE));
446}
447
448static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
449{
450 writel(val, tp->regs + off + GRCMBOX_BASE);
451}
452
Michael Chan20094932005-08-09 20:16:32 -0700453#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700454#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
Michael Chan20094932005-08-09 20:16:32 -0700455#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
456#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700457#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
Michael Chan20094932005-08-09 20:16:32 -0700458
459#define tw32(reg,val) tp->write32(tp, reg, val)
Michael Chanb401e9e2005-12-19 16:27:04 -0800460#define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
461#define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
Michael Chan20094932005-08-09 20:16:32 -0700462#define tr32(reg) tp->read32(tp, reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463
464static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
465{
Michael Chan68929142005-08-09 20:17:14 -0700466 unsigned long flags;
467
Michael Chanb5d37722006-09-27 16:06:21 -0700468 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
469 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
470 return;
471
Michael Chan68929142005-08-09 20:17:14 -0700472 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chanbbadf502006-04-06 21:46:34 -0700473 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
474 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
475 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
Michael Chanbbadf502006-04-06 21:46:34 -0700477 /* Always leave this as zero. */
478 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
479 } else {
480 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
481 tw32_f(TG3PCI_MEM_WIN_DATA, val);
482
483 /* Always leave this as zero. */
484 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
485 }
Michael Chan68929142005-08-09 20:17:14 -0700486 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487}
488
489static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
490{
Michael Chan68929142005-08-09 20:17:14 -0700491 unsigned long flags;
492
Michael Chanb5d37722006-09-27 16:06:21 -0700493 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
494 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
495 *val = 0;
496 return;
497 }
498
Michael Chan68929142005-08-09 20:17:14 -0700499 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chanbbadf502006-04-06 21:46:34 -0700500 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
501 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
502 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
Michael Chanbbadf502006-04-06 21:46:34 -0700504 /* Always leave this as zero. */
505 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
506 } else {
507 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
508 *val = tr32(TG3PCI_MEM_WIN_DATA);
509
510 /* Always leave this as zero. */
511 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
512 }
Michael Chan68929142005-08-09 20:17:14 -0700513 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514}
515
Matt Carlson0d3031d2007-10-10 18:02:43 -0700516static void tg3_ape_lock_init(struct tg3 *tp)
517{
518 int i;
519
520 /* Make sure the driver hasn't any stale locks. */
521 for (i = 0; i < 8; i++)
522 tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
523 APE_LOCK_GRANT_DRIVER);
524}
525
526static int tg3_ape_lock(struct tg3 *tp, int locknum)
527{
528 int i, off;
529 int ret = 0;
530 u32 status;
531
532 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
533 return 0;
534
535 switch (locknum) {
536 case TG3_APE_LOCK_MEM:
537 break;
538 default:
539 return -EINVAL;
540 }
541
542 off = 4 * locknum;
543
544 tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
545
546 /* Wait for up to 1 millisecond to acquire lock. */
547 for (i = 0; i < 100; i++) {
548 status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
549 if (status == APE_LOCK_GRANT_DRIVER)
550 break;
551 udelay(10);
552 }
553
554 if (status != APE_LOCK_GRANT_DRIVER) {
555 /* Revoke the lock request. */
556 tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
557 APE_LOCK_GRANT_DRIVER);
558
559 ret = -EBUSY;
560 }
561
562 return ret;
563}
564
565static void tg3_ape_unlock(struct tg3 *tp, int locknum)
566{
567 int off;
568
569 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
570 return;
571
572 switch (locknum) {
573 case TG3_APE_LOCK_MEM:
574 break;
575 default:
576 return;
577 }
578
579 off = 4 * locknum;
580 tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
581}
582
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583static void tg3_disable_ints(struct tg3 *tp)
584{
585 tw32(TG3PCI_MISC_HOST_CTRL,
586 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
Michael Chan09ee9292005-08-09 20:17:00 -0700587 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588}
589
590static inline void tg3_cond_int(struct tg3 *tp)
591{
Michael Chan38f38432005-09-05 17:53:32 -0700592 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
593 (tp->hw_status->status & SD_STATUS_UPDATED))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
Michael Chanb5d37722006-09-27 16:06:21 -0700595 else
596 tw32(HOSTCC_MODE, tp->coalesce_mode |
597 (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598}
599
600static void tg3_enable_ints(struct tg3 *tp)
601{
Michael Chanbbe832c2005-06-24 20:20:04 -0700602 tp->irq_sync = 0;
603 wmb();
604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 tw32(TG3PCI_MISC_HOST_CTRL,
606 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
Michael Chan09ee9292005-08-09 20:17:00 -0700607 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
608 (tp->last_tag << 24));
Michael Chanfcfa0a32006-03-20 22:28:41 -0800609 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
610 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
611 (tp->last_tag << 24));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 tg3_cond_int(tp);
613}
614
Michael Chan04237dd2005-04-25 15:17:17 -0700615static inline unsigned int tg3_has_work(struct tg3 *tp)
616{
617 struct tg3_hw_status *sblk = tp->hw_status;
618 unsigned int work_exists = 0;
619
620 /* check for phy events */
621 if (!(tp->tg3_flags &
622 (TG3_FLAG_USE_LINKCHG_REG |
623 TG3_FLAG_POLL_SERDES))) {
624 if (sblk->status & SD_STATUS_LINK_CHG)
625 work_exists = 1;
626 }
627 /* check for RX/TX work to do */
628 if (sblk->idx[0].tx_consumer != tp->tx_cons ||
629 sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
630 work_exists = 1;
631
632 return work_exists;
633}
634
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635/* tg3_restart_ints
Michael Chan04237dd2005-04-25 15:17:17 -0700636 * similar to tg3_enable_ints, but it accurately determines whether there
637 * is new work pending and can return without flushing the PIO write
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400638 * which reenables interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 */
640static void tg3_restart_ints(struct tg3 *tp)
641{
David S. Millerfac9b832005-05-18 22:46:34 -0700642 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
643 tp->last_tag << 24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 mmiowb();
645
David S. Millerfac9b832005-05-18 22:46:34 -0700646 /* When doing tagged status, this work check is unnecessary.
647 * The last_tag we write above tells the chip which piece of
648 * work we've completed.
649 */
650 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
651 tg3_has_work(tp))
Michael Chan04237dd2005-04-25 15:17:17 -0700652 tw32(HOSTCC_MODE, tp->coalesce_mode |
653 (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654}
655
656static inline void tg3_netif_stop(struct tg3 *tp)
657{
Michael Chanbbe832c2005-06-24 20:20:04 -0700658 tp->dev->trans_start = jiffies; /* prevent tx timeout */
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700659 napi_disable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 netif_tx_disable(tp->dev);
661}
662
663static inline void tg3_netif_start(struct tg3 *tp)
664{
665 netif_wake_queue(tp->dev);
666 /* NOTE: unconditional netif_wake_queue is only appropriate
667 * so long as all callers are assured to have free tx slots
668 * (such as after tg3_init_hw)
669 */
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700670 napi_enable(&tp->napi);
David S. Millerf47c11e2005-06-24 20:18:35 -0700671 tp->hw_status->status |= SD_STATUS_UPDATED;
672 tg3_enable_ints(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673}
674
675static void tg3_switch_clocks(struct tg3 *tp)
676{
677 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
678 u32 orig_clock_ctrl;
679
Matt Carlson795d01c2007-10-07 23:28:17 -0700680 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
681 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -0700682 return;
683
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 orig_clock_ctrl = clock_ctrl;
685 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
686 CLOCK_CTRL_CLKRUN_OENABLE |
687 0x1f);
688 tp->pci_clock_ctrl = clock_ctrl;
689
690 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
691 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800692 tw32_wait_f(TG3PCI_CLOCK_CTRL,
693 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 }
695 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800696 tw32_wait_f(TG3PCI_CLOCK_CTRL,
697 clock_ctrl |
698 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
699 40);
700 tw32_wait_f(TG3PCI_CLOCK_CTRL,
701 clock_ctrl | (CLOCK_CTRL_ALTCLK),
702 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 }
Michael Chanb401e9e2005-12-19 16:27:04 -0800704 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705}
706
707#define PHY_BUSY_LOOPS 5000
708
709static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
710{
711 u32 frame_val;
712 unsigned int loops;
713 int ret;
714
715 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
716 tw32_f(MAC_MI_MODE,
717 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
718 udelay(80);
719 }
720
721 *val = 0x0;
722
723 frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
724 MI_COM_PHY_ADDR_MASK);
725 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
726 MI_COM_REG_ADDR_MASK);
727 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 tw32_f(MAC_MI_COM, frame_val);
730
731 loops = PHY_BUSY_LOOPS;
732 while (loops != 0) {
733 udelay(10);
734 frame_val = tr32(MAC_MI_COM);
735
736 if ((frame_val & MI_COM_BUSY) == 0) {
737 udelay(5);
738 frame_val = tr32(MAC_MI_COM);
739 break;
740 }
741 loops -= 1;
742 }
743
744 ret = -EBUSY;
745 if (loops != 0) {
746 *val = frame_val & MI_COM_DATA_MASK;
747 ret = 0;
748 }
749
750 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
751 tw32_f(MAC_MI_MODE, tp->mi_mode);
752 udelay(80);
753 }
754
755 return ret;
756}
757
758static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
759{
760 u32 frame_val;
761 unsigned int loops;
762 int ret;
763
Michael Chanb5d37722006-09-27 16:06:21 -0700764 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
765 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
766 return 0;
767
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
769 tw32_f(MAC_MI_MODE,
770 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
771 udelay(80);
772 }
773
774 frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
775 MI_COM_PHY_ADDR_MASK);
776 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
777 MI_COM_REG_ADDR_MASK);
778 frame_val |= (val & MI_COM_DATA_MASK);
779 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400780
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 tw32_f(MAC_MI_COM, frame_val);
782
783 loops = PHY_BUSY_LOOPS;
784 while (loops != 0) {
785 udelay(10);
786 frame_val = tr32(MAC_MI_COM);
787 if ((frame_val & MI_COM_BUSY) == 0) {
788 udelay(5);
789 frame_val = tr32(MAC_MI_COM);
790 break;
791 }
792 loops -= 1;
793 }
794
795 ret = -EBUSY;
796 if (loops != 0)
797 ret = 0;
798
799 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
800 tw32_f(MAC_MI_MODE, tp->mi_mode);
801 udelay(80);
802 }
803
804 return ret;
805}
806
Matt Carlsonb2a5c192008-04-03 21:44:44 -0700807static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
808{
809 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
810 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
811}
812
Matt Carlson9ef8ca92007-07-11 19:48:29 -0700813static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
814{
815 u32 phy;
816
817 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
818 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
819 return;
820
821 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
822 u32 ephy;
823
824 if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
825 tg3_writephy(tp, MII_TG3_EPHY_TEST,
826 ephy | MII_TG3_EPHY_SHADOW_EN);
827 if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
828 if (enable)
829 phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
830 else
831 phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
832 tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
833 }
834 tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
835 }
836 } else {
837 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
838 MII_TG3_AUXCTL_SHDWSEL_MISC;
839 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
840 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
841 if (enable)
842 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
843 else
844 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
845 phy |= MII_TG3_AUXCTL_MISC_WREN;
846 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
847 }
848 }
849}
850
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851static void tg3_phy_set_wirespeed(struct tg3 *tp)
852{
853 u32 val;
854
855 if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
856 return;
857
858 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
859 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
860 tg3_writephy(tp, MII_TG3_AUX_CTRL,
861 (val | (1 << 15) | (1 << 4)));
862}
863
864static int tg3_bmcr_reset(struct tg3 *tp)
865{
866 u32 phy_control;
867 int limit, err;
868
869 /* OK, reset it, and poll the BMCR_RESET bit until it
870 * clears or we time out.
871 */
872 phy_control = BMCR_RESET;
873 err = tg3_writephy(tp, MII_BMCR, phy_control);
874 if (err != 0)
875 return -EBUSY;
876
877 limit = 5000;
878 while (limit--) {
879 err = tg3_readphy(tp, MII_BMCR, &phy_control);
880 if (err != 0)
881 return -EBUSY;
882
883 if ((phy_control & BMCR_RESET) == 0) {
884 udelay(40);
885 break;
886 }
887 udelay(10);
888 }
889 if (limit <= 0)
890 return -EBUSY;
891
892 return 0;
893}
894
Matt Carlsonb2a5c192008-04-03 21:44:44 -0700895static void tg3_phy_apply_otp(struct tg3 *tp)
896{
897 u32 otp, phy;
898
899 if (!tp->phy_otp)
900 return;
901
902 otp = tp->phy_otp;
903
904 /* Enable SM_DSP clock and tx 6dB coding. */
905 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
906 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
907 MII_TG3_AUXCTL_ACTL_TX_6DB;
908 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
909
910 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
911 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
912 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
913
914 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
915 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
916 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
917
918 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
919 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
920 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
921
922 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
923 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
924
925 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
926 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
927
928 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
929 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
930 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
931
932 /* Turn off SM_DSP clock. */
933 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
934 MII_TG3_AUXCTL_ACTL_TX_6DB;
935 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
936}
937
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938static int tg3_wait_macro_done(struct tg3 *tp)
939{
940 int limit = 100;
941
942 while (limit--) {
943 u32 tmp32;
944
945 if (!tg3_readphy(tp, 0x16, &tmp32)) {
946 if ((tmp32 & 0x1000) == 0)
947 break;
948 }
949 }
950 if (limit <= 0)
951 return -EBUSY;
952
953 return 0;
954}
955
956static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
957{
958 static const u32 test_pat[4][6] = {
959 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
960 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
961 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
962 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
963 };
964 int chan;
965
966 for (chan = 0; chan < 4; chan++) {
967 int i;
968
969 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
970 (chan * 0x2000) | 0x0200);
971 tg3_writephy(tp, 0x16, 0x0002);
972
973 for (i = 0; i < 6; i++)
974 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
975 test_pat[chan][i]);
976
977 tg3_writephy(tp, 0x16, 0x0202);
978 if (tg3_wait_macro_done(tp)) {
979 *resetp = 1;
980 return -EBUSY;
981 }
982
983 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
984 (chan * 0x2000) | 0x0200);
985 tg3_writephy(tp, 0x16, 0x0082);
986 if (tg3_wait_macro_done(tp)) {
987 *resetp = 1;
988 return -EBUSY;
989 }
990
991 tg3_writephy(tp, 0x16, 0x0802);
992 if (tg3_wait_macro_done(tp)) {
993 *resetp = 1;
994 return -EBUSY;
995 }
996
997 for (i = 0; i < 6; i += 2) {
998 u32 low, high;
999
1000 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1001 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1002 tg3_wait_macro_done(tp)) {
1003 *resetp = 1;
1004 return -EBUSY;
1005 }
1006 low &= 0x7fff;
1007 high &= 0x000f;
1008 if (low != test_pat[chan][i] ||
1009 high != test_pat[chan][i+1]) {
1010 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1011 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1012 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1013
1014 return -EBUSY;
1015 }
1016 }
1017 }
1018
1019 return 0;
1020}
1021
1022static int tg3_phy_reset_chanpat(struct tg3 *tp)
1023{
1024 int chan;
1025
1026 for (chan = 0; chan < 4; chan++) {
1027 int i;
1028
1029 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1030 (chan * 0x2000) | 0x0200);
1031 tg3_writephy(tp, 0x16, 0x0002);
1032 for (i = 0; i < 6; i++)
1033 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
1034 tg3_writephy(tp, 0x16, 0x0202);
1035 if (tg3_wait_macro_done(tp))
1036 return -EBUSY;
1037 }
1038
1039 return 0;
1040}
1041
1042static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1043{
1044 u32 reg32, phy9_orig;
1045 int retries, do_phy_reset, err;
1046
1047 retries = 10;
1048 do_phy_reset = 1;
1049 do {
1050 if (do_phy_reset) {
1051 err = tg3_bmcr_reset(tp);
1052 if (err)
1053 return err;
1054 do_phy_reset = 0;
1055 }
1056
1057 /* Disable transmitter and interrupt. */
1058 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1059 continue;
1060
1061 reg32 |= 0x3000;
1062 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1063
1064 /* Set full-duplex, 1000 mbps. */
1065 tg3_writephy(tp, MII_BMCR,
1066 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1067
1068 /* Set to master mode. */
1069 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1070 continue;
1071
1072 tg3_writephy(tp, MII_TG3_CTRL,
1073 (MII_TG3_CTRL_AS_MASTER |
1074 MII_TG3_CTRL_ENABLE_AS_MASTER));
1075
1076 /* Enable SM_DSP_CLOCK and 6dB. */
1077 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1078
1079 /* Block the PHY control access. */
1080 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
1081 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
1082
1083 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1084 if (!err)
1085 break;
1086 } while (--retries);
1087
1088 err = tg3_phy_reset_chanpat(tp);
1089 if (err)
1090 return err;
1091
1092 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
1093 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
1094
1095 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
1096 tg3_writephy(tp, 0x16, 0x0000);
1097
1098 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1099 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1100 /* Set Extended packet length bit for jumbo frames */
1101 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
1102 }
1103 else {
1104 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1105 }
1106
1107 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1108
1109 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1110 reg32 &= ~0x3000;
1111 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1112 } else if (!err)
1113 err = -EBUSY;
1114
1115 return err;
1116}
1117
Michael Chanc8e1e822006-04-29 18:55:17 -07001118static void tg3_link_report(struct tg3 *);
1119
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120/* This will reset the tigon3 PHY if there is no valid
1121 * link unless the FORCE argument is non-zero.
1122 */
1123static int tg3_phy_reset(struct tg3 *tp)
1124{
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001125 u32 cpmuctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 u32 phy_status;
1127 int err;
1128
Michael Chan60189dd2006-12-17 17:08:07 -08001129 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1130 u32 val;
1131
1132 val = tr32(GRC_MISC_CFG);
1133 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1134 udelay(40);
1135 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 err = tg3_readphy(tp, MII_BMSR, &phy_status);
1137 err |= tg3_readphy(tp, MII_BMSR, &phy_status);
1138 if (err != 0)
1139 return -EBUSY;
1140
Michael Chanc8e1e822006-04-29 18:55:17 -07001141 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
1142 netif_carrier_off(tp->dev);
1143 tg3_link_report(tp);
1144 }
1145
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1147 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
1148 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1149 err = tg3_phy_reset_5703_4_5(tp);
1150 if (err)
1151 return err;
1152 goto out;
1153 }
1154
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001155 cpmuctrl = 0;
1156 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
1157 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
1158 cpmuctrl = tr32(TG3_CPMU_CTRL);
1159 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
1160 tw32(TG3_CPMU_CTRL,
1161 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
1162 }
1163
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 err = tg3_bmcr_reset(tp);
1165 if (err)
1166 return err;
1167
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001168 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
1169 u32 phy;
1170
1171 phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
1172 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
1173
1174 tw32(TG3_CPMU_CTRL, cpmuctrl);
1175 }
1176
Matt Carlsonb5af7122007-11-12 21:22:02 -08001177 if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
Matt Carlsonce057f02007-11-12 21:08:03 -08001178 u32 val;
1179
1180 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
1181 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
1182 CPMU_LSPD_1000MB_MACCLK_12_5) {
1183 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
1184 udelay(40);
1185 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
1186 }
Matt Carlson662f38d2007-11-12 21:16:17 -08001187
1188 /* Disable GPHY autopowerdown. */
1189 tg3_writephy(tp, MII_TG3_MISC_SHDW,
1190 MII_TG3_MISC_SHDW_WREN |
1191 MII_TG3_MISC_SHDW_APD_SEL |
1192 MII_TG3_MISC_SHDW_APD_WKTM_84MS);
Matt Carlsonce057f02007-11-12 21:08:03 -08001193 }
1194
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001195 tg3_phy_apply_otp(tp);
1196
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197out:
1198 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
1199 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1200 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
1201 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
1202 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
1203 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
1204 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1205 }
1206 if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
1207 tg3_writephy(tp, 0x1c, 0x8d68);
1208 tg3_writephy(tp, 0x1c, 0x8d68);
1209 }
1210 if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
1211 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1212 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
1213 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
1214 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
1215 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
1216 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
1217 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
1218 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1219 }
Michael Chanc424cb22006-04-29 18:56:34 -07001220 else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
1221 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1222 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
Michael Chanc1d2a192007-01-08 19:57:20 -08001223 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
1224 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
1225 tg3_writephy(tp, MII_TG3_TEST1,
1226 MII_TG3_TEST1_TRIM_EN | 0x4);
1227 } else
1228 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
Michael Chanc424cb22006-04-29 18:56:34 -07001229 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1230 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 /* Set Extended packet length bit (bit 14) on all chips that */
1232 /* support jumbo frames */
1233 if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
1234 /* Cannot do read-modify-write on 5401 */
1235 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
Michael Chan0f893dc2005-07-25 12:30:38 -07001236 } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 u32 phy_reg;
1238
1239 /* Set bit 14 with read-modify-write to preserve other bits */
1240 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
1241 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
1242 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
1243 }
1244
1245 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
1246 * jumbo frames transmission.
1247 */
Michael Chan0f893dc2005-07-25 12:30:38 -07001248 if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 u32 phy_reg;
1250
1251 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
1252 tg3_writephy(tp, MII_TG3_EXT_CTRL,
1253 phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1254 }
1255
Michael Chan715116a2006-09-27 16:09:25 -07001256 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan715116a2006-09-27 16:09:25 -07001257 /* adjust output voltage */
1258 tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
Michael Chan715116a2006-09-27 16:09:25 -07001259 }
1260
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001261 tg3_phy_toggle_automdix(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 tg3_phy_set_wirespeed(tp);
1263 return 0;
1264}
1265
1266static void tg3_frob_aux_power(struct tg3 *tp)
1267{
1268 struct tg3 *tp_peer = tp;
1269
Michael Chan9d26e212006-12-07 00:21:14 -08001270 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 return;
1272
Michael Chan8c2dc7e2005-12-19 16:26:02 -08001273 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
1274 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
1275 struct net_device *dev_peer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276
Michael Chan8c2dc7e2005-12-19 16:26:02 -08001277 dev_peer = pci_get_drvdata(tp->pdev_peer);
Michael Chanbc1c7562006-03-20 17:48:03 -08001278 /* remove_one() may have been run on the peer. */
Michael Chan8c2dc7e2005-12-19 16:26:02 -08001279 if (!dev_peer)
Michael Chanbc1c7562006-03-20 17:48:03 -08001280 tp_peer = tp;
1281 else
1282 tp_peer = netdev_priv(dev_peer);
Michael Chan8c2dc7e2005-12-19 16:26:02 -08001283 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284
1285 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
Michael Chan6921d202005-12-13 21:15:53 -08001286 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
1287 (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
1288 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
1290 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
Michael Chanb401e9e2005-12-19 16:27:04 -08001291 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
1292 (GRC_LCLCTRL_GPIO_OE0 |
1293 GRC_LCLCTRL_GPIO_OE1 |
1294 GRC_LCLCTRL_GPIO_OE2 |
1295 GRC_LCLCTRL_GPIO_OUTPUT0 |
1296 GRC_LCLCTRL_GPIO_OUTPUT1),
1297 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 } else {
1299 u32 no_gpio2;
Michael Chandc56b7d2005-12-19 16:26:28 -08001300 u32 grc_local_ctrl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301
1302 if (tp_peer != tp &&
1303 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
1304 return;
1305
Michael Chandc56b7d2005-12-19 16:26:28 -08001306 /* Workaround to prevent overdrawing Amps. */
1307 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
1308 ASIC_REV_5714) {
1309 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chanb401e9e2005-12-19 16:27:04 -08001310 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
1311 grc_local_ctrl, 100);
Michael Chandc56b7d2005-12-19 16:26:28 -08001312 }
1313
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 /* On 5753 and variants, GPIO2 cannot be used. */
1315 no_gpio2 = tp->nic_sram_data_cfg &
1316 NIC_SRAM_DATA_CFG_NO_GPIO2;
1317
Michael Chandc56b7d2005-12-19 16:26:28 -08001318 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 GRC_LCLCTRL_GPIO_OE1 |
1320 GRC_LCLCTRL_GPIO_OE2 |
1321 GRC_LCLCTRL_GPIO_OUTPUT1 |
1322 GRC_LCLCTRL_GPIO_OUTPUT2;
1323 if (no_gpio2) {
1324 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
1325 GRC_LCLCTRL_GPIO_OUTPUT2);
1326 }
Michael Chanb401e9e2005-12-19 16:27:04 -08001327 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
1328 grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329
1330 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
1331
Michael Chanb401e9e2005-12-19 16:27:04 -08001332 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
1333 grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334
1335 if (!no_gpio2) {
1336 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chanb401e9e2005-12-19 16:27:04 -08001337 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
1338 grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 }
1340 }
1341 } else {
1342 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
1343 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
1344 if (tp_peer != tp &&
1345 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
1346 return;
1347
Michael Chanb401e9e2005-12-19 16:27:04 -08001348 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
1349 (GRC_LCLCTRL_GPIO_OE1 |
1350 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351
Michael Chanb401e9e2005-12-19 16:27:04 -08001352 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
1353 GRC_LCLCTRL_GPIO_OE1, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354
Michael Chanb401e9e2005-12-19 16:27:04 -08001355 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
1356 (GRC_LCLCTRL_GPIO_OE1 |
1357 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 }
1359 }
1360}
1361
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07001362static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
1363{
1364 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
1365 return 1;
1366 else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
1367 if (speed != SPEED_10)
1368 return 1;
1369 } else if (speed == SPEED_10)
1370 return 1;
1371
1372 return 0;
1373}
1374
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375static int tg3_setup_phy(struct tg3 *, int);
1376
1377#define RESET_KIND_SHUTDOWN 0
1378#define RESET_KIND_INIT 1
1379#define RESET_KIND_SUSPEND 2
1380
1381static void tg3_write_sig_post_reset(struct tg3 *, int);
1382static int tg3_halt_cpu(struct tg3 *, u32);
Michael Chan6921d202005-12-13 21:15:53 -08001383static int tg3_nvram_lock(struct tg3 *);
1384static void tg3_nvram_unlock(struct tg3 *);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385
Michael Chan15c3b692006-03-22 01:06:52 -08001386static void tg3_power_down_phy(struct tg3 *tp)
1387{
Matt Carlsonce057f02007-11-12 21:08:03 -08001388 u32 val;
1389
Michael Chan51297242007-02-13 12:17:57 -08001390 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
1391 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1392 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
1393 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
1394
1395 sg_dig_ctrl |=
1396 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
1397 tw32(SG_DIG_CTRL, sg_dig_ctrl);
1398 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
1399 }
Michael Chan3f7045c2006-09-27 16:02:29 -07001400 return;
Michael Chan51297242007-02-13 12:17:57 -08001401 }
Michael Chan3f7045c2006-09-27 16:02:29 -07001402
Michael Chan60189dd2006-12-17 17:08:07 -08001403 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08001404 tg3_bmcr_reset(tp);
1405 val = tr32(GRC_MISC_CFG);
1406 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
1407 udelay(40);
1408 return;
1409 } else {
Michael Chan715116a2006-09-27 16:09:25 -07001410 tg3_writephy(tp, MII_TG3_EXT_CTRL,
1411 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
1412 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
1413 }
Michael Chan3f7045c2006-09-27 16:02:29 -07001414
Michael Chan15c3b692006-03-22 01:06:52 -08001415 /* The PHY should not be powered down on some chips because
1416 * of bugs.
1417 */
1418 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
1419 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
1420 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
1421 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
1422 return;
Matt Carlsonce057f02007-11-12 21:08:03 -08001423
Matt Carlsonb5af7122007-11-12 21:22:02 -08001424 if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
Matt Carlsonce057f02007-11-12 21:08:03 -08001425 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
1426 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
1427 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
1428 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
1429 }
1430
Michael Chan15c3b692006-03-22 01:06:52 -08001431 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
1432}
1433
Michael Chanbc1c7562006-03-20 17:48:03 -08001434static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435{
1436 u32 misc_host_ctrl;
1437 u16 power_control, power_caps;
1438 int pm = tp->pm_cap;
1439
1440 /* Make sure register accesses (indirect or otherwise)
1441 * will function correctly.
1442 */
1443 pci_write_config_dword(tp->pdev,
1444 TG3PCI_MISC_HOST_CTRL,
1445 tp->misc_host_ctrl);
1446
1447 pci_read_config_word(tp->pdev,
1448 pm + PCI_PM_CTRL,
1449 &power_control);
1450 power_control |= PCI_PM_CTRL_PME_STATUS;
1451 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
1452 switch (state) {
Michael Chanbc1c7562006-03-20 17:48:03 -08001453 case PCI_D0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 power_control |= 0;
1455 pci_write_config_word(tp->pdev,
1456 pm + PCI_PM_CTRL,
1457 power_control);
Michael Chan8c6bda12005-04-21 17:09:08 -07001458 udelay(100); /* Delay after power state change */
1459
Michael Chan9d26e212006-12-07 00:21:14 -08001460 /* Switch out of Vaux if it is a NIC */
1461 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
Michael Chanb401e9e2005-12-19 16:27:04 -08001462 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463
1464 return 0;
1465
Michael Chanbc1c7562006-03-20 17:48:03 -08001466 case PCI_D1:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 power_control |= 1;
1468 break;
1469
Michael Chanbc1c7562006-03-20 17:48:03 -08001470 case PCI_D2:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 power_control |= 2;
1472 break;
1473
Michael Chanbc1c7562006-03-20 17:48:03 -08001474 case PCI_D3hot:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 power_control |= 3;
1476 break;
1477
1478 default:
1479 printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
1480 "requested.\n",
1481 tp->dev->name, state);
1482 return -EINVAL;
1483 };
1484
1485 power_control |= PCI_PM_CTRL_PME_ENABLE;
1486
1487 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
1488 tw32(TG3PCI_MISC_HOST_CTRL,
1489 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
1490
1491 if (tp->link_config.phy_is_low_power == 0) {
1492 tp->link_config.phy_is_low_power = 1;
1493 tp->link_config.orig_speed = tp->link_config.speed;
1494 tp->link_config.orig_duplex = tp->link_config.duplex;
1495 tp->link_config.orig_autoneg = tp->link_config.autoneg;
1496 }
1497
Michael Chan747e8f82005-07-25 12:33:22 -07001498 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 tp->link_config.speed = SPEED_10;
1500 tp->link_config.duplex = DUPLEX_HALF;
1501 tp->link_config.autoneg = AUTONEG_ENABLE;
1502 tg3_setup_phy(tp, 0);
1503 }
1504
Michael Chanb5d37722006-09-27 16:06:21 -07001505 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1506 u32 val;
1507
1508 val = tr32(GRC_VCPU_EXT_CTRL);
1509 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
1510 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
Michael Chan6921d202005-12-13 21:15:53 -08001511 int i;
1512 u32 val;
1513
1514 for (i = 0; i < 200; i++) {
1515 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
1516 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1517 break;
1518 msleep(1);
1519 }
1520 }
Gary Zambranoa85feb82007-05-05 11:52:19 -07001521 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
1522 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
1523 WOL_DRV_STATE_SHUTDOWN |
1524 WOL_DRV_WOL |
1525 WOL_SET_MAGIC_PKT);
Michael Chan6921d202005-12-13 21:15:53 -08001526
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
1528
1529 if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
1530 u32 mac_mode;
1531
1532 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
1533 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
1534 udelay(40);
1535
Michael Chan3f7045c2006-09-27 16:02:29 -07001536 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
1537 mac_mode = MAC_MODE_PORT_MODE_GMII;
1538 else
1539 mac_mode = MAC_MODE_PORT_MODE_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07001541 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
1542 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
1543 ASIC_REV_5700) {
1544 u32 speed = (tp->tg3_flags &
1545 TG3_FLAG_WOL_SPEED_100MB) ?
1546 SPEED_100 : SPEED_10;
1547 if (tg3_5700_link_polarity(tp, speed))
1548 mac_mode |= MAC_MODE_LINK_POLARITY;
1549 else
1550 mac_mode &= ~MAC_MODE_LINK_POLARITY;
1551 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 } else {
1553 mac_mode = MAC_MODE_PORT_MODE_TBI;
1554 }
1555
John W. Linvillecbf46852005-04-21 17:01:29 -07001556 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 tw32(MAC_LED_CTRL, tp->led_ctrl);
1558
1559 if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
1560 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
1561 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
1562
1563 tw32_f(MAC_MODE, mac_mode);
1564 udelay(100);
1565
1566 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
1567 udelay(10);
1568 }
1569
1570 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
1571 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
1572 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1573 u32 base_val;
1574
1575 base_val = tp->pci_clock_ctrl;
1576 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
1577 CLOCK_CTRL_TXCLK_DISABLE);
1578
Michael Chanb401e9e2005-12-19 16:27:04 -08001579 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
1580 CLOCK_CTRL_PWRDOWN_PLL133, 40);
Michael Chand7b0a852007-02-13 12:17:38 -08001581 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
Matt Carlson795d01c2007-10-07 23:28:17 -07001582 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
Michael Chand7b0a852007-02-13 12:17:38 -08001583 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
Michael Chan4cf78e42005-07-25 12:29:19 -07001584 /* do nothing */
Michael Chan85e94ce2005-04-21 17:05:28 -07001585 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
1587 u32 newbits1, newbits2;
1588
1589 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
1590 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
1591 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
1592 CLOCK_CTRL_TXCLK_DISABLE |
1593 CLOCK_CTRL_ALTCLK);
1594 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
1595 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
1596 newbits1 = CLOCK_CTRL_625_CORE;
1597 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
1598 } else {
1599 newbits1 = CLOCK_CTRL_ALTCLK;
1600 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
1601 }
1602
Michael Chanb401e9e2005-12-19 16:27:04 -08001603 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
1604 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605
Michael Chanb401e9e2005-12-19 16:27:04 -08001606 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
1607 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608
1609 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
1610 u32 newbits3;
1611
1612 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
1613 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
1614 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
1615 CLOCK_CTRL_TXCLK_DISABLE |
1616 CLOCK_CTRL_44MHZ_CORE);
1617 } else {
1618 newbits3 = CLOCK_CTRL_44MHZ_CORE;
1619 }
1620
Michael Chanb401e9e2005-12-19 16:27:04 -08001621 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1622 tp->pci_clock_ctrl | newbits3, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623 }
1624 }
1625
Michael Chan6921d202005-12-13 21:15:53 -08001626 if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
Matt Carlson0d3031d2007-10-10 18:02:43 -07001627 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
1628 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
Michael Chan3f7045c2006-09-27 16:02:29 -07001629 tg3_power_down_phy(tp);
Michael Chan6921d202005-12-13 21:15:53 -08001630
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631 tg3_frob_aux_power(tp);
1632
1633 /* Workaround for unstable PLL clock */
1634 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
1635 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
1636 u32 val = tr32(0x7d00);
1637
1638 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
1639 tw32(0x7d00, val);
Michael Chan6921d202005-12-13 21:15:53 -08001640 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
Michael Chanec41c7d2006-01-17 02:40:55 -08001641 int err;
1642
1643 err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644 tg3_halt_cpu(tp, RX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -08001645 if (!err)
1646 tg3_nvram_unlock(tp);
Michael Chan6921d202005-12-13 21:15:53 -08001647 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 }
1649
Michael Chanbbadf502006-04-06 21:46:34 -07001650 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
1651
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 /* Finally, set the new power state. */
1653 pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
Michael Chan8c6bda12005-04-21 17:09:08 -07001654 udelay(100); /* Delay after power state change */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 return 0;
1657}
1658
1659static void tg3_link_report(struct tg3 *tp)
1660{
1661 if (!netif_carrier_ok(tp->dev)) {
Michael Chan9f88f292006-12-07 00:22:54 -08001662 if (netif_msg_link(tp))
1663 printk(KERN_INFO PFX "%s: Link is down.\n",
1664 tp->dev->name);
1665 } else if (netif_msg_link(tp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
1667 tp->dev->name,
1668 (tp->link_config.active_speed == SPEED_1000 ?
1669 1000 :
1670 (tp->link_config.active_speed == SPEED_100 ?
1671 100 : 10)),
1672 (tp->link_config.active_duplex == DUPLEX_FULL ?
1673 "full" : "half"));
1674
Matt Carlson8d018622007-12-20 20:05:44 -08001675 printk(KERN_INFO PFX
1676 "%s: Flow control is %s for TX and %s for RX.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 tp->dev->name,
Matt Carlson8d018622007-12-20 20:05:44 -08001678 (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX) ?
1679 "on" : "off",
1680 (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX) ?
1681 "on" : "off");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682 }
1683}
1684
Matt Carlsonba4d07a2007-12-20 20:08:00 -08001685static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1686{
1687 u16 miireg;
1688
1689 if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
1690 miireg = ADVERTISE_PAUSE_CAP;
1691 else if (flow_ctrl & TG3_FLOW_CTRL_TX)
1692 miireg = ADVERTISE_PAUSE_ASYM;
1693 else if (flow_ctrl & TG3_FLOW_CTRL_RX)
1694 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1695 else
1696 miireg = 0;
1697
1698 return miireg;
1699}
1700
1701static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1702{
1703 u16 miireg;
1704
1705 if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
1706 miireg = ADVERTISE_1000XPAUSE;
1707 else if (flow_ctrl & TG3_FLOW_CTRL_TX)
1708 miireg = ADVERTISE_1000XPSE_ASYM;
1709 else if (flow_ctrl & TG3_FLOW_CTRL_RX)
1710 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1711 else
1712 miireg = 0;
1713
1714 return miireg;
1715}
1716
Matt Carlson95937262007-12-20 20:06:19 -08001717static u8 tg3_resolve_flowctrl_1000T(u16 lcladv, u16 rmtadv)
1718{
1719 u8 cap = 0;
1720
1721 if (lcladv & ADVERTISE_PAUSE_CAP) {
1722 if (lcladv & ADVERTISE_PAUSE_ASYM) {
1723 if (rmtadv & LPA_PAUSE_CAP)
1724 cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
1725 else if (rmtadv & LPA_PAUSE_ASYM)
1726 cap = TG3_FLOW_CTRL_RX;
1727 } else {
1728 if (rmtadv & LPA_PAUSE_CAP)
1729 cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
1730 }
1731 } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
1732 if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
1733 cap = TG3_FLOW_CTRL_TX;
1734 }
1735
1736 return cap;
1737}
1738
1739static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1740{
1741 u8 cap = 0;
1742
1743 if (lcladv & ADVERTISE_1000XPAUSE) {
1744 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1745 if (rmtadv & LPA_1000XPAUSE)
1746 cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
1747 else if (rmtadv & LPA_1000XPAUSE_ASYM)
1748 cap = TG3_FLOW_CTRL_RX;
1749 } else {
1750 if (rmtadv & LPA_1000XPAUSE)
1751 cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
1752 }
1753 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1754 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
1755 cap = TG3_FLOW_CTRL_TX;
1756 }
1757
1758 return cap;
1759}
1760
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
1762{
Matt Carlson8d018622007-12-20 20:05:44 -08001763 u8 new_tg3_flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764 u32 old_rx_mode = tp->rx_mode;
1765 u32 old_tx_mode = tp->tx_mode;
1766
Matt Carlsonef167e22007-12-20 20:10:01 -08001767 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1768 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
Matt Carlson5be73b42007-12-20 20:09:29 -08001769 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
Matt Carlson95937262007-12-20 20:06:19 -08001770 new_tg3_flags = tg3_resolve_flowctrl_1000X(local_adv,
1771 remote_adv);
1772 else
1773 new_tg3_flags = tg3_resolve_flowctrl_1000T(local_adv,
1774 remote_adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775 } else {
Matt Carlson8d018622007-12-20 20:05:44 -08001776 new_tg3_flags = tp->link_config.flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777 }
1778
Matt Carlson8d018622007-12-20 20:05:44 -08001779 tp->link_config.active_flowctrl = new_tg3_flags;
1780
1781 if (new_tg3_flags & TG3_FLOW_CTRL_RX)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1783 else
1784 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1785
1786 if (old_rx_mode != tp->rx_mode) {
1787 tw32_f(MAC_RX_MODE, tp->rx_mode);
1788 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001789
Matt Carlson8d018622007-12-20 20:05:44 -08001790 if (new_tg3_flags & TG3_FLOW_CTRL_TX)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1792 else
1793 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1794
1795 if (old_tx_mode != tp->tx_mode) {
1796 tw32_f(MAC_TX_MODE, tp->tx_mode);
1797 }
1798}
1799
1800static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
1801{
1802 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
1803 case MII_TG3_AUX_STAT_10HALF:
1804 *speed = SPEED_10;
1805 *duplex = DUPLEX_HALF;
1806 break;
1807
1808 case MII_TG3_AUX_STAT_10FULL:
1809 *speed = SPEED_10;
1810 *duplex = DUPLEX_FULL;
1811 break;
1812
1813 case MII_TG3_AUX_STAT_100HALF:
1814 *speed = SPEED_100;
1815 *duplex = DUPLEX_HALF;
1816 break;
1817
1818 case MII_TG3_AUX_STAT_100FULL:
1819 *speed = SPEED_100;
1820 *duplex = DUPLEX_FULL;
1821 break;
1822
1823 case MII_TG3_AUX_STAT_1000HALF:
1824 *speed = SPEED_1000;
1825 *duplex = DUPLEX_HALF;
1826 break;
1827
1828 case MII_TG3_AUX_STAT_1000FULL:
1829 *speed = SPEED_1000;
1830 *duplex = DUPLEX_FULL;
1831 break;
1832
1833 default:
Michael Chan715116a2006-09-27 16:09:25 -07001834 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1835 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
1836 SPEED_10;
1837 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
1838 DUPLEX_HALF;
1839 break;
1840 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841 *speed = SPEED_INVALID;
1842 *duplex = DUPLEX_INVALID;
1843 break;
1844 };
1845}
1846
1847static void tg3_phy_copper_begin(struct tg3 *tp)
1848{
1849 u32 new_adv;
1850 int i;
1851
1852 if (tp->link_config.phy_is_low_power) {
1853 /* Entering low power mode. Disable gigabit and
1854 * 100baseT advertisements.
1855 */
1856 tg3_writephy(tp, MII_TG3_CTRL, 0);
1857
1858 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
1859 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
1860 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
1861 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
1862
1863 tg3_writephy(tp, MII_ADVERTISE, new_adv);
1864 } else if (tp->link_config.speed == SPEED_INVALID) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
1866 tp->link_config.advertising &=
1867 ~(ADVERTISED_1000baseT_Half |
1868 ADVERTISED_1000baseT_Full);
1869
Matt Carlsonba4d07a2007-12-20 20:08:00 -08001870 new_adv = ADVERTISE_CSMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
1872 new_adv |= ADVERTISE_10HALF;
1873 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
1874 new_adv |= ADVERTISE_10FULL;
1875 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
1876 new_adv |= ADVERTISE_100HALF;
1877 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
1878 new_adv |= ADVERTISE_100FULL;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08001879
1880 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
1881
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882 tg3_writephy(tp, MII_ADVERTISE, new_adv);
1883
1884 if (tp->link_config.advertising &
1885 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
1886 new_adv = 0;
1887 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
1888 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
1889 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
1890 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
1891 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
1892 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
1893 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
1894 new_adv |= (MII_TG3_CTRL_AS_MASTER |
1895 MII_TG3_CTRL_ENABLE_AS_MASTER);
1896 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1897 } else {
1898 tg3_writephy(tp, MII_TG3_CTRL, 0);
1899 }
1900 } else {
Matt Carlsonba4d07a2007-12-20 20:08:00 -08001901 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
1902 new_adv |= ADVERTISE_CSMA;
1903
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 /* Asking for a specific link mode. */
1905 if (tp->link_config.speed == SPEED_1000) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 tg3_writephy(tp, MII_ADVERTISE, new_adv);
1907
1908 if (tp->link_config.duplex == DUPLEX_FULL)
1909 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
1910 else
1911 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
1912 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
1913 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
1914 new_adv |= (MII_TG3_CTRL_AS_MASTER |
1915 MII_TG3_CTRL_ENABLE_AS_MASTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917 if (tp->link_config.speed == SPEED_100) {
1918 if (tp->link_config.duplex == DUPLEX_FULL)
1919 new_adv |= ADVERTISE_100FULL;
1920 else
1921 new_adv |= ADVERTISE_100HALF;
1922 } else {
1923 if (tp->link_config.duplex == DUPLEX_FULL)
1924 new_adv |= ADVERTISE_10FULL;
1925 else
1926 new_adv |= ADVERTISE_10HALF;
1927 }
1928 tg3_writephy(tp, MII_ADVERTISE, new_adv);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08001929
1930 new_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 }
Matt Carlsonba4d07a2007-12-20 20:08:00 -08001932
1933 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934 }
1935
1936 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
1937 tp->link_config.speed != SPEED_INVALID) {
1938 u32 bmcr, orig_bmcr;
1939
1940 tp->link_config.active_speed = tp->link_config.speed;
1941 tp->link_config.active_duplex = tp->link_config.duplex;
1942
1943 bmcr = 0;
1944 switch (tp->link_config.speed) {
1945 default:
1946 case SPEED_10:
1947 break;
1948
1949 case SPEED_100:
1950 bmcr |= BMCR_SPEED100;
1951 break;
1952
1953 case SPEED_1000:
1954 bmcr |= TG3_BMCR_SPEED1000;
1955 break;
1956 };
1957
1958 if (tp->link_config.duplex == DUPLEX_FULL)
1959 bmcr |= BMCR_FULLDPLX;
1960
1961 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
1962 (bmcr != orig_bmcr)) {
1963 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
1964 for (i = 0; i < 1500; i++) {
1965 u32 tmp;
1966
1967 udelay(10);
1968 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
1969 tg3_readphy(tp, MII_BMSR, &tmp))
1970 continue;
1971 if (!(tmp & BMSR_LSTATUS)) {
1972 udelay(40);
1973 break;
1974 }
1975 }
1976 tg3_writephy(tp, MII_BMCR, bmcr);
1977 udelay(40);
1978 }
1979 } else {
1980 tg3_writephy(tp, MII_BMCR,
1981 BMCR_ANENABLE | BMCR_ANRESTART);
1982 }
1983}
1984
1985static int tg3_init_5401phy_dsp(struct tg3 *tp)
1986{
1987 int err;
1988
1989 /* Turn off tap power management. */
1990 /* Set Extended packet length bit */
1991 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
1992
1993 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
1994 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
1995
1996 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
1997 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
1998
1999 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
2000 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
2001
2002 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
2003 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
2004
2005 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
2006 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
2007
2008 udelay(40);
2009
2010 return err;
2011}
2012
Michael Chan3600d912006-12-07 00:21:48 -08002013static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014{
Michael Chan3600d912006-12-07 00:21:48 -08002015 u32 adv_reg, all_mask = 0;
2016
2017 if (mask & ADVERTISED_10baseT_Half)
2018 all_mask |= ADVERTISE_10HALF;
2019 if (mask & ADVERTISED_10baseT_Full)
2020 all_mask |= ADVERTISE_10FULL;
2021 if (mask & ADVERTISED_100baseT_Half)
2022 all_mask |= ADVERTISE_100HALF;
2023 if (mask & ADVERTISED_100baseT_Full)
2024 all_mask |= ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025
2026 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
2027 return 0;
2028
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029 if ((adv_reg & all_mask) != all_mask)
2030 return 0;
2031 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
2032 u32 tg3_ctrl;
2033
Michael Chan3600d912006-12-07 00:21:48 -08002034 all_mask = 0;
2035 if (mask & ADVERTISED_1000baseT_Half)
2036 all_mask |= ADVERTISE_1000HALF;
2037 if (mask & ADVERTISED_1000baseT_Full)
2038 all_mask |= ADVERTISE_1000FULL;
2039
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
2041 return 0;
2042
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043 if ((tg3_ctrl & all_mask) != all_mask)
2044 return 0;
2045 }
2046 return 1;
2047}
2048
Matt Carlsonef167e22007-12-20 20:10:01 -08002049static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
2050{
2051 u32 curadv, reqadv;
2052
2053 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
2054 return 1;
2055
2056 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
2057 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2058
2059 if (tp->link_config.active_duplex == DUPLEX_FULL) {
2060 if (curadv != reqadv)
2061 return 0;
2062
2063 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
2064 tg3_readphy(tp, MII_LPA, rmtadv);
2065 } else {
2066 /* Reprogram the advertisement register, even if it
2067 * does not affect the current link. If the link
2068 * gets renegotiated in the future, we can save an
2069 * additional renegotiation cycle by advertising
2070 * it correctly in the first place.
2071 */
2072 if (curadv != reqadv) {
2073 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
2074 ADVERTISE_PAUSE_ASYM);
2075 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
2076 }
2077 }
2078
2079 return 1;
2080}
2081
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
2083{
2084 int current_link_up;
2085 u32 bmsr, dummy;
Matt Carlsonef167e22007-12-20 20:10:01 -08002086 u32 lcl_adv, rmt_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 u16 current_speed;
2088 u8 current_duplex;
2089 int i, err;
2090
2091 tw32(MAC_EVENT, 0);
2092
2093 tw32_f(MAC_STATUS,
2094 (MAC_STATUS_SYNC_CHANGED |
2095 MAC_STATUS_CFG_CHANGED |
2096 MAC_STATUS_MI_COMPLETION |
2097 MAC_STATUS_LNKSTATE_CHANGED));
2098 udelay(40);
2099
Matt Carlson8ef21422008-05-02 16:47:53 -07002100 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
2101 tw32_f(MAC_MI_MODE,
2102 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
2103 udelay(80);
2104 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105
2106 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
2107
2108 /* Some third-party PHYs need to be reset on link going
2109 * down.
2110 */
2111 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2112 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2113 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
2114 netif_carrier_ok(tp->dev)) {
2115 tg3_readphy(tp, MII_BMSR, &bmsr);
2116 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
2117 !(bmsr & BMSR_LSTATUS))
2118 force_reset = 1;
2119 }
2120 if (force_reset)
2121 tg3_phy_reset(tp);
2122
2123 if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
2124 tg3_readphy(tp, MII_BMSR, &bmsr);
2125 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
2126 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
2127 bmsr = 0;
2128
2129 if (!(bmsr & BMSR_LSTATUS)) {
2130 err = tg3_init_5401phy_dsp(tp);
2131 if (err)
2132 return err;
2133
2134 tg3_readphy(tp, MII_BMSR, &bmsr);
2135 for (i = 0; i < 1000; i++) {
2136 udelay(10);
2137 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
2138 (bmsr & BMSR_LSTATUS)) {
2139 udelay(40);
2140 break;
2141 }
2142 }
2143
2144 if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
2145 !(bmsr & BMSR_LSTATUS) &&
2146 tp->link_config.active_speed == SPEED_1000) {
2147 err = tg3_phy_reset(tp);
2148 if (!err)
2149 err = tg3_init_5401phy_dsp(tp);
2150 if (err)
2151 return err;
2152 }
2153 }
2154 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2155 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
2156 /* 5701 {A0,B0} CRC bug workaround */
2157 tg3_writephy(tp, 0x15, 0x0a75);
2158 tg3_writephy(tp, 0x1c, 0x8c68);
2159 tg3_writephy(tp, 0x1c, 0x8d68);
2160 tg3_writephy(tp, 0x1c, 0x8c68);
2161 }
2162
2163 /* Clear pending interrupts... */
2164 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
2165 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
2166
2167 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
2168 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
Michael Chan715116a2006-09-27 16:09:25 -07002169 else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170 tg3_writephy(tp, MII_TG3_IMASK, ~0);
2171
2172 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2173 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2174 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
2175 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2176 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
2177 else
2178 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
2179 }
2180
2181 current_link_up = 0;
2182 current_speed = SPEED_INVALID;
2183 current_duplex = DUPLEX_INVALID;
2184
2185 if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
2186 u32 val;
2187
2188 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
2189 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
2190 if (!(val & (1 << 10))) {
2191 val |= (1 << 10);
2192 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
2193 goto relink;
2194 }
2195 }
2196
2197 bmsr = 0;
2198 for (i = 0; i < 100; i++) {
2199 tg3_readphy(tp, MII_BMSR, &bmsr);
2200 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
2201 (bmsr & BMSR_LSTATUS))
2202 break;
2203 udelay(40);
2204 }
2205
2206 if (bmsr & BMSR_LSTATUS) {
2207 u32 aux_stat, bmcr;
2208
2209 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
2210 for (i = 0; i < 2000; i++) {
2211 udelay(10);
2212 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
2213 aux_stat)
2214 break;
2215 }
2216
2217 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
2218 &current_speed,
2219 &current_duplex);
2220
2221 bmcr = 0;
2222 for (i = 0; i < 200; i++) {
2223 tg3_readphy(tp, MII_BMCR, &bmcr);
2224 if (tg3_readphy(tp, MII_BMCR, &bmcr))
2225 continue;
2226 if (bmcr && bmcr != 0x7fff)
2227 break;
2228 udelay(10);
2229 }
2230
Matt Carlsonef167e22007-12-20 20:10:01 -08002231 lcl_adv = 0;
2232 rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233
Matt Carlsonef167e22007-12-20 20:10:01 -08002234 tp->link_config.active_speed = current_speed;
2235 tp->link_config.active_duplex = current_duplex;
2236
2237 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
2238 if ((bmcr & BMCR_ANENABLE) &&
2239 tg3_copper_is_advertising_all(tp,
2240 tp->link_config.advertising)) {
2241 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
2242 &rmt_adv))
2243 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244 }
2245 } else {
2246 if (!(bmcr & BMCR_ANENABLE) &&
2247 tp->link_config.speed == current_speed &&
Matt Carlsonef167e22007-12-20 20:10:01 -08002248 tp->link_config.duplex == current_duplex &&
2249 tp->link_config.flowctrl ==
2250 tp->link_config.active_flowctrl) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252 }
2253 }
2254
Matt Carlsonef167e22007-12-20 20:10:01 -08002255 if (current_link_up == 1 &&
2256 tp->link_config.active_duplex == DUPLEX_FULL)
2257 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258 }
2259
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260relink:
Michael Chan6921d202005-12-13 21:15:53 -08002261 if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262 u32 tmp;
2263
2264 tg3_phy_copper_begin(tp);
2265
2266 tg3_readphy(tp, MII_BMSR, &tmp);
2267 if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
2268 (tmp & BMSR_LSTATUS))
2269 current_link_up = 1;
2270 }
2271
2272 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
2273 if (current_link_up == 1) {
2274 if (tp->link_config.active_speed == SPEED_100 ||
2275 tp->link_config.active_speed == SPEED_10)
2276 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
2277 else
2278 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
2279 } else
2280 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
2281
2282 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
2283 if (tp->link_config.active_duplex == DUPLEX_HALF)
2284 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
2285
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002287 if (current_link_up == 1 &&
2288 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002290 else
2291 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292 }
2293
2294 /* ??? Without this setting Netgear GA302T PHY does not
2295 * ??? send/receive packets...
2296 */
2297 if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
2298 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
2299 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
2300 tw32_f(MAC_MI_MODE, tp->mi_mode);
2301 udelay(80);
2302 }
2303
2304 tw32_f(MAC_MODE, tp->mac_mode);
2305 udelay(40);
2306
2307 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
2308 /* Polled via timer. */
2309 tw32_f(MAC_EVENT, 0);
2310 } else {
2311 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
2312 }
2313 udelay(40);
2314
2315 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
2316 current_link_up == 1 &&
2317 tp->link_config.active_speed == SPEED_1000 &&
2318 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
2319 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
2320 udelay(120);
2321 tw32_f(MAC_STATUS,
2322 (MAC_STATUS_SYNC_CHANGED |
2323 MAC_STATUS_CFG_CHANGED));
2324 udelay(40);
2325 tg3_write_mem(tp,
2326 NIC_SRAM_FIRMWARE_MBOX,
2327 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
2328 }
2329
2330 if (current_link_up != netif_carrier_ok(tp->dev)) {
2331 if (current_link_up)
2332 netif_carrier_on(tp->dev);
2333 else
2334 netif_carrier_off(tp->dev);
2335 tg3_link_report(tp);
2336 }
2337
2338 return 0;
2339}
2340
2341struct tg3_fiber_aneginfo {
2342 int state;
2343#define ANEG_STATE_UNKNOWN 0
2344#define ANEG_STATE_AN_ENABLE 1
2345#define ANEG_STATE_RESTART_INIT 2
2346#define ANEG_STATE_RESTART 3
2347#define ANEG_STATE_DISABLE_LINK_OK 4
2348#define ANEG_STATE_ABILITY_DETECT_INIT 5
2349#define ANEG_STATE_ABILITY_DETECT 6
2350#define ANEG_STATE_ACK_DETECT_INIT 7
2351#define ANEG_STATE_ACK_DETECT 8
2352#define ANEG_STATE_COMPLETE_ACK_INIT 9
2353#define ANEG_STATE_COMPLETE_ACK 10
2354#define ANEG_STATE_IDLE_DETECT_INIT 11
2355#define ANEG_STATE_IDLE_DETECT 12
2356#define ANEG_STATE_LINK_OK 13
2357#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
2358#define ANEG_STATE_NEXT_PAGE_WAIT 15
2359
2360 u32 flags;
2361#define MR_AN_ENABLE 0x00000001
2362#define MR_RESTART_AN 0x00000002
2363#define MR_AN_COMPLETE 0x00000004
2364#define MR_PAGE_RX 0x00000008
2365#define MR_NP_LOADED 0x00000010
2366#define MR_TOGGLE_TX 0x00000020
2367#define MR_LP_ADV_FULL_DUPLEX 0x00000040
2368#define MR_LP_ADV_HALF_DUPLEX 0x00000080
2369#define MR_LP_ADV_SYM_PAUSE 0x00000100
2370#define MR_LP_ADV_ASYM_PAUSE 0x00000200
2371#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
2372#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
2373#define MR_LP_ADV_NEXT_PAGE 0x00001000
2374#define MR_TOGGLE_RX 0x00002000
2375#define MR_NP_RX 0x00004000
2376
2377#define MR_LINK_OK 0x80000000
2378
2379 unsigned long link_time, cur_time;
2380
2381 u32 ability_match_cfg;
2382 int ability_match_count;
2383
2384 char ability_match, idle_match, ack_match;
2385
2386 u32 txconfig, rxconfig;
2387#define ANEG_CFG_NP 0x00000080
2388#define ANEG_CFG_ACK 0x00000040
2389#define ANEG_CFG_RF2 0x00000020
2390#define ANEG_CFG_RF1 0x00000010
2391#define ANEG_CFG_PS2 0x00000001
2392#define ANEG_CFG_PS1 0x00008000
2393#define ANEG_CFG_HD 0x00004000
2394#define ANEG_CFG_FD 0x00002000
2395#define ANEG_CFG_INVAL 0x00001f06
2396
2397};
2398#define ANEG_OK 0
2399#define ANEG_DONE 1
2400#define ANEG_TIMER_ENAB 2
2401#define ANEG_FAILED -1
2402
2403#define ANEG_STATE_SETTLE_TIME 10000
2404
2405static int tg3_fiber_aneg_smachine(struct tg3 *tp,
2406 struct tg3_fiber_aneginfo *ap)
2407{
Matt Carlson5be73b42007-12-20 20:09:29 -08002408 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002409 unsigned long delta;
2410 u32 rx_cfg_reg;
2411 int ret;
2412
2413 if (ap->state == ANEG_STATE_UNKNOWN) {
2414 ap->rxconfig = 0;
2415 ap->link_time = 0;
2416 ap->cur_time = 0;
2417 ap->ability_match_cfg = 0;
2418 ap->ability_match_count = 0;
2419 ap->ability_match = 0;
2420 ap->idle_match = 0;
2421 ap->ack_match = 0;
2422 }
2423 ap->cur_time++;
2424
2425 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
2426 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
2427
2428 if (rx_cfg_reg != ap->ability_match_cfg) {
2429 ap->ability_match_cfg = rx_cfg_reg;
2430 ap->ability_match = 0;
2431 ap->ability_match_count = 0;
2432 } else {
2433 if (++ap->ability_match_count > 1) {
2434 ap->ability_match = 1;
2435 ap->ability_match_cfg = rx_cfg_reg;
2436 }
2437 }
2438 if (rx_cfg_reg & ANEG_CFG_ACK)
2439 ap->ack_match = 1;
2440 else
2441 ap->ack_match = 0;
2442
2443 ap->idle_match = 0;
2444 } else {
2445 ap->idle_match = 1;
2446 ap->ability_match_cfg = 0;
2447 ap->ability_match_count = 0;
2448 ap->ability_match = 0;
2449 ap->ack_match = 0;
2450
2451 rx_cfg_reg = 0;
2452 }
2453
2454 ap->rxconfig = rx_cfg_reg;
2455 ret = ANEG_OK;
2456
2457 switch(ap->state) {
2458 case ANEG_STATE_UNKNOWN:
2459 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
2460 ap->state = ANEG_STATE_AN_ENABLE;
2461
2462 /* fallthru */
2463 case ANEG_STATE_AN_ENABLE:
2464 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
2465 if (ap->flags & MR_AN_ENABLE) {
2466 ap->link_time = 0;
2467 ap->cur_time = 0;
2468 ap->ability_match_cfg = 0;
2469 ap->ability_match_count = 0;
2470 ap->ability_match = 0;
2471 ap->idle_match = 0;
2472 ap->ack_match = 0;
2473
2474 ap->state = ANEG_STATE_RESTART_INIT;
2475 } else {
2476 ap->state = ANEG_STATE_DISABLE_LINK_OK;
2477 }
2478 break;
2479
2480 case ANEG_STATE_RESTART_INIT:
2481 ap->link_time = ap->cur_time;
2482 ap->flags &= ~(MR_NP_LOADED);
2483 ap->txconfig = 0;
2484 tw32(MAC_TX_AUTO_NEG, 0);
2485 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
2486 tw32_f(MAC_MODE, tp->mac_mode);
2487 udelay(40);
2488
2489 ret = ANEG_TIMER_ENAB;
2490 ap->state = ANEG_STATE_RESTART;
2491
2492 /* fallthru */
2493 case ANEG_STATE_RESTART:
2494 delta = ap->cur_time - ap->link_time;
2495 if (delta > ANEG_STATE_SETTLE_TIME) {
2496 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
2497 } else {
2498 ret = ANEG_TIMER_ENAB;
2499 }
2500 break;
2501
2502 case ANEG_STATE_DISABLE_LINK_OK:
2503 ret = ANEG_DONE;
2504 break;
2505
2506 case ANEG_STATE_ABILITY_DETECT_INIT:
2507 ap->flags &= ~(MR_TOGGLE_TX);
Matt Carlson5be73b42007-12-20 20:09:29 -08002508 ap->txconfig = ANEG_CFG_FD;
2509 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
2510 if (flowctrl & ADVERTISE_1000XPAUSE)
2511 ap->txconfig |= ANEG_CFG_PS1;
2512 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
2513 ap->txconfig |= ANEG_CFG_PS2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002514 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
2515 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
2516 tw32_f(MAC_MODE, tp->mac_mode);
2517 udelay(40);
2518
2519 ap->state = ANEG_STATE_ABILITY_DETECT;
2520 break;
2521
2522 case ANEG_STATE_ABILITY_DETECT:
2523 if (ap->ability_match != 0 && ap->rxconfig != 0) {
2524 ap->state = ANEG_STATE_ACK_DETECT_INIT;
2525 }
2526 break;
2527
2528 case ANEG_STATE_ACK_DETECT_INIT:
2529 ap->txconfig |= ANEG_CFG_ACK;
2530 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
2531 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
2532 tw32_f(MAC_MODE, tp->mac_mode);
2533 udelay(40);
2534
2535 ap->state = ANEG_STATE_ACK_DETECT;
2536
2537 /* fallthru */
2538 case ANEG_STATE_ACK_DETECT:
2539 if (ap->ack_match != 0) {
2540 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
2541 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
2542 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
2543 } else {
2544 ap->state = ANEG_STATE_AN_ENABLE;
2545 }
2546 } else if (ap->ability_match != 0 &&
2547 ap->rxconfig == 0) {
2548 ap->state = ANEG_STATE_AN_ENABLE;
2549 }
2550 break;
2551
2552 case ANEG_STATE_COMPLETE_ACK_INIT:
2553 if (ap->rxconfig & ANEG_CFG_INVAL) {
2554 ret = ANEG_FAILED;
2555 break;
2556 }
2557 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
2558 MR_LP_ADV_HALF_DUPLEX |
2559 MR_LP_ADV_SYM_PAUSE |
2560 MR_LP_ADV_ASYM_PAUSE |
2561 MR_LP_ADV_REMOTE_FAULT1 |
2562 MR_LP_ADV_REMOTE_FAULT2 |
2563 MR_LP_ADV_NEXT_PAGE |
2564 MR_TOGGLE_RX |
2565 MR_NP_RX);
2566 if (ap->rxconfig & ANEG_CFG_FD)
2567 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
2568 if (ap->rxconfig & ANEG_CFG_HD)
2569 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
2570 if (ap->rxconfig & ANEG_CFG_PS1)
2571 ap->flags |= MR_LP_ADV_SYM_PAUSE;
2572 if (ap->rxconfig & ANEG_CFG_PS2)
2573 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
2574 if (ap->rxconfig & ANEG_CFG_RF1)
2575 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
2576 if (ap->rxconfig & ANEG_CFG_RF2)
2577 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
2578 if (ap->rxconfig & ANEG_CFG_NP)
2579 ap->flags |= MR_LP_ADV_NEXT_PAGE;
2580
2581 ap->link_time = ap->cur_time;
2582
2583 ap->flags ^= (MR_TOGGLE_TX);
2584 if (ap->rxconfig & 0x0008)
2585 ap->flags |= MR_TOGGLE_RX;
2586 if (ap->rxconfig & ANEG_CFG_NP)
2587 ap->flags |= MR_NP_RX;
2588 ap->flags |= MR_PAGE_RX;
2589
2590 ap->state = ANEG_STATE_COMPLETE_ACK;
2591 ret = ANEG_TIMER_ENAB;
2592 break;
2593
2594 case ANEG_STATE_COMPLETE_ACK:
2595 if (ap->ability_match != 0 &&
2596 ap->rxconfig == 0) {
2597 ap->state = ANEG_STATE_AN_ENABLE;
2598 break;
2599 }
2600 delta = ap->cur_time - ap->link_time;
2601 if (delta > ANEG_STATE_SETTLE_TIME) {
2602 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
2603 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
2604 } else {
2605 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
2606 !(ap->flags & MR_NP_RX)) {
2607 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
2608 } else {
2609 ret = ANEG_FAILED;
2610 }
2611 }
2612 }
2613 break;
2614
2615 case ANEG_STATE_IDLE_DETECT_INIT:
2616 ap->link_time = ap->cur_time;
2617 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
2618 tw32_f(MAC_MODE, tp->mac_mode);
2619 udelay(40);
2620
2621 ap->state = ANEG_STATE_IDLE_DETECT;
2622 ret = ANEG_TIMER_ENAB;
2623 break;
2624
2625 case ANEG_STATE_IDLE_DETECT:
2626 if (ap->ability_match != 0 &&
2627 ap->rxconfig == 0) {
2628 ap->state = ANEG_STATE_AN_ENABLE;
2629 break;
2630 }
2631 delta = ap->cur_time - ap->link_time;
2632 if (delta > ANEG_STATE_SETTLE_TIME) {
2633 /* XXX another gem from the Broadcom driver :( */
2634 ap->state = ANEG_STATE_LINK_OK;
2635 }
2636 break;
2637
2638 case ANEG_STATE_LINK_OK:
2639 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
2640 ret = ANEG_DONE;
2641 break;
2642
2643 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
2644 /* ??? unimplemented */
2645 break;
2646
2647 case ANEG_STATE_NEXT_PAGE_WAIT:
2648 /* ??? unimplemented */
2649 break;
2650
2651 default:
2652 ret = ANEG_FAILED;
2653 break;
2654 };
2655
2656 return ret;
2657}
2658
Matt Carlson5be73b42007-12-20 20:09:29 -08002659static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002660{
2661 int res = 0;
2662 struct tg3_fiber_aneginfo aninfo;
2663 int status = ANEG_FAILED;
2664 unsigned int tick;
2665 u32 tmp;
2666
2667 tw32_f(MAC_TX_AUTO_NEG, 0);
2668
2669 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
2670 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
2671 udelay(40);
2672
2673 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
2674 udelay(40);
2675
2676 memset(&aninfo, 0, sizeof(aninfo));
2677 aninfo.flags |= MR_AN_ENABLE;
2678 aninfo.state = ANEG_STATE_UNKNOWN;
2679 aninfo.cur_time = 0;
2680 tick = 0;
2681 while (++tick < 195000) {
2682 status = tg3_fiber_aneg_smachine(tp, &aninfo);
2683 if (status == ANEG_DONE || status == ANEG_FAILED)
2684 break;
2685
2686 udelay(1);
2687 }
2688
2689 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
2690 tw32_f(MAC_MODE, tp->mac_mode);
2691 udelay(40);
2692
Matt Carlson5be73b42007-12-20 20:09:29 -08002693 *txflags = aninfo.txconfig;
2694 *rxflags = aninfo.flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002695
2696 if (status == ANEG_DONE &&
2697 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
2698 MR_LP_ADV_FULL_DUPLEX)))
2699 res = 1;
2700
2701 return res;
2702}
2703
2704static void tg3_init_bcm8002(struct tg3 *tp)
2705{
2706 u32 mac_status = tr32(MAC_STATUS);
2707 int i;
2708
2709 /* Reset when initting first time or we have a link. */
2710 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
2711 !(mac_status & MAC_STATUS_PCS_SYNCED))
2712 return;
2713
2714 /* Set PLL lock range. */
2715 tg3_writephy(tp, 0x16, 0x8007);
2716
2717 /* SW reset */
2718 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
2719
2720 /* Wait for reset to complete. */
2721 /* XXX schedule_timeout() ... */
2722 for (i = 0; i < 500; i++)
2723 udelay(10);
2724
2725 /* Config mode; select PMA/Ch 1 regs. */
2726 tg3_writephy(tp, 0x10, 0x8411);
2727
2728 /* Enable auto-lock and comdet, select txclk for tx. */
2729 tg3_writephy(tp, 0x11, 0x0a10);
2730
2731 tg3_writephy(tp, 0x18, 0x00a0);
2732 tg3_writephy(tp, 0x16, 0x41ff);
2733
2734 /* Assert and deassert POR. */
2735 tg3_writephy(tp, 0x13, 0x0400);
2736 udelay(40);
2737 tg3_writephy(tp, 0x13, 0x0000);
2738
2739 tg3_writephy(tp, 0x11, 0x0a50);
2740 udelay(40);
2741 tg3_writephy(tp, 0x11, 0x0a10);
2742
2743 /* Wait for signal to stabilize */
2744 /* XXX schedule_timeout() ... */
2745 for (i = 0; i < 15000; i++)
2746 udelay(10);
2747
2748 /* Deselect the channel register so we can read the PHYID
2749 * later.
2750 */
2751 tg3_writephy(tp, 0x10, 0x8011);
2752}
2753
2754static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
2755{
Matt Carlson82cd3d12007-12-20 20:09:00 -08002756 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002757 u32 sg_dig_ctrl, sg_dig_status;
2758 u32 serdes_cfg, expected_sg_dig_ctrl;
2759 int workaround, port_a;
2760 int current_link_up;
2761
2762 serdes_cfg = 0;
2763 expected_sg_dig_ctrl = 0;
2764 workaround = 0;
2765 port_a = 1;
2766 current_link_up = 0;
2767
2768 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
2769 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
2770 workaround = 1;
2771 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
2772 port_a = 0;
2773
2774 /* preserve bits 0-11,13,14 for signal pre-emphasis */
2775 /* preserve bits 20-23 for voltage regulator */
2776 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
2777 }
2778
2779 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2780
2781 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
Matt Carlsonc98f6e32007-12-20 20:08:32 -08002782 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002783 if (workaround) {
2784 u32 val = serdes_cfg;
2785
2786 if (port_a)
2787 val |= 0xc010000;
2788 else
2789 val |= 0x4010000;
2790 tw32_f(MAC_SERDES_CFG, val);
2791 }
Matt Carlsonc98f6e32007-12-20 20:08:32 -08002792
2793 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794 }
2795 if (mac_status & MAC_STATUS_PCS_SYNCED) {
2796 tg3_setup_flow_control(tp, 0, 0);
2797 current_link_up = 1;
2798 }
2799 goto out;
2800 }
2801
2802 /* Want auto-negotiation. */
Matt Carlsonc98f6e32007-12-20 20:08:32 -08002803 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002804
Matt Carlson82cd3d12007-12-20 20:09:00 -08002805 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
2806 if (flowctrl & ADVERTISE_1000XPAUSE)
2807 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
2808 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
2809 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002810
2811 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07002812 if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
2813 tp->serdes_counter &&
2814 ((mac_status & (MAC_STATUS_PCS_SYNCED |
2815 MAC_STATUS_RCVD_CFG)) ==
2816 MAC_STATUS_PCS_SYNCED)) {
2817 tp->serdes_counter--;
2818 current_link_up = 1;
2819 goto out;
2820 }
2821restart_autoneg:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002822 if (workaround)
2823 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
Matt Carlsonc98f6e32007-12-20 20:08:32 -08002824 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002825 udelay(5);
2826 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
2827
Michael Chan3d3ebe72006-09-27 15:59:15 -07002828 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
2829 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002830 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
2831 MAC_STATUS_SIGNAL_DET)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07002832 sg_dig_status = tr32(SG_DIG_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002833 mac_status = tr32(MAC_STATUS);
2834
Matt Carlsonc98f6e32007-12-20 20:08:32 -08002835 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002836 (mac_status & MAC_STATUS_PCS_SYNCED)) {
Matt Carlson82cd3d12007-12-20 20:09:00 -08002837 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002838
Matt Carlson82cd3d12007-12-20 20:09:00 -08002839 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
2840 local_adv |= ADVERTISE_1000XPAUSE;
2841 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
2842 local_adv |= ADVERTISE_1000XPSE_ASYM;
2843
Matt Carlsonc98f6e32007-12-20 20:08:32 -08002844 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08002845 remote_adv |= LPA_1000XPAUSE;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08002846 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08002847 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848
2849 tg3_setup_flow_control(tp, local_adv, remote_adv);
2850 current_link_up = 1;
Michael Chan3d3ebe72006-09-27 15:59:15 -07002851 tp->serdes_counter = 0;
2852 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08002853 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07002854 if (tp->serdes_counter)
2855 tp->serdes_counter--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856 else {
2857 if (workaround) {
2858 u32 val = serdes_cfg;
2859
2860 if (port_a)
2861 val |= 0xc010000;
2862 else
2863 val |= 0x4010000;
2864
2865 tw32_f(MAC_SERDES_CFG, val);
2866 }
2867
Matt Carlsonc98f6e32007-12-20 20:08:32 -08002868 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002869 udelay(40);
2870
2871 /* Link parallel detection - link is up */
2872 /* only if we have PCS_SYNC and not */
2873 /* receiving config code words */
2874 mac_status = tr32(MAC_STATUS);
2875 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
2876 !(mac_status & MAC_STATUS_RCVD_CFG)) {
2877 tg3_setup_flow_control(tp, 0, 0);
2878 current_link_up = 1;
Michael Chan3d3ebe72006-09-27 15:59:15 -07002879 tp->tg3_flags2 |=
2880 TG3_FLG2_PARALLEL_DETECT;
2881 tp->serdes_counter =
2882 SERDES_PARALLEL_DET_TIMEOUT;
2883 } else
2884 goto restart_autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002885 }
2886 }
Michael Chan3d3ebe72006-09-27 15:59:15 -07002887 } else {
2888 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
2889 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002890 }
2891
2892out:
2893 return current_link_up;
2894}
2895
2896static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
2897{
2898 int current_link_up = 0;
2899
Michael Chan5cf64b82007-05-05 12:11:21 -07002900 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002901 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902
2903 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson5be73b42007-12-20 20:09:29 -08002904 u32 txflags, rxflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002905 int i;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002906
Matt Carlson5be73b42007-12-20 20:09:29 -08002907 if (fiber_autoneg(tp, &txflags, &rxflags)) {
2908 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002909
Matt Carlson5be73b42007-12-20 20:09:29 -08002910 if (txflags & ANEG_CFG_PS1)
2911 local_adv |= ADVERTISE_1000XPAUSE;
2912 if (txflags & ANEG_CFG_PS2)
2913 local_adv |= ADVERTISE_1000XPSE_ASYM;
2914
2915 if (rxflags & MR_LP_ADV_SYM_PAUSE)
2916 remote_adv |= LPA_1000XPAUSE;
2917 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
2918 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919
2920 tg3_setup_flow_control(tp, local_adv, remote_adv);
2921
Linus Torvalds1da177e2005-04-16 15:20:36 -07002922 current_link_up = 1;
2923 }
2924 for (i = 0; i < 30; i++) {
2925 udelay(20);
2926 tw32_f(MAC_STATUS,
2927 (MAC_STATUS_SYNC_CHANGED |
2928 MAC_STATUS_CFG_CHANGED));
2929 udelay(40);
2930 if ((tr32(MAC_STATUS) &
2931 (MAC_STATUS_SYNC_CHANGED |
2932 MAC_STATUS_CFG_CHANGED)) == 0)
2933 break;
2934 }
2935
2936 mac_status = tr32(MAC_STATUS);
2937 if (current_link_up == 0 &&
2938 (mac_status & MAC_STATUS_PCS_SYNCED) &&
2939 !(mac_status & MAC_STATUS_RCVD_CFG))
2940 current_link_up = 1;
2941 } else {
Matt Carlson5be73b42007-12-20 20:09:29 -08002942 tg3_setup_flow_control(tp, 0, 0);
2943
Linus Torvalds1da177e2005-04-16 15:20:36 -07002944 /* Forcing 1000FD link up. */
2945 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002946
2947 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
2948 udelay(40);
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002949
2950 tw32_f(MAC_MODE, tp->mac_mode);
2951 udelay(40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002952 }
2953
2954out:
2955 return current_link_up;
2956}
2957
2958static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
2959{
2960 u32 orig_pause_cfg;
2961 u16 orig_active_speed;
2962 u8 orig_active_duplex;
2963 u32 mac_status;
2964 int current_link_up;
2965 int i;
2966
Matt Carlson8d018622007-12-20 20:05:44 -08002967 orig_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002968 orig_active_speed = tp->link_config.active_speed;
2969 orig_active_duplex = tp->link_config.active_duplex;
2970
2971 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
2972 netif_carrier_ok(tp->dev) &&
2973 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
2974 mac_status = tr32(MAC_STATUS);
2975 mac_status &= (MAC_STATUS_PCS_SYNCED |
2976 MAC_STATUS_SIGNAL_DET |
2977 MAC_STATUS_CFG_CHANGED |
2978 MAC_STATUS_RCVD_CFG);
2979 if (mac_status == (MAC_STATUS_PCS_SYNCED |
2980 MAC_STATUS_SIGNAL_DET)) {
2981 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
2982 MAC_STATUS_CFG_CHANGED));
2983 return 0;
2984 }
2985 }
2986
2987 tw32_f(MAC_TX_AUTO_NEG, 0);
2988
2989 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
2990 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
2991 tw32_f(MAC_MODE, tp->mac_mode);
2992 udelay(40);
2993
2994 if (tp->phy_id == PHY_ID_BCM8002)
2995 tg3_init_bcm8002(tp);
2996
2997 /* Enable link change event even when serdes polling. */
2998 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
2999 udelay(40);
3000
3001 current_link_up = 0;
3002 mac_status = tr32(MAC_STATUS);
3003
3004 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
3005 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
3006 else
3007 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
3008
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009 tp->hw_status->status =
3010 (SD_STATUS_UPDATED |
3011 (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
3012
3013 for (i = 0; i < 100; i++) {
3014 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
3015 MAC_STATUS_CFG_CHANGED));
3016 udelay(5);
3017 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
Michael Chan3d3ebe72006-09-27 15:59:15 -07003018 MAC_STATUS_CFG_CHANGED |
3019 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003020 break;
3021 }
3022
3023 mac_status = tr32(MAC_STATUS);
3024 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
3025 current_link_up = 0;
Michael Chan3d3ebe72006-09-27 15:59:15 -07003026 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
3027 tp->serdes_counter == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003028 tw32_f(MAC_MODE, (tp->mac_mode |
3029 MAC_MODE_SEND_CONFIGS));
3030 udelay(1);
3031 tw32_f(MAC_MODE, tp->mac_mode);
3032 }
3033 }
3034
3035 if (current_link_up == 1) {
3036 tp->link_config.active_speed = SPEED_1000;
3037 tp->link_config.active_duplex = DUPLEX_FULL;
3038 tw32(MAC_LED_CTRL, (tp->led_ctrl |
3039 LED_CTRL_LNKLED_OVERRIDE |
3040 LED_CTRL_1000MBPS_ON));
3041 } else {
3042 tp->link_config.active_speed = SPEED_INVALID;
3043 tp->link_config.active_duplex = DUPLEX_INVALID;
3044 tw32(MAC_LED_CTRL, (tp->led_ctrl |
3045 LED_CTRL_LNKLED_OVERRIDE |
3046 LED_CTRL_TRAFFIC_OVERRIDE));
3047 }
3048
3049 if (current_link_up != netif_carrier_ok(tp->dev)) {
3050 if (current_link_up)
3051 netif_carrier_on(tp->dev);
3052 else
3053 netif_carrier_off(tp->dev);
3054 tg3_link_report(tp);
3055 } else {
Matt Carlson8d018622007-12-20 20:05:44 -08003056 u32 now_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003057 if (orig_pause_cfg != now_pause_cfg ||
3058 orig_active_speed != tp->link_config.active_speed ||
3059 orig_active_duplex != tp->link_config.active_duplex)
3060 tg3_link_report(tp);
3061 }
3062
3063 return 0;
3064}
3065
Michael Chan747e8f82005-07-25 12:33:22 -07003066static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
3067{
3068 int current_link_up, err = 0;
3069 u32 bmsr, bmcr;
3070 u16 current_speed;
3071 u8 current_duplex;
Matt Carlsonef167e22007-12-20 20:10:01 -08003072 u32 local_adv, remote_adv;
Michael Chan747e8f82005-07-25 12:33:22 -07003073
3074 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3075 tw32_f(MAC_MODE, tp->mac_mode);
3076 udelay(40);
3077
3078 tw32(MAC_EVENT, 0);
3079
3080 tw32_f(MAC_STATUS,
3081 (MAC_STATUS_SYNC_CHANGED |
3082 MAC_STATUS_CFG_CHANGED |
3083 MAC_STATUS_MI_COMPLETION |
3084 MAC_STATUS_LNKSTATE_CHANGED));
3085 udelay(40);
3086
3087 if (force_reset)
3088 tg3_phy_reset(tp);
3089
3090 current_link_up = 0;
3091 current_speed = SPEED_INVALID;
3092 current_duplex = DUPLEX_INVALID;
3093
3094 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
3095 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08003096 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
3097 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
3098 bmsr |= BMSR_LSTATUS;
3099 else
3100 bmsr &= ~BMSR_LSTATUS;
3101 }
Michael Chan747e8f82005-07-25 12:33:22 -07003102
3103 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
3104
3105 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
Matt Carlsonef167e22007-12-20 20:10:01 -08003106 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
3107 tp->link_config.flowctrl == tp->link_config.active_flowctrl) {
Michael Chan747e8f82005-07-25 12:33:22 -07003108 /* do nothing, just check for link up at the end */
3109 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3110 u32 adv, new_adv;
3111
3112 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
3113 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
3114 ADVERTISE_1000XPAUSE |
3115 ADVERTISE_1000XPSE_ASYM |
3116 ADVERTISE_SLCT);
3117
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003118 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
Michael Chan747e8f82005-07-25 12:33:22 -07003119
3120 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
3121 new_adv |= ADVERTISE_1000XHALF;
3122 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
3123 new_adv |= ADVERTISE_1000XFULL;
3124
3125 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
3126 tg3_writephy(tp, MII_ADVERTISE, new_adv);
3127 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
3128 tg3_writephy(tp, MII_BMCR, bmcr);
3129
3130 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
Michael Chan3d3ebe72006-09-27 15:59:15 -07003131 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
Michael Chan747e8f82005-07-25 12:33:22 -07003132 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
3133
3134 return err;
3135 }
3136 } else {
3137 u32 new_bmcr;
3138
3139 bmcr &= ~BMCR_SPEED1000;
3140 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
3141
3142 if (tp->link_config.duplex == DUPLEX_FULL)
3143 new_bmcr |= BMCR_FULLDPLX;
3144
3145 if (new_bmcr != bmcr) {
3146 /* BMCR_SPEED1000 is a reserved bit that needs
3147 * to be set on write.
3148 */
3149 new_bmcr |= BMCR_SPEED1000;
3150
3151 /* Force a linkdown */
3152 if (netif_carrier_ok(tp->dev)) {
3153 u32 adv;
3154
3155 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
3156 adv &= ~(ADVERTISE_1000XFULL |
3157 ADVERTISE_1000XHALF |
3158 ADVERTISE_SLCT);
3159 tg3_writephy(tp, MII_ADVERTISE, adv);
3160 tg3_writephy(tp, MII_BMCR, bmcr |
3161 BMCR_ANRESTART |
3162 BMCR_ANENABLE);
3163 udelay(10);
3164 netif_carrier_off(tp->dev);
3165 }
3166 tg3_writephy(tp, MII_BMCR, new_bmcr);
3167 bmcr = new_bmcr;
3168 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
3169 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08003170 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3171 ASIC_REV_5714) {
3172 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
3173 bmsr |= BMSR_LSTATUS;
3174 else
3175 bmsr &= ~BMSR_LSTATUS;
3176 }
Michael Chan747e8f82005-07-25 12:33:22 -07003177 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
3178 }
3179 }
3180
3181 if (bmsr & BMSR_LSTATUS) {
3182 current_speed = SPEED_1000;
3183 current_link_up = 1;
3184 if (bmcr & BMCR_FULLDPLX)
3185 current_duplex = DUPLEX_FULL;
3186 else
3187 current_duplex = DUPLEX_HALF;
3188
Matt Carlsonef167e22007-12-20 20:10:01 -08003189 local_adv = 0;
3190 remote_adv = 0;
3191
Michael Chan747e8f82005-07-25 12:33:22 -07003192 if (bmcr & BMCR_ANENABLE) {
Matt Carlsonef167e22007-12-20 20:10:01 -08003193 u32 common;
Michael Chan747e8f82005-07-25 12:33:22 -07003194
3195 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
3196 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
3197 common = local_adv & remote_adv;
3198 if (common & (ADVERTISE_1000XHALF |
3199 ADVERTISE_1000XFULL)) {
3200 if (common & ADVERTISE_1000XFULL)
3201 current_duplex = DUPLEX_FULL;
3202 else
3203 current_duplex = DUPLEX_HALF;
Michael Chan747e8f82005-07-25 12:33:22 -07003204 }
3205 else
3206 current_link_up = 0;
3207 }
3208 }
3209
Matt Carlsonef167e22007-12-20 20:10:01 -08003210 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
3211 tg3_setup_flow_control(tp, local_adv, remote_adv);
3212
Michael Chan747e8f82005-07-25 12:33:22 -07003213 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3214 if (tp->link_config.active_duplex == DUPLEX_HALF)
3215 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3216
3217 tw32_f(MAC_MODE, tp->mac_mode);
3218 udelay(40);
3219
3220 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3221
3222 tp->link_config.active_speed = current_speed;
3223 tp->link_config.active_duplex = current_duplex;
3224
3225 if (current_link_up != netif_carrier_ok(tp->dev)) {
3226 if (current_link_up)
3227 netif_carrier_on(tp->dev);
3228 else {
3229 netif_carrier_off(tp->dev);
3230 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
3231 }
3232 tg3_link_report(tp);
3233 }
3234 return err;
3235}
3236
3237static void tg3_serdes_parallel_detect(struct tg3 *tp)
3238{
Michael Chan3d3ebe72006-09-27 15:59:15 -07003239 if (tp->serdes_counter) {
Michael Chan747e8f82005-07-25 12:33:22 -07003240 /* Give autoneg time to complete. */
Michael Chan3d3ebe72006-09-27 15:59:15 -07003241 tp->serdes_counter--;
Michael Chan747e8f82005-07-25 12:33:22 -07003242 return;
3243 }
3244 if (!netif_carrier_ok(tp->dev) &&
3245 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
3246 u32 bmcr;
3247
3248 tg3_readphy(tp, MII_BMCR, &bmcr);
3249 if (bmcr & BMCR_ANENABLE) {
3250 u32 phy1, phy2;
3251
3252 /* Select shadow register 0x1f */
3253 tg3_writephy(tp, 0x1c, 0x7c00);
3254 tg3_readphy(tp, 0x1c, &phy1);
3255
3256 /* Select expansion interrupt status register */
3257 tg3_writephy(tp, 0x17, 0x0f01);
3258 tg3_readphy(tp, 0x15, &phy2);
3259 tg3_readphy(tp, 0x15, &phy2);
3260
3261 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
3262 /* We have signal detect and not receiving
3263 * config code words, link is up by parallel
3264 * detection.
3265 */
3266
3267 bmcr &= ~BMCR_ANENABLE;
3268 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
3269 tg3_writephy(tp, MII_BMCR, bmcr);
3270 tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
3271 }
3272 }
3273 }
3274 else if (netif_carrier_ok(tp->dev) &&
3275 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
3276 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
3277 u32 phy2;
3278
3279 /* Select expansion interrupt status register */
3280 tg3_writephy(tp, 0x17, 0x0f01);
3281 tg3_readphy(tp, 0x15, &phy2);
3282 if (phy2 & 0x20) {
3283 u32 bmcr;
3284
3285 /* Config code words received, turn on autoneg. */
3286 tg3_readphy(tp, MII_BMCR, &bmcr);
3287 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
3288
3289 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
3290
3291 }
3292 }
3293}
3294
Linus Torvalds1da177e2005-04-16 15:20:36 -07003295static int tg3_setup_phy(struct tg3 *tp, int force_reset)
3296{
3297 int err;
3298
3299 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
3300 err = tg3_setup_fiber_phy(tp, force_reset);
Michael Chan747e8f82005-07-25 12:33:22 -07003301 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
3302 err = tg3_setup_fiber_mii_phy(tp, force_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003303 } else {
3304 err = tg3_setup_copper_phy(tp, force_reset);
3305 }
3306
Matt Carlsonb5af7122007-11-12 21:22:02 -08003307 if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
3308 tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08003309 u32 val, scale;
3310
3311 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
3312 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
3313 scale = 65;
3314 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
3315 scale = 6;
3316 else
3317 scale = 12;
3318
3319 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
3320 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
3321 tw32(GRC_MISC_CFG, val);
3322 }
3323
Linus Torvalds1da177e2005-04-16 15:20:36 -07003324 if (tp->link_config.active_speed == SPEED_1000 &&
3325 tp->link_config.active_duplex == DUPLEX_HALF)
3326 tw32(MAC_TX_LENGTHS,
3327 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
3328 (6 << TX_LENGTHS_IPG_SHIFT) |
3329 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
3330 else
3331 tw32(MAC_TX_LENGTHS,
3332 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
3333 (6 << TX_LENGTHS_IPG_SHIFT) |
3334 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
3335
3336 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
3337 if (netif_carrier_ok(tp->dev)) {
3338 tw32(HOSTCC_STAT_COAL_TICKS,
David S. Miller15f98502005-05-18 22:49:26 -07003339 tp->coal.stats_block_coalesce_usecs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003340 } else {
3341 tw32(HOSTCC_STAT_COAL_TICKS, 0);
3342 }
3343 }
3344
Matt Carlson8ed5d972007-05-07 00:25:49 -07003345 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
3346 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
3347 if (!netif_carrier_ok(tp->dev))
3348 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
3349 tp->pwrmgmt_thresh;
3350 else
3351 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
3352 tw32(PCIE_PWR_MGMT_THRESH, val);
3353 }
3354
Linus Torvalds1da177e2005-04-16 15:20:36 -07003355 return err;
3356}
3357
Michael Chandf3e6542006-05-26 17:48:07 -07003358/* This is called whenever we suspect that the system chipset is re-
3359 * ordering the sequence of MMIO to the tx send mailbox. The symptom
3360 * is bogus tx completions. We try to recover by setting the
3361 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
3362 * in the workqueue.
3363 */
3364static void tg3_tx_recover(struct tg3 *tp)
3365{
3366 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
3367 tp->write32_tx_mbox == tg3_write_indirect_mbox);
3368
3369 printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
3370 "mapped I/O cycles to the network device, attempting to "
3371 "recover. Please report the problem to the driver maintainer "
3372 "and include system chipset information.\n", tp->dev->name);
3373
3374 spin_lock(&tp->lock);
Michael Chandf3e6542006-05-26 17:48:07 -07003375 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
Michael Chandf3e6542006-05-26 17:48:07 -07003376 spin_unlock(&tp->lock);
3377}
3378
Michael Chan1b2a7202006-08-07 21:46:02 -07003379static inline u32 tg3_tx_avail(struct tg3 *tp)
3380{
3381 smp_mb();
3382 return (tp->tx_pending -
3383 ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
3384}
3385
Linus Torvalds1da177e2005-04-16 15:20:36 -07003386/* Tigon3 never reports partial packet sends. So we do not
3387 * need special logic to handle SKBs that have not had all
3388 * of their frags sent yet, like SunGEM does.
3389 */
3390static void tg3_tx(struct tg3 *tp)
3391{
3392 u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
3393 u32 sw_idx = tp->tx_cons;
3394
3395 while (sw_idx != hw_idx) {
3396 struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
3397 struct sk_buff *skb = ri->skb;
Michael Chandf3e6542006-05-26 17:48:07 -07003398 int i, tx_bug = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003399
Michael Chandf3e6542006-05-26 17:48:07 -07003400 if (unlikely(skb == NULL)) {
3401 tg3_tx_recover(tp);
3402 return;
3403 }
3404
Linus Torvalds1da177e2005-04-16 15:20:36 -07003405 pci_unmap_single(tp->pdev,
3406 pci_unmap_addr(ri, mapping),
3407 skb_headlen(skb),
3408 PCI_DMA_TODEVICE);
3409
3410 ri->skb = NULL;
3411
3412 sw_idx = NEXT_TX(sw_idx);
3413
3414 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003415 ri = &tp->tx_buffers[sw_idx];
Michael Chandf3e6542006-05-26 17:48:07 -07003416 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
3417 tx_bug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003418
3419 pci_unmap_page(tp->pdev,
3420 pci_unmap_addr(ri, mapping),
3421 skb_shinfo(skb)->frags[i].size,
3422 PCI_DMA_TODEVICE);
3423
3424 sw_idx = NEXT_TX(sw_idx);
3425 }
3426
David S. Millerf47c11e2005-06-24 20:18:35 -07003427 dev_kfree_skb(skb);
Michael Chandf3e6542006-05-26 17:48:07 -07003428
3429 if (unlikely(tx_bug)) {
3430 tg3_tx_recover(tp);
3431 return;
3432 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003433 }
3434
3435 tp->tx_cons = sw_idx;
3436
Michael Chan1b2a7202006-08-07 21:46:02 -07003437 /* Need to make the tx_cons update visible to tg3_start_xmit()
3438 * before checking for netif_queue_stopped(). Without the
3439 * memory barrier, there is a small possibility that tg3_start_xmit()
3440 * will miss it and cause the queue to be stopped forever.
3441 */
3442 smp_mb();
3443
3444 if (unlikely(netif_queue_stopped(tp->dev) &&
Ranjit Manomohan42952232006-10-18 20:54:26 -07003445 (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
Michael Chan1b2a7202006-08-07 21:46:02 -07003446 netif_tx_lock(tp->dev);
Michael Chan51b91462005-09-01 17:41:28 -07003447 if (netif_queue_stopped(tp->dev) &&
Ranjit Manomohan42952232006-10-18 20:54:26 -07003448 (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
Michael Chan51b91462005-09-01 17:41:28 -07003449 netif_wake_queue(tp->dev);
Michael Chan1b2a7202006-08-07 21:46:02 -07003450 netif_tx_unlock(tp->dev);
Michael Chan51b91462005-09-01 17:41:28 -07003451 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003452}
3453
3454/* Returns size of skb allocated or < 0 on error.
3455 *
3456 * We only need to fill in the address because the other members
3457 * of the RX descriptor are invariant, see tg3_init_rings.
3458 *
3459 * Note the purposeful assymetry of cpu vs. chip accesses. For
3460 * posting buffers we only dirty the first cache line of the RX
3461 * descriptor (containing the address). Whereas for the RX status
3462 * buffers the cpu only reads the last cacheline of the RX descriptor
3463 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
3464 */
3465static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
3466 int src_idx, u32 dest_idx_unmasked)
3467{
3468 struct tg3_rx_buffer_desc *desc;
3469 struct ring_info *map, *src_map;
3470 struct sk_buff *skb;
3471 dma_addr_t mapping;
3472 int skb_size, dest_idx;
3473
3474 src_map = NULL;
3475 switch (opaque_key) {
3476 case RXD_OPAQUE_RING_STD:
3477 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
3478 desc = &tp->rx_std[dest_idx];
3479 map = &tp->rx_std_buffers[dest_idx];
3480 if (src_idx >= 0)
3481 src_map = &tp->rx_std_buffers[src_idx];
Michael Chan7e72aad2005-07-25 12:31:17 -07003482 skb_size = tp->rx_pkt_buf_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003483 break;
3484
3485 case RXD_OPAQUE_RING_JUMBO:
3486 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
3487 desc = &tp->rx_jumbo[dest_idx];
3488 map = &tp->rx_jumbo_buffers[dest_idx];
3489 if (src_idx >= 0)
3490 src_map = &tp->rx_jumbo_buffers[src_idx];
3491 skb_size = RX_JUMBO_PKT_BUF_SZ;
3492 break;
3493
3494 default:
3495 return -EINVAL;
3496 };
3497
3498 /* Do not overwrite any of the map or rp information
3499 * until we are sure we can commit to a new buffer.
3500 *
3501 * Callers depend upon this behavior and assume that
3502 * we leave everything unchanged if we fail.
3503 */
David S. Millera20e9c62006-07-31 22:38:16 -07003504 skb = netdev_alloc_skb(tp->dev, skb_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003505 if (skb == NULL)
3506 return -ENOMEM;
3507
Linus Torvalds1da177e2005-04-16 15:20:36 -07003508 skb_reserve(skb, tp->rx_offset);
3509
3510 mapping = pci_map_single(tp->pdev, skb->data,
3511 skb_size - tp->rx_offset,
3512 PCI_DMA_FROMDEVICE);
3513
3514 map->skb = skb;
3515 pci_unmap_addr_set(map, mapping, mapping);
3516
3517 if (src_map != NULL)
3518 src_map->skb = NULL;
3519
3520 desc->addr_hi = ((u64)mapping >> 32);
3521 desc->addr_lo = ((u64)mapping & 0xffffffff);
3522
3523 return skb_size;
3524}
3525
3526/* We only need to move over in the address because the other
3527 * members of the RX descriptor are invariant. See notes above
3528 * tg3_alloc_rx_skb for full details.
3529 */
3530static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
3531 int src_idx, u32 dest_idx_unmasked)
3532{
3533 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
3534 struct ring_info *src_map, *dest_map;
3535 int dest_idx;
3536
3537 switch (opaque_key) {
3538 case RXD_OPAQUE_RING_STD:
3539 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
3540 dest_desc = &tp->rx_std[dest_idx];
3541 dest_map = &tp->rx_std_buffers[dest_idx];
3542 src_desc = &tp->rx_std[src_idx];
3543 src_map = &tp->rx_std_buffers[src_idx];
3544 break;
3545
3546 case RXD_OPAQUE_RING_JUMBO:
3547 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
3548 dest_desc = &tp->rx_jumbo[dest_idx];
3549 dest_map = &tp->rx_jumbo_buffers[dest_idx];
3550 src_desc = &tp->rx_jumbo[src_idx];
3551 src_map = &tp->rx_jumbo_buffers[src_idx];
3552 break;
3553
3554 default:
3555 return;
3556 };
3557
3558 dest_map->skb = src_map->skb;
3559 pci_unmap_addr_set(dest_map, mapping,
3560 pci_unmap_addr(src_map, mapping));
3561 dest_desc->addr_hi = src_desc->addr_hi;
3562 dest_desc->addr_lo = src_desc->addr_lo;
3563
3564 src_map->skb = NULL;
3565}
3566
3567#if TG3_VLAN_TAG_USED
3568static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
3569{
3570 return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
3571}
3572#endif
3573
3574/* The RX ring scheme is composed of multiple rings which post fresh
3575 * buffers to the chip, and one special ring the chip uses to report
3576 * status back to the host.
3577 *
3578 * The special ring reports the status of received packets to the
3579 * host. The chip does not write into the original descriptor the
3580 * RX buffer was obtained from. The chip simply takes the original
3581 * descriptor as provided by the host, updates the status and length
3582 * field, then writes this into the next status ring entry.
3583 *
3584 * Each ring the host uses to post buffers to the chip is described
3585 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
3586 * it is first placed into the on-chip ram. When the packet's length
3587 * is known, it walks down the TG3_BDINFO entries to select the ring.
3588 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
3589 * which is within the range of the new packet's length is chosen.
3590 *
3591 * The "separate ring for rx status" scheme may sound queer, but it makes
3592 * sense from a cache coherency perspective. If only the host writes
3593 * to the buffer post rings, and only the chip writes to the rx status
3594 * rings, then cache lines never move beyond shared-modified state.
3595 * If both the host and chip were to write into the same ring, cache line
3596 * eviction could occur since both entities want it in an exclusive state.
3597 */
3598static int tg3_rx(struct tg3 *tp, int budget)
3599{
Michael Chanf92905d2006-06-29 20:14:29 -07003600 u32 work_mask, rx_std_posted = 0;
Michael Chan483ba502005-04-25 15:14:03 -07003601 u32 sw_idx = tp->rx_rcb_ptr;
3602 u16 hw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003603 int received;
3604
3605 hw_idx = tp->hw_status->idx[0].rx_producer;
3606 /*
3607 * We need to order the read of hw_idx and the read of
3608 * the opaque cookie.
3609 */
3610 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003611 work_mask = 0;
3612 received = 0;
3613 while (sw_idx != hw_idx && budget > 0) {
3614 struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
3615 unsigned int len;
3616 struct sk_buff *skb;
3617 dma_addr_t dma_addr;
3618 u32 opaque_key, desc_idx, *post_ptr;
3619
3620 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
3621 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
3622 if (opaque_key == RXD_OPAQUE_RING_STD) {
3623 dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
3624 mapping);
3625 skb = tp->rx_std_buffers[desc_idx].skb;
3626 post_ptr = &tp->rx_std_ptr;
Michael Chanf92905d2006-06-29 20:14:29 -07003627 rx_std_posted++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003628 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
3629 dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
3630 mapping);
3631 skb = tp->rx_jumbo_buffers[desc_idx].skb;
3632 post_ptr = &tp->rx_jumbo_ptr;
3633 }
3634 else {
3635 goto next_pkt_nopost;
3636 }
3637
3638 work_mask |= opaque_key;
3639
3640 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
3641 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
3642 drop_it:
3643 tg3_recycle_rx(tp, opaque_key,
3644 desc_idx, *post_ptr);
3645 drop_it_no_recycle:
3646 /* Other statistics kept track of by card. */
3647 tp->net_stats.rx_dropped++;
3648 goto next_pkt;
3649 }
3650
3651 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
3652
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003653 if (len > RX_COPY_THRESHOLD
Linus Torvalds1da177e2005-04-16 15:20:36 -07003654 && tp->rx_offset == 2
3655 /* rx_offset != 2 iff this is a 5701 card running
3656 * in PCI-X mode [see tg3_get_invariants()] */
3657 ) {
3658 int skb_size;
3659
3660 skb_size = tg3_alloc_rx_skb(tp, opaque_key,
3661 desc_idx, *post_ptr);
3662 if (skb_size < 0)
3663 goto drop_it;
3664
3665 pci_unmap_single(tp->pdev, dma_addr,
3666 skb_size - tp->rx_offset,
3667 PCI_DMA_FROMDEVICE);
3668
3669 skb_put(skb, len);
3670 } else {
3671 struct sk_buff *copy_skb;
3672
3673 tg3_recycle_rx(tp, opaque_key,
3674 desc_idx, *post_ptr);
3675
David S. Millera20e9c62006-07-31 22:38:16 -07003676 copy_skb = netdev_alloc_skb(tp->dev, len + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003677 if (copy_skb == NULL)
3678 goto drop_it_no_recycle;
3679
Linus Torvalds1da177e2005-04-16 15:20:36 -07003680 skb_reserve(copy_skb, 2);
3681 skb_put(copy_skb, len);
3682 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03003683 skb_copy_from_linear_data(skb, copy_skb->data, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003684 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
3685
3686 /* We'll reuse the original ring buffer. */
3687 skb = copy_skb;
3688 }
3689
3690 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
3691 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
3692 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
3693 >> RXD_TCPCSUM_SHIFT) == 0xffff))
3694 skb->ip_summed = CHECKSUM_UNNECESSARY;
3695 else
3696 skb->ip_summed = CHECKSUM_NONE;
3697
3698 skb->protocol = eth_type_trans(skb, tp->dev);
3699#if TG3_VLAN_TAG_USED
3700 if (tp->vlgrp != NULL &&
3701 desc->type_flags & RXD_FLAG_VLAN) {
3702 tg3_vlan_rx(tp, skb,
3703 desc->err_vlan & RXD_VLAN_MASK);
3704 } else
3705#endif
3706 netif_receive_skb(skb);
3707
3708 tp->dev->last_rx = jiffies;
3709 received++;
3710 budget--;
3711
3712next_pkt:
3713 (*post_ptr)++;
Michael Chanf92905d2006-06-29 20:14:29 -07003714
3715 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
3716 u32 idx = *post_ptr % TG3_RX_RING_SIZE;
3717
3718 tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
3719 TG3_64BIT_REG_LOW, idx);
3720 work_mask &= ~RXD_OPAQUE_RING_STD;
3721 rx_std_posted = 0;
3722 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003723next_pkt_nopost:
Michael Chan483ba502005-04-25 15:14:03 -07003724 sw_idx++;
Eric Dumazet6b31a512007-02-06 13:29:21 -08003725 sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
Michael Chan52f6d692005-04-25 15:14:32 -07003726
3727 /* Refresh hw_idx to see if there is new work */
3728 if (sw_idx == hw_idx) {
3729 hw_idx = tp->hw_status->idx[0].rx_producer;
3730 rmb();
3731 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003732 }
3733
3734 /* ACK the status ring. */
Michael Chan483ba502005-04-25 15:14:03 -07003735 tp->rx_rcb_ptr = sw_idx;
3736 tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003737
3738 /* Refill RX ring(s). */
3739 if (work_mask & RXD_OPAQUE_RING_STD) {
3740 sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
3741 tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
3742 sw_idx);
3743 }
3744 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
3745 sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
3746 tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
3747 sw_idx);
3748 }
3749 mmiowb();
3750
3751 return received;
3752}
3753
David S. Miller6f535762007-10-11 18:08:29 -07003754static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003755{
Linus Torvalds1da177e2005-04-16 15:20:36 -07003756 struct tg3_hw_status *sblk = tp->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003757
Linus Torvalds1da177e2005-04-16 15:20:36 -07003758 /* handle link change and other phy events */
3759 if (!(tp->tg3_flags &
3760 (TG3_FLAG_USE_LINKCHG_REG |
3761 TG3_FLAG_POLL_SERDES))) {
3762 if (sblk->status & SD_STATUS_LINK_CHG) {
3763 sblk->status = SD_STATUS_UPDATED |
3764 (sblk->status & ~SD_STATUS_LINK_CHG);
David S. Millerf47c11e2005-06-24 20:18:35 -07003765 spin_lock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003766 tg3_setup_phy(tp, 0);
David S. Millerf47c11e2005-06-24 20:18:35 -07003767 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003768 }
3769 }
3770
3771 /* run TX completion thread */
3772 if (sblk->idx[0].tx_consumer != tp->tx_cons) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003773 tg3_tx(tp);
David S. Miller6f535762007-10-11 18:08:29 -07003774 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
Michael Chan4fd7ab52007-10-12 01:39:50 -07003775 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003776 }
3777
Linus Torvalds1da177e2005-04-16 15:20:36 -07003778 /* run RX thread, within the bounds set by NAPI.
3779 * All RX "locking" is done by ensuring outside
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003780 * code synchronizes with tg3->napi.poll()
Linus Torvalds1da177e2005-04-16 15:20:36 -07003781 */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003782 if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
David S. Miller6f535762007-10-11 18:08:29 -07003783 work_done += tg3_rx(tp, budget - work_done);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003784
David S. Miller6f535762007-10-11 18:08:29 -07003785 return work_done;
3786}
David S. Millerf7383c22005-05-18 22:50:53 -07003787
David S. Miller6f535762007-10-11 18:08:29 -07003788static int tg3_poll(struct napi_struct *napi, int budget)
3789{
3790 struct tg3 *tp = container_of(napi, struct tg3, napi);
3791 int work_done = 0;
Michael Chan4fd7ab52007-10-12 01:39:50 -07003792 struct tg3_hw_status *sblk = tp->hw_status;
David S. Miller6f535762007-10-11 18:08:29 -07003793
3794 while (1) {
3795 work_done = tg3_poll_work(tp, work_done, budget);
3796
3797 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
3798 goto tx_recovery;
3799
3800 if (unlikely(work_done >= budget))
3801 break;
3802
Michael Chan4fd7ab52007-10-12 01:39:50 -07003803 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
3804 /* tp->last_tag is used in tg3_restart_ints() below
3805 * to tell the hw how much work has been processed,
3806 * so we must read it before checking for more work.
3807 */
3808 tp->last_tag = sblk->status_tag;
3809 rmb();
3810 } else
3811 sblk->status &= ~SD_STATUS_UPDATED;
3812
David S. Miller6f535762007-10-11 18:08:29 -07003813 if (likely(!tg3_has_work(tp))) {
David S. Miller6f535762007-10-11 18:08:29 -07003814 netif_rx_complete(tp->dev, napi);
3815 tg3_restart_ints(tp);
3816 break;
3817 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003818 }
3819
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003820 return work_done;
David S. Miller6f535762007-10-11 18:08:29 -07003821
3822tx_recovery:
Michael Chan4fd7ab52007-10-12 01:39:50 -07003823 /* work_done is guaranteed to be less than budget. */
David S. Miller6f535762007-10-11 18:08:29 -07003824 netif_rx_complete(tp->dev, napi);
3825 schedule_work(&tp->reset_task);
Michael Chan4fd7ab52007-10-12 01:39:50 -07003826 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003827}
3828
David S. Millerf47c11e2005-06-24 20:18:35 -07003829static void tg3_irq_quiesce(struct tg3 *tp)
3830{
3831 BUG_ON(tp->irq_sync);
3832
3833 tp->irq_sync = 1;
3834 smp_mb();
3835
3836 synchronize_irq(tp->pdev->irq);
3837}
3838
3839static inline int tg3_irq_sync(struct tg3 *tp)
3840{
3841 return tp->irq_sync;
3842}
3843
3844/* Fully shutdown all tg3 driver activity elsewhere in the system.
3845 * If irq_sync is non-zero, then the IRQ handler must be synchronized
3846 * with as well. Most of the time, this is not necessary except when
3847 * shutting down the device.
3848 */
3849static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
3850{
Michael Chan46966542007-07-11 19:47:19 -07003851 spin_lock_bh(&tp->lock);
David S. Millerf47c11e2005-06-24 20:18:35 -07003852 if (irq_sync)
3853 tg3_irq_quiesce(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07003854}
3855
3856static inline void tg3_full_unlock(struct tg3 *tp)
3857{
David S. Millerf47c11e2005-06-24 20:18:35 -07003858 spin_unlock_bh(&tp->lock);
3859}
3860
Michael Chanfcfa0a32006-03-20 22:28:41 -08003861/* One-shot MSI handler - Chip automatically disables interrupt
3862 * after sending MSI so driver doesn't have to do it.
3863 */
David Howells7d12e782006-10-05 14:55:46 +01003864static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
Michael Chanfcfa0a32006-03-20 22:28:41 -08003865{
3866 struct net_device *dev = dev_id;
3867 struct tg3 *tp = netdev_priv(dev);
3868
3869 prefetch(tp->hw_status);
3870 prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
3871
3872 if (likely(!tg3_irq_sync(tp)))
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003873 netif_rx_schedule(dev, &tp->napi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08003874
3875 return IRQ_HANDLED;
3876}
3877
Michael Chan88b06bc2005-04-21 17:13:25 -07003878/* MSI ISR - No need to check for interrupt sharing and no need to
3879 * flush status block and interrupt mailbox. PCI ordering rules
3880 * guarantee that MSI will arrive after the status block.
3881 */
David Howells7d12e782006-10-05 14:55:46 +01003882static irqreturn_t tg3_msi(int irq, void *dev_id)
Michael Chan88b06bc2005-04-21 17:13:25 -07003883{
3884 struct net_device *dev = dev_id;
3885 struct tg3 *tp = netdev_priv(dev);
Michael Chan88b06bc2005-04-21 17:13:25 -07003886
Michael Chan61487482005-09-05 17:53:19 -07003887 prefetch(tp->hw_status);
3888 prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
Michael Chan88b06bc2005-04-21 17:13:25 -07003889 /*
David S. Millerfac9b832005-05-18 22:46:34 -07003890 * Writing any value to intr-mbox-0 clears PCI INTA# and
Michael Chan88b06bc2005-04-21 17:13:25 -07003891 * chip-internal interrupt pending events.
David S. Millerfac9b832005-05-18 22:46:34 -07003892 * Writing non-zero to intr-mbox-0 additional tells the
Michael Chan88b06bc2005-04-21 17:13:25 -07003893 * NIC to stop sending us irqs, engaging "in-intr-handler"
3894 * event coalescing.
3895 */
3896 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chan61487482005-09-05 17:53:19 -07003897 if (likely(!tg3_irq_sync(tp)))
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003898 netif_rx_schedule(dev, &tp->napi);
Michael Chan61487482005-09-05 17:53:19 -07003899
Michael Chan88b06bc2005-04-21 17:13:25 -07003900 return IRQ_RETVAL(1);
3901}
3902
David Howells7d12e782006-10-05 14:55:46 +01003903static irqreturn_t tg3_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003904{
3905 struct net_device *dev = dev_id;
3906 struct tg3 *tp = netdev_priv(dev);
3907 struct tg3_hw_status *sblk = tp->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003908 unsigned int handled = 1;
3909
Linus Torvalds1da177e2005-04-16 15:20:36 -07003910 /* In INTx mode, it is possible for the interrupt to arrive at
3911 * the CPU before the status block posted prior to the interrupt.
3912 * Reading the PCI State register will confirm whether the
3913 * interrupt is ours and will flush the status block.
3914 */
Michael Chand18edcb2007-03-24 20:57:11 -07003915 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
3916 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
3917 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
3918 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07003919 goto out;
David S. Millerfac9b832005-05-18 22:46:34 -07003920 }
Michael Chand18edcb2007-03-24 20:57:11 -07003921 }
3922
3923 /*
3924 * Writing any value to intr-mbox-0 clears PCI INTA# and
3925 * chip-internal interrupt pending events.
3926 * Writing non-zero to intr-mbox-0 additional tells the
3927 * NIC to stop sending us irqs, engaging "in-intr-handler"
3928 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07003929 *
3930 * Flush the mailbox to de-assert the IRQ immediately to prevent
3931 * spurious interrupts. The flush impacts performance but
3932 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07003933 */
Michael Chanc04cb342007-05-07 00:26:15 -07003934 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chand18edcb2007-03-24 20:57:11 -07003935 if (tg3_irq_sync(tp))
3936 goto out;
3937 sblk->status &= ~SD_STATUS_UPDATED;
3938 if (likely(tg3_has_work(tp))) {
3939 prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003940 netif_rx_schedule(dev, &tp->napi);
Michael Chand18edcb2007-03-24 20:57:11 -07003941 } else {
3942 /* No work, shared interrupt perhaps? re-enable
3943 * interrupts, and flush that PCI write
3944 */
3945 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
3946 0x00000000);
David S. Millerfac9b832005-05-18 22:46:34 -07003947 }
David S. Millerf47c11e2005-06-24 20:18:35 -07003948out:
David S. Millerfac9b832005-05-18 22:46:34 -07003949 return IRQ_RETVAL(handled);
3950}
3951
David Howells7d12e782006-10-05 14:55:46 +01003952static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
David S. Millerfac9b832005-05-18 22:46:34 -07003953{
3954 struct net_device *dev = dev_id;
3955 struct tg3 *tp = netdev_priv(dev);
3956 struct tg3_hw_status *sblk = tp->hw_status;
David S. Millerfac9b832005-05-18 22:46:34 -07003957 unsigned int handled = 1;
3958
David S. Millerfac9b832005-05-18 22:46:34 -07003959 /* In INTx mode, it is possible for the interrupt to arrive at
3960 * the CPU before the status block posted prior to the interrupt.
3961 * Reading the PCI State register will confirm whether the
3962 * interrupt is ours and will flush the status block.
3963 */
Michael Chand18edcb2007-03-24 20:57:11 -07003964 if (unlikely(sblk->status_tag == tp->last_tag)) {
3965 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
3966 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
3967 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07003968 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003969 }
Michael Chand18edcb2007-03-24 20:57:11 -07003970 }
3971
3972 /*
3973 * writing any value to intr-mbox-0 clears PCI INTA# and
3974 * chip-internal interrupt pending events.
3975 * writing non-zero to intr-mbox-0 additional tells the
3976 * NIC to stop sending us irqs, engaging "in-intr-handler"
3977 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07003978 *
3979 * Flush the mailbox to de-assert the IRQ immediately to prevent
3980 * spurious interrupts. The flush impacts performance but
3981 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07003982 */
Michael Chanc04cb342007-05-07 00:26:15 -07003983 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chand18edcb2007-03-24 20:57:11 -07003984 if (tg3_irq_sync(tp))
3985 goto out;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003986 if (netif_rx_schedule_prep(dev, &tp->napi)) {
Michael Chand18edcb2007-03-24 20:57:11 -07003987 prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
3988 /* Update last_tag to mark that this status has been
3989 * seen. Because interrupt may be shared, we may be
3990 * racing with tg3_poll(), so only update last_tag
3991 * if tg3_poll() is not scheduled.
3992 */
3993 tp->last_tag = sblk->status_tag;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003994 __netif_rx_schedule(dev, &tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003995 }
David S. Millerf47c11e2005-06-24 20:18:35 -07003996out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003997 return IRQ_RETVAL(handled);
3998}
3999
Michael Chan79381092005-04-21 17:13:59 -07004000/* ISR for interrupt test */
David Howells7d12e782006-10-05 14:55:46 +01004001static irqreturn_t tg3_test_isr(int irq, void *dev_id)
Michael Chan79381092005-04-21 17:13:59 -07004002{
4003 struct net_device *dev = dev_id;
4004 struct tg3 *tp = netdev_priv(dev);
4005 struct tg3_hw_status *sblk = tp->hw_status;
4006
Michael Chanf9804dd2005-09-27 12:13:10 -07004007 if ((sblk->status & SD_STATUS_UPDATED) ||
4008 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
Michael Chanb16250e2006-09-27 16:10:14 -07004009 tg3_disable_ints(tp);
Michael Chan79381092005-04-21 17:13:59 -07004010 return IRQ_RETVAL(1);
4011 }
4012 return IRQ_RETVAL(0);
4013}
4014
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07004015static int tg3_init_hw(struct tg3 *, int);
Michael Chan944d9802005-05-29 14:57:48 -07004016static int tg3_halt(struct tg3 *, int, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004017
Michael Chanb9ec6c12006-07-25 16:37:27 -07004018/* Restart hardware after configuration changes, self-test, etc.
4019 * Invoked with tp->lock held.
4020 */
4021static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
Eric Dumazet78c61462008-04-24 23:33:06 -07004022 __releases(tp->lock)
4023 __acquires(tp->lock)
Michael Chanb9ec6c12006-07-25 16:37:27 -07004024{
4025 int err;
4026
4027 err = tg3_init_hw(tp, reset_phy);
4028 if (err) {
4029 printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
4030 "aborting.\n", tp->dev->name);
4031 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
4032 tg3_full_unlock(tp);
4033 del_timer_sync(&tp->timer);
4034 tp->irq_sync = 0;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004035 napi_enable(&tp->napi);
Michael Chanb9ec6c12006-07-25 16:37:27 -07004036 dev_close(tp->dev);
4037 tg3_full_lock(tp, 0);
4038 }
4039 return err;
4040}
4041
Linus Torvalds1da177e2005-04-16 15:20:36 -07004042#ifdef CONFIG_NET_POLL_CONTROLLER
4043static void tg3_poll_controller(struct net_device *dev)
4044{
Michael Chan88b06bc2005-04-21 17:13:25 -07004045 struct tg3 *tp = netdev_priv(dev);
4046
David Howells7d12e782006-10-05 14:55:46 +01004047 tg3_interrupt(tp->pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004048}
4049#endif
4050
David Howellsc4028952006-11-22 14:57:56 +00004051static void tg3_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004052{
David Howellsc4028952006-11-22 14:57:56 +00004053 struct tg3 *tp = container_of(work, struct tg3, reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004054 unsigned int restart_timer;
4055
Michael Chan7faa0062006-02-02 17:29:28 -08004056 tg3_full_lock(tp, 0);
Michael Chan7faa0062006-02-02 17:29:28 -08004057
4058 if (!netif_running(tp->dev)) {
Michael Chan7faa0062006-02-02 17:29:28 -08004059 tg3_full_unlock(tp);
4060 return;
4061 }
4062
4063 tg3_full_unlock(tp);
4064
Linus Torvalds1da177e2005-04-16 15:20:36 -07004065 tg3_netif_stop(tp);
4066
David S. Millerf47c11e2005-06-24 20:18:35 -07004067 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004068
4069 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
4070 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
4071
Michael Chandf3e6542006-05-26 17:48:07 -07004072 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
4073 tp->write32_tx_mbox = tg3_write32_tx_mbox;
4074 tp->write32_rx_mbox = tg3_write_flush_reg32;
4075 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
4076 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
4077 }
4078
Michael Chan944d9802005-05-29 14:57:48 -07004079 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
Michael Chanb9ec6c12006-07-25 16:37:27 -07004080 if (tg3_init_hw(tp, 1))
4081 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004082
4083 tg3_netif_start(tp);
4084
Linus Torvalds1da177e2005-04-16 15:20:36 -07004085 if (restart_timer)
4086 mod_timer(&tp->timer, jiffies + 1);
Michael Chan7faa0062006-02-02 17:29:28 -08004087
Michael Chanb9ec6c12006-07-25 16:37:27 -07004088out:
Michael Chan7faa0062006-02-02 17:29:28 -08004089 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004090}
4091
Michael Chanb0408752007-02-13 12:18:30 -08004092static void tg3_dump_short_state(struct tg3 *tp)
4093{
4094 printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
4095 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
4096 printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
4097 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
4098}
4099
Linus Torvalds1da177e2005-04-16 15:20:36 -07004100static void tg3_tx_timeout(struct net_device *dev)
4101{
4102 struct tg3 *tp = netdev_priv(dev);
4103
Michael Chanb0408752007-02-13 12:18:30 -08004104 if (netif_msg_tx_err(tp)) {
Michael Chan9f88f292006-12-07 00:22:54 -08004105 printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
4106 dev->name);
Michael Chanb0408752007-02-13 12:18:30 -08004107 tg3_dump_short_state(tp);
4108 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004109
4110 schedule_work(&tp->reset_task);
4111}
4112
Michael Chanc58ec932005-09-17 00:46:27 -07004113/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
4114static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
4115{
4116 u32 base = (u32) mapping & 0xffffffff;
4117
4118 return ((base > 0xffffdcc0) &&
4119 (base + len + 8 < base));
4120}
4121
Michael Chan72f2afb2006-03-06 19:28:35 -08004122/* Test for DMA addresses > 40-bit */
4123static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
4124 int len)
4125{
4126#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
Michael Chan6728a8e2006-03-27 23:16:49 -08004127 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
Michael Chan72f2afb2006-03-06 19:28:35 -08004128 return (((u64) mapping + len) > DMA_40BIT_MASK);
4129 return 0;
4130#else
4131 return 0;
4132#endif
4133}
4134
Linus Torvalds1da177e2005-04-16 15:20:36 -07004135static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
4136
Michael Chan72f2afb2006-03-06 19:28:35 -08004137/* Workaround 4GB and 40-bit hardware DMA bugs. */
4138static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
Michael Chanc58ec932005-09-17 00:46:27 -07004139 u32 last_plus_one, u32 *start,
4140 u32 base_flags, u32 mss)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004141{
Matt Carlson41588ba2008-04-19 18:12:33 -07004142 struct sk_buff *new_skb;
Michael Chanc58ec932005-09-17 00:46:27 -07004143 dma_addr_t new_addr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004144 u32 entry = *start;
Michael Chanc58ec932005-09-17 00:46:27 -07004145 int i, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004146
Matt Carlson41588ba2008-04-19 18:12:33 -07004147 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
4148 new_skb = skb_copy(skb, GFP_ATOMIC);
4149 else {
4150 int more_headroom = 4 - ((unsigned long)skb->data & 3);
4151
4152 new_skb = skb_copy_expand(skb,
4153 skb_headroom(skb) + more_headroom,
4154 skb_tailroom(skb), GFP_ATOMIC);
4155 }
4156
Linus Torvalds1da177e2005-04-16 15:20:36 -07004157 if (!new_skb) {
Michael Chanc58ec932005-09-17 00:46:27 -07004158 ret = -1;
4159 } else {
4160 /* New SKB is guaranteed to be linear. */
4161 entry = *start;
4162 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
4163 PCI_DMA_TODEVICE);
4164 /* Make sure new skb does not cross any 4G boundaries.
4165 * Drop the packet if it does.
4166 */
4167 if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
4168 ret = -1;
4169 dev_kfree_skb(new_skb);
4170 new_skb = NULL;
4171 } else {
4172 tg3_set_txd(tp, entry, new_addr, new_skb->len,
4173 base_flags, 1 | (mss << 1));
4174 *start = NEXT_TX(entry);
4175 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004176 }
4177
Linus Torvalds1da177e2005-04-16 15:20:36 -07004178 /* Now clean up the sw ring entries. */
4179 i = 0;
4180 while (entry != last_plus_one) {
4181 int len;
4182
4183 if (i == 0)
4184 len = skb_headlen(skb);
4185 else
4186 len = skb_shinfo(skb)->frags[i-1].size;
4187 pci_unmap_single(tp->pdev,
4188 pci_unmap_addr(&tp->tx_buffers[entry], mapping),
4189 len, PCI_DMA_TODEVICE);
4190 if (i == 0) {
4191 tp->tx_buffers[entry].skb = new_skb;
4192 pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
4193 } else {
4194 tp->tx_buffers[entry].skb = NULL;
4195 }
4196 entry = NEXT_TX(entry);
4197 i++;
4198 }
4199
4200 dev_kfree_skb(skb);
4201
Michael Chanc58ec932005-09-17 00:46:27 -07004202 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004203}
4204
4205static void tg3_set_txd(struct tg3 *tp, int entry,
4206 dma_addr_t mapping, int len, u32 flags,
4207 u32 mss_and_is_end)
4208{
4209 struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
4210 int is_end = (mss_and_is_end & 0x1);
4211 u32 mss = (mss_and_is_end >> 1);
4212 u32 vlan_tag = 0;
4213
4214 if (is_end)
4215 flags |= TXD_FLAG_END;
4216 if (flags & TXD_FLAG_VLAN) {
4217 vlan_tag = flags >> 16;
4218 flags &= 0xffff;
4219 }
4220 vlan_tag |= (mss << TXD_MSS_SHIFT);
4221
4222 txd->addr_hi = ((u64) mapping >> 32);
4223 txd->addr_lo = ((u64) mapping & 0xffffffff);
4224 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
4225 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
4226}
4227
Michael Chan5a6f3072006-03-20 22:28:05 -08004228/* hard_start_xmit for devices that don't have any bugs and
4229 * support TG3_FLG2_HW_TSO_2 only.
4230 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004231static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
4232{
4233 struct tg3 *tp = netdev_priv(dev);
4234 dma_addr_t mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004235 u32 len, entry, base_flags, mss;
Michael Chan5a6f3072006-03-20 22:28:05 -08004236
4237 len = skb_headlen(skb);
4238
Michael Chan00b70502006-06-17 21:58:45 -07004239 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004240 * and TX reclaim runs via tp->napi.poll inside of a software
Michael Chan5a6f3072006-03-20 22:28:05 -08004241 * interrupt. Furthermore, IRQ processing runs lockless so we have
4242 * no IRQ context deadlocks to worry about either. Rejoice!
4243 */
Michael Chan1b2a7202006-08-07 21:46:02 -07004244 if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
Michael Chan5a6f3072006-03-20 22:28:05 -08004245 if (!netif_queue_stopped(dev)) {
4246 netif_stop_queue(dev);
4247
4248 /* This is a hard error, log it. */
4249 printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
4250 "queue awake!\n", dev->name);
4251 }
Michael Chan5a6f3072006-03-20 22:28:05 -08004252 return NETDEV_TX_BUSY;
4253 }
4254
4255 entry = tp->tx_prod;
4256 base_flags = 0;
Michael Chan5a6f3072006-03-20 22:28:05 -08004257 mss = 0;
Matt Carlsonc13e3712007-05-05 11:50:04 -07004258 if ((mss = skb_shinfo(skb)->gso_size) != 0) {
Michael Chan5a6f3072006-03-20 22:28:05 -08004259 int tcp_opt_len, ip_tcp_len;
4260
4261 if (skb_header_cloned(skb) &&
4262 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
4263 dev_kfree_skb(skb);
4264 goto out_unlock;
4265 }
4266
Michael Chanb0026622006-07-03 19:42:14 -07004267 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
4268 mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
4269 else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07004270 struct iphdr *iph = ip_hdr(skb);
4271
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07004272 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -03004273 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
Michael Chanb0026622006-07-03 19:42:14 -07004274
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07004275 iph->check = 0;
4276 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
Michael Chanb0026622006-07-03 19:42:14 -07004277 mss |= (ip_tcp_len + tcp_opt_len) << 9;
4278 }
Michael Chan5a6f3072006-03-20 22:28:05 -08004279
4280 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
4281 TXD_FLAG_CPU_POST_DMA);
4282
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07004283 tcp_hdr(skb)->check = 0;
Michael Chan5a6f3072006-03-20 22:28:05 -08004284
Michael Chan5a6f3072006-03-20 22:28:05 -08004285 }
Patrick McHardy84fa7932006-08-29 16:44:56 -07004286 else if (skb->ip_summed == CHECKSUM_PARTIAL)
Michael Chan5a6f3072006-03-20 22:28:05 -08004287 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Michael Chan5a6f3072006-03-20 22:28:05 -08004288#if TG3_VLAN_TAG_USED
4289 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
4290 base_flags |= (TXD_FLAG_VLAN |
4291 (vlan_tx_tag_get(skb) << 16));
4292#endif
4293
4294 /* Queue skb data, a.k.a. the main skb fragment. */
4295 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
4296
4297 tp->tx_buffers[entry].skb = skb;
4298 pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
4299
4300 tg3_set_txd(tp, entry, mapping, len, base_flags,
4301 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
4302
4303 entry = NEXT_TX(entry);
4304
4305 /* Now loop through additional data fragments, and queue them. */
4306 if (skb_shinfo(skb)->nr_frags > 0) {
4307 unsigned int i, last;
4308
4309 last = skb_shinfo(skb)->nr_frags - 1;
4310 for (i = 0; i <= last; i++) {
4311 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
4312
4313 len = frag->size;
4314 mapping = pci_map_page(tp->pdev,
4315 frag->page,
4316 frag->page_offset,
4317 len, PCI_DMA_TODEVICE);
4318
4319 tp->tx_buffers[entry].skb = NULL;
4320 pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
4321
4322 tg3_set_txd(tp, entry, mapping, len,
4323 base_flags, (i == last) | (mss << 1));
4324
4325 entry = NEXT_TX(entry);
4326 }
4327 }
4328
4329 /* Packets are ready, update Tx producer idx local and on card. */
4330 tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
4331
4332 tp->tx_prod = entry;
Michael Chan1b2a7202006-08-07 21:46:02 -07004333 if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
Michael Chan5a6f3072006-03-20 22:28:05 -08004334 netif_stop_queue(dev);
Ranjit Manomohan42952232006-10-18 20:54:26 -07004335 if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
Michael Chan5a6f3072006-03-20 22:28:05 -08004336 netif_wake_queue(tp->dev);
4337 }
4338
4339out_unlock:
4340 mmiowb();
Michael Chan5a6f3072006-03-20 22:28:05 -08004341
4342 dev->trans_start = jiffies;
4343
4344 return NETDEV_TX_OK;
4345}
4346
Michael Chan52c0fd82006-06-29 20:15:54 -07004347static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
4348
4349/* Use GSO to workaround a rare TSO bug that may be triggered when the
4350 * TSO header is greater than 80 bytes.
4351 */
4352static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
4353{
4354 struct sk_buff *segs, *nskb;
4355
4356 /* Estimate the number of fragments in the worst case */
Michael Chan1b2a7202006-08-07 21:46:02 -07004357 if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
Michael Chan52c0fd82006-06-29 20:15:54 -07004358 netif_stop_queue(tp->dev);
Michael Chan7f62ad52007-02-20 23:25:40 -08004359 if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
4360 return NETDEV_TX_BUSY;
4361
4362 netif_wake_queue(tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07004363 }
4364
4365 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07004366 if (IS_ERR(segs))
Michael Chan52c0fd82006-06-29 20:15:54 -07004367 goto tg3_tso_bug_end;
4368
4369 do {
4370 nskb = segs;
4371 segs = segs->next;
4372 nskb->next = NULL;
4373 tg3_start_xmit_dma_bug(nskb, tp->dev);
4374 } while (segs);
4375
4376tg3_tso_bug_end:
4377 dev_kfree_skb(skb);
4378
4379 return NETDEV_TX_OK;
4380}
Michael Chan52c0fd82006-06-29 20:15:54 -07004381
Michael Chan5a6f3072006-03-20 22:28:05 -08004382/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
4383 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
4384 */
4385static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
4386{
4387 struct tg3 *tp = netdev_priv(dev);
4388 dma_addr_t mapping;
4389 u32 len, entry, base_flags, mss;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004390 int would_hit_hwbug;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004391
4392 len = skb_headlen(skb);
4393
Michael Chan00b70502006-06-17 21:58:45 -07004394 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004395 * and TX reclaim runs via tp->napi.poll inside of a software
David S. Millerf47c11e2005-06-24 20:18:35 -07004396 * interrupt. Furthermore, IRQ processing runs lockless so we have
4397 * no IRQ context deadlocks to worry about either. Rejoice!
Linus Torvalds1da177e2005-04-16 15:20:36 -07004398 */
Michael Chan1b2a7202006-08-07 21:46:02 -07004399 if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
Stephen Hemminger1f064a82005-12-06 17:36:44 -08004400 if (!netif_queue_stopped(dev)) {
4401 netif_stop_queue(dev);
4402
4403 /* This is a hard error, log it. */
4404 printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
4405 "queue awake!\n", dev->name);
4406 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004407 return NETDEV_TX_BUSY;
4408 }
4409
4410 entry = tp->tx_prod;
4411 base_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07004412 if (skb->ip_summed == CHECKSUM_PARTIAL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004413 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004414 mss = 0;
Matt Carlsonc13e3712007-05-05 11:50:04 -07004415 if ((mss = skb_shinfo(skb)->gso_size) != 0) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07004416 struct iphdr *iph;
Michael Chan52c0fd82006-06-29 20:15:54 -07004417 int tcp_opt_len, ip_tcp_len, hdr_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004418
4419 if (skb_header_cloned(skb) &&
4420 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
4421 dev_kfree_skb(skb);
4422 goto out_unlock;
4423 }
4424
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07004425 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -03004426 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004427
Michael Chan52c0fd82006-06-29 20:15:54 -07004428 hdr_len = ip_tcp_len + tcp_opt_len;
4429 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
Michael Chan7f62ad52007-02-20 23:25:40 -08004430 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
Michael Chan52c0fd82006-06-29 20:15:54 -07004431 return (tg3_tso_bug(tp, skb));
4432
Linus Torvalds1da177e2005-04-16 15:20:36 -07004433 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
4434 TXD_FLAG_CPU_POST_DMA);
4435
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07004436 iph = ip_hdr(skb);
4437 iph->check = 0;
4438 iph->tot_len = htons(mss + hdr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004439 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07004440 tcp_hdr(skb)->check = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004441 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07004442 } else
4443 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
4444 iph->daddr, 0,
4445 IPPROTO_TCP,
4446 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004447
4448 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
4449 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07004450 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004451 int tsflags;
4452
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07004453 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004454 mss |= (tsflags << 11);
4455 }
4456 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07004457 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004458 int tsflags;
4459
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07004460 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004461 base_flags |= tsflags << 12;
4462 }
4463 }
4464 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004465#if TG3_VLAN_TAG_USED
4466 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
4467 base_flags |= (TXD_FLAG_VLAN |
4468 (vlan_tx_tag_get(skb) << 16));
4469#endif
4470
4471 /* Queue skb data, a.k.a. the main skb fragment. */
4472 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
4473
4474 tp->tx_buffers[entry].skb = skb;
4475 pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
4476
4477 would_hit_hwbug = 0;
4478
Matt Carlson41588ba2008-04-19 18:12:33 -07004479 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
4480 would_hit_hwbug = 1;
4481 else if (tg3_4g_overflow_test(mapping, len))
Michael Chanc58ec932005-09-17 00:46:27 -07004482 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004483
4484 tg3_set_txd(tp, entry, mapping, len, base_flags,
4485 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
4486
4487 entry = NEXT_TX(entry);
4488
4489 /* Now loop through additional data fragments, and queue them. */
4490 if (skb_shinfo(skb)->nr_frags > 0) {
4491 unsigned int i, last;
4492
4493 last = skb_shinfo(skb)->nr_frags - 1;
4494 for (i = 0; i <= last; i++) {
4495 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
4496
4497 len = frag->size;
4498 mapping = pci_map_page(tp->pdev,
4499 frag->page,
4500 frag->page_offset,
4501 len, PCI_DMA_TODEVICE);
4502
4503 tp->tx_buffers[entry].skb = NULL;
4504 pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
4505
Michael Chanc58ec932005-09-17 00:46:27 -07004506 if (tg3_4g_overflow_test(mapping, len))
4507 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004508
Michael Chan72f2afb2006-03-06 19:28:35 -08004509 if (tg3_40bit_overflow_test(tp, mapping, len))
4510 would_hit_hwbug = 1;
4511
Linus Torvalds1da177e2005-04-16 15:20:36 -07004512 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
4513 tg3_set_txd(tp, entry, mapping, len,
4514 base_flags, (i == last)|(mss << 1));
4515 else
4516 tg3_set_txd(tp, entry, mapping, len,
4517 base_flags, (i == last));
4518
4519 entry = NEXT_TX(entry);
4520 }
4521 }
4522
4523 if (would_hit_hwbug) {
4524 u32 last_plus_one = entry;
4525 u32 start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004526
Michael Chanc58ec932005-09-17 00:46:27 -07004527 start = entry - 1 - skb_shinfo(skb)->nr_frags;
4528 start &= (TG3_TX_RING_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004529
4530 /* If the workaround fails due to memory/mapping
4531 * failure, silently drop this packet.
4532 */
Michael Chan72f2afb2006-03-06 19:28:35 -08004533 if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
Michael Chanc58ec932005-09-17 00:46:27 -07004534 &start, base_flags, mss))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004535 goto out_unlock;
4536
4537 entry = start;
4538 }
4539
4540 /* Packets are ready, update Tx producer idx local and on card. */
4541 tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
4542
4543 tp->tx_prod = entry;
Michael Chan1b2a7202006-08-07 21:46:02 -07004544 if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004545 netif_stop_queue(dev);
Ranjit Manomohan42952232006-10-18 20:54:26 -07004546 if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
Michael Chan51b91462005-09-01 17:41:28 -07004547 netif_wake_queue(tp->dev);
4548 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004549
4550out_unlock:
4551 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004552
4553 dev->trans_start = jiffies;
4554
4555 return NETDEV_TX_OK;
4556}
4557
4558static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
4559 int new_mtu)
4560{
4561 dev->mtu = new_mtu;
4562
Michael Chanef7f5ec2005-07-25 12:32:25 -07004563 if (new_mtu > ETH_DATA_LEN) {
Michael Chana4e2b342005-10-26 15:46:52 -07004564 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
Michael Chanef7f5ec2005-07-25 12:32:25 -07004565 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
4566 ethtool_op_set_tso(dev, 0);
4567 }
4568 else
4569 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
4570 } else {
Michael Chana4e2b342005-10-26 15:46:52 -07004571 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
Michael Chanef7f5ec2005-07-25 12:32:25 -07004572 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
Michael Chan0f893dc2005-07-25 12:30:38 -07004573 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
Michael Chanef7f5ec2005-07-25 12:32:25 -07004574 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004575}
4576
4577static int tg3_change_mtu(struct net_device *dev, int new_mtu)
4578{
4579 struct tg3 *tp = netdev_priv(dev);
Michael Chanb9ec6c12006-07-25 16:37:27 -07004580 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004581
4582 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
4583 return -EINVAL;
4584
4585 if (!netif_running(dev)) {
4586 /* We'll just catch it later when the
4587 * device is up'd.
4588 */
4589 tg3_set_mtu(dev, tp, new_mtu);
4590 return 0;
4591 }
4592
4593 tg3_netif_stop(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07004594
4595 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004596
Michael Chan944d9802005-05-29 14:57:48 -07004597 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004598
4599 tg3_set_mtu(dev, tp, new_mtu);
4600
Michael Chanb9ec6c12006-07-25 16:37:27 -07004601 err = tg3_restart_hw(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004602
Michael Chanb9ec6c12006-07-25 16:37:27 -07004603 if (!err)
4604 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004605
David S. Millerf47c11e2005-06-24 20:18:35 -07004606 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004607
Michael Chanb9ec6c12006-07-25 16:37:27 -07004608 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004609}
4610
4611/* Free up pending packets in all rx/tx rings.
4612 *
4613 * The chip has been shut down and the driver detached from
4614 * the networking, so no interrupts or new tx packets will
4615 * end up in the driver. tp->{tx,}lock is not held and we are not
4616 * in an interrupt context and thus may sleep.
4617 */
4618static void tg3_free_rings(struct tg3 *tp)
4619{
4620 struct ring_info *rxp;
4621 int i;
4622
4623 for (i = 0; i < TG3_RX_RING_SIZE; i++) {
4624 rxp = &tp->rx_std_buffers[i];
4625
4626 if (rxp->skb == NULL)
4627 continue;
4628 pci_unmap_single(tp->pdev,
4629 pci_unmap_addr(rxp, mapping),
Michael Chan7e72aad2005-07-25 12:31:17 -07004630 tp->rx_pkt_buf_sz - tp->rx_offset,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004631 PCI_DMA_FROMDEVICE);
4632 dev_kfree_skb_any(rxp->skb);
4633 rxp->skb = NULL;
4634 }
4635
4636 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
4637 rxp = &tp->rx_jumbo_buffers[i];
4638
4639 if (rxp->skb == NULL)
4640 continue;
4641 pci_unmap_single(tp->pdev,
4642 pci_unmap_addr(rxp, mapping),
4643 RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
4644 PCI_DMA_FROMDEVICE);
4645 dev_kfree_skb_any(rxp->skb);
4646 rxp->skb = NULL;
4647 }
4648
4649 for (i = 0; i < TG3_TX_RING_SIZE; ) {
4650 struct tx_ring_info *txp;
4651 struct sk_buff *skb;
4652 int j;
4653
4654 txp = &tp->tx_buffers[i];
4655 skb = txp->skb;
4656
4657 if (skb == NULL) {
4658 i++;
4659 continue;
4660 }
4661
4662 pci_unmap_single(tp->pdev,
4663 pci_unmap_addr(txp, mapping),
4664 skb_headlen(skb),
4665 PCI_DMA_TODEVICE);
4666 txp->skb = NULL;
4667
4668 i++;
4669
4670 for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
4671 txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
4672 pci_unmap_page(tp->pdev,
4673 pci_unmap_addr(txp, mapping),
4674 skb_shinfo(skb)->frags[j].size,
4675 PCI_DMA_TODEVICE);
4676 i++;
4677 }
4678
4679 dev_kfree_skb_any(skb);
4680 }
4681}
4682
4683/* Initialize tx/rx rings for packet processing.
4684 *
4685 * The chip has been shut down and the driver detached from
4686 * the networking, so no interrupts or new tx packets will
4687 * end up in the driver. tp->{tx,}lock are held and thus
4688 * we may not sleep.
4689 */
Michael Chan32d8c572006-07-25 16:38:29 -07004690static int tg3_init_rings(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004691{
4692 u32 i;
4693
4694 /* Free up all the SKBs. */
4695 tg3_free_rings(tp);
4696
4697 /* Zero out all descriptors. */
4698 memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
4699 memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
4700 memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
4701 memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
4702
Michael Chan7e72aad2005-07-25 12:31:17 -07004703 tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
Michael Chana4e2b342005-10-26 15:46:52 -07004704 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
Michael Chan7e72aad2005-07-25 12:31:17 -07004705 (tp->dev->mtu > ETH_DATA_LEN))
4706 tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
4707
Linus Torvalds1da177e2005-04-16 15:20:36 -07004708 /* Initialize invariants of the rings, we only set this
4709 * stuff once. This works because the card does not
4710 * write into the rx buffer posting rings.
4711 */
4712 for (i = 0; i < TG3_RX_RING_SIZE; i++) {
4713 struct tg3_rx_buffer_desc *rxd;
4714
4715 rxd = &tp->rx_std[i];
Michael Chan7e72aad2005-07-25 12:31:17 -07004716 rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004717 << RXD_LEN_SHIFT;
4718 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
4719 rxd->opaque = (RXD_OPAQUE_RING_STD |
4720 (i << RXD_OPAQUE_INDEX_SHIFT));
4721 }
4722
Michael Chan0f893dc2005-07-25 12:30:38 -07004723 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004724 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
4725 struct tg3_rx_buffer_desc *rxd;
4726
4727 rxd = &tp->rx_jumbo[i];
4728 rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
4729 << RXD_LEN_SHIFT;
4730 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
4731 RXD_FLAG_JUMBO;
4732 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
4733 (i << RXD_OPAQUE_INDEX_SHIFT));
4734 }
4735 }
4736
4737 /* Now allocate fresh SKBs for each rx ring. */
4738 for (i = 0; i < tp->rx_pending; i++) {
Michael Chan32d8c572006-07-25 16:38:29 -07004739 if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
4740 printk(KERN_WARNING PFX
4741 "%s: Using a smaller RX standard ring, "
4742 "only %d out of %d buffers were allocated "
4743 "successfully.\n",
4744 tp->dev->name, i, tp->rx_pending);
4745 if (i == 0)
4746 return -ENOMEM;
4747 tp->rx_pending = i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004748 break;
Michael Chan32d8c572006-07-25 16:38:29 -07004749 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004750 }
4751
Michael Chan0f893dc2005-07-25 12:30:38 -07004752 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004753 for (i = 0; i < tp->rx_jumbo_pending; i++) {
4754 if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
Michael Chan32d8c572006-07-25 16:38:29 -07004755 -1, i) < 0) {
4756 printk(KERN_WARNING PFX
4757 "%s: Using a smaller RX jumbo ring, "
4758 "only %d out of %d buffers were "
4759 "allocated successfully.\n",
4760 tp->dev->name, i, tp->rx_jumbo_pending);
4761 if (i == 0) {
4762 tg3_free_rings(tp);
4763 return -ENOMEM;
4764 }
4765 tp->rx_jumbo_pending = i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004766 break;
Michael Chan32d8c572006-07-25 16:38:29 -07004767 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004768 }
4769 }
Michael Chan32d8c572006-07-25 16:38:29 -07004770 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004771}
4772
4773/*
4774 * Must not be invoked with interrupt sources disabled and
4775 * the hardware shutdown down.
4776 */
4777static void tg3_free_consistent(struct tg3 *tp)
4778{
Jesper Juhlb4558ea2005-10-28 16:53:13 -04004779 kfree(tp->rx_std_buffers);
4780 tp->rx_std_buffers = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004781 if (tp->rx_std) {
4782 pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
4783 tp->rx_std, tp->rx_std_mapping);
4784 tp->rx_std = NULL;
4785 }
4786 if (tp->rx_jumbo) {
4787 pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
4788 tp->rx_jumbo, tp->rx_jumbo_mapping);
4789 tp->rx_jumbo = NULL;
4790 }
4791 if (tp->rx_rcb) {
4792 pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
4793 tp->rx_rcb, tp->rx_rcb_mapping);
4794 tp->rx_rcb = NULL;
4795 }
4796 if (tp->tx_ring) {
4797 pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
4798 tp->tx_ring, tp->tx_desc_mapping);
4799 tp->tx_ring = NULL;
4800 }
4801 if (tp->hw_status) {
4802 pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
4803 tp->hw_status, tp->status_mapping);
4804 tp->hw_status = NULL;
4805 }
4806 if (tp->hw_stats) {
4807 pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
4808 tp->hw_stats, tp->stats_mapping);
4809 tp->hw_stats = NULL;
4810 }
4811}
4812
4813/*
4814 * Must not be invoked with interrupt sources disabled and
4815 * the hardware shutdown down. Can sleep.
4816 */
4817static int tg3_alloc_consistent(struct tg3 *tp)
4818{
Yan Burmanbd2b3342006-12-14 15:25:00 -08004819 tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004820 (TG3_RX_RING_SIZE +
4821 TG3_RX_JUMBO_RING_SIZE)) +
4822 (sizeof(struct tx_ring_info) *
4823 TG3_TX_RING_SIZE),
4824 GFP_KERNEL);
4825 if (!tp->rx_std_buffers)
4826 return -ENOMEM;
4827
Linus Torvalds1da177e2005-04-16 15:20:36 -07004828 tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
4829 tp->tx_buffers = (struct tx_ring_info *)
4830 &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
4831
4832 tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
4833 &tp->rx_std_mapping);
4834 if (!tp->rx_std)
4835 goto err_out;
4836
4837 tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
4838 &tp->rx_jumbo_mapping);
4839
4840 if (!tp->rx_jumbo)
4841 goto err_out;
4842
4843 tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
4844 &tp->rx_rcb_mapping);
4845 if (!tp->rx_rcb)
4846 goto err_out;
4847
4848 tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
4849 &tp->tx_desc_mapping);
4850 if (!tp->tx_ring)
4851 goto err_out;
4852
4853 tp->hw_status = pci_alloc_consistent(tp->pdev,
4854 TG3_HW_STATUS_SIZE,
4855 &tp->status_mapping);
4856 if (!tp->hw_status)
4857 goto err_out;
4858
4859 tp->hw_stats = pci_alloc_consistent(tp->pdev,
4860 sizeof(struct tg3_hw_stats),
4861 &tp->stats_mapping);
4862 if (!tp->hw_stats)
4863 goto err_out;
4864
4865 memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
4866 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
4867
4868 return 0;
4869
4870err_out:
4871 tg3_free_consistent(tp);
4872 return -ENOMEM;
4873}
4874
4875#define MAX_WAIT_CNT 1000
4876
4877/* To stop a block, clear the enable bit and poll till it
4878 * clears. tp->lock is held.
4879 */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07004880static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004881{
4882 unsigned int i;
4883 u32 val;
4884
4885 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
4886 switch (ofs) {
4887 case RCVLSC_MODE:
4888 case DMAC_MODE:
4889 case MBFREE_MODE:
4890 case BUFMGR_MODE:
4891 case MEMARB_MODE:
4892 /* We can't enable/disable these bits of the
4893 * 5705/5750, just say success.
4894 */
4895 return 0;
4896
4897 default:
4898 break;
4899 };
4900 }
4901
4902 val = tr32(ofs);
4903 val &= ~enable_bit;
4904 tw32_f(ofs, val);
4905
4906 for (i = 0; i < MAX_WAIT_CNT; i++) {
4907 udelay(100);
4908 val = tr32(ofs);
4909 if ((val & enable_bit) == 0)
4910 break;
4911 }
4912
David S. Millerb3b7d6b2005-05-05 14:40:20 -07004913 if (i == MAX_WAIT_CNT && !silent) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004914 printk(KERN_ERR PFX "tg3_stop_block timed out, "
4915 "ofs=%lx enable_bit=%x\n",
4916 ofs, enable_bit);
4917 return -ENODEV;
4918 }
4919
4920 return 0;
4921}
4922
4923/* tp->lock is held. */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07004924static int tg3_abort_hw(struct tg3 *tp, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004925{
4926 int i, err;
4927
4928 tg3_disable_ints(tp);
4929
4930 tp->rx_mode &= ~RX_MODE_ENABLE;
4931 tw32_f(MAC_RX_MODE, tp->rx_mode);
4932 udelay(10);
4933
David S. Millerb3b7d6b2005-05-05 14:40:20 -07004934 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
4935 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
4936 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
4937 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
4938 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
4939 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004940
David S. Millerb3b7d6b2005-05-05 14:40:20 -07004941 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
4942 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
4943 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
4944 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
4945 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
4946 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
4947 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004948
4949 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
4950 tw32_f(MAC_MODE, tp->mac_mode);
4951 udelay(40);
4952
4953 tp->tx_mode &= ~TX_MODE_ENABLE;
4954 tw32_f(MAC_TX_MODE, tp->tx_mode);
4955
4956 for (i = 0; i < MAX_WAIT_CNT; i++) {
4957 udelay(100);
4958 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
4959 break;
4960 }
4961 if (i >= MAX_WAIT_CNT) {
4962 printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
4963 "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
4964 tp->dev->name, tr32(MAC_TX_MODE));
Michael Chane6de8ad2005-05-05 14:42:41 -07004965 err |= -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004966 }
4967
Michael Chane6de8ad2005-05-05 14:42:41 -07004968 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
David S. Millerb3b7d6b2005-05-05 14:40:20 -07004969 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
4970 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004971
4972 tw32(FTQ_RESET, 0xffffffff);
4973 tw32(FTQ_RESET, 0x00000000);
4974
David S. Millerb3b7d6b2005-05-05 14:40:20 -07004975 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
4976 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004977
4978 if (tp->hw_status)
4979 memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
4980 if (tp->hw_stats)
4981 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
4982
Linus Torvalds1da177e2005-04-16 15:20:36 -07004983 return err;
4984}
4985
4986/* tp->lock is held. */
4987static int tg3_nvram_lock(struct tg3 *tp)
4988{
4989 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
4990 int i;
4991
Michael Chanec41c7d2006-01-17 02:40:55 -08004992 if (tp->nvram_lock_cnt == 0) {
4993 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
4994 for (i = 0; i < 8000; i++) {
4995 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
4996 break;
4997 udelay(20);
4998 }
4999 if (i == 8000) {
5000 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
5001 return -ENODEV;
5002 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005003 }
Michael Chanec41c7d2006-01-17 02:40:55 -08005004 tp->nvram_lock_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005005 }
5006 return 0;
5007}
5008
5009/* tp->lock is held. */
5010static void tg3_nvram_unlock(struct tg3 *tp)
5011{
Michael Chanec41c7d2006-01-17 02:40:55 -08005012 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
5013 if (tp->nvram_lock_cnt > 0)
5014 tp->nvram_lock_cnt--;
5015 if (tp->nvram_lock_cnt == 0)
5016 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
5017 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005018}
5019
5020/* tp->lock is held. */
Michael Chane6af3012005-04-21 17:12:05 -07005021static void tg3_enable_nvram_access(struct tg3 *tp)
5022{
5023 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
5024 !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
5025 u32 nvaccess = tr32(NVRAM_ACCESS);
5026
5027 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
5028 }
5029}
5030
5031/* tp->lock is held. */
5032static void tg3_disable_nvram_access(struct tg3 *tp)
5033{
5034 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
5035 !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
5036 u32 nvaccess = tr32(NVRAM_ACCESS);
5037
5038 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
5039 }
5040}
5041
Matt Carlson0d3031d2007-10-10 18:02:43 -07005042static void tg3_ape_send_event(struct tg3 *tp, u32 event)
5043{
5044 int i;
5045 u32 apedata;
5046
5047 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
5048 if (apedata != APE_SEG_SIG_MAGIC)
5049 return;
5050
5051 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
5052 if (apedata != APE_FW_STATUS_READY)
5053 return;
5054
5055 /* Wait for up to 1 millisecond for APE to service previous event. */
5056 for (i = 0; i < 10; i++) {
5057 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
5058 return;
5059
5060 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
5061
5062 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
5063 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
5064 event | APE_EVENT_STATUS_EVENT_PENDING);
5065
5066 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
5067
5068 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
5069 break;
5070
5071 udelay(100);
5072 }
5073
5074 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
5075 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
5076}
5077
5078static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
5079{
5080 u32 event;
5081 u32 apedata;
5082
5083 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
5084 return;
5085
5086 switch (kind) {
5087 case RESET_KIND_INIT:
5088 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
5089 APE_HOST_SEG_SIG_MAGIC);
5090 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
5091 APE_HOST_SEG_LEN_MAGIC);
5092 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
5093 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
5094 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
5095 APE_HOST_DRIVER_ID_MAGIC);
5096 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
5097 APE_HOST_BEHAV_NO_PHYLOCK);
5098
5099 event = APE_EVENT_STATUS_STATE_START;
5100 break;
5101 case RESET_KIND_SHUTDOWN:
5102 event = APE_EVENT_STATUS_STATE_UNLOAD;
5103 break;
5104 case RESET_KIND_SUSPEND:
5105 event = APE_EVENT_STATUS_STATE_SUSPEND;
5106 break;
5107 default:
5108 return;
5109 }
5110
5111 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
5112
5113 tg3_ape_send_event(tp, event);
5114}
5115
Michael Chane6af3012005-04-21 17:12:05 -07005116/* tp->lock is held. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005117static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
5118{
David S. Millerf49639e2006-06-09 11:58:36 -07005119 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
5120 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005121
5122 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
5123 switch (kind) {
5124 case RESET_KIND_INIT:
5125 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
5126 DRV_STATE_START);
5127 break;
5128
5129 case RESET_KIND_SHUTDOWN:
5130 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
5131 DRV_STATE_UNLOAD);
5132 break;
5133
5134 case RESET_KIND_SUSPEND:
5135 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
5136 DRV_STATE_SUSPEND);
5137 break;
5138
5139 default:
5140 break;
5141 };
5142 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07005143
5144 if (kind == RESET_KIND_INIT ||
5145 kind == RESET_KIND_SUSPEND)
5146 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005147}
5148
5149/* tp->lock is held. */
5150static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
5151{
5152 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
5153 switch (kind) {
5154 case RESET_KIND_INIT:
5155 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
5156 DRV_STATE_START_DONE);
5157 break;
5158
5159 case RESET_KIND_SHUTDOWN:
5160 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
5161 DRV_STATE_UNLOAD_DONE);
5162 break;
5163
5164 default:
5165 break;
5166 };
5167 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07005168
5169 if (kind == RESET_KIND_SHUTDOWN)
5170 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005171}
5172
5173/* tp->lock is held. */
5174static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
5175{
5176 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
5177 switch (kind) {
5178 case RESET_KIND_INIT:
5179 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
5180 DRV_STATE_START);
5181 break;
5182
5183 case RESET_KIND_SHUTDOWN:
5184 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
5185 DRV_STATE_UNLOAD);
5186 break;
5187
5188 case RESET_KIND_SUSPEND:
5189 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
5190 DRV_STATE_SUSPEND);
5191 break;
5192
5193 default:
5194 break;
5195 };
5196 }
5197}
5198
Michael Chan7a6f4362006-09-27 16:03:31 -07005199static int tg3_poll_fw(struct tg3 *tp)
5200{
5201 int i;
5202 u32 val;
5203
Michael Chanb5d37722006-09-27 16:06:21 -07005204 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Gary Zambrano0ccead12006-11-14 16:34:00 -08005205 /* Wait up to 20ms for init done. */
5206 for (i = 0; i < 200; i++) {
Michael Chanb5d37722006-09-27 16:06:21 -07005207 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
5208 return 0;
Gary Zambrano0ccead12006-11-14 16:34:00 -08005209 udelay(100);
Michael Chanb5d37722006-09-27 16:06:21 -07005210 }
5211 return -ENODEV;
5212 }
5213
Michael Chan7a6f4362006-09-27 16:03:31 -07005214 /* Wait for firmware initialization to complete. */
5215 for (i = 0; i < 100000; i++) {
5216 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
5217 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
5218 break;
5219 udelay(10);
5220 }
5221
5222 /* Chip might not be fitted with firmware. Some Sun onboard
5223 * parts are configured like that. So don't signal the timeout
5224 * of the above loop as an error, but do report the lack of
5225 * running firmware once.
5226 */
5227 if (i >= 100000 &&
5228 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
5229 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
5230
5231 printk(KERN_INFO PFX "%s: No firmware running.\n",
5232 tp->dev->name);
5233 }
5234
5235 return 0;
5236}
5237
Michael Chanee6a99b2007-07-18 21:49:10 -07005238/* Save PCI command register before chip reset */
5239static void tg3_save_pci_state(struct tg3 *tp)
5240{
Matt Carlson8a6eac92007-10-21 16:17:55 -07005241 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07005242}
5243
5244/* Restore PCI state after chip reset */
5245static void tg3_restore_pci_state(struct tg3 *tp)
5246{
5247 u32 val;
5248
5249 /* Re-enable indirect register accesses. */
5250 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
5251 tp->misc_host_ctrl);
5252
5253 /* Set MAX PCI retry to zero. */
5254 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
5255 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
5256 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
5257 val |= PCISTATE_RETRY_SAME_DMA;
Matt Carlson0d3031d2007-10-10 18:02:43 -07005258 /* Allow reads and writes to the APE register and memory space. */
5259 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
5260 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
5261 PCISTATE_ALLOW_APE_SHMEM_WR;
Michael Chanee6a99b2007-07-18 21:49:10 -07005262 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
5263
Matt Carlson8a6eac92007-10-21 16:17:55 -07005264 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07005265
Matt Carlson5f5c51e2007-11-12 21:19:37 -08005266 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
5267 pcie_set_readrq(tp->pdev, 4096);
5268 else {
Michael Chan114342f2007-10-15 02:12:26 -07005269 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
5270 tp->pci_cacheline_sz);
5271 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
5272 tp->pci_lat_timer);
5273 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -08005274
Michael Chanee6a99b2007-07-18 21:49:10 -07005275 /* Make sure PCI-X relaxed ordering bit is clear. */
Matt Carlson9974a352007-10-07 23:27:28 -07005276 if (tp->pcix_cap) {
5277 u16 pcix_cmd;
5278
5279 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
5280 &pcix_cmd);
5281 pcix_cmd &= ~PCI_X_CMD_ERO;
5282 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
5283 pcix_cmd);
5284 }
Michael Chanee6a99b2007-07-18 21:49:10 -07005285
5286 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
Michael Chanee6a99b2007-07-18 21:49:10 -07005287
5288 /* Chip reset on 5780 will reset MSI enable bit,
5289 * so need to restore it.
5290 */
5291 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
5292 u16 ctrl;
5293
5294 pci_read_config_word(tp->pdev,
5295 tp->msi_cap + PCI_MSI_FLAGS,
5296 &ctrl);
5297 pci_write_config_word(tp->pdev,
5298 tp->msi_cap + PCI_MSI_FLAGS,
5299 ctrl | PCI_MSI_FLAGS_ENABLE);
5300 val = tr32(MSGINT_MODE);
5301 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
5302 }
5303 }
5304}
5305
Linus Torvalds1da177e2005-04-16 15:20:36 -07005306static void tg3_stop_fw(struct tg3 *);
5307
5308/* tp->lock is held. */
5309static int tg3_chip_reset(struct tg3 *tp)
5310{
5311 u32 val;
Michael Chan1ee582d2005-08-09 20:16:46 -07005312 void (*write_op)(struct tg3 *, u32, u32);
Michael Chan7a6f4362006-09-27 16:03:31 -07005313 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005314
David S. Millerf49639e2006-06-09 11:58:36 -07005315 tg3_nvram_lock(tp);
5316
5317 /* No matching tg3_nvram_unlock() after this because
5318 * chip reset below will undo the nvram lock.
5319 */
5320 tp->nvram_lock_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005321
Michael Chanee6a99b2007-07-18 21:49:10 -07005322 /* GRC_MISC_CFG core clock reset will clear the memory
5323 * enable bit in PCI register 4 and the MSI enable bit
5324 * on some chips, so we save relevant registers here.
5325 */
5326 tg3_save_pci_state(tp);
5327
Michael Chand9ab5ad2006-03-20 22:27:35 -08005328 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Michael Chanaf36e6b2006-03-23 01:28:06 -08005329 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -07005330 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -07005331 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
5332 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
Michael Chand9ab5ad2006-03-20 22:27:35 -08005333 tw32(GRC_FASTBOOT_PC, 0);
5334
Linus Torvalds1da177e2005-04-16 15:20:36 -07005335 /*
5336 * We must avoid the readl() that normally takes place.
5337 * It locks machines, causes machine checks, and other
5338 * fun things. So, temporarily disable the 5701
5339 * hardware workaround, while we do the reset.
5340 */
Michael Chan1ee582d2005-08-09 20:16:46 -07005341 write_op = tp->write32;
5342 if (write_op == tg3_write_flush_reg32)
5343 tp->write32 = tg3_write32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005344
Michael Chand18edcb2007-03-24 20:57:11 -07005345 /* Prevent the irq handler from reading or writing PCI registers
5346 * during chip reset when the memory enable bit in the PCI command
5347 * register may be cleared. The chip does not generate interrupt
5348 * at this time, but the irq handler may still be called due to irq
5349 * sharing or irqpoll.
5350 */
5351 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
Michael Chanb8fa2f32007-04-06 17:35:37 -07005352 if (tp->hw_status) {
5353 tp->hw_status->status = 0;
5354 tp->hw_status->status_tag = 0;
5355 }
Michael Chand18edcb2007-03-24 20:57:11 -07005356 tp->last_tag = 0;
5357 smp_mb();
5358 synchronize_irq(tp->pdev->irq);
5359
Linus Torvalds1da177e2005-04-16 15:20:36 -07005360 /* do the reset */
5361 val = GRC_MISC_CFG_CORECLK_RESET;
5362
5363 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
5364 if (tr32(0x7e2c) == 0x60) {
5365 tw32(0x7e2c, 0x20);
5366 }
5367 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
5368 tw32(GRC_MISC_CFG, (1 << 29));
5369 val |= (1 << 29);
5370 }
5371 }
5372
Michael Chanb5d37722006-09-27 16:06:21 -07005373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
5374 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
5375 tw32(GRC_VCPU_EXT_CTRL,
5376 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
5377 }
5378
Linus Torvalds1da177e2005-04-16 15:20:36 -07005379 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
5380 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
5381 tw32(GRC_MISC_CFG, val);
5382
Michael Chan1ee582d2005-08-09 20:16:46 -07005383 /* restore 5701 hardware bug workaround write method */
5384 tp->write32 = write_op;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005385
5386 /* Unfortunately, we have to delay before the PCI read back.
5387 * Some 575X chips even will not respond to a PCI cfg access
5388 * when the reset command is given to the chip.
5389 *
5390 * How do these hardware designers expect things to work
5391 * properly if the PCI write is posted for a long period
5392 * of time? It is always necessary to have some method by
5393 * which a register read back can occur to push the write
5394 * out which does the reset.
5395 *
5396 * For most tg3 variants the trick below was working.
5397 * Ho hum...
5398 */
5399 udelay(120);
5400
5401 /* Flush PCI posted writes. The normal MMIO registers
5402 * are inaccessible at this time so this is the only
5403 * way to make this reliably (actually, this is no longer
5404 * the case, see above). I tried to use indirect
5405 * register read/write but this upset some 5701 variants.
5406 */
5407 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
5408
5409 udelay(120);
5410
5411 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
5412 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
5413 int i;
5414 u32 cfg_val;
5415
5416 /* Wait for link training to complete. */
5417 for (i = 0; i < 5000; i++)
5418 udelay(100);
5419
5420 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
5421 pci_write_config_dword(tp->pdev, 0xc4,
5422 cfg_val | (1 << 15));
5423 }
5424 /* Set PCIE max payload size and clear error status. */
5425 pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
5426 }
5427
Michael Chanee6a99b2007-07-18 21:49:10 -07005428 tg3_restore_pci_state(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005429
Michael Chand18edcb2007-03-24 20:57:11 -07005430 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
5431
Michael Chanee6a99b2007-07-18 21:49:10 -07005432 val = 0;
5433 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
Michael Chan4cf78e42005-07-25 12:29:19 -07005434 val = tr32(MEMARB_MODE);
Michael Chanee6a99b2007-07-18 21:49:10 -07005435 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005436
5437 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
5438 tg3_stop_fw(tp);
5439 tw32(0x5000, 0x400);
5440 }
5441
5442 tw32(GRC_MODE, tp->grc_mode);
5443
5444 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01005445 val = tr32(0xc4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005446
5447 tw32(0xc4, val | (1 << 15));
5448 }
5449
5450 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
5451 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
5452 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
5453 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
5454 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
5455 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
5456 }
5457
5458 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
5459 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
5460 tw32_f(MAC_MODE, tp->mac_mode);
Michael Chan747e8f82005-07-25 12:33:22 -07005461 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
5462 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
5463 tw32_f(MAC_MODE, tp->mac_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005464 } else
5465 tw32_f(MAC_MODE, 0);
5466 udelay(40);
5467
Michael Chan7a6f4362006-09-27 16:03:31 -07005468 err = tg3_poll_fw(tp);
5469 if (err)
5470 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005471
5472 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
5473 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01005474 val = tr32(0x7c00);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005475
5476 tw32(0x7c00, val | (1 << 25));
5477 }
5478
5479 /* Reprobe ASF enable state. */
5480 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
5481 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
5482 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
5483 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
5484 u32 nic_cfg;
5485
5486 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
5487 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
5488 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
John W. Linvillecbf46852005-04-21 17:01:29 -07005489 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005490 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
5491 }
5492 }
5493
5494 return 0;
5495}
5496
5497/* tp->lock is held. */
5498static void tg3_stop_fw(struct tg3 *tp)
5499{
Matt Carlson0d3031d2007-10-10 18:02:43 -07005500 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
5501 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005502 u32 val;
5503 int i;
5504
5505 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
5506 val = tr32(GRC_RX_CPU_EVENT);
5507 val |= (1 << 14);
5508 tw32(GRC_RX_CPU_EVENT, val);
5509
5510 /* Wait for RX cpu to ACK the event. */
5511 for (i = 0; i < 100; i++) {
5512 if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
5513 break;
5514 udelay(1);
5515 }
5516 }
5517}
5518
5519/* tp->lock is held. */
Michael Chan944d9802005-05-29 14:57:48 -07005520static int tg3_halt(struct tg3 *tp, int kind, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005521{
5522 int err;
5523
5524 tg3_stop_fw(tp);
5525
Michael Chan944d9802005-05-29 14:57:48 -07005526 tg3_write_sig_pre_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005527
David S. Millerb3b7d6b2005-05-05 14:40:20 -07005528 tg3_abort_hw(tp, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005529 err = tg3_chip_reset(tp);
5530
Michael Chan944d9802005-05-29 14:57:48 -07005531 tg3_write_sig_legacy(tp, kind);
5532 tg3_write_sig_post_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005533
5534 if (err)
5535 return err;
5536
5537 return 0;
5538}
5539
5540#define TG3_FW_RELEASE_MAJOR 0x0
5541#define TG3_FW_RELASE_MINOR 0x0
5542#define TG3_FW_RELEASE_FIX 0x0
5543#define TG3_FW_START_ADDR 0x08000000
5544#define TG3_FW_TEXT_ADDR 0x08000000
5545#define TG3_FW_TEXT_LEN 0x9c0
5546#define TG3_FW_RODATA_ADDR 0x080009c0
5547#define TG3_FW_RODATA_LEN 0x60
5548#define TG3_FW_DATA_ADDR 0x08000a40
5549#define TG3_FW_DATA_LEN 0x20
5550#define TG3_FW_SBSS_ADDR 0x08000a60
5551#define TG3_FW_SBSS_LEN 0xc
5552#define TG3_FW_BSS_ADDR 0x08000a70
5553#define TG3_FW_BSS_LEN 0x10
5554
Andreas Mohr50da8592006-08-14 23:54:30 -07005555static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005556 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
5557 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
5558 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
5559 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
5560 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
5561 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
5562 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
5563 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
5564 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
5565 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
5566 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
5567 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
5568 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
5569 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
5570 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
5571 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
5572 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
5573 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
5574 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
5575 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
5576 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
5577 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
5578 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
5579 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5580 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5581 0, 0, 0, 0, 0, 0,
5582 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
5583 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
5584 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
5585 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
5586 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
5587 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
5588 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
5589 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
5590 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
5591 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
5592 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
5593 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5594 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5595 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5596 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
5597 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
5598 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
5599 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
5600 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
5601 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
5602 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
5603 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
5604 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
5605 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
5606 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
5607 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
5608 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
5609 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
5610 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
5611 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
5612 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
5613 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
5614 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
5615 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
5616 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
5617 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
5618 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
5619 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
5620 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
5621 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
5622 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
5623 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
5624 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
5625 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
5626 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
5627 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
5628 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
5629 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
5630 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
5631 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
5632 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
5633 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
5634 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
5635 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
5636 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
5637 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
5638 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
5639 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
5640 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
5641 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
5642 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
5643 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
5644 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
5645 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
5646 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
5647};
5648
Andreas Mohr50da8592006-08-14 23:54:30 -07005649static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005650 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
5651 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
5652 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
5653 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
5654 0x00000000
5655};
5656
5657#if 0 /* All zeros, don't eat up space with it. */
5658u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
5659 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
5660 0x00000000, 0x00000000, 0x00000000, 0x00000000
5661};
5662#endif
5663
5664#define RX_CPU_SCRATCH_BASE 0x30000
5665#define RX_CPU_SCRATCH_SIZE 0x04000
5666#define TX_CPU_SCRATCH_BASE 0x34000
5667#define TX_CPU_SCRATCH_SIZE 0x04000
5668
5669/* tp->lock is held. */
5670static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
5671{
5672 int i;
5673
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +02005674 BUG_ON(offset == TX_CPU_BASE &&
5675 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005676
Michael Chanb5d37722006-09-27 16:06:21 -07005677 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
5678 u32 val = tr32(GRC_VCPU_EXT_CTRL);
5679
5680 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
5681 return 0;
5682 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005683 if (offset == RX_CPU_BASE) {
5684 for (i = 0; i < 10000; i++) {
5685 tw32(offset + CPU_STATE, 0xffffffff);
5686 tw32(offset + CPU_MODE, CPU_MODE_HALT);
5687 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
5688 break;
5689 }
5690
5691 tw32(offset + CPU_STATE, 0xffffffff);
5692 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
5693 udelay(10);
5694 } else {
5695 for (i = 0; i < 10000; i++) {
5696 tw32(offset + CPU_STATE, 0xffffffff);
5697 tw32(offset + CPU_MODE, CPU_MODE_HALT);
5698 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
5699 break;
5700 }
5701 }
5702
5703 if (i >= 10000) {
5704 printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
5705 "and %s CPU\n",
5706 tp->dev->name,
5707 (offset == RX_CPU_BASE ? "RX" : "TX"));
5708 return -ENODEV;
5709 }
Michael Chanec41c7d2006-01-17 02:40:55 -08005710
5711 /* Clear firmware's nvram arbitration. */
5712 if (tp->tg3_flags & TG3_FLAG_NVRAM)
5713 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005714 return 0;
5715}
5716
5717struct fw_info {
5718 unsigned int text_base;
5719 unsigned int text_len;
Andreas Mohr50da8592006-08-14 23:54:30 -07005720 const u32 *text_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005721 unsigned int rodata_base;
5722 unsigned int rodata_len;
Andreas Mohr50da8592006-08-14 23:54:30 -07005723 const u32 *rodata_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005724 unsigned int data_base;
5725 unsigned int data_len;
Andreas Mohr50da8592006-08-14 23:54:30 -07005726 const u32 *data_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005727};
5728
5729/* tp->lock is held. */
5730static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
5731 int cpu_scratch_size, struct fw_info *info)
5732{
Michael Chanec41c7d2006-01-17 02:40:55 -08005733 int err, lock_err, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005734 void (*write_op)(struct tg3 *, u32, u32);
5735
5736 if (cpu_base == TX_CPU_BASE &&
5737 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
5738 printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
5739 "TX cpu firmware on %s which is 5705.\n",
5740 tp->dev->name);
5741 return -EINVAL;
5742 }
5743
5744 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
5745 write_op = tg3_write_mem;
5746 else
5747 write_op = tg3_write_indirect_reg32;
5748
Michael Chan1b628152005-05-29 14:59:49 -07005749 /* It is possible that bootcode is still loading at this point.
5750 * Get the nvram lock first before halting the cpu.
5751 */
Michael Chanec41c7d2006-01-17 02:40:55 -08005752 lock_err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005753 err = tg3_halt_cpu(tp, cpu_base);
Michael Chanec41c7d2006-01-17 02:40:55 -08005754 if (!lock_err)
5755 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005756 if (err)
5757 goto out;
5758
5759 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
5760 write_op(tp, cpu_scratch_base + i, 0);
5761 tw32(cpu_base + CPU_STATE, 0xffffffff);
5762 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
5763 for (i = 0; i < (info->text_len / sizeof(u32)); i++)
5764 write_op(tp, (cpu_scratch_base +
5765 (info->text_base & 0xffff) +
5766 (i * sizeof(u32))),
5767 (info->text_data ?
5768 info->text_data[i] : 0));
5769 for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
5770 write_op(tp, (cpu_scratch_base +
5771 (info->rodata_base & 0xffff) +
5772 (i * sizeof(u32))),
5773 (info->rodata_data ?
5774 info->rodata_data[i] : 0));
5775 for (i = 0; i < (info->data_len / sizeof(u32)); i++)
5776 write_op(tp, (cpu_scratch_base +
5777 (info->data_base & 0xffff) +
5778 (i * sizeof(u32))),
5779 (info->data_data ?
5780 info->data_data[i] : 0));
5781
5782 err = 0;
5783
5784out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005785 return err;
5786}
5787
5788/* tp->lock is held. */
5789static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
5790{
5791 struct fw_info info;
5792 int err, i;
5793
5794 info.text_base = TG3_FW_TEXT_ADDR;
5795 info.text_len = TG3_FW_TEXT_LEN;
5796 info.text_data = &tg3FwText[0];
5797 info.rodata_base = TG3_FW_RODATA_ADDR;
5798 info.rodata_len = TG3_FW_RODATA_LEN;
5799 info.rodata_data = &tg3FwRodata[0];
5800 info.data_base = TG3_FW_DATA_ADDR;
5801 info.data_len = TG3_FW_DATA_LEN;
5802 info.data_data = NULL;
5803
5804 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
5805 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
5806 &info);
5807 if (err)
5808 return err;
5809
5810 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
5811 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
5812 &info);
5813 if (err)
5814 return err;
5815
5816 /* Now startup only the RX cpu. */
5817 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
5818 tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
5819
5820 for (i = 0; i < 5; i++) {
5821 if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
5822 break;
5823 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
5824 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
5825 tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
5826 udelay(1000);
5827 }
5828 if (i >= 5) {
5829 printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
5830 "to set RX CPU PC, is %08x should be %08x\n",
5831 tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
5832 TG3_FW_TEXT_ADDR);
5833 return -ENODEV;
5834 }
5835 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
5836 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
5837
5838 return 0;
5839}
5840
Linus Torvalds1da177e2005-04-16 15:20:36 -07005841
5842#define TG3_TSO_FW_RELEASE_MAJOR 0x1
5843#define TG3_TSO_FW_RELASE_MINOR 0x6
5844#define TG3_TSO_FW_RELEASE_FIX 0x0
5845#define TG3_TSO_FW_START_ADDR 0x08000000
5846#define TG3_TSO_FW_TEXT_ADDR 0x08000000
5847#define TG3_TSO_FW_TEXT_LEN 0x1aa0
5848#define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
5849#define TG3_TSO_FW_RODATA_LEN 0x60
5850#define TG3_TSO_FW_DATA_ADDR 0x08001b20
5851#define TG3_TSO_FW_DATA_LEN 0x30
5852#define TG3_TSO_FW_SBSS_ADDR 0x08001b50
5853#define TG3_TSO_FW_SBSS_LEN 0x2c
5854#define TG3_TSO_FW_BSS_ADDR 0x08001b80
5855#define TG3_TSO_FW_BSS_LEN 0x894
5856
Andreas Mohr50da8592006-08-14 23:54:30 -07005857static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005858 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
5859 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
5860 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
5861 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
5862 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
5863 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
5864 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
5865 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
5866 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
5867 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
5868 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
5869 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
5870 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
5871 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
5872 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
5873 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
5874 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
5875 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
5876 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
5877 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
5878 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
5879 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
5880 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
5881 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
5882 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
5883 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
5884 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
5885 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
5886 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
5887 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
5888 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
5889 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
5890 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
5891 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
5892 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
5893 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
5894 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
5895 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
5896 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
5897 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
5898 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
5899 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
5900 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
5901 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
5902 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
5903 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
5904 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
5905 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
5906 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
5907 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
5908 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
5909 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
5910 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
5911 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
5912 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
5913 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
5914 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
5915 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
5916 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
5917 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
5918 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
5919 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
5920 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
5921 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
5922 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
5923 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
5924 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
5925 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
5926 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
5927 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
5928 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
5929 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
5930 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
5931 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
5932 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
5933 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
5934 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
5935 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
5936 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
5937 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
5938 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
5939 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
5940 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
5941 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
5942 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
5943 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
5944 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
5945 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
5946 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
5947 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
5948 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
5949 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
5950 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
5951 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
5952 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
5953 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
5954 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
5955 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
5956 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
5957 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
5958 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
5959 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
5960 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
5961 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
5962 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
5963 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
5964 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
5965 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
5966 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
5967 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
5968 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
5969 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
5970 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
5971 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
5972 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
5973 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
5974 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
5975 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
5976 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
5977 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
5978 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
5979 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
5980 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
5981 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
5982 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
5983 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
5984 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
5985 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
5986 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
5987 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
5988 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
5989 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
5990 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
5991 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
5992 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
5993 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
5994 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
5995 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
5996 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
5997 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
5998 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
5999 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
6000 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
6001 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
6002 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
6003 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
6004 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
6005 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
6006 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
6007 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
6008 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
6009 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
6010 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
6011 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
6012 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
6013 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
6014 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
6015 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
6016 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
6017 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
6018 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
6019 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
6020 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
6021 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
6022 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
6023 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
6024 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
6025 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
6026 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
6027 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
6028 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
6029 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
6030 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
6031 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
6032 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
6033 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
6034 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
6035 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
6036 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
6037 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
6038 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
6039 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
6040 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
6041 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
6042 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
6043 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
6044 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
6045 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
6046 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
6047 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
6048 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
6049 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
6050 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
6051 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
6052 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
6053 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
6054 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
6055 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
6056 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
6057 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
6058 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
6059 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
6060 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
6061 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
6062 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
6063 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
6064 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
6065 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
6066 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
6067 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
6068 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
6069 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
6070 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
6071 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
6072 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
6073 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
6074 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
6075 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
6076 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
6077 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
6078 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
6079 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
6080 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
6081 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
6082 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
6083 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
6084 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
6085 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
6086 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
6087 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
6088 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
6089 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
6090 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
6091 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
6092 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
6093 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
6094 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
6095 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
6096 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
6097 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
6098 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
6099 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
6100 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
6101 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
6102 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
6103 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
6104 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
6105 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
6106 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
6107 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
6108 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
6109 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
6110 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
6111 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
6112 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
6113 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
6114 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
6115 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
6116 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
6117 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
6118 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
6119 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
6120 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
6121 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
6122 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
6123 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
6124 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
6125 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
6126 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
6127 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
6128 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
6129 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
6130 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
6131 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
6132 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
6133 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
6134 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
6135 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
6136 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
6137 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
6138 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
6139 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
6140 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
6141 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
6142};
6143
Andreas Mohr50da8592006-08-14 23:54:30 -07006144static const u32 tg3TsoFwRodata[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006145 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
6146 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
6147 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
6148 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
6149 0x00000000,
6150};
6151
Andreas Mohr50da8592006-08-14 23:54:30 -07006152static const u32 tg3TsoFwData[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006153 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
6154 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
6155 0x00000000,
6156};
6157
6158/* 5705 needs a special version of the TSO firmware. */
6159#define TG3_TSO5_FW_RELEASE_MAJOR 0x1
6160#define TG3_TSO5_FW_RELASE_MINOR 0x2
6161#define TG3_TSO5_FW_RELEASE_FIX 0x0
6162#define TG3_TSO5_FW_START_ADDR 0x00010000
6163#define TG3_TSO5_FW_TEXT_ADDR 0x00010000
6164#define TG3_TSO5_FW_TEXT_LEN 0xe90
6165#define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
6166#define TG3_TSO5_FW_RODATA_LEN 0x50
6167#define TG3_TSO5_FW_DATA_ADDR 0x00010f00
6168#define TG3_TSO5_FW_DATA_LEN 0x20
6169#define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
6170#define TG3_TSO5_FW_SBSS_LEN 0x28
6171#define TG3_TSO5_FW_BSS_ADDR 0x00010f50
6172#define TG3_TSO5_FW_BSS_LEN 0x88
6173
Andreas Mohr50da8592006-08-14 23:54:30 -07006174static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006175 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
6176 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
6177 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
6178 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
6179 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
6180 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
6181 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
6182 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
6183 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
6184 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
6185 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
6186 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
6187 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
6188 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
6189 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
6190 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
6191 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
6192 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
6193 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
6194 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
6195 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
6196 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
6197 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
6198 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
6199 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
6200 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
6201 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
6202 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
6203 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
6204 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
6205 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
6206 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
6207 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
6208 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
6209 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
6210 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
6211 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
6212 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
6213 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
6214 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
6215 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
6216 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
6217 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
6218 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
6219 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
6220 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
6221 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
6222 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
6223 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
6224 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
6225 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
6226 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
6227 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
6228 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
6229 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
6230 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
6231 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
6232 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
6233 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
6234 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
6235 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
6236 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
6237 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
6238 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
6239 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
6240 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
6241 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
6242 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
6243 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
6244 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
6245 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
6246 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
6247 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
6248 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
6249 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
6250 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
6251 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
6252 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
6253 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
6254 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
6255 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
6256 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
6257 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
6258 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
6259 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
6260 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
6261 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
6262 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
6263 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
6264 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
6265 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
6266 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
6267 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
6268 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
6269 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
6270 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
6271 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
6272 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
6273 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
6274 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
6275 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
6276 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
6277 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
6278 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
6279 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
6280 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
6281 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
6282 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
6283 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
6284 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
6285 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
6286 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
6287 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
6288 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
6289 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
6290 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
6291 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
6292 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
6293 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
6294 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
6295 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
6296 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
6297 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
6298 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
6299 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
6300 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
6301 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
6302 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
6303 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
6304 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
6305 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
6306 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
6307 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
6308 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
6309 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
6310 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
6311 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
6312 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
6313 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
6314 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
6315 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
6316 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
6317 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
6318 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
6319 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
6320 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
6321 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
6322 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
6323 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
6324 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
6325 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
6326 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
6327 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
6328 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
6329 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
6330 0x00000000, 0x00000000, 0x00000000,
6331};
6332
Andreas Mohr50da8592006-08-14 23:54:30 -07006333static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006334 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
6335 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
6336 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
6337 0x00000000, 0x00000000, 0x00000000,
6338};
6339
Andreas Mohr50da8592006-08-14 23:54:30 -07006340static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006341 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
6342 0x00000000, 0x00000000, 0x00000000,
6343};
6344
6345/* tp->lock is held. */
6346static int tg3_load_tso_firmware(struct tg3 *tp)
6347{
6348 struct fw_info info;
6349 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
6350 int err, i;
6351
6352 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
6353 return 0;
6354
6355 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
6356 info.text_base = TG3_TSO5_FW_TEXT_ADDR;
6357 info.text_len = TG3_TSO5_FW_TEXT_LEN;
6358 info.text_data = &tg3Tso5FwText[0];
6359 info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
6360 info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
6361 info.rodata_data = &tg3Tso5FwRodata[0];
6362 info.data_base = TG3_TSO5_FW_DATA_ADDR;
6363 info.data_len = TG3_TSO5_FW_DATA_LEN;
6364 info.data_data = &tg3Tso5FwData[0];
6365 cpu_base = RX_CPU_BASE;
6366 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
6367 cpu_scratch_size = (info.text_len +
6368 info.rodata_len +
6369 info.data_len +
6370 TG3_TSO5_FW_SBSS_LEN +
6371 TG3_TSO5_FW_BSS_LEN);
6372 } else {
6373 info.text_base = TG3_TSO_FW_TEXT_ADDR;
6374 info.text_len = TG3_TSO_FW_TEXT_LEN;
6375 info.text_data = &tg3TsoFwText[0];
6376 info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
6377 info.rodata_len = TG3_TSO_FW_RODATA_LEN;
6378 info.rodata_data = &tg3TsoFwRodata[0];
6379 info.data_base = TG3_TSO_FW_DATA_ADDR;
6380 info.data_len = TG3_TSO_FW_DATA_LEN;
6381 info.data_data = &tg3TsoFwData[0];
6382 cpu_base = TX_CPU_BASE;
6383 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
6384 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
6385 }
6386
6387 err = tg3_load_firmware_cpu(tp, cpu_base,
6388 cpu_scratch_base, cpu_scratch_size,
6389 &info);
6390 if (err)
6391 return err;
6392
6393 /* Now startup the cpu. */
6394 tw32(cpu_base + CPU_STATE, 0xffffffff);
6395 tw32_f(cpu_base + CPU_PC, info.text_base);
6396
6397 for (i = 0; i < 5; i++) {
6398 if (tr32(cpu_base + CPU_PC) == info.text_base)
6399 break;
6400 tw32(cpu_base + CPU_STATE, 0xffffffff);
6401 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
6402 tw32_f(cpu_base + CPU_PC, info.text_base);
6403 udelay(1000);
6404 }
6405 if (i >= 5) {
6406 printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
6407 "to set CPU PC, is %08x should be %08x\n",
6408 tp->dev->name, tr32(cpu_base + CPU_PC),
6409 info.text_base);
6410 return -ENODEV;
6411 }
6412 tw32(cpu_base + CPU_STATE, 0xffffffff);
6413 tw32_f(cpu_base + CPU_MODE, 0x00000000);
6414 return 0;
6415}
6416
Linus Torvalds1da177e2005-04-16 15:20:36 -07006417
6418/* tp->lock is held. */
Michael Chan986e0ae2007-05-05 12:10:20 -07006419static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006420{
6421 u32 addr_high, addr_low;
6422 int i;
6423
6424 addr_high = ((tp->dev->dev_addr[0] << 8) |
6425 tp->dev->dev_addr[1]);
6426 addr_low = ((tp->dev->dev_addr[2] << 24) |
6427 (tp->dev->dev_addr[3] << 16) |
6428 (tp->dev->dev_addr[4] << 8) |
6429 (tp->dev->dev_addr[5] << 0));
6430 for (i = 0; i < 4; i++) {
Michael Chan986e0ae2007-05-05 12:10:20 -07006431 if (i == 1 && skip_mac_1)
6432 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006433 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
6434 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
6435 }
6436
6437 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
6438 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
6439 for (i = 0; i < 12; i++) {
6440 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
6441 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
6442 }
6443 }
6444
6445 addr_high = (tp->dev->dev_addr[0] +
6446 tp->dev->dev_addr[1] +
6447 tp->dev->dev_addr[2] +
6448 tp->dev->dev_addr[3] +
6449 tp->dev->dev_addr[4] +
6450 tp->dev->dev_addr[5]) &
6451 TX_BACKOFF_SEED_MASK;
6452 tw32(MAC_TX_BACKOFF_SEED, addr_high);
6453}
6454
6455static int tg3_set_mac_addr(struct net_device *dev, void *p)
6456{
6457 struct tg3 *tp = netdev_priv(dev);
6458 struct sockaddr *addr = p;
Michael Chan986e0ae2007-05-05 12:10:20 -07006459 int err = 0, skip_mac_1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006460
Michael Chanf9804dd2005-09-27 12:13:10 -07006461 if (!is_valid_ether_addr(addr->sa_data))
6462 return -EINVAL;
6463
Linus Torvalds1da177e2005-04-16 15:20:36 -07006464 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
6465
Michael Chane75f7c92006-03-20 21:33:26 -08006466 if (!netif_running(dev))
6467 return 0;
6468
Michael Chan58712ef2006-04-29 18:58:01 -07006469 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
Michael Chan986e0ae2007-05-05 12:10:20 -07006470 u32 addr0_high, addr0_low, addr1_high, addr1_low;
Michael Chan58712ef2006-04-29 18:58:01 -07006471
Michael Chan986e0ae2007-05-05 12:10:20 -07006472 addr0_high = tr32(MAC_ADDR_0_HIGH);
6473 addr0_low = tr32(MAC_ADDR_0_LOW);
6474 addr1_high = tr32(MAC_ADDR_1_HIGH);
6475 addr1_low = tr32(MAC_ADDR_1_LOW);
6476
6477 /* Skip MAC addr 1 if ASF is using it. */
6478 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
6479 !(addr1_high == 0 && addr1_low == 0))
6480 skip_mac_1 = 1;
Michael Chan58712ef2006-04-29 18:58:01 -07006481 }
Michael Chan986e0ae2007-05-05 12:10:20 -07006482 spin_lock_bh(&tp->lock);
6483 __tg3_set_mac_addr(tp, skip_mac_1);
6484 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006485
Michael Chanb9ec6c12006-07-25 16:37:27 -07006486 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006487}
6488
6489/* tp->lock is held. */
6490static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
6491 dma_addr_t mapping, u32 maxlen_flags,
6492 u32 nic_addr)
6493{
6494 tg3_write_mem(tp,
6495 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
6496 ((u64) mapping >> 32));
6497 tg3_write_mem(tp,
6498 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
6499 ((u64) mapping & 0xffffffff));
6500 tg3_write_mem(tp,
6501 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
6502 maxlen_flags);
6503
6504 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
6505 tg3_write_mem(tp,
6506 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
6507 nic_addr);
6508}
6509
6510static void __tg3_set_rx_mode(struct net_device *);
Michael Chand244c892005-07-05 14:42:33 -07006511static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
David S. Miller15f98502005-05-18 22:49:26 -07006512{
6513 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
6514 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
6515 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
6516 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
6517 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
6518 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
6519 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
6520 }
6521 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
6522 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
6523 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
6524 u32 val = ec->stats_block_coalesce_usecs;
6525
6526 if (!netif_carrier_ok(tp->dev))
6527 val = 0;
6528
6529 tw32(HOSTCC_STAT_COAL_TICKS, val);
6530 }
6531}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006532
6533/* tp->lock is held. */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07006534static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006535{
6536 u32 val, rdmac_mode;
6537 int i, err, limit;
6538
6539 tg3_disable_ints(tp);
6540
6541 tg3_stop_fw(tp);
6542
6543 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
6544
6545 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
Michael Chane6de8ad2005-05-05 14:42:41 -07006546 tg3_abort_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006547 }
6548
Michael Chan36da4d82006-11-03 01:01:03 -08006549 if (reset_phy)
Michael Chand4d2c552006-03-20 17:47:20 -08006550 tg3_phy_reset(tp);
6551
Linus Torvalds1da177e2005-04-16 15:20:36 -07006552 err = tg3_chip_reset(tp);
6553 if (err)
6554 return err;
6555
6556 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
6557
Matt Carlsonb5af7122007-11-12 21:22:02 -08006558 if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
6559 tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07006560 val = tr32(TG3_CPMU_CTRL);
6561 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
6562 tw32(TG3_CPMU_CTRL, val);
Matt Carlson9acb9612007-11-12 21:10:06 -08006563
6564 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
6565 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
6566 val |= CPMU_LSPD_10MB_MACCLK_6_25;
6567 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
6568
6569 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
6570 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
6571 val |= CPMU_LNK_AWARE_MACCLK_6_25;
6572 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
6573
6574 val = tr32(TG3_CPMU_HST_ACC);
6575 val &= ~CPMU_HST_ACC_MACCLK_MASK;
6576 val |= CPMU_HST_ACC_MACCLK_6_25;
6577 tw32(TG3_CPMU_HST_ACC, val);
Matt Carlsond30cdd22007-10-07 23:28:35 -07006578 }
6579
Linus Torvalds1da177e2005-04-16 15:20:36 -07006580 /* This works around an issue with Athlon chipsets on
6581 * B3 tigon3 silicon. This bit has no effect on any
6582 * other revision. But do not set this on PCI Express
Matt Carlson795d01c2007-10-07 23:28:17 -07006583 * chips and don't even touch the clocks if the CPMU is present.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006584 */
Matt Carlson795d01c2007-10-07 23:28:17 -07006585 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
6586 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
6587 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
6588 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
6589 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006590
6591 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6592 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
6593 val = tr32(TG3PCI_PCISTATE);
6594 val |= PCISTATE_RETRY_SAME_DMA;
6595 tw32(TG3PCI_PCISTATE, val);
6596 }
6597
Matt Carlson0d3031d2007-10-10 18:02:43 -07006598 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
6599 /* Allow reads and writes to the
6600 * APE register and memory space.
6601 */
6602 val = tr32(TG3PCI_PCISTATE);
6603 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
6604 PCISTATE_ALLOW_APE_SHMEM_WR;
6605 tw32(TG3PCI_PCISTATE, val);
6606 }
6607
Linus Torvalds1da177e2005-04-16 15:20:36 -07006608 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
6609 /* Enable some hw fixes. */
6610 val = tr32(TG3PCI_MSI_DATA);
6611 val |= (1 << 26) | (1 << 28) | (1 << 29);
6612 tw32(TG3PCI_MSI_DATA, val);
6613 }
6614
6615 /* Descriptor ring init may make accesses to the
6616 * NIC SRAM area to setup the TX descriptors, so we
6617 * can only do this after the hardware has been
6618 * successfully reset.
6619 */
Michael Chan32d8c572006-07-25 16:38:29 -07006620 err = tg3_init_rings(tp);
6621 if (err)
6622 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006623
Matt Carlson9936bcf2007-10-10 18:03:07 -07006624 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
6625 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07006626 /* This value is determined during the probe time DMA
6627 * engine test, tg3_test_dma.
6628 */
6629 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
6630 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006631
6632 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
6633 GRC_MODE_4X_NIC_SEND_RINGS |
6634 GRC_MODE_NO_TX_PHDR_CSUM |
6635 GRC_MODE_NO_RX_PHDR_CSUM);
6636 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
Michael Chand2d746f2006-04-06 21:45:39 -07006637
6638 /* Pseudo-header checksum is done by hardware logic and not
6639 * the offload processers, so make the chip do the pseudo-
6640 * header checksums on receive. For transmit it is more
6641 * convenient to do the pseudo-header checksum in software
6642 * as Linux does that on transmit for us in all cases.
6643 */
6644 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006645
6646 tw32(GRC_MODE,
6647 tp->grc_mode |
6648 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
6649
6650 /* Setup the timer prescalar register. Clock is always 66Mhz. */
6651 val = tr32(GRC_MISC_CFG);
6652 val &= ~0xff;
6653 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
6654 tw32(GRC_MISC_CFG, val);
6655
6656 /* Initialize MBUF/DESC pool. */
John W. Linvillecbf46852005-04-21 17:01:29 -07006657 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006658 /* Do nothing. */
6659 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
6660 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
6661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
6662 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
6663 else
6664 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
6665 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
6666 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
6667 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006668 else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
6669 int fw_len;
6670
6671 fw_len = (TG3_TSO5_FW_TEXT_LEN +
6672 TG3_TSO5_FW_RODATA_LEN +
6673 TG3_TSO5_FW_DATA_LEN +
6674 TG3_TSO5_FW_SBSS_LEN +
6675 TG3_TSO5_FW_BSS_LEN);
6676 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
6677 tw32(BUFMGR_MB_POOL_ADDR,
6678 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
6679 tw32(BUFMGR_MB_POOL_SIZE,
6680 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
6681 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006682
Michael Chan0f893dc2005-07-25 12:30:38 -07006683 if (tp->dev->mtu <= ETH_DATA_LEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006684 tw32(BUFMGR_MB_RDMA_LOW_WATER,
6685 tp->bufmgr_config.mbuf_read_dma_low_water);
6686 tw32(BUFMGR_MB_MACRX_LOW_WATER,
6687 tp->bufmgr_config.mbuf_mac_rx_low_water);
6688 tw32(BUFMGR_MB_HIGH_WATER,
6689 tp->bufmgr_config.mbuf_high_water);
6690 } else {
6691 tw32(BUFMGR_MB_RDMA_LOW_WATER,
6692 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
6693 tw32(BUFMGR_MB_MACRX_LOW_WATER,
6694 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
6695 tw32(BUFMGR_MB_HIGH_WATER,
6696 tp->bufmgr_config.mbuf_high_water_jumbo);
6697 }
6698 tw32(BUFMGR_DMA_LOW_WATER,
6699 tp->bufmgr_config.dma_low_water);
6700 tw32(BUFMGR_DMA_HIGH_WATER,
6701 tp->bufmgr_config.dma_high_water);
6702
6703 tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
6704 for (i = 0; i < 2000; i++) {
6705 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
6706 break;
6707 udelay(10);
6708 }
6709 if (i >= 2000) {
6710 printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
6711 tp->dev->name);
6712 return -ENODEV;
6713 }
6714
6715 /* Setup replenish threshold. */
Michael Chanf92905d2006-06-29 20:14:29 -07006716 val = tp->rx_pending / 8;
6717 if (val == 0)
6718 val = 1;
6719 else if (val > tp->rx_std_max_post)
6720 val = tp->rx_std_max_post;
Michael Chanb5d37722006-09-27 16:06:21 -07006721 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
6722 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
6723 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
6724
6725 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
6726 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
6727 }
Michael Chanf92905d2006-06-29 20:14:29 -07006728
6729 tw32(RCVBDI_STD_THRESH, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006730
6731 /* Initialize TG3_BDINFO's at:
6732 * RCVDBDI_STD_BD: standard eth size rx ring
6733 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
6734 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
6735 *
6736 * like so:
6737 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
6738 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
6739 * ring attribute flags
6740 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
6741 *
6742 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
6743 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
6744 *
6745 * The size of each ring is fixed in the firmware, but the location is
6746 * configurable.
6747 */
6748 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
6749 ((u64) tp->rx_std_mapping >> 32));
6750 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
6751 ((u64) tp->rx_std_mapping & 0xffffffff));
6752 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
6753 NIC_SRAM_RX_BUFFER_DESC);
6754
6755 /* Don't even try to program the JUMBO/MINI buffer descriptor
6756 * configs on 5705.
6757 */
6758 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6759 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
6760 RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
6761 } else {
6762 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
6763 RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
6764
6765 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
6766 BDINFO_FLAGS_DISABLED);
6767
6768 /* Setup replenish threshold. */
6769 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
6770
Michael Chan0f893dc2005-07-25 12:30:38 -07006771 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006772 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
6773 ((u64) tp->rx_jumbo_mapping >> 32));
6774 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
6775 ((u64) tp->rx_jumbo_mapping & 0xffffffff));
6776 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
6777 RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
6778 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
6779 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
6780 } else {
6781 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
6782 BDINFO_FLAGS_DISABLED);
6783 }
6784
6785 }
6786
6787 /* There is only one send ring on 5705/5750, no need to explicitly
6788 * disable the others.
6789 */
6790 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
6791 /* Clear out send RCB ring in SRAM. */
6792 for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
6793 tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
6794 BDINFO_FLAGS_DISABLED);
6795 }
6796
6797 tp->tx_prod = 0;
6798 tp->tx_cons = 0;
6799 tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
6800 tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
6801
6802 tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
6803 tp->tx_desc_mapping,
6804 (TG3_TX_RING_SIZE <<
6805 BDINFO_FLAGS_MAXLEN_SHIFT),
6806 NIC_SRAM_TX_BUFFER_DESC);
6807
6808 /* There is only one receive return ring on 5705/5750, no need
6809 * to explicitly disable the others.
6810 */
6811 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
6812 for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
6813 i += TG3_BDINFO_SIZE) {
6814 tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
6815 BDINFO_FLAGS_DISABLED);
6816 }
6817 }
6818
6819 tp->rx_rcb_ptr = 0;
6820 tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
6821
6822 tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
6823 tp->rx_rcb_mapping,
6824 (TG3_RX_RCB_RING_SIZE(tp) <<
6825 BDINFO_FLAGS_MAXLEN_SHIFT),
6826 0);
6827
6828 tp->rx_std_ptr = tp->rx_pending;
6829 tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
6830 tp->rx_std_ptr);
6831
Michael Chan0f893dc2005-07-25 12:30:38 -07006832 tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
Linus Torvalds1da177e2005-04-16 15:20:36 -07006833 tp->rx_jumbo_pending : 0;
6834 tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
6835 tp->rx_jumbo_ptr);
6836
6837 /* Initialize MAC address and backoff seed. */
Michael Chan986e0ae2007-05-05 12:10:20 -07006838 __tg3_set_mac_addr(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006839
6840 /* MTU + ethernet header + FCS + optional VLAN tag */
6841 tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
6842
6843 /* The slot time is changed by tg3_setup_phy if we
6844 * run at gigabit with half duplex.
6845 */
6846 tw32(MAC_TX_LENGTHS,
6847 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
6848 (6 << TX_LENGTHS_IPG_SHIFT) |
6849 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
6850
6851 /* Receive rules. */
6852 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
6853 tw32(RCVLPC_CONFIG, 0x0181);
6854
6855 /* Calculate RDMAC_MODE setting early, we need it to determine
6856 * the RCVLPC_STATE_ENABLE mask.
6857 */
6858 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
6859 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
6860 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
6861 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
6862 RDMAC_MODE_LNGREAD_ENAB);
Michael Chan85e94ce2005-04-21 17:05:28 -07006863
Matt Carlsond30cdd22007-10-07 23:28:35 -07006864 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
6865 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
6866 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
6867 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
6868
Michael Chan85e94ce2005-04-21 17:05:28 -07006869 /* If statement applies to 5705 and 5750 PCI devices only */
6870 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
6871 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
6872 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006873 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
Matt Carlsonc13e3712007-05-05 11:50:04 -07006874 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006875 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
6876 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
6877 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
6878 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
6879 }
6880 }
6881
Michael Chan85e94ce2005-04-21 17:05:28 -07006882 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
6883 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
6884
Linus Torvalds1da177e2005-04-16 15:20:36 -07006885 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
6886 rdmac_mode |= (1 << 27);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006887
6888 /* Receive/send statistics. */
Michael Chan16613942006-06-29 20:15:13 -07006889 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
6890 val = tr32(RCVLPC_STATS_ENABLE);
6891 val &= ~RCVLPC_STATSENAB_DACK_FIX;
6892 tw32(RCVLPC_STATS_ENABLE, val);
6893 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
6894 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006895 val = tr32(RCVLPC_STATS_ENABLE);
6896 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
6897 tw32(RCVLPC_STATS_ENABLE, val);
6898 } else {
6899 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
6900 }
6901 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
6902 tw32(SNDDATAI_STATSENAB, 0xffffff);
6903 tw32(SNDDATAI_STATSCTRL,
6904 (SNDDATAI_SCTRL_ENABLE |
6905 SNDDATAI_SCTRL_FASTUPD));
6906
6907 /* Setup host coalescing engine. */
6908 tw32(HOSTCC_MODE, 0);
6909 for (i = 0; i < 2000; i++) {
6910 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
6911 break;
6912 udelay(10);
6913 }
6914
Michael Chand244c892005-07-05 14:42:33 -07006915 __tg3_set_coalesce(tp, &tp->coal);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006916
6917 /* set status block DMA address */
6918 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
6919 ((u64) tp->status_mapping >> 32));
6920 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
6921 ((u64) tp->status_mapping & 0xffffffff));
6922
6923 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
6924 /* Status/statistics block address. See tg3_timer,
6925 * the tg3_periodic_fetch_stats call there, and
6926 * tg3_get_stats to see how this works for 5705/5750 chips.
6927 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07006928 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
6929 ((u64) tp->stats_mapping >> 32));
6930 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
6931 ((u64) tp->stats_mapping & 0xffffffff));
6932 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
6933 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
6934 }
6935
6936 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
6937
6938 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
6939 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
6940 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
6941 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
6942
6943 /* Clear statistics/status block in chip, and status block in ram. */
6944 for (i = NIC_SRAM_STATS_BLK;
6945 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
6946 i += sizeof(u32)) {
6947 tg3_write_mem(tp, i, 0);
6948 udelay(40);
6949 }
6950 memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
6951
Michael Chanc94e3942005-09-27 12:12:42 -07006952 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
6953 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
6954 /* reset to prevent losing 1st rx packet intermittently */
6955 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
6956 udelay(10);
6957 }
6958
Linus Torvalds1da177e2005-04-16 15:20:36 -07006959 tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
6960 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07006961 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
6962 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
6963 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
6964 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006965 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
6966 udelay(40);
6967
Michael Chan314fba32005-04-21 17:07:04 -07006968 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
Michael Chan9d26e212006-12-07 00:21:14 -08006969 * If TG3_FLG2_IS_NIC is zero, we should read the
Michael Chan314fba32005-04-21 17:07:04 -07006970 * register to preserve the GPIO settings for LOMs. The GPIOs,
6971 * whether used as inputs or outputs, are set by boot code after
6972 * reset.
6973 */
Michael Chan9d26e212006-12-07 00:21:14 -08006974 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
Michael Chan314fba32005-04-21 17:07:04 -07006975 u32 gpio_mask;
6976
Michael Chan9d26e212006-12-07 00:21:14 -08006977 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
6978 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
6979 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chan3e7d83b2005-04-21 17:10:36 -07006980
6981 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
6982 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
6983 GRC_LCLCTRL_GPIO_OUTPUT3;
6984
Michael Chanaf36e6b2006-03-23 01:28:06 -08006985 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
6986 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
6987
Gary Zambranoaaf84462007-05-05 11:51:45 -07006988 tp->grc_local_ctrl &= ~gpio_mask;
Michael Chan314fba32005-04-21 17:07:04 -07006989 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
6990
6991 /* GPIO1 must be driven high for eeprom write protect */
Michael Chan9d26e212006-12-07 00:21:14 -08006992 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
6993 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
6994 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan314fba32005-04-21 17:07:04 -07006995 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006996 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
6997 udelay(100);
6998
Michael Chan09ee9292005-08-09 20:17:00 -07006999 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
David S. Millerfac9b832005-05-18 22:46:34 -07007000 tp->last_tag = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007001
7002 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7003 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
7004 udelay(40);
7005 }
7006
7007 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
7008 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
7009 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
7010 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
7011 WDMAC_MODE_LNGREAD_ENAB);
7012
Michael Chan85e94ce2005-04-21 17:05:28 -07007013 /* If statement applies to 5705 and 5750 PCI devices only */
7014 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
7015 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
7016 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007017 if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
7018 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
7019 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
7020 /* nothing */
7021 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
7022 !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
7023 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
7024 val |= WDMAC_MODE_RX_ACCEL;
7025 }
7026 }
7027
Michael Chand9ab5ad2006-03-20 22:27:35 -08007028 /* Enable host coalescing bug fix */
Michael Chanaf36e6b2006-03-23 01:28:06 -08007029 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
Matt Carlsond30cdd22007-10-07 23:28:35 -07007030 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
Matt Carlson9936bcf2007-10-10 18:03:07 -07007031 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
7032 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761))
Michael Chand9ab5ad2006-03-20 22:27:35 -08007033 val |= (1 << 29);
7034
Linus Torvalds1da177e2005-04-16 15:20:36 -07007035 tw32_f(WDMAC_MODE, val);
7036 udelay(40);
7037
Matt Carlson9974a352007-10-07 23:27:28 -07007038 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
7039 u16 pcix_cmd;
7040
7041 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7042 &pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007043 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
Matt Carlson9974a352007-10-07 23:27:28 -07007044 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
7045 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007046 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
Matt Carlson9974a352007-10-07 23:27:28 -07007047 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
7048 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007049 }
Matt Carlson9974a352007-10-07 23:27:28 -07007050 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7051 pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007052 }
7053
7054 tw32_f(RDMAC_MODE, rdmac_mode);
7055 udelay(40);
7056
7057 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
7058 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7059 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
Matt Carlson9936bcf2007-10-10 18:03:07 -07007060
7061 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
7062 tw32(SNDDATAC_MODE,
7063 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
7064 else
7065 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
7066
Linus Torvalds1da177e2005-04-16 15:20:36 -07007067 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
7068 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7069 tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
7070 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007071 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7072 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007073 tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
7074 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
7075
7076 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
7077 err = tg3_load_5701_a0_firmware_fix(tp);
7078 if (err)
7079 return err;
7080 }
7081
Linus Torvalds1da177e2005-04-16 15:20:36 -07007082 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
7083 err = tg3_load_tso_firmware(tp);
7084 if (err)
7085 return err;
7086 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007087
7088 tp->tx_mode = TX_MODE_ENABLE;
7089 tw32_f(MAC_TX_MODE, tp->tx_mode);
7090 udelay(100);
7091
7092 tp->rx_mode = RX_MODE_ENABLE;
Matt Carlson9936bcf2007-10-10 18:03:07 -07007093 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7094 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
Michael Chanaf36e6b2006-03-23 01:28:06 -08007095 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
7096
Linus Torvalds1da177e2005-04-16 15:20:36 -07007097 tw32_f(MAC_RX_MODE, tp->rx_mode);
7098 udelay(10);
7099
7100 if (tp->link_config.phy_is_low_power) {
7101 tp->link_config.phy_is_low_power = 0;
7102 tp->link_config.speed = tp->link_config.orig_speed;
7103 tp->link_config.duplex = tp->link_config.orig_duplex;
7104 tp->link_config.autoneg = tp->link_config.orig_autoneg;
7105 }
7106
Matt Carlson8ef21422008-05-02 16:47:53 -07007107 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007108 tw32_f(MAC_MI_MODE, tp->mi_mode);
7109 udelay(80);
7110
7111 tw32(MAC_LED_CTRL, tp->led_ctrl);
7112
7113 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
Michael Chanc94e3942005-09-27 12:12:42 -07007114 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007115 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7116 udelay(10);
7117 }
7118 tw32_f(MAC_RX_MODE, tp->rx_mode);
7119 udelay(10);
7120
7121 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
7122 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
7123 !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
7124 /* Set drive transmission level to 1.2V */
7125 /* only if the signal pre-emphasis bit is not set */
7126 val = tr32(MAC_SERDES_CFG);
7127 val &= 0xfffff000;
7128 val |= 0x880;
7129 tw32(MAC_SERDES_CFG, val);
7130 }
7131 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
7132 tw32(MAC_SERDES_CFG, 0x616000);
7133 }
7134
7135 /* Prevent chip from dropping frames when flow control
7136 * is enabled.
7137 */
7138 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
7139
7140 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
7141 (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
7142 /* Use hardware link auto-negotiation */
7143 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
7144 }
7145
Michael Chand4d2c552006-03-20 17:47:20 -08007146 if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
7147 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
7148 u32 tmp;
7149
7150 tmp = tr32(SERDES_RX_CTRL);
7151 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
7152 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
7153 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
7154 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
7155 }
7156
Michael Chan36da4d82006-11-03 01:01:03 -08007157 err = tg3_setup_phy(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007158 if (err)
7159 return err;
7160
Michael Chan715116a2006-09-27 16:09:25 -07007161 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
7162 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007163 u32 tmp;
7164
7165 /* Clear CRC stats. */
Michael Chan569a5df2007-02-13 12:18:15 -08007166 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
7167 tg3_writephy(tp, MII_TG3_TEST1,
7168 tmp | MII_TG3_TEST1_CRC_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007169 tg3_readphy(tp, 0x14, &tmp);
7170 }
7171 }
7172
7173 __tg3_set_rx_mode(tp->dev);
7174
7175 /* Initialize receive rules. */
7176 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
7177 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
7178 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
7179 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
7180
Michael Chan4cf78e42005-07-25 12:29:19 -07007181 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
Michael Chana4e2b342005-10-26 15:46:52 -07007182 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007183 limit = 8;
7184 else
7185 limit = 16;
7186 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
7187 limit -= 4;
7188 switch (limit) {
7189 case 16:
7190 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
7191 case 15:
7192 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
7193 case 14:
7194 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
7195 case 13:
7196 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
7197 case 12:
7198 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
7199 case 11:
7200 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
7201 case 10:
7202 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
7203 case 9:
7204 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
7205 case 8:
7206 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
7207 case 7:
7208 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
7209 case 6:
7210 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
7211 case 5:
7212 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
7213 case 4:
7214 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
7215 case 3:
7216 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
7217 case 2:
7218 case 1:
7219
7220 default:
7221 break;
7222 };
7223
Matt Carlson9ce768e2007-10-11 19:49:11 -07007224 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7225 /* Write our heartbeat update interval to APE. */
7226 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
7227 APE_HOST_HEARTBEAT_INT_DISABLE);
Matt Carlson0d3031d2007-10-10 18:02:43 -07007228
Linus Torvalds1da177e2005-04-16 15:20:36 -07007229 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
7230
Linus Torvalds1da177e2005-04-16 15:20:36 -07007231 return 0;
7232}
7233
7234/* Called at device open time to get the chip ready for
7235 * packet processing. Invoked with tp->lock held.
7236 */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07007237static int tg3_init_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007238{
7239 int err;
7240
7241 /* Force the chip into D0. */
Michael Chanbc1c7562006-03-20 17:48:03 -08007242 err = tg3_set_power_state(tp, PCI_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007243 if (err)
7244 goto out;
7245
7246 tg3_switch_clocks(tp);
7247
7248 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
7249
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07007250 err = tg3_reset_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007251
7252out:
7253 return err;
7254}
7255
7256#define TG3_STAT_ADD32(PSTAT, REG) \
7257do { u32 __val = tr32(REG); \
7258 (PSTAT)->low += __val; \
7259 if ((PSTAT)->low < __val) \
7260 (PSTAT)->high += 1; \
7261} while (0)
7262
7263static void tg3_periodic_fetch_stats(struct tg3 *tp)
7264{
7265 struct tg3_hw_stats *sp = tp->hw_stats;
7266
7267 if (!netif_carrier_ok(tp->dev))
7268 return;
7269
7270 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
7271 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
7272 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
7273 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
7274 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
7275 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
7276 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
7277 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
7278 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
7279 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
7280 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
7281 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
7282 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
7283
7284 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
7285 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
7286 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
7287 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
7288 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
7289 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
7290 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
7291 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
7292 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
7293 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
7294 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
7295 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
7296 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
7297 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
Michael Chan463d3052006-05-22 16:36:27 -07007298
7299 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
7300 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
7301 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007302}
7303
7304static void tg3_timer(unsigned long __opaque)
7305{
7306 struct tg3 *tp = (struct tg3 *) __opaque;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007307
Michael Chanf475f162006-03-27 23:20:14 -08007308 if (tp->irq_sync)
7309 goto restart_timer;
7310
David S. Millerf47c11e2005-06-24 20:18:35 -07007311 spin_lock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007312
David S. Millerfac9b832005-05-18 22:46:34 -07007313 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
7314 /* All of this garbage is because when using non-tagged
7315 * IRQ status the mailbox/status_block protocol the chip
7316 * uses with the cpu is race prone.
7317 */
7318 if (tp->hw_status->status & SD_STATUS_UPDATED) {
7319 tw32(GRC_LOCAL_CTRL,
7320 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
7321 } else {
7322 tw32(HOSTCC_MODE, tp->coalesce_mode |
7323 (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
7324 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007325
David S. Millerfac9b832005-05-18 22:46:34 -07007326 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
7327 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
David S. Millerf47c11e2005-06-24 20:18:35 -07007328 spin_unlock(&tp->lock);
David S. Millerfac9b832005-05-18 22:46:34 -07007329 schedule_work(&tp->reset_task);
7330 return;
7331 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007332 }
7333
Linus Torvalds1da177e2005-04-16 15:20:36 -07007334 /* This part only runs once per second. */
7335 if (!--tp->timer_counter) {
David S. Millerfac9b832005-05-18 22:46:34 -07007336 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7337 tg3_periodic_fetch_stats(tp);
7338
Linus Torvalds1da177e2005-04-16 15:20:36 -07007339 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
7340 u32 mac_stat;
7341 int phy_event;
7342
7343 mac_stat = tr32(MAC_STATUS);
7344
7345 phy_event = 0;
7346 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
7347 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
7348 phy_event = 1;
7349 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
7350 phy_event = 1;
7351
7352 if (phy_event)
7353 tg3_setup_phy(tp, 0);
7354 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
7355 u32 mac_stat = tr32(MAC_STATUS);
7356 int need_setup = 0;
7357
7358 if (netif_carrier_ok(tp->dev) &&
7359 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
7360 need_setup = 1;
7361 }
7362 if (! netif_carrier_ok(tp->dev) &&
7363 (mac_stat & (MAC_STATUS_PCS_SYNCED |
7364 MAC_STATUS_SIGNAL_DET))) {
7365 need_setup = 1;
7366 }
7367 if (need_setup) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07007368 if (!tp->serdes_counter) {
7369 tw32_f(MAC_MODE,
7370 (tp->mac_mode &
7371 ~MAC_MODE_PORT_MODE_MASK));
7372 udelay(40);
7373 tw32_f(MAC_MODE, tp->mac_mode);
7374 udelay(40);
7375 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007376 tg3_setup_phy(tp, 0);
7377 }
Michael Chan747e8f82005-07-25 12:33:22 -07007378 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
7379 tg3_serdes_parallel_detect(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007380
7381 tp->timer_counter = tp->timer_multiplier;
7382 }
7383
Michael Chan130b8e42006-09-27 16:00:40 -07007384 /* Heartbeat is only sent once every 2 seconds.
7385 *
7386 * The heartbeat is to tell the ASF firmware that the host
7387 * driver is still alive. In the event that the OS crashes,
7388 * ASF needs to reset the hardware to free up the FIFO space
7389 * that may be filled with rx packets destined for the host.
7390 * If the FIFO is full, ASF will no longer function properly.
7391 *
7392 * Unintended resets have been reported on real time kernels
7393 * where the timer doesn't run on time. Netpoll will also have
7394 * same problem.
7395 *
7396 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
7397 * to check the ring condition when the heartbeat is expiring
7398 * before doing the reset. This will prevent most unintended
7399 * resets.
7400 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007401 if (!--tp->asf_counter) {
7402 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
7403 u32 val;
7404
Michael Chanbbadf502006-04-06 21:46:34 -07007405 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
Michael Chan130b8e42006-09-27 16:00:40 -07007406 FWCMD_NICDRV_ALIVE3);
Michael Chanbbadf502006-04-06 21:46:34 -07007407 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
Michael Chan28fbef72005-10-26 15:48:35 -07007408 /* 5 seconds timeout */
Michael Chanbbadf502006-04-06 21:46:34 -07007409 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007410 val = tr32(GRC_RX_CPU_EVENT);
7411 val |= (1 << 14);
7412 tw32(GRC_RX_CPU_EVENT, val);
7413 }
7414 tp->asf_counter = tp->asf_multiplier;
7415 }
7416
David S. Millerf47c11e2005-06-24 20:18:35 -07007417 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007418
Michael Chanf475f162006-03-27 23:20:14 -08007419restart_timer:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007420 tp->timer.expires = jiffies + tp->timer_offset;
7421 add_timer(&tp->timer);
7422}
7423
Adrian Bunk81789ef2006-03-20 23:00:14 -08007424static int tg3_request_irq(struct tg3 *tp)
Michael Chanfcfa0a32006-03-20 22:28:41 -08007425{
David Howells7d12e782006-10-05 14:55:46 +01007426 irq_handler_t fn;
Michael Chanfcfa0a32006-03-20 22:28:41 -08007427 unsigned long flags;
7428 struct net_device *dev = tp->dev;
7429
7430 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7431 fn = tg3_msi;
7432 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
7433 fn = tg3_msi_1shot;
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07007434 flags = IRQF_SAMPLE_RANDOM;
Michael Chanfcfa0a32006-03-20 22:28:41 -08007435 } else {
7436 fn = tg3_interrupt;
7437 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
7438 fn = tg3_interrupt_tagged;
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07007439 flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
Michael Chanfcfa0a32006-03-20 22:28:41 -08007440 }
7441 return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
7442}
7443
Michael Chan79381092005-04-21 17:13:59 -07007444static int tg3_test_interrupt(struct tg3 *tp)
7445{
7446 struct net_device *dev = tp->dev;
Michael Chanb16250e2006-09-27 16:10:14 -07007447 int err, i, intr_ok = 0;
Michael Chan79381092005-04-21 17:13:59 -07007448
Michael Chand4bc3922005-05-29 14:59:20 -07007449 if (!netif_running(dev))
7450 return -ENODEV;
7451
Michael Chan79381092005-04-21 17:13:59 -07007452 tg3_disable_ints(tp);
7453
7454 free_irq(tp->pdev->irq, dev);
7455
7456 err = request_irq(tp->pdev->irq, tg3_test_isr,
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07007457 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
Michael Chan79381092005-04-21 17:13:59 -07007458 if (err)
7459 return err;
7460
Michael Chan38f38432005-09-05 17:53:32 -07007461 tp->hw_status->status &= ~SD_STATUS_UPDATED;
Michael Chan79381092005-04-21 17:13:59 -07007462 tg3_enable_ints(tp);
7463
7464 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
7465 HOSTCC_MODE_NOW);
7466
7467 for (i = 0; i < 5; i++) {
Michael Chanb16250e2006-09-27 16:10:14 -07007468 u32 int_mbox, misc_host_ctrl;
7469
Michael Chan09ee9292005-08-09 20:17:00 -07007470 int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
7471 TG3_64BIT_REG_LOW);
Michael Chanb16250e2006-09-27 16:10:14 -07007472 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
7473
7474 if ((int_mbox != 0) ||
7475 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
7476 intr_ok = 1;
Michael Chan79381092005-04-21 17:13:59 -07007477 break;
Michael Chanb16250e2006-09-27 16:10:14 -07007478 }
7479
Michael Chan79381092005-04-21 17:13:59 -07007480 msleep(10);
7481 }
7482
7483 tg3_disable_ints(tp);
7484
7485 free_irq(tp->pdev->irq, dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007486
Michael Chanfcfa0a32006-03-20 22:28:41 -08007487 err = tg3_request_irq(tp);
Michael Chan79381092005-04-21 17:13:59 -07007488
7489 if (err)
7490 return err;
7491
Michael Chanb16250e2006-09-27 16:10:14 -07007492 if (intr_ok)
Michael Chan79381092005-04-21 17:13:59 -07007493 return 0;
7494
7495 return -EIO;
7496}
7497
7498/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
7499 * successfully restored
7500 */
7501static int tg3_test_msi(struct tg3 *tp)
7502{
7503 struct net_device *dev = tp->dev;
7504 int err;
7505 u16 pci_cmd;
7506
7507 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
7508 return 0;
7509
7510 /* Turn off SERR reporting in case MSI terminates with Master
7511 * Abort.
7512 */
7513 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
7514 pci_write_config_word(tp->pdev, PCI_COMMAND,
7515 pci_cmd & ~PCI_COMMAND_SERR);
7516
7517 err = tg3_test_interrupt(tp);
7518
7519 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
7520
7521 if (!err)
7522 return 0;
7523
7524 /* other failures */
7525 if (err != -EIO)
7526 return err;
7527
7528 /* MSI test failed, go back to INTx mode */
7529 printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
7530 "switching to INTx mode. Please report this failure to "
7531 "the PCI maintainer and include system chipset information.\n",
7532 tp->dev->name);
7533
7534 free_irq(tp->pdev->irq, dev);
7535 pci_disable_msi(tp->pdev);
7536
7537 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
7538
Michael Chanfcfa0a32006-03-20 22:28:41 -08007539 err = tg3_request_irq(tp);
Michael Chan79381092005-04-21 17:13:59 -07007540 if (err)
7541 return err;
7542
7543 /* Need to reset the chip because the MSI cycle may have terminated
7544 * with Master Abort.
7545 */
David S. Millerf47c11e2005-06-24 20:18:35 -07007546 tg3_full_lock(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07007547
Michael Chan944d9802005-05-29 14:57:48 -07007548 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07007549 err = tg3_init_hw(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07007550
David S. Millerf47c11e2005-06-24 20:18:35 -07007551 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07007552
7553 if (err)
7554 free_irq(tp->pdev->irq, dev);
7555
7556 return err;
7557}
7558
Linus Torvalds1da177e2005-04-16 15:20:36 -07007559static int tg3_open(struct net_device *dev)
7560{
7561 struct tg3 *tp = netdev_priv(dev);
7562 int err;
7563
Michael Chanc49a1562006-12-17 17:07:29 -08007564 netif_carrier_off(tp->dev);
7565
David S. Millerf47c11e2005-06-24 20:18:35 -07007566 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007567
Michael Chanbc1c7562006-03-20 17:48:03 -08007568 err = tg3_set_power_state(tp, PCI_D0);
Ira W. Snyder12862082006-11-21 17:44:31 -08007569 if (err) {
7570 tg3_full_unlock(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -08007571 return err;
Ira W. Snyder12862082006-11-21 17:44:31 -08007572 }
Michael Chanbc1c7562006-03-20 17:48:03 -08007573
Linus Torvalds1da177e2005-04-16 15:20:36 -07007574 tg3_disable_ints(tp);
7575 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
7576
David S. Millerf47c11e2005-06-24 20:18:35 -07007577 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007578
7579 /* The placement of this call is tied
7580 * to the setup and use of Host TX descriptors.
7581 */
7582 err = tg3_alloc_consistent(tp);
7583 if (err)
7584 return err;
7585
Michael Chan7544b092007-05-05 13:08:32 -07007586 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
David S. Millerfac9b832005-05-18 22:46:34 -07007587 /* All MSI supporting chips should support tagged
7588 * status. Assert that this is the case.
7589 */
7590 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
7591 printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
7592 "Not using MSI.\n", tp->dev->name);
7593 } else if (pci_enable_msi(tp->pdev) == 0) {
Michael Chan88b06bc2005-04-21 17:13:25 -07007594 u32 msi_mode;
7595
7596 msi_mode = tr32(MSGINT_MODE);
7597 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
7598 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
7599 }
7600 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08007601 err = tg3_request_irq(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007602
7603 if (err) {
Michael Chan88b06bc2005-04-21 17:13:25 -07007604 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7605 pci_disable_msi(tp->pdev);
7606 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
7607 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007608 tg3_free_consistent(tp);
7609 return err;
7610 }
7611
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007612 napi_enable(&tp->napi);
7613
David S. Millerf47c11e2005-06-24 20:18:35 -07007614 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007615
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07007616 err = tg3_init_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007617 if (err) {
Michael Chan944d9802005-05-29 14:57:48 -07007618 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007619 tg3_free_rings(tp);
7620 } else {
David S. Millerfac9b832005-05-18 22:46:34 -07007621 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
7622 tp->timer_offset = HZ;
7623 else
7624 tp->timer_offset = HZ / 10;
7625
7626 BUG_ON(tp->timer_offset > HZ);
7627 tp->timer_counter = tp->timer_multiplier =
7628 (HZ / tp->timer_offset);
7629 tp->asf_counter = tp->asf_multiplier =
Michael Chan28fbef72005-10-26 15:48:35 -07007630 ((HZ / tp->timer_offset) * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007631
7632 init_timer(&tp->timer);
7633 tp->timer.expires = jiffies + tp->timer_offset;
7634 tp->timer.data = (unsigned long) tp;
7635 tp->timer.function = tg3_timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007636 }
7637
David S. Millerf47c11e2005-06-24 20:18:35 -07007638 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007639
7640 if (err) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007641 napi_disable(&tp->napi);
Michael Chan88b06bc2005-04-21 17:13:25 -07007642 free_irq(tp->pdev->irq, dev);
7643 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7644 pci_disable_msi(tp->pdev);
7645 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
7646 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007647 tg3_free_consistent(tp);
7648 return err;
7649 }
7650
Michael Chan79381092005-04-21 17:13:59 -07007651 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7652 err = tg3_test_msi(tp);
David S. Millerfac9b832005-05-18 22:46:34 -07007653
Michael Chan79381092005-04-21 17:13:59 -07007654 if (err) {
David S. Millerf47c11e2005-06-24 20:18:35 -07007655 tg3_full_lock(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07007656
7657 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7658 pci_disable_msi(tp->pdev);
7659 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
7660 }
Michael Chan944d9802005-05-29 14:57:48 -07007661 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan79381092005-04-21 17:13:59 -07007662 tg3_free_rings(tp);
7663 tg3_free_consistent(tp);
7664
David S. Millerf47c11e2005-06-24 20:18:35 -07007665 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07007666
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007667 napi_disable(&tp->napi);
7668
Michael Chan79381092005-04-21 17:13:59 -07007669 return err;
7670 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08007671
7672 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7673 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
Michael Chanb5d37722006-09-27 16:06:21 -07007674 u32 val = tr32(PCIE_TRANSACTION_CFG);
Michael Chanfcfa0a32006-03-20 22:28:41 -08007675
Michael Chanb5d37722006-09-27 16:06:21 -07007676 tw32(PCIE_TRANSACTION_CFG,
7677 val | PCIE_TRANS_CFG_1SHOT_MSI);
Michael Chanfcfa0a32006-03-20 22:28:41 -08007678 }
7679 }
Michael Chan79381092005-04-21 17:13:59 -07007680 }
7681
David S. Millerf47c11e2005-06-24 20:18:35 -07007682 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007683
Michael Chan79381092005-04-21 17:13:59 -07007684 add_timer(&tp->timer);
7685 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007686 tg3_enable_ints(tp);
7687
David S. Millerf47c11e2005-06-24 20:18:35 -07007688 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007689
7690 netif_start_queue(dev);
7691
7692 return 0;
7693}
7694
7695#if 0
7696/*static*/ void tg3_dump_state(struct tg3 *tp)
7697{
7698 u32 val32, val32_2, val32_3, val32_4, val32_5;
7699 u16 val16;
7700 int i;
7701
7702 pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
7703 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
7704 printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
7705 val16, val32);
7706
7707 /* MAC block */
7708 printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
7709 tr32(MAC_MODE), tr32(MAC_STATUS));
7710 printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
7711 tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
7712 printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
7713 tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
7714 printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
7715 tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
7716
7717 /* Send data initiator control block */
7718 printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
7719 tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
7720 printk(" SNDDATAI_STATSCTRL[%08x]\n",
7721 tr32(SNDDATAI_STATSCTRL));
7722
7723 /* Send data completion control block */
7724 printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
7725
7726 /* Send BD ring selector block */
7727 printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
7728 tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
7729
7730 /* Send BD initiator control block */
7731 printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
7732 tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
7733
7734 /* Send BD completion control block */
7735 printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
7736
7737 /* Receive list placement control block */
7738 printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
7739 tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
7740 printk(" RCVLPC_STATSCTRL[%08x]\n",
7741 tr32(RCVLPC_STATSCTRL));
7742
7743 /* Receive data and receive BD initiator control block */
7744 printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
7745 tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
7746
7747 /* Receive data completion control block */
7748 printk("DEBUG: RCVDCC_MODE[%08x]\n",
7749 tr32(RCVDCC_MODE));
7750
7751 /* Receive BD initiator control block */
7752 printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
7753 tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
7754
7755 /* Receive BD completion control block */
7756 printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
7757 tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
7758
7759 /* Receive list selector control block */
7760 printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
7761 tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
7762
7763 /* Mbuf cluster free block */
7764 printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
7765 tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
7766
7767 /* Host coalescing control block */
7768 printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
7769 tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
7770 printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
7771 tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
7772 tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
7773 printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
7774 tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
7775 tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
7776 printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
7777 tr32(HOSTCC_STATS_BLK_NIC_ADDR));
7778 printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
7779 tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
7780
7781 /* Memory arbiter control block */
7782 printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
7783 tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
7784
7785 /* Buffer manager control block */
7786 printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
7787 tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
7788 printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
7789 tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
7790 printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
7791 "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
7792 tr32(BUFMGR_DMA_DESC_POOL_ADDR),
7793 tr32(BUFMGR_DMA_DESC_POOL_SIZE));
7794
7795 /* Read DMA control block */
7796 printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
7797 tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
7798
7799 /* Write DMA control block */
7800 printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
7801 tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
7802
7803 /* DMA completion block */
7804 printk("DEBUG: DMAC_MODE[%08x]\n",
7805 tr32(DMAC_MODE));
7806
7807 /* GRC block */
7808 printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
7809 tr32(GRC_MODE), tr32(GRC_MISC_CFG));
7810 printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
7811 tr32(GRC_LOCAL_CTRL));
7812
7813 /* TG3_BDINFOs */
7814 printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
7815 tr32(RCVDBDI_JUMBO_BD + 0x0),
7816 tr32(RCVDBDI_JUMBO_BD + 0x4),
7817 tr32(RCVDBDI_JUMBO_BD + 0x8),
7818 tr32(RCVDBDI_JUMBO_BD + 0xc));
7819 printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
7820 tr32(RCVDBDI_STD_BD + 0x0),
7821 tr32(RCVDBDI_STD_BD + 0x4),
7822 tr32(RCVDBDI_STD_BD + 0x8),
7823 tr32(RCVDBDI_STD_BD + 0xc));
7824 printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
7825 tr32(RCVDBDI_MINI_BD + 0x0),
7826 tr32(RCVDBDI_MINI_BD + 0x4),
7827 tr32(RCVDBDI_MINI_BD + 0x8),
7828 tr32(RCVDBDI_MINI_BD + 0xc));
7829
7830 tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
7831 tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
7832 tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
7833 tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
7834 printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
7835 val32, val32_2, val32_3, val32_4);
7836
7837 tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
7838 tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
7839 tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
7840 tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
7841 printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
7842 val32, val32_2, val32_3, val32_4);
7843
7844 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
7845 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
7846 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
7847 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
7848 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
7849 printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
7850 val32, val32_2, val32_3, val32_4, val32_5);
7851
7852 /* SW status block */
7853 printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
7854 tp->hw_status->status,
7855 tp->hw_status->status_tag,
7856 tp->hw_status->rx_jumbo_consumer,
7857 tp->hw_status->rx_consumer,
7858 tp->hw_status->rx_mini_consumer,
7859 tp->hw_status->idx[0].rx_producer,
7860 tp->hw_status->idx[0].tx_consumer);
7861
7862 /* SW statistics block */
7863 printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
7864 ((u32 *)tp->hw_stats)[0],
7865 ((u32 *)tp->hw_stats)[1],
7866 ((u32 *)tp->hw_stats)[2],
7867 ((u32 *)tp->hw_stats)[3]);
7868
7869 /* Mailboxes */
7870 printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
Michael Chan09ee9292005-08-09 20:17:00 -07007871 tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
7872 tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
7873 tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
7874 tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007875
7876 /* NIC side send descriptors. */
7877 for (i = 0; i < 6; i++) {
7878 unsigned long txd;
7879
7880 txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
7881 + (i * sizeof(struct tg3_tx_buffer_desc));
7882 printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
7883 i,
7884 readl(txd + 0x0), readl(txd + 0x4),
7885 readl(txd + 0x8), readl(txd + 0xc));
7886 }
7887
7888 /* NIC side RX descriptors. */
7889 for (i = 0; i < 6; i++) {
7890 unsigned long rxd;
7891
7892 rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
7893 + (i * sizeof(struct tg3_rx_buffer_desc));
7894 printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
7895 i,
7896 readl(rxd + 0x0), readl(rxd + 0x4),
7897 readl(rxd + 0x8), readl(rxd + 0xc));
7898 rxd += (4 * sizeof(u32));
7899 printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
7900 i,
7901 readl(rxd + 0x0), readl(rxd + 0x4),
7902 readl(rxd + 0x8), readl(rxd + 0xc));
7903 }
7904
7905 for (i = 0; i < 6; i++) {
7906 unsigned long rxd;
7907
7908 rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
7909 + (i * sizeof(struct tg3_rx_buffer_desc));
7910 printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
7911 i,
7912 readl(rxd + 0x0), readl(rxd + 0x4),
7913 readl(rxd + 0x8), readl(rxd + 0xc));
7914 rxd += (4 * sizeof(u32));
7915 printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
7916 i,
7917 readl(rxd + 0x0), readl(rxd + 0x4),
7918 readl(rxd + 0x8), readl(rxd + 0xc));
7919 }
7920}
7921#endif
7922
7923static struct net_device_stats *tg3_get_stats(struct net_device *);
7924static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
7925
7926static int tg3_close(struct net_device *dev)
7927{
7928 struct tg3 *tp = netdev_priv(dev);
7929
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007930 napi_disable(&tp->napi);
Oleg Nesterov28e53bd2007-05-09 02:34:22 -07007931 cancel_work_sync(&tp->reset_task);
Michael Chan7faa0062006-02-02 17:29:28 -08007932
Linus Torvalds1da177e2005-04-16 15:20:36 -07007933 netif_stop_queue(dev);
7934
7935 del_timer_sync(&tp->timer);
7936
David S. Millerf47c11e2005-06-24 20:18:35 -07007937 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007938#if 0
7939 tg3_dump_state(tp);
7940#endif
7941
7942 tg3_disable_ints(tp);
7943
Michael Chan944d9802005-05-29 14:57:48 -07007944 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007945 tg3_free_rings(tp);
Michael Chan5cf64b82007-05-05 12:11:21 -07007946 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007947
David S. Millerf47c11e2005-06-24 20:18:35 -07007948 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007949
Michael Chan88b06bc2005-04-21 17:13:25 -07007950 free_irq(tp->pdev->irq, dev);
7951 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7952 pci_disable_msi(tp->pdev);
7953 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
7954 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007955
7956 memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
7957 sizeof(tp->net_stats_prev));
7958 memcpy(&tp->estats_prev, tg3_get_estats(tp),
7959 sizeof(tp->estats_prev));
7960
7961 tg3_free_consistent(tp);
7962
Michael Chanbc1c7562006-03-20 17:48:03 -08007963 tg3_set_power_state(tp, PCI_D3hot);
7964
7965 netif_carrier_off(tp->dev);
7966
Linus Torvalds1da177e2005-04-16 15:20:36 -07007967 return 0;
7968}
7969
7970static inline unsigned long get_stat64(tg3_stat64_t *val)
7971{
7972 unsigned long ret;
7973
7974#if (BITS_PER_LONG == 32)
7975 ret = val->low;
7976#else
7977 ret = ((u64)val->high << 32) | ((u64)val->low);
7978#endif
7979 return ret;
7980}
7981
7982static unsigned long calc_crc_errors(struct tg3 *tp)
7983{
7984 struct tg3_hw_stats *hw_stats = tp->hw_stats;
7985
7986 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
7987 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
7988 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007989 u32 val;
7990
David S. Millerf47c11e2005-06-24 20:18:35 -07007991 spin_lock_bh(&tp->lock);
Michael Chan569a5df2007-02-13 12:18:15 -08007992 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
7993 tg3_writephy(tp, MII_TG3_TEST1,
7994 val | MII_TG3_TEST1_CRC_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007995 tg3_readphy(tp, 0x14, &val);
7996 } else
7997 val = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07007998 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007999
8000 tp->phy_crc_errors += val;
8001
8002 return tp->phy_crc_errors;
8003 }
8004
8005 return get_stat64(&hw_stats->rx_fcs_errors);
8006}
8007
8008#define ESTAT_ADD(member) \
8009 estats->member = old_estats->member + \
8010 get_stat64(&hw_stats->member)
8011
8012static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
8013{
8014 struct tg3_ethtool_stats *estats = &tp->estats;
8015 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
8016 struct tg3_hw_stats *hw_stats = tp->hw_stats;
8017
8018 if (!hw_stats)
8019 return old_estats;
8020
8021 ESTAT_ADD(rx_octets);
8022 ESTAT_ADD(rx_fragments);
8023 ESTAT_ADD(rx_ucast_packets);
8024 ESTAT_ADD(rx_mcast_packets);
8025 ESTAT_ADD(rx_bcast_packets);
8026 ESTAT_ADD(rx_fcs_errors);
8027 ESTAT_ADD(rx_align_errors);
8028 ESTAT_ADD(rx_xon_pause_rcvd);
8029 ESTAT_ADD(rx_xoff_pause_rcvd);
8030 ESTAT_ADD(rx_mac_ctrl_rcvd);
8031 ESTAT_ADD(rx_xoff_entered);
8032 ESTAT_ADD(rx_frame_too_long_errors);
8033 ESTAT_ADD(rx_jabbers);
8034 ESTAT_ADD(rx_undersize_packets);
8035 ESTAT_ADD(rx_in_length_errors);
8036 ESTAT_ADD(rx_out_length_errors);
8037 ESTAT_ADD(rx_64_or_less_octet_packets);
8038 ESTAT_ADD(rx_65_to_127_octet_packets);
8039 ESTAT_ADD(rx_128_to_255_octet_packets);
8040 ESTAT_ADD(rx_256_to_511_octet_packets);
8041 ESTAT_ADD(rx_512_to_1023_octet_packets);
8042 ESTAT_ADD(rx_1024_to_1522_octet_packets);
8043 ESTAT_ADD(rx_1523_to_2047_octet_packets);
8044 ESTAT_ADD(rx_2048_to_4095_octet_packets);
8045 ESTAT_ADD(rx_4096_to_8191_octet_packets);
8046 ESTAT_ADD(rx_8192_to_9022_octet_packets);
8047
8048 ESTAT_ADD(tx_octets);
8049 ESTAT_ADD(tx_collisions);
8050 ESTAT_ADD(tx_xon_sent);
8051 ESTAT_ADD(tx_xoff_sent);
8052 ESTAT_ADD(tx_flow_control);
8053 ESTAT_ADD(tx_mac_errors);
8054 ESTAT_ADD(tx_single_collisions);
8055 ESTAT_ADD(tx_mult_collisions);
8056 ESTAT_ADD(tx_deferred);
8057 ESTAT_ADD(tx_excessive_collisions);
8058 ESTAT_ADD(tx_late_collisions);
8059 ESTAT_ADD(tx_collide_2times);
8060 ESTAT_ADD(tx_collide_3times);
8061 ESTAT_ADD(tx_collide_4times);
8062 ESTAT_ADD(tx_collide_5times);
8063 ESTAT_ADD(tx_collide_6times);
8064 ESTAT_ADD(tx_collide_7times);
8065 ESTAT_ADD(tx_collide_8times);
8066 ESTAT_ADD(tx_collide_9times);
8067 ESTAT_ADD(tx_collide_10times);
8068 ESTAT_ADD(tx_collide_11times);
8069 ESTAT_ADD(tx_collide_12times);
8070 ESTAT_ADD(tx_collide_13times);
8071 ESTAT_ADD(tx_collide_14times);
8072 ESTAT_ADD(tx_collide_15times);
8073 ESTAT_ADD(tx_ucast_packets);
8074 ESTAT_ADD(tx_mcast_packets);
8075 ESTAT_ADD(tx_bcast_packets);
8076 ESTAT_ADD(tx_carrier_sense_errors);
8077 ESTAT_ADD(tx_discards);
8078 ESTAT_ADD(tx_errors);
8079
8080 ESTAT_ADD(dma_writeq_full);
8081 ESTAT_ADD(dma_write_prioq_full);
8082 ESTAT_ADD(rxbds_empty);
8083 ESTAT_ADD(rx_discards);
8084 ESTAT_ADD(rx_errors);
8085 ESTAT_ADD(rx_threshold_hit);
8086
8087 ESTAT_ADD(dma_readq_full);
8088 ESTAT_ADD(dma_read_prioq_full);
8089 ESTAT_ADD(tx_comp_queue_full);
8090
8091 ESTAT_ADD(ring_set_send_prod_index);
8092 ESTAT_ADD(ring_status_update);
8093 ESTAT_ADD(nic_irqs);
8094 ESTAT_ADD(nic_avoided_irqs);
8095 ESTAT_ADD(nic_tx_threshold_hit);
8096
8097 return estats;
8098}
8099
8100static struct net_device_stats *tg3_get_stats(struct net_device *dev)
8101{
8102 struct tg3 *tp = netdev_priv(dev);
8103 struct net_device_stats *stats = &tp->net_stats;
8104 struct net_device_stats *old_stats = &tp->net_stats_prev;
8105 struct tg3_hw_stats *hw_stats = tp->hw_stats;
8106
8107 if (!hw_stats)
8108 return old_stats;
8109
8110 stats->rx_packets = old_stats->rx_packets +
8111 get_stat64(&hw_stats->rx_ucast_packets) +
8112 get_stat64(&hw_stats->rx_mcast_packets) +
8113 get_stat64(&hw_stats->rx_bcast_packets);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008114
Linus Torvalds1da177e2005-04-16 15:20:36 -07008115 stats->tx_packets = old_stats->tx_packets +
8116 get_stat64(&hw_stats->tx_ucast_packets) +
8117 get_stat64(&hw_stats->tx_mcast_packets) +
8118 get_stat64(&hw_stats->tx_bcast_packets);
8119
8120 stats->rx_bytes = old_stats->rx_bytes +
8121 get_stat64(&hw_stats->rx_octets);
8122 stats->tx_bytes = old_stats->tx_bytes +
8123 get_stat64(&hw_stats->tx_octets);
8124
8125 stats->rx_errors = old_stats->rx_errors +
John W. Linville4f63b872005-09-12 14:43:18 -07008126 get_stat64(&hw_stats->rx_errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008127 stats->tx_errors = old_stats->tx_errors +
8128 get_stat64(&hw_stats->tx_errors) +
8129 get_stat64(&hw_stats->tx_mac_errors) +
8130 get_stat64(&hw_stats->tx_carrier_sense_errors) +
8131 get_stat64(&hw_stats->tx_discards);
8132
8133 stats->multicast = old_stats->multicast +
8134 get_stat64(&hw_stats->rx_mcast_packets);
8135 stats->collisions = old_stats->collisions +
8136 get_stat64(&hw_stats->tx_collisions);
8137
8138 stats->rx_length_errors = old_stats->rx_length_errors +
8139 get_stat64(&hw_stats->rx_frame_too_long_errors) +
8140 get_stat64(&hw_stats->rx_undersize_packets);
8141
8142 stats->rx_over_errors = old_stats->rx_over_errors +
8143 get_stat64(&hw_stats->rxbds_empty);
8144 stats->rx_frame_errors = old_stats->rx_frame_errors +
8145 get_stat64(&hw_stats->rx_align_errors);
8146 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
8147 get_stat64(&hw_stats->tx_discards);
8148 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
8149 get_stat64(&hw_stats->tx_carrier_sense_errors);
8150
8151 stats->rx_crc_errors = old_stats->rx_crc_errors +
8152 calc_crc_errors(tp);
8153
John W. Linville4f63b872005-09-12 14:43:18 -07008154 stats->rx_missed_errors = old_stats->rx_missed_errors +
8155 get_stat64(&hw_stats->rx_discards);
8156
Linus Torvalds1da177e2005-04-16 15:20:36 -07008157 return stats;
8158}
8159
8160static inline u32 calc_crc(unsigned char *buf, int len)
8161{
8162 u32 reg;
8163 u32 tmp;
8164 int j, k;
8165
8166 reg = 0xffffffff;
8167
8168 for (j = 0; j < len; j++) {
8169 reg ^= buf[j];
8170
8171 for (k = 0; k < 8; k++) {
8172 tmp = reg & 0x01;
8173
8174 reg >>= 1;
8175
8176 if (tmp) {
8177 reg ^= 0xedb88320;
8178 }
8179 }
8180 }
8181
8182 return ~reg;
8183}
8184
8185static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
8186{
8187 /* accept or reject all multicast frames */
8188 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
8189 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
8190 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
8191 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
8192}
8193
8194static void __tg3_set_rx_mode(struct net_device *dev)
8195{
8196 struct tg3 *tp = netdev_priv(dev);
8197 u32 rx_mode;
8198
8199 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
8200 RX_MODE_KEEP_VLAN_TAG);
8201
8202 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
8203 * flag clear.
8204 */
8205#if TG3_VLAN_TAG_USED
8206 if (!tp->vlgrp &&
8207 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
8208 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
8209#else
8210 /* By definition, VLAN is disabled always in this
8211 * case.
8212 */
8213 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
8214 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
8215#endif
8216
8217 if (dev->flags & IFF_PROMISC) {
8218 /* Promiscuous mode. */
8219 rx_mode |= RX_MODE_PROMISC;
8220 } else if (dev->flags & IFF_ALLMULTI) {
8221 /* Accept all multicast. */
8222 tg3_set_multi (tp, 1);
8223 } else if (dev->mc_count < 1) {
8224 /* Reject all multicast. */
8225 tg3_set_multi (tp, 0);
8226 } else {
8227 /* Accept one or more multicast(s). */
8228 struct dev_mc_list *mclist;
8229 unsigned int i;
8230 u32 mc_filter[4] = { 0, };
8231 u32 regidx;
8232 u32 bit;
8233 u32 crc;
8234
8235 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
8236 i++, mclist = mclist->next) {
8237
8238 crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
8239 bit = ~crc & 0x7f;
8240 regidx = (bit & 0x60) >> 5;
8241 bit &= 0x1f;
8242 mc_filter[regidx] |= (1 << bit);
8243 }
8244
8245 tw32(MAC_HASH_REG_0, mc_filter[0]);
8246 tw32(MAC_HASH_REG_1, mc_filter[1]);
8247 tw32(MAC_HASH_REG_2, mc_filter[2]);
8248 tw32(MAC_HASH_REG_3, mc_filter[3]);
8249 }
8250
8251 if (rx_mode != tp->rx_mode) {
8252 tp->rx_mode = rx_mode;
8253 tw32_f(MAC_RX_MODE, rx_mode);
8254 udelay(10);
8255 }
8256}
8257
8258static void tg3_set_rx_mode(struct net_device *dev)
8259{
8260 struct tg3 *tp = netdev_priv(dev);
8261
Michael Chane75f7c92006-03-20 21:33:26 -08008262 if (!netif_running(dev))
8263 return;
8264
David S. Millerf47c11e2005-06-24 20:18:35 -07008265 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008266 __tg3_set_rx_mode(dev);
David S. Millerf47c11e2005-06-24 20:18:35 -07008267 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008268}
8269
8270#define TG3_REGDUMP_LEN (32 * 1024)
8271
8272static int tg3_get_regs_len(struct net_device *dev)
8273{
8274 return TG3_REGDUMP_LEN;
8275}
8276
8277static void tg3_get_regs(struct net_device *dev,
8278 struct ethtool_regs *regs, void *_p)
8279{
8280 u32 *p = _p;
8281 struct tg3 *tp = netdev_priv(dev);
8282 u8 *orig_p = _p;
8283 int i;
8284
8285 regs->version = 0;
8286
8287 memset(p, 0, TG3_REGDUMP_LEN);
8288
Michael Chanbc1c7562006-03-20 17:48:03 -08008289 if (tp->link_config.phy_is_low_power)
8290 return;
8291
David S. Millerf47c11e2005-06-24 20:18:35 -07008292 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008293
8294#define __GET_REG32(reg) (*(p)++ = tr32(reg))
8295#define GET_REG32_LOOP(base,len) \
8296do { p = (u32 *)(orig_p + (base)); \
8297 for (i = 0; i < len; i += 4) \
8298 __GET_REG32((base) + i); \
8299} while (0)
8300#define GET_REG32_1(reg) \
8301do { p = (u32 *)(orig_p + (reg)); \
8302 __GET_REG32((reg)); \
8303} while (0)
8304
8305 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
8306 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
8307 GET_REG32_LOOP(MAC_MODE, 0x4f0);
8308 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
8309 GET_REG32_1(SNDDATAC_MODE);
8310 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
8311 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
8312 GET_REG32_1(SNDBDC_MODE);
8313 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
8314 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
8315 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
8316 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
8317 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
8318 GET_REG32_1(RCVDCC_MODE);
8319 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
8320 GET_REG32_LOOP(RCVCC_MODE, 0x14);
8321 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
8322 GET_REG32_1(MBFREE_MODE);
8323 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
8324 GET_REG32_LOOP(MEMARB_MODE, 0x10);
8325 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
8326 GET_REG32_LOOP(RDMAC_MODE, 0x08);
8327 GET_REG32_LOOP(WDMAC_MODE, 0x08);
Chris Elmquist091465d2005-12-20 13:25:19 -08008328 GET_REG32_1(RX_CPU_MODE);
8329 GET_REG32_1(RX_CPU_STATE);
8330 GET_REG32_1(RX_CPU_PGMCTR);
8331 GET_REG32_1(RX_CPU_HWBKPT);
8332 GET_REG32_1(TX_CPU_MODE);
8333 GET_REG32_1(TX_CPU_STATE);
8334 GET_REG32_1(TX_CPU_PGMCTR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008335 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
8336 GET_REG32_LOOP(FTQ_RESET, 0x120);
8337 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
8338 GET_REG32_1(DMAC_MODE);
8339 GET_REG32_LOOP(GRC_MODE, 0x4c);
8340 if (tp->tg3_flags & TG3_FLAG_NVRAM)
8341 GET_REG32_LOOP(NVRAM_CMD, 0x24);
8342
8343#undef __GET_REG32
8344#undef GET_REG32_LOOP
8345#undef GET_REG32_1
8346
David S. Millerf47c11e2005-06-24 20:18:35 -07008347 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008348}
8349
8350static int tg3_get_eeprom_len(struct net_device *dev)
8351{
8352 struct tg3 *tp = netdev_priv(dev);
8353
8354 return tp->nvram_size;
8355}
8356
8357static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
Al Virob9fc7dc2007-12-17 22:59:57 -08008358static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
Michael Chan18201802006-03-20 22:29:15 -08008359static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008360
8361static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
8362{
8363 struct tg3 *tp = netdev_priv(dev);
8364 int ret;
8365 u8 *pd;
Al Virob9fc7dc2007-12-17 22:59:57 -08008366 u32 i, offset, len, b_offset, b_count;
8367 __le32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008368
Michael Chanbc1c7562006-03-20 17:48:03 -08008369 if (tp->link_config.phy_is_low_power)
8370 return -EAGAIN;
8371
Linus Torvalds1da177e2005-04-16 15:20:36 -07008372 offset = eeprom->offset;
8373 len = eeprom->len;
8374 eeprom->len = 0;
8375
8376 eeprom->magic = TG3_EEPROM_MAGIC;
8377
8378 if (offset & 3) {
8379 /* adjustments to start on required 4 byte boundary */
8380 b_offset = offset & 3;
8381 b_count = 4 - b_offset;
8382 if (b_count > len) {
8383 /* i.e. offset=1 len=2 */
8384 b_count = len;
8385 }
Al Virob9fc7dc2007-12-17 22:59:57 -08008386 ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008387 if (ret)
8388 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008389 memcpy(data, ((char*)&val) + b_offset, b_count);
8390 len -= b_count;
8391 offset += b_count;
8392 eeprom->len += b_count;
8393 }
8394
8395 /* read bytes upto the last 4 byte boundary */
8396 pd = &data[eeprom->len];
8397 for (i = 0; i < (len - (len & 3)); i += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -08008398 ret = tg3_nvram_read_le(tp, offset + i, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008399 if (ret) {
8400 eeprom->len += i;
8401 return ret;
8402 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008403 memcpy(pd + i, &val, 4);
8404 }
8405 eeprom->len += i;
8406
8407 if (len & 3) {
8408 /* read last bytes not ending on 4 byte boundary */
8409 pd = &data[eeprom->len];
8410 b_count = len & 3;
8411 b_offset = offset + len - b_count;
Al Virob9fc7dc2007-12-17 22:59:57 -08008412 ret = tg3_nvram_read_le(tp, b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008413 if (ret)
8414 return ret;
Al Virob9fc7dc2007-12-17 22:59:57 -08008415 memcpy(pd, &val, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008416 eeprom->len += b_count;
8417 }
8418 return 0;
8419}
8420
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008421static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008422
8423static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
8424{
8425 struct tg3 *tp = netdev_priv(dev);
8426 int ret;
Al Virob9fc7dc2007-12-17 22:59:57 -08008427 u32 offset, len, b_offset, odd_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008428 u8 *buf;
Al Virob9fc7dc2007-12-17 22:59:57 -08008429 __le32 start, end;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008430
Michael Chanbc1c7562006-03-20 17:48:03 -08008431 if (tp->link_config.phy_is_low_power)
8432 return -EAGAIN;
8433
Linus Torvalds1da177e2005-04-16 15:20:36 -07008434 if (eeprom->magic != TG3_EEPROM_MAGIC)
8435 return -EINVAL;
8436
8437 offset = eeprom->offset;
8438 len = eeprom->len;
8439
8440 if ((b_offset = (offset & 3))) {
8441 /* adjustments to start on required 4 byte boundary */
Al Virob9fc7dc2007-12-17 22:59:57 -08008442 ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008443 if (ret)
8444 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008445 len += b_offset;
8446 offset &= ~3;
Michael Chan1c8594b2005-04-21 17:12:46 -07008447 if (len < 4)
8448 len = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008449 }
8450
8451 odd_len = 0;
Michael Chan1c8594b2005-04-21 17:12:46 -07008452 if (len & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008453 /* adjustments to end on required 4 byte boundary */
8454 odd_len = 1;
8455 len = (len + 3) & ~3;
Al Virob9fc7dc2007-12-17 22:59:57 -08008456 ret = tg3_nvram_read_le(tp, offset+len-4, &end);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008457 if (ret)
8458 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008459 }
8460
8461 buf = data;
8462 if (b_offset || odd_len) {
8463 buf = kmalloc(len, GFP_KERNEL);
Andy Gospodarekab0049b2007-09-06 20:42:14 +01008464 if (!buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008465 return -ENOMEM;
8466 if (b_offset)
8467 memcpy(buf, &start, 4);
8468 if (odd_len)
8469 memcpy(buf+len-4, &end, 4);
8470 memcpy(buf + b_offset, data, eeprom->len);
8471 }
8472
8473 ret = tg3_nvram_write_block(tp, offset, len, buf);
8474
8475 if (buf != data)
8476 kfree(buf);
8477
8478 return ret;
8479}
8480
8481static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
8482{
8483 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008484
Linus Torvalds1da177e2005-04-16 15:20:36 -07008485 cmd->supported = (SUPPORTED_Autoneg);
8486
8487 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
8488 cmd->supported |= (SUPPORTED_1000baseT_Half |
8489 SUPPORTED_1000baseT_Full);
8490
Karsten Keilef348142006-05-12 12:49:08 -07008491 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008492 cmd->supported |= (SUPPORTED_100baseT_Half |
8493 SUPPORTED_100baseT_Full |
8494 SUPPORTED_10baseT_Half |
8495 SUPPORTED_10baseT_Full |
Matt Carlson3bebab52007-11-12 21:22:40 -08008496 SUPPORTED_TP);
Karsten Keilef348142006-05-12 12:49:08 -07008497 cmd->port = PORT_TP;
8498 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008499 cmd->supported |= SUPPORTED_FIBRE;
Karsten Keilef348142006-05-12 12:49:08 -07008500 cmd->port = PORT_FIBRE;
8501 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008502
Linus Torvalds1da177e2005-04-16 15:20:36 -07008503 cmd->advertising = tp->link_config.advertising;
8504 if (netif_running(dev)) {
8505 cmd->speed = tp->link_config.active_speed;
8506 cmd->duplex = tp->link_config.active_duplex;
8507 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008508 cmd->phy_address = PHY_ADDR;
8509 cmd->transceiver = 0;
8510 cmd->autoneg = tp->link_config.autoneg;
8511 cmd->maxtxpkt = 0;
8512 cmd->maxrxpkt = 0;
8513 return 0;
8514}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008515
Linus Torvalds1da177e2005-04-16 15:20:36 -07008516static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
8517{
8518 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008519
8520 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008521 /* These are the only valid advertisement bits allowed. */
8522 if (cmd->autoneg == AUTONEG_ENABLE &&
8523 (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
8524 ADVERTISED_1000baseT_Full |
8525 ADVERTISED_Autoneg |
8526 ADVERTISED_FIBRE)))
8527 return -EINVAL;
Michael Chan37ff2382005-10-26 15:49:51 -07008528 /* Fiber can only do SPEED_1000. */
8529 else if ((cmd->autoneg != AUTONEG_ENABLE) &&
8530 (cmd->speed != SPEED_1000))
8531 return -EINVAL;
8532 /* Copper cannot force SPEED_1000. */
8533 } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
8534 (cmd->speed == SPEED_1000))
8535 return -EINVAL;
8536 else if ((cmd->speed == SPEED_1000) &&
8537 (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
8538 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008539
David S. Millerf47c11e2005-06-24 20:18:35 -07008540 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008541
8542 tp->link_config.autoneg = cmd->autoneg;
8543 if (cmd->autoneg == AUTONEG_ENABLE) {
Andy Gospodarek405d8e52007-10-08 01:08:47 -07008544 tp->link_config.advertising = (cmd->advertising |
8545 ADVERTISED_Autoneg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008546 tp->link_config.speed = SPEED_INVALID;
8547 tp->link_config.duplex = DUPLEX_INVALID;
8548 } else {
8549 tp->link_config.advertising = 0;
8550 tp->link_config.speed = cmd->speed;
8551 tp->link_config.duplex = cmd->duplex;
8552 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008553
Michael Chan24fcad62006-12-17 17:06:46 -08008554 tp->link_config.orig_speed = tp->link_config.speed;
8555 tp->link_config.orig_duplex = tp->link_config.duplex;
8556 tp->link_config.orig_autoneg = tp->link_config.autoneg;
8557
Linus Torvalds1da177e2005-04-16 15:20:36 -07008558 if (netif_running(dev))
8559 tg3_setup_phy(tp, 1);
8560
David S. Millerf47c11e2005-06-24 20:18:35 -07008561 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008562
Linus Torvalds1da177e2005-04-16 15:20:36 -07008563 return 0;
8564}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008565
Linus Torvalds1da177e2005-04-16 15:20:36 -07008566static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
8567{
8568 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008569
Linus Torvalds1da177e2005-04-16 15:20:36 -07008570 strcpy(info->driver, DRV_MODULE_NAME);
8571 strcpy(info->version, DRV_MODULE_VERSION);
Michael Chanc4e65752006-03-20 22:29:32 -08008572 strcpy(info->fw_version, tp->fw_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008573 strcpy(info->bus_info, pci_name(tp->pdev));
8574}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008575
Linus Torvalds1da177e2005-04-16 15:20:36 -07008576static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8577{
8578 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008579
Gary Zambranoa85feb82007-05-05 11:52:19 -07008580 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
8581 wol->supported = WAKE_MAGIC;
8582 else
8583 wol->supported = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008584 wol->wolopts = 0;
8585 if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
8586 wol->wolopts = WAKE_MAGIC;
8587 memset(&wol->sopass, 0, sizeof(wol->sopass));
8588}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008589
Linus Torvalds1da177e2005-04-16 15:20:36 -07008590static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8591{
8592 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008593
Linus Torvalds1da177e2005-04-16 15:20:36 -07008594 if (wol->wolopts & ~WAKE_MAGIC)
8595 return -EINVAL;
8596 if ((wol->wolopts & WAKE_MAGIC) &&
Gary Zambranoa85feb82007-05-05 11:52:19 -07008597 !(tp->tg3_flags & TG3_FLAG_WOL_CAP))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008598 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008599
David S. Millerf47c11e2005-06-24 20:18:35 -07008600 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008601 if (wol->wolopts & WAKE_MAGIC)
8602 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
8603 else
8604 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
David S. Millerf47c11e2005-06-24 20:18:35 -07008605 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008606
Linus Torvalds1da177e2005-04-16 15:20:36 -07008607 return 0;
8608}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008609
Linus Torvalds1da177e2005-04-16 15:20:36 -07008610static u32 tg3_get_msglevel(struct net_device *dev)
8611{
8612 struct tg3 *tp = netdev_priv(dev);
8613 return tp->msg_enable;
8614}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008615
Linus Torvalds1da177e2005-04-16 15:20:36 -07008616static void tg3_set_msglevel(struct net_device *dev, u32 value)
8617{
8618 struct tg3 *tp = netdev_priv(dev);
8619 tp->msg_enable = value;
8620}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008621
Linus Torvalds1da177e2005-04-16 15:20:36 -07008622static int tg3_set_tso(struct net_device *dev, u32 value)
8623{
8624 struct tg3 *tp = netdev_priv(dev);
8625
8626 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
8627 if (value)
8628 return -EINVAL;
8629 return 0;
8630 }
Michael Chanb5d37722006-09-27 16:06:21 -07008631 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
8632 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
Matt Carlson9936bcf2007-10-10 18:03:07 -07008633 if (value) {
Michael Chanb0026622006-07-03 19:42:14 -07008634 dev->features |= NETIF_F_TSO6;
Matt Carlson9936bcf2007-10-10 18:03:07 -07008635 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8636 dev->features |= NETIF_F_TSO_ECN;
8637 } else
8638 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
Michael Chanb0026622006-07-03 19:42:14 -07008639 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008640 return ethtool_op_set_tso(dev, value);
8641}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008642
Linus Torvalds1da177e2005-04-16 15:20:36 -07008643static int tg3_nway_reset(struct net_device *dev)
8644{
8645 struct tg3 *tp = netdev_priv(dev);
8646 u32 bmcr;
8647 int r;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008648
Linus Torvalds1da177e2005-04-16 15:20:36 -07008649 if (!netif_running(dev))
8650 return -EAGAIN;
8651
Michael Chanc94e3942005-09-27 12:12:42 -07008652 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
8653 return -EINVAL;
8654
David S. Millerf47c11e2005-06-24 20:18:35 -07008655 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008656 r = -EINVAL;
8657 tg3_readphy(tp, MII_BMCR, &bmcr);
8658 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
Michael Chanc94e3942005-09-27 12:12:42 -07008659 ((bmcr & BMCR_ANENABLE) ||
8660 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
8661 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
8662 BMCR_ANENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008663 r = 0;
8664 }
David S. Millerf47c11e2005-06-24 20:18:35 -07008665 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008666
Linus Torvalds1da177e2005-04-16 15:20:36 -07008667 return r;
8668}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008669
Linus Torvalds1da177e2005-04-16 15:20:36 -07008670static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
8671{
8672 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008673
Linus Torvalds1da177e2005-04-16 15:20:36 -07008674 ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
8675 ering->rx_mini_max_pending = 0;
Michael Chan4f81c322006-03-20 21:33:42 -08008676 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
8677 ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
8678 else
8679 ering->rx_jumbo_max_pending = 0;
8680
8681 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008682
8683 ering->rx_pending = tp->rx_pending;
8684 ering->rx_mini_pending = 0;
Michael Chan4f81c322006-03-20 21:33:42 -08008685 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
8686 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
8687 else
8688 ering->rx_jumbo_pending = 0;
8689
Linus Torvalds1da177e2005-04-16 15:20:36 -07008690 ering->tx_pending = tp->tx_pending;
8691}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008692
Linus Torvalds1da177e2005-04-16 15:20:36 -07008693static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
8694{
8695 struct tg3 *tp = netdev_priv(dev);
Michael Chanb9ec6c12006-07-25 16:37:27 -07008696 int irq_sync = 0, err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008697
Linus Torvalds1da177e2005-04-16 15:20:36 -07008698 if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
8699 (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
Michael Chanbc3a9252006-10-18 20:55:18 -07008700 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
8701 (ering->tx_pending <= MAX_SKB_FRAGS) ||
Michael Chan7f62ad52007-02-20 23:25:40 -08008702 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
Michael Chanbc3a9252006-10-18 20:55:18 -07008703 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008704 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008705
Michael Chanbbe832c2005-06-24 20:20:04 -07008706 if (netif_running(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008707 tg3_netif_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -07008708 irq_sync = 1;
8709 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008710
Michael Chanbbe832c2005-06-24 20:20:04 -07008711 tg3_full_lock(tp, irq_sync);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008712
Linus Torvalds1da177e2005-04-16 15:20:36 -07008713 tp->rx_pending = ering->rx_pending;
8714
8715 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
8716 tp->rx_pending > 63)
8717 tp->rx_pending = 63;
8718 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
8719 tp->tx_pending = ering->tx_pending;
8720
8721 if (netif_running(dev)) {
Michael Chan944d9802005-05-29 14:57:48 -07008722 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chanb9ec6c12006-07-25 16:37:27 -07008723 err = tg3_restart_hw(tp, 1);
8724 if (!err)
8725 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008726 }
8727
David S. Millerf47c11e2005-06-24 20:18:35 -07008728 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008729
Michael Chanb9ec6c12006-07-25 16:37:27 -07008730 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008731}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008732
Linus Torvalds1da177e2005-04-16 15:20:36 -07008733static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
8734{
8735 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008736
Linus Torvalds1da177e2005-04-16 15:20:36 -07008737 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
Matt Carlson8d018622007-12-20 20:05:44 -08008738
8739 if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX)
8740 epause->rx_pause = 1;
8741 else
8742 epause->rx_pause = 0;
8743
8744 if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX)
8745 epause->tx_pause = 1;
8746 else
8747 epause->tx_pause = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008748}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008749
Linus Torvalds1da177e2005-04-16 15:20:36 -07008750static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
8751{
8752 struct tg3 *tp = netdev_priv(dev);
Michael Chanb9ec6c12006-07-25 16:37:27 -07008753 int irq_sync = 0, err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008754
Michael Chanbbe832c2005-06-24 20:20:04 -07008755 if (netif_running(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008756 tg3_netif_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -07008757 irq_sync = 1;
8758 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008759
Michael Chanbbe832c2005-06-24 20:20:04 -07008760 tg3_full_lock(tp, irq_sync);
David S. Millerf47c11e2005-06-24 20:18:35 -07008761
Linus Torvalds1da177e2005-04-16 15:20:36 -07008762 if (epause->autoneg)
8763 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
8764 else
8765 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
8766 if (epause->rx_pause)
Matt Carlson8d018622007-12-20 20:05:44 -08008767 tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008768 else
Matt Carlson8d018622007-12-20 20:05:44 -08008769 tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008770 if (epause->tx_pause)
Matt Carlson8d018622007-12-20 20:05:44 -08008771 tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008772 else
Matt Carlson8d018622007-12-20 20:05:44 -08008773 tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008774
8775 if (netif_running(dev)) {
Michael Chan944d9802005-05-29 14:57:48 -07008776 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chanb9ec6c12006-07-25 16:37:27 -07008777 err = tg3_restart_hw(tp, 1);
8778 if (!err)
8779 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008780 }
David S. Millerf47c11e2005-06-24 20:18:35 -07008781
8782 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008783
Michael Chanb9ec6c12006-07-25 16:37:27 -07008784 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008785}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008786
Linus Torvalds1da177e2005-04-16 15:20:36 -07008787static u32 tg3_get_rx_csum(struct net_device *dev)
8788{
8789 struct tg3 *tp = netdev_priv(dev);
8790 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
8791}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008792
Linus Torvalds1da177e2005-04-16 15:20:36 -07008793static int tg3_set_rx_csum(struct net_device *dev, u32 data)
8794{
8795 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008796
Linus Torvalds1da177e2005-04-16 15:20:36 -07008797 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
8798 if (data != 0)
8799 return -EINVAL;
8800 return 0;
8801 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008802
David S. Millerf47c11e2005-06-24 20:18:35 -07008803 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008804 if (data)
8805 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
8806 else
8807 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
David S. Millerf47c11e2005-06-24 20:18:35 -07008808 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008809
Linus Torvalds1da177e2005-04-16 15:20:36 -07008810 return 0;
8811}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008812
Linus Torvalds1da177e2005-04-16 15:20:36 -07008813static int tg3_set_tx_csum(struct net_device *dev, u32 data)
8814{
8815 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008816
Linus Torvalds1da177e2005-04-16 15:20:36 -07008817 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
8818 if (data != 0)
8819 return -EINVAL;
8820 return 0;
8821 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008822
Michael Chanaf36e6b2006-03-23 01:28:06 -08008823 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -07008824 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -07008825 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8826 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
Michael Chan6460d942007-07-14 19:07:52 -07008827 ethtool_op_set_tx_ipv6_csum(dev, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008828 else
Michael Chan9c27dbd2006-03-20 22:28:27 -08008829 ethtool_op_set_tx_csum(dev, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008830
8831 return 0;
8832}
8833
Jeff Garzikb9f2c042007-10-03 18:07:32 -07008834static int tg3_get_sset_count (struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008835{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07008836 switch (sset) {
8837 case ETH_SS_TEST:
8838 return TG3_NUM_TEST;
8839 case ETH_SS_STATS:
8840 return TG3_NUM_STATS;
8841 default:
8842 return -EOPNOTSUPP;
8843 }
Michael Chan4cafd3f2005-05-29 14:56:34 -07008844}
8845
Linus Torvalds1da177e2005-04-16 15:20:36 -07008846static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
8847{
8848 switch (stringset) {
8849 case ETH_SS_STATS:
8850 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
8851 break;
Michael Chan4cafd3f2005-05-29 14:56:34 -07008852 case ETH_SS_TEST:
8853 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
8854 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008855 default:
8856 WARN_ON(1); /* we need a WARN() */
8857 break;
8858 }
8859}
8860
Michael Chan4009a932005-09-05 17:52:54 -07008861static int tg3_phys_id(struct net_device *dev, u32 data)
8862{
8863 struct tg3 *tp = netdev_priv(dev);
8864 int i;
8865
8866 if (!netif_running(tp->dev))
8867 return -EAGAIN;
8868
8869 if (data == 0)
Stephen Hemminger759afc32008-02-23 19:51:59 -08008870 data = UINT_MAX / 2;
Michael Chan4009a932005-09-05 17:52:54 -07008871
8872 for (i = 0; i < (data * 2); i++) {
8873 if ((i % 2) == 0)
8874 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
8875 LED_CTRL_1000MBPS_ON |
8876 LED_CTRL_100MBPS_ON |
8877 LED_CTRL_10MBPS_ON |
8878 LED_CTRL_TRAFFIC_OVERRIDE |
8879 LED_CTRL_TRAFFIC_BLINK |
8880 LED_CTRL_TRAFFIC_LED);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008881
Michael Chan4009a932005-09-05 17:52:54 -07008882 else
8883 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
8884 LED_CTRL_TRAFFIC_OVERRIDE);
8885
8886 if (msleep_interruptible(500))
8887 break;
8888 }
8889 tw32(MAC_LED_CTRL, tp->led_ctrl);
8890 return 0;
8891}
8892
Linus Torvalds1da177e2005-04-16 15:20:36 -07008893static void tg3_get_ethtool_stats (struct net_device *dev,
8894 struct ethtool_stats *estats, u64 *tmp_stats)
8895{
8896 struct tg3 *tp = netdev_priv(dev);
8897 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
8898}
8899
Michael Chan566f86a2005-05-29 14:56:58 -07008900#define NVRAM_TEST_SIZE 0x100
Matt Carlsona5767de2007-11-12 21:10:58 -08008901#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
8902#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
8903#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
Michael Chanb16250e2006-09-27 16:10:14 -07008904#define NVRAM_SELFBOOT_HW_SIZE 0x20
8905#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
Michael Chan566f86a2005-05-29 14:56:58 -07008906
8907static int tg3_test_nvram(struct tg3 *tp)
8908{
Al Virob9fc7dc2007-12-17 22:59:57 -08008909 u32 csum, magic;
8910 __le32 *buf;
Andy Gospodarekab0049b2007-09-06 20:42:14 +01008911 int i, j, k, err = 0, size;
Michael Chan566f86a2005-05-29 14:56:58 -07008912
Michael Chan18201802006-03-20 22:29:15 -08008913 if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
Michael Chan1b277772006-03-20 22:27:48 -08008914 return -EIO;
8915
Michael Chan1b277772006-03-20 22:27:48 -08008916 if (magic == TG3_EEPROM_MAGIC)
8917 size = NVRAM_TEST_SIZE;
Michael Chanb16250e2006-09-27 16:10:14 -07008918 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
Matt Carlsona5767de2007-11-12 21:10:58 -08008919 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
8920 TG3_EEPROM_SB_FORMAT_1) {
8921 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
8922 case TG3_EEPROM_SB_REVISION_0:
8923 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
8924 break;
8925 case TG3_EEPROM_SB_REVISION_2:
8926 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
8927 break;
8928 case TG3_EEPROM_SB_REVISION_3:
8929 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
8930 break;
8931 default:
8932 return 0;
8933 }
8934 } else
Michael Chan1b277772006-03-20 22:27:48 -08008935 return 0;
Michael Chanb16250e2006-09-27 16:10:14 -07008936 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
8937 size = NVRAM_SELFBOOT_HW_SIZE;
8938 else
Michael Chan1b277772006-03-20 22:27:48 -08008939 return -EIO;
8940
8941 buf = kmalloc(size, GFP_KERNEL);
Michael Chan566f86a2005-05-29 14:56:58 -07008942 if (buf == NULL)
8943 return -ENOMEM;
8944
Michael Chan1b277772006-03-20 22:27:48 -08008945 err = -EIO;
8946 for (i = 0, j = 0; i < size; i += 4, j++) {
Al Virob9fc7dc2007-12-17 22:59:57 -08008947 if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
Michael Chan566f86a2005-05-29 14:56:58 -07008948 break;
Michael Chan566f86a2005-05-29 14:56:58 -07008949 }
Michael Chan1b277772006-03-20 22:27:48 -08008950 if (i < size)
Michael Chan566f86a2005-05-29 14:56:58 -07008951 goto out;
8952
Michael Chan1b277772006-03-20 22:27:48 -08008953 /* Selfboot format */
Al Virob9fc7dc2007-12-17 22:59:57 -08008954 magic = swab32(le32_to_cpu(buf[0]));
8955 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -07008956 TG3_EEPROM_MAGIC_FW) {
Michael Chan1b277772006-03-20 22:27:48 -08008957 u8 *buf8 = (u8 *) buf, csum8 = 0;
8958
Al Virob9fc7dc2007-12-17 22:59:57 -08008959 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
Matt Carlsona5767de2007-11-12 21:10:58 -08008960 TG3_EEPROM_SB_REVISION_2) {
8961 /* For rev 2, the csum doesn't include the MBA. */
8962 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
8963 csum8 += buf8[i];
8964 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
8965 csum8 += buf8[i];
8966 } else {
8967 for (i = 0; i < size; i++)
8968 csum8 += buf8[i];
8969 }
Michael Chan1b277772006-03-20 22:27:48 -08008970
Adrian Bunkad96b482006-04-05 22:21:04 -07008971 if (csum8 == 0) {
8972 err = 0;
8973 goto out;
8974 }
8975
8976 err = -EIO;
8977 goto out;
Michael Chan1b277772006-03-20 22:27:48 -08008978 }
Michael Chan566f86a2005-05-29 14:56:58 -07008979
Al Virob9fc7dc2007-12-17 22:59:57 -08008980 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -07008981 TG3_EEPROM_MAGIC_HW) {
8982 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
8983 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
8984 u8 *buf8 = (u8 *) buf;
Michael Chanb16250e2006-09-27 16:10:14 -07008985
8986 /* Separate the parity bits and the data bytes. */
8987 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
8988 if ((i == 0) || (i == 8)) {
8989 int l;
8990 u8 msk;
8991
8992 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
8993 parity[k++] = buf8[i] & msk;
8994 i++;
8995 }
8996 else if (i == 16) {
8997 int l;
8998 u8 msk;
8999
9000 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
9001 parity[k++] = buf8[i] & msk;
9002 i++;
9003
9004 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
9005 parity[k++] = buf8[i] & msk;
9006 i++;
9007 }
9008 data[j++] = buf8[i];
9009 }
9010
9011 err = -EIO;
9012 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
9013 u8 hw8 = hweight8(data[i]);
9014
9015 if ((hw8 & 0x1) && parity[i])
9016 goto out;
9017 else if (!(hw8 & 0x1) && !parity[i])
9018 goto out;
9019 }
9020 err = 0;
9021 goto out;
9022 }
9023
Michael Chan566f86a2005-05-29 14:56:58 -07009024 /* Bootstrap checksum at offset 0x10 */
9025 csum = calc_crc((unsigned char *) buf, 0x10);
Al Virob9fc7dc2007-12-17 22:59:57 -08009026 if(csum != le32_to_cpu(buf[0x10/4]))
Michael Chan566f86a2005-05-29 14:56:58 -07009027 goto out;
9028
9029 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
9030 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
Al Virob9fc7dc2007-12-17 22:59:57 -08009031 if (csum != le32_to_cpu(buf[0xfc/4]))
Michael Chan566f86a2005-05-29 14:56:58 -07009032 goto out;
9033
9034 err = 0;
9035
9036out:
9037 kfree(buf);
9038 return err;
9039}
9040
Michael Chanca430072005-05-29 14:57:23 -07009041#define TG3_SERDES_TIMEOUT_SEC 2
9042#define TG3_COPPER_TIMEOUT_SEC 6
9043
9044static int tg3_test_link(struct tg3 *tp)
9045{
9046 int i, max;
9047
9048 if (!netif_running(tp->dev))
9049 return -ENODEV;
9050
Michael Chan4c987482005-09-05 17:52:38 -07009051 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
Michael Chanca430072005-05-29 14:57:23 -07009052 max = TG3_SERDES_TIMEOUT_SEC;
9053 else
9054 max = TG3_COPPER_TIMEOUT_SEC;
9055
9056 for (i = 0; i < max; i++) {
9057 if (netif_carrier_ok(tp->dev))
9058 return 0;
9059
9060 if (msleep_interruptible(1000))
9061 break;
9062 }
9063
9064 return -EIO;
9065}
9066
Michael Chana71116d2005-05-29 14:58:11 -07009067/* Only test the commonly used registers */
David S. Miller30ca3e32006-03-20 23:02:36 -08009068static int tg3_test_registers(struct tg3 *tp)
Michael Chana71116d2005-05-29 14:58:11 -07009069{
Michael Chanb16250e2006-09-27 16:10:14 -07009070 int i, is_5705, is_5750;
Michael Chana71116d2005-05-29 14:58:11 -07009071 u32 offset, read_mask, write_mask, val, save_val, read_val;
9072 static struct {
9073 u16 offset;
9074 u16 flags;
9075#define TG3_FL_5705 0x1
9076#define TG3_FL_NOT_5705 0x2
9077#define TG3_FL_NOT_5788 0x4
Michael Chanb16250e2006-09-27 16:10:14 -07009078#define TG3_FL_NOT_5750 0x8
Michael Chana71116d2005-05-29 14:58:11 -07009079 u32 read_mask;
9080 u32 write_mask;
9081 } reg_tbl[] = {
9082 /* MAC Control Registers */
9083 { MAC_MODE, TG3_FL_NOT_5705,
9084 0x00000000, 0x00ef6f8c },
9085 { MAC_MODE, TG3_FL_5705,
9086 0x00000000, 0x01ef6b8c },
9087 { MAC_STATUS, TG3_FL_NOT_5705,
9088 0x03800107, 0x00000000 },
9089 { MAC_STATUS, TG3_FL_5705,
9090 0x03800100, 0x00000000 },
9091 { MAC_ADDR_0_HIGH, 0x0000,
9092 0x00000000, 0x0000ffff },
9093 { MAC_ADDR_0_LOW, 0x0000,
9094 0x00000000, 0xffffffff },
9095 { MAC_RX_MTU_SIZE, 0x0000,
9096 0x00000000, 0x0000ffff },
9097 { MAC_TX_MODE, 0x0000,
9098 0x00000000, 0x00000070 },
9099 { MAC_TX_LENGTHS, 0x0000,
9100 0x00000000, 0x00003fff },
9101 { MAC_RX_MODE, TG3_FL_NOT_5705,
9102 0x00000000, 0x000007fc },
9103 { MAC_RX_MODE, TG3_FL_5705,
9104 0x00000000, 0x000007dc },
9105 { MAC_HASH_REG_0, 0x0000,
9106 0x00000000, 0xffffffff },
9107 { MAC_HASH_REG_1, 0x0000,
9108 0x00000000, 0xffffffff },
9109 { MAC_HASH_REG_2, 0x0000,
9110 0x00000000, 0xffffffff },
9111 { MAC_HASH_REG_3, 0x0000,
9112 0x00000000, 0xffffffff },
9113
9114 /* Receive Data and Receive BD Initiator Control Registers. */
9115 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
9116 0x00000000, 0xffffffff },
9117 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
9118 0x00000000, 0xffffffff },
9119 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
9120 0x00000000, 0x00000003 },
9121 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
9122 0x00000000, 0xffffffff },
9123 { RCVDBDI_STD_BD+0, 0x0000,
9124 0x00000000, 0xffffffff },
9125 { RCVDBDI_STD_BD+4, 0x0000,
9126 0x00000000, 0xffffffff },
9127 { RCVDBDI_STD_BD+8, 0x0000,
9128 0x00000000, 0xffff0002 },
9129 { RCVDBDI_STD_BD+0xc, 0x0000,
9130 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009131
Michael Chana71116d2005-05-29 14:58:11 -07009132 /* Receive BD Initiator Control Registers. */
9133 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
9134 0x00000000, 0xffffffff },
9135 { RCVBDI_STD_THRESH, TG3_FL_5705,
9136 0x00000000, 0x000003ff },
9137 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
9138 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009139
Michael Chana71116d2005-05-29 14:58:11 -07009140 /* Host Coalescing Control Registers. */
9141 { HOSTCC_MODE, TG3_FL_NOT_5705,
9142 0x00000000, 0x00000004 },
9143 { HOSTCC_MODE, TG3_FL_5705,
9144 0x00000000, 0x000000f6 },
9145 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
9146 0x00000000, 0xffffffff },
9147 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
9148 0x00000000, 0x000003ff },
9149 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
9150 0x00000000, 0xffffffff },
9151 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
9152 0x00000000, 0x000003ff },
9153 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
9154 0x00000000, 0xffffffff },
9155 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
9156 0x00000000, 0x000000ff },
9157 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
9158 0x00000000, 0xffffffff },
9159 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
9160 0x00000000, 0x000000ff },
9161 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
9162 0x00000000, 0xffffffff },
9163 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
9164 0x00000000, 0xffffffff },
9165 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
9166 0x00000000, 0xffffffff },
9167 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
9168 0x00000000, 0x000000ff },
9169 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
9170 0x00000000, 0xffffffff },
9171 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
9172 0x00000000, 0x000000ff },
9173 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
9174 0x00000000, 0xffffffff },
9175 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
9176 0x00000000, 0xffffffff },
9177 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
9178 0x00000000, 0xffffffff },
9179 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
9180 0x00000000, 0xffffffff },
9181 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
9182 0x00000000, 0xffffffff },
9183 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
9184 0xffffffff, 0x00000000 },
9185 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
9186 0xffffffff, 0x00000000 },
9187
9188 /* Buffer Manager Control Registers. */
Michael Chanb16250e2006-09-27 16:10:14 -07009189 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -07009190 0x00000000, 0x007fff80 },
Michael Chanb16250e2006-09-27 16:10:14 -07009191 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -07009192 0x00000000, 0x007fffff },
9193 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
9194 0x00000000, 0x0000003f },
9195 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
9196 0x00000000, 0x000001ff },
9197 { BUFMGR_MB_HIGH_WATER, 0x0000,
9198 0x00000000, 0x000001ff },
9199 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
9200 0xffffffff, 0x00000000 },
9201 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
9202 0xffffffff, 0x00000000 },
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009203
Michael Chana71116d2005-05-29 14:58:11 -07009204 /* Mailbox Registers */
9205 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
9206 0x00000000, 0x000001ff },
9207 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
9208 0x00000000, 0x000001ff },
9209 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
9210 0x00000000, 0x000007ff },
9211 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
9212 0x00000000, 0x000001ff },
9213
9214 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
9215 };
9216
Michael Chanb16250e2006-09-27 16:10:14 -07009217 is_5705 = is_5750 = 0;
9218 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
Michael Chana71116d2005-05-29 14:58:11 -07009219 is_5705 = 1;
Michael Chanb16250e2006-09-27 16:10:14 -07009220 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
9221 is_5750 = 1;
9222 }
Michael Chana71116d2005-05-29 14:58:11 -07009223
9224 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
9225 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
9226 continue;
9227
9228 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
9229 continue;
9230
9231 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
9232 (reg_tbl[i].flags & TG3_FL_NOT_5788))
9233 continue;
9234
Michael Chanb16250e2006-09-27 16:10:14 -07009235 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
9236 continue;
9237
Michael Chana71116d2005-05-29 14:58:11 -07009238 offset = (u32) reg_tbl[i].offset;
9239 read_mask = reg_tbl[i].read_mask;
9240 write_mask = reg_tbl[i].write_mask;
9241
9242 /* Save the original register content */
9243 save_val = tr32(offset);
9244
9245 /* Determine the read-only value. */
9246 read_val = save_val & read_mask;
9247
9248 /* Write zero to the register, then make sure the read-only bits
9249 * are not changed and the read/write bits are all zeros.
9250 */
9251 tw32(offset, 0);
9252
9253 val = tr32(offset);
9254
9255 /* Test the read-only and read/write bits. */
9256 if (((val & read_mask) != read_val) || (val & write_mask))
9257 goto out;
9258
9259 /* Write ones to all the bits defined by RdMask and WrMask, then
9260 * make sure the read-only bits are not changed and the
9261 * read/write bits are all ones.
9262 */
9263 tw32(offset, read_mask | write_mask);
9264
9265 val = tr32(offset);
9266
9267 /* Test the read-only bits. */
9268 if ((val & read_mask) != read_val)
9269 goto out;
9270
9271 /* Test the read/write bits. */
9272 if ((val & write_mask) != write_mask)
9273 goto out;
9274
9275 tw32(offset, save_val);
9276 }
9277
9278 return 0;
9279
9280out:
Michael Chan9f88f292006-12-07 00:22:54 -08009281 if (netif_msg_hw(tp))
9282 printk(KERN_ERR PFX "Register test failed at offset %x\n",
9283 offset);
Michael Chana71116d2005-05-29 14:58:11 -07009284 tw32(offset, save_val);
9285 return -EIO;
9286}
9287
Michael Chan7942e1d2005-05-29 14:58:36 -07009288static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
9289{
Arjan van de Venf71e1302006-03-03 21:33:57 -05009290 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
Michael Chan7942e1d2005-05-29 14:58:36 -07009291 int i;
9292 u32 j;
9293
Alejandro Martinez Ruize9edda62007-10-15 03:37:43 +02009294 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
Michael Chan7942e1d2005-05-29 14:58:36 -07009295 for (j = 0; j < len; j += 4) {
9296 u32 val;
9297
9298 tg3_write_mem(tp, offset + j, test_pattern[i]);
9299 tg3_read_mem(tp, offset + j, &val);
9300 if (val != test_pattern[i])
9301 return -EIO;
9302 }
9303 }
9304 return 0;
9305}
9306
9307static int tg3_test_memory(struct tg3 *tp)
9308{
9309 static struct mem_entry {
9310 u32 offset;
9311 u32 len;
9312 } mem_tbl_570x[] = {
Michael Chan38690192005-12-19 16:27:28 -08009313 { 0x00000000, 0x00b50},
Michael Chan7942e1d2005-05-29 14:58:36 -07009314 { 0x00002000, 0x1c000},
9315 { 0xffffffff, 0x00000}
9316 }, mem_tbl_5705[] = {
9317 { 0x00000100, 0x0000c},
9318 { 0x00000200, 0x00008},
Michael Chan7942e1d2005-05-29 14:58:36 -07009319 { 0x00004000, 0x00800},
9320 { 0x00006000, 0x01000},
9321 { 0x00008000, 0x02000},
9322 { 0x00010000, 0x0e000},
9323 { 0xffffffff, 0x00000}
Michael Chan79f4d132006-03-20 22:28:57 -08009324 }, mem_tbl_5755[] = {
9325 { 0x00000200, 0x00008},
9326 { 0x00004000, 0x00800},
9327 { 0x00006000, 0x00800},
9328 { 0x00008000, 0x02000},
9329 { 0x00010000, 0x0c000},
9330 { 0xffffffff, 0x00000}
Michael Chanb16250e2006-09-27 16:10:14 -07009331 }, mem_tbl_5906[] = {
9332 { 0x00000200, 0x00008},
9333 { 0x00004000, 0x00400},
9334 { 0x00006000, 0x00400},
9335 { 0x00008000, 0x01000},
9336 { 0x00010000, 0x01000},
9337 { 0xffffffff, 0x00000}
Michael Chan7942e1d2005-05-29 14:58:36 -07009338 };
9339 struct mem_entry *mem_tbl;
9340 int err = 0;
9341 int i;
9342
Michael Chan79f4d132006-03-20 22:28:57 -08009343 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
Michael Chanaf36e6b2006-03-23 01:28:06 -08009344 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -07009345 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -07009346 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9347 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
Michael Chan79f4d132006-03-20 22:28:57 -08009348 mem_tbl = mem_tbl_5755;
Michael Chanb16250e2006-09-27 16:10:14 -07009349 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
9350 mem_tbl = mem_tbl_5906;
Michael Chan79f4d132006-03-20 22:28:57 -08009351 else
9352 mem_tbl = mem_tbl_5705;
9353 } else
Michael Chan7942e1d2005-05-29 14:58:36 -07009354 mem_tbl = mem_tbl_570x;
9355
9356 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
9357 if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
9358 mem_tbl[i].len)) != 0)
9359 break;
9360 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009361
Michael Chan7942e1d2005-05-29 14:58:36 -07009362 return err;
9363}
9364
Michael Chan9f40dea2005-09-05 17:53:06 -07009365#define TG3_MAC_LOOPBACK 0
9366#define TG3_PHY_LOOPBACK 1
9367
9368static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
Michael Chanc76949a2005-05-29 14:58:59 -07009369{
Michael Chan9f40dea2005-09-05 17:53:06 -07009370 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
Michael Chanc76949a2005-05-29 14:58:59 -07009371 u32 desc_idx;
9372 struct sk_buff *skb, *rx_skb;
9373 u8 *tx_data;
9374 dma_addr_t map;
9375 int num_pkts, tx_len, rx_len, i, err;
9376 struct tg3_rx_buffer_desc *desc;
9377
Michael Chan9f40dea2005-09-05 17:53:06 -07009378 if (loopback_mode == TG3_MAC_LOOPBACK) {
Michael Chanc94e3942005-09-27 12:12:42 -07009379 /* HW errata - mac loopback fails in some cases on 5780.
9380 * Normal traffic and PHY loopback are not affected by
9381 * errata.
9382 */
9383 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
9384 return 0;
9385
Michael Chan9f40dea2005-09-05 17:53:06 -07009386 mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07009387 MAC_MODE_PORT_INT_LPBACK;
9388 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
9389 mac_mode |= MAC_MODE_LINK_POLARITY;
Michael Chan3f7045c2006-09-27 16:02:29 -07009390 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
9391 mac_mode |= MAC_MODE_PORT_MODE_MII;
9392 else
9393 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chan9f40dea2005-09-05 17:53:06 -07009394 tw32(MAC_MODE, mac_mode);
9395 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
Michael Chan3f7045c2006-09-27 16:02:29 -07009396 u32 val;
9397
Michael Chanb16250e2006-09-27 16:10:14 -07009398 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9399 u32 phytest;
9400
9401 if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
9402 u32 phy;
9403
9404 tg3_writephy(tp, MII_TG3_EPHY_TEST,
9405 phytest | MII_TG3_EPHY_SHADOW_EN);
9406 if (!tg3_readphy(tp, 0x1b, &phy))
9407 tg3_writephy(tp, 0x1b, phy & ~0x20);
Michael Chanb16250e2006-09-27 16:10:14 -07009408 tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
9409 }
Michael Chan5d64ad32006-12-07 00:19:40 -08009410 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
9411 } else
9412 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
Michael Chan3f7045c2006-09-27 16:02:29 -07009413
Matt Carlson9ef8ca92007-07-11 19:48:29 -07009414 tg3_phy_toggle_automdix(tp, 0);
9415
Michael Chan3f7045c2006-09-27 16:02:29 -07009416 tg3_writephy(tp, MII_BMCR, val);
Michael Chanc94e3942005-09-27 12:12:42 -07009417 udelay(40);
Michael Chan5d64ad32006-12-07 00:19:40 -08009418
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07009419 mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
Michael Chan5d64ad32006-12-07 00:19:40 -08009420 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chanb16250e2006-09-27 16:10:14 -07009421 tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
Michael Chan5d64ad32006-12-07 00:19:40 -08009422 mac_mode |= MAC_MODE_PORT_MODE_MII;
9423 } else
9424 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chanb16250e2006-09-27 16:10:14 -07009425
Michael Chanc94e3942005-09-27 12:12:42 -07009426 /* reset to prevent losing 1st rx packet intermittently */
9427 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
9428 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9429 udelay(10);
9430 tw32_f(MAC_RX_MODE, tp->rx_mode);
9431 }
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07009432 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
9433 if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
9434 mac_mode &= ~MAC_MODE_LINK_POLARITY;
9435 else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
9436 mac_mode |= MAC_MODE_LINK_POLARITY;
Michael Chanff18ff02006-03-27 23:17:27 -08009437 tg3_writephy(tp, MII_TG3_EXT_CTRL,
9438 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
9439 }
Michael Chan9f40dea2005-09-05 17:53:06 -07009440 tw32(MAC_MODE, mac_mode);
Michael Chan9f40dea2005-09-05 17:53:06 -07009441 }
9442 else
9443 return -EINVAL;
Michael Chanc76949a2005-05-29 14:58:59 -07009444
9445 err = -EIO;
9446
Michael Chanc76949a2005-05-29 14:58:59 -07009447 tx_len = 1514;
David S. Millera20e9c62006-07-31 22:38:16 -07009448 skb = netdev_alloc_skb(tp->dev, tx_len);
Jesper Juhla50bb7b2006-05-09 23:14:35 -07009449 if (!skb)
9450 return -ENOMEM;
9451
Michael Chanc76949a2005-05-29 14:58:59 -07009452 tx_data = skb_put(skb, tx_len);
9453 memcpy(tx_data, tp->dev->dev_addr, 6);
9454 memset(tx_data + 6, 0x0, 8);
9455
9456 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
9457
9458 for (i = 14; i < tx_len; i++)
9459 tx_data[i] = (u8) (i & 0xff);
9460
9461 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
9462
9463 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
9464 HOSTCC_MODE_NOW);
9465
9466 udelay(10);
9467
9468 rx_start_idx = tp->hw_status->idx[0].rx_producer;
9469
Michael Chanc76949a2005-05-29 14:58:59 -07009470 num_pkts = 0;
9471
Michael Chan9f40dea2005-09-05 17:53:06 -07009472 tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
Michael Chanc76949a2005-05-29 14:58:59 -07009473
Michael Chan9f40dea2005-09-05 17:53:06 -07009474 tp->tx_prod++;
Michael Chanc76949a2005-05-29 14:58:59 -07009475 num_pkts++;
9476
Michael Chan9f40dea2005-09-05 17:53:06 -07009477 tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
9478 tp->tx_prod);
Michael Chan09ee9292005-08-09 20:17:00 -07009479 tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
Michael Chanc76949a2005-05-29 14:58:59 -07009480
9481 udelay(10);
9482
Michael Chan3f7045c2006-09-27 16:02:29 -07009483 /* 250 usec to allow enough time on some 10/100 Mbps devices. */
9484 for (i = 0; i < 25; i++) {
Michael Chanc76949a2005-05-29 14:58:59 -07009485 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
9486 HOSTCC_MODE_NOW);
9487
9488 udelay(10);
9489
9490 tx_idx = tp->hw_status->idx[0].tx_consumer;
9491 rx_idx = tp->hw_status->idx[0].rx_producer;
Michael Chan9f40dea2005-09-05 17:53:06 -07009492 if ((tx_idx == tp->tx_prod) &&
Michael Chanc76949a2005-05-29 14:58:59 -07009493 (rx_idx == (rx_start_idx + num_pkts)))
9494 break;
9495 }
9496
9497 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
9498 dev_kfree_skb(skb);
9499
Michael Chan9f40dea2005-09-05 17:53:06 -07009500 if (tx_idx != tp->tx_prod)
Michael Chanc76949a2005-05-29 14:58:59 -07009501 goto out;
9502
9503 if (rx_idx != rx_start_idx + num_pkts)
9504 goto out;
9505
9506 desc = &tp->rx_rcb[rx_start_idx];
9507 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
9508 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
9509 if (opaque_key != RXD_OPAQUE_RING_STD)
9510 goto out;
9511
9512 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
9513 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
9514 goto out;
9515
9516 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
9517 if (rx_len != tx_len)
9518 goto out;
9519
9520 rx_skb = tp->rx_std_buffers[desc_idx].skb;
9521
9522 map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
9523 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
9524
9525 for (i = 14; i < tx_len; i++) {
9526 if (*(rx_skb->data + i) != (u8) (i & 0xff))
9527 goto out;
9528 }
9529 err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009530
Michael Chanc76949a2005-05-29 14:58:59 -07009531 /* tg3_free_rings will unmap and free the rx_skb */
9532out:
9533 return err;
9534}
9535
Michael Chan9f40dea2005-09-05 17:53:06 -07009536#define TG3_MAC_LOOPBACK_FAILED 1
9537#define TG3_PHY_LOOPBACK_FAILED 2
9538#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
9539 TG3_PHY_LOOPBACK_FAILED)
9540
9541static int tg3_test_loopback(struct tg3 *tp)
9542{
9543 int err = 0;
Matt Carlson9936bcf2007-10-10 18:03:07 -07009544 u32 cpmuctrl = 0;
Michael Chan9f40dea2005-09-05 17:53:06 -07009545
9546 if (!netif_running(tp->dev))
9547 return TG3_LOOPBACK_FAILED;
9548
Michael Chanb9ec6c12006-07-25 16:37:27 -07009549 err = tg3_reset_hw(tp, 1);
9550 if (err)
9551 return TG3_LOOPBACK_FAILED;
Michael Chan9f40dea2005-09-05 17:53:06 -07009552
Matt Carlsonb2a5c192008-04-03 21:44:44 -07009553 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9554 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
Matt Carlson9936bcf2007-10-10 18:03:07 -07009555 int i;
9556 u32 status;
9557
9558 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
9559
9560 /* Wait for up to 40 microseconds to acquire lock. */
9561 for (i = 0; i < 4; i++) {
9562 status = tr32(TG3_CPMU_MUTEX_GNT);
9563 if (status == CPMU_MUTEX_GNT_DRIVER)
9564 break;
9565 udelay(10);
9566 }
9567
9568 if (status != CPMU_MUTEX_GNT_DRIVER)
9569 return TG3_LOOPBACK_FAILED;
9570
Matt Carlsonb2a5c192008-04-03 21:44:44 -07009571 /* Turn off link-based power management. */
Matt Carlsone8750932007-11-12 21:11:51 -08009572 cpmuctrl = tr32(TG3_CPMU_CTRL);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07009573 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9574 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX)
9575 tw32(TG3_CPMU_CTRL,
9576 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
9577 CPMU_CTRL_LINK_AWARE_MODE));
9578 else
9579 tw32(TG3_CPMU_CTRL,
9580 cpmuctrl & ~CPMU_CTRL_LINK_AWARE_MODE);
Matt Carlson9936bcf2007-10-10 18:03:07 -07009581 }
9582
Michael Chan9f40dea2005-09-05 17:53:06 -07009583 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
9584 err |= TG3_MAC_LOOPBACK_FAILED;
Matt Carlson9936bcf2007-10-10 18:03:07 -07009585
Matt Carlsonb2a5c192008-04-03 21:44:44 -07009586 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9587 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
Matt Carlson9936bcf2007-10-10 18:03:07 -07009588 tw32(TG3_CPMU_CTRL, cpmuctrl);
9589
9590 /* Release the mutex */
9591 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
9592 }
9593
Michael Chan9f40dea2005-09-05 17:53:06 -07009594 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
9595 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
9596 err |= TG3_PHY_LOOPBACK_FAILED;
9597 }
9598
9599 return err;
9600}
9601
Michael Chan4cafd3f2005-05-29 14:56:34 -07009602static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
9603 u64 *data)
9604{
Michael Chan566f86a2005-05-29 14:56:58 -07009605 struct tg3 *tp = netdev_priv(dev);
9606
Michael Chanbc1c7562006-03-20 17:48:03 -08009607 if (tp->link_config.phy_is_low_power)
9608 tg3_set_power_state(tp, PCI_D0);
9609
Michael Chan566f86a2005-05-29 14:56:58 -07009610 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
9611
9612 if (tg3_test_nvram(tp) != 0) {
9613 etest->flags |= ETH_TEST_FL_FAILED;
9614 data[0] = 1;
9615 }
Michael Chanca430072005-05-29 14:57:23 -07009616 if (tg3_test_link(tp) != 0) {
9617 etest->flags |= ETH_TEST_FL_FAILED;
9618 data[1] = 1;
9619 }
Michael Chana71116d2005-05-29 14:58:11 -07009620 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chanec41c7d2006-01-17 02:40:55 -08009621 int err, irq_sync = 0;
Michael Chana71116d2005-05-29 14:58:11 -07009622
Michael Chanbbe832c2005-06-24 20:20:04 -07009623 if (netif_running(dev)) {
9624 tg3_netif_stop(tp);
9625 irq_sync = 1;
9626 }
9627
9628 tg3_full_lock(tp, irq_sync);
Michael Chana71116d2005-05-29 14:58:11 -07009629
9630 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
Michael Chanec41c7d2006-01-17 02:40:55 -08009631 err = tg3_nvram_lock(tp);
Michael Chana71116d2005-05-29 14:58:11 -07009632 tg3_halt_cpu(tp, RX_CPU_BASE);
9633 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
9634 tg3_halt_cpu(tp, TX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -08009635 if (!err)
9636 tg3_nvram_unlock(tp);
Michael Chana71116d2005-05-29 14:58:11 -07009637
Michael Chand9ab5ad2006-03-20 22:27:35 -08009638 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
9639 tg3_phy_reset(tp);
9640
Michael Chana71116d2005-05-29 14:58:11 -07009641 if (tg3_test_registers(tp) != 0) {
9642 etest->flags |= ETH_TEST_FL_FAILED;
9643 data[2] = 1;
9644 }
Michael Chan7942e1d2005-05-29 14:58:36 -07009645 if (tg3_test_memory(tp) != 0) {
9646 etest->flags |= ETH_TEST_FL_FAILED;
9647 data[3] = 1;
9648 }
Michael Chan9f40dea2005-09-05 17:53:06 -07009649 if ((data[4] = tg3_test_loopback(tp)) != 0)
Michael Chanc76949a2005-05-29 14:58:59 -07009650 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chana71116d2005-05-29 14:58:11 -07009651
David S. Millerf47c11e2005-06-24 20:18:35 -07009652 tg3_full_unlock(tp);
9653
Michael Chand4bc3922005-05-29 14:59:20 -07009654 if (tg3_test_interrupt(tp) != 0) {
9655 etest->flags |= ETH_TEST_FL_FAILED;
9656 data[5] = 1;
9657 }
David S. Millerf47c11e2005-06-24 20:18:35 -07009658
9659 tg3_full_lock(tp, 0);
Michael Chand4bc3922005-05-29 14:59:20 -07009660
Michael Chana71116d2005-05-29 14:58:11 -07009661 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9662 if (netif_running(dev)) {
9663 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Michael Chanb9ec6c12006-07-25 16:37:27 -07009664 if (!tg3_restart_hw(tp, 1))
9665 tg3_netif_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -07009666 }
David S. Millerf47c11e2005-06-24 20:18:35 -07009667
9668 tg3_full_unlock(tp);
Michael Chana71116d2005-05-29 14:58:11 -07009669 }
Michael Chanbc1c7562006-03-20 17:48:03 -08009670 if (tp->link_config.phy_is_low_power)
9671 tg3_set_power_state(tp, PCI_D3hot);
9672
Michael Chan4cafd3f2005-05-29 14:56:34 -07009673}
9674
Linus Torvalds1da177e2005-04-16 15:20:36 -07009675static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
9676{
9677 struct mii_ioctl_data *data = if_mii(ifr);
9678 struct tg3 *tp = netdev_priv(dev);
9679 int err;
9680
9681 switch(cmd) {
9682 case SIOCGMIIPHY:
9683 data->phy_id = PHY_ADDR;
9684
9685 /* fallthru */
9686 case SIOCGMIIREG: {
9687 u32 mii_regval;
9688
9689 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
9690 break; /* We have no PHY */
9691
Michael Chanbc1c7562006-03-20 17:48:03 -08009692 if (tp->link_config.phy_is_low_power)
9693 return -EAGAIN;
9694
David S. Millerf47c11e2005-06-24 20:18:35 -07009695 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009696 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
David S. Millerf47c11e2005-06-24 20:18:35 -07009697 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009698
9699 data->val_out = mii_regval;
9700
9701 return err;
9702 }
9703
9704 case SIOCSMIIREG:
9705 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
9706 break; /* We have no PHY */
9707
9708 if (!capable(CAP_NET_ADMIN))
9709 return -EPERM;
9710
Michael Chanbc1c7562006-03-20 17:48:03 -08009711 if (tp->link_config.phy_is_low_power)
9712 return -EAGAIN;
9713
David S. Millerf47c11e2005-06-24 20:18:35 -07009714 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009715 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
David S. Millerf47c11e2005-06-24 20:18:35 -07009716 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009717
9718 return err;
9719
9720 default:
9721 /* do nothing */
9722 break;
9723 }
9724 return -EOPNOTSUPP;
9725}
9726
9727#if TG3_VLAN_TAG_USED
9728static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
9729{
9730 struct tg3 *tp = netdev_priv(dev);
9731
Michael Chan29315e82006-06-29 20:12:30 -07009732 if (netif_running(dev))
9733 tg3_netif_stop(tp);
9734
David S. Millerf47c11e2005-06-24 20:18:35 -07009735 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009736
9737 tp->vlgrp = grp;
9738
9739 /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
9740 __tg3_set_rx_mode(dev);
9741
Michael Chan29315e82006-06-29 20:12:30 -07009742 if (netif_running(dev))
9743 tg3_netif_start(tp);
Michael Chan46966542007-07-11 19:47:19 -07009744
9745 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009746}
Linus Torvalds1da177e2005-04-16 15:20:36 -07009747#endif
9748
David S. Miller15f98502005-05-18 22:49:26 -07009749static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
9750{
9751 struct tg3 *tp = netdev_priv(dev);
9752
9753 memcpy(ec, &tp->coal, sizeof(*ec));
9754 return 0;
9755}
9756
Michael Chand244c892005-07-05 14:42:33 -07009757static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
9758{
9759 struct tg3 *tp = netdev_priv(dev);
9760 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
9761 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
9762
9763 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
9764 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
9765 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
9766 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
9767 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
9768 }
9769
9770 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
9771 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
9772 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
9773 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
9774 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
9775 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
9776 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
9777 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
9778 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
9779 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
9780 return -EINVAL;
9781
9782 /* No rx interrupts will be generated if both are zero */
9783 if ((ec->rx_coalesce_usecs == 0) &&
9784 (ec->rx_max_coalesced_frames == 0))
9785 return -EINVAL;
9786
9787 /* No tx interrupts will be generated if both are zero */
9788 if ((ec->tx_coalesce_usecs == 0) &&
9789 (ec->tx_max_coalesced_frames == 0))
9790 return -EINVAL;
9791
9792 /* Only copy relevant parameters, ignore all others. */
9793 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
9794 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
9795 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
9796 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
9797 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
9798 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
9799 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
9800 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
9801 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
9802
9803 if (netif_running(dev)) {
9804 tg3_full_lock(tp, 0);
9805 __tg3_set_coalesce(tp, &tp->coal);
9806 tg3_full_unlock(tp);
9807 }
9808 return 0;
9809}
9810
Jeff Garzik7282d492006-09-13 14:30:00 -04009811static const struct ethtool_ops tg3_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009812 .get_settings = tg3_get_settings,
9813 .set_settings = tg3_set_settings,
9814 .get_drvinfo = tg3_get_drvinfo,
9815 .get_regs_len = tg3_get_regs_len,
9816 .get_regs = tg3_get_regs,
9817 .get_wol = tg3_get_wol,
9818 .set_wol = tg3_set_wol,
9819 .get_msglevel = tg3_get_msglevel,
9820 .set_msglevel = tg3_set_msglevel,
9821 .nway_reset = tg3_nway_reset,
9822 .get_link = ethtool_op_get_link,
9823 .get_eeprom_len = tg3_get_eeprom_len,
9824 .get_eeprom = tg3_get_eeprom,
9825 .set_eeprom = tg3_set_eeprom,
9826 .get_ringparam = tg3_get_ringparam,
9827 .set_ringparam = tg3_set_ringparam,
9828 .get_pauseparam = tg3_get_pauseparam,
9829 .set_pauseparam = tg3_set_pauseparam,
9830 .get_rx_csum = tg3_get_rx_csum,
9831 .set_rx_csum = tg3_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07009832 .set_tx_csum = tg3_set_tx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07009833 .set_sg = ethtool_op_set_sg,
Linus Torvalds1da177e2005-04-16 15:20:36 -07009834 .set_tso = tg3_set_tso,
Michael Chan4cafd3f2005-05-29 14:56:34 -07009835 .self_test = tg3_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -07009836 .get_strings = tg3_get_strings,
Michael Chan4009a932005-09-05 17:52:54 -07009837 .phys_id = tg3_phys_id,
Linus Torvalds1da177e2005-04-16 15:20:36 -07009838 .get_ethtool_stats = tg3_get_ethtool_stats,
David S. Miller15f98502005-05-18 22:49:26 -07009839 .get_coalesce = tg3_get_coalesce,
Michael Chand244c892005-07-05 14:42:33 -07009840 .set_coalesce = tg3_set_coalesce,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07009841 .get_sset_count = tg3_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -07009842};
9843
9844static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
9845{
Michael Chan1b277772006-03-20 22:27:48 -08009846 u32 cursize, val, magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009847
9848 tp->nvram_size = EEPROM_CHIP_SIZE;
9849
Michael Chan18201802006-03-20 22:29:15 -08009850 if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009851 return;
9852
Michael Chanb16250e2006-09-27 16:10:14 -07009853 if ((magic != TG3_EEPROM_MAGIC) &&
9854 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
9855 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009856 return;
9857
9858 /*
9859 * Size the chip by reading offsets at increasing powers of two.
9860 * When we encounter our validation signature, we know the addressing
9861 * has wrapped around, and thus have our chip size.
9862 */
Michael Chan1b277772006-03-20 22:27:48 -08009863 cursize = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009864
9865 while (cursize < tp->nvram_size) {
Michael Chan18201802006-03-20 22:29:15 -08009866 if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009867 return;
9868
Michael Chan18201802006-03-20 22:29:15 -08009869 if (val == magic)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009870 break;
9871
9872 cursize <<= 1;
9873 }
9874
9875 tp->nvram_size = cursize;
9876}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009877
Linus Torvalds1da177e2005-04-16 15:20:36 -07009878static void __devinit tg3_get_nvram_size(struct tg3 *tp)
9879{
9880 u32 val;
9881
Michael Chan18201802006-03-20 22:29:15 -08009882 if (tg3_nvram_read_swab(tp, 0, &val) != 0)
Michael Chan1b277772006-03-20 22:27:48 -08009883 return;
9884
9885 /* Selfboot format */
Michael Chan18201802006-03-20 22:29:15 -08009886 if (val != TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -08009887 tg3_get_eeprom_size(tp);
9888 return;
9889 }
9890
Linus Torvalds1da177e2005-04-16 15:20:36 -07009891 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
9892 if (val != 0) {
9893 tp->nvram_size = (val >> 16) * 1024;
9894 return;
9895 }
9896 }
Matt Carlsonfd1122a2008-05-02 16:48:36 -07009897 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009898}
9899
9900static void __devinit tg3_get_nvram_info(struct tg3 *tp)
9901{
9902 u32 nvcfg1;
9903
9904 nvcfg1 = tr32(NVRAM_CFG1);
9905 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
9906 tp->tg3_flags2 |= TG3_FLG2_FLASH;
9907 }
9908 else {
9909 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
9910 tw32(NVRAM_CFG1, nvcfg1);
9911 }
9912
Michael Chan4c987482005-09-05 17:52:38 -07009913 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
Michael Chana4e2b342005-10-26 15:46:52 -07009914 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009915 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
9916 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
9917 tp->nvram_jedecnum = JEDEC_ATMEL;
9918 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
9919 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
9920 break;
9921 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
9922 tp->nvram_jedecnum = JEDEC_ATMEL;
9923 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
9924 break;
9925 case FLASH_VENDOR_ATMEL_EEPROM:
9926 tp->nvram_jedecnum = JEDEC_ATMEL;
9927 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
9928 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
9929 break;
9930 case FLASH_VENDOR_ST:
9931 tp->nvram_jedecnum = JEDEC_ST;
9932 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
9933 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
9934 break;
9935 case FLASH_VENDOR_SAIFUN:
9936 tp->nvram_jedecnum = JEDEC_SAIFUN;
9937 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
9938 break;
9939 case FLASH_VENDOR_SST_SMALL:
9940 case FLASH_VENDOR_SST_LARGE:
9941 tp->nvram_jedecnum = JEDEC_SST;
9942 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
9943 break;
9944 }
9945 }
9946 else {
9947 tp->nvram_jedecnum = JEDEC_ATMEL;
9948 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
9949 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
9950 }
9951}
9952
Michael Chan361b4ac2005-04-21 17:11:21 -07009953static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
9954{
9955 u32 nvcfg1;
9956
9957 nvcfg1 = tr32(NVRAM_CFG1);
9958
Michael Chane6af3012005-04-21 17:12:05 -07009959 /* NVRAM protection for TPM */
9960 if (nvcfg1 & (1 << 27))
9961 tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
9962
Michael Chan361b4ac2005-04-21 17:11:21 -07009963 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
9964 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
9965 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
9966 tp->nvram_jedecnum = JEDEC_ATMEL;
9967 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
9968 break;
9969 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
9970 tp->nvram_jedecnum = JEDEC_ATMEL;
9971 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
9972 tp->tg3_flags2 |= TG3_FLG2_FLASH;
9973 break;
9974 case FLASH_5752VENDOR_ST_M45PE10:
9975 case FLASH_5752VENDOR_ST_M45PE20:
9976 case FLASH_5752VENDOR_ST_M45PE40:
9977 tp->nvram_jedecnum = JEDEC_ST;
9978 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
9979 tp->tg3_flags2 |= TG3_FLG2_FLASH;
9980 break;
9981 }
9982
9983 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
9984 switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
9985 case FLASH_5752PAGE_SIZE_256:
9986 tp->nvram_pagesize = 256;
9987 break;
9988 case FLASH_5752PAGE_SIZE_512:
9989 tp->nvram_pagesize = 512;
9990 break;
9991 case FLASH_5752PAGE_SIZE_1K:
9992 tp->nvram_pagesize = 1024;
9993 break;
9994 case FLASH_5752PAGE_SIZE_2K:
9995 tp->nvram_pagesize = 2048;
9996 break;
9997 case FLASH_5752PAGE_SIZE_4K:
9998 tp->nvram_pagesize = 4096;
9999 break;
10000 case FLASH_5752PAGE_SIZE_264:
10001 tp->nvram_pagesize = 264;
10002 break;
10003 }
10004 }
10005 else {
10006 /* For eeprom, set pagesize to maximum eeprom size */
10007 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
10008
10009 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
10010 tw32(NVRAM_CFG1, nvcfg1);
10011 }
10012}
10013
Michael Chand3c7b882006-03-23 01:28:25 -080010014static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
10015{
Matt Carlson989a9d22007-05-05 11:51:05 -070010016 u32 nvcfg1, protect = 0;
Michael Chand3c7b882006-03-23 01:28:25 -080010017
10018 nvcfg1 = tr32(NVRAM_CFG1);
10019
10020 /* NVRAM protection for TPM */
Matt Carlson989a9d22007-05-05 11:51:05 -070010021 if (nvcfg1 & (1 << 27)) {
Michael Chand3c7b882006-03-23 01:28:25 -080010022 tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
Matt Carlson989a9d22007-05-05 11:51:05 -070010023 protect = 1;
10024 }
Michael Chand3c7b882006-03-23 01:28:25 -080010025
Matt Carlson989a9d22007-05-05 11:51:05 -070010026 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
10027 switch (nvcfg1) {
Michael Chand3c7b882006-03-23 01:28:25 -080010028 case FLASH_5755VENDOR_ATMEL_FLASH_1:
10029 case FLASH_5755VENDOR_ATMEL_FLASH_2:
10030 case FLASH_5755VENDOR_ATMEL_FLASH_3:
Matt Carlson70b65a22007-07-11 19:48:50 -070010031 case FLASH_5755VENDOR_ATMEL_FLASH_5:
Michael Chand3c7b882006-03-23 01:28:25 -080010032 tp->nvram_jedecnum = JEDEC_ATMEL;
10033 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10034 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10035 tp->nvram_pagesize = 264;
Matt Carlson70b65a22007-07-11 19:48:50 -070010036 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
10037 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
Matt Carlsonfd1122a2008-05-02 16:48:36 -070010038 tp->nvram_size = (protect ? 0x3e200 :
10039 TG3_NVRAM_SIZE_512KB);
Matt Carlson989a9d22007-05-05 11:51:05 -070010040 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
Matt Carlsonfd1122a2008-05-02 16:48:36 -070010041 tp->nvram_size = (protect ? 0x1f200 :
10042 TG3_NVRAM_SIZE_256KB);
Matt Carlson989a9d22007-05-05 11:51:05 -070010043 else
Matt Carlsonfd1122a2008-05-02 16:48:36 -070010044 tp->nvram_size = (protect ? 0x1f200 :
10045 TG3_NVRAM_SIZE_128KB);
Michael Chand3c7b882006-03-23 01:28:25 -080010046 break;
10047 case FLASH_5752VENDOR_ST_M45PE10:
10048 case FLASH_5752VENDOR_ST_M45PE20:
10049 case FLASH_5752VENDOR_ST_M45PE40:
10050 tp->nvram_jedecnum = JEDEC_ST;
10051 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10052 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10053 tp->nvram_pagesize = 256;
Matt Carlson989a9d22007-05-05 11:51:05 -070010054 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
Matt Carlsonfd1122a2008-05-02 16:48:36 -070010055 tp->nvram_size = (protect ?
10056 TG3_NVRAM_SIZE_64KB :
10057 TG3_NVRAM_SIZE_128KB);
Matt Carlson989a9d22007-05-05 11:51:05 -070010058 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
Matt Carlsonfd1122a2008-05-02 16:48:36 -070010059 tp->nvram_size = (protect ?
10060 TG3_NVRAM_SIZE_64KB :
10061 TG3_NVRAM_SIZE_256KB);
Matt Carlson989a9d22007-05-05 11:51:05 -070010062 else
Matt Carlsonfd1122a2008-05-02 16:48:36 -070010063 tp->nvram_size = (protect ?
10064 TG3_NVRAM_SIZE_128KB :
10065 TG3_NVRAM_SIZE_512KB);
Michael Chand3c7b882006-03-23 01:28:25 -080010066 break;
10067 }
10068}
10069
Michael Chan1b277772006-03-20 22:27:48 -080010070static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
10071{
10072 u32 nvcfg1;
10073
10074 nvcfg1 = tr32(NVRAM_CFG1);
10075
10076 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
10077 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
10078 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
10079 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
10080 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
10081 tp->nvram_jedecnum = JEDEC_ATMEL;
10082 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10083 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
10084
10085 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
10086 tw32(NVRAM_CFG1, nvcfg1);
10087 break;
10088 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
10089 case FLASH_5755VENDOR_ATMEL_FLASH_1:
10090 case FLASH_5755VENDOR_ATMEL_FLASH_2:
10091 case FLASH_5755VENDOR_ATMEL_FLASH_3:
10092 tp->nvram_jedecnum = JEDEC_ATMEL;
10093 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10094 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10095 tp->nvram_pagesize = 264;
10096 break;
10097 case FLASH_5752VENDOR_ST_M45PE10:
10098 case FLASH_5752VENDOR_ST_M45PE20:
10099 case FLASH_5752VENDOR_ST_M45PE40:
10100 tp->nvram_jedecnum = JEDEC_ST;
10101 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10102 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10103 tp->nvram_pagesize = 256;
10104 break;
10105 }
10106}
10107
Matt Carlson6b91fa02007-10-10 18:01:09 -070010108static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
10109{
10110 u32 nvcfg1, protect = 0;
10111
10112 nvcfg1 = tr32(NVRAM_CFG1);
10113
10114 /* NVRAM protection for TPM */
10115 if (nvcfg1 & (1 << 27)) {
10116 tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
10117 protect = 1;
10118 }
10119
10120 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
10121 switch (nvcfg1) {
10122 case FLASH_5761VENDOR_ATMEL_ADB021D:
10123 case FLASH_5761VENDOR_ATMEL_ADB041D:
10124 case FLASH_5761VENDOR_ATMEL_ADB081D:
10125 case FLASH_5761VENDOR_ATMEL_ADB161D:
10126 case FLASH_5761VENDOR_ATMEL_MDB021D:
10127 case FLASH_5761VENDOR_ATMEL_MDB041D:
10128 case FLASH_5761VENDOR_ATMEL_MDB081D:
10129 case FLASH_5761VENDOR_ATMEL_MDB161D:
10130 tp->nvram_jedecnum = JEDEC_ATMEL;
10131 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10132 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10133 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
10134 tp->nvram_pagesize = 256;
10135 break;
10136 case FLASH_5761VENDOR_ST_A_M45PE20:
10137 case FLASH_5761VENDOR_ST_A_M45PE40:
10138 case FLASH_5761VENDOR_ST_A_M45PE80:
10139 case FLASH_5761VENDOR_ST_A_M45PE16:
10140 case FLASH_5761VENDOR_ST_M_M45PE20:
10141 case FLASH_5761VENDOR_ST_M_M45PE40:
10142 case FLASH_5761VENDOR_ST_M_M45PE80:
10143 case FLASH_5761VENDOR_ST_M_M45PE16:
10144 tp->nvram_jedecnum = JEDEC_ST;
10145 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10146 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10147 tp->nvram_pagesize = 256;
10148 break;
10149 }
10150
10151 if (protect) {
10152 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
10153 } else {
10154 switch (nvcfg1) {
10155 case FLASH_5761VENDOR_ATMEL_ADB161D:
10156 case FLASH_5761VENDOR_ATMEL_MDB161D:
10157 case FLASH_5761VENDOR_ST_A_M45PE16:
10158 case FLASH_5761VENDOR_ST_M_M45PE16:
Matt Carlsonfd1122a2008-05-02 16:48:36 -070010159 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
Matt Carlson6b91fa02007-10-10 18:01:09 -070010160 break;
10161 case FLASH_5761VENDOR_ATMEL_ADB081D:
10162 case FLASH_5761VENDOR_ATMEL_MDB081D:
10163 case FLASH_5761VENDOR_ST_A_M45PE80:
10164 case FLASH_5761VENDOR_ST_M_M45PE80:
Matt Carlsonfd1122a2008-05-02 16:48:36 -070010165 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
Matt Carlson6b91fa02007-10-10 18:01:09 -070010166 break;
10167 case FLASH_5761VENDOR_ATMEL_ADB041D:
10168 case FLASH_5761VENDOR_ATMEL_MDB041D:
10169 case FLASH_5761VENDOR_ST_A_M45PE40:
10170 case FLASH_5761VENDOR_ST_M_M45PE40:
Matt Carlsonfd1122a2008-05-02 16:48:36 -070010171 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
Matt Carlson6b91fa02007-10-10 18:01:09 -070010172 break;
10173 case FLASH_5761VENDOR_ATMEL_ADB021D:
10174 case FLASH_5761VENDOR_ATMEL_MDB021D:
10175 case FLASH_5761VENDOR_ST_A_M45PE20:
10176 case FLASH_5761VENDOR_ST_M_M45PE20:
Matt Carlsonfd1122a2008-05-02 16:48:36 -070010177 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
Matt Carlson6b91fa02007-10-10 18:01:09 -070010178 break;
10179 }
10180 }
10181}
10182
Michael Chanb5d37722006-09-27 16:06:21 -070010183static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
10184{
10185 tp->nvram_jedecnum = JEDEC_ATMEL;
10186 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10187 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
10188}
10189
Linus Torvalds1da177e2005-04-16 15:20:36 -070010190/* Chips other than 5700/5701 use the NVRAM for fetching info. */
10191static void __devinit tg3_nvram_init(struct tg3 *tp)
10192{
Linus Torvalds1da177e2005-04-16 15:20:36 -070010193 tw32_f(GRC_EEPROM_ADDR,
10194 (EEPROM_ADDR_FSM_RESET |
10195 (EEPROM_DEFAULT_CLOCK_PERIOD <<
10196 EEPROM_ADDR_CLKPERD_SHIFT)));
10197
Michael Chan9d57f012006-12-07 00:23:25 -080010198 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010199
10200 /* Enable seeprom accesses. */
10201 tw32_f(GRC_LOCAL_CTRL,
10202 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
10203 udelay(100);
10204
10205 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
10206 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
10207 tp->tg3_flags |= TG3_FLAG_NVRAM;
10208
Michael Chanec41c7d2006-01-17 02:40:55 -080010209 if (tg3_nvram_lock(tp)) {
10210 printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
10211 "tg3_nvram_init failed.\n", tp->dev->name);
10212 return;
10213 }
Michael Chane6af3012005-04-21 17:12:05 -070010214 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010215
Matt Carlson989a9d22007-05-05 11:51:05 -070010216 tp->nvram_size = 0;
10217
Michael Chan361b4ac2005-04-21 17:11:21 -070010218 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
10219 tg3_get_5752_nvram_info(tp);
Michael Chand3c7b882006-03-23 01:28:25 -080010220 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
10221 tg3_get_5755_nvram_info(tp);
Matt Carlsond30cdd22007-10-07 23:28:35 -070010222 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
10223 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
Michael Chan1b277772006-03-20 22:27:48 -080010224 tg3_get_5787_nvram_info(tp);
Matt Carlson6b91fa02007-10-10 18:01:09 -070010225 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
10226 tg3_get_5761_nvram_info(tp);
Michael Chanb5d37722006-09-27 16:06:21 -070010227 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10228 tg3_get_5906_nvram_info(tp);
Michael Chan361b4ac2005-04-21 17:11:21 -070010229 else
10230 tg3_get_nvram_info(tp);
10231
Matt Carlson989a9d22007-05-05 11:51:05 -070010232 if (tp->nvram_size == 0)
10233 tg3_get_nvram_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010234
Michael Chane6af3012005-04-21 17:12:05 -070010235 tg3_disable_nvram_access(tp);
Michael Chan381291b2005-12-13 21:08:21 -080010236 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010237
10238 } else {
10239 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
10240
10241 tg3_get_eeprom_size(tp);
10242 }
10243}
10244
10245static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
10246 u32 offset, u32 *val)
10247{
10248 u32 tmp;
10249 int i;
10250
10251 if (offset > EEPROM_ADDR_ADDR_MASK ||
10252 (offset % 4) != 0)
10253 return -EINVAL;
10254
10255 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
10256 EEPROM_ADDR_DEVID_MASK |
10257 EEPROM_ADDR_READ);
10258 tw32(GRC_EEPROM_ADDR,
10259 tmp |
10260 (0 << EEPROM_ADDR_DEVID_SHIFT) |
10261 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
10262 EEPROM_ADDR_ADDR_MASK) |
10263 EEPROM_ADDR_READ | EEPROM_ADDR_START);
10264
Michael Chan9d57f012006-12-07 00:23:25 -080010265 for (i = 0; i < 1000; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010266 tmp = tr32(GRC_EEPROM_ADDR);
10267
10268 if (tmp & EEPROM_ADDR_COMPLETE)
10269 break;
Michael Chan9d57f012006-12-07 00:23:25 -080010270 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010271 }
10272 if (!(tmp & EEPROM_ADDR_COMPLETE))
10273 return -EBUSY;
10274
10275 *val = tr32(GRC_EEPROM_DATA);
10276 return 0;
10277}
10278
10279#define NVRAM_CMD_TIMEOUT 10000
10280
10281static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
10282{
10283 int i;
10284
10285 tw32(NVRAM_CMD, nvram_cmd);
10286 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
10287 udelay(10);
10288 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
10289 udelay(10);
10290 break;
10291 }
10292 }
10293 if (i == NVRAM_CMD_TIMEOUT) {
10294 return -EBUSY;
10295 }
10296 return 0;
10297}
10298
Michael Chan18201802006-03-20 22:29:15 -080010299static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
10300{
10301 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
10302 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
10303 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
Matt Carlson6b91fa02007-10-10 18:01:09 -070010304 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
Michael Chan18201802006-03-20 22:29:15 -080010305 (tp->nvram_jedecnum == JEDEC_ATMEL))
10306
10307 addr = ((addr / tp->nvram_pagesize) <<
10308 ATMEL_AT45DB0X1B_PAGE_POS) +
10309 (addr % tp->nvram_pagesize);
10310
10311 return addr;
10312}
10313
Michael Chanc4e65752006-03-20 22:29:32 -080010314static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
10315{
10316 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
10317 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
10318 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
Matt Carlson6b91fa02007-10-10 18:01:09 -070010319 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
Michael Chanc4e65752006-03-20 22:29:32 -080010320 (tp->nvram_jedecnum == JEDEC_ATMEL))
10321
10322 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
10323 tp->nvram_pagesize) +
10324 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
10325
10326 return addr;
10327}
10328
Linus Torvalds1da177e2005-04-16 15:20:36 -070010329static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
10330{
10331 int ret;
10332
Linus Torvalds1da177e2005-04-16 15:20:36 -070010333 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
10334 return tg3_nvram_read_using_eeprom(tp, offset, val);
10335
Michael Chan18201802006-03-20 22:29:15 -080010336 offset = tg3_nvram_phys_addr(tp, offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010337
10338 if (offset > NVRAM_ADDR_MSK)
10339 return -EINVAL;
10340
Michael Chanec41c7d2006-01-17 02:40:55 -080010341 ret = tg3_nvram_lock(tp);
10342 if (ret)
10343 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010344
Michael Chane6af3012005-04-21 17:12:05 -070010345 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010346
10347 tw32(NVRAM_ADDR, offset);
10348 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
10349 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
10350
10351 if (ret == 0)
10352 *val = swab32(tr32(NVRAM_RDDATA));
10353
Michael Chane6af3012005-04-21 17:12:05 -070010354 tg3_disable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010355
Michael Chan381291b2005-12-13 21:08:21 -080010356 tg3_nvram_unlock(tp);
10357
Linus Torvalds1da177e2005-04-16 15:20:36 -070010358 return ret;
10359}
10360
Al Virob9fc7dc2007-12-17 22:59:57 -080010361static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
10362{
10363 u32 v;
10364 int res = tg3_nvram_read(tp, offset, &v);
10365 if (!res)
10366 *val = cpu_to_le32(v);
10367 return res;
10368}
10369
Michael Chan18201802006-03-20 22:29:15 -080010370static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
10371{
10372 int err;
10373 u32 tmp;
10374
10375 err = tg3_nvram_read(tp, offset, &tmp);
10376 *val = swab32(tmp);
10377 return err;
10378}
10379
Linus Torvalds1da177e2005-04-16 15:20:36 -070010380static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
10381 u32 offset, u32 len, u8 *buf)
10382{
10383 int i, j, rc = 0;
10384 u32 val;
10385
10386 for (i = 0; i < len; i += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080010387 u32 addr;
10388 __le32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010389
10390 addr = offset + i;
10391
10392 memcpy(&data, buf + i, 4);
10393
Al Virob9fc7dc2007-12-17 22:59:57 -080010394 tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070010395
10396 val = tr32(GRC_EEPROM_ADDR);
10397 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
10398
10399 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
10400 EEPROM_ADDR_READ);
10401 tw32(GRC_EEPROM_ADDR, val |
10402 (0 << EEPROM_ADDR_DEVID_SHIFT) |
10403 (addr & EEPROM_ADDR_ADDR_MASK) |
10404 EEPROM_ADDR_START |
10405 EEPROM_ADDR_WRITE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010406
Michael Chan9d57f012006-12-07 00:23:25 -080010407 for (j = 0; j < 1000; j++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010408 val = tr32(GRC_EEPROM_ADDR);
10409
10410 if (val & EEPROM_ADDR_COMPLETE)
10411 break;
Michael Chan9d57f012006-12-07 00:23:25 -080010412 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010413 }
10414 if (!(val & EEPROM_ADDR_COMPLETE)) {
10415 rc = -EBUSY;
10416 break;
10417 }
10418 }
10419
10420 return rc;
10421}
10422
10423/* offset and length are dword aligned */
10424static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
10425 u8 *buf)
10426{
10427 int ret = 0;
10428 u32 pagesize = tp->nvram_pagesize;
10429 u32 pagemask = pagesize - 1;
10430 u32 nvram_cmd;
10431 u8 *tmp;
10432
10433 tmp = kmalloc(pagesize, GFP_KERNEL);
10434 if (tmp == NULL)
10435 return -ENOMEM;
10436
10437 while (len) {
10438 int j;
Michael Chane6af3012005-04-21 17:12:05 -070010439 u32 phy_addr, page_off, size;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010440
10441 phy_addr = offset & ~pagemask;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010442
Linus Torvalds1da177e2005-04-16 15:20:36 -070010443 for (j = 0; j < pagesize; j += 4) {
Al Viro286e3102007-12-17 23:00:31 -080010444 if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
Al Virob9fc7dc2007-12-17 22:59:57 -080010445 (__le32 *) (tmp + j))))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010446 break;
10447 }
10448 if (ret)
10449 break;
10450
10451 page_off = offset & pagemask;
10452 size = pagesize;
10453 if (len < size)
10454 size = len;
10455
10456 len -= size;
10457
10458 memcpy(tmp + page_off, buf, size);
10459
10460 offset = offset + (pagesize - page_off);
10461
Michael Chane6af3012005-04-21 17:12:05 -070010462 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010463
10464 /*
10465 * Before we can erase the flash page, we need
10466 * to issue a special "write enable" command.
10467 */
10468 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
10469
10470 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
10471 break;
10472
10473 /* Erase the target page */
10474 tw32(NVRAM_ADDR, phy_addr);
10475
10476 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
10477 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
10478
10479 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
10480 break;
10481
10482 /* Issue another write enable to start the write. */
10483 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
10484
10485 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
10486 break;
10487
10488 for (j = 0; j < pagesize; j += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080010489 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010490
Al Virob9fc7dc2007-12-17 22:59:57 -080010491 data = *((__be32 *) (tmp + j));
10492 /* swab32(le32_to_cpu(data)), actually */
10493 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070010494
10495 tw32(NVRAM_ADDR, phy_addr + j);
10496
10497 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
10498 NVRAM_CMD_WR;
10499
10500 if (j == 0)
10501 nvram_cmd |= NVRAM_CMD_FIRST;
10502 else if (j == (pagesize - 4))
10503 nvram_cmd |= NVRAM_CMD_LAST;
10504
10505 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
10506 break;
10507 }
10508 if (ret)
10509 break;
10510 }
10511
10512 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
10513 tg3_nvram_exec_cmd(tp, nvram_cmd);
10514
10515 kfree(tmp);
10516
10517 return ret;
10518}
10519
10520/* offset and length are dword aligned */
10521static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
10522 u8 *buf)
10523{
10524 int i, ret = 0;
10525
10526 for (i = 0; i < len; i += 4, offset += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080010527 u32 page_off, phy_addr, nvram_cmd;
10528 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010529
10530 memcpy(&data, buf + i, 4);
Al Virob9fc7dc2007-12-17 22:59:57 -080010531 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070010532
10533 page_off = offset % tp->nvram_pagesize;
10534
Michael Chan18201802006-03-20 22:29:15 -080010535 phy_addr = tg3_nvram_phys_addr(tp, offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010536
10537 tw32(NVRAM_ADDR, phy_addr);
10538
10539 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
10540
10541 if ((page_off == 0) || (i == 0))
10542 nvram_cmd |= NVRAM_CMD_FIRST;
Michael Chanf6d9a252006-04-29 19:00:24 -070010543 if (page_off == (tp->nvram_pagesize - 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010544 nvram_cmd |= NVRAM_CMD_LAST;
10545
10546 if (i == (len - 4))
10547 nvram_cmd |= NVRAM_CMD_LAST;
10548
Michael Chan4c987482005-09-05 17:52:38 -070010549 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
Michael Chanaf36e6b2006-03-23 01:28:06 -080010550 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
Michael Chan1b277772006-03-20 22:27:48 -080010551 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
Matt Carlsond30cdd22007-10-07 23:28:35 -070010552 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
Matt Carlson9936bcf2007-10-10 18:03:07 -070010553 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
Michael Chan4c987482005-09-05 17:52:38 -070010554 (tp->nvram_jedecnum == JEDEC_ST) &&
10555 (nvram_cmd & NVRAM_CMD_FIRST)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010556
10557 if ((ret = tg3_nvram_exec_cmd(tp,
10558 NVRAM_CMD_WREN | NVRAM_CMD_GO |
10559 NVRAM_CMD_DONE)))
10560
10561 break;
10562 }
10563 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
10564 /* We always do complete word writes to eeprom. */
10565 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
10566 }
10567
10568 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
10569 break;
10570 }
10571 return ret;
10572}
10573
10574/* offset and length are dword aligned */
10575static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
10576{
10577 int ret;
10578
Linus Torvalds1da177e2005-04-16 15:20:36 -070010579 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
Michael Chan314fba32005-04-21 17:07:04 -070010580 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
10581 ~GRC_LCLCTRL_GPIO_OUTPUT1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010582 udelay(40);
10583 }
10584
10585 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
10586 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
10587 }
10588 else {
10589 u32 grc_mode;
10590
Michael Chanec41c7d2006-01-17 02:40:55 -080010591 ret = tg3_nvram_lock(tp);
10592 if (ret)
10593 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010594
Michael Chane6af3012005-04-21 17:12:05 -070010595 tg3_enable_nvram_access(tp);
10596 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
10597 !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010598 tw32(NVRAM_WRITE1, 0x406);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010599
10600 grc_mode = tr32(GRC_MODE);
10601 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
10602
10603 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
10604 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
10605
10606 ret = tg3_nvram_write_block_buffered(tp, offset, len,
10607 buf);
10608 }
10609 else {
10610 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
10611 buf);
10612 }
10613
10614 grc_mode = tr32(GRC_MODE);
10615 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
10616
Michael Chane6af3012005-04-21 17:12:05 -070010617 tg3_disable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010618 tg3_nvram_unlock(tp);
10619 }
10620
10621 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
Michael Chan314fba32005-04-21 17:07:04 -070010622 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010623 udelay(40);
10624 }
10625
10626 return ret;
10627}
10628
10629struct subsys_tbl_ent {
10630 u16 subsys_vendor, subsys_devid;
10631 u32 phy_id;
10632};
10633
10634static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
10635 /* Broadcom boards. */
10636 { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
10637 { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
10638 { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
10639 { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
10640 { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
10641 { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
10642 { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
10643 { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
10644 { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
10645 { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
10646 { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
10647
10648 /* 3com boards. */
10649 { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
10650 { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
10651 { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
10652 { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
10653 { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
10654
10655 /* DELL boards. */
10656 { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
10657 { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
10658 { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
10659 { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
10660
10661 /* Compaq boards. */
10662 { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
10663 { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
10664 { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
10665 { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
10666 { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
10667
10668 /* IBM boards. */
10669 { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
10670};
10671
10672static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
10673{
10674 int i;
10675
10676 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
10677 if ((subsys_id_to_phy_id[i].subsys_vendor ==
10678 tp->pdev->subsystem_vendor) &&
10679 (subsys_id_to_phy_id[i].subsys_devid ==
10680 tp->pdev->subsystem_device))
10681 return &subsys_id_to_phy_id[i];
10682 }
10683 return NULL;
10684}
10685
Michael Chan7d0c41e2005-04-21 17:06:20 -070010686static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010687{
Linus Torvalds1da177e2005-04-16 15:20:36 -070010688 u32 val;
Michael Chancaf636c72006-03-22 01:05:31 -080010689 u16 pmcsr;
10690
10691 /* On some early chips the SRAM cannot be accessed in D3hot state,
10692 * so need make sure we're in D0.
10693 */
10694 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
10695 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
10696 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
10697 msleep(1);
Michael Chan7d0c41e2005-04-21 17:06:20 -070010698
10699 /* Make sure register accesses (indirect or otherwise)
10700 * will function correctly.
10701 */
10702 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
10703 tp->misc_host_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010704
David S. Millerf49639e2006-06-09 11:58:36 -070010705 /* The memory arbiter has to be enabled in order for SRAM accesses
10706 * to succeed. Normally on powerup the tg3 chip firmware will make
10707 * sure it is enabled, but other entities such as system netboot
10708 * code might disable it.
10709 */
10710 val = tr32(MEMARB_MODE);
10711 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
10712
Linus Torvalds1da177e2005-04-16 15:20:36 -070010713 tp->phy_id = PHY_ID_INVALID;
Michael Chan7d0c41e2005-04-21 17:06:20 -070010714 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
10715
Gary Zambranoa85feb82007-05-05 11:52:19 -070010716 /* Assume an onboard device and WOL capable by default. */
10717 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
David S. Miller72b845e2006-03-14 14:11:48 -080010718
Michael Chanb5d37722006-09-27 16:06:21 -070010719 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan9d26e212006-12-07 00:21:14 -080010720 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
Michael Chanb5d37722006-09-27 16:06:21 -070010721 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
Michael Chan9d26e212006-12-07 00:21:14 -080010722 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
10723 }
Matt Carlson0527ba32007-10-10 18:03:30 -070010724 val = tr32(VCPU_CFGSHDW);
10725 if (val & VCPU_CFGSHDW_ASPM_DBNC)
Matt Carlson8ed5d972007-05-07 00:25:49 -070010726 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
Matt Carlson0527ba32007-10-10 18:03:30 -070010727 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
10728 (val & VCPU_CFGSHDW_WOL_MAGPKT))
10729 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
Michael Chanb5d37722006-09-27 16:06:21 -070010730 return;
10731 }
10732
Linus Torvalds1da177e2005-04-16 15:20:36 -070010733 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
10734 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
10735 u32 nic_cfg, led_cfg;
Michael Chan7d0c41e2005-04-21 17:06:20 -070010736 u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
10737 int eeprom_phy_serdes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010738
10739 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
10740 tp->nic_sram_data_cfg = nic_cfg;
10741
10742 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
10743 ver >>= NIC_SRAM_DATA_VER_SHIFT;
10744 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
10745 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
10746 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
10747 (ver > 0) && (ver < 0x100))
10748 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
10749
Linus Torvalds1da177e2005-04-16 15:20:36 -070010750 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
10751 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
10752 eeprom_phy_serdes = 1;
10753
10754 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
10755 if (nic_phy_id != 0) {
10756 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
10757 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
10758
10759 eeprom_phy_id = (id1 >> 16) << 10;
10760 eeprom_phy_id |= (id2 & 0xfc00) << 16;
10761 eeprom_phy_id |= (id2 & 0x03ff) << 0;
10762 } else
10763 eeprom_phy_id = 0;
10764
Michael Chan7d0c41e2005-04-21 17:06:20 -070010765 tp->phy_id = eeprom_phy_id;
Michael Chan747e8f82005-07-25 12:33:22 -070010766 if (eeprom_phy_serdes) {
Michael Chana4e2b342005-10-26 15:46:52 -070010767 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
Michael Chan747e8f82005-07-25 12:33:22 -070010768 tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
10769 else
10770 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
10771 }
Michael Chan7d0c41e2005-04-21 17:06:20 -070010772
John W. Linvillecbf46852005-04-21 17:01:29 -070010773 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010774 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
10775 SHASTA_EXT_LED_MODE_MASK);
John W. Linvillecbf46852005-04-21 17:01:29 -070010776 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070010777 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
10778
10779 switch (led_cfg) {
10780 default:
10781 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
10782 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
10783 break;
10784
10785 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
10786 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
10787 break;
10788
10789 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
10790 tp->led_ctrl = LED_CTRL_MODE_MAC;
Michael Chan9ba27792005-06-06 15:16:20 -070010791
10792 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
10793 * read on some older 5700/5701 bootcode.
10794 */
10795 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
10796 ASIC_REV_5700 ||
10797 GET_ASIC_REV(tp->pci_chip_rev_id) ==
10798 ASIC_REV_5701)
10799 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
10800
Linus Torvalds1da177e2005-04-16 15:20:36 -070010801 break;
10802
10803 case SHASTA_EXT_LED_SHARED:
10804 tp->led_ctrl = LED_CTRL_MODE_SHARED;
10805 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
10806 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
10807 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
10808 LED_CTRL_MODE_PHY_2);
10809 break;
10810
10811 case SHASTA_EXT_LED_MAC:
10812 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
10813 break;
10814
10815 case SHASTA_EXT_LED_COMBO:
10816 tp->led_ctrl = LED_CTRL_MODE_COMBO;
10817 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
10818 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
10819 LED_CTRL_MODE_PHY_2);
10820 break;
10821
10822 };
10823
10824 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
10825 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
10826 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
10827 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
10828
Matt Carlsonb2a5c192008-04-03 21:44:44 -070010829 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
10830 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
Matt Carlson5f608912007-11-12 21:17:07 -080010831
Michael Chan9d26e212006-12-07 00:21:14 -080010832 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010833 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
Michael Chan9d26e212006-12-07 00:21:14 -080010834 if ((tp->pdev->subsystem_vendor ==
10835 PCI_VENDOR_ID_ARIMA) &&
10836 (tp->pdev->subsystem_device == 0x205a ||
10837 tp->pdev->subsystem_device == 0x2063))
10838 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
10839 } else {
David S. Millerf49639e2006-06-09 11:58:36 -070010840 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
Michael Chan9d26e212006-12-07 00:21:14 -080010841 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
10842 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010843
10844 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
10845 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
John W. Linvillecbf46852005-04-21 17:01:29 -070010846 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010847 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
10848 }
Matt Carlson0d3031d2007-10-10 18:02:43 -070010849 if (nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE)
10850 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
Gary Zambranoa85feb82007-05-05 11:52:19 -070010851 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
10852 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
10853 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010854
Matt Carlson0527ba32007-10-10 18:03:30 -070010855 if (tp->tg3_flags & TG3_FLAG_WOL_CAP &&
10856 nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)
10857 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
10858
Linus Torvalds1da177e2005-04-16 15:20:36 -070010859 if (cfg2 & (1 << 17))
10860 tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
10861
10862 /* serdes signal pre-emphasis in register 0x590 set by */
10863 /* bootcode if bit 18 is set */
10864 if (cfg2 & (1 << 18))
10865 tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
Matt Carlson8ed5d972007-05-07 00:25:49 -070010866
10867 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
10868 u32 cfg3;
10869
10870 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
10871 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
10872 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
10873 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010874 }
Michael Chan7d0c41e2005-04-21 17:06:20 -070010875}
10876
Matt Carlsonb2a5c192008-04-03 21:44:44 -070010877static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
10878{
10879 int i;
10880 u32 val;
10881
10882 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
10883 tw32(OTP_CTRL, cmd);
10884
10885 /* Wait for up to 1 ms for command to execute. */
10886 for (i = 0; i < 100; i++) {
10887 val = tr32(OTP_STATUS);
10888 if (val & OTP_STATUS_CMD_DONE)
10889 break;
10890 udelay(10);
10891 }
10892
10893 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
10894}
10895
10896/* Read the gphy configuration from the OTP region of the chip. The gphy
10897 * configuration is a 32-bit value that straddles the alignment boundary.
10898 * We do two 32-bit reads and then shift and merge the results.
10899 */
10900static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
10901{
10902 u32 bhalf_otp, thalf_otp;
10903
10904 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
10905
10906 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
10907 return 0;
10908
10909 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
10910
10911 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
10912 return 0;
10913
10914 thalf_otp = tr32(OTP_READ_DATA);
10915
10916 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
10917
10918 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
10919 return 0;
10920
10921 bhalf_otp = tr32(OTP_READ_DATA);
10922
10923 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
10924}
10925
Michael Chan7d0c41e2005-04-21 17:06:20 -070010926static int __devinit tg3_phy_probe(struct tg3 *tp)
10927{
10928 u32 hw_phy_id_1, hw_phy_id_2;
10929 u32 hw_phy_id, hw_phy_id_masked;
10930 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010931
10932 /* Reading the PHY ID register can conflict with ASF
10933 * firwmare access to the PHY hardware.
10934 */
10935 err = 0;
Matt Carlson0d3031d2007-10-10 18:02:43 -070010936 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
10937 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010938 hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
10939 } else {
10940 /* Now read the physical PHY_ID from the chip and verify
10941 * that it is sane. If it doesn't look good, we fall back
10942 * to either the hard-coded table based PHY_ID and failing
10943 * that the value found in the eeprom area.
10944 */
10945 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
10946 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
10947
10948 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
10949 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
10950 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
10951
10952 hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
10953 }
10954
10955 if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
10956 tp->phy_id = hw_phy_id;
10957 if (hw_phy_id_masked == PHY_ID_BCM8002)
10958 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
Michael Chanda6b2d02005-08-19 12:54:29 -070010959 else
10960 tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010961 } else {
Michael Chan7d0c41e2005-04-21 17:06:20 -070010962 if (tp->phy_id != PHY_ID_INVALID) {
10963 /* Do nothing, phy ID already set up in
10964 * tg3_get_eeprom_hw_cfg().
10965 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070010966 } else {
10967 struct subsys_tbl_ent *p;
10968
10969 /* No eeprom signature? Try the hardcoded
10970 * subsys device table.
10971 */
10972 p = lookup_by_subsys(tp);
10973 if (!p)
10974 return -ENODEV;
10975
10976 tp->phy_id = p->phy_id;
10977 if (!tp->phy_id ||
10978 tp->phy_id == PHY_ID_BCM8002)
10979 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
10980 }
10981 }
10982
Michael Chan747e8f82005-07-25 12:33:22 -070010983 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
Matt Carlson0d3031d2007-10-10 18:02:43 -070010984 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070010985 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
Michael Chan3600d912006-12-07 00:21:48 -080010986 u32 bmsr, adv_reg, tg3_ctrl, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010987
10988 tg3_readphy(tp, MII_BMSR, &bmsr);
10989 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
10990 (bmsr & BMSR_LSTATUS))
10991 goto skip_phy_reset;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010992
Linus Torvalds1da177e2005-04-16 15:20:36 -070010993 err = tg3_phy_reset(tp);
10994 if (err)
10995 return err;
10996
10997 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
10998 ADVERTISE_100HALF | ADVERTISE_100FULL |
10999 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
11000 tg3_ctrl = 0;
11001 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
11002 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
11003 MII_TG3_CTRL_ADV_1000_FULL);
11004 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
11005 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
11006 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
11007 MII_TG3_CTRL_ENABLE_AS_MASTER);
11008 }
11009
Michael Chan3600d912006-12-07 00:21:48 -080011010 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
11011 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
11012 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
11013 if (!tg3_copper_is_advertising_all(tp, mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011014 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
11015
11016 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
11017 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
11018
11019 tg3_writephy(tp, MII_BMCR,
11020 BMCR_ANENABLE | BMCR_ANRESTART);
11021 }
11022 tg3_phy_set_wirespeed(tp);
11023
11024 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
11025 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
11026 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
11027 }
11028
11029skip_phy_reset:
11030 if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
11031 err = tg3_init_5401phy_dsp(tp);
11032 if (err)
11033 return err;
11034 }
11035
11036 if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
11037 err = tg3_init_5401phy_dsp(tp);
11038 }
11039
Michael Chan747e8f82005-07-25 12:33:22 -070011040 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011041 tp->link_config.advertising =
11042 (ADVERTISED_1000baseT_Half |
11043 ADVERTISED_1000baseT_Full |
11044 ADVERTISED_Autoneg |
11045 ADVERTISED_FIBRE);
11046 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
11047 tp->link_config.advertising &=
11048 ~(ADVERTISED_1000baseT_Half |
11049 ADVERTISED_1000baseT_Full);
11050
11051 return err;
11052}
11053
11054static void __devinit tg3_read_partno(struct tg3 *tp)
11055{
11056 unsigned char vpd_data[256];
Michael Chanaf2c6a42006-11-07 14:57:51 -080011057 unsigned int i;
Michael Chan1b277772006-03-20 22:27:48 -080011058 u32 magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011059
Michael Chan18201802006-03-20 22:29:15 -080011060 if (tg3_nvram_read_swab(tp, 0x0, &magic))
David S. Millerf49639e2006-06-09 11:58:36 -070011061 goto out_not_found;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011062
Michael Chan18201802006-03-20 22:29:15 -080011063 if (magic == TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -080011064 for (i = 0; i < 256; i += 4) {
11065 u32 tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011066
Michael Chan1b277772006-03-20 22:27:48 -080011067 if (tg3_nvram_read(tp, 0x100 + i, &tmp))
11068 goto out_not_found;
11069
11070 vpd_data[i + 0] = ((tmp >> 0) & 0xff);
11071 vpd_data[i + 1] = ((tmp >> 8) & 0xff);
11072 vpd_data[i + 2] = ((tmp >> 16) & 0xff);
11073 vpd_data[i + 3] = ((tmp >> 24) & 0xff);
11074 }
11075 } else {
11076 int vpd_cap;
11077
11078 vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
11079 for (i = 0; i < 256; i += 4) {
11080 u32 tmp, j = 0;
Al Virob9fc7dc2007-12-17 22:59:57 -080011081 __le32 v;
Michael Chan1b277772006-03-20 22:27:48 -080011082 u16 tmp16;
11083
11084 pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
11085 i);
11086 while (j++ < 100) {
11087 pci_read_config_word(tp->pdev, vpd_cap +
11088 PCI_VPD_ADDR, &tmp16);
11089 if (tmp16 & 0x8000)
11090 break;
11091 msleep(1);
11092 }
David S. Millerf49639e2006-06-09 11:58:36 -070011093 if (!(tmp16 & 0x8000))
11094 goto out_not_found;
11095
Michael Chan1b277772006-03-20 22:27:48 -080011096 pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
11097 &tmp);
Al Virob9fc7dc2007-12-17 22:59:57 -080011098 v = cpu_to_le32(tmp);
11099 memcpy(&vpd_data[i], &v, 4);
Michael Chan1b277772006-03-20 22:27:48 -080011100 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011101 }
11102
11103 /* Now parse and find the part number. */
Michael Chanaf2c6a42006-11-07 14:57:51 -080011104 for (i = 0; i < 254; ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011105 unsigned char val = vpd_data[i];
Michael Chanaf2c6a42006-11-07 14:57:51 -080011106 unsigned int block_end;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011107
11108 if (val == 0x82 || val == 0x91) {
11109 i = (i + 3 +
11110 (vpd_data[i + 1] +
11111 (vpd_data[i + 2] << 8)));
11112 continue;
11113 }
11114
11115 if (val != 0x90)
11116 goto out_not_found;
11117
11118 block_end = (i + 3 +
11119 (vpd_data[i + 1] +
11120 (vpd_data[i + 2] << 8)));
11121 i += 3;
Michael Chanaf2c6a42006-11-07 14:57:51 -080011122
11123 if (block_end > 256)
11124 goto out_not_found;
11125
11126 while (i < (block_end - 2)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011127 if (vpd_data[i + 0] == 'P' &&
11128 vpd_data[i + 1] == 'N') {
11129 int partno_len = vpd_data[i + 2];
11130
Michael Chanaf2c6a42006-11-07 14:57:51 -080011131 i += 3;
11132 if (partno_len > 24 || (partno_len + i) > 256)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011133 goto out_not_found;
11134
11135 memcpy(tp->board_part_number,
Michael Chanaf2c6a42006-11-07 14:57:51 -080011136 &vpd_data[i], partno_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011137
11138 /* Success. */
11139 return;
11140 }
Michael Chanaf2c6a42006-11-07 14:57:51 -080011141 i += 3 + vpd_data[i + 2];
Linus Torvalds1da177e2005-04-16 15:20:36 -070011142 }
11143
11144 /* Part number not found. */
11145 goto out_not_found;
11146 }
11147
11148out_not_found:
Michael Chanb5d37722006-09-27 16:06:21 -070011149 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11150 strcpy(tp->board_part_number, "BCM95906");
11151 else
11152 strcpy(tp->board_part_number, "none");
Linus Torvalds1da177e2005-04-16 15:20:36 -070011153}
11154
Matt Carlson9c8a6202007-10-21 16:16:08 -070011155static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
11156{
11157 u32 val;
11158
11159 if (tg3_nvram_read_swab(tp, offset, &val) ||
11160 (val & 0xfc000000) != 0x0c000000 ||
11161 tg3_nvram_read_swab(tp, offset + 4, &val) ||
11162 val != 0)
11163 return 0;
11164
11165 return 1;
11166}
11167
Michael Chanc4e65752006-03-20 22:29:32 -080011168static void __devinit tg3_read_fw_ver(struct tg3 *tp)
11169{
11170 u32 val, offset, start;
Matt Carlson9c8a6202007-10-21 16:16:08 -070011171 u32 ver_offset;
11172 int i, bcnt;
Michael Chanc4e65752006-03-20 22:29:32 -080011173
11174 if (tg3_nvram_read_swab(tp, 0, &val))
11175 return;
11176
11177 if (val != TG3_EEPROM_MAGIC)
11178 return;
11179
11180 if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
11181 tg3_nvram_read_swab(tp, 0x4, &start))
11182 return;
11183
11184 offset = tg3_nvram_logical_addr(tp, offset);
Matt Carlson9c8a6202007-10-21 16:16:08 -070011185
11186 if (!tg3_fw_img_is_valid(tp, offset) ||
11187 tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
Michael Chanc4e65752006-03-20 22:29:32 -080011188 return;
11189
Matt Carlson9c8a6202007-10-21 16:16:08 -070011190 offset = offset + ver_offset - start;
11191 for (i = 0; i < 16; i += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080011192 __le32 v;
11193 if (tg3_nvram_read_le(tp, offset + i, &v))
Michael Chanc4e65752006-03-20 22:29:32 -080011194 return;
11195
Al Virob9fc7dc2007-12-17 22:59:57 -080011196 memcpy(tp->fw_ver + i, &v, 4);
Michael Chanc4e65752006-03-20 22:29:32 -080011197 }
Matt Carlson9c8a6202007-10-21 16:16:08 -070011198
11199 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
Matt Carlson84af67f2007-11-12 21:08:59 -080011200 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
Matt Carlson9c8a6202007-10-21 16:16:08 -070011201 return;
11202
11203 for (offset = TG3_NVM_DIR_START;
11204 offset < TG3_NVM_DIR_END;
11205 offset += TG3_NVM_DIRENT_SIZE) {
11206 if (tg3_nvram_read_swab(tp, offset, &val))
11207 return;
11208
11209 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
11210 break;
11211 }
11212
11213 if (offset == TG3_NVM_DIR_END)
11214 return;
11215
11216 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11217 start = 0x08000000;
11218 else if (tg3_nvram_read_swab(tp, offset - 4, &start))
11219 return;
11220
11221 if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
11222 !tg3_fw_img_is_valid(tp, offset) ||
11223 tg3_nvram_read_swab(tp, offset + 8, &val))
11224 return;
11225
11226 offset += val - start;
11227
11228 bcnt = strlen(tp->fw_ver);
11229
11230 tp->fw_ver[bcnt++] = ',';
11231 tp->fw_ver[bcnt++] = ' ';
11232
11233 for (i = 0; i < 4; i++) {
Al Virob9fc7dc2007-12-17 22:59:57 -080011234 __le32 v;
11235 if (tg3_nvram_read_le(tp, offset, &v))
Matt Carlson9c8a6202007-10-21 16:16:08 -070011236 return;
11237
Al Virob9fc7dc2007-12-17 22:59:57 -080011238 offset += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070011239
Al Virob9fc7dc2007-12-17 22:59:57 -080011240 if (bcnt > TG3_VER_SIZE - sizeof(v)) {
11241 memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
Matt Carlson9c8a6202007-10-21 16:16:08 -070011242 break;
11243 }
11244
Al Virob9fc7dc2007-12-17 22:59:57 -080011245 memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
11246 bcnt += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070011247 }
11248
11249 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
Michael Chanc4e65752006-03-20 22:29:32 -080011250}
11251
Michael Chan7544b092007-05-05 13:08:32 -070011252static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
11253
Linus Torvalds1da177e2005-04-16 15:20:36 -070011254static int __devinit tg3_get_invariants(struct tg3 *tp)
11255{
11256 static struct pci_device_id write_reorder_chipsets[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011257 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
11258 PCI_DEVICE_ID_AMD_FE_GATE_700C) },
John W. Linvillec165b002006-07-08 13:28:53 -070011259 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
11260 PCI_DEVICE_ID_AMD_8131_BRIDGE) },
Michael Chan399de502005-10-03 14:02:39 -070011261 { PCI_DEVICE(PCI_VENDOR_ID_VIA,
11262 PCI_DEVICE_ID_VIA_8385_0) },
Linus Torvalds1da177e2005-04-16 15:20:36 -070011263 { },
11264 };
11265 u32 misc_ctrl_reg;
11266 u32 cacheline_sz_reg;
11267 u32 pci_state_reg, grc_misc_cfg;
11268 u32 val;
11269 u16 pci_cmd;
Michael Chanc7835a72006-11-15 21:14:42 -080011270 int err, pcie_cap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011271
Linus Torvalds1da177e2005-04-16 15:20:36 -070011272 /* Force memory write invalidate off. If we leave it on,
11273 * then on 5700_BX chips we have to enable a workaround.
11274 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
11275 * to match the cacheline size. The Broadcom driver have this
11276 * workaround but turns MWI off all the times so never uses
11277 * it. This seems to suggest that the workaround is insufficient.
11278 */
11279 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
11280 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
11281 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
11282
11283 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
11284 * has the register indirect write enable bit set before
11285 * we try to access any of the MMIO registers. It is also
11286 * critical that the PCI-X hw workaround situation is decided
11287 * before that as well.
11288 */
11289 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
11290 &misc_ctrl_reg);
11291
11292 tp->pci_chip_rev_id = (misc_ctrl_reg >>
11293 MISC_HOST_CTRL_CHIPREV_SHIFT);
Matt Carlson795d01c2007-10-07 23:28:17 -070011294 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
11295 u32 prod_id_asic_rev;
11296
11297 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
11298 &prod_id_asic_rev);
11299 tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
11300 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011301
Michael Chanff645be2005-04-21 17:09:53 -070011302 /* Wrong chip ID in 5752 A0. This code can be removed later
11303 * as A0 is not in production.
11304 */
11305 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
11306 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
11307
Michael Chan68929142005-08-09 20:17:14 -070011308 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
11309 * we need to disable memory and use config. cycles
11310 * only to access all registers. The 5702/03 chips
11311 * can mistakenly decode the special cycles from the
11312 * ICH chipsets as memory write cycles, causing corruption
11313 * of register and memory space. Only certain ICH bridges
11314 * will drive special cycles with non-zero data during the
11315 * address phase which can fall within the 5703's address
11316 * range. This is not an ICH bug as the PCI spec allows
11317 * non-zero address during special cycles. However, only
11318 * these ICH bridges are known to drive non-zero addresses
11319 * during special cycles.
11320 *
11321 * Since special cycles do not cross PCI bridges, we only
11322 * enable this workaround if the 5703 is on the secondary
11323 * bus of these ICH bridges.
11324 */
11325 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
11326 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
11327 static struct tg3_dev_id {
11328 u32 vendor;
11329 u32 device;
11330 u32 rev;
11331 } ich_chipsets[] = {
11332 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
11333 PCI_ANY_ID },
11334 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
11335 PCI_ANY_ID },
11336 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
11337 0xa },
11338 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
11339 PCI_ANY_ID },
11340 { },
11341 };
11342 struct tg3_dev_id *pci_id = &ich_chipsets[0];
11343 struct pci_dev *bridge = NULL;
11344
11345 while (pci_id->vendor != 0) {
11346 bridge = pci_get_device(pci_id->vendor, pci_id->device,
11347 bridge);
11348 if (!bridge) {
11349 pci_id++;
11350 continue;
11351 }
11352 if (pci_id->rev != PCI_ANY_ID) {
Auke Kok44c10132007-06-08 15:46:36 -070011353 if (bridge->revision > pci_id->rev)
Michael Chan68929142005-08-09 20:17:14 -070011354 continue;
11355 }
11356 if (bridge->subordinate &&
11357 (bridge->subordinate->number ==
11358 tp->pdev->bus->number)) {
11359
11360 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
11361 pci_dev_put(bridge);
11362 break;
11363 }
11364 }
11365 }
11366
Matt Carlson41588ba2008-04-19 18:12:33 -070011367 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
11368 static struct tg3_dev_id {
11369 u32 vendor;
11370 u32 device;
11371 } bridge_chipsets[] = {
11372 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
11373 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
11374 { },
11375 };
11376 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
11377 struct pci_dev *bridge = NULL;
11378
11379 while (pci_id->vendor != 0) {
11380 bridge = pci_get_device(pci_id->vendor,
11381 pci_id->device,
11382 bridge);
11383 if (!bridge) {
11384 pci_id++;
11385 continue;
11386 }
11387 if (bridge->subordinate &&
11388 (bridge->subordinate->number <=
11389 tp->pdev->bus->number) &&
11390 (bridge->subordinate->subordinate >=
11391 tp->pdev->bus->number)) {
11392 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
11393 pci_dev_put(bridge);
11394 break;
11395 }
11396 }
11397 }
11398
Michael Chan4a29cc22006-03-19 13:21:12 -080011399 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
11400 * DMA addresses > 40-bit. This bridge may have other additional
11401 * 57xx devices behind it in some 4-port NIC designs for example.
11402 * Any tg3 device found behind the bridge will also need the 40-bit
11403 * DMA workaround.
11404 */
Michael Chana4e2b342005-10-26 15:46:52 -070011405 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
11406 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
11407 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
Michael Chan4a29cc22006-03-19 13:21:12 -080011408 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
Michael Chan4cf78e42005-07-25 12:29:19 -070011409 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
Michael Chana4e2b342005-10-26 15:46:52 -070011410 }
Michael Chan4a29cc22006-03-19 13:21:12 -080011411 else {
11412 struct pci_dev *bridge = NULL;
11413
11414 do {
11415 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
11416 PCI_DEVICE_ID_SERVERWORKS_EPB,
11417 bridge);
11418 if (bridge && bridge->subordinate &&
11419 (bridge->subordinate->number <=
11420 tp->pdev->bus->number) &&
11421 (bridge->subordinate->subordinate >=
11422 tp->pdev->bus->number)) {
11423 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
11424 pci_dev_put(bridge);
11425 break;
11426 }
11427 } while (bridge);
11428 }
Michael Chan4cf78e42005-07-25 12:29:19 -070011429
Linus Torvalds1da177e2005-04-16 15:20:36 -070011430 /* Initialize misc host control in PCI block. */
11431 tp->misc_host_ctrl |= (misc_ctrl_reg &
11432 MISC_HOST_CTRL_CHIPREV);
11433 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
11434 tp->misc_host_ctrl);
11435
11436 pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
11437 &cacheline_sz_reg);
11438
11439 tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
11440 tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
11441 tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
11442 tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
11443
Michael Chan7544b092007-05-05 13:08:32 -070011444 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
11445 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
11446 tp->pdev_peer = tg3_find_peer(tp);
11447
John W. Linville2052da92005-04-21 16:56:08 -070011448 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
Michael Chan4cf78e42005-07-25 12:29:19 -070011449 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Michael Chanaf36e6b2006-03-23 01:28:06 -080011450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Michael Chand9ab5ad2006-03-20 22:27:35 -080011451 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070011452 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070011453 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Michael Chanb5d37722006-09-27 16:06:21 -070011454 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
Michael Chana4e2b342005-10-26 15:46:52 -070011455 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
John W. Linville6708e5c2005-04-21 17:00:52 -070011456 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
11457
John W. Linville1b440c562005-04-21 17:03:18 -070011458 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
11459 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
11460 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
11461
Michael Chan5a6f3072006-03-20 22:28:05 -080011462 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
Michael Chan7544b092007-05-05 13:08:32 -070011463 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
11464 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
11465 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
11466 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
11467 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
11468 tp->pdev_peer == tp->pdev))
11469 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
11470
Michael Chanaf36e6b2006-03-23 01:28:06 -080011471 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Michael Chanb5d37722006-09-27 16:06:21 -070011472 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070011473 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070011474 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Michael Chanb5d37722006-09-27 16:06:21 -070011475 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan5a6f3072006-03-20 22:28:05 -080011476 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
Michael Chanfcfa0a32006-03-20 22:28:41 -080011477 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
Michael Chan52c0fd82006-06-29 20:15:54 -070011478 } else {
Michael Chan7f62ad52007-02-20 23:25:40 -080011479 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
Michael Chan52c0fd82006-06-29 20:15:54 -070011480 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
11481 ASIC_REV_5750 &&
11482 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
Michael Chan7f62ad52007-02-20 23:25:40 -080011483 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
Michael Chan52c0fd82006-06-29 20:15:54 -070011484 }
Michael Chan5a6f3072006-03-20 22:28:05 -080011485 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011486
Michael Chan0f893dc2005-07-25 12:30:38 -070011487 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
11488 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
Michael Chand9ab5ad2006-03-20 22:27:35 -080011489 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
Michael Chanaf36e6b2006-03-23 01:28:06 -080011490 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755 &&
Michael Chanb5d37722006-09-27 16:06:21 -070011491 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787 &&
Matt Carlsond30cdd22007-10-07 23:28:35 -070011492 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
Matt Carlson9936bcf2007-10-10 18:03:07 -070011493 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
Michael Chanb5d37722006-09-27 16:06:21 -070011494 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
Michael Chan0f893dc2005-07-25 12:30:38 -070011495 tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
11496
Michael Chanc7835a72006-11-15 21:14:42 -080011497 pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
11498 if (pcie_cap != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011499 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
Matt Carlson5f5c51e2007-11-12 21:19:37 -080011500
11501 pcie_set_readrq(tp->pdev, 4096);
11502
Michael Chanc7835a72006-11-15 21:14:42 -080011503 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
11504 u16 lnkctl;
11505
11506 pci_read_config_word(tp->pdev,
11507 pcie_cap + PCI_EXP_LNKCTL,
11508 &lnkctl);
11509 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
11510 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
11511 }
11512 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011513
Michael Chan399de502005-10-03 14:02:39 -070011514 /* If we have an AMD 762 or VIA K8T800 chipset, write
11515 * reordering to the mailbox registers done by the host
11516 * controller can cause major troubles. We read back from
11517 * every mailbox register write to force the writes to be
11518 * posted to the chip in order.
11519 */
11520 if (pci_dev_present(write_reorder_chipsets) &&
11521 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
11522 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
11523
Linus Torvalds1da177e2005-04-16 15:20:36 -070011524 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
11525 tp->pci_lat_timer < 64) {
11526 tp->pci_lat_timer = 64;
11527
11528 cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
11529 cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
11530 cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
11531 cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
11532
11533 pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
11534 cacheline_sz_reg);
11535 }
11536
Matt Carlson9974a352007-10-07 23:27:28 -070011537 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
11538 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
11539 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
11540 if (!tp->pcix_cap) {
11541 printk(KERN_ERR PFX "Cannot find PCI-X "
11542 "capability, aborting.\n");
11543 return -EIO;
11544 }
11545 }
11546
Linus Torvalds1da177e2005-04-16 15:20:36 -070011547 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
11548 &pci_state_reg);
11549
Matt Carlson9974a352007-10-07 23:27:28 -070011550 if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011551 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
11552
11553 /* If this is a 5700 BX chipset, and we are in PCI-X
11554 * mode, enable register write workaround.
11555 *
11556 * The workaround is to use indirect register accesses
11557 * for all chip writes not to mailbox registers.
11558 */
11559 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
11560 u32 pm_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011561
11562 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
11563
11564 /* The chip can have it's power management PCI config
11565 * space registers clobbered due to this bug.
11566 * So explicitly force the chip into D0 here.
11567 */
Matt Carlson9974a352007-10-07 23:27:28 -070011568 pci_read_config_dword(tp->pdev,
11569 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011570 &pm_reg);
11571 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
11572 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
Matt Carlson9974a352007-10-07 23:27:28 -070011573 pci_write_config_dword(tp->pdev,
11574 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011575 pm_reg);
11576
11577 /* Also, force SERR#/PERR# in PCI command. */
11578 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
11579 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
11580 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
11581 }
11582 }
11583
Michael Chan087fe252005-08-09 20:17:41 -070011584 /* 5700 BX chips need to have their TX producer index mailboxes
11585 * written twice to workaround a bug.
11586 */
11587 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
11588 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
11589
Linus Torvalds1da177e2005-04-16 15:20:36 -070011590 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
11591 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
11592 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
11593 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
11594
11595 /* Chip-specific fixup from Broadcom driver */
11596 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
11597 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
11598 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
11599 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
11600 }
11601
Michael Chan1ee582d2005-08-09 20:16:46 -070011602 /* Default fast path register access methods */
Michael Chan20094932005-08-09 20:16:32 -070011603 tp->read32 = tg3_read32;
Michael Chan1ee582d2005-08-09 20:16:46 -070011604 tp->write32 = tg3_write32;
Michael Chan09ee9292005-08-09 20:17:00 -070011605 tp->read32_mbox = tg3_read32;
Michael Chan20094932005-08-09 20:16:32 -070011606 tp->write32_mbox = tg3_write32;
Michael Chan1ee582d2005-08-09 20:16:46 -070011607 tp->write32_tx_mbox = tg3_write32;
11608 tp->write32_rx_mbox = tg3_write32;
11609
11610 /* Various workaround register access methods */
11611 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
11612 tp->write32 = tg3_write_indirect_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070011613 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
11614 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
11615 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
11616 /*
11617 * Back to back register writes can cause problems on these
11618 * chips, the workaround is to read back all reg writes
11619 * except those to mailbox regs.
11620 *
11621 * See tg3_write_indirect_reg32().
11622 */
Michael Chan1ee582d2005-08-09 20:16:46 -070011623 tp->write32 = tg3_write_flush_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070011624 }
11625
Michael Chan1ee582d2005-08-09 20:16:46 -070011626
11627 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
11628 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
11629 tp->write32_tx_mbox = tg3_write32_tx_mbox;
11630 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
11631 tp->write32_rx_mbox = tg3_write_flush_reg32;
11632 }
Michael Chan20094932005-08-09 20:16:32 -070011633
Michael Chan68929142005-08-09 20:17:14 -070011634 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
11635 tp->read32 = tg3_read_indirect_reg32;
11636 tp->write32 = tg3_write_indirect_reg32;
11637 tp->read32_mbox = tg3_read_indirect_mbox;
11638 tp->write32_mbox = tg3_write_indirect_mbox;
11639 tp->write32_tx_mbox = tg3_write_indirect_mbox;
11640 tp->write32_rx_mbox = tg3_write_indirect_mbox;
11641
11642 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070011643 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070011644
11645 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
11646 pci_cmd &= ~PCI_COMMAND_MEMORY;
11647 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
11648 }
Michael Chanb5d37722006-09-27 16:06:21 -070011649 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
11650 tp->read32_mbox = tg3_read32_mbox_5906;
11651 tp->write32_mbox = tg3_write32_mbox_5906;
11652 tp->write32_tx_mbox = tg3_write32_mbox_5906;
11653 tp->write32_rx_mbox = tg3_write32_mbox_5906;
11654 }
Michael Chan68929142005-08-09 20:17:14 -070011655
Michael Chanbbadf502006-04-06 21:46:34 -070011656 if (tp->write32 == tg3_write_indirect_reg32 ||
11657 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
11658 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
David S. Millerf49639e2006-06-09 11:58:36 -070011659 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
Michael Chanbbadf502006-04-06 21:46:34 -070011660 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
11661
Michael Chan7d0c41e2005-04-21 17:06:20 -070011662 /* Get eeprom hw config before calling tg3_set_power_state().
Michael Chan9d26e212006-12-07 00:21:14 -080011663 * In particular, the TG3_FLG2_IS_NIC flag must be
Michael Chan7d0c41e2005-04-21 17:06:20 -070011664 * determined before calling tg3_set_power_state() so that
11665 * we know whether or not to switch out of Vaux power.
11666 * When the flag is set, it means that GPIO1 is used for eeprom
11667 * write protect and also implies that it is a LOM where GPIOs
11668 * are not used to switch power.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011669 */
Michael Chan7d0c41e2005-04-21 17:06:20 -070011670 tg3_get_eeprom_hw_cfg(tp);
11671
Matt Carlson0d3031d2007-10-10 18:02:43 -070011672 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
11673 /* Allow reads and writes to the
11674 * APE register and memory space.
11675 */
11676 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
11677 PCISTATE_ALLOW_APE_SHMEM_WR;
11678 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
11679 pci_state_reg);
11680 }
11681
Matt Carlson9936bcf2007-10-10 18:03:07 -070011682 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlsonb5af7122007-11-12 21:22:02 -080011683 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
Matt Carlsond30cdd22007-10-07 23:28:35 -070011684 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
11685
Matt Carlsonb5af7122007-11-12 21:22:02 -080011686 if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
11687 tp->pci_chip_rev_id == CHIPREV_ID_5784_A1 ||
11688 tp->pci_chip_rev_id == CHIPREV_ID_5761_A0 ||
11689 tp->pci_chip_rev_id == CHIPREV_ID_5761_A1)
11690 tp->tg3_flags3 |= TG3_FLG3_5761_5784_AX_FIXES;
11691 }
11692
Michael Chan314fba32005-04-21 17:07:04 -070011693 /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
11694 * GPIO1 driven high will bring 5700's external PHY out of reset.
11695 * It is also used as eeprom write protect on LOMs.
11696 */
11697 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
11698 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
11699 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
11700 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
11701 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan3e7d83b2005-04-21 17:10:36 -070011702 /* Unused GPIO3 must be driven as output on 5752 because there
11703 * are no pull-up resistors on unused GPIO pins.
11704 */
11705 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
11706 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chan314fba32005-04-21 17:07:04 -070011707
Michael Chanaf36e6b2006-03-23 01:28:06 -080011708 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
11709 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
11710
Linus Torvalds1da177e2005-04-16 15:20:36 -070011711 /* Force the chip into D0. */
Michael Chanbc1c7562006-03-20 17:48:03 -080011712 err = tg3_set_power_state(tp, PCI_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011713 if (err) {
11714 printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
11715 pci_name(tp->pdev));
11716 return err;
11717 }
11718
11719 /* 5700 B0 chips do not support checksumming correctly due
11720 * to hardware bugs.
11721 */
11722 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
11723 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
11724
Linus Torvalds1da177e2005-04-16 15:20:36 -070011725 /* Derive initial jumbo mode from MTU assigned in
11726 * ether_setup() via the alloc_etherdev() call
11727 */
Michael Chan0f893dc2005-07-25 12:30:38 -070011728 if (tp->dev->mtu > ETH_DATA_LEN &&
Michael Chana4e2b342005-10-26 15:46:52 -070011729 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Michael Chan0f893dc2005-07-25 12:30:38 -070011730 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011731
11732 /* Determine WakeOnLan speed to use. */
11733 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
11734 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
11735 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
11736 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
11737 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
11738 } else {
11739 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
11740 }
11741
11742 /* A few boards don't want Ethernet@WireSpeed phy feature */
11743 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
11744 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
11745 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
Michael Chan747e8f82005-07-25 12:33:22 -070011746 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
Michael Chanb5d37722006-09-27 16:06:21 -070011747 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
Michael Chan747e8f82005-07-25 12:33:22 -070011748 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
Linus Torvalds1da177e2005-04-16 15:20:36 -070011749 tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
11750
11751 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
11752 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
11753 tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
11754 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
11755 tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
11756
Michael Chanc424cb22006-04-29 18:56:34 -070011757 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
11758 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070011759 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070011760 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
11761 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
Michael Chand4011ad2007-02-13 12:17:25 -080011762 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
11763 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
11764 tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
Michael Chanc1d2a192007-01-08 19:57:20 -080011765 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
11766 tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
11767 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
Michael Chanc424cb22006-04-29 18:56:34 -070011768 tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
11769 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011770
Matt Carlsonb2a5c192008-04-03 21:44:44 -070011771 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
11772 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
11773 tp->phy_otp = tg3_read_otp_phycfg(tp);
11774 if (tp->phy_otp == 0)
11775 tp->phy_otp = TG3_OTP_DEFAULT;
11776 }
11777
Matt Carlson8ef21422008-05-02 16:47:53 -070011778 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
11779 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
11780 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
11781 else
11782 tp->mi_mode = MAC_MI_MODE_BASE;
11783
Linus Torvalds1da177e2005-04-16 15:20:36 -070011784 tp->coalesce_mode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011785 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
11786 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
11787 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
11788
11789 /* Initialize MAC MI mode, polling disabled. */
11790 tw32_f(MAC_MI_MODE, tp->mi_mode);
11791 udelay(80);
11792
11793 /* Initialize data/descriptor byte/word swapping. */
11794 val = tr32(GRC_MODE);
11795 val &= GRC_MODE_HOST_STACKUP;
11796 tw32(GRC_MODE, val | tp->grc_mode);
11797
11798 tg3_switch_clocks(tp);
11799
11800 /* Clear this out for sanity. */
11801 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
11802
11803 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
11804 &pci_state_reg);
11805 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
11806 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
11807 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
11808
11809 if (chiprevid == CHIPREV_ID_5701_A0 ||
11810 chiprevid == CHIPREV_ID_5701_B0 ||
11811 chiprevid == CHIPREV_ID_5701_B2 ||
11812 chiprevid == CHIPREV_ID_5701_B5) {
11813 void __iomem *sram_base;
11814
11815 /* Write some dummy words into the SRAM status block
11816 * area, see if it reads back correctly. If the return
11817 * value is bad, force enable the PCIX workaround.
11818 */
11819 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
11820
11821 writel(0x00000000, sram_base);
11822 writel(0x00000000, sram_base + 4);
11823 writel(0xffffffff, sram_base + 4);
11824 if (readl(sram_base) != 0x00000000)
11825 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
11826 }
11827 }
11828
11829 udelay(50);
11830 tg3_nvram_init(tp);
11831
11832 grc_misc_cfg = tr32(GRC_MISC_CFG);
11833 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
11834
Linus Torvalds1da177e2005-04-16 15:20:36 -070011835 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
11836 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
11837 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
11838 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
11839
David S. Millerfac9b832005-05-18 22:46:34 -070011840 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
11841 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
11842 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
11843 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
11844 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
11845 HOSTCC_MODE_CLRTICK_TXBD);
11846
11847 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
11848 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
11849 tp->misc_host_ctrl);
11850 }
11851
Linus Torvalds1da177e2005-04-16 15:20:36 -070011852 /* these are limited to 10/100 only */
11853 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
11854 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
11855 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
11856 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
11857 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
11858 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
11859 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
11860 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
11861 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
Michael Chan676917d2006-12-07 00:20:22 -080011862 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
11863 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
Michael Chanb5d37722006-09-27 16:06:21 -070011864 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011865 tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
11866
11867 err = tg3_phy_probe(tp);
11868 if (err) {
11869 printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
11870 pci_name(tp->pdev), err);
11871 /* ... but do not return immediately ... */
11872 }
11873
11874 tg3_read_partno(tp);
Michael Chanc4e65752006-03-20 22:29:32 -080011875 tg3_read_fw_ver(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011876
11877 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
11878 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
11879 } else {
11880 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
11881 tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
11882 else
11883 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
11884 }
11885
11886 /* 5700 {AX,BX} chips have a broken status block link
11887 * change bit implementation, so we must use the
11888 * status register in those cases.
11889 */
11890 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
11891 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
11892 else
11893 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
11894
11895 /* The led_ctrl is set during tg3_phy_probe, here we might
11896 * have to force the link status polling mechanism based
11897 * upon subsystem IDs.
11898 */
11899 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
Michael Chan007a880d2007-05-31 14:49:51 -070011900 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070011901 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
11902 tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
11903 TG3_FLAG_USE_LINKCHG_REG);
11904 }
11905
11906 /* For all SERDES we poll the MAC status register. */
11907 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
11908 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
11909 else
11910 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
11911
Michael Chan5a6f3072006-03-20 22:28:05 -080011912 /* All chips before 5787 can get confused if TX buffers
Linus Torvalds1da177e2005-04-16 15:20:36 -070011913 * straddle the 4GB address boundary in some cases.
11914 */
Michael Chanaf36e6b2006-03-23 01:28:06 -080011915 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Michael Chanb5d37722006-09-27 16:06:21 -070011916 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070011917 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070011918 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Michael Chanb5d37722006-09-27 16:06:21 -070011919 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Michael Chan5a6f3072006-03-20 22:28:05 -080011920 tp->dev->hard_start_xmit = tg3_start_xmit;
11921 else
11922 tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011923
11924 tp->rx_offset = 2;
11925 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
11926 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
11927 tp->rx_offset = 0;
11928
Michael Chanf92905d2006-06-29 20:14:29 -070011929 tp->rx_std_max_post = TG3_RX_RING_SIZE;
11930
11931 /* Increment the rx prod index on the rx std ring by at most
11932 * 8 for these chips to workaround hw errata.
11933 */
11934 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
11935 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
11936 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
11937 tp->rx_std_max_post = 8;
11938
Matt Carlson8ed5d972007-05-07 00:25:49 -070011939 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
11940 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
11941 PCIE_PWR_MGMT_L1_THRESH_MSK;
11942
Linus Torvalds1da177e2005-04-16 15:20:36 -070011943 return err;
11944}
11945
David S. Miller49b6e95f2007-03-29 01:38:42 -070011946#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070011947static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
11948{
11949 struct net_device *dev = tp->dev;
11950 struct pci_dev *pdev = tp->pdev;
David S. Miller49b6e95f2007-03-29 01:38:42 -070011951 struct device_node *dp = pci_device_to_OF_node(pdev);
David S. Miller374d4ca2007-03-29 01:57:57 -070011952 const unsigned char *addr;
David S. Miller49b6e95f2007-03-29 01:38:42 -070011953 int len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011954
David S. Miller49b6e95f2007-03-29 01:38:42 -070011955 addr = of_get_property(dp, "local-mac-address", &len);
11956 if (addr && len == 6) {
11957 memcpy(dev->dev_addr, addr, 6);
11958 memcpy(dev->perm_addr, dev->dev_addr, 6);
11959 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011960 }
11961 return -ENODEV;
11962}
11963
11964static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
11965{
11966 struct net_device *dev = tp->dev;
11967
11968 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
John W. Linville2ff43692005-09-12 14:44:20 -070011969 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011970 return 0;
11971}
11972#endif
11973
11974static int __devinit tg3_get_device_address(struct tg3 *tp)
11975{
11976 struct net_device *dev = tp->dev;
11977 u32 hi, lo, mac_offset;
Michael Chan008652b2006-03-27 23:14:53 -080011978 int addr_ok = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011979
David S. Miller49b6e95f2007-03-29 01:38:42 -070011980#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070011981 if (!tg3_get_macaddr_sparc(tp))
11982 return 0;
11983#endif
11984
11985 mac_offset = 0x7c;
David S. Millerf49639e2006-06-09 11:58:36 -070011986 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
Michael Chana4e2b342005-10-26 15:46:52 -070011987 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011988 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
11989 mac_offset = 0xcc;
11990 if (tg3_nvram_lock(tp))
11991 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
11992 else
11993 tg3_nvram_unlock(tp);
11994 }
Michael Chanb5d37722006-09-27 16:06:21 -070011995 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11996 mac_offset = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011997
11998 /* First try to get it from MAC address mailbox. */
11999 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
12000 if ((hi >> 16) == 0x484b) {
12001 dev->dev_addr[0] = (hi >> 8) & 0xff;
12002 dev->dev_addr[1] = (hi >> 0) & 0xff;
12003
12004 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
12005 dev->dev_addr[2] = (lo >> 24) & 0xff;
12006 dev->dev_addr[3] = (lo >> 16) & 0xff;
12007 dev->dev_addr[4] = (lo >> 8) & 0xff;
12008 dev->dev_addr[5] = (lo >> 0) & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012009
Michael Chan008652b2006-03-27 23:14:53 -080012010 /* Some old bootcode may report a 0 MAC address in SRAM */
12011 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
12012 }
12013 if (!addr_ok) {
12014 /* Next, try NVRAM. */
David S. Millerf49639e2006-06-09 11:58:36 -070012015 if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
Michael Chan008652b2006-03-27 23:14:53 -080012016 !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
12017 dev->dev_addr[0] = ((hi >> 16) & 0xff);
12018 dev->dev_addr[1] = ((hi >> 24) & 0xff);
12019 dev->dev_addr[2] = ((lo >> 0) & 0xff);
12020 dev->dev_addr[3] = ((lo >> 8) & 0xff);
12021 dev->dev_addr[4] = ((lo >> 16) & 0xff);
12022 dev->dev_addr[5] = ((lo >> 24) & 0xff);
12023 }
12024 /* Finally just fetch it out of the MAC control regs. */
12025 else {
12026 hi = tr32(MAC_ADDR_0_HIGH);
12027 lo = tr32(MAC_ADDR_0_LOW);
12028
12029 dev->dev_addr[5] = lo & 0xff;
12030 dev->dev_addr[4] = (lo >> 8) & 0xff;
12031 dev->dev_addr[3] = (lo >> 16) & 0xff;
12032 dev->dev_addr[2] = (lo >> 24) & 0xff;
12033 dev->dev_addr[1] = hi & 0xff;
12034 dev->dev_addr[0] = (hi >> 8) & 0xff;
12035 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012036 }
12037
12038 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
David S. Miller7582a332008-03-20 15:53:15 -070012039#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070012040 if (!tg3_get_default_macaddr_sparc(tp))
12041 return 0;
12042#endif
12043 return -EINVAL;
12044 }
John W. Linville2ff43692005-09-12 14:44:20 -070012045 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012046 return 0;
12047}
12048
David S. Miller59e6b432005-05-18 22:50:10 -070012049#define BOUNDARY_SINGLE_CACHELINE 1
12050#define BOUNDARY_MULTI_CACHELINE 2
12051
12052static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
12053{
12054 int cacheline_size;
12055 u8 byte;
12056 int goal;
12057
12058 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
12059 if (byte == 0)
12060 cacheline_size = 1024;
12061 else
12062 cacheline_size = (int) byte * 4;
12063
12064 /* On 5703 and later chips, the boundary bits have no
12065 * effect.
12066 */
12067 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12068 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12069 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
12070 goto out;
12071
12072#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
12073 goal = BOUNDARY_MULTI_CACHELINE;
12074#else
12075#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
12076 goal = BOUNDARY_SINGLE_CACHELINE;
12077#else
12078 goal = 0;
12079#endif
12080#endif
12081
12082 if (!goal)
12083 goto out;
12084
12085 /* PCI controllers on most RISC systems tend to disconnect
12086 * when a device tries to burst across a cache-line boundary.
12087 * Therefore, letting tg3 do so just wastes PCI bandwidth.
12088 *
12089 * Unfortunately, for PCI-E there are only limited
12090 * write-side controls for this, and thus for reads
12091 * we will still get the disconnects. We'll also waste
12092 * these PCI cycles for both read and write for chips
12093 * other than 5700 and 5701 which do not implement the
12094 * boundary bits.
12095 */
12096 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
12097 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
12098 switch (cacheline_size) {
12099 case 16:
12100 case 32:
12101 case 64:
12102 case 128:
12103 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12104 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
12105 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
12106 } else {
12107 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
12108 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
12109 }
12110 break;
12111
12112 case 256:
12113 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
12114 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
12115 break;
12116
12117 default:
12118 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
12119 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
12120 break;
12121 };
12122 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
12123 switch (cacheline_size) {
12124 case 16:
12125 case 32:
12126 case 64:
12127 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12128 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
12129 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
12130 break;
12131 }
12132 /* fallthrough */
12133 case 128:
12134 default:
12135 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
12136 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
12137 break;
12138 };
12139 } else {
12140 switch (cacheline_size) {
12141 case 16:
12142 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12143 val |= (DMA_RWCTRL_READ_BNDRY_16 |
12144 DMA_RWCTRL_WRITE_BNDRY_16);
12145 break;
12146 }
12147 /* fallthrough */
12148 case 32:
12149 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12150 val |= (DMA_RWCTRL_READ_BNDRY_32 |
12151 DMA_RWCTRL_WRITE_BNDRY_32);
12152 break;
12153 }
12154 /* fallthrough */
12155 case 64:
12156 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12157 val |= (DMA_RWCTRL_READ_BNDRY_64 |
12158 DMA_RWCTRL_WRITE_BNDRY_64);
12159 break;
12160 }
12161 /* fallthrough */
12162 case 128:
12163 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12164 val |= (DMA_RWCTRL_READ_BNDRY_128 |
12165 DMA_RWCTRL_WRITE_BNDRY_128);
12166 break;
12167 }
12168 /* fallthrough */
12169 case 256:
12170 val |= (DMA_RWCTRL_READ_BNDRY_256 |
12171 DMA_RWCTRL_WRITE_BNDRY_256);
12172 break;
12173 case 512:
12174 val |= (DMA_RWCTRL_READ_BNDRY_512 |
12175 DMA_RWCTRL_WRITE_BNDRY_512);
12176 break;
12177 case 1024:
12178 default:
12179 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
12180 DMA_RWCTRL_WRITE_BNDRY_1024);
12181 break;
12182 };
12183 }
12184
12185out:
12186 return val;
12187}
12188
Linus Torvalds1da177e2005-04-16 15:20:36 -070012189static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
12190{
12191 struct tg3_internal_buffer_desc test_desc;
12192 u32 sram_dma_descs;
12193 int i, ret;
12194
12195 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
12196
12197 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
12198 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
12199 tw32(RDMAC_STATUS, 0);
12200 tw32(WDMAC_STATUS, 0);
12201
12202 tw32(BUFMGR_MODE, 0);
12203 tw32(FTQ_RESET, 0);
12204
12205 test_desc.addr_hi = ((u64) buf_dma) >> 32;
12206 test_desc.addr_lo = buf_dma & 0xffffffff;
12207 test_desc.nic_mbuf = 0x00002100;
12208 test_desc.len = size;
12209
12210 /*
12211 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
12212 * the *second* time the tg3 driver was getting loaded after an
12213 * initial scan.
12214 *
12215 * Broadcom tells me:
12216 * ...the DMA engine is connected to the GRC block and a DMA
12217 * reset may affect the GRC block in some unpredictable way...
12218 * The behavior of resets to individual blocks has not been tested.
12219 *
12220 * Broadcom noted the GRC reset will also reset all sub-components.
12221 */
12222 if (to_device) {
12223 test_desc.cqid_sqid = (13 << 8) | 2;
12224
12225 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
12226 udelay(40);
12227 } else {
12228 test_desc.cqid_sqid = (16 << 8) | 7;
12229
12230 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
12231 udelay(40);
12232 }
12233 test_desc.flags = 0x00000005;
12234
12235 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
12236 u32 val;
12237
12238 val = *(((u32 *)&test_desc) + i);
12239 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
12240 sram_dma_descs + (i * sizeof(u32)));
12241 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
12242 }
12243 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
12244
12245 if (to_device) {
12246 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
12247 } else {
12248 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
12249 }
12250
12251 ret = -ENODEV;
12252 for (i = 0; i < 40; i++) {
12253 u32 val;
12254
12255 if (to_device)
12256 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
12257 else
12258 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
12259 if ((val & 0xffff) == sram_dma_descs) {
12260 ret = 0;
12261 break;
12262 }
12263
12264 udelay(100);
12265 }
12266
12267 return ret;
12268}
12269
David S. Millerded73402005-05-23 13:59:47 -070012270#define TEST_BUFFER_SIZE 0x2000
Linus Torvalds1da177e2005-04-16 15:20:36 -070012271
12272static int __devinit tg3_test_dma(struct tg3 *tp)
12273{
12274 dma_addr_t buf_dma;
David S. Miller59e6b432005-05-18 22:50:10 -070012275 u32 *buf, saved_dma_rwctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012276 int ret;
12277
12278 buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
12279 if (!buf) {
12280 ret = -ENOMEM;
12281 goto out_nofree;
12282 }
12283
12284 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
12285 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
12286
David S. Miller59e6b432005-05-18 22:50:10 -070012287 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012288
12289 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
12290 /* DMA read watermark not used on PCIE */
12291 tp->dma_rwctrl |= 0x00180000;
12292 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
Michael Chan85e94ce2005-04-21 17:05:28 -070012293 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
12294 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012295 tp->dma_rwctrl |= 0x003f0000;
12296 else
12297 tp->dma_rwctrl |= 0x003f000f;
12298 } else {
12299 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
12300 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
12301 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
Michael Chan49afdeb2007-02-13 12:17:03 -080012302 u32 read_water = 0x7;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012303
Michael Chan4a29cc22006-03-19 13:21:12 -080012304 /* If the 5704 is behind the EPB bridge, we can
12305 * do the less restrictive ONE_DMA workaround for
12306 * better performance.
12307 */
12308 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
12309 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
12310 tp->dma_rwctrl |= 0x8000;
12311 else if (ccval == 0x6 || ccval == 0x7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012312 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
12313
Michael Chan49afdeb2007-02-13 12:17:03 -080012314 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
12315 read_water = 4;
David S. Miller59e6b432005-05-18 22:50:10 -070012316 /* Set bit 23 to enable PCIX hw bug fix */
Michael Chan49afdeb2007-02-13 12:17:03 -080012317 tp->dma_rwctrl |=
12318 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
12319 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
12320 (1 << 23);
Michael Chan4cf78e42005-07-25 12:29:19 -070012321 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
12322 /* 5780 always in PCIX mode */
12323 tp->dma_rwctrl |= 0x00144000;
Michael Chana4e2b342005-10-26 15:46:52 -070012324 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
12325 /* 5714 always in PCIX mode */
12326 tp->dma_rwctrl |= 0x00148000;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012327 } else {
12328 tp->dma_rwctrl |= 0x001b000f;
12329 }
12330 }
12331
12332 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
12333 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
12334 tp->dma_rwctrl &= 0xfffffff0;
12335
12336 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12337 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
12338 /* Remove this if it causes problems for some boards. */
12339 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
12340
12341 /* On 5700/5701 chips, we need to set this bit.
12342 * Otherwise the chip will issue cacheline transactions
12343 * to streamable DMA memory with not all the byte
12344 * enables turned on. This is an error on several
12345 * RISC PCI controllers, in particular sparc64.
12346 *
12347 * On 5703/5704 chips, this bit has been reassigned
12348 * a different meaning. In particular, it is used
12349 * on those chips to enable a PCI-X workaround.
12350 */
12351 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
12352 }
12353
12354 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
12355
12356#if 0
12357 /* Unneeded, already done by tg3_get_invariants. */
12358 tg3_switch_clocks(tp);
12359#endif
12360
12361 ret = 0;
12362 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12363 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
12364 goto out;
12365
David S. Miller59e6b432005-05-18 22:50:10 -070012366 /* It is best to perform DMA test with maximum write burst size
12367 * to expose the 5700/5701 write DMA bug.
12368 */
12369 saved_dma_rwctrl = tp->dma_rwctrl;
12370 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
12371 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
12372
Linus Torvalds1da177e2005-04-16 15:20:36 -070012373 while (1) {
12374 u32 *p = buf, i;
12375
12376 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
12377 p[i] = i;
12378
12379 /* Send the buffer to the chip. */
12380 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
12381 if (ret) {
12382 printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
12383 break;
12384 }
12385
12386#if 0
12387 /* validate data reached card RAM correctly. */
12388 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
12389 u32 val;
12390 tg3_read_mem(tp, 0x2100 + (i*4), &val);
12391 if (le32_to_cpu(val) != p[i]) {
12392 printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
12393 /* ret = -ENODEV here? */
12394 }
12395 p[i] = 0;
12396 }
12397#endif
12398 /* Now read it back. */
12399 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
12400 if (ret) {
12401 printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
12402
12403 break;
12404 }
12405
12406 /* Verify it. */
12407 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
12408 if (p[i] == i)
12409 continue;
12410
David S. Miller59e6b432005-05-18 22:50:10 -070012411 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
12412 DMA_RWCTRL_WRITE_BNDRY_16) {
12413 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012414 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
12415 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
12416 break;
12417 } else {
12418 printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
12419 ret = -ENODEV;
12420 goto out;
12421 }
12422 }
12423
12424 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
12425 /* Success. */
12426 ret = 0;
12427 break;
12428 }
12429 }
David S. Miller59e6b432005-05-18 22:50:10 -070012430 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
12431 DMA_RWCTRL_WRITE_BNDRY_16) {
Michael Chan6d1cfba2005-06-08 14:13:14 -070012432 static struct pci_device_id dma_wait_state_chipsets[] = {
12433 { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
12434 PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
12435 { },
12436 };
12437
David S. Miller59e6b432005-05-18 22:50:10 -070012438 /* DMA test passed without adjusting DMA boundary,
Michael Chan6d1cfba2005-06-08 14:13:14 -070012439 * now look for chipsets that are known to expose the
12440 * DMA bug without failing the test.
David S. Miller59e6b432005-05-18 22:50:10 -070012441 */
Michael Chan6d1cfba2005-06-08 14:13:14 -070012442 if (pci_dev_present(dma_wait_state_chipsets)) {
12443 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
12444 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
12445 }
12446 else
12447 /* Safe to use the calculated DMA boundary. */
12448 tp->dma_rwctrl = saved_dma_rwctrl;
12449
David S. Miller59e6b432005-05-18 22:50:10 -070012450 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
12451 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012452
12453out:
12454 pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
12455out_nofree:
12456 return ret;
12457}
12458
12459static void __devinit tg3_init_link_config(struct tg3 *tp)
12460{
12461 tp->link_config.advertising =
12462 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12463 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12464 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
12465 ADVERTISED_Autoneg | ADVERTISED_MII);
12466 tp->link_config.speed = SPEED_INVALID;
12467 tp->link_config.duplex = DUPLEX_INVALID;
12468 tp->link_config.autoneg = AUTONEG_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012469 tp->link_config.active_speed = SPEED_INVALID;
12470 tp->link_config.active_duplex = DUPLEX_INVALID;
12471 tp->link_config.phy_is_low_power = 0;
12472 tp->link_config.orig_speed = SPEED_INVALID;
12473 tp->link_config.orig_duplex = DUPLEX_INVALID;
12474 tp->link_config.orig_autoneg = AUTONEG_INVALID;
12475}
12476
12477static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
12478{
Michael Chanfdfec172005-07-25 12:31:48 -070012479 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
12480 tp->bufmgr_config.mbuf_read_dma_low_water =
12481 DEFAULT_MB_RDMA_LOW_WATER_5705;
12482 tp->bufmgr_config.mbuf_mac_rx_low_water =
12483 DEFAULT_MB_MACRX_LOW_WATER_5705;
12484 tp->bufmgr_config.mbuf_high_water =
12485 DEFAULT_MB_HIGH_WATER_5705;
Michael Chanb5d37722006-09-27 16:06:21 -070012486 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
12487 tp->bufmgr_config.mbuf_mac_rx_low_water =
12488 DEFAULT_MB_MACRX_LOW_WATER_5906;
12489 tp->bufmgr_config.mbuf_high_water =
12490 DEFAULT_MB_HIGH_WATER_5906;
12491 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012492
Michael Chanfdfec172005-07-25 12:31:48 -070012493 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
12494 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
12495 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
12496 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
12497 tp->bufmgr_config.mbuf_high_water_jumbo =
12498 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
12499 } else {
12500 tp->bufmgr_config.mbuf_read_dma_low_water =
12501 DEFAULT_MB_RDMA_LOW_WATER;
12502 tp->bufmgr_config.mbuf_mac_rx_low_water =
12503 DEFAULT_MB_MACRX_LOW_WATER;
12504 tp->bufmgr_config.mbuf_high_water =
12505 DEFAULT_MB_HIGH_WATER;
12506
12507 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
12508 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
12509 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
12510 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
12511 tp->bufmgr_config.mbuf_high_water_jumbo =
12512 DEFAULT_MB_HIGH_WATER_JUMBO;
12513 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012514
12515 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
12516 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
12517}
12518
12519static char * __devinit tg3_phy_string(struct tg3 *tp)
12520{
12521 switch (tp->phy_id & PHY_ID_MASK) {
12522 case PHY_ID_BCM5400: return "5400";
12523 case PHY_ID_BCM5401: return "5401";
12524 case PHY_ID_BCM5411: return "5411";
12525 case PHY_ID_BCM5701: return "5701";
12526 case PHY_ID_BCM5703: return "5703";
12527 case PHY_ID_BCM5704: return "5704";
12528 case PHY_ID_BCM5705: return "5705";
12529 case PHY_ID_BCM5750: return "5750";
Michael Chan85e94ce2005-04-21 17:05:28 -070012530 case PHY_ID_BCM5752: return "5752";
Michael Chana4e2b342005-10-26 15:46:52 -070012531 case PHY_ID_BCM5714: return "5714";
Michael Chan4cf78e42005-07-25 12:29:19 -070012532 case PHY_ID_BCM5780: return "5780";
Michael Chanaf36e6b2006-03-23 01:28:06 -080012533 case PHY_ID_BCM5755: return "5755";
Michael Chand9ab5ad2006-03-20 22:27:35 -080012534 case PHY_ID_BCM5787: return "5787";
Matt Carlsond30cdd22007-10-07 23:28:35 -070012535 case PHY_ID_BCM5784: return "5784";
Michael Chan126a3362006-09-27 16:03:07 -070012536 case PHY_ID_BCM5756: return "5722/5756";
Michael Chanb5d37722006-09-27 16:06:21 -070012537 case PHY_ID_BCM5906: return "5906";
Matt Carlson9936bcf2007-10-10 18:03:07 -070012538 case PHY_ID_BCM5761: return "5761";
Linus Torvalds1da177e2005-04-16 15:20:36 -070012539 case PHY_ID_BCM8002: return "8002/serdes";
12540 case 0: return "serdes";
12541 default: return "unknown";
12542 };
12543}
12544
Michael Chanf9804dd2005-09-27 12:13:10 -070012545static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
12546{
12547 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
12548 strcpy(str, "PCI Express");
12549 return str;
12550 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
12551 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
12552
12553 strcpy(str, "PCIX:");
12554
12555 if ((clock_ctrl == 7) ||
12556 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
12557 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
12558 strcat(str, "133MHz");
12559 else if (clock_ctrl == 0)
12560 strcat(str, "33MHz");
12561 else if (clock_ctrl == 2)
12562 strcat(str, "50MHz");
12563 else if (clock_ctrl == 4)
12564 strcat(str, "66MHz");
12565 else if (clock_ctrl == 6)
12566 strcat(str, "100MHz");
Michael Chanf9804dd2005-09-27 12:13:10 -070012567 } else {
12568 strcpy(str, "PCI:");
12569 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
12570 strcat(str, "66MHz");
12571 else
12572 strcat(str, "33MHz");
12573 }
12574 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
12575 strcat(str, ":32-bit");
12576 else
12577 strcat(str, ":64-bit");
12578 return str;
12579}
12580
Michael Chan8c2dc7e2005-12-19 16:26:02 -080012581static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012582{
12583 struct pci_dev *peer;
12584 unsigned int func, devnr = tp->pdev->devfn & ~7;
12585
12586 for (func = 0; func < 8; func++) {
12587 peer = pci_get_slot(tp->pdev->bus, devnr | func);
12588 if (peer && peer != tp->pdev)
12589 break;
12590 pci_dev_put(peer);
12591 }
Michael Chan16fe9d72005-12-13 21:09:54 -080012592 /* 5704 can be configured in single-port mode, set peer to
12593 * tp->pdev in that case.
12594 */
12595 if (!peer) {
12596 peer = tp->pdev;
12597 return peer;
12598 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012599
12600 /*
12601 * We don't need to keep the refcount elevated; there's no way
12602 * to remove one half of this device without removing the other
12603 */
12604 pci_dev_put(peer);
12605
12606 return peer;
12607}
12608
David S. Miller15f98502005-05-18 22:49:26 -070012609static void __devinit tg3_init_coal(struct tg3 *tp)
12610{
12611 struct ethtool_coalesce *ec = &tp->coal;
12612
12613 memset(ec, 0, sizeof(*ec));
12614 ec->cmd = ETHTOOL_GCOALESCE;
12615 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
12616 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
12617 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
12618 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
12619 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
12620 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
12621 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
12622 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
12623 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
12624
12625 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
12626 HOSTCC_MODE_CLRTICK_TXBD)) {
12627 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
12628 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
12629 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
12630 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
12631 }
Michael Chand244c892005-07-05 14:42:33 -070012632
12633 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
12634 ec->rx_coalesce_usecs_irq = 0;
12635 ec->tx_coalesce_usecs_irq = 0;
12636 ec->stats_block_coalesce_usecs = 0;
12637 }
David S. Miller15f98502005-05-18 22:49:26 -070012638}
12639
Linus Torvalds1da177e2005-04-16 15:20:36 -070012640static int __devinit tg3_init_one(struct pci_dev *pdev,
12641 const struct pci_device_id *ent)
12642{
12643 static int tg3_version_printed = 0;
Sergei Shtylyov2de58e32008-04-12 18:30:58 -070012644 resource_size_t tg3reg_base;
12645 unsigned long tg3reg_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012646 struct net_device *dev;
12647 struct tg3 *tp;
Joe Perchesd6645372007-12-20 04:06:59 -080012648 int err, pm_cap;
Michael Chanf9804dd2005-09-27 12:13:10 -070012649 char str[40];
Michael Chan72f2afb2006-03-06 19:28:35 -080012650 u64 dma_mask, persist_dma_mask;
Joe Perchesd6645372007-12-20 04:06:59 -080012651 DECLARE_MAC_BUF(mac);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012652
12653 if (tg3_version_printed++ == 0)
12654 printk(KERN_INFO "%s", version);
12655
12656 err = pci_enable_device(pdev);
12657 if (err) {
12658 printk(KERN_ERR PFX "Cannot enable PCI device, "
12659 "aborting.\n");
12660 return err;
12661 }
12662
12663 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
12664 printk(KERN_ERR PFX "Cannot find proper PCI device "
12665 "base address, aborting.\n");
12666 err = -ENODEV;
12667 goto err_out_disable_pdev;
12668 }
12669
12670 err = pci_request_regions(pdev, DRV_MODULE_NAME);
12671 if (err) {
12672 printk(KERN_ERR PFX "Cannot obtain PCI resources, "
12673 "aborting.\n");
12674 goto err_out_disable_pdev;
12675 }
12676
12677 pci_set_master(pdev);
12678
12679 /* Find power-management capability. */
12680 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
12681 if (pm_cap == 0) {
12682 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
12683 "aborting.\n");
12684 err = -EIO;
12685 goto err_out_free_res;
12686 }
12687
Linus Torvalds1da177e2005-04-16 15:20:36 -070012688 tg3reg_base = pci_resource_start(pdev, 0);
12689 tg3reg_len = pci_resource_len(pdev, 0);
12690
12691 dev = alloc_etherdev(sizeof(*tp));
12692 if (!dev) {
12693 printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
12694 err = -ENOMEM;
12695 goto err_out_free_res;
12696 }
12697
Linus Torvalds1da177e2005-04-16 15:20:36 -070012698 SET_NETDEV_DEV(dev, &pdev->dev);
12699
Linus Torvalds1da177e2005-04-16 15:20:36 -070012700#if TG3_VLAN_TAG_USED
12701 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
12702 dev->vlan_rx_register = tg3_vlan_rx_register;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012703#endif
12704
12705 tp = netdev_priv(dev);
12706 tp->pdev = pdev;
12707 tp->dev = dev;
12708 tp->pm_cap = pm_cap;
12709 tp->mac_mode = TG3_DEF_MAC_MODE;
12710 tp->rx_mode = TG3_DEF_RX_MODE;
12711 tp->tx_mode = TG3_DEF_TX_MODE;
Matt Carlson8ef21422008-05-02 16:47:53 -070012712
Linus Torvalds1da177e2005-04-16 15:20:36 -070012713 if (tg3_debug > 0)
12714 tp->msg_enable = tg3_debug;
12715 else
12716 tp->msg_enable = TG3_DEF_MSG_ENABLE;
12717
12718 /* The word/byte swap controls here control register access byte
12719 * swapping. DMA data byte swapping is controlled in the GRC_MODE
12720 * setting below.
12721 */
12722 tp->misc_host_ctrl =
12723 MISC_HOST_CTRL_MASK_PCI_INT |
12724 MISC_HOST_CTRL_WORD_SWAP |
12725 MISC_HOST_CTRL_INDIR_ACCESS |
12726 MISC_HOST_CTRL_PCISTATE_RW;
12727
12728 /* The NONFRM (non-frame) byte/word swap controls take effect
12729 * on descriptor entries, anything which isn't packet data.
12730 *
12731 * The StrongARM chips on the board (one for tx, one for rx)
12732 * are running in big-endian mode.
12733 */
12734 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
12735 GRC_MODE_WSWAP_NONFRM_DATA);
12736#ifdef __BIG_ENDIAN
12737 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
12738#endif
12739 spin_lock_init(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012740 spin_lock_init(&tp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +000012741 INIT_WORK(&tp->reset_task, tg3_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012742
12743 tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010012744 if (!tp->regs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012745 printk(KERN_ERR PFX "Cannot map device registers, "
12746 "aborting.\n");
12747 err = -ENOMEM;
12748 goto err_out_free_dev;
12749 }
12750
12751 tg3_init_link_config(tp);
12752
Linus Torvalds1da177e2005-04-16 15:20:36 -070012753 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
12754 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
12755 tp->tx_pending = TG3_DEF_TX_RING_PENDING;
12756
12757 dev->open = tg3_open;
12758 dev->stop = tg3_close;
12759 dev->get_stats = tg3_get_stats;
12760 dev->set_multicast_list = tg3_set_rx_mode;
12761 dev->set_mac_address = tg3_set_mac_addr;
12762 dev->do_ioctl = tg3_ioctl;
12763 dev->tx_timeout = tg3_tx_timeout;
Stephen Hemmingerbea33482007-10-03 16:41:36 -070012764 netif_napi_add(dev, &tp->napi, tg3_poll, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012765 dev->ethtool_ops = &tg3_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012766 dev->watchdog_timeo = TG3_TX_TIMEOUT;
12767 dev->change_mtu = tg3_change_mtu;
12768 dev->irq = pdev->irq;
12769#ifdef CONFIG_NET_POLL_CONTROLLER
12770 dev->poll_controller = tg3_poll_controller;
12771#endif
12772
12773 err = tg3_get_invariants(tp);
12774 if (err) {
12775 printk(KERN_ERR PFX "Problem fetching invariants of chip, "
12776 "aborting.\n");
12777 goto err_out_iounmap;
12778 }
12779
Michael Chan4a29cc22006-03-19 13:21:12 -080012780 /* The EPB bridge inside 5714, 5715, and 5780 and any
12781 * device behind the EPB cannot support DMA addresses > 40-bit.
Michael Chan72f2afb2006-03-06 19:28:35 -080012782 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
12783 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
12784 * do DMA address check in tg3_start_xmit().
12785 */
Michael Chan4a29cc22006-03-19 13:21:12 -080012786 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
12787 persist_dma_mask = dma_mask = DMA_32BIT_MASK;
12788 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
Michael Chan72f2afb2006-03-06 19:28:35 -080012789 persist_dma_mask = dma_mask = DMA_40BIT_MASK;
12790#ifdef CONFIG_HIGHMEM
12791 dma_mask = DMA_64BIT_MASK;
12792#endif
Michael Chan4a29cc22006-03-19 13:21:12 -080012793 } else
Michael Chan72f2afb2006-03-06 19:28:35 -080012794 persist_dma_mask = dma_mask = DMA_64BIT_MASK;
12795
12796 /* Configure DMA attributes. */
12797 if (dma_mask > DMA_32BIT_MASK) {
12798 err = pci_set_dma_mask(pdev, dma_mask);
12799 if (!err) {
12800 dev->features |= NETIF_F_HIGHDMA;
12801 err = pci_set_consistent_dma_mask(pdev,
12802 persist_dma_mask);
12803 if (err < 0) {
12804 printk(KERN_ERR PFX "Unable to obtain 64 bit "
12805 "DMA for consistent allocations\n");
12806 goto err_out_iounmap;
12807 }
12808 }
12809 }
12810 if (err || dma_mask == DMA_32BIT_MASK) {
12811 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
12812 if (err) {
12813 printk(KERN_ERR PFX "No usable DMA configuration, "
12814 "aborting.\n");
12815 goto err_out_iounmap;
12816 }
12817 }
12818
Michael Chanfdfec172005-07-25 12:31:48 -070012819 tg3_init_bufmgr_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012820
Linus Torvalds1da177e2005-04-16 15:20:36 -070012821 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
12822 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
12823 }
12824 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12825 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
12826 tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
Michael Chanc7835a72006-11-15 21:14:42 -080012827 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
Linus Torvalds1da177e2005-04-16 15:20:36 -070012828 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
12829 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
12830 } else {
Michael Chan7f62ad52007-02-20 23:25:40 -080012831 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012832 }
12833
Michael Chan4e3a7aa2006-03-20 17:47:44 -080012834 /* TSO is on by default on chips that support hardware TSO.
12835 * Firmware TSO on older chips gives lower performance, so it
12836 * is off by default, but can be enabled using ethtool.
12837 */
Michael Chanb0026622006-07-03 19:42:14 -070012838 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012839 dev->features |= NETIF_F_TSO;
Michael Chanb5d37722006-09-27 16:06:21 -070012840 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
12841 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
Michael Chanb0026622006-07-03 19:42:14 -070012842 dev->features |= NETIF_F_TSO6;
Matt Carlson9936bcf2007-10-10 18:03:07 -070012843 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12844 dev->features |= NETIF_F_TSO_ECN;
Michael Chanb0026622006-07-03 19:42:14 -070012845 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012846
Linus Torvalds1da177e2005-04-16 15:20:36 -070012847
12848 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
12849 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
12850 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
12851 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
12852 tp->rx_pending = 63;
12853 }
12854
Linus Torvalds1da177e2005-04-16 15:20:36 -070012855 err = tg3_get_device_address(tp);
12856 if (err) {
12857 printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
12858 "aborting.\n");
12859 goto err_out_iounmap;
12860 }
12861
Matt Carlson0d3031d2007-10-10 18:02:43 -070012862 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
12863 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
12864 printk(KERN_ERR PFX "Cannot find proper PCI device "
12865 "base address for APE, aborting.\n");
12866 err = -ENODEV;
12867 goto err_out_iounmap;
12868 }
12869
12870 tg3reg_base = pci_resource_start(pdev, 2);
12871 tg3reg_len = pci_resource_len(pdev, 2);
12872
12873 tp->aperegs = ioremap_nocache(tg3reg_base, tg3reg_len);
Al Viro79ea13c2008-01-24 02:06:46 -080012874 if (!tp->aperegs) {
Matt Carlson0d3031d2007-10-10 18:02:43 -070012875 printk(KERN_ERR PFX "Cannot map APE registers, "
12876 "aborting.\n");
12877 err = -ENOMEM;
12878 goto err_out_iounmap;
12879 }
12880
12881 tg3_ape_lock_init(tp);
12882 }
12883
Matt Carlsonc88864d2007-11-12 21:07:01 -080012884 /*
12885 * Reset chip in case UNDI or EFI driver did not shutdown
12886 * DMA self test will enable WDMAC and we'll see (spurious)
12887 * pending DMA on the PCI bus at that point.
12888 */
12889 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
12890 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
12891 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
12892 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12893 }
12894
12895 err = tg3_test_dma(tp);
12896 if (err) {
12897 printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
12898 goto err_out_apeunmap;
12899 }
12900
12901 /* Tigon3 can do ipv4 only... and some chips have buggy
12902 * checksumming.
12903 */
12904 if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
12905 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
12906 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
12907 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
12908 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12909 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12910 dev->features |= NETIF_F_IPV6_CSUM;
12911
12912 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
12913 } else
12914 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
12915
12916 /* flow control autonegotiation is default behavior */
12917 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
Matt Carlson8d018622007-12-20 20:05:44 -080012918 tp->link_config.flowctrl = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
Matt Carlsonc88864d2007-11-12 21:07:01 -080012919
12920 tg3_init_coal(tp);
12921
Michael Chanc49a1562006-12-17 17:07:29 -080012922 pci_set_drvdata(pdev, dev);
12923
Linus Torvalds1da177e2005-04-16 15:20:36 -070012924 err = register_netdev(dev);
12925 if (err) {
12926 printk(KERN_ERR PFX "Cannot register net device, "
12927 "aborting.\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070012928 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012929 }
12930
Joe Perchesd6645372007-12-20 04:06:59 -080012931 printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] "
12932 "(%s) %s Ethernet %s\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -070012933 dev->name,
12934 tp->board_part_number,
12935 tp->pci_chip_rev_id,
12936 tg3_phy_string(tp),
Michael Chanf9804dd2005-09-27 12:13:10 -070012937 tg3_bus_string(tp, str),
Michael Chancbb45d22006-12-07 00:24:09 -080012938 ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
12939 ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
Joe Perchesd6645372007-12-20 04:06:59 -080012940 "10/100/1000Base-T")),
12941 print_mac(mac, dev->dev_addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012942
12943 printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
Michael Chan1c46ae02007-03-24 20:54:37 -070012944 "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -070012945 dev->name,
12946 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
12947 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
12948 (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
12949 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -070012950 (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
12951 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
Michael Chan4a29cc22006-03-19 13:21:12 -080012952 printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
12953 dev->name, tp->dma_rwctrl,
12954 (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
12955 (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012956
12957 return 0;
12958
Matt Carlson0d3031d2007-10-10 18:02:43 -070012959err_out_apeunmap:
12960 if (tp->aperegs) {
12961 iounmap(tp->aperegs);
12962 tp->aperegs = NULL;
12963 }
12964
Linus Torvalds1da177e2005-04-16 15:20:36 -070012965err_out_iounmap:
Michael Chan68929142005-08-09 20:17:14 -070012966 if (tp->regs) {
12967 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070012968 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070012969 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012970
12971err_out_free_dev:
12972 free_netdev(dev);
12973
12974err_out_free_res:
12975 pci_release_regions(pdev);
12976
12977err_out_disable_pdev:
12978 pci_disable_device(pdev);
12979 pci_set_drvdata(pdev, NULL);
12980 return err;
12981}
12982
12983static void __devexit tg3_remove_one(struct pci_dev *pdev)
12984{
12985 struct net_device *dev = pci_get_drvdata(pdev);
12986
12987 if (dev) {
12988 struct tg3 *tp = netdev_priv(dev);
12989
Michael Chan7faa0062006-02-02 17:29:28 -080012990 flush_scheduled_work();
Linus Torvalds1da177e2005-04-16 15:20:36 -070012991 unregister_netdev(dev);
Matt Carlson0d3031d2007-10-10 18:02:43 -070012992 if (tp->aperegs) {
12993 iounmap(tp->aperegs);
12994 tp->aperegs = NULL;
12995 }
Michael Chan68929142005-08-09 20:17:14 -070012996 if (tp->regs) {
12997 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070012998 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070012999 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013000 free_netdev(dev);
13001 pci_release_regions(pdev);
13002 pci_disable_device(pdev);
13003 pci_set_drvdata(pdev, NULL);
13004 }
13005}
13006
13007static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
13008{
13009 struct net_device *dev = pci_get_drvdata(pdev);
13010 struct tg3 *tp = netdev_priv(dev);
13011 int err;
13012
Michael Chan3e0c95f2007-08-03 20:56:54 -070013013 /* PCI register 4 needs to be saved whether netif_running() or not.
13014 * MSI address and data need to be saved if using MSI and
13015 * netif_running().
13016 */
13017 pci_save_state(pdev);
13018
Linus Torvalds1da177e2005-04-16 15:20:36 -070013019 if (!netif_running(dev))
13020 return 0;
13021
Michael Chan7faa0062006-02-02 17:29:28 -080013022 flush_scheduled_work();
Linus Torvalds1da177e2005-04-16 15:20:36 -070013023 tg3_netif_stop(tp);
13024
13025 del_timer_sync(&tp->timer);
13026
David S. Millerf47c11e2005-06-24 20:18:35 -070013027 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013028 tg3_disable_ints(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070013029 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013030
13031 netif_device_detach(dev);
13032
David S. Millerf47c11e2005-06-24 20:18:35 -070013033 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070013034 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan6a9eba12005-12-13 21:08:58 -080013035 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
David S. Millerf47c11e2005-06-24 20:18:35 -070013036 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013037
13038 err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
13039 if (err) {
David S. Millerf47c11e2005-06-24 20:18:35 -070013040 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013041
Michael Chan6a9eba12005-12-13 21:08:58 -080013042 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Michael Chanb9ec6c12006-07-25 16:37:27 -070013043 if (tg3_restart_hw(tp, 1))
13044 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013045
13046 tp->timer.expires = jiffies + tp->timer_offset;
13047 add_timer(&tp->timer);
13048
13049 netif_device_attach(dev);
13050 tg3_netif_start(tp);
13051
Michael Chanb9ec6c12006-07-25 16:37:27 -070013052out:
David S. Millerf47c11e2005-06-24 20:18:35 -070013053 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013054 }
13055
13056 return err;
13057}
13058
13059static int tg3_resume(struct pci_dev *pdev)
13060{
13061 struct net_device *dev = pci_get_drvdata(pdev);
13062 struct tg3 *tp = netdev_priv(dev);
13063 int err;
13064
Michael Chan3e0c95f2007-08-03 20:56:54 -070013065 pci_restore_state(tp->pdev);
13066
Linus Torvalds1da177e2005-04-16 15:20:36 -070013067 if (!netif_running(dev))
13068 return 0;
13069
Michael Chanbc1c7562006-03-20 17:48:03 -080013070 err = tg3_set_power_state(tp, PCI_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013071 if (err)
13072 return err;
13073
13074 netif_device_attach(dev);
13075
David S. Millerf47c11e2005-06-24 20:18:35 -070013076 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013077
Michael Chan6a9eba12005-12-13 21:08:58 -080013078 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Michael Chanb9ec6c12006-07-25 16:37:27 -070013079 err = tg3_restart_hw(tp, 1);
13080 if (err)
13081 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013082
13083 tp->timer.expires = jiffies + tp->timer_offset;
13084 add_timer(&tp->timer);
13085
Linus Torvalds1da177e2005-04-16 15:20:36 -070013086 tg3_netif_start(tp);
13087
Michael Chanb9ec6c12006-07-25 16:37:27 -070013088out:
David S. Millerf47c11e2005-06-24 20:18:35 -070013089 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013090
Michael Chanb9ec6c12006-07-25 16:37:27 -070013091 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013092}
13093
13094static struct pci_driver tg3_driver = {
13095 .name = DRV_MODULE_NAME,
13096 .id_table = tg3_pci_tbl,
13097 .probe = tg3_init_one,
13098 .remove = __devexit_p(tg3_remove_one),
13099 .suspend = tg3_suspend,
13100 .resume = tg3_resume
13101};
13102
13103static int __init tg3_init(void)
13104{
Jeff Garzik29917622006-08-19 17:48:59 -040013105 return pci_register_driver(&tg3_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013106}
13107
13108static void __exit tg3_cleanup(void)
13109{
13110 pci_unregister_driver(&tg3_driver);
13111}
13112
13113module_init(tg3_init);
13114module_exit(tg3_cleanup);