blob: cd6e4c83d140b62e59cec1ec838d362831f3fde3 [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000157 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000163 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +0000206
Chris Lattner150d20e2010-10-31 19:22:57 +0000207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Jim Grosbach99594eb2010-11-18 01:38:26 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000238 // FIXME: This really should derive from InstTemplate instead, as pseudos
239 // don't need encoding information. TableGen doesn't like that
240 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000241 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000242 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000243 let OutOperandList = oops;
244 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000245 let Pattern = pattern;
246}
247
Jim Grosbach53694262010-11-18 01:15:56 +0000248// PseudoInst that's ARM-mode only.
Jim Grosbach6e422112010-11-29 23:48:41 +0000249class ARMPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000250 list<dag> pattern>
251 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach6e422112010-11-29 23:48:41 +0000252 let SZ = sz;
Jim Grosbach53694262010-11-18 01:15:56 +0000253 list<Predicate> Predicates = [IsARM];
254}
255
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000256// PseudoInst that's Thumb-mode only.
257class tPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
258 list<dag> pattern>
259 : PseudoInst<oops, iops, itin, pattern> {
260 let SZ = sz;
261 list<Predicate> Predicates = [IsThumb];
262}
Jim Grosbach53694262010-11-18 01:15:56 +0000263
Evan Cheng37f25d92008-08-28 23:39:26 +0000264// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000265class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000266 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000267 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000268 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000269 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000270 bits<4> p;
271 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000272 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000273 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000274 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000275 let Pattern = pattern;
276 list<Predicate> Predicates = [IsARM];
277}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000278
Jim Grosbachf6b28622009-12-14 18:31:20 +0000279// A few are not predicable
280class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000281 IndexMode im, Format f, InstrItinClass itin,
282 string opc, string asm, string cstr,
283 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000284 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
285 let OutOperandList = oops;
286 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000287 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000288 let Pattern = pattern;
289 let isPredicable = 0;
290 list<Predicate> Predicates = [IsARM];
291}
Evan Cheng37f25d92008-08-28 23:39:26 +0000292
Bill Wendling4822bce2010-08-30 01:47:35 +0000293// Same as I except it can optionally modify CPSR. Note it's modeled as an input
294// operand since by default it's a zero register. It will become an implicit def
295// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000296class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000297 IndexMode im, Format f, InstrItinClass itin,
298 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000299 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000300 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000301 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000302 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000303 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000304 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000305
Evan Cheng37f25d92008-08-28 23:39:26 +0000306 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000307 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000308 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000309 let Pattern = pattern;
310 list<Predicate> Predicates = [IsARM];
311}
312
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000313// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000314class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000315 IndexMode im, Format f, InstrItinClass itin,
316 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000317 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000318 let OutOperandList = oops;
319 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000320 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000321 let Pattern = pattern;
322 list<Predicate> Predicates = [IsARM];
323}
324
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000325class AI<dag oops, dag iops, Format f, InstrItinClass itin,
326 string opc, string asm, list<dag> pattern>
327 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
328 opc, asm, "", pattern>;
329class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
330 string opc, string asm, list<dag> pattern>
331 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
332 opc, asm, "", pattern>;
333class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000334 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000335 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000336 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000337class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000338 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000339 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000340 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000341
342// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000343class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
344 string opc, string asm, list<dag> pattern>
345 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
346 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000347 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000348}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000349class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
350 string asm, list<dag> pattern>
351 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
352 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000353 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000354}
Evan Cheng3aac7882008-09-01 08:25:56 +0000355
356// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000357class JTI<dag oops, dag iops, InstrItinClass itin,
358 string asm, list<dag> pattern>
359 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000360 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000361
Jim Grosbach5278eb82009-12-11 01:42:04 +0000362// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000363class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
364 string opc, string asm, list<dag> pattern>
365 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
366 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000367 bits<4> Rt;
368 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000369 let Inst{27-23} = 0b00011;
370 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000371 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000372 let Inst{19-16} = Rn;
373 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000374 let Inst{11-0} = 0b111110011111;
375}
376class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
377 string opc, string asm, list<dag> pattern>
378 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
379 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000380 bits<4> Rd;
381 bits<4> Rt;
382 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000383 let Inst{27-23} = 0b00011;
384 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000385 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000386 let Inst{19-16} = Rn;
387 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000388 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000389 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000390}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000391class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
392 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
393 bits<4> Rt;
394 bits<4> Rt2;
395 bits<4> Rn;
396 let Inst{27-23} = 0b00010;
397 let Inst{22} = b;
398 let Inst{21-20} = 0b00;
399 let Inst{19-16} = Rn;
400 let Inst{15-12} = Rt;
401 let Inst{11-4} = 0b00001001;
402 let Inst{3-0} = Rt2;
403}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000404
Evan Cheng0d14fc82008-09-01 01:51:14 +0000405// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000406class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
407 string opc, string asm, list<dag> pattern>
408 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
409 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000410 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000411 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000412}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000413class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
414 string opc, string asm, list<dag> pattern>
415 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
416 opc, asm, "", pattern> {
417 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000418 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000419}
420class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000421 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000422 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000423 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000424 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000425 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000426}
Evan Cheng0d14fc82008-09-01 01:51:14 +0000427
Evan Cheng93912732008-09-01 01:27:33 +0000428// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000429
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000430// LDR/LDRB/STR/STRB/...
431class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000432 Format f, InstrItinClass itin, string opc, string asm,
433 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000434 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
435 "", pattern> {
436 let Inst{27-25} = op;
437 let Inst{24} = 1; // 24 == P
438 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000439 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000440 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000441 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000442}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000443// Indexed load/stores
444class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach953557f42010-11-19 21:35:06 +0000445 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000446 string asm, string cstr, list<dag> pattern>
447 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
448 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000449 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000450 let Inst{27-26} = 0b01;
451 let Inst{24} = isPre; // P bit
452 let Inst{22} = isByte; // B bit
453 let Inst{21} = isPre; // W bit
454 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000455 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000456}
Jim Grosbach953557f42010-11-19 21:35:06 +0000457class AI2stridx<bit isByte, bit isPre, dag oops, dag iops,
458 IndexMode im, Format f, InstrItinClass itin, string opc,
459 string asm, string cstr, list<dag> pattern>
460 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
461 pattern> {
462 // AM2 store w/ two operands: (GPR, am2offset)
463 // {13} 1 == Rm, 0 == imm12
464 // {12} isAdd
465 // {11-0} imm12/Rm
466 bits<14> offset;
467 bits<4> Rn;
468 let Inst{25} = offset{13};
469 let Inst{23} = offset{12};
470 let Inst{19-16} = Rn;
471 let Inst{11-0} = offset{11-0};
472}
Jim Grosbach3e556122010-10-26 22:37:02 +0000473
Evan Cheng0d14fc82008-09-01 01:51:14 +0000474// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000475class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
476 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach160f8f02010-11-18 00:46:58 +0000477 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
478 opc, asm, "", pattern> {
479 bits<14> addr;
480 bits<4> Rt;
481 let Inst{27-25} = 0b000;
482 let Inst{24} = 1; // P bit
483 let Inst{23} = addr{8}; // U bit
484 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
485 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000486 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000487 let Inst{19-16} = addr{12-9}; // Rn
488 let Inst{15-12} = Rt; // Rt
489 let Inst{11-8} = addr{7-4}; // imm7_4/zero
490 let Inst{7-4} = op;
491 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
492}
Evan Cheng840917b2008-09-01 07:00:14 +0000493
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000494class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
495 IndexMode im, Format f, InstrItinClass itin, string opc,
496 string asm, string cstr, list<dag> pattern>
497 : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin,
498 opc, asm, cstr, pattern> {
499 bits<4> Rt;
500 let Inst{27-25} = 0b000;
501 let Inst{24} = isPre; // P bit
502 let Inst{21} = isPre; // W bit
503 let Inst{20} = op20; // L bit
504 let Inst{15-12} = Rt; // Rt
505 let Inst{7-4} = op;
506}
Jim Grosbach2dc77682010-11-29 18:37:44 +0000507class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops,
508 IndexMode im, Format f, InstrItinClass itin, string opc,
509 string asm, string cstr, list<dag> pattern>
510 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
511 pattern> {
512 // AM3 store w/ two operands: (GPR, am3offset)
513 bits<14> offset;
514 bits<4> Rt;
515 bits<4> Rn;
516 let Inst{27-25} = 0b000;
517 let Inst{23} = offset{8};
518 let Inst{22} = offset{9};
519 let Inst{19-16} = Rn;
520 let Inst{15-12} = Rt; // Rt
521 let Inst{11-8} = offset{7-4}; // imm7_4/zero
522 let Inst{7-4} = op;
523 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
524}
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000525
Evan Cheng840917b2008-09-01 07:00:14 +0000526// stores
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000527class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000528 string opc, string asm, list<dag> pattern>
529 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
530 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000531 bits<14> addr;
532 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000533 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000534 let Inst{24} = 1; // P bit
535 let Inst{23} = addr{8}; // U bit
536 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
537 let Inst{21} = 0; // W bit
538 let Inst{20} = 0; // L bit
539 let Inst{19-16} = addr{12-9}; // Rn
540 let Inst{15-12} = Rt; // Rt
541 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000542 let Inst{7-4} = op;
Jim Grosbach570a9222010-11-11 01:09:40 +0000543 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000544}
Evan Cheng840917b2008-09-01 07:00:14 +0000545
Evan Cheng840917b2008-09-01 07:00:14 +0000546// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000547class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
548 string opc, string asm, string cstr, list<dag> pattern>
549 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
550 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000551 let Inst{4} = 1;
552 let Inst{5} = 1; // H bit
553 let Inst{6} = 0; // S bit
554 let Inst{7} = 1;
555 let Inst{20} = 0; // L bit
556 let Inst{21} = 1; // W bit
557 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000558 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000559}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000560class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
561 string opc, string asm, string cstr, list<dag> pattern>
562 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
563 opc, asm, cstr, pattern> {
564 let Inst{4} = 1;
565 let Inst{5} = 1; // H bit
566 let Inst{6} = 1; // S bit
567 let Inst{7} = 1;
568 let Inst{20} = 0; // L bit
569 let Inst{21} = 1; // W bit
570 let Inst{24} = 1; // P bit
571 let Inst{27-25} = 0b000;
572}
Evan Cheng840917b2008-09-01 07:00:14 +0000573
Evan Cheng840917b2008-09-01 07:00:14 +0000574// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000575class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
576 string opc, string asm, string cstr, list<dag> pattern>
577 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
578 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000579 let Inst{4} = 1;
580 let Inst{5} = 1; // H bit
581 let Inst{6} = 0; // S bit
582 let Inst{7} = 1;
583 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000584 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000585 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000586 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000587}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000588class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
589 string opc, string asm, string cstr, list<dag> pattern>
590 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
591 opc, asm, cstr, pattern> {
592 let Inst{4} = 1;
593 let Inst{5} = 1; // H bit
594 let Inst{6} = 1; // S bit
595 let Inst{7} = 1;
596 let Inst{20} = 0; // L bit
597 let Inst{21} = 0; // W bit
598 let Inst{24} = 0; // P bit
599 let Inst{27-25} = 0b000;
600}
Evan Cheng840917b2008-09-01 07:00:14 +0000601
Evan Cheng0d14fc82008-09-01 01:51:14 +0000602// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000603class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
604 string asm, string cstr, list<dag> pattern>
605 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
606 bits<4> p;
607 bits<16> regs;
608 bits<4> Rn;
609 let Inst{31-28} = p;
610 let Inst{27-25} = 0b100;
611 let Inst{22} = 0; // S bit
612 let Inst{19-16} = Rn;
613 let Inst{15-0} = regs;
614}
Evan Cheng37f25d92008-08-28 23:39:26 +0000615
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000616// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000617class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
618 string opc, string asm, list<dag> pattern>
619 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
620 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000621 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000622 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000623 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000624}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000625class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
626 string opc, string asm, list<dag> pattern>
627 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
628 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000629 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000630 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000631}
632
633// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000634class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
635 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000636 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
637 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000638 bits<4> Rd;
639 bits<4> Rn;
640 bits<4> Rm;
641 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000642 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000643 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000644 let Inst{19-16} = Rd;
645 let Inst{11-8} = Rm;
646 let Inst{3-0} = Rn;
647}
648// MSW multiple w/ Ra operand
649class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
650 InstrItinClass itin, string opc, string asm, list<dag> pattern>
651 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
652 bits<4> Ra;
653 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000654}
Evan Cheng37f25d92008-08-28 23:39:26 +0000655
Evan Chengeb4f52e2008-11-06 03:35:07 +0000656// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000657class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000658 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000659 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
660 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000661 bits<4> Rn;
662 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000663 let Inst{4} = 0;
664 let Inst{7} = 1;
665 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000666 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000667 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000668 let Inst{11-8} = Rm;
669 let Inst{3-0} = Rn;
670}
671class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
672 InstrItinClass itin, string opc, string asm, list<dag> pattern>
673 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
674 bits<4> Rd;
675 let Inst{19-16} = Rd;
676}
677
678// AMulxyI with Ra operand
679class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
680 InstrItinClass itin, string opc, string asm, list<dag> pattern>
681 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
682 bits<4> Ra;
683 let Inst{15-12} = Ra;
684}
685// SMLAL*
686class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
687 InstrItinClass itin, string opc, string asm, list<dag> pattern>
688 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
689 bits<4> RdLo;
690 bits<4> RdHi;
691 let Inst{19-16} = RdHi;
692 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000693}
694
Evan Cheng97f48c32008-11-06 22:15:19 +0000695// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000696class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
697 string opc, string asm, list<dag> pattern>
698 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
699 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000700 // All AExtI instructions have Rd and Rm register operands.
701 bits<4> Rd;
702 bits<4> Rm;
703 let Inst{15-12} = Rd;
704 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000705 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000706 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000707 let Inst{27-20} = opcod;
708}
709
Evan Cheng8b59db32008-11-07 01:41:35 +0000710// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000711class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
712 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000713 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
714 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000715 bits<4> Rd;
716 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000717 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000718 let Inst{19-16} = 0b1111;
719 let Inst{15-12} = Rd;
720 let Inst{11-8} = 0b1111;
721 let Inst{7-4} = opc7_4;
722 let Inst{3-0} = Rm;
723}
724
725// PKH instructions
726class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
727 string opc, string asm, list<dag> pattern>
728 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
729 opc, asm, "", pattern> {
730 bits<4> Rd;
731 bits<4> Rn;
732 bits<4> Rm;
733 bits<8> sh;
734 let Inst{27-20} = opcod;
735 let Inst{19-16} = Rn;
736 let Inst{15-12} = Rd;
737 let Inst{11-7} = sh{7-3};
738 let Inst{6} = tb;
739 let Inst{5-4} = 0b01;
740 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000741}
742
Evan Cheng37f25d92008-08-28 23:39:26 +0000743//===----------------------------------------------------------------------===//
744
745// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
746class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
747 list<Predicate> Predicates = [IsARM];
748}
749class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
750 list<Predicate> Predicates = [IsARM, HasV5TE];
751}
752class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
753 list<Predicate> Predicates = [IsARM, HasV6];
754}
Evan Cheng13096642008-08-29 06:41:12 +0000755
756//===----------------------------------------------------------------------===//
757//
758// Thumb Instruction Format Definitions.
759//
760
Evan Cheng13096642008-08-29 06:41:12 +0000761// TI - Thumb instruction.
762
Evan Cheng446c4282009-07-11 06:43:01 +0000763class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000764 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000765 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000766 let OutOperandList = oops;
767 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000768 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000769 let Pattern = pattern;
770 list<Predicate> Predicates = [IsThumb];
771}
772
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000773class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
774 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000775
Evan Cheng35d6c412009-08-04 23:47:55 +0000776// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000777class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
778 list<dag> pattern>
779 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
780 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000781
Johnny Chend68e1192009-12-15 17:24:14 +0000782// tBL, tBX 32-bit instructions
783class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000784 dag oops, dag iops, InstrItinClass itin, string asm,
785 list<dag> pattern>
786 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
787 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000788 let Inst{31-27} = opcod1;
789 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000790 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000791}
Evan Cheng13096642008-08-29 06:41:12 +0000792
793// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000794class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
795 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000796 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000797
Evan Cheng09c39fc2009-06-23 19:38:13 +0000798// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000799class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000800 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000801 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000802 let OutOperandList = oops;
803 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000804 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000805 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000806 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000807}
808
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000809class T1I<dag oops, dag iops, InstrItinClass itin,
810 string asm, list<dag> pattern>
811 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
812class T1Ix2<dag oops, dag iops, InstrItinClass itin,
813 string asm, list<dag> pattern>
814 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000815
816// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000817class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000818 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000819 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000820 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000821
822// Thumb1 instruction that can either be predicated or set CPSR.
823class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000824 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000825 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000826 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000827 let OutOperandList = !con(oops, (outs s_cc_out:$s));
828 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000829 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000830 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000831 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000832}
833
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000834class T1sI<dag oops, dag iops, InstrItinClass itin,
835 string opc, string asm, list<dag> pattern>
836 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000837
838// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000839class T1sIt<dag oops, dag iops, InstrItinClass itin,
840 string opc, string asm, list<dag> pattern>
841 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +0000842 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000843
844// Thumb1 instruction that can be predicated.
845class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000846 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000847 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000848 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000849 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000850 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000851 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000852 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000853 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000854}
855
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000856class T1pI<dag oops, dag iops, InstrItinClass itin,
857 string opc, string asm, list<dag> pattern>
858 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000859
860// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000861class T1pIt<dag oops, dag iops, InstrItinClass itin,
862 string opc, string asm, list<dag> pattern>
863 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +0000864 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000865
Bob Wilson01135592010-03-23 17:23:59 +0000866class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000867 InstrItinClass itin, string opc, string asm, list<dag> pattern>
868 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000869
Johnny Chenbbc71b22009-12-16 02:32:54 +0000870class Encoding16 : Encoding {
871 let Inst{31-16} = 0x0000;
872}
873
Johnny Chend68e1192009-12-15 17:24:14 +0000874// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +0000875class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000876 let Inst{15-10} = opcode;
877}
878
879// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000880class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000881 let Inst{15-14} = 0b00;
882 let Inst{13-9} = opcode;
883}
884
885// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000886class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000887 let Inst{15-10} = 0b010000;
888 let Inst{9-6} = opcode;
889}
890
891// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000892class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000893 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +0000894 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +0000895}
896
897// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000898class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000899 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000900 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +0000901}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000902class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000903class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +0000904
Bill Wendling1fd374e2010-11-30 22:57:21 +0000905// Helper classes to encode Thumb1 loads and stores. For immediates, the
906// following bits are used for "opA":
907//
908// 0b0110 => Immediate, 4 bytes
909// 0b1000 => Immediate, 2 bytes
910// 0b0111 => Immediate, 1 byte
911class T1LdStImm<bits<4> opA, bits<3> opB> : T1LoadStore<opA, opB>;
912
913class T1pIEncode<bits<3> opcode, dag oops, dag iops, AddrMode am,
914 InstrItinClass itin, string opc, string asm,
915 list<dag> pattern>
916 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
917 T1LdSt<opcode> {
918 bits<3> Rt;
919 bits<8> addr;
920 let Inst{8-6} = addr{5-3}; // Rm
921 let Inst{5-3} = addr{2-0}; // Rn
922 let Inst{2-0} = Rt;
923}
924class T1pIEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am,
925 InstrItinClass itin, string opc, string asm,
926 list<dag> pattern>
927 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
928 T1LdStImm<opA, {opB,?,?}> {
929 bits<3> Rt;
930 bits<8> addr;
931 let Inst{10-6} = addr{7-3}; // imm5
932 let Inst{5-3} = addr{2-0}; // Rn
933 let Inst{2-0} = Rt;
934}
935
Johnny Chend68e1192009-12-15 17:24:14 +0000936// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000937class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000938 let Inst{15-12} = 0b1011;
939 let Inst{11-5} = opcode;
940}
941
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000942// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
943class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000944 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000945 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000946 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000947 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000948 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000949 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000950 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000951 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000952}
953
Bill Wendlingda2ae632010-08-31 07:50:46 +0000954// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
955// input operand since by default it's a zero register. It will become an
956// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +0000957//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000958// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
959// more consistent.
960class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000961 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000962 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000963 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000964 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000965 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +0000966 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000967 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000968 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000969}
970
971// Special cases
972class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000973 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000974 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000975 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000976 let OutOperandList = oops;
977 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000978 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +0000979 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000980 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +0000981}
982
Jim Grosbachd1228742009-12-01 18:10:36 +0000983class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000984 InstrItinClass itin,
985 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +0000986 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
987 let OutOperandList = oops;
988 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000989 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +0000990 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000991 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +0000992}
993
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000994class T2I<dag oops, dag iops, InstrItinClass itin,
995 string opc, string asm, list<dag> pattern>
996 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
997class T2Ii12<dag oops, dag iops, InstrItinClass itin,
998 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000999 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001000class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1001 string opc, string asm, list<dag> pattern>
1002 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1003class T2Iso<dag oops, dag iops, InstrItinClass itin,
1004 string opc, string asm, list<dag> pattern>
1005 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1006class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1007 string opc, string asm, list<dag> pattern>
1008 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001009class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001010 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001011 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1012 pattern> {
1013 let Inst{31-27} = 0b11101;
1014 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001015 let Inst{24} = P;
1016 let Inst{23} = ?; // The U bit.
1017 let Inst{22} = 1;
1018 let Inst{21} = W;
1019 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001020}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001021
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001022class T2sI<dag oops, dag iops, InstrItinClass itin,
1023 string opc, string asm, list<dag> pattern>
1024 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001025
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001026class T2XI<dag oops, dag iops, InstrItinClass itin,
1027 string asm, list<dag> pattern>
1028 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1029class T2JTI<dag oops, dag iops, InstrItinClass itin,
1030 string asm, list<dag> pattern>
1031 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001032
Bob Wilson815baeb2010-03-13 01:08:20 +00001033// Two-address instructions
1034class T2XIt<dag oops, dag iops, InstrItinClass itin,
1035 string asm, string cstr, list<dag> pattern>
1036 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001037
Evan Chenge88d5ce2009-07-02 07:28:31 +00001038// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001039class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1040 dag oops, dag iops,
1041 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001042 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001043 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001044 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001045 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001046 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001047 let Pattern = pattern;
1048 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001049 let Inst{31-27} = 0b11111;
1050 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001051 let Inst{24} = signed;
1052 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001053 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001054 let Inst{20} = load;
1055 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001056 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001057 let Inst{10} = pre; // The P bit.
1058 let Inst{8} = 1; // The W bit.
Owen Anderson6af50f72010-11-30 00:14:31 +00001059
1060 bits<9> addr;
1061 let Inst{7-0} = addr{7-0};
1062 let Inst{9} = addr{8}; // Sign bit
1063
1064 bits<4> Rt;
1065 bits<4> Rn;
1066 let Inst{15-12} = Rt{3-0};
1067 let Inst{19-16} = Rn{3-0};
Evan Chenge88d5ce2009-07-02 07:28:31 +00001068}
1069
David Goodwinc9d138f2009-07-27 19:59:26 +00001070// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1071class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001072 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001073}
1074
1075// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1076class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001077 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001078}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001079
Evan Cheng9cb9e672009-06-27 02:26:13 +00001080// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1081class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001082 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001083}
1084
Evan Cheng13096642008-08-29 06:41:12 +00001085//===----------------------------------------------------------------------===//
1086
Evan Cheng96581d32008-11-11 02:11:05 +00001087//===----------------------------------------------------------------------===//
1088// ARM VFP Instruction templates.
1089//
1090
David Goodwin3ca524e2009-07-10 17:03:29 +00001091// Almost all VFP instructions are predicable.
1092class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001093 IndexMode im, Format f, InstrItinClass itin,
1094 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001095 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001096 bits<4> p;
1097 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001098 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001099 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001100 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001101 let Pattern = pattern;
1102 list<Predicate> Predicates = [HasVFP2];
1103}
1104
1105// Special cases
1106class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001107 IndexMode im, Format f, InstrItinClass itin,
1108 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001109 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001110 bits<4> p;
1111 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001112 let OutOperandList = oops;
1113 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001114 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001115 let Pattern = pattern;
1116 list<Predicate> Predicates = [HasVFP2];
1117}
1118
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001119class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1120 string opc, string asm, list<dag> pattern>
1121 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1122 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001123
Evan Chengcd8e66a2008-11-11 21:48:44 +00001124// ARM VFP addrmode5 loads and stores
1125class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001126 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001127 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001128 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001129 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001130 // Instruction operands.
1131 bits<5> Dd;
1132 bits<13> addr;
1133
1134 // Encode instruction operands.
1135 let Inst{23} = addr{8}; // U (add = (U == '1'))
1136 let Inst{22} = Dd{4};
1137 let Inst{19-16} = addr{12-9}; // Rn
1138 let Inst{15-12} = Dd{3-0};
1139 let Inst{7-0} = addr{7-0}; // imm8
1140
Evan Cheng96581d32008-11-11 02:11:05 +00001141 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001142 let Inst{27-24} = opcod1;
1143 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001144 let Inst{11-9} = 0b101;
1145 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001146
1147 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001148 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001149}
1150
Evan Chengcd8e66a2008-11-11 21:48:44 +00001151class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001152 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001153 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001154 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001155 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001156 // Instruction operands.
1157 bits<5> Sd;
1158 bits<13> addr;
1159
1160 // Encode instruction operands.
1161 let Inst{23} = addr{8}; // U (add = (U == '1'))
1162 let Inst{22} = Sd{0};
1163 let Inst{19-16} = addr{12-9}; // Rn
1164 let Inst{15-12} = Sd{4-1};
1165 let Inst{7-0} = addr{7-0}; // imm8
1166
Evan Cheng96581d32008-11-11 02:11:05 +00001167 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001168 let Inst{27-24} = opcod1;
1169 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001170 let Inst{11-9} = 0b101;
1171 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001172}
1173
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001174// VFP Load / store multiple pseudo instructions.
1175class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1176 list<dag> pattern>
1177 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1178 cstr, itin> {
1179 let OutOperandList = oops;
1180 let InOperandList = !con(iops, (ins pred:$p));
1181 let Pattern = pattern;
1182 list<Predicate> Predicates = [HasVFP2];
1183}
1184
Evan Chengcd8e66a2008-11-11 21:48:44 +00001185// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001186class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001187 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001188 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001189 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001190 // Instruction operands.
1191 bits<4> Rn;
1192 bits<13> regs;
1193
1194 // Encode instruction operands.
1195 let Inst{19-16} = Rn;
1196 let Inst{22} = regs{12};
1197 let Inst{15-12} = regs{11-8};
1198 let Inst{7-0} = regs{7-0};
1199
Evan Chengcd8e66a2008-11-11 21:48:44 +00001200 // TODO: Mark the instructions with the appropriate subtarget info.
1201 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001202 let Inst{11-9} = 0b101;
1203 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001204
1205 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001206 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001207}
1208
Jim Grosbach72db1822010-09-08 00:25:50 +00001209class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001210 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001211 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001212 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001213 // Instruction operands.
1214 bits<4> Rn;
1215 bits<13> regs;
1216
1217 // Encode instruction operands.
1218 let Inst{19-16} = Rn;
1219 let Inst{22} = regs{8};
1220 let Inst{15-12} = regs{12-9};
1221 let Inst{7-0} = regs{7-0};
1222
Evan Chengcd8e66a2008-11-11 21:48:44 +00001223 // TODO: Mark the instructions with the appropriate subtarget info.
1224 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001225 let Inst{11-9} = 0b101;
1226 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001227}
1228
Evan Cheng96581d32008-11-11 02:11:05 +00001229// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001230class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1231 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1232 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001233 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001234 // Instruction operands.
1235 bits<5> Dd;
1236 bits<5> Dm;
1237
1238 // Encode instruction operands.
1239 let Inst{3-0} = Dm{3-0};
1240 let Inst{5} = Dm{4};
1241 let Inst{15-12} = Dd{3-0};
1242 let Inst{22} = Dd{4};
1243
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001244 let Inst{27-23} = opcod1;
1245 let Inst{21-20} = opcod2;
1246 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001247 let Inst{11-9} = 0b101;
1248 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001249 let Inst{7-6} = opcod4;
1250 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001251}
1252
1253// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001254class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001255 dag iops, InstrItinClass itin, string opc, string asm,
1256 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001257 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001258 // Instruction operands.
1259 bits<5> Dd;
1260 bits<5> Dn;
1261 bits<5> Dm;
1262
1263 // Encode instruction operands.
1264 let Inst{3-0} = Dm{3-0};
1265 let Inst{5} = Dm{4};
1266 let Inst{19-16} = Dn{3-0};
1267 let Inst{7} = Dn{4};
1268 let Inst{15-12} = Dd{3-0};
1269 let Inst{22} = Dd{4};
1270
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001271 let Inst{27-23} = opcod1;
1272 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001273 let Inst{11-9} = 0b101;
1274 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001275 let Inst{6} = op6;
1276 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001277}
1278
1279// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001280class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1281 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1282 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001283 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001284 // Instruction operands.
1285 bits<5> Sd;
1286 bits<5> Sm;
1287
1288 // Encode instruction operands.
1289 let Inst{3-0} = Sm{4-1};
1290 let Inst{5} = Sm{0};
1291 let Inst{15-12} = Sd{4-1};
1292 let Inst{22} = Sd{0};
1293
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001294 let Inst{27-23} = opcod1;
1295 let Inst{21-20} = opcod2;
1296 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001297 let Inst{11-9} = 0b101;
1298 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001299 let Inst{7-6} = opcod4;
1300 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001301}
1302
David Goodwin338268c2009-08-10 22:17:39 +00001303// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001304// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001305class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1306 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1307 string asm, list<dag> pattern>
1308 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1309 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001310 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1311}
1312
Evan Cheng96581d32008-11-11 02:11:05 +00001313// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001314class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1315 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001316 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001317 // Instruction operands.
1318 bits<5> Sd;
1319 bits<5> Sn;
1320 bits<5> Sm;
1321
1322 // Encode instruction operands.
1323 let Inst{3-0} = Sm{4-1};
1324 let Inst{5} = Sm{0};
1325 let Inst{19-16} = Sn{4-1};
1326 let Inst{7} = Sn{0};
1327 let Inst{15-12} = Sd{4-1};
1328 let Inst{22} = Sd{0};
1329
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001330 let Inst{27-23} = opcod1;
1331 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001332 let Inst{11-9} = 0b101;
1333 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001334 let Inst{6} = op6;
1335 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001336}
1337
David Goodwin338268c2009-08-10 22:17:39 +00001338// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001339// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001340class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001341 dag iops, InstrItinClass itin, string opc, string asm,
1342 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001343 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001344 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001345
1346 // Instruction operands.
1347 bits<5> Sd;
1348 bits<5> Sn;
1349 bits<5> Sm;
1350
1351 // Encode instruction operands.
1352 let Inst{3-0} = Sm{4-1};
1353 let Inst{5} = Sm{0};
1354 let Inst{19-16} = Sn{4-1};
1355 let Inst{7} = Sn{0};
1356 let Inst{15-12} = Sd{4-1};
1357 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001358}
1359
Evan Cheng80a11982008-11-12 06:41:41 +00001360// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001361class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1362 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1363 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001364 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001365 let Inst{27-23} = opcod1;
1366 let Inst{21-20} = opcod2;
1367 let Inst{19-16} = opcod3;
1368 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001369 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001370 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001371}
1372
Johnny Chen811663f2010-02-11 18:47:03 +00001373// VFP conversion between floating-point and fixed-point
1374class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001375 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1376 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001377 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1378 // size (fixed-point number): sx == 0 ? 16 : 32
1379 let Inst{7} = op5; // sx
1380}
1381
David Goodwin338268c2009-08-10 22:17:39 +00001382// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001383class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001384 dag oops, dag iops, InstrItinClass itin,
1385 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001386 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1387 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001388 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1389}
1390
Evan Cheng80a11982008-11-12 06:41:41 +00001391class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001392 InstrItinClass itin,
1393 string opc, string asm, list<dag> pattern>
1394 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001395 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001396 let Inst{11-8} = opcod2;
1397 let Inst{4} = 1;
1398}
1399
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001400class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1401 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1402 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001403
Bob Wilson01135592010-03-23 17:23:59 +00001404class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001405 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1406 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001407
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001408class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1409 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1410 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001411
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001412class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1413 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1414 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001415
Evan Cheng96581d32008-11-11 02:11:05 +00001416//===----------------------------------------------------------------------===//
1417
Bob Wilson5bafff32009-06-22 23:27:02 +00001418//===----------------------------------------------------------------------===//
1419// ARM NEON Instruction templates.
1420//
Evan Cheng13096642008-08-29 06:41:12 +00001421
Johnny Chencaa608e2010-03-20 00:17:00 +00001422class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1423 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1424 list<dag> pattern>
1425 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001426 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001427 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001428 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001429 let Pattern = pattern;
1430 list<Predicate> Predicates = [HasNEON];
1431}
1432
1433// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001434class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1435 InstrItinClass itin, string opc, string asm, string cstr,
1436 list<dag> pattern>
1437 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001438 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001439 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001440 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001441 let Pattern = pattern;
1442 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001443}
1444
Bob Wilsonb07c1712009-10-07 21:53:04 +00001445class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1446 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001447 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001448 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1449 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001450 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001451 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001452 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001453 let Inst{11-8} = op11_8;
1454 let Inst{7-4} = op7_4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001455
Chris Lattner2ac19022010-11-15 05:19:05 +00001456 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001457
Owen Andersond9aa7d32010-11-02 00:05:05 +00001458 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001459 bits<6> Rn;
1460 bits<4> Rm;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001461
Owen Andersond9aa7d32010-11-02 00:05:05 +00001462 let Inst{22} = Vd{4};
1463 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001464 let Inst{19-16} = Rn{3-0};
1465 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001466}
1467
Owen Andersond138d702010-11-02 20:47:39 +00001468class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1469 dag oops, dag iops, InstrItinClass itin,
1470 string opc, string dt, string asm, string cstr, list<dag> pattern>
1471 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1472 dt, asm, cstr, pattern> {
1473 bits<3> lane;
1474}
1475
Bob Wilson709d5922010-08-25 23:27:42 +00001476class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1477 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1478 itin> {
1479 let OutOperandList = oops;
1480 let InOperandList = !con(iops, (ins pred:$p));
1481 list<Predicate> Predicates = [HasNEON];
1482}
1483
Jim Grosbach7cd27292010-10-06 20:36:55 +00001484class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1485 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001486 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1487 itin> {
1488 let OutOperandList = oops;
1489 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001490 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001491 list<Predicate> Predicates = [HasNEON];
1492}
1493
Johnny Chen785516a2010-03-23 16:43:47 +00001494class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001495 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001496 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1497 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001498 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001499 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001500}
1501
Johnny Chen927b88f2010-03-23 20:40:44 +00001502class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001503 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001504 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001505 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001506 let Inst{31-25} = 0b1111001;
1507}
1508
1509// NEON "one register and a modified immediate" format.
1510class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1511 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001512 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001513 string opc, string dt, string asm, string cstr,
1514 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001515 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001516 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001517 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001518 let Inst{11-8} = op11_8;
1519 let Inst{7} = op7;
1520 let Inst{6} = op6;
1521 let Inst{5} = op5;
1522 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001523
Owen Andersona88ea032010-10-26 17:40:54 +00001524 // Instruction operands.
1525 bits<5> Vd;
1526 bits<13> SIMM;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001527
Owen Andersona88ea032010-10-26 17:40:54 +00001528 let Inst{15-12} = Vd{3-0};
1529 let Inst{22} = Vd{4};
1530 let Inst{24} = SIMM{7};
1531 let Inst{18-16} = SIMM{6-4};
1532 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001533}
1534
1535// NEON 2 vector register format.
1536class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1537 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001538 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001539 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001540 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001541 let Inst{24-23} = op24_23;
1542 let Inst{21-20} = op21_20;
1543 let Inst{19-18} = op19_18;
1544 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001545 let Inst{11-7} = op11_7;
1546 let Inst{6} = op6;
1547 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001548
Owen Anderson162875a2010-10-25 18:43:52 +00001549 // Instruction operands.
1550 bits<5> Vd;
1551 bits<5> Vm;
1552
1553 let Inst{15-12} = Vd{3-0};
1554 let Inst{22} = Vd{4};
1555 let Inst{3-0} = Vm{3-0};
1556 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001557}
1558
1559// Same as N2V except it doesn't have a datatype suffix.
1560class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001561 bits<5> op11_7, bit op6, bit op4,
1562 dag oops, dag iops, InstrItinClass itin,
1563 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001564 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001565 let Inst{24-23} = op24_23;
1566 let Inst{21-20} = op21_20;
1567 let Inst{19-18} = op19_18;
1568 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001569 let Inst{11-7} = op11_7;
1570 let Inst{6} = op6;
1571 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001572
Owen Anderson162875a2010-10-25 18:43:52 +00001573 // Instruction operands.
1574 bits<5> Vd;
1575 bits<5> Vm;
1576
1577 let Inst{15-12} = Vd{3-0};
1578 let Inst{22} = Vd{4};
1579 let Inst{3-0} = Vm{3-0};
1580 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001581}
1582
1583// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001584class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001585 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001586 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001587 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001588 let Inst{24} = op24;
1589 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001590 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001591 let Inst{7} = op7;
1592 let Inst{6} = op6;
1593 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001594
Owen Anderson3557d002010-10-26 20:56:57 +00001595 // Instruction operands.
1596 bits<5> Vd;
1597 bits<5> Vm;
1598 bits<6> SIMM;
1599
1600 let Inst{15-12} = Vd{3-0};
1601 let Inst{22} = Vd{4};
1602 let Inst{3-0} = Vm{3-0};
1603 let Inst{5} = Vm{4};
1604 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001605}
1606
Bob Wilson10bc69c2010-03-27 03:56:52 +00001607// NEON 3 vector register format.
1608class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1609 dag oops, dag iops, Format f, InstrItinClass itin,
1610 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001611 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001612 let Inst{24} = op24;
1613 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001614 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001615 let Inst{11-8} = op11_8;
1616 let Inst{6} = op6;
1617 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001618
Owen Andersond451f882010-10-21 20:21:49 +00001619 // Instruction operands.
1620 bits<5> Vd;
1621 bits<5> Vn;
1622 bits<5> Vm;
1623
1624 let Inst{15-12} = Vd{3-0};
1625 let Inst{22} = Vd{4};
1626 let Inst{19-16} = Vn{3-0};
1627 let Inst{7} = Vn{4};
1628 let Inst{3-0} = Vm{3-0};
1629 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001630}
1631
Johnny Chen841e8282010-03-23 21:35:03 +00001632// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001633class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1634 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001635 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001636 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001637 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001638 let Inst{24} = op24;
1639 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001640 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001641 let Inst{11-8} = op11_8;
1642 let Inst{6} = op6;
1643 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001644
Owen Anderson8c71eff2010-10-25 18:28:30 +00001645 // Instruction operands.
1646 bits<5> Vd;
1647 bits<5> Vn;
1648 bits<5> Vm;
1649
1650 let Inst{15-12} = Vd{3-0};
1651 let Inst{22} = Vd{4};
1652 let Inst{19-16} = Vn{3-0};
1653 let Inst{7} = Vn{4};
1654 let Inst{3-0} = Vm{3-0};
1655 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001656}
1657
1658// NEON VMOVs between scalar and core registers.
1659class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001660 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001661 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001662 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001663 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001664 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001665 let Inst{11-8} = opcod2;
1666 let Inst{6-5} = opcod3;
1667 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001668
1669 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001670 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001671 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001672 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001673 list<Predicate> Predicates = [HasNEON];
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001674
Chris Lattner2ac19022010-11-15 05:19:05 +00001675 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001676
Owen Andersond2fbdb72010-10-27 21:28:09 +00001677 bits<5> V;
1678 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001679 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001680 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001681
Owen Andersonf587a9352010-10-27 19:25:54 +00001682 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001683 let Inst{7} = V{4};
1684 let Inst{19-16} = V{3-0};
1685 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001686}
1687class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001688 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001689 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001690 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001691 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001692class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001693 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001694 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001695 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001696 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001697class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001698 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001699 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001700 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001701 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001702
Johnny Chene4614f72010-03-25 17:01:27 +00001703// Vector Duplicate Lane (from scalar to all elements)
1704class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1705 InstrItinClass itin, string opc, string dt, string asm,
1706 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001707 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001708 let Inst{24-23} = 0b11;
1709 let Inst{21-20} = 0b11;
1710 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001711 let Inst{11-7} = 0b11000;
1712 let Inst{6} = op6;
1713 let Inst{4} = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001714
Owen Andersonf587a9352010-10-27 19:25:54 +00001715 bits<5> Vd;
1716 bits<5> Vm;
1717 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001718
Owen Andersonf587a9352010-10-27 19:25:54 +00001719 let Inst{22} = Vd{4};
1720 let Inst{15-12} = Vd{3-0};
1721 let Inst{5} = Vm{4};
1722 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001723}
1724
David Goodwin42a83f22009-08-04 17:53:06 +00001725// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1726// for single-precision FP.
1727class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1728 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1729}