blob: 0c2f65523b46c556cee60a818ad2102f91d80127 [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonf4f1a272009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson206f6c42009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilsone60fee02009-06-22 23:27:02 +000075
Bob Wilson3ac39132009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilson08479272009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikovbe262ae2009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
86 SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>]>;
Anton Korobeynikov394bbb82009-08-21 12:41:42 +000087def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
88def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
89def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikovbe262ae2009-08-21 12:40:50 +000090
Bob Wilsone60fee02009-06-22 23:27:02 +000091//===----------------------------------------------------------------------===//
92// NEON operand definitions
93//===----------------------------------------------------------------------===//
94
95// addrmode_neonldstm := reg
96//
97/* TODO: Take advantage of vldm.
98def addrmode_neonldstm : Operand<i32>,
99 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
100 let PrintMethod = "printAddrNeonLdStMOperand";
101 let MIOperandInfo = (ops GPR, i32imm);
102}
103*/
104
105//===----------------------------------------------------------------------===//
106// NEON load / store instructions
107//===----------------------------------------------------------------------===//
108
Bob Wilsonee27bec2009-08-12 00:49:01 +0000109/* TODO: Take advantage of vldm.
Bob Wilson66b34002009-08-12 17:04:56 +0000110let mayLoad = 1 in {
Bob Wilsone60fee02009-06-22 23:27:02 +0000111def VLDMD : NI<(outs),
112 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000113 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000114 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000115 []> {
116 let Inst{27-25} = 0b110;
117 let Inst{20} = 1;
118 let Inst{11-9} = 0b101;
119}
Bob Wilsone60fee02009-06-22 23:27:02 +0000120
121def VLDMS : NI<(outs),
122 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000123 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000124 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000125 []> {
126 let Inst{27-25} = 0b110;
127 let Inst{20} = 1;
128 let Inst{11-9} = 0b101;
129}
Bob Wilson66b34002009-08-12 17:04:56 +0000130}
Bob Wilsone60fee02009-06-22 23:27:02 +0000131*/
132
133// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000134def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000135 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000136 "vldmia $addr, ${dst:dregpair}",
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000137 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdabc6c02009-07-08 22:51:32 +0000138 let Inst{27-25} = 0b110;
139 let Inst{24} = 0; // P bit
140 let Inst{23} = 1; // U bit
141 let Inst{20} = 1;
142 let Inst{11-9} = 0b101;
143}
Bob Wilsone60fee02009-06-22 23:27:02 +0000144
Bob Wilson66b34002009-08-12 17:04:56 +0000145// Use vstmia to store a Q register as a D register pair.
146def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
147 NoItinerary,
148 "vstmia $addr, ${src:dregpair}",
149 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
150 let Inst{27-25} = 0b110;
151 let Inst{24} = 0; // P bit
152 let Inst{23} = 1; // U bit
153 let Inst{20} = 0;
154 let Inst{11-9} = 0b101;
155}
156
Bob Wilsoned592c02009-07-08 18:11:30 +0000157// VLD1 : Vector Load (multiple single elements)
158class VLD1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
Bob Wilson316062a2009-08-25 17:46:06 +0000159 : NLdSt<(outs DPR:$dst), (ins addrmode6:$addr), NoItinerary,
160 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"), "",
Bob Wilsond3902f72009-07-29 16:39:22 +0000161 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000162class VLD1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
Bob Wilson316062a2009-08-25 17:46:06 +0000163 : NLdSt<(outs QPR:$dst), (ins addrmode6:$addr), NoItinerary,
164 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"), "",
Bob Wilsond3902f72009-07-29 16:39:22 +0000165 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000166
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000167def VLD1d8 : VLD1D<"vld1.8", v8i8, int_arm_neon_vld1>;
168def VLD1d16 : VLD1D<"vld1.16", v4i16, int_arm_neon_vld1>;
169def VLD1d32 : VLD1D<"vld1.32", v2i32, int_arm_neon_vld1>;
170def VLD1df : VLD1D<"vld1.32", v2f32, int_arm_neon_vld1>;
171def VLD1d64 : VLD1D<"vld1.64", v1i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000172
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000173def VLD1q8 : VLD1Q<"vld1.8", v16i8, int_arm_neon_vld1>;
174def VLD1q16 : VLD1Q<"vld1.16", v8i16, int_arm_neon_vld1>;
175def VLD1q32 : VLD1Q<"vld1.32", v4i32, int_arm_neon_vld1>;
176def VLD1qf : VLD1Q<"vld1.32", v4f32, int_arm_neon_vld1>;
177def VLD1q64 : VLD1Q<"vld1.64", v2i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000178
Bob Wilson66b34002009-08-12 17:04:56 +0000179let mayLoad = 1 in {
180
Bob Wilson055a90d2009-08-05 00:49:09 +0000181// VLD2 : Vector Load (multiple 2-element structures)
182class VLD2D<string OpcodeStr>
Bob Wilson316062a2009-08-25 17:46:06 +0000183 : NLdSt<(outs DPR:$dst1, DPR:$dst2), (ins addrmode6:$addr), NoItinerary,
184 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000185
186def VLD2d8 : VLD2D<"vld2.8">;
187def VLD2d16 : VLD2D<"vld2.16">;
188def VLD2d32 : VLD2D<"vld2.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000189
190// VLD3 : Vector Load (multiple 3-element structures)
191class VLD3D<string OpcodeStr>
192 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000193 NoItinerary,
Bob Wilson316062a2009-08-25 17:46:06 +0000194 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000195
196def VLD3d8 : VLD3D<"vld3.8">;
197def VLD3d16 : VLD3D<"vld3.16">;
198def VLD3d32 : VLD3D<"vld3.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000199
200// VLD4 : Vector Load (multiple 4-element structures)
201class VLD4D<string OpcodeStr>
202 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson316062a2009-08-25 17:46:06 +0000203 (ins addrmode6:$addr), NoItinerary,
204 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
205 "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000206
207def VLD4d8 : VLD4D<"vld4.8">;
208def VLD4d16 : VLD4D<"vld4.16">;
209def VLD4d32 : VLD4D<"vld4.32">;
Bob Wilsond14b8b62009-09-01 04:26:28 +0000210
211// VLD2LN : Vector Load (single 2-element structure to one lane)
212class VLD2LND<string OpcodeStr>
213 : NLdSt<(outs DPR:$dst1, DPR:$dst2),
214 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
215 NoItinerary,
216 !strconcat(OpcodeStr, "\t\\{$dst1[$lane],$dst2[$lane]\\}, $addr"),
217 "$src1 = $dst1, $src2 = $dst2", []>;
218
219def VLD2LNd8 : VLD2LND<"vld2.8">;
220def VLD2LNd16 : VLD2LND<"vld2.16">;
221def VLD2LNd32 : VLD2LND<"vld2.32">;
222
223// VLD3LN : Vector Load (single 3-element structure to one lane)
224class VLD3LND<string OpcodeStr>
225 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
226 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
227 nohash_imm:$lane), NoItinerary,
228 !strconcat(OpcodeStr,
229 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane]\\}, $addr"),
230 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
231
232def VLD3LNd8 : VLD3LND<"vld3.8">;
233def VLD3LNd16 : VLD3LND<"vld3.16">;
234def VLD3LNd32 : VLD3LND<"vld3.32">;
235
236// VLD4LN : Vector Load (single 4-element structure to one lane)
237class VLD4LND<string OpcodeStr>
238 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
239 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
240 nohash_imm:$lane), NoItinerary,
241 !strconcat(OpcodeStr,
242 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane],$dst4[$lane]\\}, $addr"),
243 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
244
245def VLD4LNd8 : VLD4LND<"vld4.8">;
246def VLD4LNd16 : VLD4LND<"vld4.16">;
247def VLD4LNd32 : VLD4LND<"vld4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000248}
249
Bob Wilson6a209cd2009-08-06 18:47:44 +0000250// VST1 : Vector Store (multiple single elements)
251class VST1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
Bob Wilson316062a2009-08-25 17:46:06 +0000252 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src), NoItinerary,
253 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"), "",
Bob Wilson6a209cd2009-08-06 18:47:44 +0000254 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
255class VST1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
Bob Wilson316062a2009-08-25 17:46:06 +0000256 : NLdSt<(outs), (ins addrmode6:$addr, QPR:$src), NoItinerary,
257 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"), "",
Bob Wilson6a209cd2009-08-06 18:47:44 +0000258 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
259
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000260def VST1d8 : VST1D<"vst1.8", v8i8, int_arm_neon_vst1>;
261def VST1d16 : VST1D<"vst1.16", v4i16, int_arm_neon_vst1>;
262def VST1d32 : VST1D<"vst1.32", v2i32, int_arm_neon_vst1>;
263def VST1df : VST1D<"vst1.32", v2f32, int_arm_neon_vst1>;
264def VST1d64 : VST1D<"vst1.64", v1i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000265
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000266def VST1q8 : VST1Q<"vst1.8", v16i8, int_arm_neon_vst1>;
267def VST1q16 : VST1Q<"vst1.16", v8i16, int_arm_neon_vst1>;
268def VST1q32 : VST1Q<"vst1.32", v4i32, int_arm_neon_vst1>;
269def VST1qf : VST1Q<"vst1.32", v4f32, int_arm_neon_vst1>;
270def VST1q64 : VST1Q<"vst1.64", v2i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000271
Bob Wilson66b34002009-08-12 17:04:56 +0000272let mayStore = 1 in {
273
Bob Wilson6a209cd2009-08-06 18:47:44 +0000274// VST2 : Vector Store (multiple 2-element structures)
275class VST2D<string OpcodeStr>
276 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilson316062a2009-08-25 17:46:06 +0000277 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000278
279def VST2d8 : VST2D<"vst2.8">;
280def VST2d16 : VST2D<"vst2.16">;
281def VST2d32 : VST2D<"vst2.32">;
282
283// VST3 : Vector Store (multiple 3-element structures)
284class VST3D<string OpcodeStr>
285 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
286 NoItinerary,
Bob Wilson316062a2009-08-25 17:46:06 +0000287 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000288
289def VST3d8 : VST3D<"vst3.8">;
290def VST3d16 : VST3D<"vst3.16">;
291def VST3d32 : VST3D<"vst3.32">;
292
293// VST4 : Vector Store (multiple 4-element structures)
294class VST4D<string OpcodeStr>
295 : NLdSt<(outs), (ins addrmode6:$addr,
296 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), NoItinerary,
Bob Wilson316062a2009-08-25 17:46:06 +0000297 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
298 "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000299
300def VST4d8 : VST4D<"vst4.8">;
301def VST4d16 : VST4D<"vst4.16">;
302def VST4d32 : VST4D<"vst4.32">;
Bob Wilsonc2d65852009-09-01 18:51:56 +0000303
304// VST2LN : Vector Store (single 2-element structure from one lane)
305class VST2LND<string OpcodeStr>
306 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
307 NoItinerary,
308 !strconcat(OpcodeStr, "\t\\{$src1[$lane],$src2[$lane]\\}, $addr"),
309 "", []>;
310
311def VST2LNd8 : VST2LND<"vst2.8">;
312def VST2LNd16 : VST2LND<"vst2.16">;
313def VST2LNd32 : VST2LND<"vst2.32">;
314
315// VST3LN : Vector Store (single 3-element structure from one lane)
316class VST3LND<string OpcodeStr>
317 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
318 nohash_imm:$lane), NoItinerary,
319 !strconcat(OpcodeStr,
320 "\t\\{$src1[$lane],$src2[$lane],$src3[$lane]\\}, $addr"), "", []>;
321
322def VST3LNd8 : VST3LND<"vst3.8">;
323def VST3LNd16 : VST3LND<"vst3.16">;
324def VST3LNd32 : VST3LND<"vst3.32">;
325
326// VST4LN : Vector Store (single 4-element structure from one lane)
327class VST4LND<string OpcodeStr>
328 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
329 DPR:$src4, nohash_imm:$lane), NoItinerary,
330 !strconcat(OpcodeStr,
331 "\t\\{$src1[$lane],$src2[$lane],$src3[$lane],$src4[$lane]\\}, $addr"),
332 "", []>;
333
334def VST4LNd8 : VST4LND<"vst4.8">;
335def VST4LNd16 : VST4LND<"vst4.16">;
336def VST4LNd32 : VST4LND<"vst4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000337}
Bob Wilson6a209cd2009-08-06 18:47:44 +0000338
Bob Wilsoned592c02009-07-08 18:11:30 +0000339
Bob Wilsone60fee02009-06-22 23:27:02 +0000340//===----------------------------------------------------------------------===//
341// NEON pattern fragments
342//===----------------------------------------------------------------------===//
343
344// Extract D sub-registers of Q registers.
345// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000346def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000347 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000348}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000349def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000350 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000351}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000352def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000353 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000354}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000355def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000356 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000357}]>;
358
Anton Korobeynikov44e0a6c2009-08-28 23:41:26 +0000359// Extract S sub-registers of Q/D registers.
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000360// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
361def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000362 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000363}]>;
364
Bob Wilsone60fee02009-06-22 23:27:02 +0000365// Translate lane numbers from Q registers to D subregs.
366def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000367 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000368}]>;
369def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000370 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000371}]>;
372def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000373 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000374}]>;
375
376//===----------------------------------------------------------------------===//
377// Instruction Classes
378//===----------------------------------------------------------------------===//
379
380// Basic 2-register operations, both double- and quad-register.
381class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
382 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
383 ValueType ResTy, ValueType OpTy, SDNode OpNode>
384 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000385 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000386 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
387class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
388 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
389 ValueType ResTy, ValueType OpTy, SDNode OpNode>
390 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000391 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000392 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
393
David Goodwin4b358db2009-08-10 22:17:39 +0000394// Basic 2-register operations, scalar single-precision.
395class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
396 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
397 ValueType ResTy, ValueType OpTy, SDNode OpNode>
398 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
399 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
400 NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
401
402class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
403 : NEONFPPat<(ResTy (OpNode SPR:$a)),
404 (EXTRACT_SUBREG
405 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
406 arm_ssubreg_0)>;
407
Bob Wilsone60fee02009-06-22 23:27:02 +0000408// Basic 2-register intrinsics, both double- and quad-register.
409class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
410 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
411 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
412 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000413 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000414 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
415class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
416 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
417 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
418 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000419 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000420 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
421
David Goodwin4b358db2009-08-10 22:17:39 +0000422// Basic 2-register intrinsics, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000423class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
424 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
425 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
426 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
427 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
428 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
429
430class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwinbc7c05e2009-08-04 20:39:05 +0000431 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng46961d82009-08-07 19:30:41 +0000432 (EXTRACT_SUBREG
433 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
434 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000435
Bob Wilsone60fee02009-06-22 23:27:02 +0000436// Narrow 2-register intrinsics.
437class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
438 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
439 string OpcodeStr, ValueType TyD, ValueType TyQ, Intrinsic IntOp>
440 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000441 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000442 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
443
444// Long 2-register intrinsics. (This is currently only used for VMOVL and is
445// derived from N2VImm instead of N2V because of the way the size is encoded.)
446class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
447 bit op6, bit op4, string OpcodeStr, ValueType TyQ, ValueType TyD,
448 Intrinsic IntOp>
449 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000450 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000451 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
452
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000453// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
454class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
455 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
456 (ins DPR:$src1, DPR:$src2), NoItinerary,
457 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
458 "$src1 = $dst1, $src2 = $dst2", []>;
459class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
460 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
461 (ins QPR:$src1, QPR:$src2), NoItinerary,
462 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
463 "$src1 = $dst1, $src2 = $dst2", []>;
464
Bob Wilsone60fee02009-06-22 23:27:02 +0000465// Basic 3-register operations, both double- and quad-register.
466class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
467 string OpcodeStr, ValueType ResTy, ValueType OpTy,
468 SDNode OpNode, bit Commutable>
469 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000470 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000471 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
472 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
473 let isCommutable = Commutable;
474}
475class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
476 string OpcodeStr, ValueType ResTy, ValueType OpTy,
477 SDNode OpNode, bit Commutable>
478 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000479 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000480 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
481 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
482 let isCommutable = Commutable;
483}
484
David Goodwindd19ce42009-08-04 17:53:06 +0000485// Basic 3-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000486class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
487 string OpcodeStr, ValueType ResTy, ValueType OpTy,
488 SDNode OpNode, bit Commutable>
489 : N3V<op24, op23, op21_20, op11_8, 0, op4,
490 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), NoItinerary,
491 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
492 let isCommutable = Commutable;
493}
494class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwindd19ce42009-08-04 17:53:06 +0000495 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng46961d82009-08-07 19:30:41 +0000496 (EXTRACT_SUBREG
497 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
498 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
499 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000500
Bob Wilsone60fee02009-06-22 23:27:02 +0000501// Basic 3-register intrinsics, both double- and quad-register.
502class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
503 string OpcodeStr, ValueType ResTy, ValueType OpTy,
504 Intrinsic IntOp, bit Commutable>
505 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000506 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000507 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
508 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
509 let isCommutable = Commutable;
510}
511class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
512 string OpcodeStr, ValueType ResTy, ValueType OpTy,
513 Intrinsic IntOp, bit Commutable>
514 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000515 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000516 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
517 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
518 let isCommutable = Commutable;
519}
520
521// Multiply-Add/Sub operations, both double- and quad-register.
522class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
523 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
524 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000525 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000526 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
527 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
528 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
529class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
530 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
531 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000532 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000533 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
534 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
535 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
536
David Goodwindd19ce42009-08-04 17:53:06 +0000537// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000538class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
539 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
540 : N3V<op24, op23, op21_20, op11_8, 0, op4,
541 (outs DPR_VFP2:$dst),
542 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), NoItinerary,
543 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
544
545class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
546 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
547 (EXTRACT_SUBREG
548 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
549 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
550 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
551 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000552
Bob Wilsone60fee02009-06-22 23:27:02 +0000553// Neon 3-argument intrinsics, both double- and quad-register.
554// The destination register is also used as the first source operand register.
555class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
556 string OpcodeStr, ValueType ResTy, ValueType OpTy,
557 Intrinsic IntOp>
558 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000559 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000560 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
561 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
562 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
563class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
564 string OpcodeStr, ValueType ResTy, ValueType OpTy,
565 Intrinsic IntOp>
566 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000567 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000568 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
569 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
570 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
571
572// Neon Long 3-argument intrinsic. The destination register is
573// a quad-register and is also used as the first source operand register.
574class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
575 string OpcodeStr, ValueType TyQ, ValueType TyD, Intrinsic IntOp>
576 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000577 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000578 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
579 [(set QPR:$dst,
580 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
581
582// Narrowing 3-register intrinsics.
583class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
584 string OpcodeStr, ValueType TyD, ValueType TyQ,
585 Intrinsic IntOp, bit Commutable>
586 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000587 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000588 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
589 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
590 let isCommutable = Commutable;
591}
592
593// Long 3-register intrinsics.
594class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
595 string OpcodeStr, ValueType TyQ, ValueType TyD,
596 Intrinsic IntOp, bit Commutable>
597 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000598 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000599 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
600 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
601 let isCommutable = Commutable;
602}
603
604// Wide 3-register intrinsics.
605class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
606 string OpcodeStr, ValueType TyQ, ValueType TyD,
607 Intrinsic IntOp, bit Commutable>
608 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000609 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000610 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
611 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
612 let isCommutable = Commutable;
613}
614
615// Pairwise long 2-register intrinsics, both double- and quad-register.
616class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
617 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
618 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
619 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000620 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000621 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
622class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
623 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
624 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
625 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000626 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000627 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
628
629// Pairwise long 2-register accumulate intrinsics,
630// both double- and quad-register.
631// The destination register is also used as the first source operand register.
632class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
633 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
634 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
635 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000636 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000637 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
638 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
639class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
640 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
641 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
642 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000643 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000644 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
645 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
646
647// Shift by immediate,
648// both double- and quad-register.
649class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
650 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
651 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000652 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000653 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
654 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
655class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
656 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
657 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000658 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000659 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
660 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
661
662// Long shift by immediate.
663class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
664 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
665 ValueType OpTy, SDNode OpNode>
666 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000667 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000668 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
669 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
670 (i32 imm:$SIMM))))]>;
671
672// Narrow shift by immediate.
673class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
674 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
675 ValueType OpTy, SDNode OpNode>
676 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000677 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000678 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
679 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
680 (i32 imm:$SIMM))))]>;
681
682// Shift right by immediate and accumulate,
683// both double- and quad-register.
684class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
685 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
686 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
687 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000688 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000689 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
690 [(set DPR:$dst, (Ty (add DPR:$src1,
691 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
692class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
693 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
694 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
695 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000696 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000697 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
698 [(set QPR:$dst, (Ty (add QPR:$src1,
699 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
700
701// Shift by immediate and insert,
702// both double- and quad-register.
703class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
704 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
705 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
706 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000707 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000708 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
709 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
710class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
711 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
712 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
713 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000714 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000715 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
716 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
717
718// Convert, with fractional bits immediate,
719// both double- and quad-register.
720class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
721 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
722 Intrinsic IntOp>
723 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000724 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000725 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
726 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
727class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
728 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
729 Intrinsic IntOp>
730 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000731 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000732 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
733 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
734
735//===----------------------------------------------------------------------===//
736// Multiclasses
737//===----------------------------------------------------------------------===//
738
739// Neon 3-register vector operations.
740
741// First with only element sizes of 8, 16 and 32 bits:
742multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
743 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
744 // 64-bit vector types.
745 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
746 v8i8, v8i8, OpNode, Commutable>;
747 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
748 v4i16, v4i16, OpNode, Commutable>;
749 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
750 v2i32, v2i32, OpNode, Commutable>;
751
752 // 128-bit vector types.
753 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
754 v16i8, v16i8, OpNode, Commutable>;
755 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
756 v8i16, v8i16, OpNode, Commutable>;
757 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
758 v4i32, v4i32, OpNode, Commutable>;
759}
760
761// ....then also with element size 64 bits:
762multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
763 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
764 : N3V_QHS<op24, op23, op11_8, op4, OpcodeStr, OpNode, Commutable> {
765 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
766 v1i64, v1i64, OpNode, Commutable>;
767 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
768 v2i64, v2i64, OpNode, Commutable>;
769}
770
771
772// Neon Narrowing 2-register vector intrinsics,
773// source operand element sizes of 16, 32 and 64 bits:
774multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
775 bits<5> op11_7, bit op6, bit op4, string OpcodeStr,
776 Intrinsic IntOp> {
777 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
778 !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
779 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
780 !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
781 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
782 !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
783}
784
785
786// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
787// source operand element sizes of 16, 32 and 64 bits:
788multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
789 bit op4, string OpcodeStr, Intrinsic IntOp> {
790 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
791 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
792 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
793 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
794 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
795 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
796}
797
798
799// Neon 3-register vector intrinsics.
800
801// First with only element sizes of 16 and 32 bits:
802multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
803 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
804 // 64-bit vector types.
805 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
806 v4i16, v4i16, IntOp, Commutable>;
807 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
808 v2i32, v2i32, IntOp, Commutable>;
809
810 // 128-bit vector types.
811 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
812 v8i16, v8i16, IntOp, Commutable>;
813 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
814 v4i32, v4i32, IntOp, Commutable>;
815}
816
817// ....then also with element size of 8 bits:
818multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
819 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
820 : N3VInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
821 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
822 v8i8, v8i8, IntOp, Commutable>;
823 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
824 v16i8, v16i8, IntOp, Commutable>;
825}
826
827// ....then also with element size of 64 bits:
828multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
829 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
830 : N3VInt_QHS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
831 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
832 v1i64, v1i64, IntOp, Commutable>;
833 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
834 v2i64, v2i64, IntOp, Commutable>;
835}
836
837
838// Neon Narrowing 3-register vector intrinsics,
839// source operand element sizes of 16, 32 and 64 bits:
840multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
841 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
842 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
843 v8i8, v8i16, IntOp, Commutable>;
844 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
845 v4i16, v4i32, IntOp, Commutable>;
846 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
847 v2i32, v2i64, IntOp, Commutable>;
848}
849
850
851// Neon Long 3-register vector intrinsics.
852
853// First with only element sizes of 16 and 32 bits:
854multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
855 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
856 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
857 v4i32, v4i16, IntOp, Commutable>;
858 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
859 v2i64, v2i32, IntOp, Commutable>;
860}
861
862// ....then also with element size of 8 bits:
863multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
864 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
865 : N3VLInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
866 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
867 v8i16, v8i8, IntOp, Commutable>;
868}
869
870
871// Neon Wide 3-register vector intrinsics,
872// source operand element sizes of 8, 16 and 32 bits:
873multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
874 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
875 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
876 v8i16, v8i8, IntOp, Commutable>;
877 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
878 v4i32, v4i16, IntOp, Commutable>;
879 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
880 v2i64, v2i32, IntOp, Commutable>;
881}
882
883
884// Neon Multiply-Op vector operations,
885// element sizes of 8, 16 and 32 bits:
886multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
887 string OpcodeStr, SDNode OpNode> {
888 // 64-bit vector types.
889 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4,
890 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
891 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4,
892 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
893 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4,
894 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
895
896 // 128-bit vector types.
897 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4,
898 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
899 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4,
900 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
901 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4,
902 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
903}
904
905
906// Neon 3-argument intrinsics,
907// element sizes of 8, 16 and 32 bits:
908multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
909 string OpcodeStr, Intrinsic IntOp> {
910 // 64-bit vector types.
911 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4,
912 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
913 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4,
914 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
915 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4,
916 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
917
918 // 128-bit vector types.
919 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4,
920 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
921 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4,
922 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
923 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4,
924 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
925}
926
927
928// Neon Long 3-argument intrinsics.
929
930// First with only element sizes of 16 and 32 bits:
931multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
932 string OpcodeStr, Intrinsic IntOp> {
933 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
934 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
935 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4,
936 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
937}
938
939// ....then also with element size of 8 bits:
940multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
941 string OpcodeStr, Intrinsic IntOp>
942 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
943 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
944 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
945}
946
947
948// Neon 2-register vector intrinsics,
949// element sizes of 8, 16 and 32 bits:
950multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
951 bits<5> op11_7, bit op4, string OpcodeStr,
952 Intrinsic IntOp> {
953 // 64-bit vector types.
954 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
955 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
956 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
957 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
958 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
959 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
960
961 // 128-bit vector types.
962 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
963 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
964 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
965 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
966 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
967 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
968}
969
970
971// Neon Pairwise long 2-register intrinsics,
972// element sizes of 8, 16 and 32 bits:
973multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
974 bits<5> op11_7, bit op4,
975 string OpcodeStr, Intrinsic IntOp> {
976 // 64-bit vector types.
977 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
978 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
979 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
980 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
981 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
982 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
983
984 // 128-bit vector types.
985 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
986 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
987 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
988 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
989 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
990 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
991}
992
993
994// Neon Pairwise long 2-register accumulate intrinsics,
995// element sizes of 8, 16 and 32 bits:
996multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
997 bits<5> op11_7, bit op4,
998 string OpcodeStr, Intrinsic IntOp> {
999 // 64-bit vector types.
1000 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1001 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
1002 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1003 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
1004 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1005 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
1006
1007 // 128-bit vector types.
1008 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1009 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
1010 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1011 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
1012 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1013 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
1014}
1015
1016
1017// Neon 2-register vector shift by immediate,
1018// element sizes of 8, 16, 32 and 64 bits:
1019multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1020 string OpcodeStr, SDNode OpNode> {
1021 // 64-bit vector types.
1022 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4,
1023 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
1024 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4,
1025 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
1026 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4,
1027 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
1028 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4,
1029 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
1030
1031 // 128-bit vector types.
1032 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4,
1033 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
1034 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4,
1035 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
1036 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4,
1037 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
1038 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4,
1039 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
1040}
1041
1042
1043// Neon Shift-Accumulate vector operations,
1044// element sizes of 8, 16, 32 and 64 bits:
1045multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1046 string OpcodeStr, SDNode ShOp> {
1047 // 64-bit vector types.
1048 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1049 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1050 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1051 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1052 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1053 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1054 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1055 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1056
1057 // 128-bit vector types.
1058 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1059 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1060 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1061 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1062 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1063 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1064 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1065 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1066}
1067
1068
1069// Neon Shift-Insert vector operations,
1070// element sizes of 8, 16, 32 and 64 bits:
1071multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1072 string OpcodeStr, SDNode ShOp> {
1073 // 64-bit vector types.
1074 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
1075 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1076 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
1077 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1078 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
1079 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1080 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
1081 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1082
1083 // 128-bit vector types.
1084 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
1085 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1086 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
1087 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1088 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
1089 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1090 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
1091 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1092}
1093
1094//===----------------------------------------------------------------------===//
1095// Instruction Definitions.
1096//===----------------------------------------------------------------------===//
1097
1098// Vector Add Operations.
1099
1100// VADD : Vector Add (integer and floating-point)
1101defm VADD : N3V_QHSD<0, 0, 0b1000, 0, "vadd.i", add, 1>;
1102def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd, 1>;
1103def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, "vadd.f32", v4f32, v4f32, fadd, 1>;
1104// VADDL : Vector Add Long (Q = D + D)
1105defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, "vaddl.s", int_arm_neon_vaddls, 1>;
1106defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, "vaddl.u", int_arm_neon_vaddlu, 1>;
1107// VADDW : Vector Add Wide (Q = Q + D)
1108defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1109defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1110// VHADD : Vector Halving Add
1111defm VHADDs : N3VInt_QHS<0,0,0b0000,0, "vhadd.s", int_arm_neon_vhadds, 1>;
1112defm VHADDu : N3VInt_QHS<1,0,0b0000,0, "vhadd.u", int_arm_neon_vhaddu, 1>;
1113// VRHADD : Vector Rounding Halving Add
1114defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1115defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
1116// VQADD : Vector Saturating Add
1117defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, "vqadd.s", int_arm_neon_vqadds, 1>;
1118defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, "vqadd.u", int_arm_neon_vqaddu, 1>;
1119// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1120defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1121// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1122defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1123
1124// Vector Multiply Operations.
1125
1126// VMUL : Vector Multiply (integer, polynomial and floating-point)
1127defm VMUL : N3V_QHS<0, 0, 0b1001, 1, "vmul.i", mul, 1>;
1128def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v8i8, v8i8,
1129 int_arm_neon_vmulp, 1>;
1130def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v16i8, v16i8,
1131 int_arm_neon_vmulp, 1>;
1132def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul, 1>;
1133def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, "vmul.f32", v4f32, v4f32, fmul, 1>;
1134// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
1135defm VQDMULH : N3VInt_HS<0,0,0b1011,0, "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1136// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
1137defm VQRDMULH : N3VInt_HS<1,0,0b1011,0, "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1138// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
1139defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, "vmull.s", int_arm_neon_vmulls, 1>;
1140defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, "vmull.u", int_arm_neon_vmullu, 1>;
1141def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, "vmull.p8", v8i16, v8i8,
1142 int_arm_neon_vmullp, 1>;
1143// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
1144defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1145
1146// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1147
1148// VMLA : Vector Multiply Accumulate (integer and floating-point)
1149defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmla.i", add>;
1150def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32, fmul, fadd>;
1151def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v4f32, fmul, fadd>;
1152// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1153defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1154defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
1155// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1156defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
1157// VMLS : Vector Multiply Subtract (integer and floating-point)
1158defm VMLS : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmls.i", sub>;
1159def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32, fmul, fsub>;
1160def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v4f32, fmul, fsub>;
1161// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1162defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1163defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
1164// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1165defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
1166
1167// Vector Subtract Operations.
1168
1169// VSUB : Vector Subtract (integer and floating-point)
1170defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, "vsub.i", sub, 0>;
1171def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub, 0>;
1172def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, "vsub.f32", v4f32, v4f32, fsub, 0>;
1173// VSUBL : Vector Subtract Long (Q = D - D)
1174defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, "vsubl.s", int_arm_neon_vsubls, 1>;
1175defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, "vsubl.u", int_arm_neon_vsublu, 1>;
1176// VSUBW : Vector Subtract Wide (Q = Q - D)
1177defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1178defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1179// VHSUB : Vector Halving Subtract
1180defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, "vhsub.s", int_arm_neon_vhsubs, 0>;
1181defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, "vhsub.u", int_arm_neon_vhsubu, 0>;
1182// VQSUB : Vector Saturing Subtract
1183defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, "vqsub.s", int_arm_neon_vqsubs, 0>;
1184defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, "vqsub.u", int_arm_neon_vqsubu, 0>;
1185// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1186defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1187// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1188defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1189
1190// Vector Comparisons.
1191
1192// VCEQ : Vector Compare Equal
1193defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, "vceq.i", NEONvceq, 1>;
1194def VCEQfd : N3VD<0,0,0b00,0b1110,0, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1195def VCEQfq : N3VQ<0,0,0b00,0b1110,0, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
1196// VCGE : Vector Compare Greater Than or Equal
1197defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, "vcge.s", NEONvcge, 0>;
1198defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, "vcge.u", NEONvcgeu, 0>;
1199def VCGEfd : N3VD<1,0,0b00,0b1110,0, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1200def VCGEfq : N3VQ<1,0,0b00,0b1110,0, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
1201// VCGT : Vector Compare Greater Than
1202defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, "vcgt.s", NEONvcgt, 0>;
1203defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, "vcgt.u", NEONvcgtu, 0>;
1204def VCGTfd : N3VD<1,0,0b10,0b1110,0, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1205def VCGTfq : N3VQ<1,0,0b10,0b1110,0, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
1206// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
1207def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v2i32, v2f32,
1208 int_arm_neon_vacged, 0>;
1209def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v4i32, v4f32,
1210 int_arm_neon_vacgeq, 0>;
1211// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
1212def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v2i32, v2f32,
1213 int_arm_neon_vacgtd, 0>;
1214def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v4i32, v4f32,
1215 int_arm_neon_vacgtq, 0>;
1216// VTST : Vector Test Bits
1217defm VTST : N3V_QHS<0, 0, 0b1000, 1, "vtst.i", NEONvtst, 1>;
1218
1219// Vector Bitwise Operations.
1220
1221// VAND : Vector Bitwise AND
1222def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, "vand", v2i32, v2i32, and, 1>;
1223def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, "vand", v4i32, v4i32, and, 1>;
1224
1225// VEOR : Vector Bitwise Exclusive OR
1226def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, "veor", v2i32, v2i32, xor, 1>;
1227def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, "veor", v4i32, v4i32, xor, 1>;
1228
1229// VORR : Vector Bitwise OR
1230def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, "vorr", v2i32, v2i32, or, 1>;
1231def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, "vorr", v4i32, v4i32, or, 1>;
1232
1233// VBIC : Vector Bitwise Bit Clear (AND NOT)
1234def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001235 (ins DPR:$src1, DPR:$src2), NoItinerary,
1236 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001237 [(set DPR:$dst, (v2i32 (and DPR:$src1,(vnot DPR:$src2))))]>;
1238def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001239 (ins QPR:$src1, QPR:$src2), NoItinerary,
1240 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001241 [(set QPR:$dst, (v4i32 (and QPR:$src1,(vnot QPR:$src2))))]>;
1242
1243// VORN : Vector Bitwise OR NOT
1244def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001245 (ins DPR:$src1, DPR:$src2), NoItinerary,
1246 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001247 [(set DPR:$dst, (v2i32 (or DPR:$src1, (vnot DPR:$src2))))]>;
1248def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001249 (ins QPR:$src1, QPR:$src2), NoItinerary,
1250 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001251 [(set QPR:$dst, (v4i32 (or QPR:$src1, (vnot QPR:$src2))))]>;
1252
1253// VMVN : Vector Bitwise NOT
1254def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001255 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1256 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001257 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1258def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001259 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1260 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001261 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1262def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1263def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1264
1265// VBSL : Vector Bitwise Select
1266def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001267 (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001268 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1269 [(set DPR:$dst,
1270 (v2i32 (or (and DPR:$src2, DPR:$src1),
1271 (and DPR:$src3, (vnot DPR:$src1)))))]>;
1272def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001273 (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001274 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1275 [(set QPR:$dst,
1276 (v4i32 (or (and QPR:$src2, QPR:$src1),
1277 (and QPR:$src3, (vnot QPR:$src1)))))]>;
1278
1279// VBIF : Vector Bitwise Insert if False
1280// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1281// VBIT : Vector Bitwise Insert if True
1282// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1283// These are not yet implemented. The TwoAddress pass will not go looking
1284// for equivalent operations with different register constraints; it just
1285// inserts copies.
1286
1287// Vector Absolute Differences.
1288
1289// VABD : Vector Absolute Difference
1290defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, "vabd.s", int_arm_neon_vabds, 0>;
1291defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, "vabd.u", int_arm_neon_vabdu, 0>;
1292def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001293 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001294def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001295 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001296
1297// VABDL : Vector Absolute Difference Long (Q = | D - D |)
1298defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, "vabdl.s", int_arm_neon_vabdls, 0>;
1299defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, "vabdl.u", int_arm_neon_vabdlu, 0>;
1300
1301// VABA : Vector Absolute Difference and Accumulate
1302defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1303defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1304
1305// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1306defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1307defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1308
1309// Vector Maximum and Minimum.
1310
1311// VMAX : Vector Maximum
1312defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, "vmax.s", int_arm_neon_vmaxs, 1>;
1313defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, "vmax.u", int_arm_neon_vmaxu, 1>;
1314def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001315 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001316def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001317 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001318
1319// VMIN : Vector Minimum
1320defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, "vmin.s", int_arm_neon_vmins, 1>;
1321defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, "vmin.u", int_arm_neon_vminu, 1>;
1322def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001323 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001324def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001325 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001326
1327// Vector Pairwise Operations.
1328
1329// VPADD : Vector Pairwise Add
1330def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, "vpadd.i8", v8i8, v8i8,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001331 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001332def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, "vpadd.i16", v4i16, v4i16,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001333 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001334def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, "vpadd.i32", v2i32, v2i32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001335 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001336def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, "vpadd.f32", v2f32, v2f32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001337 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001338
1339// VPADDL : Vector Pairwise Add Long
1340defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1341 int_arm_neon_vpaddls>;
1342defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1343 int_arm_neon_vpaddlu>;
1344
1345// VPADAL : Vector Pairwise Add and Accumulate Long
1346defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1347 int_arm_neon_vpadals>;
1348defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1349 int_arm_neon_vpadalu>;
1350
1351// VPMAX : Vector Pairwise Maximum
1352def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, "vpmax.s8", v8i8, v8i8,
1353 int_arm_neon_vpmaxs, 0>;
1354def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, "vpmax.s16", v4i16, v4i16,
1355 int_arm_neon_vpmaxs, 0>;
1356def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, "vpmax.s32", v2i32, v2i32,
1357 int_arm_neon_vpmaxs, 0>;
1358def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, "vpmax.u8", v8i8, v8i8,
1359 int_arm_neon_vpmaxu, 0>;
1360def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, "vpmax.u16", v4i16, v4i16,
1361 int_arm_neon_vpmaxu, 0>;
1362def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, "vpmax.u32", v2i32, v2i32,
1363 int_arm_neon_vpmaxu, 0>;
1364def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, "vpmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001365 int_arm_neon_vpmaxs, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001366
1367// VPMIN : Vector Pairwise Minimum
1368def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, "vpmin.s8", v8i8, v8i8,
1369 int_arm_neon_vpmins, 0>;
1370def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, "vpmin.s16", v4i16, v4i16,
1371 int_arm_neon_vpmins, 0>;
1372def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, "vpmin.s32", v2i32, v2i32,
1373 int_arm_neon_vpmins, 0>;
1374def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, "vpmin.u8", v8i8, v8i8,
1375 int_arm_neon_vpminu, 0>;
1376def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, "vpmin.u16", v4i16, v4i16,
1377 int_arm_neon_vpminu, 0>;
1378def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, "vpmin.u32", v2i32, v2i32,
1379 int_arm_neon_vpminu, 0>;
1380def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, "vpmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001381 int_arm_neon_vpmins, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001382
1383// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1384
1385// VRECPE : Vector Reciprocal Estimate
1386def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1387 v2i32, v2i32, int_arm_neon_vrecpe>;
1388def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1389 v4i32, v4i32, int_arm_neon_vrecpe>;
1390def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001391 v2f32, v2f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001392def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001393 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001394
1395// VRECPS : Vector Reciprocal Step
1396def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v2f32, v2f32,
1397 int_arm_neon_vrecps, 1>;
1398def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v4f32, v4f32,
1399 int_arm_neon_vrecps, 1>;
1400
1401// VRSQRTE : Vector Reciprocal Square Root Estimate
1402def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1403 v2i32, v2i32, int_arm_neon_vrsqrte>;
1404def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1405 v4i32, v4i32, int_arm_neon_vrsqrte>;
1406def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001407 v2f32, v2f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001408def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001409 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001410
1411// VRSQRTS : Vector Reciprocal Square Root Step
1412def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v2f32, v2f32,
1413 int_arm_neon_vrsqrts, 1>;
1414def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v4f32, v4f32,
1415 int_arm_neon_vrsqrts, 1>;
1416
1417// Vector Shifts.
1418
1419// VSHL : Vector Shift
1420defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, "vshl.s", int_arm_neon_vshifts, 0>;
1421defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, "vshl.u", int_arm_neon_vshiftu, 0>;
1422// VSHL : Vector Shift Left (Immediate)
1423defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, "vshl.i", NEONvshl>;
1424// VSHR : Vector Shift Right (Immediate)
1425defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, "vshr.s", NEONvshrs>;
1426defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, "vshr.u", NEONvshru>;
1427
1428// VSHLL : Vector Shift Left Long
1429def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
1430 v8i16, v8i8, NEONvshlls>;
1431def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
1432 v4i32, v4i16, NEONvshlls>;
1433def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
1434 v2i64, v2i32, NEONvshlls>;
1435def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
1436 v8i16, v8i8, NEONvshllu>;
1437def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
1438 v4i32, v4i16, NEONvshllu>;
1439def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
1440 v2i64, v2i32, NEONvshllu>;
1441
1442// VSHLL : Vector Shift Left Long (with maximum shift count)
1443def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
1444 v8i16, v8i8, NEONvshlli>;
1445def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
1446 v4i32, v4i16, NEONvshlli>;
1447def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
1448 v2i64, v2i32, NEONvshlli>;
1449
1450// VSHRN : Vector Shift Right and Narrow
1451def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1, "vshrn.i16",
1452 v8i8, v8i16, NEONvshrn>;
1453def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1, "vshrn.i32",
1454 v4i16, v4i32, NEONvshrn>;
1455def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1, "vshrn.i64",
1456 v2i32, v2i64, NEONvshrn>;
1457
1458// VRSHL : Vector Rounding Shift
1459defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, "vrshl.s", int_arm_neon_vrshifts, 0>;
1460defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, "vrshl.u", int_arm_neon_vrshiftu, 0>;
1461// VRSHR : Vector Rounding Shift Right
1462defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, "vrshr.s", NEONvrshrs>;
1463defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, "vrshr.u", NEONvrshru>;
1464
1465// VRSHRN : Vector Rounding Shift Right and Narrow
1466def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1, "vrshrn.i16",
1467 v8i8, v8i16, NEONvrshrn>;
1468def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1, "vrshrn.i32",
1469 v4i16, v4i32, NEONvrshrn>;
1470def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1, "vrshrn.i64",
1471 v2i32, v2i64, NEONvrshrn>;
1472
1473// VQSHL : Vector Saturating Shift
1474defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, "vqshl.s", int_arm_neon_vqshifts, 0>;
1475defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, "vqshl.u", int_arm_neon_vqshiftu, 0>;
1476// VQSHL : Vector Saturating Shift Left (Immediate)
1477defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, "vqshl.s", NEONvqshls>;
1478defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, "vqshl.u", NEONvqshlu>;
1479// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
1480defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, "vqshlu.s", NEONvqshlsu>;
1481
1482// VQSHRN : Vector Saturating Shift Right and Narrow
1483def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.s16",
1484 v8i8, v8i16, NEONvqshrns>;
1485def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.s32",
1486 v4i16, v4i32, NEONvqshrns>;
1487def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.s64",
1488 v2i32, v2i64, NEONvqshrns>;
1489def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.u16",
1490 v8i8, v8i16, NEONvqshrnu>;
1491def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.u32",
1492 v4i16, v4i32, NEONvqshrnu>;
1493def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.u64",
1494 v2i32, v2i64, NEONvqshrnu>;
1495
1496// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
1497def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1, "vqshrun.s16",
1498 v8i8, v8i16, NEONvqshrnsu>;
1499def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1, "vqshrun.s32",
1500 v4i16, v4i32, NEONvqshrnsu>;
1501def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1, "vqshrun.s64",
1502 v2i32, v2i64, NEONvqshrnsu>;
1503
1504// VQRSHL : Vector Saturating Rounding Shift
1505defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, "vqrshl.s",
1506 int_arm_neon_vqrshifts, 0>;
1507defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, "vqrshl.u",
1508 int_arm_neon_vqrshiftu, 0>;
1509
1510// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
1511def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.s16",
1512 v8i8, v8i16, NEONvqrshrns>;
1513def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.s32",
1514 v4i16, v4i32, NEONvqrshrns>;
1515def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.s64",
1516 v2i32, v2i64, NEONvqrshrns>;
1517def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.u16",
1518 v8i8, v8i16, NEONvqrshrnu>;
1519def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.u32",
1520 v4i16, v4i32, NEONvqrshrnu>;
1521def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.u64",
1522 v2i32, v2i64, NEONvqrshrnu>;
1523
1524// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
1525def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1, "vqrshrun.s16",
1526 v8i8, v8i16, NEONvqrshrnsu>;
1527def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1, "vqrshrun.s32",
1528 v4i16, v4i32, NEONvqrshrnsu>;
1529def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1, "vqrshrun.s64",
1530 v2i32, v2i64, NEONvqrshrnsu>;
1531
1532// VSRA : Vector Shift Right and Accumulate
1533defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
1534defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
1535// VRSRA : Vector Rounding Shift Right and Accumulate
1536defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
1537defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
1538
1539// VSLI : Vector Shift Left and Insert
1540defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
1541// VSRI : Vector Shift Right and Insert
1542defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
1543
1544// Vector Absolute and Saturating Absolute.
1545
1546// VABS : Vector Absolute Value
1547defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, "vabs.s",
1548 int_arm_neon_vabs>;
1549def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001550 v2f32, v2f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001551def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001552 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001553
1554// VQABS : Vector Saturating Absolute Value
1555defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, "vqabs.s",
1556 int_arm_neon_vqabs>;
1557
1558// Vector Negate.
1559
1560def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
1561def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
1562
1563class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
1564 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001565 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001566 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1567 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
1568class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
1569 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001570 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001571 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1572 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
1573
1574// VNEG : Vector Negate
1575def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
1576def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
1577def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
1578def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
1579def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
1580def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
1581
1582// VNEG : Vector Negate (floating-point)
1583def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001584 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1585 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001586 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
1587def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001588 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1589 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001590 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
1591
1592def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
1593def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
1594def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
1595def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
1596def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
1597def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
1598
1599// VQNEG : Vector Saturating Negate
1600defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, "vqneg.s",
1601 int_arm_neon_vqneg>;
1602
1603// Vector Bit Counting Operations.
1604
1605// VCLS : Vector Count Leading Sign Bits
1606defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, "vcls.s",
1607 int_arm_neon_vcls>;
1608// VCLZ : Vector Count Leading Zeros
1609defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, "vclz.i",
1610 int_arm_neon_vclz>;
1611// VCNT : Vector Count One Bits
1612def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1613 v8i8, v8i8, int_arm_neon_vcnt>;
1614def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1615 v16i8, v16i8, int_arm_neon_vcnt>;
1616
1617// Vector Move Operations.
1618
1619// VMOV : Vector Move (Register)
1620
1621def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001622 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001623def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001624 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001625
1626// VMOV : Vector Move (Immediate)
1627
1628// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
1629def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
1630 return ARM::getVMOVImm(N, 1, *CurDAG);
1631}]>;
1632def vmovImm8 : PatLeaf<(build_vector), [{
1633 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
1634}], VMOV_get_imm8>;
1635
1636// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
1637def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
1638 return ARM::getVMOVImm(N, 2, *CurDAG);
1639}]>;
1640def vmovImm16 : PatLeaf<(build_vector), [{
1641 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
1642}], VMOV_get_imm16>;
1643
1644// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
1645def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
1646 return ARM::getVMOVImm(N, 4, *CurDAG);
1647}]>;
1648def vmovImm32 : PatLeaf<(build_vector), [{
1649 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
1650}], VMOV_get_imm32>;
1651
1652// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
1653def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
1654 return ARM::getVMOVImm(N, 8, *CurDAG);
1655}]>;
1656def vmovImm64 : PatLeaf<(build_vector), [{
1657 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
1658}], VMOV_get_imm64>;
1659
1660// Note: Some of the cmode bits in the following VMOV instructions need to
1661// be encoded based on the immed values.
1662
1663def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001664 (ins i8imm:$SIMM), NoItinerary,
1665 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001666 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
1667def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001668 (ins i8imm:$SIMM), NoItinerary,
1669 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001670 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
1671
1672def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001673 (ins i16imm:$SIMM), NoItinerary,
1674 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001675 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
1676def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001677 (ins i16imm:$SIMM), NoItinerary,
1678 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001679 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
1680
1681def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001682 (ins i32imm:$SIMM), NoItinerary,
1683 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001684 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
1685def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001686 (ins i32imm:$SIMM), NoItinerary,
1687 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001688 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
1689
1690def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001691 (ins i64imm:$SIMM), NoItinerary,
1692 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001693 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
1694def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001695 (ins i64imm:$SIMM), NoItinerary,
1696 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001697 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
1698
1699// VMOV : Vector Get Lane (move scalar to ARM core register)
1700
1701def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00001702 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001703 NoItinerary, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001704 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
1705 imm:$lane))]>;
1706def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
Bob Wilson30ff4492009-08-21 21:58:55 +00001707 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001708 NoItinerary, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001709 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
1710 imm:$lane))]>;
1711def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00001712 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001713 NoItinerary, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001714 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
1715 imm:$lane))]>;
1716def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
Bob Wilson30ff4492009-08-21 21:58:55 +00001717 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001718 NoItinerary, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001719 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
1720 imm:$lane))]>;
1721def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00001722 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001723 NoItinerary, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001724 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
1725 imm:$lane))]>;
1726// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
1727def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
1728 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001729 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001730 (SubReg_i8_lane imm:$lane))>;
1731def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
1732 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001733 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001734 (SubReg_i16_lane imm:$lane))>;
1735def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
1736 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001737 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001738 (SubReg_i8_lane imm:$lane))>;
1739def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
1740 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001741 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001742 (SubReg_i16_lane imm:$lane))>;
1743def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
1744 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001745 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001746 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov44e0a6c2009-08-28 23:41:26 +00001747def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
1748 (EXTRACT_SUBREG DPR:$src1, (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001749def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
1750 (EXTRACT_SUBREG QPR:$src1, (SSubReg_f32_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001751//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001752// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001753def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001754 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001755
1756
1757// VMOV : Vector Set Lane (move ARM core register to scalar)
1758
1759let Constraints = "$src1 = $dst" in {
1760def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00001761 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001762 NoItinerary, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001763 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
1764 GPR:$src2, imm:$lane))]>;
1765def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00001766 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001767 NoItinerary, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001768 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
1769 GPR:$src2, imm:$lane))]>;
1770def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00001771 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001772 NoItinerary, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001773 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
1774 GPR:$src2, imm:$lane))]>;
1775}
1776def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
1777 (v16i8 (INSERT_SUBREG QPR:$src1,
1778 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001779 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001780 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001781 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001782def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
1783 (v8i16 (INSERT_SUBREG QPR:$src1,
1784 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001785 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001786 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001787 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001788def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
1789 (v4i32 (INSERT_SUBREG QPR:$src1,
1790 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001791 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001792 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001793 (DSubReg_i32_reg imm:$lane)))>;
1794
Anton Korobeynikovd3352772009-08-30 19:06:39 +00001795def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
1796 (INSERT_SUBREG DPR:$src1, SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001797def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
1798 (INSERT_SUBREG QPR:$src1, SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001799
1800//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001801// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001802def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001803 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001804
Anton Korobeynikovbaee7b22009-08-27 14:38:44 +00001805def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
1806 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
1807def : Pat<(v2f64 (scalar_to_vector DPR:$src)),
1808 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
1809def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
1810 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
1811
Anton Korobeynikov872393c2009-08-27 16:10:17 +00001812def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
1813 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
1814def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
1815 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
1816def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
1817 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
1818
1819def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
1820 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
1821 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
1822 arm_dsubreg_0)>;
1823def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
1824 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
1825 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
1826 arm_dsubreg_0)>;
1827def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
1828 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
1829 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
1830 arm_dsubreg_0)>;
1831
Bob Wilsone60fee02009-06-22 23:27:02 +00001832// VDUP : Vector Duplicate (from ARM core register to all elements)
1833
Bob Wilsone60fee02009-06-22 23:27:02 +00001834class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1835 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001836 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001837 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001838class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1839 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001840 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001841 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001842
1843def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
1844def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
1845def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
1846def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
1847def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
1848def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
1849
1850def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001851 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001852 [(set DPR:$dst, (v2f32 (NEONvdup
1853 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001854def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001855 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001856 [(set QPR:$dst, (v4f32 (NEONvdup
1857 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001858
1859// VDUP : Vector Duplicate Lane (from scalar to all elements)
1860
Bob Wilsone60fee02009-06-22 23:27:02 +00001861class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
1862 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
Bob Wilson30ff4492009-08-21 21:58:55 +00001863 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), NoItinerary,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001864 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00001865 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001866
Bob Wilsone60fee02009-06-22 23:27:02 +00001867class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
1868 ValueType ResTy, ValueType OpTy>
1869 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
Bob Wilson30ff4492009-08-21 21:58:55 +00001870 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), NoItinerary,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001871 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00001872 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001873
1874def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
1875def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
1876def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
1877def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
1878def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
1879def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
1880def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
1881def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
1882
Bob Wilson206f6c42009-08-14 05:08:32 +00001883def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
1884 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
1885 (DSubReg_i8_reg imm:$lane))),
1886 (SubReg_i8_lane imm:$lane)))>;
1887def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
1888 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
1889 (DSubReg_i16_reg imm:$lane))),
1890 (SubReg_i16_lane imm:$lane)))>;
1891def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
1892 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
1893 (DSubReg_i32_reg imm:$lane))),
1894 (SubReg_i32_lane imm:$lane)))>;
1895def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
1896 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
1897 (DSubReg_i32_reg imm:$lane))),
1898 (SubReg_i32_lane imm:$lane)))>;
1899
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001900def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
1901 (outs DPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001902 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001903 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001904
1905def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
1906 (outs QPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001907 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001908 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001909
Bob Wilsone60fee02009-06-22 23:27:02 +00001910// VMOVN : Vector Narrowing Move
1911defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, "vmovn.i",
1912 int_arm_neon_vmovn>;
1913// VQMOVN : Vector Saturating Narrowing Move
1914defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, "vqmovn.s",
1915 int_arm_neon_vqmovns>;
1916defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, "vqmovn.u",
1917 int_arm_neon_vqmovnu>;
1918defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, "vqmovun.s",
1919 int_arm_neon_vqmovnsu>;
1920// VMOVL : Vector Lengthening Move
1921defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
1922defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
1923
1924// Vector Conversions.
1925
1926// VCVT : Vector Convert Between Floating-Point and Integers
1927def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1928 v2i32, v2f32, fp_to_sint>;
1929def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1930 v2i32, v2f32, fp_to_uint>;
1931def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1932 v2f32, v2i32, sint_to_fp>;
1933def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1934 v2f32, v2i32, uint_to_fp>;
1935
1936def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1937 v4i32, v4f32, fp_to_sint>;
1938def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1939 v4i32, v4f32, fp_to_uint>;
1940def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1941 v4f32, v4i32, sint_to_fp>;
1942def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1943 v4f32, v4i32, uint_to_fp>;
1944
1945// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
1946// Note: Some of the opcode bits in the following VCVT instructions need to
1947// be encoded based on the immed values.
1948def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1949 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
1950def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1951 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
1952def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1953 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
1954def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1955 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
1956
1957def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1958 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
1959def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1960 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
1961def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1962 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
1963def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1964 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
1965
Bob Wilson08479272009-08-12 22:31:50 +00001966// Vector Reverse.
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001967
1968// VREV64 : Vector Reverse elements within 64-bit doublewords
1969
1970class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1971 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001972 (ins DPR:$src), NoItinerary,
1973 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001974 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001975class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1976 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001977 (ins QPR:$src), NoItinerary,
1978 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001979 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001980
1981def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
1982def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
1983def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
1984def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
1985
1986def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
1987def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
1988def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
1989def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
1990
1991// VREV32 : Vector Reverse elements within 32-bit words
1992
1993class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1994 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001995 (ins DPR:$src), NoItinerary,
1996 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001997 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001998class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1999 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002000 (ins QPR:$src), NoItinerary,
2001 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002002 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002003
2004def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
2005def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
2006
2007def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
2008def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
2009
2010// VREV16 : Vector Reverse elements within 16-bit halfwords
2011
2012class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2013 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002014 (ins DPR:$src), NoItinerary,
2015 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002016 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002017class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2018 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002019 (ins QPR:$src), NoItinerary,
2020 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002021 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002022
2023def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
2024def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
2025
Bob Wilson3ac39132009-08-19 17:03:43 +00002026// Other Vector Shuffles.
2027
2028// VEXT : Vector Extract
2029
Anton Korobeynikov6c28c002009-08-21 12:40:21 +00002030class VEXTd<string OpcodeStr, ValueType Ty>
2031 : N3V<0,1,0b11,0b0000,0,0, (outs DPR:$dst),
2032 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NoItinerary,
2033 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
2034 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
2035 (Ty DPR:$rhs), imm:$index)))]>;
2036
2037class VEXTq<string OpcodeStr, ValueType Ty>
2038 : N3V<0,1,0b11,0b0000,1,0, (outs QPR:$dst),
2039 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NoItinerary,
2040 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
2041 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
2042 (Ty QPR:$rhs), imm:$index)))]>;
2043
2044def VEXTd8 : VEXTd<"vext.8", v8i8>;
2045def VEXTd16 : VEXTd<"vext.16", v4i16>;
2046def VEXTd32 : VEXTd<"vext.32", v2i32>;
2047def VEXTdf : VEXTd<"vext.32", v2f32>;
2048
2049def VEXTq8 : VEXTq<"vext.8", v16i8>;
2050def VEXTq16 : VEXTq<"vext.16", v8i16>;
2051def VEXTq32 : VEXTq<"vext.32", v4i32>;
2052def VEXTqf : VEXTq<"vext.32", v4f32>;
Bob Wilson3ac39132009-08-19 17:03:43 +00002053
Bob Wilson3b169332009-08-08 05:53:00 +00002054// VTRN : Vector Transpose
2055
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002056def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
2057def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
2058def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002059
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002060def VTRNq8 : N2VQShuffle<0b00, 0b00001, "vtrn.8">;
2061def VTRNq16 : N2VQShuffle<0b01, 0b00001, "vtrn.16">;
2062def VTRNq32 : N2VQShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002063
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002064// VUZP : Vector Unzip (Deinterleave)
2065
2066def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
2067def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
2068def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
2069
2070def VUZPq8 : N2VQShuffle<0b00, 0b00010, "vuzp.8">;
2071def VUZPq16 : N2VQShuffle<0b01, 0b00010, "vuzp.16">;
2072def VUZPq32 : N2VQShuffle<0b10, 0b00010, "vuzp.32">;
2073
2074// VZIP : Vector Zip (Interleave)
2075
2076def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
2077def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
2078def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
2079
2080def VZIPq8 : N2VQShuffle<0b00, 0b00011, "vzip.8">;
2081def VZIPq16 : N2VQShuffle<0b01, 0b00011, "vzip.16">;
2082def VZIPq32 : N2VQShuffle<0b10, 0b00011, "vzip.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002083
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002084// Vector Table Lookup and Table Extension.
2085
2086// VTBL : Vector Table Lookup
2087def VTBL1
2088 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
2089 (ins DPR:$tbl1, DPR:$src), NoItinerary,
2090 "vtbl.8\t$dst, \\{$tbl1\\}, $src", "",
2091 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
2092def VTBL2
2093 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
2094 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
2095 "vtbl.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "",
2096 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
2097 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2098def VTBL3
2099 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
2100 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
2101 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "",
2102 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
2103 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2104def VTBL4
2105 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
2106 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2107 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "",
2108 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2109 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2110
2111// VTBX : Vector Table Extension
2112def VTBX1
2113 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
2114 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NoItinerary,
2115 "vtbx.8\t$dst, \\{$tbl1\\}, $src", "$orig = $dst",
2116 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2117 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
2118def VTBX2
2119 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
2120 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
2121 "vtbx.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "$orig = $dst",
2122 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2123 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2124def VTBX3
2125 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
2126 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
2127 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "$orig = $dst",
2128 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2129 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2130def VTBX4
2131 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
2132 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2133 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "$orig = $dst",
2134 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2135 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2136
Bob Wilsone60fee02009-06-22 23:27:02 +00002137//===----------------------------------------------------------------------===//
Evan Cheng46961d82009-08-07 19:30:41 +00002138// NEON instructions for single-precision FP math
2139//===----------------------------------------------------------------------===//
2140
2141// These need separate instructions because they must use DPR_VFP2 register
2142// class which have SPR sub-registers.
2143
2144// Vector Add Operations used for single-precision FP
2145let neverHasSideEffects = 1 in
2146def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
2147def : N3VDsPat<fadd, VADDfd_sfp>;
2148
David Goodwin4b358db2009-08-10 22:17:39 +00002149// Vector Sub Operations used for single-precision FP
2150let neverHasSideEffects = 1 in
2151def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2152def : N3VDsPat<fsub, VSUBfd_sfp>;
2153
Evan Cheng46961d82009-08-07 19:30:41 +00002154// Vector Multiply Operations used for single-precision FP
2155let neverHasSideEffects = 1 in
2156def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2157def : N3VDsPat<fmul, VMULfd_sfp>;
2158
2159// Vector Multiply-Accumulate/Subtract used for single-precision FP
2160let neverHasSideEffects = 1 in
2161def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32,fmul,fadd>;
David Goodwin4b358db2009-08-10 22:17:39 +00002162def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002163
2164let neverHasSideEffects = 1 in
2165def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32,fmul,fsub>;
David Goodwin4b358db2009-08-10 22:17:39 +00002166def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002167
David Goodwin4b358db2009-08-10 22:17:39 +00002168// Vector Absolute used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002169let neverHasSideEffects = 1 in
2170def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002171 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng46961d82009-08-07 19:30:41 +00002172def : N2VDIntsPat<fabs, VABSfd_sfp>;
2173
David Goodwin4b358db2009-08-10 22:17:39 +00002174// Vector Negate used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002175let neverHasSideEffects = 1 in
2176def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin4b358db2009-08-10 22:17:39 +00002177 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
2178 "vneg.f32\t$dst, $src", "", []>;
Evan Cheng46961d82009-08-07 19:30:41 +00002179def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2180
David Goodwin4b358db2009-08-10 22:17:39 +00002181// Vector Convert between single-precision FP and integer
2182let neverHasSideEffects = 1 in
2183def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2184 v2i32, v2f32, fp_to_sint>;
2185def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
2186
2187let neverHasSideEffects = 1 in
2188def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2189 v2i32, v2f32, fp_to_uint>;
2190def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
2191
2192let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002193def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2194 v2f32, v2i32, sint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002195def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
2196
2197let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002198def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2199 v2f32, v2i32, uint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002200def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
2201
Evan Cheng46961d82009-08-07 19:30:41 +00002202//===----------------------------------------------------------------------===//
Bob Wilsone60fee02009-06-22 23:27:02 +00002203// Non-Instruction Patterns
2204//===----------------------------------------------------------------------===//
2205
2206// bit_convert
2207def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2208def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2209def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2210def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2211def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2212def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2213def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2214def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2215def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2216def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2217def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2218def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2219def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2220def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2221def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2222def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2223def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2224def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2225def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2226def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2227def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2228def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2229def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2230def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2231def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2232def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2233def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2234def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2235def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2236def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2237
2238def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2239def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2240def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2241def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2242def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2243def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2244def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2245def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2246def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2247def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2248def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2249def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2250def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2251def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2252def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2253def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2254def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2255def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2256def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2257def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2258def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2259def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2260def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2261def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2262def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2263def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2264def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2265def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2266def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2267def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;