Misha Brukman | a85d6bc | 2002-11-22 22:42:50 +0000 | [diff] [blame] | 1 | //===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===// |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 7 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 9 | // |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 10 | // This file contains the X86 implementation of the TargetInstrInfo class. |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chris Lattner | 055c965 | 2002-10-29 21:05:24 +0000 | [diff] [blame] | 14 | #include "X86InstrInfo.h" |
Chris Lattner | 4ce42a7 | 2002-12-03 05:42:53 +0000 | [diff] [blame] | 15 | #include "X86.h" |
Chris Lattner | abf05b2 | 2003-08-03 21:55:55 +0000 | [diff] [blame] | 16 | #include "X86GenInstrInfo.inc" |
Evan Cheng | aa3c141 | 2006-05-30 21:45:53 +0000 | [diff] [blame] | 17 | #include "X86InstrBuilder.h" |
Owen Anderson | d94b6a1 | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 18 | #include "X86MachineFunctionInfo.h" |
Evan Cheng | aa3c141 | 2006-05-30 21:45:53 +0000 | [diff] [blame] | 19 | #include "X86Subtarget.h" |
| 20 | #include "X86TargetMachine.h" |
Dan Gohman | d68a076 | 2009-01-05 17:59:02 +0000 | [diff] [blame] | 21 | #include "llvm/DerivedTypes.h" |
Owen Anderson | 0a5372e | 2009-07-13 04:09:18 +0000 | [diff] [blame] | 22 | #include "llvm/LLVMContext.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 23 | #include "llvm/ADT/STLExtras.h" |
Dan Gohman | 62c939d | 2008-12-03 05:21:24 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineConstantPool.h" |
Owen Anderson | d94b6a1 | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Evan Cheng | aa3c141 | 2006-05-30 21:45:53 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Evan Cheng | 258ff67 | 2006-12-01 21:52:41 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/LiveVariables.h" |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Chris Lattner | ee9eb41 | 2010-04-26 23:37:21 +0000 | [diff] [blame] | 30 | #include "llvm/MC/MCInst.h" |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 31 | #include "llvm/Support/CommandLine.h" |
David Greene | 5b90132 | 2010-01-05 01:29:29 +0000 | [diff] [blame] | 32 | #include "llvm/Support/Debug.h" |
Torok Edwin | ab7c09b | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 33 | #include "llvm/Support/ErrorHandling.h" |
| 34 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 35 | #include "llvm/Target/TargetOptions.h" |
Chris Lattner | af76e59 | 2009-08-22 20:48:53 +0000 | [diff] [blame] | 36 | #include "llvm/MC/MCAsmInfo.h" |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 37 | #include <limits> |
| 38 | |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 39 | using namespace llvm; |
| 40 | |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 41 | static cl::opt<bool> |
| 42 | NoFusing("disable-spill-fusing", |
| 43 | cl::desc("Disable fusing of spill code into instructions")); |
| 44 | static cl::opt<bool> |
| 45 | PrintFailedFusing("print-failed-fuse-candidates", |
| 46 | cl::desc("Print instructions that the allocator wants to" |
| 47 | " fuse, but the X86 backend currently can't"), |
| 48 | cl::Hidden); |
| 49 | static cl::opt<bool> |
| 50 | ReMatPICStubLoad("remat-pic-stub-load", |
| 51 | cl::desc("Re-materialize load from stub in PIC mode"), |
| 52 | cl::init(false), cl::Hidden); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 53 | |
Evan Cheng | aa3c141 | 2006-05-30 21:45:53 +0000 | [diff] [blame] | 54 | X86InstrInfo::X86InstrInfo(X86TargetMachine &tm) |
Chris Lattner | 6410552 | 2008-01-01 01:03:04 +0000 | [diff] [blame] | 55 | : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)), |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 56 | TM(tm), RI(tm, *this) { |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 57 | enum { |
| 58 | TB_NOT_REVERSABLE = 1U << 31, |
| 59 | TB_FLAGS = TB_NOT_REVERSABLE |
| 60 | }; |
| 61 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 62 | static const unsigned OpTbl2Addr[][2] = { |
| 63 | { X86::ADC32ri, X86::ADC32mi }, |
| 64 | { X86::ADC32ri8, X86::ADC32mi8 }, |
| 65 | { X86::ADC32rr, X86::ADC32mr }, |
| 66 | { X86::ADC64ri32, X86::ADC64mi32 }, |
| 67 | { X86::ADC64ri8, X86::ADC64mi8 }, |
| 68 | { X86::ADC64rr, X86::ADC64mr }, |
| 69 | { X86::ADD16ri, X86::ADD16mi }, |
| 70 | { X86::ADD16ri8, X86::ADD16mi8 }, |
Chris Lattner | 15df55d | 2010-10-08 03:57:25 +0000 | [diff] [blame] | 71 | { X86::ADD16ri_DB, X86::ADD16mi | TB_NOT_REVERSABLE }, |
| 72 | { X86::ADD16ri8_DB, X86::ADD16mi8 | TB_NOT_REVERSABLE }, |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 73 | { X86::ADD16rr, X86::ADD16mr }, |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 74 | { X86::ADD16rr_DB, X86::ADD16mr | TB_NOT_REVERSABLE }, |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 75 | { X86::ADD32ri, X86::ADD32mi }, |
| 76 | { X86::ADD32ri8, X86::ADD32mi8 }, |
Chris Lattner | 15df55d | 2010-10-08 03:57:25 +0000 | [diff] [blame] | 77 | { X86::ADD32ri_DB, X86::ADD32mi | TB_NOT_REVERSABLE }, |
| 78 | { X86::ADD32ri8_DB, X86::ADD32mi8 | TB_NOT_REVERSABLE }, |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 79 | { X86::ADD32rr, X86::ADD32mr }, |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 80 | { X86::ADD32rr_DB, X86::ADD32mr | TB_NOT_REVERSABLE }, |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 81 | { X86::ADD64ri32, X86::ADD64mi32 }, |
| 82 | { X86::ADD64ri8, X86::ADD64mi8 }, |
Chris Lattner | 15df55d | 2010-10-08 03:57:25 +0000 | [diff] [blame] | 83 | { X86::ADD64ri32_DB,X86::ADD64mi32 | TB_NOT_REVERSABLE }, |
| 84 | { X86::ADD64ri8_DB, X86::ADD64mi8 | TB_NOT_REVERSABLE }, |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 85 | { X86::ADD64rr, X86::ADD64mr }, |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 86 | { X86::ADD64rr_DB, X86::ADD64mr | TB_NOT_REVERSABLE }, |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 87 | { X86::ADD8ri, X86::ADD8mi }, |
| 88 | { X86::ADD8rr, X86::ADD8mr }, |
| 89 | { X86::AND16ri, X86::AND16mi }, |
| 90 | { X86::AND16ri8, X86::AND16mi8 }, |
| 91 | { X86::AND16rr, X86::AND16mr }, |
| 92 | { X86::AND32ri, X86::AND32mi }, |
| 93 | { X86::AND32ri8, X86::AND32mi8 }, |
| 94 | { X86::AND32rr, X86::AND32mr }, |
| 95 | { X86::AND64ri32, X86::AND64mi32 }, |
| 96 | { X86::AND64ri8, X86::AND64mi8 }, |
| 97 | { X86::AND64rr, X86::AND64mr }, |
| 98 | { X86::AND8ri, X86::AND8mi }, |
| 99 | { X86::AND8rr, X86::AND8mr }, |
| 100 | { X86::DEC16r, X86::DEC16m }, |
| 101 | { X86::DEC32r, X86::DEC32m }, |
| 102 | { X86::DEC64_16r, X86::DEC64_16m }, |
| 103 | { X86::DEC64_32r, X86::DEC64_32m }, |
| 104 | { X86::DEC64r, X86::DEC64m }, |
| 105 | { X86::DEC8r, X86::DEC8m }, |
| 106 | { X86::INC16r, X86::INC16m }, |
| 107 | { X86::INC32r, X86::INC32m }, |
| 108 | { X86::INC64_16r, X86::INC64_16m }, |
| 109 | { X86::INC64_32r, X86::INC64_32m }, |
| 110 | { X86::INC64r, X86::INC64m }, |
| 111 | { X86::INC8r, X86::INC8m }, |
| 112 | { X86::NEG16r, X86::NEG16m }, |
| 113 | { X86::NEG32r, X86::NEG32m }, |
| 114 | { X86::NEG64r, X86::NEG64m }, |
| 115 | { X86::NEG8r, X86::NEG8m }, |
| 116 | { X86::NOT16r, X86::NOT16m }, |
| 117 | { X86::NOT32r, X86::NOT32m }, |
| 118 | { X86::NOT64r, X86::NOT64m }, |
| 119 | { X86::NOT8r, X86::NOT8m }, |
| 120 | { X86::OR16ri, X86::OR16mi }, |
| 121 | { X86::OR16ri8, X86::OR16mi8 }, |
| 122 | { X86::OR16rr, X86::OR16mr }, |
| 123 | { X86::OR32ri, X86::OR32mi }, |
| 124 | { X86::OR32ri8, X86::OR32mi8 }, |
| 125 | { X86::OR32rr, X86::OR32mr }, |
| 126 | { X86::OR64ri32, X86::OR64mi32 }, |
| 127 | { X86::OR64ri8, X86::OR64mi8 }, |
| 128 | { X86::OR64rr, X86::OR64mr }, |
| 129 | { X86::OR8ri, X86::OR8mi }, |
| 130 | { X86::OR8rr, X86::OR8mr }, |
| 131 | { X86::ROL16r1, X86::ROL16m1 }, |
| 132 | { X86::ROL16rCL, X86::ROL16mCL }, |
| 133 | { X86::ROL16ri, X86::ROL16mi }, |
| 134 | { X86::ROL32r1, X86::ROL32m1 }, |
| 135 | { X86::ROL32rCL, X86::ROL32mCL }, |
| 136 | { X86::ROL32ri, X86::ROL32mi }, |
| 137 | { X86::ROL64r1, X86::ROL64m1 }, |
| 138 | { X86::ROL64rCL, X86::ROL64mCL }, |
| 139 | { X86::ROL64ri, X86::ROL64mi }, |
| 140 | { X86::ROL8r1, X86::ROL8m1 }, |
| 141 | { X86::ROL8rCL, X86::ROL8mCL }, |
| 142 | { X86::ROL8ri, X86::ROL8mi }, |
| 143 | { X86::ROR16r1, X86::ROR16m1 }, |
| 144 | { X86::ROR16rCL, X86::ROR16mCL }, |
| 145 | { X86::ROR16ri, X86::ROR16mi }, |
| 146 | { X86::ROR32r1, X86::ROR32m1 }, |
| 147 | { X86::ROR32rCL, X86::ROR32mCL }, |
| 148 | { X86::ROR32ri, X86::ROR32mi }, |
| 149 | { X86::ROR64r1, X86::ROR64m1 }, |
| 150 | { X86::ROR64rCL, X86::ROR64mCL }, |
| 151 | { X86::ROR64ri, X86::ROR64mi }, |
| 152 | { X86::ROR8r1, X86::ROR8m1 }, |
| 153 | { X86::ROR8rCL, X86::ROR8mCL }, |
| 154 | { X86::ROR8ri, X86::ROR8mi }, |
| 155 | { X86::SAR16r1, X86::SAR16m1 }, |
| 156 | { X86::SAR16rCL, X86::SAR16mCL }, |
| 157 | { X86::SAR16ri, X86::SAR16mi }, |
| 158 | { X86::SAR32r1, X86::SAR32m1 }, |
| 159 | { X86::SAR32rCL, X86::SAR32mCL }, |
| 160 | { X86::SAR32ri, X86::SAR32mi }, |
| 161 | { X86::SAR64r1, X86::SAR64m1 }, |
| 162 | { X86::SAR64rCL, X86::SAR64mCL }, |
| 163 | { X86::SAR64ri, X86::SAR64mi }, |
| 164 | { X86::SAR8r1, X86::SAR8m1 }, |
| 165 | { X86::SAR8rCL, X86::SAR8mCL }, |
| 166 | { X86::SAR8ri, X86::SAR8mi }, |
| 167 | { X86::SBB32ri, X86::SBB32mi }, |
| 168 | { X86::SBB32ri8, X86::SBB32mi8 }, |
| 169 | { X86::SBB32rr, X86::SBB32mr }, |
| 170 | { X86::SBB64ri32, X86::SBB64mi32 }, |
| 171 | { X86::SBB64ri8, X86::SBB64mi8 }, |
| 172 | { X86::SBB64rr, X86::SBB64mr }, |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 173 | { X86::SHL16rCL, X86::SHL16mCL }, |
| 174 | { X86::SHL16ri, X86::SHL16mi }, |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 175 | { X86::SHL32rCL, X86::SHL32mCL }, |
| 176 | { X86::SHL32ri, X86::SHL32mi }, |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 177 | { X86::SHL64rCL, X86::SHL64mCL }, |
| 178 | { X86::SHL64ri, X86::SHL64mi }, |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 179 | { X86::SHL8rCL, X86::SHL8mCL }, |
| 180 | { X86::SHL8ri, X86::SHL8mi }, |
| 181 | { X86::SHLD16rrCL, X86::SHLD16mrCL }, |
| 182 | { X86::SHLD16rri8, X86::SHLD16mri8 }, |
| 183 | { X86::SHLD32rrCL, X86::SHLD32mrCL }, |
| 184 | { X86::SHLD32rri8, X86::SHLD32mri8 }, |
| 185 | { X86::SHLD64rrCL, X86::SHLD64mrCL }, |
| 186 | { X86::SHLD64rri8, X86::SHLD64mri8 }, |
| 187 | { X86::SHR16r1, X86::SHR16m1 }, |
| 188 | { X86::SHR16rCL, X86::SHR16mCL }, |
| 189 | { X86::SHR16ri, X86::SHR16mi }, |
| 190 | { X86::SHR32r1, X86::SHR32m1 }, |
| 191 | { X86::SHR32rCL, X86::SHR32mCL }, |
| 192 | { X86::SHR32ri, X86::SHR32mi }, |
| 193 | { X86::SHR64r1, X86::SHR64m1 }, |
| 194 | { X86::SHR64rCL, X86::SHR64mCL }, |
| 195 | { X86::SHR64ri, X86::SHR64mi }, |
| 196 | { X86::SHR8r1, X86::SHR8m1 }, |
| 197 | { X86::SHR8rCL, X86::SHR8mCL }, |
| 198 | { X86::SHR8ri, X86::SHR8mi }, |
| 199 | { X86::SHRD16rrCL, X86::SHRD16mrCL }, |
| 200 | { X86::SHRD16rri8, X86::SHRD16mri8 }, |
| 201 | { X86::SHRD32rrCL, X86::SHRD32mrCL }, |
| 202 | { X86::SHRD32rri8, X86::SHRD32mri8 }, |
| 203 | { X86::SHRD64rrCL, X86::SHRD64mrCL }, |
| 204 | { X86::SHRD64rri8, X86::SHRD64mri8 }, |
| 205 | { X86::SUB16ri, X86::SUB16mi }, |
| 206 | { X86::SUB16ri8, X86::SUB16mi8 }, |
| 207 | { X86::SUB16rr, X86::SUB16mr }, |
| 208 | { X86::SUB32ri, X86::SUB32mi }, |
| 209 | { X86::SUB32ri8, X86::SUB32mi8 }, |
| 210 | { X86::SUB32rr, X86::SUB32mr }, |
| 211 | { X86::SUB64ri32, X86::SUB64mi32 }, |
| 212 | { X86::SUB64ri8, X86::SUB64mi8 }, |
| 213 | { X86::SUB64rr, X86::SUB64mr }, |
| 214 | { X86::SUB8ri, X86::SUB8mi }, |
| 215 | { X86::SUB8rr, X86::SUB8mr }, |
| 216 | { X86::XOR16ri, X86::XOR16mi }, |
| 217 | { X86::XOR16ri8, X86::XOR16mi8 }, |
| 218 | { X86::XOR16rr, X86::XOR16mr }, |
| 219 | { X86::XOR32ri, X86::XOR32mi }, |
| 220 | { X86::XOR32ri8, X86::XOR32mi8 }, |
| 221 | { X86::XOR32rr, X86::XOR32mr }, |
| 222 | { X86::XOR64ri32, X86::XOR64mi32 }, |
| 223 | { X86::XOR64ri8, X86::XOR64mi8 }, |
| 224 | { X86::XOR64rr, X86::XOR64mr }, |
| 225 | { X86::XOR8ri, X86::XOR8mi }, |
| 226 | { X86::XOR8rr, X86::XOR8mr } |
| 227 | }; |
| 228 | |
| 229 | for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) { |
| 230 | unsigned RegOp = OpTbl2Addr[i][0]; |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 231 | unsigned MemOp = OpTbl2Addr[i][1] & ~TB_FLAGS; |
| 232 | assert(!RegOp2MemOpTable2Addr.count(RegOp) && "Duplicated entries?"); |
| 233 | RegOp2MemOpTable2Addr[RegOp] = std::make_pair(MemOp, 0U); |
| 234 | |
| 235 | // If this is not a reversable operation (because there is a many->one) |
| 236 | // mapping, don't insert the reverse of the operation into MemOp2RegOpTable. |
| 237 | if (OpTbl2Addr[i][1] & TB_NOT_REVERSABLE) |
| 238 | continue; |
| 239 | |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 240 | // Index 0, folded load and store, no alignment requirement. |
| 241 | unsigned AuxInfo = 0 | (1 << 4) | (1 << 5); |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 242 | |
| 243 | assert(!MemOp2RegOpTable.count(MemOp) && |
| 244 | "Duplicated entries in unfolding maps?"); |
| 245 | MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 246 | } |
| 247 | |
| 248 | // If the third value is 1, then it's folding either a load or a store. |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 249 | static const unsigned OpTbl0[][4] = { |
| 250 | { X86::BT16ri8, X86::BT16mi8, 1, 0 }, |
| 251 | { X86::BT32ri8, X86::BT32mi8, 1, 0 }, |
| 252 | { X86::BT64ri8, X86::BT64mi8, 1, 0 }, |
| 253 | { X86::CALL32r, X86::CALL32m, 1, 0 }, |
| 254 | { X86::CALL64r, X86::CALL64m, 1, 0 }, |
Anton Korobeynikov | e9df15e | 2010-08-17 21:06:01 +0000 | [diff] [blame] | 255 | { X86::WINCALL64r, X86::WINCALL64m, 1, 0 }, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 256 | { X86::CMP16ri, X86::CMP16mi, 1, 0 }, |
| 257 | { X86::CMP16ri8, X86::CMP16mi8, 1, 0 }, |
| 258 | { X86::CMP16rr, X86::CMP16mr, 1, 0 }, |
| 259 | { X86::CMP32ri, X86::CMP32mi, 1, 0 }, |
| 260 | { X86::CMP32ri8, X86::CMP32mi8, 1, 0 }, |
| 261 | { X86::CMP32rr, X86::CMP32mr, 1, 0 }, |
| 262 | { X86::CMP64ri32, X86::CMP64mi32, 1, 0 }, |
| 263 | { X86::CMP64ri8, X86::CMP64mi8, 1, 0 }, |
| 264 | { X86::CMP64rr, X86::CMP64mr, 1, 0 }, |
| 265 | { X86::CMP8ri, X86::CMP8mi, 1, 0 }, |
| 266 | { X86::CMP8rr, X86::CMP8mr, 1, 0 }, |
| 267 | { X86::DIV16r, X86::DIV16m, 1, 0 }, |
| 268 | { X86::DIV32r, X86::DIV32m, 1, 0 }, |
| 269 | { X86::DIV64r, X86::DIV64m, 1, 0 }, |
| 270 | { X86::DIV8r, X86::DIV8m, 1, 0 }, |
| 271 | { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0, 16 }, |
Chris Lattner | 15df55d | 2010-10-08 03:57:25 +0000 | [diff] [blame] | 272 | { X86::FsMOVAPDrr, X86::MOVSDmr | TB_NOT_REVERSABLE , 0, 0 }, |
| 273 | { X86::FsMOVAPSrr, X86::MOVSSmr | TB_NOT_REVERSABLE , 0, 0 }, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 274 | { X86::IDIV16r, X86::IDIV16m, 1, 0 }, |
| 275 | { X86::IDIV32r, X86::IDIV32m, 1, 0 }, |
| 276 | { X86::IDIV64r, X86::IDIV64m, 1, 0 }, |
| 277 | { X86::IDIV8r, X86::IDIV8m, 1, 0 }, |
| 278 | { X86::IMUL16r, X86::IMUL16m, 1, 0 }, |
| 279 | { X86::IMUL32r, X86::IMUL32m, 1, 0 }, |
| 280 | { X86::IMUL64r, X86::IMUL64m, 1, 0 }, |
| 281 | { X86::IMUL8r, X86::IMUL8m, 1, 0 }, |
| 282 | { X86::JMP32r, X86::JMP32m, 1, 0 }, |
| 283 | { X86::JMP64r, X86::JMP64m, 1, 0 }, |
| 284 | { X86::MOV16ri, X86::MOV16mi, 0, 0 }, |
| 285 | { X86::MOV16rr, X86::MOV16mr, 0, 0 }, |
| 286 | { X86::MOV32ri, X86::MOV32mi, 0, 0 }, |
| 287 | { X86::MOV32rr, X86::MOV32mr, 0, 0 }, |
| 288 | { X86::MOV64ri32, X86::MOV64mi32, 0, 0 }, |
| 289 | { X86::MOV64rr, X86::MOV64mr, 0, 0 }, |
| 290 | { X86::MOV8ri, X86::MOV8mi, 0, 0 }, |
| 291 | { X86::MOV8rr, X86::MOV8mr, 0, 0 }, |
| 292 | { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0, 0 }, |
| 293 | { X86::MOVAPDrr, X86::MOVAPDmr, 0, 16 }, |
| 294 | { X86::MOVAPSrr, X86::MOVAPSmr, 0, 16 }, |
| 295 | { X86::MOVDQArr, X86::MOVDQAmr, 0, 16 }, |
| 296 | { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0, 0 }, |
| 297 | { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0, 0 }, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 298 | { X86::MOVSDto64rr, X86::MOVSDto64mr, 0, 0 }, |
| 299 | { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0, 0 }, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 300 | { X86::MOVUPDrr, X86::MOVUPDmr, 0, 0 }, |
| 301 | { X86::MOVUPSrr, X86::MOVUPSmr, 0, 0 }, |
| 302 | { X86::MUL16r, X86::MUL16m, 1, 0 }, |
| 303 | { X86::MUL32r, X86::MUL32m, 1, 0 }, |
| 304 | { X86::MUL64r, X86::MUL64m, 1, 0 }, |
| 305 | { X86::MUL8r, X86::MUL8m, 1, 0 }, |
| 306 | { X86::SETAEr, X86::SETAEm, 0, 0 }, |
| 307 | { X86::SETAr, X86::SETAm, 0, 0 }, |
| 308 | { X86::SETBEr, X86::SETBEm, 0, 0 }, |
| 309 | { X86::SETBr, X86::SETBm, 0, 0 }, |
| 310 | { X86::SETEr, X86::SETEm, 0, 0 }, |
| 311 | { X86::SETGEr, X86::SETGEm, 0, 0 }, |
| 312 | { X86::SETGr, X86::SETGm, 0, 0 }, |
| 313 | { X86::SETLEr, X86::SETLEm, 0, 0 }, |
| 314 | { X86::SETLr, X86::SETLm, 0, 0 }, |
| 315 | { X86::SETNEr, X86::SETNEm, 0, 0 }, |
| 316 | { X86::SETNOr, X86::SETNOm, 0, 0 }, |
| 317 | { X86::SETNPr, X86::SETNPm, 0, 0 }, |
| 318 | { X86::SETNSr, X86::SETNSm, 0, 0 }, |
| 319 | { X86::SETOr, X86::SETOm, 0, 0 }, |
| 320 | { X86::SETPr, X86::SETPm, 0, 0 }, |
| 321 | { X86::SETSr, X86::SETSm, 0, 0 }, |
| 322 | { X86::TAILJMPr, X86::TAILJMPm, 1, 0 }, |
Evan Cheng | f48ef03 | 2010-03-14 03:48:46 +0000 | [diff] [blame] | 323 | { X86::TAILJMPr64, X86::TAILJMPm64, 1, 0 }, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 324 | { X86::TEST16ri, X86::TEST16mi, 1, 0 }, |
| 325 | { X86::TEST32ri, X86::TEST32mi, 1, 0 }, |
| 326 | { X86::TEST64ri32, X86::TEST64mi32, 1, 0 }, |
| 327 | { X86::TEST8ri, X86::TEST8mi, 1, 0 } |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 328 | }; |
| 329 | |
| 330 | for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) { |
Chris Lattner | 15df55d | 2010-10-08 03:57:25 +0000 | [diff] [blame] | 331 | unsigned RegOp = OpTbl0[i][0]; |
| 332 | unsigned MemOp = OpTbl0[i][1] & ~TB_FLAGS; |
Daniel Dunbar | b38109f | 2010-10-08 02:07:29 +0000 | [diff] [blame] | 333 | unsigned FoldedLoad = OpTbl0[i][2]; |
Chris Lattner | 15df55d | 2010-10-08 03:57:25 +0000 | [diff] [blame] | 334 | unsigned Align = OpTbl0[i][3]; |
| 335 | assert(!RegOp2MemOpTable0.count(RegOp) && "Duplicated entries?"); |
| 336 | RegOp2MemOpTable0[RegOp] = std::make_pair(MemOp, Align); |
| 337 | |
| 338 | // If this is not a reversable operation (because there is a many->one) |
| 339 | // mapping, don't insert the reverse of the operation into MemOp2RegOpTable. |
| 340 | if (OpTbl0[i][1] & TB_NOT_REVERSABLE) |
| 341 | continue; |
| 342 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 343 | // Index 0, folded load or store. |
| 344 | unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5); |
Chris Lattner | 15df55d | 2010-10-08 03:57:25 +0000 | [diff] [blame] | 345 | assert(!MemOp2RegOpTable.count(MemOp) && "Duplicated entries?"); |
| 346 | MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 347 | } |
| 348 | |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 349 | static const unsigned OpTbl1[][3] = { |
| 350 | { X86::CMP16rr, X86::CMP16rm, 0 }, |
| 351 | { X86::CMP32rr, X86::CMP32rm, 0 }, |
| 352 | { X86::CMP64rr, X86::CMP64rm, 0 }, |
| 353 | { X86::CMP8rr, X86::CMP8rm, 0 }, |
| 354 | { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 }, |
| 355 | { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 }, |
| 356 | { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 }, |
| 357 | { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 }, |
| 358 | { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 }, |
| 359 | { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 }, |
| 360 | { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 }, |
| 361 | { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 }, |
| 362 | { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 }, |
| 363 | { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 }, |
Chris Lattner | 15df55d | 2010-10-08 03:57:25 +0000 | [diff] [blame] | 364 | { X86::FsMOVAPDrr, X86::MOVSDrm | TB_NOT_REVERSABLE , 0 }, |
| 365 | { X86::FsMOVAPSrr, X86::MOVSSrm | TB_NOT_REVERSABLE , 0 }, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 366 | { X86::IMUL16rri, X86::IMUL16rmi, 0 }, |
| 367 | { X86::IMUL16rri8, X86::IMUL16rmi8, 0 }, |
| 368 | { X86::IMUL32rri, X86::IMUL32rmi, 0 }, |
| 369 | { X86::IMUL32rri8, X86::IMUL32rmi8, 0 }, |
| 370 | { X86::IMUL64rri32, X86::IMUL64rmi32, 0 }, |
| 371 | { X86::IMUL64rri8, X86::IMUL64rmi8, 0 }, |
| 372 | { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 }, |
| 373 | { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 }, |
| 374 | { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 }, |
| 375 | { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 }, |
| 376 | { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, 16 }, |
| 377 | { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, 16 }, |
| 378 | { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, 16 }, |
| 379 | { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, 16 }, |
| 380 | { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, 16 }, |
| 381 | { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 }, |
Chris Lattner | 0c04e4f | 2010-09-29 02:24:57 +0000 | [diff] [blame] | 382 | { X86::CVTSD2SI64rr, X86::CVTSD2SI64rm, 0 }, |
| 383 | { X86::CVTSD2SIrr, X86::CVTSD2SIrm, 0 }, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 384 | { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 }, |
| 385 | { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 }, |
| 386 | { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 }, |
| 387 | { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 }, |
| 388 | { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 }, |
| 389 | { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 }, |
| 390 | { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm, 0 }, |
| 391 | { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm, 0 }, |
Chris Lattner | bf6018a | 2010-09-29 02:36:32 +0000 | [diff] [blame] | 392 | { X86::CVTTPD2DQrr, X86::CVTTPD2DQrm, 16 }, |
| 393 | { X86::CVTTPS2DQrr, X86::CVTTPS2DQrm, 16 }, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 394 | { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 }, |
| 395 | { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 }, |
| 396 | { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 }, |
| 397 | { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 }, |
| 398 | { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 }, |
| 399 | { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 }, |
| 400 | { X86::MOV16rr, X86::MOV16rm, 0 }, |
| 401 | { X86::MOV32rr, X86::MOV32rm, 0 }, |
| 402 | { X86::MOV64rr, X86::MOV64rm, 0 }, |
| 403 | { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 }, |
| 404 | { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 }, |
| 405 | { X86::MOV8rr, X86::MOV8rm, 0 }, |
| 406 | { X86::MOVAPDrr, X86::MOVAPDrm, 16 }, |
| 407 | { X86::MOVAPSrr, X86::MOVAPSrm, 16 }, |
| 408 | { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 }, |
| 409 | { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 }, |
| 410 | { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 }, |
| 411 | { X86::MOVDQArr, X86::MOVDQArm, 16 }, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 412 | { X86::MOVSHDUPrr, X86::MOVSHDUPrm, 16 }, |
| 413 | { X86::MOVSLDUPrr, X86::MOVSLDUPrm, 16 }, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 414 | { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 }, |
| 415 | { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 }, |
| 416 | { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 }, |
| 417 | { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 }, |
| 418 | { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 }, |
| 419 | { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 }, |
| 420 | { X86::MOVUPDrr, X86::MOVUPDrm, 16 }, |
Evan Cheng | 94da721 | 2010-01-21 00:55:14 +0000 | [diff] [blame] | 421 | { X86::MOVUPSrr, X86::MOVUPSrm, 0 }, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 422 | { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 }, |
| 423 | { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 }, |
| 424 | { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, 16 }, |
| 425 | { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 }, |
| 426 | { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 }, |
| 427 | { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 }, |
| 428 | { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 }, |
| 429 | { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 }, |
| 430 | { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 }, |
| 431 | { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 }, |
| 432 | { X86::PSHUFDri, X86::PSHUFDmi, 16 }, |
| 433 | { X86::PSHUFHWri, X86::PSHUFHWmi, 16 }, |
| 434 | { X86::PSHUFLWri, X86::PSHUFLWmi, 16 }, |
| 435 | { X86::RCPPSr, X86::RCPPSm, 16 }, |
| 436 | { X86::RCPPSr_Int, X86::RCPPSm_Int, 16 }, |
| 437 | { X86::RSQRTPSr, X86::RSQRTPSm, 16 }, |
| 438 | { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, 16 }, |
| 439 | { X86::RSQRTSSr, X86::RSQRTSSm, 0 }, |
| 440 | { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 }, |
| 441 | { X86::SQRTPDr, X86::SQRTPDm, 16 }, |
| 442 | { X86::SQRTPDr_Int, X86::SQRTPDm_Int, 16 }, |
| 443 | { X86::SQRTPSr, X86::SQRTPSm, 16 }, |
| 444 | { X86::SQRTPSr_Int, X86::SQRTPSm_Int, 16 }, |
| 445 | { X86::SQRTSDr, X86::SQRTSDm, 0 }, |
| 446 | { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 }, |
| 447 | { X86::SQRTSSr, X86::SQRTSSm, 0 }, |
| 448 | { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 }, |
| 449 | { X86::TEST16rr, X86::TEST16rm, 0 }, |
| 450 | { X86::TEST32rr, X86::TEST32rm, 0 }, |
| 451 | { X86::TEST64rr, X86::TEST64rm, 0 }, |
| 452 | { X86::TEST8rr, X86::TEST8rm, 0 }, |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 453 | // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0 |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 454 | { X86::UCOMISDrr, X86::UCOMISDrm, 0 }, |
| 455 | { X86::UCOMISSrr, X86::UCOMISSrm, 0 } |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 456 | }; |
| 457 | |
| 458 | for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) { |
| 459 | unsigned RegOp = OpTbl1[i][0]; |
Chris Lattner | 15df55d | 2010-10-08 03:57:25 +0000 | [diff] [blame] | 460 | unsigned MemOp = OpTbl1[i][1] & ~TB_FLAGS; |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 461 | unsigned Align = OpTbl1[i][2]; |
Chris Lattner | a228376 | 2010-10-07 23:57:02 +0000 | [diff] [blame] | 462 | assert(!RegOp2MemOpTable1.count(RegOp) && "Duplicate entries"); |
Chris Lattner | 15df55d | 2010-10-08 03:57:25 +0000 | [diff] [blame] | 463 | RegOp2MemOpTable1[RegOp] = std::make_pair(MemOp, Align); |
| 464 | |
| 465 | // If this is not a reversable operation (because there is a many->one) |
| 466 | // mapping, don't insert the reverse of the operation into MemOp2RegOpTable. |
| 467 | if (OpTbl1[i][1] & TB_NOT_REVERSABLE) |
| 468 | continue; |
Chris Lattner | a228376 | 2010-10-07 23:57:02 +0000 | [diff] [blame] | 469 | |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 470 | // Index 1, folded load |
| 471 | unsigned AuxInfo = 1 | (1 << 4); |
Chris Lattner | 15df55d | 2010-10-08 03:57:25 +0000 | [diff] [blame] | 472 | assert(!MemOp2RegOpTable.count(MemOp) && "Duplicate entries"); |
| 473 | MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 474 | } |
| 475 | |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 476 | static const unsigned OpTbl2[][3] = { |
| 477 | { X86::ADC32rr, X86::ADC32rm, 0 }, |
| 478 | { X86::ADC64rr, X86::ADC64rm, 0 }, |
| 479 | { X86::ADD16rr, X86::ADD16rm, 0 }, |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 480 | { X86::ADD16rr_DB, X86::ADD16rm | TB_NOT_REVERSABLE, 0 }, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 481 | { X86::ADD32rr, X86::ADD32rm, 0 }, |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 482 | { X86::ADD32rr_DB, X86::ADD32rm | TB_NOT_REVERSABLE, 0 }, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 483 | { X86::ADD64rr, X86::ADD64rm, 0 }, |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 484 | { X86::ADD64rr_DB, X86::ADD64rm | TB_NOT_REVERSABLE, 0 }, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 485 | { X86::ADD8rr, X86::ADD8rm, 0 }, |
| 486 | { X86::ADDPDrr, X86::ADDPDrm, 16 }, |
| 487 | { X86::ADDPSrr, X86::ADDPSrm, 16 }, |
| 488 | { X86::ADDSDrr, X86::ADDSDrm, 0 }, |
| 489 | { X86::ADDSSrr, X86::ADDSSrm, 0 }, |
| 490 | { X86::ADDSUBPDrr, X86::ADDSUBPDrm, 16 }, |
| 491 | { X86::ADDSUBPSrr, X86::ADDSUBPSrm, 16 }, |
| 492 | { X86::AND16rr, X86::AND16rm, 0 }, |
| 493 | { X86::AND32rr, X86::AND32rm, 0 }, |
| 494 | { X86::AND64rr, X86::AND64rm, 0 }, |
| 495 | { X86::AND8rr, X86::AND8rm, 0 }, |
| 496 | { X86::ANDNPDrr, X86::ANDNPDrm, 16 }, |
| 497 | { X86::ANDNPSrr, X86::ANDNPSrm, 16 }, |
| 498 | { X86::ANDPDrr, X86::ANDPDrm, 16 }, |
| 499 | { X86::ANDPSrr, X86::ANDPSrm, 16 }, |
| 500 | { X86::CMOVA16rr, X86::CMOVA16rm, 0 }, |
| 501 | { X86::CMOVA32rr, X86::CMOVA32rm, 0 }, |
| 502 | { X86::CMOVA64rr, X86::CMOVA64rm, 0 }, |
| 503 | { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 }, |
| 504 | { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 }, |
| 505 | { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 }, |
| 506 | { X86::CMOVB16rr, X86::CMOVB16rm, 0 }, |
| 507 | { X86::CMOVB32rr, X86::CMOVB32rm, 0 }, |
| 508 | { X86::CMOVB64rr, X86::CMOVB64rm, 0 }, |
Chris Lattner | 25cbf50 | 2010-10-05 23:00:14 +0000 | [diff] [blame] | 509 | { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 }, |
| 510 | { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 }, |
| 511 | { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 }, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 512 | { X86::CMOVE16rr, X86::CMOVE16rm, 0 }, |
| 513 | { X86::CMOVE32rr, X86::CMOVE32rm, 0 }, |
| 514 | { X86::CMOVE64rr, X86::CMOVE64rm, 0 }, |
| 515 | { X86::CMOVG16rr, X86::CMOVG16rm, 0 }, |
| 516 | { X86::CMOVG32rr, X86::CMOVG32rm, 0 }, |
| 517 | { X86::CMOVG64rr, X86::CMOVG64rm, 0 }, |
| 518 | { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 }, |
| 519 | { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 }, |
| 520 | { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 }, |
| 521 | { X86::CMOVL16rr, X86::CMOVL16rm, 0 }, |
| 522 | { X86::CMOVL32rr, X86::CMOVL32rm, 0 }, |
| 523 | { X86::CMOVL64rr, X86::CMOVL64rm, 0 }, |
| 524 | { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 }, |
| 525 | { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 }, |
| 526 | { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 }, |
| 527 | { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 }, |
| 528 | { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 }, |
| 529 | { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 }, |
| 530 | { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 }, |
| 531 | { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 }, |
| 532 | { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 }, |
| 533 | { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 }, |
| 534 | { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 }, |
| 535 | { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 }, |
| 536 | { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 }, |
| 537 | { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 }, |
| 538 | { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 }, |
| 539 | { X86::CMOVO16rr, X86::CMOVO16rm, 0 }, |
| 540 | { X86::CMOVO32rr, X86::CMOVO32rm, 0 }, |
| 541 | { X86::CMOVO64rr, X86::CMOVO64rm, 0 }, |
| 542 | { X86::CMOVP16rr, X86::CMOVP16rm, 0 }, |
| 543 | { X86::CMOVP32rr, X86::CMOVP32rm, 0 }, |
| 544 | { X86::CMOVP64rr, X86::CMOVP64rm, 0 }, |
| 545 | { X86::CMOVS16rr, X86::CMOVS16rm, 0 }, |
| 546 | { X86::CMOVS32rr, X86::CMOVS32rm, 0 }, |
| 547 | { X86::CMOVS64rr, X86::CMOVS64rm, 0 }, |
| 548 | { X86::CMPPDrri, X86::CMPPDrmi, 16 }, |
| 549 | { X86::CMPPSrri, X86::CMPPSrmi, 16 }, |
| 550 | { X86::CMPSDrr, X86::CMPSDrm, 0 }, |
| 551 | { X86::CMPSSrr, X86::CMPSSrm, 0 }, |
| 552 | { X86::DIVPDrr, X86::DIVPDrm, 16 }, |
| 553 | { X86::DIVPSrr, X86::DIVPSrm, 16 }, |
| 554 | { X86::DIVSDrr, X86::DIVSDrm, 0 }, |
| 555 | { X86::DIVSSrr, X86::DIVSSrm, 0 }, |
| 556 | { X86::FsANDNPDrr, X86::FsANDNPDrm, 16 }, |
| 557 | { X86::FsANDNPSrr, X86::FsANDNPSrm, 16 }, |
| 558 | { X86::FsANDPDrr, X86::FsANDPDrm, 16 }, |
| 559 | { X86::FsANDPSrr, X86::FsANDPSrm, 16 }, |
| 560 | { X86::FsORPDrr, X86::FsORPDrm, 16 }, |
| 561 | { X86::FsORPSrr, X86::FsORPSrm, 16 }, |
| 562 | { X86::FsXORPDrr, X86::FsXORPDrm, 16 }, |
| 563 | { X86::FsXORPSrr, X86::FsXORPSrm, 16 }, |
| 564 | { X86::HADDPDrr, X86::HADDPDrm, 16 }, |
| 565 | { X86::HADDPSrr, X86::HADDPSrm, 16 }, |
| 566 | { X86::HSUBPDrr, X86::HSUBPDrm, 16 }, |
| 567 | { X86::HSUBPSrr, X86::HSUBPSrm, 16 }, |
| 568 | { X86::IMUL16rr, X86::IMUL16rm, 0 }, |
| 569 | { X86::IMUL32rr, X86::IMUL32rm, 0 }, |
| 570 | { X86::IMUL64rr, X86::IMUL64rm, 0 }, |
| 571 | { X86::MAXPDrr, X86::MAXPDrm, 16 }, |
| 572 | { X86::MAXPDrr_Int, X86::MAXPDrm_Int, 16 }, |
| 573 | { X86::MAXPSrr, X86::MAXPSrm, 16 }, |
| 574 | { X86::MAXPSrr_Int, X86::MAXPSrm_Int, 16 }, |
| 575 | { X86::MAXSDrr, X86::MAXSDrm, 0 }, |
| 576 | { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 }, |
| 577 | { X86::MAXSSrr, X86::MAXSSrm, 0 }, |
| 578 | { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 }, |
| 579 | { X86::MINPDrr, X86::MINPDrm, 16 }, |
| 580 | { X86::MINPDrr_Int, X86::MINPDrm_Int, 16 }, |
| 581 | { X86::MINPSrr, X86::MINPSrm, 16 }, |
| 582 | { X86::MINPSrr_Int, X86::MINPSrm_Int, 16 }, |
| 583 | { X86::MINSDrr, X86::MINSDrm, 0 }, |
| 584 | { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 }, |
| 585 | { X86::MINSSrr, X86::MINSSrm, 0 }, |
| 586 | { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 }, |
| 587 | { X86::MULPDrr, X86::MULPDrm, 16 }, |
| 588 | { X86::MULPSrr, X86::MULPSrm, 16 }, |
| 589 | { X86::MULSDrr, X86::MULSDrm, 0 }, |
| 590 | { X86::MULSSrr, X86::MULSSrm, 0 }, |
| 591 | { X86::OR16rr, X86::OR16rm, 0 }, |
| 592 | { X86::OR32rr, X86::OR32rm, 0 }, |
| 593 | { X86::OR64rr, X86::OR64rm, 0 }, |
| 594 | { X86::OR8rr, X86::OR8rm, 0 }, |
| 595 | { X86::ORPDrr, X86::ORPDrm, 16 }, |
| 596 | { X86::ORPSrr, X86::ORPSrm, 16 }, |
| 597 | { X86::PACKSSDWrr, X86::PACKSSDWrm, 16 }, |
| 598 | { X86::PACKSSWBrr, X86::PACKSSWBrm, 16 }, |
| 599 | { X86::PACKUSWBrr, X86::PACKUSWBrm, 16 }, |
| 600 | { X86::PADDBrr, X86::PADDBrm, 16 }, |
| 601 | { X86::PADDDrr, X86::PADDDrm, 16 }, |
| 602 | { X86::PADDQrr, X86::PADDQrm, 16 }, |
| 603 | { X86::PADDSBrr, X86::PADDSBrm, 16 }, |
| 604 | { X86::PADDSWrr, X86::PADDSWrm, 16 }, |
| 605 | { X86::PADDWrr, X86::PADDWrm, 16 }, |
| 606 | { X86::PANDNrr, X86::PANDNrm, 16 }, |
| 607 | { X86::PANDrr, X86::PANDrm, 16 }, |
| 608 | { X86::PAVGBrr, X86::PAVGBrm, 16 }, |
| 609 | { X86::PAVGWrr, X86::PAVGWrm, 16 }, |
| 610 | { X86::PCMPEQBrr, X86::PCMPEQBrm, 16 }, |
| 611 | { X86::PCMPEQDrr, X86::PCMPEQDrm, 16 }, |
| 612 | { X86::PCMPEQWrr, X86::PCMPEQWrm, 16 }, |
| 613 | { X86::PCMPGTBrr, X86::PCMPGTBrm, 16 }, |
| 614 | { X86::PCMPGTDrr, X86::PCMPGTDrm, 16 }, |
| 615 | { X86::PCMPGTWrr, X86::PCMPGTWrm, 16 }, |
| 616 | { X86::PINSRWrri, X86::PINSRWrmi, 16 }, |
| 617 | { X86::PMADDWDrr, X86::PMADDWDrm, 16 }, |
| 618 | { X86::PMAXSWrr, X86::PMAXSWrm, 16 }, |
| 619 | { X86::PMAXUBrr, X86::PMAXUBrm, 16 }, |
| 620 | { X86::PMINSWrr, X86::PMINSWrm, 16 }, |
| 621 | { X86::PMINUBrr, X86::PMINUBrm, 16 }, |
| 622 | { X86::PMULDQrr, X86::PMULDQrm, 16 }, |
| 623 | { X86::PMULHUWrr, X86::PMULHUWrm, 16 }, |
| 624 | { X86::PMULHWrr, X86::PMULHWrm, 16 }, |
| 625 | { X86::PMULLDrr, X86::PMULLDrm, 16 }, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 626 | { X86::PMULLWrr, X86::PMULLWrm, 16 }, |
| 627 | { X86::PMULUDQrr, X86::PMULUDQrm, 16 }, |
| 628 | { X86::PORrr, X86::PORrm, 16 }, |
| 629 | { X86::PSADBWrr, X86::PSADBWrm, 16 }, |
| 630 | { X86::PSLLDrr, X86::PSLLDrm, 16 }, |
| 631 | { X86::PSLLQrr, X86::PSLLQrm, 16 }, |
| 632 | { X86::PSLLWrr, X86::PSLLWrm, 16 }, |
| 633 | { X86::PSRADrr, X86::PSRADrm, 16 }, |
| 634 | { X86::PSRAWrr, X86::PSRAWrm, 16 }, |
| 635 | { X86::PSRLDrr, X86::PSRLDrm, 16 }, |
| 636 | { X86::PSRLQrr, X86::PSRLQrm, 16 }, |
| 637 | { X86::PSRLWrr, X86::PSRLWrm, 16 }, |
| 638 | { X86::PSUBBrr, X86::PSUBBrm, 16 }, |
| 639 | { X86::PSUBDrr, X86::PSUBDrm, 16 }, |
| 640 | { X86::PSUBSBrr, X86::PSUBSBrm, 16 }, |
| 641 | { X86::PSUBSWrr, X86::PSUBSWrm, 16 }, |
| 642 | { X86::PSUBWrr, X86::PSUBWrm, 16 }, |
| 643 | { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, 16 }, |
| 644 | { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, 16 }, |
| 645 | { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, 16 }, |
| 646 | { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, 16 }, |
| 647 | { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, 16 }, |
| 648 | { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, 16 }, |
| 649 | { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, 16 }, |
| 650 | { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, 16 }, |
| 651 | { X86::PXORrr, X86::PXORrm, 16 }, |
| 652 | { X86::SBB32rr, X86::SBB32rm, 0 }, |
| 653 | { X86::SBB64rr, X86::SBB64rm, 0 }, |
| 654 | { X86::SHUFPDrri, X86::SHUFPDrmi, 16 }, |
| 655 | { X86::SHUFPSrri, X86::SHUFPSrmi, 16 }, |
| 656 | { X86::SUB16rr, X86::SUB16rm, 0 }, |
| 657 | { X86::SUB32rr, X86::SUB32rm, 0 }, |
| 658 | { X86::SUB64rr, X86::SUB64rm, 0 }, |
| 659 | { X86::SUB8rr, X86::SUB8rm, 0 }, |
| 660 | { X86::SUBPDrr, X86::SUBPDrm, 16 }, |
| 661 | { X86::SUBPSrr, X86::SUBPSrm, 16 }, |
| 662 | { X86::SUBSDrr, X86::SUBSDrm, 0 }, |
| 663 | { X86::SUBSSrr, X86::SUBSSrm, 0 }, |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 664 | // FIXME: TEST*rr -> swapped operand of TEST*mr. |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 665 | { X86::UNPCKHPDrr, X86::UNPCKHPDrm, 16 }, |
| 666 | { X86::UNPCKHPSrr, X86::UNPCKHPSrm, 16 }, |
| 667 | { X86::UNPCKLPDrr, X86::UNPCKLPDrm, 16 }, |
| 668 | { X86::UNPCKLPSrr, X86::UNPCKLPSrm, 16 }, |
| 669 | { X86::XOR16rr, X86::XOR16rm, 0 }, |
| 670 | { X86::XOR32rr, X86::XOR32rm, 0 }, |
| 671 | { X86::XOR64rr, X86::XOR64rm, 0 }, |
| 672 | { X86::XOR8rr, X86::XOR8rm, 0 }, |
| 673 | { X86::XORPDrr, X86::XORPDrm, 16 }, |
| 674 | { X86::XORPSrr, X86::XORPSrm, 16 } |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 675 | }; |
| 676 | |
| 677 | for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) { |
| 678 | unsigned RegOp = OpTbl2[i][0]; |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 679 | unsigned MemOp = OpTbl2[i][1] & ~TB_FLAGS; |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 680 | unsigned Align = OpTbl2[i][2]; |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 681 | |
| 682 | assert(!RegOp2MemOpTable2.count(RegOp) && "Duplicate entry!"); |
| 683 | RegOp2MemOpTable2[RegOp] = std::make_pair(MemOp, Align); |
| 684 | |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 685 | // If this is not a reversable operation (because there is a many->one) |
| 686 | // mapping, don't insert the reverse of the operation into MemOp2RegOpTable. |
| 687 | if (OpTbl2[i][1] & TB_NOT_REVERSABLE) |
| 688 | continue; |
| 689 | |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 690 | // Index 2, folded load |
| 691 | unsigned AuxInfo = 2 | (1 << 4); |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 692 | assert(!MemOp2RegOpTable.count(MemOp) && |
| 693 | "Duplicated entries in unfolding maps?"); |
| 694 | MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 695 | } |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 696 | } |
| 697 | |
Evan Cheng | a5a81d7 | 2010-01-12 00:09:37 +0000 | [diff] [blame] | 698 | bool |
Evan Cheng | 7da9ecf | 2010-01-13 00:30:23 +0000 | [diff] [blame] | 699 | X86InstrInfo::isCoalescableExtInstr(const MachineInstr &MI, |
| 700 | unsigned &SrcReg, unsigned &DstReg, |
| 701 | unsigned &SubIdx) const { |
Evan Cheng | a5a81d7 | 2010-01-12 00:09:37 +0000 | [diff] [blame] | 702 | switch (MI.getOpcode()) { |
| 703 | default: break; |
| 704 | case X86::MOVSX16rr8: |
| 705 | case X86::MOVZX16rr8: |
| 706 | case X86::MOVSX32rr8: |
| 707 | case X86::MOVZX32rr8: |
| 708 | case X86::MOVSX64rr8: |
| 709 | case X86::MOVZX64rr8: |
Evan Cheng | 57d1d93 | 2010-01-13 08:01:32 +0000 | [diff] [blame] | 710 | if (!TM.getSubtarget<X86Subtarget>().is64Bit()) |
| 711 | // It's not always legal to reference the low 8-bit of the larger |
| 712 | // register in 32-bit mode. |
| 713 | return false; |
Evan Cheng | a5a81d7 | 2010-01-12 00:09:37 +0000 | [diff] [blame] | 714 | case X86::MOVSX32rr16: |
| 715 | case X86::MOVZX32rr16: |
| 716 | case X86::MOVSX64rr16: |
| 717 | case X86::MOVZX64rr16: |
| 718 | case X86::MOVSX64rr32: |
| 719 | case X86::MOVZX64rr32: { |
| 720 | if (MI.getOperand(0).getSubReg() || MI.getOperand(1).getSubReg()) |
| 721 | // Be conservative. |
| 722 | return false; |
Evan Cheng | a5a81d7 | 2010-01-12 00:09:37 +0000 | [diff] [blame] | 723 | SrcReg = MI.getOperand(1).getReg(); |
| 724 | DstReg = MI.getOperand(0).getReg(); |
Evan Cheng | a5a81d7 | 2010-01-12 00:09:37 +0000 | [diff] [blame] | 725 | switch (MI.getOpcode()) { |
| 726 | default: |
| 727 | llvm_unreachable(0); |
| 728 | break; |
| 729 | case X86::MOVSX16rr8: |
| 730 | case X86::MOVZX16rr8: |
| 731 | case X86::MOVSX32rr8: |
| 732 | case X86::MOVZX32rr8: |
| 733 | case X86::MOVSX64rr8: |
| 734 | case X86::MOVZX64rr8: |
Jakob Stoklund Olesen | 22c0e97 | 2010-05-25 17:04:16 +0000 | [diff] [blame] | 735 | SubIdx = X86::sub_8bit; |
Evan Cheng | a5a81d7 | 2010-01-12 00:09:37 +0000 | [diff] [blame] | 736 | break; |
| 737 | case X86::MOVSX32rr16: |
| 738 | case X86::MOVZX32rr16: |
| 739 | case X86::MOVSX64rr16: |
| 740 | case X86::MOVZX64rr16: |
Jakob Stoklund Olesen | 22c0e97 | 2010-05-25 17:04:16 +0000 | [diff] [blame] | 741 | SubIdx = X86::sub_16bit; |
Evan Cheng | a5a81d7 | 2010-01-12 00:09:37 +0000 | [diff] [blame] | 742 | break; |
| 743 | case X86::MOVSX64rr32: |
| 744 | case X86::MOVZX64rr32: |
Jakob Stoklund Olesen | 22c0e97 | 2010-05-25 17:04:16 +0000 | [diff] [blame] | 745 | SubIdx = X86::sub_32bit; |
Evan Cheng | a5a81d7 | 2010-01-12 00:09:37 +0000 | [diff] [blame] | 746 | break; |
| 747 | } |
Evan Cheng | 7da9ecf | 2010-01-13 00:30:23 +0000 | [diff] [blame] | 748 | return true; |
Evan Cheng | a5a81d7 | 2010-01-12 00:09:37 +0000 | [diff] [blame] | 749 | } |
| 750 | } |
Evan Cheng | 7da9ecf | 2010-01-13 00:30:23 +0000 | [diff] [blame] | 751 | return false; |
Evan Cheng | a5a81d7 | 2010-01-12 00:09:37 +0000 | [diff] [blame] | 752 | } |
| 753 | |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 754 | /// isFrameOperand - Return true and the FrameIndex if the specified |
| 755 | /// operand and follow operands form a reference to the stack frame. |
| 756 | bool X86InstrInfo::isFrameOperand(const MachineInstr *MI, unsigned int Op, |
| 757 | int &FrameIndex) const { |
| 758 | if (MI->getOperand(Op).isFI() && MI->getOperand(Op+1).isImm() && |
| 759 | MI->getOperand(Op+2).isReg() && MI->getOperand(Op+3).isImm() && |
| 760 | MI->getOperand(Op+1).getImm() == 1 && |
| 761 | MI->getOperand(Op+2).getReg() == 0 && |
| 762 | MI->getOperand(Op+3).getImm() == 0) { |
| 763 | FrameIndex = MI->getOperand(Op).getIndex(); |
| 764 | return true; |
| 765 | } |
| 766 | return false; |
| 767 | } |
| 768 | |
David Greene | dda3978 | 2009-11-13 00:29:53 +0000 | [diff] [blame] | 769 | static bool isFrameLoadOpcode(int Opcode) { |
| 770 | switch (Opcode) { |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 771 | default: break; |
| 772 | case X86::MOV8rm: |
| 773 | case X86::MOV16rm: |
| 774 | case X86::MOV32rm: |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 775 | case X86::MOV64rm: |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 776 | case X86::LD_Fp64m: |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 777 | case X86::MOVSSrm: |
| 778 | case X86::MOVSDrm: |
Chris Lattner | 993c897 | 2006-04-18 16:44:51 +0000 | [diff] [blame] | 779 | case X86::MOVAPSrm: |
| 780 | case X86::MOVAPDrm: |
Dan Gohman | 5446274 | 2009-01-09 02:40:34 +0000 | [diff] [blame] | 781 | case X86::MOVDQArm: |
Bill Wendling | 823efee | 2007-04-03 06:00:37 +0000 | [diff] [blame] | 782 | case X86::MMX_MOVD64rm: |
| 783 | case X86::MMX_MOVQ64rm: |
David Greene | dda3978 | 2009-11-13 00:29:53 +0000 | [diff] [blame] | 784 | return true; |
| 785 | break; |
| 786 | } |
| 787 | return false; |
| 788 | } |
| 789 | |
| 790 | static bool isFrameStoreOpcode(int Opcode) { |
| 791 | switch (Opcode) { |
| 792 | default: break; |
| 793 | case X86::MOV8mr: |
| 794 | case X86::MOV16mr: |
| 795 | case X86::MOV32mr: |
| 796 | case X86::MOV64mr: |
| 797 | case X86::ST_FpP64m: |
| 798 | case X86::MOVSSmr: |
| 799 | case X86::MOVSDmr: |
| 800 | case X86::MOVAPSmr: |
| 801 | case X86::MOVAPDmr: |
| 802 | case X86::MOVDQAmr: |
| 803 | case X86::MMX_MOVD64mr: |
| 804 | case X86::MMX_MOVQ64mr: |
| 805 | case X86::MMX_MOVNTQmr: |
| 806 | return true; |
| 807 | } |
| 808 | return false; |
| 809 | } |
| 810 | |
| 811 | unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI, |
| 812 | int &FrameIndex) const { |
| 813 | if (isFrameLoadOpcode(MI->getOpcode())) |
Jakob Stoklund Olesen | 81c7b19 | 2010-07-27 04:17:01 +0000 | [diff] [blame] | 814 | if (MI->getOperand(0).getSubReg() == 0 && isFrameOperand(MI, 1, FrameIndex)) |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 815 | return MI->getOperand(0).getReg(); |
David Greene | dda3978 | 2009-11-13 00:29:53 +0000 | [diff] [blame] | 816 | return 0; |
| 817 | } |
| 818 | |
| 819 | unsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI, |
| 820 | int &FrameIndex) const { |
| 821 | if (isFrameLoadOpcode(MI->getOpcode())) { |
| 822 | unsigned Reg; |
| 823 | if ((Reg = isLoadFromStackSlot(MI, FrameIndex))) |
| 824 | return Reg; |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 825 | // Check for post-frame index elimination operations |
David Greene | 29dbf50 | 2009-12-04 22:38:46 +0000 | [diff] [blame] | 826 | const MachineMemOperand *Dummy; |
| 827 | return hasLoadFromStackSlot(MI, Dummy, FrameIndex); |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 828 | } |
| 829 | return 0; |
| 830 | } |
| 831 | |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 832 | bool X86InstrInfo::hasLoadFromStackSlot(const MachineInstr *MI, |
David Greene | 29dbf50 | 2009-12-04 22:38:46 +0000 | [diff] [blame] | 833 | const MachineMemOperand *&MMO, |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 834 | int &FrameIndex) const { |
| 835 | for (MachineInstr::mmo_iterator o = MI->memoperands_begin(), |
| 836 | oe = MI->memoperands_end(); |
| 837 | o != oe; |
| 838 | ++o) { |
| 839 | if ((*o)->isLoad() && (*o)->getValue()) |
| 840 | if (const FixedStackPseudoSourceValue *Value = |
| 841 | dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) { |
| 842 | FrameIndex = Value->getFrameIndex(); |
David Greene | 29dbf50 | 2009-12-04 22:38:46 +0000 | [diff] [blame] | 843 | MMO = *o; |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 844 | return true; |
| 845 | } |
| 846 | } |
| 847 | return false; |
| 848 | } |
| 849 | |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 850 | unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI, |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 851 | int &FrameIndex) const { |
David Greene | dda3978 | 2009-11-13 00:29:53 +0000 | [diff] [blame] | 852 | if (isFrameStoreOpcode(MI->getOpcode())) |
Jakob Stoklund Olesen | 81c7b19 | 2010-07-27 04:17:01 +0000 | [diff] [blame] | 853 | if (MI->getOperand(X86::AddrNumOperands).getSubReg() == 0 && |
| 854 | isFrameOperand(MI, 0, FrameIndex)) |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 855 | return MI->getOperand(X86::AddrNumOperands).getReg(); |
David Greene | dda3978 | 2009-11-13 00:29:53 +0000 | [diff] [blame] | 856 | return 0; |
| 857 | } |
| 858 | |
| 859 | unsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI, |
| 860 | int &FrameIndex) const { |
| 861 | if (isFrameStoreOpcode(MI->getOpcode())) { |
| 862 | unsigned Reg; |
| 863 | if ((Reg = isStoreToStackSlot(MI, FrameIndex))) |
| 864 | return Reg; |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 865 | // Check for post-frame index elimination operations |
David Greene | 29dbf50 | 2009-12-04 22:38:46 +0000 | [diff] [blame] | 866 | const MachineMemOperand *Dummy; |
| 867 | return hasStoreToStackSlot(MI, Dummy, FrameIndex); |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 868 | } |
| 869 | return 0; |
| 870 | } |
| 871 | |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 872 | bool X86InstrInfo::hasStoreToStackSlot(const MachineInstr *MI, |
David Greene | 29dbf50 | 2009-12-04 22:38:46 +0000 | [diff] [blame] | 873 | const MachineMemOperand *&MMO, |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 874 | int &FrameIndex) const { |
| 875 | for (MachineInstr::mmo_iterator o = MI->memoperands_begin(), |
| 876 | oe = MI->memoperands_end(); |
| 877 | o != oe; |
| 878 | ++o) { |
| 879 | if ((*o)->isStore() && (*o)->getValue()) |
| 880 | if (const FixedStackPseudoSourceValue *Value = |
| 881 | dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) { |
| 882 | FrameIndex = Value->getFrameIndex(); |
David Greene | 29dbf50 | 2009-12-04 22:38:46 +0000 | [diff] [blame] | 883 | MMO = *o; |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 884 | return true; |
| 885 | } |
| 886 | } |
| 887 | return false; |
| 888 | } |
| 889 | |
Evan Cheng | e3d8dbf | 2008-03-27 01:45:11 +0000 | [diff] [blame] | 890 | /// regIsPICBase - Return true if register is PIC base (i.e.g defined by |
| 891 | /// X86::MOVPC32r. |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 892 | static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) { |
Evan Cheng | e3d8dbf | 2008-03-27 01:45:11 +0000 | [diff] [blame] | 893 | bool isPICBase = false; |
| 894 | for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg), |
| 895 | E = MRI.def_end(); I != E; ++I) { |
| 896 | MachineInstr *DefMI = I.getOperand().getParent(); |
| 897 | if (DefMI->getOpcode() != X86::MOVPC32r) |
| 898 | return false; |
| 899 | assert(!isPICBase && "More than one PIC base?"); |
| 900 | isPICBase = true; |
| 901 | } |
| 902 | return isPICBase; |
| 903 | } |
Evan Cheng | 9d15abe | 2008-03-31 07:54:19 +0000 | [diff] [blame] | 904 | |
Bill Wendling | 9f8fea3 | 2008-05-12 20:54:26 +0000 | [diff] [blame] | 905 | bool |
Dan Gohman | 3731bc0 | 2009-10-10 00:34:18 +0000 | [diff] [blame] | 906 | X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI, |
| 907 | AliasAnalysis *AA) const { |
Dan Gohman | c101e95 | 2007-06-14 20:50:44 +0000 | [diff] [blame] | 908 | switch (MI->getOpcode()) { |
| 909 | default: break; |
Evan Cheng | e771ebd | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 910 | case X86::MOV8rm: |
| 911 | case X86::MOV16rm: |
Evan Cheng | e771ebd | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 912 | case X86::MOV32rm: |
Evan Cheng | e771ebd | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 913 | case X86::MOV64rm: |
| 914 | case X86::LD_Fp64m: |
| 915 | case X86::MOVSSrm: |
| 916 | case X86::MOVSDrm: |
| 917 | case X86::MOVAPSrm: |
Evan Cheng | 600c043 | 2009-11-16 21:56:03 +0000 | [diff] [blame] | 918 | case X86::MOVUPSrm: |
Evan Cheng | d15ac2f | 2009-11-17 09:51:18 +0000 | [diff] [blame] | 919 | case X86::MOVUPSrm_Int: |
Evan Cheng | e771ebd | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 920 | case X86::MOVAPDrm: |
Dan Gohman | 5446274 | 2009-01-09 02:40:34 +0000 | [diff] [blame] | 921 | case X86::MOVDQArm: |
Evan Cheng | e771ebd | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 922 | case X86::MMX_MOVD64rm: |
Evan Cheng | d15ac2f | 2009-11-17 09:51:18 +0000 | [diff] [blame] | 923 | case X86::MMX_MOVQ64rm: |
| 924 | case X86::FsMOVAPSrm: |
| 925 | case X86::FsMOVAPDrm: { |
Evan Cheng | e771ebd | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 926 | // Loads from constant pools are trivially rematerializable. |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 927 | if (MI->getOperand(1).isReg() && |
| 928 | MI->getOperand(2).isImm() && |
| 929 | MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 && |
Dan Gohman | 3731bc0 | 2009-10-10 00:34:18 +0000 | [diff] [blame] | 930 | MI->isInvariantLoad(AA)) { |
Evan Cheng | e771ebd | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 931 | unsigned BaseReg = MI->getOperand(1).getReg(); |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 932 | if (BaseReg == 0 || BaseReg == X86::RIP) |
Evan Cheng | e771ebd | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 933 | return true; |
| 934 | // Allow re-materialization of PIC load. |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 935 | if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal()) |
Evan Cheng | ffe2eb0 | 2008-04-01 23:26:12 +0000 | [diff] [blame] | 936 | return false; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 937 | const MachineFunction &MF = *MI->getParent()->getParent(); |
| 938 | const MachineRegisterInfo &MRI = MF.getRegInfo(); |
Evan Cheng | e771ebd | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 939 | bool isPICBase = false; |
| 940 | for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg), |
| 941 | E = MRI.def_end(); I != E; ++I) { |
| 942 | MachineInstr *DefMI = I.getOperand().getParent(); |
| 943 | if (DefMI->getOpcode() != X86::MOVPC32r) |
| 944 | return false; |
| 945 | assert(!isPICBase && "More than one PIC base?"); |
| 946 | isPICBase = true; |
| 947 | } |
| 948 | return isPICBase; |
| 949 | } |
| 950 | return false; |
Evan Cheng | d8850a5 | 2008-02-22 09:25:47 +0000 | [diff] [blame] | 951 | } |
Evan Cheng | e771ebd | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 952 | |
| 953 | case X86::LEA32r: |
| 954 | case X86::LEA64r: { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 955 | if (MI->getOperand(2).isImm() && |
| 956 | MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 && |
| 957 | !MI->getOperand(4).isReg()) { |
Evan Cheng | e771ebd | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 958 | // lea fi#, lea GV, etc. are all rematerializable. |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 959 | if (!MI->getOperand(1).isReg()) |
Dan Gohman | 83ccd14 | 2008-09-26 21:30:20 +0000 | [diff] [blame] | 960 | return true; |
Evan Cheng | e771ebd | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 961 | unsigned BaseReg = MI->getOperand(1).getReg(); |
| 962 | if (BaseReg == 0) |
| 963 | return true; |
| 964 | // Allow re-materialization of lea PICBase + x. |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 965 | const MachineFunction &MF = *MI->getParent()->getParent(); |
| 966 | const MachineRegisterInfo &MRI = MF.getRegInfo(); |
Evan Cheng | e3d8dbf | 2008-03-27 01:45:11 +0000 | [diff] [blame] | 967 | return regIsPICBase(BaseReg, MRI); |
Evan Cheng | e771ebd | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 968 | } |
| 969 | return false; |
| 970 | } |
Dan Gohman | c101e95 | 2007-06-14 20:50:44 +0000 | [diff] [blame] | 971 | } |
Evan Cheng | e771ebd | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 972 | |
Dan Gohman | d45eddd | 2007-06-26 00:48:07 +0000 | [diff] [blame] | 973 | // All other instructions marked M_REMATERIALIZABLE are always trivially |
| 974 | // rematerializable. |
| 975 | return true; |
Dan Gohman | c101e95 | 2007-06-14 20:50:44 +0000 | [diff] [blame] | 976 | } |
| 977 | |
Evan Cheng | 9ef4ca2 | 2008-06-24 07:10:51 +0000 | [diff] [blame] | 978 | /// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that |
| 979 | /// would clobber the EFLAGS condition register. Note the result may be |
| 980 | /// conservative. If it cannot definitely determine the safety after visiting |
Dan Gohman | 1b1764b | 2009-10-14 00:08:59 +0000 | [diff] [blame] | 981 | /// a few instructions in each direction it assumes it's not safe. |
Evan Cheng | 9ef4ca2 | 2008-06-24 07:10:51 +0000 | [diff] [blame] | 982 | static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB, |
| 983 | MachineBasicBlock::iterator I) { |
Evan Cheng | 8d1f0dd | 2010-03-23 20:35:45 +0000 | [diff] [blame] | 984 | MachineBasicBlock::iterator E = MBB.end(); |
| 985 | |
Dan Gohman | 3afda6e | 2008-10-21 03:24:31 +0000 | [diff] [blame] | 986 | // It's always safe to clobber EFLAGS at the end of a block. |
Evan Cheng | 8d1f0dd | 2010-03-23 20:35:45 +0000 | [diff] [blame] | 987 | if (I == E) |
Dan Gohman | 3afda6e | 2008-10-21 03:24:31 +0000 | [diff] [blame] | 988 | return true; |
| 989 | |
Evan Cheng | 9ef4ca2 | 2008-06-24 07:10:51 +0000 | [diff] [blame] | 990 | // For compile time consideration, if we are not able to determine the |
Dan Gohman | 1b1764b | 2009-10-14 00:08:59 +0000 | [diff] [blame] | 991 | // safety after visiting 4 instructions in each direction, we will assume |
| 992 | // it's not safe. |
| 993 | MachineBasicBlock::iterator Iter = I; |
| 994 | for (unsigned i = 0; i < 4; ++i) { |
Evan Cheng | 9ef4ca2 | 2008-06-24 07:10:51 +0000 | [diff] [blame] | 995 | bool SeenDef = false; |
Dan Gohman | 1b1764b | 2009-10-14 00:08:59 +0000 | [diff] [blame] | 996 | for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) { |
| 997 | MachineOperand &MO = Iter->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 998 | if (!MO.isReg()) |
Evan Cheng | 9ef4ca2 | 2008-06-24 07:10:51 +0000 | [diff] [blame] | 999 | continue; |
| 1000 | if (MO.getReg() == X86::EFLAGS) { |
| 1001 | if (MO.isUse()) |
| 1002 | return false; |
| 1003 | SeenDef = true; |
| 1004 | } |
| 1005 | } |
| 1006 | |
| 1007 | if (SeenDef) |
| 1008 | // This instruction defines EFLAGS, no need to look any further. |
| 1009 | return true; |
Dan Gohman | 1b1764b | 2009-10-14 00:08:59 +0000 | [diff] [blame] | 1010 | ++Iter; |
Evan Cheng | 8d1f0dd | 2010-03-23 20:35:45 +0000 | [diff] [blame] | 1011 | // Skip over DBG_VALUE. |
| 1012 | while (Iter != E && Iter->isDebugValue()) |
| 1013 | ++Iter; |
Dan Gohman | 3afda6e | 2008-10-21 03:24:31 +0000 | [diff] [blame] | 1014 | |
| 1015 | // If we make it to the end of the block, it's safe to clobber EFLAGS. |
Evan Cheng | 8d1f0dd | 2010-03-23 20:35:45 +0000 | [diff] [blame] | 1016 | if (Iter == E) |
Dan Gohman | 1b1764b | 2009-10-14 00:08:59 +0000 | [diff] [blame] | 1017 | return true; |
| 1018 | } |
| 1019 | |
Evan Cheng | 8d1f0dd | 2010-03-23 20:35:45 +0000 | [diff] [blame] | 1020 | MachineBasicBlock::iterator B = MBB.begin(); |
Dan Gohman | 1b1764b | 2009-10-14 00:08:59 +0000 | [diff] [blame] | 1021 | Iter = I; |
| 1022 | for (unsigned i = 0; i < 4; ++i) { |
| 1023 | // If we make it to the beginning of the block, it's safe to clobber |
| 1024 | // EFLAGS iff EFLAGS is not live-in. |
Evan Cheng | 8d1f0dd | 2010-03-23 20:35:45 +0000 | [diff] [blame] | 1025 | if (Iter == B) |
Dan Gohman | 1b1764b | 2009-10-14 00:08:59 +0000 | [diff] [blame] | 1026 | return !MBB.isLiveIn(X86::EFLAGS); |
| 1027 | |
| 1028 | --Iter; |
Evan Cheng | 8d1f0dd | 2010-03-23 20:35:45 +0000 | [diff] [blame] | 1029 | // Skip over DBG_VALUE. |
| 1030 | while (Iter != B && Iter->isDebugValue()) |
| 1031 | --Iter; |
| 1032 | |
Dan Gohman | 1b1764b | 2009-10-14 00:08:59 +0000 | [diff] [blame] | 1033 | bool SawKill = false; |
| 1034 | for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) { |
| 1035 | MachineOperand &MO = Iter->getOperand(j); |
| 1036 | if (MO.isReg() && MO.getReg() == X86::EFLAGS) { |
| 1037 | if (MO.isDef()) return MO.isDead(); |
| 1038 | if (MO.isKill()) SawKill = true; |
| 1039 | } |
| 1040 | } |
| 1041 | |
| 1042 | if (SawKill) |
| 1043 | // This instruction kills EFLAGS and doesn't redefine it, so |
| 1044 | // there's no need to look further. |
Dan Gohman | 3afda6e | 2008-10-21 03:24:31 +0000 | [diff] [blame] | 1045 | return true; |
Evan Cheng | 9ef4ca2 | 2008-06-24 07:10:51 +0000 | [diff] [blame] | 1046 | } |
| 1047 | |
| 1048 | // Conservative answer. |
| 1049 | return false; |
| 1050 | } |
| 1051 | |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 1052 | void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB, |
| 1053 | MachineBasicBlock::iterator I, |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 1054 | unsigned DestReg, unsigned SubIdx, |
Evan Cheng | d57cdd5 | 2009-11-14 02:55:43 +0000 | [diff] [blame] | 1055 | const MachineInstr *Orig, |
Jakob Stoklund Olesen | 9edf7de | 2010-06-02 22:47:25 +0000 | [diff] [blame] | 1056 | const TargetRegisterInfo &TRI) const { |
Dan Gohman | 0d88104 | 2010-05-07 01:28:10 +0000 | [diff] [blame] | 1057 | DebugLoc DL = Orig->getDebugLoc(); |
Bill Wendling | fbef310 | 2009-02-11 21:51:19 +0000 | [diff] [blame] | 1058 | |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 1059 | // MOV32r0 etc. are implemented with xor which clobbers condition code. |
| 1060 | // Re-materialize them as movri instructions to avoid side effects. |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 1061 | bool Clone = true; |
| 1062 | unsigned Opc = Orig->getOpcode(); |
| 1063 | switch (Opc) { |
Evan Cheng | 9ef4ca2 | 2008-06-24 07:10:51 +0000 | [diff] [blame] | 1064 | default: break; |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 1065 | case X86::MOV8r0: |
Dan Gohman | f1b4d26 | 2010-01-12 04:42:54 +0000 | [diff] [blame] | 1066 | case X86::MOV16r0: |
| 1067 | case X86::MOV32r0: |
| 1068 | case X86::MOV64r0: { |
Evan Cheng | 9ef4ca2 | 2008-06-24 07:10:51 +0000 | [diff] [blame] | 1069 | if (!isSafeToClobberEFLAGS(MBB, I)) { |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 1070 | switch (Opc) { |
Evan Cheng | 9ef4ca2 | 2008-06-24 07:10:51 +0000 | [diff] [blame] | 1071 | default: break; |
| 1072 | case X86::MOV8r0: Opc = X86::MOV8ri; break; |
Dan Gohman | f1b4d26 | 2010-01-12 04:42:54 +0000 | [diff] [blame] | 1073 | case X86::MOV16r0: Opc = X86::MOV16ri; break; |
Evan Cheng | 9ef4ca2 | 2008-06-24 07:10:51 +0000 | [diff] [blame] | 1074 | case X86::MOV32r0: Opc = X86::MOV32ri; break; |
Dan Gohman | 6fe0df2 | 2010-02-26 16:49:27 +0000 | [diff] [blame] | 1075 | case X86::MOV64r0: Opc = X86::MOV64ri64i32; break; |
Evan Cheng | 9ef4ca2 | 2008-06-24 07:10:51 +0000 | [diff] [blame] | 1076 | } |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 1077 | Clone = false; |
Evan Cheng | 9ef4ca2 | 2008-06-24 07:10:51 +0000 | [diff] [blame] | 1078 | } |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 1079 | break; |
Evan Cheng | 9ef4ca2 | 2008-06-24 07:10:51 +0000 | [diff] [blame] | 1080 | } |
| 1081 | } |
| 1082 | |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 1083 | if (Clone) { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1084 | MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig); |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 1085 | MBB.insert(I, MI); |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 1086 | } else { |
Jakob Stoklund Olesen | 9edf7de | 2010-06-02 22:47:25 +0000 | [diff] [blame] | 1087 | BuildMI(MBB, I, DL, get(Opc)).addOperand(Orig->getOperand(0)).addImm(0); |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 1088 | } |
Evan Cheng | 03eb388 | 2008-04-16 23:44:44 +0000 | [diff] [blame] | 1089 | |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 1090 | MachineInstr *NewMI = prior(I); |
Jakob Stoklund Olesen | 9edf7de | 2010-06-02 22:47:25 +0000 | [diff] [blame] | 1091 | NewMI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI); |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 1092 | } |
| 1093 | |
Evan Cheng | 3f411c7 | 2007-10-05 08:04:01 +0000 | [diff] [blame] | 1094 | /// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that |
| 1095 | /// is not marked dead. |
| 1096 | static bool hasLiveCondCodeDef(MachineInstr *MI) { |
Evan Cheng | 3f411c7 | 2007-10-05 08:04:01 +0000 | [diff] [blame] | 1097 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1098 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1099 | if (MO.isReg() && MO.isDef() && |
Evan Cheng | 3f411c7 | 2007-10-05 08:04:01 +0000 | [diff] [blame] | 1100 | MO.getReg() == X86::EFLAGS && !MO.isDead()) { |
| 1101 | return true; |
| 1102 | } |
| 1103 | } |
| 1104 | return false; |
| 1105 | } |
| 1106 | |
Evan Cheng | dd99f3a | 2009-12-12 20:03:14 +0000 | [diff] [blame] | 1107 | /// convertToThreeAddressWithLEA - Helper for convertToThreeAddress when |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1108 | /// 16-bit LEA is disabled, use 32-bit LEA to form 3-address code by promoting |
| 1109 | /// to a 32-bit superregister and then truncating back down to a 16-bit |
| 1110 | /// subregister. |
| 1111 | MachineInstr * |
| 1112 | X86InstrInfo::convertToThreeAddressWithLEA(unsigned MIOpc, |
| 1113 | MachineFunction::iterator &MFI, |
| 1114 | MachineBasicBlock::iterator &MBBI, |
| 1115 | LiveVariables *LV) const { |
| 1116 | MachineInstr *MI = MBBI; |
| 1117 | unsigned Dest = MI->getOperand(0).getReg(); |
| 1118 | unsigned Src = MI->getOperand(1).getReg(); |
| 1119 | bool isDead = MI->getOperand(0).isDead(); |
| 1120 | bool isKill = MI->getOperand(1).isKill(); |
| 1121 | |
| 1122 | unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit() |
| 1123 | ? X86::LEA64_32r : X86::LEA32r; |
| 1124 | MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo(); |
Jakob Stoklund Olesen | 635127a | 2010-10-07 00:07:26 +0000 | [diff] [blame] | 1125 | unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32_NOSPRegClass); |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1126 | unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass); |
| 1127 | |
| 1128 | // Build and insert into an implicit UNDEF value. This is OK because |
| 1129 | // well be shifting and then extracting the lower 16-bits. |
Evan Cheng | dd99f3a | 2009-12-12 20:03:14 +0000 | [diff] [blame] | 1130 | // This has the potential to cause partial register stall. e.g. |
Evan Cheng | 04ab19c | 2009-12-12 18:55:26 +0000 | [diff] [blame] | 1131 | // movw (%rbp,%rcx,2), %dx |
| 1132 | // leal -65(%rdx), %esi |
Evan Cheng | dd99f3a | 2009-12-12 20:03:14 +0000 | [diff] [blame] | 1133 | // But testing has shown this *does* help performance in 64-bit mode (at |
| 1134 | // least on modern x86 machines). |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1135 | BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg); |
| 1136 | MachineInstr *InsMI = |
Jakob Stoklund Olesen | 5c00e07 | 2010-07-08 16:40:15 +0000 | [diff] [blame] | 1137 | BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(TargetOpcode::COPY)) |
| 1138 | .addReg(leaInReg, RegState::Define, X86::sub_16bit) |
| 1139 | .addReg(Src, getKillRegState(isKill)); |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1140 | |
| 1141 | MachineInstrBuilder MIB = BuildMI(*MFI, MBBI, MI->getDebugLoc(), |
| 1142 | get(Opc), leaOutReg); |
| 1143 | switch (MIOpc) { |
| 1144 | default: |
| 1145 | llvm_unreachable(0); |
| 1146 | break; |
| 1147 | case X86::SHL16ri: { |
| 1148 | unsigned ShAmt = MI->getOperand(2).getImm(); |
| 1149 | MIB.addReg(0).addImm(1 << ShAmt) |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 1150 | .addReg(leaInReg, RegState::Kill).addImm(0).addReg(0); |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1151 | break; |
| 1152 | } |
| 1153 | case X86::INC16r: |
| 1154 | case X86::INC64_16r: |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 1155 | addRegOffset(MIB, leaInReg, true, 1); |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1156 | break; |
| 1157 | case X86::DEC16r: |
| 1158 | case X86::DEC64_16r: |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 1159 | addRegOffset(MIB, leaInReg, true, -1); |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1160 | break; |
| 1161 | case X86::ADD16ri: |
| 1162 | case X86::ADD16ri8: |
Chris Lattner | 15df55d | 2010-10-08 03:57:25 +0000 | [diff] [blame] | 1163 | case X86::ADD16ri_DB: |
| 1164 | case X86::ADD16ri8_DB: |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 1165 | addRegOffset(MIB, leaInReg, true, MI->getOperand(2).getImm()); |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1166 | break; |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 1167 | case X86::ADD16rr: |
| 1168 | case X86::ADD16rr_DB: { |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1169 | unsigned Src2 = MI->getOperand(2).getReg(); |
| 1170 | bool isKill2 = MI->getOperand(2).isKill(); |
| 1171 | unsigned leaInReg2 = 0; |
| 1172 | MachineInstr *InsMI2 = 0; |
| 1173 | if (Src == Src2) { |
| 1174 | // ADD16rr %reg1028<kill>, %reg1028 |
| 1175 | // just a single insert_subreg. |
| 1176 | addRegReg(MIB, leaInReg, true, leaInReg, false); |
| 1177 | } else { |
Jakob Stoklund Olesen | 635127a | 2010-10-07 00:07:26 +0000 | [diff] [blame] | 1178 | leaInReg2 = RegInfo.createVirtualRegister(&X86::GR32_NOSPRegClass); |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1179 | // Build and insert into an implicit UNDEF value. This is OK because |
| 1180 | // well be shifting and then extracting the lower 16-bits. |
| 1181 | BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg2); |
| 1182 | InsMI2 = |
Jakob Stoklund Olesen | 5c00e07 | 2010-07-08 16:40:15 +0000 | [diff] [blame] | 1183 | BuildMI(*MFI, MIB, MI->getDebugLoc(), get(TargetOpcode::COPY)) |
| 1184 | .addReg(leaInReg2, RegState::Define, X86::sub_16bit) |
| 1185 | .addReg(Src2, getKillRegState(isKill2)); |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1186 | addRegReg(MIB, leaInReg, true, leaInReg2, true); |
| 1187 | } |
| 1188 | if (LV && isKill2 && InsMI2) |
| 1189 | LV->replaceKillInstruction(Src2, MI, InsMI2); |
| 1190 | break; |
| 1191 | } |
| 1192 | } |
| 1193 | |
| 1194 | MachineInstr *NewMI = MIB; |
| 1195 | MachineInstr *ExtMI = |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 1196 | BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(TargetOpcode::COPY)) |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1197 | .addReg(Dest, RegState::Define | getDeadRegState(isDead)) |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 1198 | .addReg(leaOutReg, RegState::Kill, X86::sub_16bit); |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1199 | |
| 1200 | if (LV) { |
| 1201 | // Update live variables |
| 1202 | LV->getVarInfo(leaInReg).Kills.push_back(NewMI); |
| 1203 | LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI); |
| 1204 | if (isKill) |
| 1205 | LV->replaceKillInstruction(Src, MI, InsMI); |
| 1206 | if (isDead) |
| 1207 | LV->replaceKillInstruction(Dest, MI, ExtMI); |
| 1208 | } |
| 1209 | |
| 1210 | return ExtMI; |
| 1211 | } |
| 1212 | |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 1213 | /// convertToThreeAddress - This method must be implemented by targets that |
| 1214 | /// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target |
| 1215 | /// may be able to convert a two-address instruction into a true |
| 1216 | /// three-address instruction on demand. This allows the X86 target (for |
| 1217 | /// example) to convert ADD and SHL instructions into LEA instructions if they |
| 1218 | /// would require register copies due to two-addressness. |
| 1219 | /// |
| 1220 | /// This method returns a null pointer if the transformation cannot be |
| 1221 | /// performed, otherwise it returns the new instruction. |
| 1222 | /// |
Evan Cheng | 258ff67 | 2006-12-01 21:52:41 +0000 | [diff] [blame] | 1223 | MachineInstr * |
| 1224 | X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI, |
| 1225 | MachineBasicBlock::iterator &MBBI, |
Owen Anderson | f660c17 | 2008-07-02 23:41:07 +0000 | [diff] [blame] | 1226 | LiveVariables *LV) const { |
Evan Cheng | 258ff67 | 2006-12-01 21:52:41 +0000 | [diff] [blame] | 1227 | MachineInstr *MI = MBBI; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1228 | MachineFunction &MF = *MI->getParent()->getParent(); |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 1229 | // All instructions input are two-addr instructions. Get the known operands. |
| 1230 | unsigned Dest = MI->getOperand(0).getReg(); |
| 1231 | unsigned Src = MI->getOperand(1).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1232 | bool isDead = MI->getOperand(0).isDead(); |
| 1233 | bool isKill = MI->getOperand(1).isKill(); |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 1234 | |
Evan Cheng | 6ce7dc2 | 2006-11-15 20:58:11 +0000 | [diff] [blame] | 1235 | MachineInstr *NewMI = NULL; |
Evan Cheng | 258ff67 | 2006-12-01 21:52:41 +0000 | [diff] [blame] | 1236 | // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When |
Chris Lattner | a16b7cb | 2007-03-20 06:08:29 +0000 | [diff] [blame] | 1237 | // we have better subtarget support, enable the 16-bit LEA generation here. |
Evan Cheng | dd99f3a | 2009-12-12 20:03:14 +0000 | [diff] [blame] | 1238 | // 16-bit LEA is also slow on Core2. |
Evan Cheng | 258ff67 | 2006-12-01 21:52:41 +0000 | [diff] [blame] | 1239 | bool DisableLEA16 = true; |
Evan Cheng | dd99f3a | 2009-12-12 20:03:14 +0000 | [diff] [blame] | 1240 | bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit(); |
Evan Cheng | 258ff67 | 2006-12-01 21:52:41 +0000 | [diff] [blame] | 1241 | |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1242 | unsigned MIOpc = MI->getOpcode(); |
| 1243 | switch (MIOpc) { |
Evan Cheng | ccba76b | 2006-05-30 20:26:50 +0000 | [diff] [blame] | 1244 | case X86::SHUFPSrri: { |
| 1245 | assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!"); |
Chris Lattner | a16b7cb | 2007-03-20 06:08:29 +0000 | [diff] [blame] | 1246 | if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0; |
| 1247 | |
Evan Cheng | aa3c141 | 2006-05-30 21:45:53 +0000 | [diff] [blame] | 1248 | unsigned B = MI->getOperand(1).getReg(); |
| 1249 | unsigned C = MI->getOperand(2).getReg(); |
Chris Lattner | a16b7cb | 2007-03-20 06:08:29 +0000 | [diff] [blame] | 1250 | if (B != C) return 0; |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1251 | unsigned A = MI->getOperand(0).getReg(); |
| 1252 | unsigned M = MI->getOperand(3).getImm(); |
Bill Wendling | fbef310 | 2009-02-11 21:51:19 +0000 | [diff] [blame] | 1253 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 1254 | .addReg(A, RegState::Define | getDeadRegState(isDead)) |
| 1255 | .addReg(B, getKillRegState(isKill)).addImm(M); |
Chris Lattner | a16b7cb | 2007-03-20 06:08:29 +0000 | [diff] [blame] | 1256 | break; |
| 1257 | } |
Chris Lattner | 995f550 | 2007-03-28 18:12:31 +0000 | [diff] [blame] | 1258 | case X86::SHL64ri: { |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1259 | assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!"); |
Chris Lattner | 995f550 | 2007-03-28 18:12:31 +0000 | [diff] [blame] | 1260 | // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses |
| 1261 | // the flags produced by a shift yet, so this is safe. |
Chris Lattner | 995f550 | 2007-03-28 18:12:31 +0000 | [diff] [blame] | 1262 | unsigned ShAmt = MI->getOperand(2).getImm(); |
| 1263 | if (ShAmt == 0 || ShAmt >= 4) return 0; |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1264 | |
Jakob Stoklund Olesen | 635127a | 2010-10-07 00:07:26 +0000 | [diff] [blame] | 1265 | // LEA can't handle RSP. |
| 1266 | if (TargetRegisterInfo::isVirtualRegister(Src) && |
| 1267 | !MF.getRegInfo().constrainRegClass(Src, &X86::GR64_NOSPRegClass)) |
| 1268 | return 0; |
| 1269 | |
Bill Wendling | fbef310 | 2009-02-11 21:51:19 +0000 | [diff] [blame] | 1270 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 1271 | .addReg(Dest, RegState::Define | getDeadRegState(isDead)) |
| 1272 | .addReg(0).addImm(1 << ShAmt) |
| 1273 | .addReg(Src, getKillRegState(isKill)) |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 1274 | .addImm(0).addReg(0); |
Chris Lattner | 995f550 | 2007-03-28 18:12:31 +0000 | [diff] [blame] | 1275 | break; |
| 1276 | } |
Chris Lattner | a16b7cb | 2007-03-20 06:08:29 +0000 | [diff] [blame] | 1277 | case X86::SHL32ri: { |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1278 | assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!"); |
Chris Lattner | a16b7cb | 2007-03-20 06:08:29 +0000 | [diff] [blame] | 1279 | // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses |
| 1280 | // the flags produced by a shift yet, so this is safe. |
Chris Lattner | a16b7cb | 2007-03-20 06:08:29 +0000 | [diff] [blame] | 1281 | unsigned ShAmt = MI->getOperand(2).getImm(); |
| 1282 | if (ShAmt == 0 || ShAmt >= 4) return 0; |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1283 | |
Jakob Stoklund Olesen | 635127a | 2010-10-07 00:07:26 +0000 | [diff] [blame] | 1284 | // LEA can't handle ESP. |
| 1285 | if (TargetRegisterInfo::isVirtualRegister(Src) && |
| 1286 | !MF.getRegInfo().constrainRegClass(Src, &X86::GR32_NOSPRegClass)) |
| 1287 | return 0; |
| 1288 | |
Evan Cheng | dd99f3a | 2009-12-12 20:03:14 +0000 | [diff] [blame] | 1289 | unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r; |
Bill Wendling | fbef310 | 2009-02-11 21:51:19 +0000 | [diff] [blame] | 1290 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 1291 | .addReg(Dest, RegState::Define | getDeadRegState(isDead)) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1292 | .addReg(0).addImm(1 << ShAmt) |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 1293 | .addReg(Src, getKillRegState(isKill)).addImm(0).addReg(0); |
Chris Lattner | a16b7cb | 2007-03-20 06:08:29 +0000 | [diff] [blame] | 1294 | break; |
| 1295 | } |
| 1296 | case X86::SHL16ri: { |
Evan Cheng | 24f2ea3 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1297 | assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!"); |
Evan Cheng | 61d9c86 | 2007-09-06 00:14:41 +0000 | [diff] [blame] | 1298 | // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses |
| 1299 | // the flags produced by a shift yet, so this is safe. |
Evan Cheng | 61d9c86 | 2007-09-06 00:14:41 +0000 | [diff] [blame] | 1300 | unsigned ShAmt = MI->getOperand(2).getImm(); |
| 1301 | if (ShAmt == 0 || ShAmt >= 4) return 0; |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1302 | |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1303 | if (DisableLEA16) |
Evan Cheng | dd99f3a | 2009-12-12 20:03:14 +0000 | [diff] [blame] | 1304 | return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0; |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1305 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r)) |
| 1306 | .addReg(Dest, RegState::Define | getDeadRegState(isDead)) |
| 1307 | .addReg(0).addImm(1 << ShAmt) |
| 1308 | .addReg(Src, getKillRegState(isKill)) |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 1309 | .addImm(0).addReg(0); |
Chris Lattner | a16b7cb | 2007-03-20 06:08:29 +0000 | [diff] [blame] | 1310 | break; |
Evan Cheng | ccba76b | 2006-05-30 20:26:50 +0000 | [diff] [blame] | 1311 | } |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1312 | default: { |
| 1313 | // The following opcodes also sets the condition code register(s). Only |
| 1314 | // convert them to equivalent lea if the condition code register def's |
| 1315 | // are dead! |
| 1316 | if (hasLiveCondCodeDef(MI)) |
| 1317 | return 0; |
Evan Cheng | ccba76b | 2006-05-30 20:26:50 +0000 | [diff] [blame] | 1318 | |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1319 | switch (MIOpc) { |
| 1320 | default: return 0; |
| 1321 | case X86::INC64r: |
Dan Gohman | cca2983 | 2009-01-06 23:34:46 +0000 | [diff] [blame] | 1322 | case X86::INC32r: |
| 1323 | case X86::INC64_32r: { |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1324 | assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!"); |
Evan Cheng | b76143c | 2007-10-09 07:14:53 +0000 | [diff] [blame] | 1325 | unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r |
| 1326 | : (is64Bit ? X86::LEA64_32r : X86::LEA32r); |
Jakob Stoklund Olesen | 635127a | 2010-10-07 00:07:26 +0000 | [diff] [blame] | 1327 | |
| 1328 | // LEA can't handle RSP. |
| 1329 | if (TargetRegisterInfo::isVirtualRegister(Src) && |
| 1330 | !MF.getRegInfo().constrainRegClass(Src, |
| 1331 | MIOpc == X86::INC64r ? X86::GR64_NOSPRegisterClass : |
| 1332 | X86::GR32_NOSPRegisterClass)) |
| 1333 | return 0; |
| 1334 | |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 1335 | NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 1336 | .addReg(Dest, RegState::Define | |
| 1337 | getDeadRegState(isDead)), |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 1338 | Src, isKill, 1); |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1339 | break; |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 1340 | } |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1341 | case X86::INC16r: |
| 1342 | case X86::INC64_16r: |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1343 | if (DisableLEA16) |
Evan Cheng | dd99f3a | 2009-12-12 20:03:14 +0000 | [diff] [blame] | 1344 | return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0; |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1345 | assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!"); |
Bill Wendling | fbef310 | 2009-02-11 21:51:19 +0000 | [diff] [blame] | 1346 | NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 1347 | .addReg(Dest, RegState::Define | |
| 1348 | getDeadRegState(isDead)), |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1349 | Src, isKill, 1); |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1350 | break; |
| 1351 | case X86::DEC64r: |
Dan Gohman | cca2983 | 2009-01-06 23:34:46 +0000 | [diff] [blame] | 1352 | case X86::DEC32r: |
| 1353 | case X86::DEC64_32r: { |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1354 | assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!"); |
Evan Cheng | b76143c | 2007-10-09 07:14:53 +0000 | [diff] [blame] | 1355 | unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r |
| 1356 | : (is64Bit ? X86::LEA64_32r : X86::LEA32r); |
Jakob Stoklund Olesen | 635127a | 2010-10-07 00:07:26 +0000 | [diff] [blame] | 1357 | // LEA can't handle RSP. |
| 1358 | if (TargetRegisterInfo::isVirtualRegister(Src) && |
| 1359 | !MF.getRegInfo().constrainRegClass(Src, |
| 1360 | MIOpc == X86::DEC64r ? X86::GR64_NOSPRegisterClass : |
| 1361 | X86::GR32_NOSPRegisterClass)) |
| 1362 | return 0; |
| 1363 | |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 1364 | NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 1365 | .addReg(Dest, RegState::Define | |
| 1366 | getDeadRegState(isDead)), |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 1367 | Src, isKill, -1); |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1368 | break; |
| 1369 | } |
| 1370 | case X86::DEC16r: |
| 1371 | case X86::DEC64_16r: |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1372 | if (DisableLEA16) |
Evan Cheng | dd99f3a | 2009-12-12 20:03:14 +0000 | [diff] [blame] | 1373 | return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0; |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1374 | assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!"); |
Bill Wendling | fbef310 | 2009-02-11 21:51:19 +0000 | [diff] [blame] | 1375 | NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 1376 | .addReg(Dest, RegState::Define | |
| 1377 | getDeadRegState(isDead)), |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1378 | Src, isKill, -1); |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1379 | break; |
| 1380 | case X86::ADD64rr: |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 1381 | case X86::ADD64rr_DB: |
| 1382 | case X86::ADD32rr: |
| 1383 | case X86::ADD32rr_DB: { |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1384 | assert(MI->getNumOperands() >= 3 && "Unknown add instruction!"); |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 1385 | unsigned Opc; |
| 1386 | TargetRegisterClass *RC; |
| 1387 | if (MIOpc == X86::ADD64rr || MIOpc == X86::ADD64rr_DB) { |
| 1388 | Opc = X86::LEA64r; |
| 1389 | RC = X86::GR64_NOSPRegisterClass; |
| 1390 | } else { |
| 1391 | Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r; |
| 1392 | RC = X86::GR32_NOSPRegisterClass; |
| 1393 | } |
| 1394 | |
| 1395 | |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1396 | unsigned Src2 = MI->getOperand(2).getReg(); |
| 1397 | bool isKill2 = MI->getOperand(2).isKill(); |
Jakob Stoklund Olesen | 635127a | 2010-10-07 00:07:26 +0000 | [diff] [blame] | 1398 | |
| 1399 | // LEA can't handle RSP. |
| 1400 | if (TargetRegisterInfo::isVirtualRegister(Src2) && |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 1401 | !MF.getRegInfo().constrainRegClass(Src2, RC)) |
Jakob Stoklund Olesen | 635127a | 2010-10-07 00:07:26 +0000 | [diff] [blame] | 1402 | return 0; |
| 1403 | |
Bill Wendling | fbef310 | 2009-02-11 21:51:19 +0000 | [diff] [blame] | 1404 | NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 1405 | .addReg(Dest, RegState::Define | |
| 1406 | getDeadRegState(isDead)), |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1407 | Src, isKill, Src2, isKill2); |
| 1408 | if (LV && isKill2) |
| 1409 | LV->replaceKillInstruction(Src2, MI, NewMI); |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1410 | break; |
| 1411 | } |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 1412 | case X86::ADD16rr: |
| 1413 | case X86::ADD16rr_DB: { |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1414 | if (DisableLEA16) |
Evan Cheng | dd99f3a | 2009-12-12 20:03:14 +0000 | [diff] [blame] | 1415 | return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0; |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1416 | assert(MI->getNumOperands() >= 3 && "Unknown add instruction!"); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1417 | unsigned Src2 = MI->getOperand(2).getReg(); |
| 1418 | bool isKill2 = MI->getOperand(2).isKill(); |
Bill Wendling | fbef310 | 2009-02-11 21:51:19 +0000 | [diff] [blame] | 1419 | NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 1420 | .addReg(Dest, RegState::Define | |
| 1421 | getDeadRegState(isDead)), |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1422 | Src, isKill, Src2, isKill2); |
| 1423 | if (LV && isKill2) |
| 1424 | LV->replaceKillInstruction(Src2, MI, NewMI); |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1425 | break; |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1426 | } |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1427 | case X86::ADD64ri32: |
| 1428 | case X86::ADD64ri8: |
Chris Lattner | 15df55d | 2010-10-08 03:57:25 +0000 | [diff] [blame] | 1429 | case X86::ADD64ri32_DB: |
| 1430 | case X86::ADD64ri8_DB: |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1431 | assert(MI->getNumOperands() >= 3 && "Unknown add instruction!"); |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 1432 | NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r)) |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1433 | .addReg(Dest, RegState::Define | |
| 1434 | getDeadRegState(isDead)), |
| 1435 | Src, isKill, MI->getOperand(2).getImm()); |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1436 | break; |
| 1437 | case X86::ADD32ri: |
Chris Lattner | 15df55d | 2010-10-08 03:57:25 +0000 | [diff] [blame] | 1438 | case X86::ADD32ri8: |
| 1439 | case X86::ADD32ri_DB: |
| 1440 | case X86::ADD32ri8_DB: { |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1441 | assert(MI->getNumOperands() >= 3 && "Unknown add instruction!"); |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1442 | unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r; |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 1443 | NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc)) |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1444 | .addReg(Dest, RegState::Define | |
| 1445 | getDeadRegState(isDead)), |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 1446 | Src, isKill, MI->getOperand(2).getImm()); |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1447 | break; |
| 1448 | } |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1449 | case X86::ADD16ri: |
| 1450 | case X86::ADD16ri8: |
Chris Lattner | 15df55d | 2010-10-08 03:57:25 +0000 | [diff] [blame] | 1451 | case X86::ADD16ri_DB: |
| 1452 | case X86::ADD16ri8_DB: |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1453 | if (DisableLEA16) |
Evan Cheng | dd99f3a | 2009-12-12 20:03:14 +0000 | [diff] [blame] | 1454 | return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0; |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1455 | assert(MI->getNumOperands() >= 3 && "Unknown add instruction!"); |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 1456 | NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r)) |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 1457 | .addReg(Dest, RegState::Define | |
| 1458 | getDeadRegState(isDead)), |
| 1459 | Src, isKill, MI->getOperand(2).getImm()); |
| 1460 | break; |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1461 | } |
| 1462 | } |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 1463 | } |
| 1464 | |
Evan Cheng | 1524673 | 2008-02-07 08:29:53 +0000 | [diff] [blame] | 1465 | if (!NewMI) return 0; |
| 1466 | |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1467 | if (LV) { // Update live variables |
| 1468 | if (isKill) |
| 1469 | LV->replaceKillInstruction(Src, MI, NewMI); |
| 1470 | if (isDead) |
| 1471 | LV->replaceKillInstruction(Dest, MI, NewMI); |
| 1472 | } |
| 1473 | |
Evan Cheng | 559dc46 | 2007-10-05 20:34:26 +0000 | [diff] [blame] | 1474 | MFI->insert(MBBI, NewMI); // Insert the new inst |
Evan Cheng | 6ce7dc2 | 2006-11-15 20:58:11 +0000 | [diff] [blame] | 1475 | return NewMI; |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 1476 | } |
| 1477 | |
Chris Lattner | 41e431b | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 1478 | /// commuteInstruction - We have a few instructions that must be hacked on to |
| 1479 | /// commute them. |
| 1480 | /// |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 1481 | MachineInstr * |
| 1482 | X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const { |
Chris Lattner | 41e431b | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 1483 | switch (MI->getOpcode()) { |
Chris Lattner | 0df53d2 | 2005-01-19 07:31:24 +0000 | [diff] [blame] | 1484 | case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I) |
| 1485 | case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I) |
Chris Lattner | 41e431b | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 1486 | case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I) |
Dan Gohman | e47f1f9 | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 1487 | case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I) |
| 1488 | case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I) |
| 1489 | case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I) |
Chris Lattner | 0df53d2 | 2005-01-19 07:31:24 +0000 | [diff] [blame] | 1490 | unsigned Opc; |
| 1491 | unsigned Size; |
| 1492 | switch (MI->getOpcode()) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1493 | default: llvm_unreachable("Unreachable!"); |
Chris Lattner | 0df53d2 | 2005-01-19 07:31:24 +0000 | [diff] [blame] | 1494 | case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break; |
| 1495 | case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break; |
| 1496 | case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break; |
| 1497 | case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break; |
Dan Gohman | e47f1f9 | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 1498 | case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break; |
| 1499 | case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break; |
Chris Lattner | 0df53d2 | 2005-01-19 07:31:24 +0000 | [diff] [blame] | 1500 | } |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 1501 | unsigned Amt = MI->getOperand(3).getImm(); |
Dan Gohman | 74feef2 | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 1502 | if (NewMI) { |
| 1503 | MachineFunction &MF = *MI->getParent()->getParent(); |
| 1504 | MI = MF.CloneMachineInstr(MI); |
| 1505 | NewMI = false; |
Evan Cheng | a4d16a1 | 2008-02-13 02:46:49 +0000 | [diff] [blame] | 1506 | } |
Dan Gohman | 74feef2 | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 1507 | MI->setDesc(get(Opc)); |
| 1508 | MI->getOperand(3).setImm(Size-Amt); |
| 1509 | return TargetInstrInfoImpl::commuteInstruction(MI, NewMI); |
Chris Lattner | 41e431b | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 1510 | } |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1511 | case X86::CMOVB16rr: |
| 1512 | case X86::CMOVB32rr: |
| 1513 | case X86::CMOVB64rr: |
| 1514 | case X86::CMOVAE16rr: |
| 1515 | case X86::CMOVAE32rr: |
| 1516 | case X86::CMOVAE64rr: |
| 1517 | case X86::CMOVE16rr: |
| 1518 | case X86::CMOVE32rr: |
| 1519 | case X86::CMOVE64rr: |
| 1520 | case X86::CMOVNE16rr: |
| 1521 | case X86::CMOVNE32rr: |
| 1522 | case X86::CMOVNE64rr: |
Chris Lattner | 25cbf50 | 2010-10-05 23:00:14 +0000 | [diff] [blame] | 1523 | case X86::CMOVBE16rr: |
| 1524 | case X86::CMOVBE32rr: |
| 1525 | case X86::CMOVBE64rr: |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1526 | case X86::CMOVA16rr: |
| 1527 | case X86::CMOVA32rr: |
| 1528 | case X86::CMOVA64rr: |
| 1529 | case X86::CMOVL16rr: |
| 1530 | case X86::CMOVL32rr: |
| 1531 | case X86::CMOVL64rr: |
| 1532 | case X86::CMOVGE16rr: |
| 1533 | case X86::CMOVGE32rr: |
| 1534 | case X86::CMOVGE64rr: |
| 1535 | case X86::CMOVLE16rr: |
| 1536 | case X86::CMOVLE32rr: |
| 1537 | case X86::CMOVLE64rr: |
| 1538 | case X86::CMOVG16rr: |
| 1539 | case X86::CMOVG32rr: |
| 1540 | case X86::CMOVG64rr: |
| 1541 | case X86::CMOVS16rr: |
| 1542 | case X86::CMOVS32rr: |
| 1543 | case X86::CMOVS64rr: |
| 1544 | case X86::CMOVNS16rr: |
| 1545 | case X86::CMOVNS32rr: |
| 1546 | case X86::CMOVNS64rr: |
| 1547 | case X86::CMOVP16rr: |
| 1548 | case X86::CMOVP32rr: |
| 1549 | case X86::CMOVP64rr: |
| 1550 | case X86::CMOVNP16rr: |
| 1551 | case X86::CMOVNP32rr: |
Dan Gohman | 305fceb | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 1552 | case X86::CMOVNP64rr: |
| 1553 | case X86::CMOVO16rr: |
| 1554 | case X86::CMOVO32rr: |
| 1555 | case X86::CMOVO64rr: |
| 1556 | case X86::CMOVNO16rr: |
| 1557 | case X86::CMOVNO32rr: |
| 1558 | case X86::CMOVNO64rr: { |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1559 | unsigned Opc = 0; |
| 1560 | switch (MI->getOpcode()) { |
| 1561 | default: break; |
| 1562 | case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break; |
| 1563 | case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break; |
| 1564 | case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break; |
| 1565 | case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break; |
| 1566 | case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break; |
| 1567 | case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break; |
| 1568 | case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break; |
| 1569 | case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break; |
| 1570 | case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break; |
| 1571 | case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break; |
| 1572 | case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break; |
| 1573 | case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break; |
Chris Lattner | 25cbf50 | 2010-10-05 23:00:14 +0000 | [diff] [blame] | 1574 | case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break; |
| 1575 | case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break; |
| 1576 | case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break; |
| 1577 | case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break; |
| 1578 | case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break; |
| 1579 | case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break; |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1580 | case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break; |
| 1581 | case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break; |
| 1582 | case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break; |
| 1583 | case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break; |
| 1584 | case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break; |
| 1585 | case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break; |
| 1586 | case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break; |
| 1587 | case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break; |
| 1588 | case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break; |
| 1589 | case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break; |
| 1590 | case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break; |
| 1591 | case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break; |
| 1592 | case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break; |
| 1593 | case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break; |
Mon P Wang | 0bd07fc | 2009-04-18 05:16:01 +0000 | [diff] [blame] | 1594 | case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break; |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1595 | case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break; |
| 1596 | case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break; |
| 1597 | case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break; |
| 1598 | case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break; |
| 1599 | case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break; |
Mon P Wang | 0bd07fc | 2009-04-18 05:16:01 +0000 | [diff] [blame] | 1600 | case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break; |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1601 | case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break; |
| 1602 | case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break; |
| 1603 | case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break; |
Dan Gohman | 305fceb | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 1604 | case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break; |
| 1605 | case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break; |
Mon P Wang | 0bd07fc | 2009-04-18 05:16:01 +0000 | [diff] [blame] | 1606 | case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break; |
Dan Gohman | 305fceb | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 1607 | case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break; |
| 1608 | case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break; |
| 1609 | case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break; |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1610 | } |
Dan Gohman | 74feef2 | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 1611 | if (NewMI) { |
| 1612 | MachineFunction &MF = *MI->getParent()->getParent(); |
| 1613 | MI = MF.CloneMachineInstr(MI); |
| 1614 | NewMI = false; |
| 1615 | } |
Chris Lattner | 5080f4d | 2008-01-11 18:10:50 +0000 | [diff] [blame] | 1616 | MI->setDesc(get(Opc)); |
Evan Cheng | 7ad42d9 | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1617 | // Fallthrough intended. |
| 1618 | } |
Chris Lattner | 41e431b | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 1619 | default: |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 1620 | return TargetInstrInfoImpl::commuteInstruction(MI, NewMI); |
Chris Lattner | 41e431b | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 1621 | } |
| 1622 | } |
| 1623 | |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 1624 | static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) { |
| 1625 | switch (BrOpc) { |
| 1626 | default: return X86::COND_INVALID; |
Chris Lattner | bd13fb6 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 1627 | case X86::JE_4: return X86::COND_E; |
| 1628 | case X86::JNE_4: return X86::COND_NE; |
| 1629 | case X86::JL_4: return X86::COND_L; |
| 1630 | case X86::JLE_4: return X86::COND_LE; |
| 1631 | case X86::JG_4: return X86::COND_G; |
| 1632 | case X86::JGE_4: return X86::COND_GE; |
| 1633 | case X86::JB_4: return X86::COND_B; |
| 1634 | case X86::JBE_4: return X86::COND_BE; |
| 1635 | case X86::JA_4: return X86::COND_A; |
| 1636 | case X86::JAE_4: return X86::COND_AE; |
| 1637 | case X86::JS_4: return X86::COND_S; |
| 1638 | case X86::JNS_4: return X86::COND_NS; |
| 1639 | case X86::JP_4: return X86::COND_P; |
| 1640 | case X86::JNP_4: return X86::COND_NP; |
| 1641 | case X86::JO_4: return X86::COND_O; |
| 1642 | case X86::JNO_4: return X86::COND_NO; |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 1643 | } |
| 1644 | } |
| 1645 | |
| 1646 | unsigned X86::GetCondBranchFromCond(X86::CondCode CC) { |
| 1647 | switch (CC) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1648 | default: llvm_unreachable("Illegal condition code!"); |
Chris Lattner | bd13fb6 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 1649 | case X86::COND_E: return X86::JE_4; |
| 1650 | case X86::COND_NE: return X86::JNE_4; |
| 1651 | case X86::COND_L: return X86::JL_4; |
| 1652 | case X86::COND_LE: return X86::JLE_4; |
| 1653 | case X86::COND_G: return X86::JG_4; |
| 1654 | case X86::COND_GE: return X86::JGE_4; |
| 1655 | case X86::COND_B: return X86::JB_4; |
| 1656 | case X86::COND_BE: return X86::JBE_4; |
| 1657 | case X86::COND_A: return X86::JA_4; |
| 1658 | case X86::COND_AE: return X86::JAE_4; |
| 1659 | case X86::COND_S: return X86::JS_4; |
| 1660 | case X86::COND_NS: return X86::JNS_4; |
| 1661 | case X86::COND_P: return X86::JP_4; |
| 1662 | case X86::COND_NP: return X86::JNP_4; |
| 1663 | case X86::COND_O: return X86::JO_4; |
| 1664 | case X86::COND_NO: return X86::JNO_4; |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 1665 | } |
| 1666 | } |
| 1667 | |
Chris Lattner | 9cd6875 | 2006-10-21 05:52:40 +0000 | [diff] [blame] | 1668 | /// GetOppositeBranchCondition - Return the inverse of the specified condition, |
| 1669 | /// e.g. turning COND_E to COND_NE. |
| 1670 | X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) { |
| 1671 | switch (CC) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1672 | default: llvm_unreachable("Illegal condition code!"); |
Chris Lattner | 9cd6875 | 2006-10-21 05:52:40 +0000 | [diff] [blame] | 1673 | case X86::COND_E: return X86::COND_NE; |
| 1674 | case X86::COND_NE: return X86::COND_E; |
| 1675 | case X86::COND_L: return X86::COND_GE; |
| 1676 | case X86::COND_LE: return X86::COND_G; |
| 1677 | case X86::COND_G: return X86::COND_LE; |
| 1678 | case X86::COND_GE: return X86::COND_L; |
| 1679 | case X86::COND_B: return X86::COND_AE; |
| 1680 | case X86::COND_BE: return X86::COND_A; |
| 1681 | case X86::COND_A: return X86::COND_BE; |
| 1682 | case X86::COND_AE: return X86::COND_B; |
| 1683 | case X86::COND_S: return X86::COND_NS; |
| 1684 | case X86::COND_NS: return X86::COND_S; |
| 1685 | case X86::COND_P: return X86::COND_NP; |
| 1686 | case X86::COND_NP: return X86::COND_P; |
| 1687 | case X86::COND_O: return X86::COND_NO; |
| 1688 | case X86::COND_NO: return X86::COND_O; |
| 1689 | } |
| 1690 | } |
| 1691 | |
Dale Johannesen | 318093b | 2007-06-14 22:03:45 +0000 | [diff] [blame] | 1692 | bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const { |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1693 | const TargetInstrDesc &TID = MI->getDesc(); |
| 1694 | if (!TID.isTerminator()) return false; |
Chris Lattner | 6924430 | 2008-01-07 01:56:04 +0000 | [diff] [blame] | 1695 | |
| 1696 | // Conditional branch is a special case. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1697 | if (TID.isBranch() && !TID.isBarrier()) |
Chris Lattner | 6924430 | 2008-01-07 01:56:04 +0000 | [diff] [blame] | 1698 | return true; |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1699 | if (!TID.isPredicable()) |
Chris Lattner | 6924430 | 2008-01-07 01:56:04 +0000 | [diff] [blame] | 1700 | return true; |
| 1701 | return !isPredicated(MI); |
Dale Johannesen | 318093b | 2007-06-14 22:03:45 +0000 | [diff] [blame] | 1702 | } |
Chris Lattner | 9cd6875 | 2006-10-21 05:52:40 +0000 | [diff] [blame] | 1703 | |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 1704 | bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB, |
| 1705 | MachineBasicBlock *&TBB, |
| 1706 | MachineBasicBlock *&FBB, |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 1707 | SmallVectorImpl<MachineOperand> &Cond, |
| 1708 | bool AllowModify) const { |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1709 | // Start from the bottom of the block and work up, examining the |
| 1710 | // terminator instructions. |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 1711 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | fc5a03e | 2010-04-13 18:50:27 +0000 | [diff] [blame] | 1712 | MachineBasicBlock::iterator UnCondBrIter = MBB.end(); |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1713 | while (I != MBB.begin()) { |
| 1714 | --I; |
Dale Johannesen | 93d6a7e | 2010-04-02 01:38:09 +0000 | [diff] [blame] | 1715 | if (I->isDebugValue()) |
| 1716 | continue; |
Bill Wendling | 85de1e5 | 2009-12-14 06:51:19 +0000 | [diff] [blame] | 1717 | |
| 1718 | // Working from the bottom, when we see a non-terminator instruction, we're |
| 1719 | // done. |
Jakob Stoklund Olesen | 468a2a4 | 2010-07-16 17:41:44 +0000 | [diff] [blame] | 1720 | if (!isUnpredicatedTerminator(I)) |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1721 | break; |
Bill Wendling | 85de1e5 | 2009-12-14 06:51:19 +0000 | [diff] [blame] | 1722 | |
| 1723 | // A terminator that isn't a branch can't easily be handled by this |
| 1724 | // analysis. |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1725 | if (!I->getDesc().isBranch()) |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 1726 | return true; |
Bill Wendling | 85de1e5 | 2009-12-14 06:51:19 +0000 | [diff] [blame] | 1727 | |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1728 | // Handle unconditional branches. |
Chris Lattner | bd13fb6 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 1729 | if (I->getOpcode() == X86::JMP_4) { |
Evan Cheng | fc5a03e | 2010-04-13 18:50:27 +0000 | [diff] [blame] | 1730 | UnCondBrIter = I; |
| 1731 | |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 1732 | if (!AllowModify) { |
| 1733 | TBB = I->getOperand(0).getMBB(); |
Evan Cheng | 45e0010 | 2009-05-08 06:34:09 +0000 | [diff] [blame] | 1734 | continue; |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 1735 | } |
| 1736 | |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1737 | // If the block has any instructions after a JMP, delete them. |
Chris Lattner | 7896c9f | 2009-12-03 00:50:42 +0000 | [diff] [blame] | 1738 | while (llvm::next(I) != MBB.end()) |
| 1739 | llvm::next(I)->eraseFromParent(); |
Bill Wendling | 85de1e5 | 2009-12-14 06:51:19 +0000 | [diff] [blame] | 1740 | |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1741 | Cond.clear(); |
| 1742 | FBB = 0; |
Bill Wendling | 85de1e5 | 2009-12-14 06:51:19 +0000 | [diff] [blame] | 1743 | |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1744 | // Delete the JMP if it's equivalent to a fall-through. |
| 1745 | if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) { |
| 1746 | TBB = 0; |
| 1747 | I->eraseFromParent(); |
| 1748 | I = MBB.end(); |
Evan Cheng | fc5a03e | 2010-04-13 18:50:27 +0000 | [diff] [blame] | 1749 | UnCondBrIter = MBB.end(); |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1750 | continue; |
| 1751 | } |
Bill Wendling | 85de1e5 | 2009-12-14 06:51:19 +0000 | [diff] [blame] | 1752 | |
Evan Cheng | fc5a03e | 2010-04-13 18:50:27 +0000 | [diff] [blame] | 1753 | // TBB is used to indicate the unconditional destination. |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1754 | TBB = I->getOperand(0).getMBB(); |
| 1755 | continue; |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 1756 | } |
Bill Wendling | 85de1e5 | 2009-12-14 06:51:19 +0000 | [diff] [blame] | 1757 | |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1758 | // Handle conditional branches. |
| 1759 | X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode()); |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 1760 | if (BranchCode == X86::COND_INVALID) |
| 1761 | return true; // Can't handle indirect branch. |
Bill Wendling | 85de1e5 | 2009-12-14 06:51:19 +0000 | [diff] [blame] | 1762 | |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1763 | // Working from the bottom, handle the first conditional branch. |
| 1764 | if (Cond.empty()) { |
Evan Cheng | fc5a03e | 2010-04-13 18:50:27 +0000 | [diff] [blame] | 1765 | MachineBasicBlock *TargetBB = I->getOperand(0).getMBB(); |
| 1766 | if (AllowModify && UnCondBrIter != MBB.end() && |
| 1767 | MBB.isLayoutSuccessor(TargetBB)) { |
| 1768 | // If we can modify the code and it ends in something like: |
| 1769 | // |
| 1770 | // jCC L1 |
| 1771 | // jmp L2 |
| 1772 | // L1: |
| 1773 | // ... |
| 1774 | // L2: |
| 1775 | // |
| 1776 | // Then we can change this to: |
| 1777 | // |
| 1778 | // jnCC L2 |
| 1779 | // L1: |
| 1780 | // ... |
| 1781 | // L2: |
| 1782 | // |
| 1783 | // Which is a bit more efficient. |
| 1784 | // We conditionally jump to the fall-through block. |
| 1785 | BranchCode = GetOppositeBranchCondition(BranchCode); |
| 1786 | unsigned JNCC = GetCondBranchFromCond(BranchCode); |
| 1787 | MachineBasicBlock::iterator OldInst = I; |
| 1788 | |
| 1789 | BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(JNCC)) |
| 1790 | .addMBB(UnCondBrIter->getOperand(0).getMBB()); |
| 1791 | BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(X86::JMP_4)) |
| 1792 | .addMBB(TargetBB); |
| 1793 | MBB.addSuccessor(TargetBB); |
| 1794 | |
| 1795 | OldInst->eraseFromParent(); |
| 1796 | UnCondBrIter->eraseFromParent(); |
| 1797 | |
| 1798 | // Restart the analysis. |
| 1799 | UnCondBrIter = MBB.end(); |
| 1800 | I = MBB.end(); |
| 1801 | continue; |
| 1802 | } |
| 1803 | |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1804 | FBB = TBB; |
| 1805 | TBB = I->getOperand(0).getMBB(); |
| 1806 | Cond.push_back(MachineOperand::CreateImm(BranchCode)); |
| 1807 | continue; |
| 1808 | } |
Bill Wendling | 85de1e5 | 2009-12-14 06:51:19 +0000 | [diff] [blame] | 1809 | |
| 1810 | // Handle subsequent conditional branches. Only handle the case where all |
| 1811 | // conditional branches branch to the same destination and their condition |
| 1812 | // opcodes fit one of the special multi-branch idioms. |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1813 | assert(Cond.size() == 1); |
| 1814 | assert(TBB); |
Bill Wendling | 85de1e5 | 2009-12-14 06:51:19 +0000 | [diff] [blame] | 1815 | |
| 1816 | // Only handle the case where all conditional branches branch to the same |
| 1817 | // destination. |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1818 | if (TBB != I->getOperand(0).getMBB()) |
| 1819 | return true; |
Bill Wendling | 85de1e5 | 2009-12-14 06:51:19 +0000 | [diff] [blame] | 1820 | |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1821 | // If the conditions are the same, we can leave them alone. |
Bill Wendling | 85de1e5 | 2009-12-14 06:51:19 +0000 | [diff] [blame] | 1822 | X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm(); |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1823 | if (OldBranchCode == BranchCode) |
| 1824 | continue; |
Bill Wendling | 85de1e5 | 2009-12-14 06:51:19 +0000 | [diff] [blame] | 1825 | |
| 1826 | // If they differ, see if they fit one of the known patterns. Theoretically, |
| 1827 | // we could handle more patterns here, but we shouldn't expect to see them |
| 1828 | // if instruction selection has done a reasonable job. |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1829 | if ((OldBranchCode == X86::COND_NP && |
| 1830 | BranchCode == X86::COND_E) || |
| 1831 | (OldBranchCode == X86::COND_E && |
| 1832 | BranchCode == X86::COND_NP)) |
| 1833 | BranchCode = X86::COND_NP_OR_E; |
| 1834 | else if ((OldBranchCode == X86::COND_P && |
| 1835 | BranchCode == X86::COND_NE) || |
| 1836 | (OldBranchCode == X86::COND_NE && |
| 1837 | BranchCode == X86::COND_P)) |
| 1838 | BranchCode = X86::COND_NE_OR_P; |
| 1839 | else |
| 1840 | return true; |
Bill Wendling | 85de1e5 | 2009-12-14 06:51:19 +0000 | [diff] [blame] | 1841 | |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1842 | // Update the MachineOperand. |
| 1843 | Cond[0].setImm(BranchCode); |
Chris Lattner | 6ce6443 | 2006-10-30 22:27:23 +0000 | [diff] [blame] | 1844 | } |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 1845 | |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1846 | return false; |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 1847 | } |
| 1848 | |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 1849 | unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const { |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 1850 | MachineBasicBlock::iterator I = MBB.end(); |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1851 | unsigned Count = 0; |
| 1852 | |
| 1853 | while (I != MBB.begin()) { |
| 1854 | --I; |
Dale Johannesen | 93d6a7e | 2010-04-02 01:38:09 +0000 | [diff] [blame] | 1855 | if (I->isDebugValue()) |
| 1856 | continue; |
Chris Lattner | bd13fb6 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 1857 | if (I->getOpcode() != X86::JMP_4 && |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1858 | GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID) |
| 1859 | break; |
| 1860 | // Remove the branch. |
| 1861 | I->eraseFromParent(); |
| 1862 | I = MBB.end(); |
| 1863 | ++Count; |
| 1864 | } |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 1865 | |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1866 | return Count; |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 1867 | } |
| 1868 | |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 1869 | unsigned |
| 1870 | X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
| 1871 | MachineBasicBlock *FBB, |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 1872 | const SmallVectorImpl<MachineOperand> &Cond, |
| 1873 | DebugLoc DL) const { |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 1874 | // Shouldn't be a fall through. |
| 1875 | assert(TBB && "InsertBranch must not be told to insert a fallthrough"); |
Chris Lattner | 34a84ac | 2006-10-21 05:34:23 +0000 | [diff] [blame] | 1876 | assert((Cond.size() == 1 || Cond.size() == 0) && |
| 1877 | "X86 branch conditions have one component!"); |
| 1878 | |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1879 | if (Cond.empty()) { |
| 1880 | // Unconditional branch? |
| 1881 | assert(!FBB && "Unconditional branch with multiple successors!"); |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 1882 | BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(TBB); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 1883 | return 1; |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 1884 | } |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1885 | |
| 1886 | // Conditional branch. |
| 1887 | unsigned Count = 0; |
| 1888 | X86::CondCode CC = (X86::CondCode)Cond[0].getImm(); |
| 1889 | switch (CC) { |
| 1890 | case X86::COND_NP_OR_E: |
| 1891 | // Synthesize NP_OR_E with two branches. |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 1892 | BuildMI(&MBB, DL, get(X86::JNP_4)).addMBB(TBB); |
Bill Wendling | 18ce64e | 2010-03-05 00:33:59 +0000 | [diff] [blame] | 1893 | ++Count; |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 1894 | BuildMI(&MBB, DL, get(X86::JE_4)).addMBB(TBB); |
Bill Wendling | 18ce64e | 2010-03-05 00:33:59 +0000 | [diff] [blame] | 1895 | ++Count; |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1896 | break; |
| 1897 | case X86::COND_NE_OR_P: |
| 1898 | // Synthesize NE_OR_P with two branches. |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 1899 | BuildMI(&MBB, DL, get(X86::JNE_4)).addMBB(TBB); |
Bill Wendling | 18ce64e | 2010-03-05 00:33:59 +0000 | [diff] [blame] | 1900 | ++Count; |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 1901 | BuildMI(&MBB, DL, get(X86::JP_4)).addMBB(TBB); |
Bill Wendling | 18ce64e | 2010-03-05 00:33:59 +0000 | [diff] [blame] | 1902 | ++Count; |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1903 | break; |
Bill Wendling | 18ce64e | 2010-03-05 00:33:59 +0000 | [diff] [blame] | 1904 | default: { |
| 1905 | unsigned Opc = GetCondBranchFromCond(CC); |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 1906 | BuildMI(&MBB, DL, get(Opc)).addMBB(TBB); |
Bill Wendling | 18ce64e | 2010-03-05 00:33:59 +0000 | [diff] [blame] | 1907 | ++Count; |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1908 | } |
Bill Wendling | 18ce64e | 2010-03-05 00:33:59 +0000 | [diff] [blame] | 1909 | } |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1910 | if (FBB) { |
| 1911 | // Two-way Conditional branch. Insert the second branch. |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 1912 | BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(FBB); |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 1913 | ++Count; |
| 1914 | } |
| 1915 | return Count; |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 1916 | } |
| 1917 | |
Dan Gohman | 6d9305c | 2009-04-15 00:04:23 +0000 | [diff] [blame] | 1918 | /// isHReg - Test if the given register is a physical h register. |
| 1919 | static bool isHReg(unsigned Reg) { |
Dan Gohman | 4af325d | 2009-04-27 16:41:36 +0000 | [diff] [blame] | 1920 | return X86::GR8_ABCD_HRegClass.contains(Reg); |
Dan Gohman | 6d9305c | 2009-04-15 00:04:23 +0000 | [diff] [blame] | 1921 | } |
| 1922 | |
Anton Korobeynikov | c52bedb | 2010-08-27 14:43:06 +0000 | [diff] [blame] | 1923 | // Try and copy between VR128/VR64 and GR64 registers. |
| 1924 | static unsigned CopyToFromAsymmetricReg(unsigned DestReg, unsigned SrcReg) { |
| 1925 | // SrcReg(VR128) -> DestReg(GR64) |
| 1926 | // SrcReg(VR64) -> DestReg(GR64) |
| 1927 | // SrcReg(GR64) -> DestReg(VR128) |
| 1928 | // SrcReg(GR64) -> DestReg(VR64) |
| 1929 | |
| 1930 | if (X86::GR64RegClass.contains(DestReg)) { |
| 1931 | if (X86::VR128RegClass.contains(SrcReg)) { |
| 1932 | // Copy from a VR128 register to a GR64 register. |
| 1933 | return X86::MOVPQIto64rr; |
| 1934 | } else if (X86::VR64RegClass.contains(SrcReg)) { |
| 1935 | // Copy from a VR64 register to a GR64 register. |
| 1936 | return X86::MOVSDto64rr; |
| 1937 | } |
| 1938 | } else if (X86::GR64RegClass.contains(SrcReg)) { |
| 1939 | // Copy from a GR64 register to a VR128 register. |
| 1940 | if (X86::VR128RegClass.contains(DestReg)) |
| 1941 | return X86::MOV64toPQIrr; |
| 1942 | // Copy from a GR64 register to a VR64 register. |
| 1943 | else if (X86::VR64RegClass.contains(DestReg)) |
| 1944 | return X86::MOV64toSDrr; |
| 1945 | } |
| 1946 | |
| 1947 | return 0; |
| 1948 | } |
| 1949 | |
Jakob Stoklund Olesen | 320bdcb | 2010-07-08 19:46:25 +0000 | [diff] [blame] | 1950 | void X86InstrInfo::copyPhysReg(MachineBasicBlock &MBB, |
| 1951 | MachineBasicBlock::iterator MI, DebugLoc DL, |
| 1952 | unsigned DestReg, unsigned SrcReg, |
| 1953 | bool KillSrc) const { |
| 1954 | // First deal with the normal symmetric copies. |
| 1955 | unsigned Opc = 0; |
| 1956 | if (X86::GR64RegClass.contains(DestReg, SrcReg)) |
| 1957 | Opc = X86::MOV64rr; |
| 1958 | else if (X86::GR32RegClass.contains(DestReg, SrcReg)) |
| 1959 | Opc = X86::MOV32rr; |
| 1960 | else if (X86::GR16RegClass.contains(DestReg, SrcReg)) |
| 1961 | Opc = X86::MOV16rr; |
| 1962 | else if (X86::GR8RegClass.contains(DestReg, SrcReg)) { |
| 1963 | // Copying to or from a physical H register on x86-64 requires a NOREX |
| 1964 | // move. Otherwise use a normal move. |
| 1965 | if ((isHReg(DestReg) || isHReg(SrcReg)) && |
| 1966 | TM.getSubtarget<X86Subtarget>().is64Bit()) |
| 1967 | Opc = X86::MOV8rr_NOREX; |
| 1968 | else |
| 1969 | Opc = X86::MOV8rr; |
| 1970 | } else if (X86::VR128RegClass.contains(DestReg, SrcReg)) |
| 1971 | Opc = X86::MOVAPSrr; |
Jakob Stoklund Olesen | 61c8ecc | 2010-07-08 22:30:35 +0000 | [diff] [blame] | 1972 | else if (X86::VR64RegClass.contains(DestReg, SrcReg)) |
| 1973 | Opc = X86::MMX_MOVQ64rr; |
Anton Korobeynikov | c52bedb | 2010-08-27 14:43:06 +0000 | [diff] [blame] | 1974 | else |
| 1975 | Opc = CopyToFromAsymmetricReg(DestReg, SrcReg); |
Jakob Stoklund Olesen | 320bdcb | 2010-07-08 19:46:25 +0000 | [diff] [blame] | 1976 | |
| 1977 | if (Opc) { |
| 1978 | BuildMI(MBB, MI, DL, get(Opc), DestReg) |
| 1979 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 1980 | return; |
| 1981 | } |
| 1982 | |
| 1983 | // Moving EFLAGS to / from another register requires a push and a pop. |
| 1984 | if (SrcReg == X86::EFLAGS) { |
| 1985 | if (X86::GR64RegClass.contains(DestReg)) { |
| 1986 | BuildMI(MBB, MI, DL, get(X86::PUSHF64)); |
| 1987 | BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg); |
| 1988 | return; |
| 1989 | } else if (X86::GR32RegClass.contains(DestReg)) { |
| 1990 | BuildMI(MBB, MI, DL, get(X86::PUSHF32)); |
| 1991 | BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg); |
| 1992 | return; |
| 1993 | } |
| 1994 | } |
| 1995 | if (DestReg == X86::EFLAGS) { |
| 1996 | if (X86::GR64RegClass.contains(SrcReg)) { |
| 1997 | BuildMI(MBB, MI, DL, get(X86::PUSH64r)) |
| 1998 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 1999 | BuildMI(MBB, MI, DL, get(X86::POPF64)); |
| 2000 | return; |
| 2001 | } else if (X86::GR32RegClass.contains(SrcReg)) { |
| 2002 | BuildMI(MBB, MI, DL, get(X86::PUSH32r)) |
| 2003 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 2004 | BuildMI(MBB, MI, DL, get(X86::POPF32)); |
| 2005 | return; |
| 2006 | } |
| 2007 | } |
| 2008 | |
| 2009 | DEBUG(dbgs() << "Cannot copy " << RI.getName(SrcReg) |
| 2010 | << " to " << RI.getName(DestReg) << '\n'); |
| 2011 | llvm_unreachable("Cannot emit physreg copy instruction"); |
| 2012 | } |
| 2013 | |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2014 | static unsigned getLoadStoreRegOpcode(unsigned Reg, |
| 2015 | const TargetRegisterClass *RC, |
| 2016 | bool isStackAligned, |
| 2017 | const TargetMachine &TM, |
| 2018 | bool load) { |
Rafael Espindola | 5a717a3 | 2010-07-12 03:43:04 +0000 | [diff] [blame] | 2019 | switch (RC->getID()) { |
| 2020 | default: |
| 2021 | llvm_unreachable("Unknown regclass"); |
| 2022 | case X86::GR64RegClassID: |
Jakob Stoklund Olesen | d0eeeeb | 2010-10-12 17:15:00 +0000 | [diff] [blame] | 2023 | case X86::GR64_ABCDRegClassID: |
| 2024 | case X86::GR64_NOREXRegClassID: |
| 2025 | case X86::GR64_NOREX_NOSPRegClassID: |
Rafael Espindola | 5a717a3 | 2010-07-12 03:43:04 +0000 | [diff] [blame] | 2026 | case X86::GR64_NOSPRegClassID: |
Jakob Stoklund Olesen | d0eeeeb | 2010-10-12 17:15:00 +0000 | [diff] [blame] | 2027 | case X86::GR64_TCRegClassID: |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2028 | return load ? X86::MOV64rm : X86::MOV64mr; |
Rafael Espindola | 5a717a3 | 2010-07-12 03:43:04 +0000 | [diff] [blame] | 2029 | case X86::GR32RegClassID: |
Jakob Stoklund Olesen | d0eeeeb | 2010-10-12 17:15:00 +0000 | [diff] [blame] | 2030 | case X86::GR32_ABCDRegClassID: |
Rafael Espindola | 5a717a3 | 2010-07-12 03:43:04 +0000 | [diff] [blame] | 2031 | case X86::GR32_ADRegClassID: |
Jakob Stoklund Olesen | d0eeeeb | 2010-10-12 17:15:00 +0000 | [diff] [blame] | 2032 | case X86::GR32_NOREXRegClassID: |
| 2033 | case X86::GR32_NOSPRegClassID: |
| 2034 | case X86::GR32_TCRegClassID: |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2035 | return load ? X86::MOV32rm : X86::MOV32mr; |
Rafael Espindola | 5a717a3 | 2010-07-12 03:43:04 +0000 | [diff] [blame] | 2036 | case X86::GR16RegClassID: |
Jakob Stoklund Olesen | d0eeeeb | 2010-10-12 17:15:00 +0000 | [diff] [blame] | 2037 | case X86::GR16_ABCDRegClassID: |
| 2038 | case X86::GR16_NOREXRegClassID: |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2039 | return load ? X86::MOV16rm : X86::MOV16mr; |
Rafael Espindola | 5a717a3 | 2010-07-12 03:43:04 +0000 | [diff] [blame] | 2040 | case X86::GR8RegClassID: |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2041 | // Copying to or from a physical H register on x86-64 requires a NOREX |
| 2042 | // move. Otherwise use a normal move. |
| 2043 | if (isHReg(Reg) && |
| 2044 | TM.getSubtarget<X86Subtarget>().is64Bit()) |
| 2045 | return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX; |
| 2046 | else |
| 2047 | return load ? X86::MOV8rm : X86::MOV8mr; |
Rafael Espindola | 5a717a3 | 2010-07-12 03:43:04 +0000 | [diff] [blame] | 2048 | case X86::GR8_ABCD_LRegClassID: |
Jakob Stoklund Olesen | d0eeeeb | 2010-10-12 17:15:00 +0000 | [diff] [blame] | 2049 | case X86::GR8_NOREXRegClassID: |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2050 | return load ? X86::MOV8rm :X86::MOV8mr; |
Rafael Espindola | 5a717a3 | 2010-07-12 03:43:04 +0000 | [diff] [blame] | 2051 | case X86::GR8_ABCD_HRegClassID: |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2052 | if (TM.getSubtarget<X86Subtarget>().is64Bit()) |
| 2053 | return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX; |
| 2054 | else |
| 2055 | return load ? X86::MOV8rm : X86::MOV8mr; |
Rafael Espindola | 5a717a3 | 2010-07-12 03:43:04 +0000 | [diff] [blame] | 2056 | case X86::RFP80RegClassID: |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2057 | return load ? X86::LD_Fp80m : X86::ST_FpP80m; |
Rafael Espindola | 5a717a3 | 2010-07-12 03:43:04 +0000 | [diff] [blame] | 2058 | case X86::RFP64RegClassID: |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2059 | return load ? X86::LD_Fp64m : X86::ST_Fp64m; |
Rafael Espindola | 5a717a3 | 2010-07-12 03:43:04 +0000 | [diff] [blame] | 2060 | case X86::RFP32RegClassID: |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2061 | return load ? X86::LD_Fp32m : X86::ST_Fp32m; |
Rafael Espindola | 5a717a3 | 2010-07-12 03:43:04 +0000 | [diff] [blame] | 2062 | case X86::FR32RegClassID: |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2063 | return load ? X86::MOVSSrm : X86::MOVSSmr; |
Rafael Espindola | 5a717a3 | 2010-07-12 03:43:04 +0000 | [diff] [blame] | 2064 | case X86::FR64RegClassID: |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2065 | return load ? X86::MOVSDrm : X86::MOVSDmr; |
Rafael Espindola | 5a717a3 | 2010-07-12 03:43:04 +0000 | [diff] [blame] | 2066 | case X86::VR128RegClassID: |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2067 | // If stack is realigned we can use aligned stores. |
| 2068 | if (isStackAligned) |
| 2069 | return load ? X86::MOVAPSrm : X86::MOVAPSmr; |
| 2070 | else |
| 2071 | return load ? X86::MOVUPSrm : X86::MOVUPSmr; |
Rafael Espindola | 5a717a3 | 2010-07-12 03:43:04 +0000 | [diff] [blame] | 2072 | case X86::VR64RegClassID: |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2073 | return load ? X86::MMX_MOVQ64rm : X86::MMX_MOVQ64mr; |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2074 | } |
| 2075 | } |
| 2076 | |
Dan Gohman | 4af325d | 2009-04-27 16:41:36 +0000 | [diff] [blame] | 2077 | static unsigned getStoreRegOpcode(unsigned SrcReg, |
| 2078 | const TargetRegisterClass *RC, |
| 2079 | bool isStackAligned, |
| 2080 | TargetMachine &TM) { |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2081 | return getLoadStoreRegOpcode(SrcReg, RC, isStackAligned, TM, false); |
| 2082 | } |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 2083 | |
Rafael Espindola | 21d238f | 2010-06-12 20:13:29 +0000 | [diff] [blame] | 2084 | |
| 2085 | static unsigned getLoadRegOpcode(unsigned DestReg, |
| 2086 | const TargetRegisterClass *RC, |
| 2087 | bool isStackAligned, |
| 2088 | const TargetMachine &TM) { |
| 2089 | return getLoadStoreRegOpcode(DestReg, RC, isStackAligned, TM, true); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 2090 | } |
| 2091 | |
| 2092 | void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB, |
| 2093 | MachineBasicBlock::iterator MI, |
| 2094 | unsigned SrcReg, bool isKill, int FrameIdx, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 2095 | const TargetRegisterClass *RC, |
| 2096 | const TargetRegisterInfo *TRI) const { |
Anton Korobeynikov | 88bbf69 | 2008-07-19 06:30:51 +0000 | [diff] [blame] | 2097 | const MachineFunction &MF = *MBB.getParent(); |
Jakob Stoklund Olesen | 516cd45 | 2010-07-27 04:16:58 +0000 | [diff] [blame] | 2098 | assert(MF.getFrameInfo()->getObjectSize(FrameIdx) >= RC->getSize() && |
| 2099 | "Stack slot too small for store"); |
Jim Grosbach | e45ab8a | 2010-01-19 18:31:11 +0000 | [diff] [blame] | 2100 | bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF); |
Dan Gohman | 4af325d | 2009-04-27 16:41:36 +0000 | [diff] [blame] | 2101 | unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM); |
Dale Johannesen | 6ec25f5 | 2010-01-26 00:03:12 +0000 | [diff] [blame] | 2102 | DebugLoc DL = MBB.findDebugLoc(MI); |
Bill Wendling | fbef310 | 2009-02-11 21:51:19 +0000 | [diff] [blame] | 2103 | addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 2104 | .addReg(SrcReg, getKillRegState(isKill)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 2105 | } |
| 2106 | |
| 2107 | void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg, |
| 2108 | bool isKill, |
| 2109 | SmallVectorImpl<MachineOperand> &Addr, |
| 2110 | const TargetRegisterClass *RC, |
Dan Gohman | 91e69c3 | 2009-10-09 18:10:05 +0000 | [diff] [blame] | 2111 | MachineInstr::mmo_iterator MMOBegin, |
| 2112 | MachineInstr::mmo_iterator MMOEnd, |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 2113 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
Dan Gohman | ed42f1e | 2010-07-12 18:12:35 +0000 | [diff] [blame] | 2114 | bool isAligned = MMOBegin != MMOEnd && (*MMOBegin)->getAlignment() >= 16; |
Dan Gohman | 4af325d | 2009-04-27 16:41:36 +0000 | [diff] [blame] | 2115 | unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM); |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 2116 | DebugLoc DL; |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 2117 | MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 2118 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
Dan Gohman | 9735761 | 2009-02-18 05:45:50 +0000 | [diff] [blame] | 2119 | MIB.addOperand(Addr[i]); |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 2120 | MIB.addReg(SrcReg, getKillRegState(isKill)); |
Dan Gohman | 91e69c3 | 2009-10-09 18:10:05 +0000 | [diff] [blame] | 2121 | (*MIB).setMemRefs(MMOBegin, MMOEnd); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 2122 | NewMIs.push_back(MIB); |
| 2123 | } |
| 2124 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 2125 | |
| 2126 | void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB, |
Anton Korobeynikov | 88bbf69 | 2008-07-19 06:30:51 +0000 | [diff] [blame] | 2127 | MachineBasicBlock::iterator MI, |
| 2128 | unsigned DestReg, int FrameIdx, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 2129 | const TargetRegisterClass *RC, |
| 2130 | const TargetRegisterInfo *TRI) const { |
Anton Korobeynikov | 88bbf69 | 2008-07-19 06:30:51 +0000 | [diff] [blame] | 2131 | const MachineFunction &MF = *MBB.getParent(); |
Jim Grosbach | e45ab8a | 2010-01-19 18:31:11 +0000 | [diff] [blame] | 2132 | bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF); |
Dan Gohman | 4af325d | 2009-04-27 16:41:36 +0000 | [diff] [blame] | 2133 | unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM); |
Dale Johannesen | 6ec25f5 | 2010-01-26 00:03:12 +0000 | [diff] [blame] | 2134 | DebugLoc DL = MBB.findDebugLoc(MI); |
Bill Wendling | fbef310 | 2009-02-11 21:51:19 +0000 | [diff] [blame] | 2135 | addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 2136 | } |
| 2137 | |
| 2138 | void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg, |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 2139 | SmallVectorImpl<MachineOperand> &Addr, |
| 2140 | const TargetRegisterClass *RC, |
Dan Gohman | 91e69c3 | 2009-10-09 18:10:05 +0000 | [diff] [blame] | 2141 | MachineInstr::mmo_iterator MMOBegin, |
| 2142 | MachineInstr::mmo_iterator MMOEnd, |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 2143 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
Dan Gohman | ed42f1e | 2010-07-12 18:12:35 +0000 | [diff] [blame] | 2144 | bool isAligned = MMOBegin != MMOEnd && (*MMOBegin)->getAlignment() >= 16; |
Dan Gohman | 4af325d | 2009-04-27 16:41:36 +0000 | [diff] [blame] | 2145 | unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM); |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 2146 | DebugLoc DL; |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 2147 | MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 2148 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
Dan Gohman | 9735761 | 2009-02-18 05:45:50 +0000 | [diff] [blame] | 2149 | MIB.addOperand(Addr[i]); |
Dan Gohman | 91e69c3 | 2009-10-09 18:10:05 +0000 | [diff] [blame] | 2150 | (*MIB).setMemRefs(MMOBegin, MMOEnd); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 2151 | NewMIs.push_back(MIB); |
| 2152 | } |
| 2153 | |
Evan Cheng | 962021b | 2010-04-26 07:38:55 +0000 | [diff] [blame] | 2154 | MachineInstr* |
| 2155 | X86InstrInfo::emitFrameIndexDebugValue(MachineFunction &MF, |
Evan Cheng | 8601a3d | 2010-04-29 01:13:30 +0000 | [diff] [blame] | 2156 | int FrameIx, uint64_t Offset, |
Evan Cheng | 962021b | 2010-04-26 07:38:55 +0000 | [diff] [blame] | 2157 | const MDNode *MDPtr, |
| 2158 | DebugLoc DL) const { |
Evan Cheng | 962021b | 2010-04-26 07:38:55 +0000 | [diff] [blame] | 2159 | X86AddressMode AM; |
| 2160 | AM.BaseType = X86AddressMode::FrameIndexBase; |
| 2161 | AM.Base.FrameIndex = FrameIx; |
| 2162 | MachineInstrBuilder MIB = BuildMI(MF, DL, get(X86::DBG_VALUE)); |
| 2163 | addFullAddress(MIB, AM).addImm(Offset).addMetadata(MDPtr); |
| 2164 | return &*MIB; |
| 2165 | } |
| 2166 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 2167 | static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode, |
Dan Gohman | d68a076 | 2009-01-05 17:59:02 +0000 | [diff] [blame] | 2168 | const SmallVectorImpl<MachineOperand> &MOs, |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 2169 | MachineInstr *MI, |
| 2170 | const TargetInstrInfo &TII) { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2171 | // Create the base instruction with the memory operand as the first part. |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 2172 | MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode), |
| 2173 | MI->getDebugLoc(), true); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2174 | MachineInstrBuilder MIB(NewMI); |
| 2175 | unsigned NumAddrOps = MOs.size(); |
| 2176 | for (unsigned i = 0; i != NumAddrOps; ++i) |
Dan Gohman | 9735761 | 2009-02-18 05:45:50 +0000 | [diff] [blame] | 2177 | MIB.addOperand(MOs[i]); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2178 | if (NumAddrOps < 4) // FrameIndex only |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 2179 | addOffset(MIB, 0); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2180 | |
| 2181 | // Loop over the rest of the ri operands, converting them over. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 2182 | unsigned NumOps = MI->getDesc().getNumOperands()-2; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2183 | for (unsigned i = 0; i != NumOps; ++i) { |
| 2184 | MachineOperand &MO = MI->getOperand(i+2); |
Dan Gohman | 9735761 | 2009-02-18 05:45:50 +0000 | [diff] [blame] | 2185 | MIB.addOperand(MO); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2186 | } |
| 2187 | for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) { |
| 2188 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | 9735761 | 2009-02-18 05:45:50 +0000 | [diff] [blame] | 2189 | MIB.addOperand(MO); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2190 | } |
| 2191 | return MIB; |
| 2192 | } |
| 2193 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 2194 | static MachineInstr *FuseInst(MachineFunction &MF, |
| 2195 | unsigned Opcode, unsigned OpNo, |
Dan Gohman | d68a076 | 2009-01-05 17:59:02 +0000 | [diff] [blame] | 2196 | const SmallVectorImpl<MachineOperand> &MOs, |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2197 | MachineInstr *MI, const TargetInstrInfo &TII) { |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 2198 | MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode), |
| 2199 | MI->getDebugLoc(), true); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2200 | MachineInstrBuilder MIB(NewMI); |
| 2201 | |
| 2202 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 2203 | MachineOperand &MO = MI->getOperand(i); |
| 2204 | if (i == OpNo) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 2205 | assert(MO.isReg() && "Expected to fold into reg operand!"); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2206 | unsigned NumAddrOps = MOs.size(); |
| 2207 | for (unsigned i = 0; i != NumAddrOps; ++i) |
Dan Gohman | 9735761 | 2009-02-18 05:45:50 +0000 | [diff] [blame] | 2208 | MIB.addOperand(MOs[i]); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2209 | if (NumAddrOps < 4) // FrameIndex only |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 2210 | addOffset(MIB, 0); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2211 | } else { |
Dan Gohman | 9735761 | 2009-02-18 05:45:50 +0000 | [diff] [blame] | 2212 | MIB.addOperand(MO); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2213 | } |
| 2214 | } |
| 2215 | return MIB; |
| 2216 | } |
| 2217 | |
| 2218 | static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode, |
Dan Gohman | d68a076 | 2009-01-05 17:59:02 +0000 | [diff] [blame] | 2219 | const SmallVectorImpl<MachineOperand> &MOs, |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2220 | MachineInstr *MI) { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 2221 | MachineFunction &MF = *MI->getParent()->getParent(); |
Bill Wendling | fbef310 | 2009-02-11 21:51:19 +0000 | [diff] [blame] | 2222 | MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode)); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2223 | |
| 2224 | unsigned NumAddrOps = MOs.size(); |
| 2225 | for (unsigned i = 0; i != NumAddrOps; ++i) |
Dan Gohman | 9735761 | 2009-02-18 05:45:50 +0000 | [diff] [blame] | 2226 | MIB.addOperand(MOs[i]); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2227 | if (NumAddrOps < 4) // FrameIndex only |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 2228 | addOffset(MIB, 0); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2229 | return MIB.addImm(0); |
| 2230 | } |
| 2231 | |
| 2232 | MachineInstr* |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 2233 | X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF, |
| 2234 | MachineInstr *MI, unsigned i, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 2235 | const SmallVectorImpl<MachineOperand> &MOs, |
Evan Cheng | 9cef48e | 2009-09-11 00:39:26 +0000 | [diff] [blame] | 2236 | unsigned Size, unsigned Align) const { |
Chris Lattner | 45a1cb2 | 2010-10-07 23:08:41 +0000 | [diff] [blame] | 2237 | const DenseMap<unsigned, std::pair<unsigned,unsigned> > *OpcodeTablePtr = 0; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2238 | bool isTwoAddrFold = false; |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 2239 | unsigned NumOps = MI->getDesc().getNumOperands(); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2240 | bool isTwoAddr = NumOps > 1 && |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 2241 | MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2242 | |
| 2243 | MachineInstr *NewMI = NULL; |
| 2244 | // Folding a memory location into the two-address part of a two-address |
| 2245 | // instruction is different than folding it other places. It requires |
| 2246 | // replacing the *two* registers with the memory location. |
| 2247 | if (isTwoAddr && NumOps >= 2 && i < 2 && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 2248 | MI->getOperand(0).isReg() && |
| 2249 | MI->getOperand(1).isReg() && |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2250 | MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) { |
| 2251 | OpcodeTablePtr = &RegOp2MemOpTable2Addr; |
| 2252 | isTwoAddrFold = true; |
| 2253 | } else if (i == 0) { // If operand 0 |
Dan Gohman | f1b4d26 | 2010-01-12 04:42:54 +0000 | [diff] [blame] | 2254 | if (MI->getOpcode() == X86::MOV64r0) |
| 2255 | NewMI = MakeM0Inst(*this, X86::MOV64mi32, MOs, MI); |
| 2256 | else if (MI->getOpcode() == X86::MOV32r0) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2257 | NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI); |
Dan Gohman | f1b4d26 | 2010-01-12 04:42:54 +0000 | [diff] [blame] | 2258 | else if (MI->getOpcode() == X86::MOV16r0) |
| 2259 | NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2260 | else if (MI->getOpcode() == X86::MOV8r0) |
| 2261 | NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 2262 | if (NewMI) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2263 | return NewMI; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2264 | |
| 2265 | OpcodeTablePtr = &RegOp2MemOpTable0; |
| 2266 | } else if (i == 1) { |
| 2267 | OpcodeTablePtr = &RegOp2MemOpTable1; |
| 2268 | } else if (i == 2) { |
| 2269 | OpcodeTablePtr = &RegOp2MemOpTable2; |
| 2270 | } |
| 2271 | |
| 2272 | // If table selected... |
| 2273 | if (OpcodeTablePtr) { |
| 2274 | // Find the Opcode to fuse |
Chris Lattner | 45a1cb2 | 2010-10-07 23:08:41 +0000 | [diff] [blame] | 2275 | DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I = |
| 2276 | OpcodeTablePtr->find(MI->getOpcode()); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2277 | if (I != OpcodeTablePtr->end()) { |
Evan Cheng | 9cef48e | 2009-09-11 00:39:26 +0000 | [diff] [blame] | 2278 | unsigned Opcode = I->second.first; |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 2279 | unsigned MinAlign = I->second.second; |
| 2280 | if (Align < MinAlign) |
| 2281 | return NULL; |
Evan Cheng | 879caea | 2009-09-11 01:01:31 +0000 | [diff] [blame] | 2282 | bool NarrowToMOV32rm = false; |
Evan Cheng | 9cef48e | 2009-09-11 00:39:26 +0000 | [diff] [blame] | 2283 | if (Size) { |
| 2284 | unsigned RCSize = MI->getDesc().OpInfo[i].getRegClass(&RI)->getSize(); |
| 2285 | if (Size < RCSize) { |
| 2286 | // Check if it's safe to fold the load. If the size of the object is |
| 2287 | // narrower than the load width, then it's not. |
| 2288 | if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4) |
| 2289 | return NULL; |
| 2290 | // If this is a 64-bit load, but the spill slot is 32, then we can do |
| 2291 | // a 32-bit load which is implicitly zero-extended. This likely is due |
| 2292 | // to liveintervalanalysis remat'ing a load from stack slot. |
Evan Cheng | 879caea | 2009-09-11 01:01:31 +0000 | [diff] [blame] | 2293 | if (MI->getOperand(0).getSubReg() || MI->getOperand(1).getSubReg()) |
| 2294 | return NULL; |
Evan Cheng | 9cef48e | 2009-09-11 00:39:26 +0000 | [diff] [blame] | 2295 | Opcode = X86::MOV32rm; |
Evan Cheng | 879caea | 2009-09-11 01:01:31 +0000 | [diff] [blame] | 2296 | NarrowToMOV32rm = true; |
Evan Cheng | 9cef48e | 2009-09-11 00:39:26 +0000 | [diff] [blame] | 2297 | } |
| 2298 | } |
| 2299 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2300 | if (isTwoAddrFold) |
Evan Cheng | 9cef48e | 2009-09-11 00:39:26 +0000 | [diff] [blame] | 2301 | NewMI = FuseTwoAddrInst(MF, Opcode, MOs, MI, *this); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2302 | else |
Evan Cheng | 9cef48e | 2009-09-11 00:39:26 +0000 | [diff] [blame] | 2303 | NewMI = FuseInst(MF, Opcode, i, MOs, MI, *this); |
Evan Cheng | 879caea | 2009-09-11 01:01:31 +0000 | [diff] [blame] | 2304 | |
| 2305 | if (NarrowToMOV32rm) { |
| 2306 | // If this is the special case where we use a MOV32rm to load a 32-bit |
| 2307 | // value and zero-extend the top bits. Change the destination register |
| 2308 | // to a 32-bit one. |
| 2309 | unsigned DstReg = NewMI->getOperand(0).getReg(); |
| 2310 | if (TargetRegisterInfo::isPhysicalRegister(DstReg)) |
| 2311 | NewMI->getOperand(0).setReg(RI.getSubReg(DstReg, |
Jakob Stoklund Olesen | 3458e9e | 2010-05-24 14:48:17 +0000 | [diff] [blame] | 2312 | X86::sub_32bit)); |
Evan Cheng | 879caea | 2009-09-11 01:01:31 +0000 | [diff] [blame] | 2313 | else |
Jakob Stoklund Olesen | 3458e9e | 2010-05-24 14:48:17 +0000 | [diff] [blame] | 2314 | NewMI->getOperand(0).setSubReg(X86::sub_32bit); |
Evan Cheng | 879caea | 2009-09-11 01:01:31 +0000 | [diff] [blame] | 2315 | } |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2316 | return NewMI; |
| 2317 | } |
| 2318 | } |
| 2319 | |
| 2320 | // No fusion |
Jakob Stoklund Olesen | 9c50e8b | 2010-07-09 20:43:09 +0000 | [diff] [blame] | 2321 | if (PrintFailedFusing && !MI->isCopy()) |
David Greene | 5b90132 | 2010-01-05 01:29:29 +0000 | [diff] [blame] | 2322 | dbgs() << "We failed to fuse operand " << i << " in " << *MI; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2323 | return NULL; |
| 2324 | } |
| 2325 | |
| 2326 | |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 2327 | MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF, |
| 2328 | MachineInstr *MI, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 2329 | const SmallVectorImpl<unsigned> &Ops, |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 2330 | int FrameIndex) const { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2331 | // Check switch flag |
| 2332 | if (NoFusing) return NULL; |
| 2333 | |
Evan Cheng | b1f4981 | 2009-12-22 17:47:23 +0000 | [diff] [blame] | 2334 | if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize)) |
Evan Cheng | 400073d | 2009-12-18 07:40:29 +0000 | [diff] [blame] | 2335 | switch (MI->getOpcode()) { |
| 2336 | case X86::CVTSD2SSrr: |
| 2337 | case X86::Int_CVTSD2SSrr: |
| 2338 | case X86::CVTSS2SDrr: |
| 2339 | case X86::Int_CVTSS2SDrr: |
| 2340 | case X86::RCPSSr: |
| 2341 | case X86::RCPSSr_Int: |
Chris Lattner | b2ef4c1 | 2010-09-29 02:57:56 +0000 | [diff] [blame] | 2342 | case X86::ROUNDSDr: |
| 2343 | case X86::ROUNDSSr: |
Evan Cheng | 400073d | 2009-12-18 07:40:29 +0000 | [diff] [blame] | 2344 | case X86::RSQRTSSr: |
| 2345 | case X86::RSQRTSSr_Int: |
| 2346 | case X86::SQRTSSr: |
| 2347 | case X86::SQRTSSr_Int: |
| 2348 | return 0; |
| 2349 | } |
| 2350 | |
Evan Cheng | 5fd79d0 | 2008-02-08 21:20:40 +0000 | [diff] [blame] | 2351 | const MachineFrameInfo *MFI = MF.getFrameInfo(); |
Evan Cheng | 9cef48e | 2009-09-11 00:39:26 +0000 | [diff] [blame] | 2352 | unsigned Size = MFI->getObjectSize(FrameIndex); |
Evan Cheng | 5fd79d0 | 2008-02-08 21:20:40 +0000 | [diff] [blame] | 2353 | unsigned Alignment = MFI->getObjectAlignment(FrameIndex); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2354 | if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) { |
| 2355 | unsigned NewOpc = 0; |
Evan Cheng | 9cef48e | 2009-09-11 00:39:26 +0000 | [diff] [blame] | 2356 | unsigned RCSize = 0; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2357 | switch (MI->getOpcode()) { |
| 2358 | default: return NULL; |
Evan Cheng | 9cef48e | 2009-09-11 00:39:26 +0000 | [diff] [blame] | 2359 | case X86::TEST8rr: NewOpc = X86::CMP8ri; RCSize = 1; break; |
Dan Gohman | e5efbaf | 2010-05-18 21:42:03 +0000 | [diff] [blame] | 2360 | case X86::TEST16rr: NewOpc = X86::CMP16ri8; RCSize = 2; break; |
| 2361 | case X86::TEST32rr: NewOpc = X86::CMP32ri8; RCSize = 4; break; |
| 2362 | case X86::TEST64rr: NewOpc = X86::CMP64ri8; RCSize = 8; break; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2363 | } |
Evan Cheng | 9cef48e | 2009-09-11 00:39:26 +0000 | [diff] [blame] | 2364 | // Check if it's safe to fold the load. If the size of the object is |
| 2365 | // narrower than the load width, then it's not. |
| 2366 | if (Size < RCSize) |
| 2367 | return NULL; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2368 | // Change to CMPXXri r, 0 first. |
Chris Lattner | 5080f4d | 2008-01-11 18:10:50 +0000 | [diff] [blame] | 2369 | MI->setDesc(get(NewOpc)); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2370 | MI->getOperand(1).ChangeToImmediate(0); |
| 2371 | } else if (Ops.size() != 1) |
| 2372 | return NULL; |
| 2373 | |
| 2374 | SmallVector<MachineOperand,4> MOs; |
| 2375 | MOs.push_back(MachineOperand::CreateFI(FrameIndex)); |
Evan Cheng | 9cef48e | 2009-09-11 00:39:26 +0000 | [diff] [blame] | 2376 | return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Size, Alignment); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2377 | } |
| 2378 | |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 2379 | MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF, |
| 2380 | MachineInstr *MI, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 2381 | const SmallVectorImpl<unsigned> &Ops, |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 2382 | MachineInstr *LoadMI) const { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2383 | // Check switch flag |
| 2384 | if (NoFusing) return NULL; |
| 2385 | |
Evan Cheng | b1f4981 | 2009-12-22 17:47:23 +0000 | [diff] [blame] | 2386 | if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize)) |
Evan Cheng | 400073d | 2009-12-18 07:40:29 +0000 | [diff] [blame] | 2387 | switch (MI->getOpcode()) { |
| 2388 | case X86::CVTSD2SSrr: |
| 2389 | case X86::Int_CVTSD2SSrr: |
| 2390 | case X86::CVTSS2SDrr: |
| 2391 | case X86::Int_CVTSS2SDrr: |
| 2392 | case X86::RCPSSr: |
| 2393 | case X86::RCPSSr_Int: |
Chris Lattner | b2ef4c1 | 2010-09-29 02:57:56 +0000 | [diff] [blame] | 2394 | case X86::ROUNDSDr: |
| 2395 | case X86::ROUNDSSr: |
Evan Cheng | 400073d | 2009-12-18 07:40:29 +0000 | [diff] [blame] | 2396 | case X86::RSQRTSSr: |
| 2397 | case X86::RSQRTSSr_Int: |
| 2398 | case X86::SQRTSSr: |
| 2399 | case X86::SQRTSSr_Int: |
| 2400 | return 0; |
| 2401 | } |
| 2402 | |
Dan Gohman | cddc11e | 2008-07-12 00:10:52 +0000 | [diff] [blame] | 2403 | // Determine the alignment of the load. |
Evan Cheng | 5fd79d0 | 2008-02-08 21:20:40 +0000 | [diff] [blame] | 2404 | unsigned Alignment = 0; |
Dan Gohman | cddc11e | 2008-07-12 00:10:52 +0000 | [diff] [blame] | 2405 | if (LoadMI->hasOneMemOperand()) |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 2406 | Alignment = (*LoadMI->memoperands_begin())->getAlignment(); |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2407 | else |
| 2408 | switch (LoadMI->getOpcode()) { |
Bruno Cardoso Lopes | 642eb02 | 2010-08-12 20:20:53 +0000 | [diff] [blame] | 2409 | case X86::AVX_SET0PSY: |
| 2410 | case X86::AVX_SET0PDY: |
| 2411 | Alignment = 32; |
| 2412 | break; |
Jakob Stoklund Olesen | d363b4e | 2010-03-31 00:40:13 +0000 | [diff] [blame] | 2413 | case X86::V_SET0PS: |
| 2414 | case X86::V_SET0PD: |
| 2415 | case X86::V_SET0PI: |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2416 | case X86::V_SETALLONES: |
Bruno Cardoso Lopes | 642eb02 | 2010-08-12 20:20:53 +0000 | [diff] [blame] | 2417 | case X86::AVX_SET0PS: |
| 2418 | case X86::AVX_SET0PD: |
| 2419 | case X86::AVX_SET0PI: |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2420 | Alignment = 16; |
| 2421 | break; |
| 2422 | case X86::FsFLD0SD: |
Nate Begeman | 3c49706 | 2010-12-09 21:43:51 +0000 | [diff] [blame^] | 2423 | case X86::VFsFLD0SD: |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2424 | Alignment = 8; |
| 2425 | break; |
| 2426 | case X86::FsFLD0SS: |
Nate Begeman | 3c49706 | 2010-12-09 21:43:51 +0000 | [diff] [blame^] | 2427 | case X86::VFsFLD0SS: |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2428 | Alignment = 4; |
| 2429 | break; |
| 2430 | default: |
| 2431 | llvm_unreachable("Don't know how to fold this instruction!"); |
| 2432 | } |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2433 | if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) { |
| 2434 | unsigned NewOpc = 0; |
| 2435 | switch (MI->getOpcode()) { |
| 2436 | default: return NULL; |
| 2437 | case X86::TEST8rr: NewOpc = X86::CMP8ri; break; |
Dan Gohman | f8c1ef0 | 2010-05-18 21:54:15 +0000 | [diff] [blame] | 2438 | case X86::TEST16rr: NewOpc = X86::CMP16ri8; break; |
| 2439 | case X86::TEST32rr: NewOpc = X86::CMP32ri8; break; |
| 2440 | case X86::TEST64rr: NewOpc = X86::CMP64ri8; break; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2441 | } |
| 2442 | // Change to CMPXXri r, 0 first. |
Chris Lattner | 5080f4d | 2008-01-11 18:10:50 +0000 | [diff] [blame] | 2443 | MI->setDesc(get(NewOpc)); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2444 | MI->getOperand(1).ChangeToImmediate(0); |
| 2445 | } else if (Ops.size() != 1) |
| 2446 | return NULL; |
| 2447 | |
Jakob Stoklund Olesen | d29583b | 2010-08-11 23:08:22 +0000 | [diff] [blame] | 2448 | // Make sure the subregisters match. |
| 2449 | // Otherwise we risk changing the size of the load. |
| 2450 | if (LoadMI->getOperand(0).getSubReg() != MI->getOperand(Ops[0]).getSubReg()) |
| 2451 | return NULL; |
| 2452 | |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 2453 | SmallVector<MachineOperand,X86::AddrNumOperands> MOs; |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2454 | switch (LoadMI->getOpcode()) { |
Jakob Stoklund Olesen | d363b4e | 2010-03-31 00:40:13 +0000 | [diff] [blame] | 2455 | case X86::V_SET0PS: |
| 2456 | case X86::V_SET0PD: |
| 2457 | case X86::V_SET0PI: |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2458 | case X86::V_SETALLONES: |
Bruno Cardoso Lopes | 642eb02 | 2010-08-12 20:20:53 +0000 | [diff] [blame] | 2459 | case X86::AVX_SET0PS: |
| 2460 | case X86::AVX_SET0PD: |
| 2461 | case X86::AVX_SET0PI: |
| 2462 | case X86::AVX_SET0PSY: |
| 2463 | case X86::AVX_SET0PDY: |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2464 | case X86::FsFLD0SD: |
| 2465 | case X86::FsFLD0SS: { |
Jakob Stoklund Olesen | d363b4e | 2010-03-31 00:40:13 +0000 | [diff] [blame] | 2466 | // Folding a V_SET0P? or V_SETALLONES as a load, to ease register pressure. |
Dan Gohman | 62c939d | 2008-12-03 05:21:24 +0000 | [diff] [blame] | 2467 | // Create a constant-pool entry and operands to load from it. |
| 2468 | |
Dan Gohman | 81d0c36 | 2010-03-09 03:01:40 +0000 | [diff] [blame] | 2469 | // Medium and large mode can't fold loads this way. |
| 2470 | if (TM.getCodeModel() != CodeModel::Small && |
| 2471 | TM.getCodeModel() != CodeModel::Kernel) |
| 2472 | return NULL; |
| 2473 | |
Dan Gohman | 62c939d | 2008-12-03 05:21:24 +0000 | [diff] [blame] | 2474 | // x86-32 PIC requires a PIC base register for constant pools. |
| 2475 | unsigned PICBase = 0; |
Jakob Stoklund Olesen | 93e55de | 2009-07-16 21:24:13 +0000 | [diff] [blame] | 2476 | if (TM.getRelocationModel() == Reloc::PIC_) { |
Evan Cheng | 2b48ab9 | 2009-07-16 18:44:05 +0000 | [diff] [blame] | 2477 | if (TM.getSubtarget<X86Subtarget>().is64Bit()) |
| 2478 | PICBase = X86::RIP; |
Jakob Stoklund Olesen | 93e55de | 2009-07-16 21:24:13 +0000 | [diff] [blame] | 2479 | else |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2480 | // FIXME: PICBase = getGlobalBaseReg(&MF); |
Evan Cheng | 2b48ab9 | 2009-07-16 18:44:05 +0000 | [diff] [blame] | 2481 | // This doesn't work for several reasons. |
| 2482 | // 1. GlobalBaseReg may have been spilled. |
| 2483 | // 2. It may not be live at MI. |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2484 | return NULL; |
Jakob Stoklund Olesen | 93e55de | 2009-07-16 21:24:13 +0000 | [diff] [blame] | 2485 | } |
Dan Gohman | 62c939d | 2008-12-03 05:21:24 +0000 | [diff] [blame] | 2486 | |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2487 | // Create a constant-pool entry. |
Dan Gohman | 62c939d | 2008-12-03 05:21:24 +0000 | [diff] [blame] | 2488 | MachineConstantPool &MCP = *MF.getConstantPool(); |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2489 | const Type *Ty; |
Bruno Cardoso Lopes | 642eb02 | 2010-08-12 20:20:53 +0000 | [diff] [blame] | 2490 | unsigned Opc = LoadMI->getOpcode(); |
Nate Begeman | 3c49706 | 2010-12-09 21:43:51 +0000 | [diff] [blame^] | 2491 | if (Opc == X86::FsFLD0SS || Opc == X86::VFsFLD0SS) |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2492 | Ty = Type::getFloatTy(MF.getFunction()->getContext()); |
Nate Begeman | 3c49706 | 2010-12-09 21:43:51 +0000 | [diff] [blame^] | 2493 | else if (Opc == X86::FsFLD0SD || Opc == X86::VFsFLD0SD) |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2494 | Ty = Type::getDoubleTy(MF.getFunction()->getContext()); |
Bruno Cardoso Lopes | 642eb02 | 2010-08-12 20:20:53 +0000 | [diff] [blame] | 2495 | else if (Opc == X86::AVX_SET0PSY || Opc == X86::AVX_SET0PDY) |
| 2496 | Ty = VectorType::get(Type::getFloatTy(MF.getFunction()->getContext()), 8); |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2497 | else |
| 2498 | Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2499 | const Constant *C = LoadMI->getOpcode() == X86::V_SETALLONES ? |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2500 | Constant::getAllOnesValue(Ty) : |
| 2501 | Constant::getNullValue(Ty); |
| 2502 | unsigned CPI = MCP.getConstantPoolIndex(C, Alignment); |
Dan Gohman | 62c939d | 2008-12-03 05:21:24 +0000 | [diff] [blame] | 2503 | |
| 2504 | // Create operands to load from the constant pool entry. |
| 2505 | MOs.push_back(MachineOperand::CreateReg(PICBase, false)); |
| 2506 | MOs.push_back(MachineOperand::CreateImm(1)); |
| 2507 | MOs.push_back(MachineOperand::CreateReg(0, false)); |
| 2508 | MOs.push_back(MachineOperand::CreateCPI(CPI, 0)); |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 2509 | MOs.push_back(MachineOperand::CreateReg(0, false)); |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2510 | break; |
| 2511 | } |
| 2512 | default: { |
Dan Gohman | 62c939d | 2008-12-03 05:21:24 +0000 | [diff] [blame] | 2513 | // Folding a normal load. Just copy the load's address operands. |
| 2514 | unsigned NumOps = LoadMI->getDesc().getNumOperands(); |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 2515 | for (unsigned i = NumOps - X86::AddrNumOperands; i != NumOps; ++i) |
Dan Gohman | 62c939d | 2008-12-03 05:21:24 +0000 | [diff] [blame] | 2516 | MOs.push_back(LoadMI->getOperand(i)); |
Dan Gohman | 4a0b3e1 | 2009-09-21 18:30:38 +0000 | [diff] [blame] | 2517 | break; |
| 2518 | } |
Dan Gohman | 62c939d | 2008-12-03 05:21:24 +0000 | [diff] [blame] | 2519 | } |
Evan Cheng | 9cef48e | 2009-09-11 00:39:26 +0000 | [diff] [blame] | 2520 | return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, 0, Alignment); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2521 | } |
| 2522 | |
| 2523 | |
Dan Gohman | 8e8b8a2 | 2008-10-16 01:49:15 +0000 | [diff] [blame] | 2524 | bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI, |
| 2525 | const SmallVectorImpl<unsigned> &Ops) const { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2526 | // Check switch flag |
| 2527 | if (NoFusing) return 0; |
| 2528 | |
| 2529 | if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) { |
| 2530 | switch (MI->getOpcode()) { |
| 2531 | default: return false; |
| 2532 | case X86::TEST8rr: |
| 2533 | case X86::TEST16rr: |
| 2534 | case X86::TEST32rr: |
| 2535 | case X86::TEST64rr: |
| 2536 | return true; |
| 2537 | } |
| 2538 | } |
| 2539 | |
| 2540 | if (Ops.size() != 1) |
| 2541 | return false; |
| 2542 | |
| 2543 | unsigned OpNum = Ops[0]; |
| 2544 | unsigned Opc = MI->getOpcode(); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 2545 | unsigned NumOps = MI->getDesc().getNumOperands(); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2546 | bool isTwoAddr = NumOps > 1 && |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 2547 | MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2548 | |
| 2549 | // Folding a memory location into the two-address part of a two-address |
| 2550 | // instruction is different than folding it other places. It requires |
| 2551 | // replacing the *two* registers with the memory location. |
Chris Lattner | 45a1cb2 | 2010-10-07 23:08:41 +0000 | [diff] [blame] | 2552 | const DenseMap<unsigned, std::pair<unsigned,unsigned> > *OpcodeTablePtr = 0; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2553 | if (isTwoAddr && NumOps >= 2 && OpNum < 2) { |
| 2554 | OpcodeTablePtr = &RegOp2MemOpTable2Addr; |
| 2555 | } else if (OpNum == 0) { // If operand 0 |
| 2556 | switch (Opc) { |
Chris Lattner | 9ac7542 | 2009-07-14 20:19:57 +0000 | [diff] [blame] | 2557 | case X86::MOV8r0: |
Dan Gohman | f1b4d26 | 2010-01-12 04:42:54 +0000 | [diff] [blame] | 2558 | case X86::MOV16r0: |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2559 | case X86::MOV32r0: |
Chris Lattner | 45a1cb2 | 2010-10-07 23:08:41 +0000 | [diff] [blame] | 2560 | case X86::MOV64r0: return true; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2561 | default: break; |
| 2562 | } |
| 2563 | OpcodeTablePtr = &RegOp2MemOpTable0; |
| 2564 | } else if (OpNum == 1) { |
| 2565 | OpcodeTablePtr = &RegOp2MemOpTable1; |
| 2566 | } else if (OpNum == 2) { |
| 2567 | OpcodeTablePtr = &RegOp2MemOpTable2; |
| 2568 | } |
| 2569 | |
Chris Lattner | 99ae665 | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 2570 | if (OpcodeTablePtr && OpcodeTablePtr->count(Opc)) |
| 2571 | return true; |
Jakob Stoklund Olesen | 1f32340 | 2010-07-09 20:43:13 +0000 | [diff] [blame] | 2572 | return TargetInstrInfoImpl::canFoldMemoryOperand(MI, Ops); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2573 | } |
| 2574 | |
| 2575 | bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI, |
| 2576 | unsigned Reg, bool UnfoldLoad, bool UnfoldStore, |
Bill Wendling | fbef310 | 2009-02-11 21:51:19 +0000 | [diff] [blame] | 2577 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
Chris Lattner | 45a1cb2 | 2010-10-07 23:08:41 +0000 | [diff] [blame] | 2578 | DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I = |
| 2579 | MemOp2RegOpTable.find(MI->getOpcode()); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2580 | if (I == MemOp2RegOpTable.end()) |
| 2581 | return false; |
| 2582 | unsigned Opc = I->second.first; |
| 2583 | unsigned Index = I->second.second & 0xf; |
| 2584 | bool FoldedLoad = I->second.second & (1 << 4); |
| 2585 | bool FoldedStore = I->second.second & (1 << 5); |
| 2586 | if (UnfoldLoad && !FoldedLoad) |
| 2587 | return false; |
| 2588 | UnfoldLoad &= FoldedLoad; |
| 2589 | if (UnfoldStore && !FoldedStore) |
| 2590 | return false; |
| 2591 | UnfoldStore &= FoldedStore; |
| 2592 | |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 2593 | const TargetInstrDesc &TID = get(Opc); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2594 | const TargetOperandInfo &TOI = TID.OpInfo[Index]; |
Chris Lattner | cb778a8 | 2009-07-29 21:10:12 +0000 | [diff] [blame] | 2595 | const TargetRegisterClass *RC = TOI.getRegClass(&RI); |
Evan Cheng | 98ec91e | 2010-07-02 20:36:18 +0000 | [diff] [blame] | 2596 | if (!MI->hasOneMemOperand() && |
| 2597 | RC == &X86::VR128RegClass && |
| 2598 | !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast()) |
| 2599 | // Without memoperands, loadRegFromAddr and storeRegToStackSlot will |
| 2600 | // conservatively assume the address is unaligned. That's bad for |
| 2601 | // performance. |
| 2602 | return false; |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 2603 | SmallVector<MachineOperand, X86::AddrNumOperands> AddrOps; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2604 | SmallVector<MachineOperand,2> BeforeOps; |
| 2605 | SmallVector<MachineOperand,2> AfterOps; |
| 2606 | SmallVector<MachineOperand,4> ImpOps; |
| 2607 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 2608 | MachineOperand &Op = MI->getOperand(i); |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 2609 | if (i >= Index && i < Index + X86::AddrNumOperands) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2610 | AddrOps.push_back(Op); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 2611 | else if (Op.isReg() && Op.isImplicit()) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2612 | ImpOps.push_back(Op); |
| 2613 | else if (i < Index) |
| 2614 | BeforeOps.push_back(Op); |
| 2615 | else if (i > Index) |
| 2616 | AfterOps.push_back(Op); |
| 2617 | } |
| 2618 | |
| 2619 | // Emit the load instruction. |
| 2620 | if (UnfoldLoad) { |
Dan Gohman | 91e69c3 | 2009-10-09 18:10:05 +0000 | [diff] [blame] | 2621 | std::pair<MachineInstr::mmo_iterator, |
| 2622 | MachineInstr::mmo_iterator> MMOs = |
| 2623 | MF.extractLoadMemRefs(MI->memoperands_begin(), |
| 2624 | MI->memoperands_end()); |
| 2625 | loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2626 | if (UnfoldStore) { |
| 2627 | // Address operands cannot be marked isKill. |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 2628 | for (unsigned i = 1; i != 1 + X86::AddrNumOperands; ++i) { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2629 | MachineOperand &MO = NewMIs[0]->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 2630 | if (MO.isReg()) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2631 | MO.setIsKill(false); |
| 2632 | } |
| 2633 | } |
| 2634 | } |
| 2635 | |
| 2636 | // Emit the data processing instruction. |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 2637 | MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2638 | MachineInstrBuilder MIB(DataMI); |
| 2639 | |
| 2640 | if (FoldedStore) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 2641 | MIB.addReg(Reg, RegState::Define); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2642 | for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i) |
Dan Gohman | 9735761 | 2009-02-18 05:45:50 +0000 | [diff] [blame] | 2643 | MIB.addOperand(BeforeOps[i]); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2644 | if (FoldedLoad) |
| 2645 | MIB.addReg(Reg); |
| 2646 | for (unsigned i = 0, e = AfterOps.size(); i != e; ++i) |
Dan Gohman | 9735761 | 2009-02-18 05:45:50 +0000 | [diff] [blame] | 2647 | MIB.addOperand(AfterOps[i]); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2648 | for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) { |
| 2649 | MachineOperand &MO = ImpOps[i]; |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 2650 | MIB.addReg(MO.getReg(), |
| 2651 | getDefRegState(MO.isDef()) | |
| 2652 | RegState::Implicit | |
| 2653 | getKillRegState(MO.isKill()) | |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 2654 | getDeadRegState(MO.isDead()) | |
| 2655 | getUndefRegState(MO.isUndef())); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2656 | } |
| 2657 | // Change CMP32ri r, 0 back to TEST32rr r, r, etc. |
| 2658 | unsigned NewOpc = 0; |
| 2659 | switch (DataMI->getOpcode()) { |
| 2660 | default: break; |
| 2661 | case X86::CMP64ri32: |
Dan Gohman | f8c1ef0 | 2010-05-18 21:54:15 +0000 | [diff] [blame] | 2662 | case X86::CMP64ri8: |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2663 | case X86::CMP32ri: |
Dan Gohman | f8c1ef0 | 2010-05-18 21:54:15 +0000 | [diff] [blame] | 2664 | case X86::CMP32ri8: |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2665 | case X86::CMP16ri: |
Dan Gohman | f8c1ef0 | 2010-05-18 21:54:15 +0000 | [diff] [blame] | 2666 | case X86::CMP16ri8: |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2667 | case X86::CMP8ri: { |
| 2668 | MachineOperand &MO0 = DataMI->getOperand(0); |
| 2669 | MachineOperand &MO1 = DataMI->getOperand(1); |
| 2670 | if (MO1.getImm() == 0) { |
| 2671 | switch (DataMI->getOpcode()) { |
| 2672 | default: break; |
Dan Gohman | f8c1ef0 | 2010-05-18 21:54:15 +0000 | [diff] [blame] | 2673 | case X86::CMP64ri8: |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2674 | case X86::CMP64ri32: NewOpc = X86::TEST64rr; break; |
Dan Gohman | f8c1ef0 | 2010-05-18 21:54:15 +0000 | [diff] [blame] | 2675 | case X86::CMP32ri8: |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2676 | case X86::CMP32ri: NewOpc = X86::TEST32rr; break; |
Dan Gohman | f8c1ef0 | 2010-05-18 21:54:15 +0000 | [diff] [blame] | 2677 | case X86::CMP16ri8: |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2678 | case X86::CMP16ri: NewOpc = X86::TEST16rr; break; |
| 2679 | case X86::CMP8ri: NewOpc = X86::TEST8rr; break; |
| 2680 | } |
Chris Lattner | 5080f4d | 2008-01-11 18:10:50 +0000 | [diff] [blame] | 2681 | DataMI->setDesc(get(NewOpc)); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2682 | MO1.ChangeToRegister(MO0.getReg(), false); |
| 2683 | } |
| 2684 | } |
| 2685 | } |
| 2686 | NewMIs.push_back(DataMI); |
| 2687 | |
| 2688 | // Emit the store instruction. |
| 2689 | if (UnfoldStore) { |
Chris Lattner | cb778a8 | 2009-07-29 21:10:12 +0000 | [diff] [blame] | 2690 | const TargetRegisterClass *DstRC = TID.OpInfo[0].getRegClass(&RI); |
Dan Gohman | 91e69c3 | 2009-10-09 18:10:05 +0000 | [diff] [blame] | 2691 | std::pair<MachineInstr::mmo_iterator, |
| 2692 | MachineInstr::mmo_iterator> MMOs = |
| 2693 | MF.extractStoreMemRefs(MI->memoperands_begin(), |
| 2694 | MI->memoperands_end()); |
| 2695 | storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2696 | } |
| 2697 | |
| 2698 | return true; |
| 2699 | } |
| 2700 | |
| 2701 | bool |
| 2702 | X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N, |
Bill Wendling | fbef310 | 2009-02-11 21:51:19 +0000 | [diff] [blame] | 2703 | SmallVectorImpl<SDNode*> &NewNodes) const { |
Dan Gohman | e8be6c6 | 2008-07-17 19:10:17 +0000 | [diff] [blame] | 2704 | if (!N->isMachineOpcode()) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2705 | return false; |
| 2706 | |
Chris Lattner | 45a1cb2 | 2010-10-07 23:08:41 +0000 | [diff] [blame] | 2707 | DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I = |
| 2708 | MemOp2RegOpTable.find(N->getMachineOpcode()); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2709 | if (I == MemOp2RegOpTable.end()) |
| 2710 | return false; |
| 2711 | unsigned Opc = I->second.first; |
| 2712 | unsigned Index = I->second.second & 0xf; |
| 2713 | bool FoldedLoad = I->second.second & (1 << 4); |
| 2714 | bool FoldedStore = I->second.second & (1 << 5); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 2715 | const TargetInstrDesc &TID = get(Opc); |
Chris Lattner | cb778a8 | 2009-07-29 21:10:12 +0000 | [diff] [blame] | 2716 | const TargetRegisterClass *RC = TID.OpInfo[Index].getRegClass(&RI); |
Dan Gohman | b37a820 | 2009-03-04 19:23:38 +0000 | [diff] [blame] | 2717 | unsigned NumDefs = TID.NumDefs; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2718 | std::vector<SDValue> AddrOps; |
| 2719 | std::vector<SDValue> BeforeOps; |
| 2720 | std::vector<SDValue> AfterOps; |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2721 | DebugLoc dl = N->getDebugLoc(); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2722 | unsigned NumOps = N->getNumOperands(); |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 2723 | for (unsigned i = 0; i != NumOps-1; ++i) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2724 | SDValue Op = N->getOperand(i); |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 2725 | if (i >= Index-NumDefs && i < Index-NumDefs + X86::AddrNumOperands) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2726 | AddrOps.push_back(Op); |
Dan Gohman | b37a820 | 2009-03-04 19:23:38 +0000 | [diff] [blame] | 2727 | else if (i < Index-NumDefs) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2728 | BeforeOps.push_back(Op); |
Dan Gohman | b37a820 | 2009-03-04 19:23:38 +0000 | [diff] [blame] | 2729 | else if (i > Index-NumDefs) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2730 | AfterOps.push_back(Op); |
| 2731 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2732 | SDValue Chain = N->getOperand(NumOps-1); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2733 | AddrOps.push_back(Chain); |
| 2734 | |
| 2735 | // Emit the load instruction. |
| 2736 | SDNode *Load = 0; |
Dan Gohman | 91e69c3 | 2009-10-09 18:10:05 +0000 | [diff] [blame] | 2737 | MachineFunction &MF = DAG.getMachineFunction(); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2738 | if (FoldedLoad) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2739 | EVT VT = *RC->vt_begin(); |
Evan Cheng | 600c043 | 2009-11-16 21:56:03 +0000 | [diff] [blame] | 2740 | std::pair<MachineInstr::mmo_iterator, |
| 2741 | MachineInstr::mmo_iterator> MMOs = |
| 2742 | MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(), |
| 2743 | cast<MachineSDNode>(N)->memoperands_end()); |
Evan Cheng | 98ec91e | 2010-07-02 20:36:18 +0000 | [diff] [blame] | 2744 | if (!(*MMOs.first) && |
| 2745 | RC == &X86::VR128RegClass && |
| 2746 | !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast()) |
| 2747 | // Do not introduce a slow unaligned load. |
| 2748 | return false; |
| 2749 | bool isAligned = (*MMOs.first) && (*MMOs.first)->getAlignment() >= 16; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 2750 | Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, TM), dl, |
| 2751 | VT, MVT::Other, &AddrOps[0], AddrOps.size()); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2752 | NewNodes.push_back(Load); |
Dan Gohman | 91e69c3 | 2009-10-09 18:10:05 +0000 | [diff] [blame] | 2753 | |
| 2754 | // Preserve memory reference information. |
Dan Gohman | 91e69c3 | 2009-10-09 18:10:05 +0000 | [diff] [blame] | 2755 | cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2756 | } |
| 2757 | |
| 2758 | // Emit the data processing instruction. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2759 | std::vector<EVT> VTs; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2760 | const TargetRegisterClass *DstRC = 0; |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 2761 | if (TID.getNumDefs() > 0) { |
Chris Lattner | cb778a8 | 2009-07-29 21:10:12 +0000 | [diff] [blame] | 2762 | DstRC = TID.OpInfo[0].getRegClass(&RI); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2763 | VTs.push_back(*DstRC->vt_begin()); |
| 2764 | } |
| 2765 | for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2766 | EVT VT = N->getValueType(i); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2767 | if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs()) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2768 | VTs.push_back(VT); |
| 2769 | } |
| 2770 | if (Load) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2771 | BeforeOps.push_back(SDValue(Load, 0)); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2772 | std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps)); |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 2773 | SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, &BeforeOps[0], |
| 2774 | BeforeOps.size()); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2775 | NewNodes.push_back(NewNode); |
| 2776 | |
| 2777 | // Emit the store instruction. |
| 2778 | if (FoldedStore) { |
| 2779 | AddrOps.pop_back(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2780 | AddrOps.push_back(SDValue(NewNode, 0)); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2781 | AddrOps.push_back(Chain); |
Evan Cheng | 600c043 | 2009-11-16 21:56:03 +0000 | [diff] [blame] | 2782 | std::pair<MachineInstr::mmo_iterator, |
| 2783 | MachineInstr::mmo_iterator> MMOs = |
| 2784 | MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(), |
| 2785 | cast<MachineSDNode>(N)->memoperands_end()); |
Evan Cheng | 98ec91e | 2010-07-02 20:36:18 +0000 | [diff] [blame] | 2786 | if (!(*MMOs.first) && |
| 2787 | RC == &X86::VR128RegClass && |
| 2788 | !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast()) |
| 2789 | // Do not introduce a slow unaligned store. |
| 2790 | return false; |
| 2791 | bool isAligned = (*MMOs.first) && (*MMOs.first)->getAlignment() >= 16; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 2792 | SDNode *Store = DAG.getMachineNode(getStoreRegOpcode(0, DstRC, |
| 2793 | isAligned, TM), |
| 2794 | dl, MVT::Other, |
| 2795 | &AddrOps[0], AddrOps.size()); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2796 | NewNodes.push_back(Store); |
Dan Gohman | 91e69c3 | 2009-10-09 18:10:05 +0000 | [diff] [blame] | 2797 | |
| 2798 | // Preserve memory reference information. |
Dan Gohman | 91e69c3 | 2009-10-09 18:10:05 +0000 | [diff] [blame] | 2799 | cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2800 | } |
| 2801 | |
| 2802 | return true; |
| 2803 | } |
| 2804 | |
| 2805 | unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc, |
Dan Gohman | 0115e16 | 2009-10-30 22:18:41 +0000 | [diff] [blame] | 2806 | bool UnfoldLoad, bool UnfoldStore, |
| 2807 | unsigned *LoadRegIndex) const { |
Chris Lattner | 45a1cb2 | 2010-10-07 23:08:41 +0000 | [diff] [blame] | 2808 | DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I = |
| 2809 | MemOp2RegOpTable.find(Opc); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2810 | if (I == MemOp2RegOpTable.end()) |
| 2811 | return 0; |
| 2812 | bool FoldedLoad = I->second.second & (1 << 4); |
| 2813 | bool FoldedStore = I->second.second & (1 << 5); |
| 2814 | if (UnfoldLoad && !FoldedLoad) |
| 2815 | return 0; |
| 2816 | if (UnfoldStore && !FoldedStore) |
| 2817 | return 0; |
Dan Gohman | 0115e16 | 2009-10-30 22:18:41 +0000 | [diff] [blame] | 2818 | if (LoadRegIndex) |
| 2819 | *LoadRegIndex = I->second.second & 0xf; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 2820 | return I->second.first; |
| 2821 | } |
| 2822 | |
Evan Cheng | 96dc115 | 2010-01-22 03:34:51 +0000 | [diff] [blame] | 2823 | bool |
| 2824 | X86InstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2, |
| 2825 | int64_t &Offset1, int64_t &Offset2) const { |
| 2826 | if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode()) |
| 2827 | return false; |
| 2828 | unsigned Opc1 = Load1->getMachineOpcode(); |
| 2829 | unsigned Opc2 = Load2->getMachineOpcode(); |
| 2830 | switch (Opc1) { |
| 2831 | default: return false; |
| 2832 | case X86::MOV8rm: |
| 2833 | case X86::MOV16rm: |
| 2834 | case X86::MOV32rm: |
| 2835 | case X86::MOV64rm: |
| 2836 | case X86::LD_Fp32m: |
| 2837 | case X86::LD_Fp64m: |
| 2838 | case X86::LD_Fp80m: |
| 2839 | case X86::MOVSSrm: |
| 2840 | case X86::MOVSDrm: |
| 2841 | case X86::MMX_MOVD64rm: |
| 2842 | case X86::MMX_MOVQ64rm: |
| 2843 | case X86::FsMOVAPSrm: |
| 2844 | case X86::FsMOVAPDrm: |
| 2845 | case X86::MOVAPSrm: |
| 2846 | case X86::MOVUPSrm: |
| 2847 | case X86::MOVUPSrm_Int: |
| 2848 | case X86::MOVAPDrm: |
| 2849 | case X86::MOVDQArm: |
| 2850 | case X86::MOVDQUrm: |
| 2851 | case X86::MOVDQUrm_Int: |
| 2852 | break; |
| 2853 | } |
| 2854 | switch (Opc2) { |
| 2855 | default: return false; |
| 2856 | case X86::MOV8rm: |
| 2857 | case X86::MOV16rm: |
| 2858 | case X86::MOV32rm: |
| 2859 | case X86::MOV64rm: |
| 2860 | case X86::LD_Fp32m: |
| 2861 | case X86::LD_Fp64m: |
| 2862 | case X86::LD_Fp80m: |
| 2863 | case X86::MOVSSrm: |
| 2864 | case X86::MOVSDrm: |
| 2865 | case X86::MMX_MOVD64rm: |
| 2866 | case X86::MMX_MOVQ64rm: |
| 2867 | case X86::FsMOVAPSrm: |
| 2868 | case X86::FsMOVAPDrm: |
| 2869 | case X86::MOVAPSrm: |
| 2870 | case X86::MOVUPSrm: |
| 2871 | case X86::MOVUPSrm_Int: |
| 2872 | case X86::MOVAPDrm: |
| 2873 | case X86::MOVDQArm: |
| 2874 | case X86::MOVDQUrm: |
| 2875 | case X86::MOVDQUrm_Int: |
| 2876 | break; |
| 2877 | } |
| 2878 | |
| 2879 | // Check if chain operands and base addresses match. |
| 2880 | if (Load1->getOperand(0) != Load2->getOperand(0) || |
| 2881 | Load1->getOperand(5) != Load2->getOperand(5)) |
| 2882 | return false; |
| 2883 | // Segment operands should match as well. |
| 2884 | if (Load1->getOperand(4) != Load2->getOperand(4)) |
| 2885 | return false; |
| 2886 | // Scale should be 1, Index should be Reg0. |
| 2887 | if (Load1->getOperand(1) == Load2->getOperand(1) && |
| 2888 | Load1->getOperand(2) == Load2->getOperand(2)) { |
| 2889 | if (cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue() != 1) |
| 2890 | return false; |
Evan Cheng | 96dc115 | 2010-01-22 03:34:51 +0000 | [diff] [blame] | 2891 | |
| 2892 | // Now let's examine the displacements. |
| 2893 | if (isa<ConstantSDNode>(Load1->getOperand(3)) && |
| 2894 | isa<ConstantSDNode>(Load2->getOperand(3))) { |
| 2895 | Offset1 = cast<ConstantSDNode>(Load1->getOperand(3))->getSExtValue(); |
| 2896 | Offset2 = cast<ConstantSDNode>(Load2->getOperand(3))->getSExtValue(); |
| 2897 | return true; |
| 2898 | } |
| 2899 | } |
| 2900 | return false; |
| 2901 | } |
| 2902 | |
| 2903 | bool X86InstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2, |
| 2904 | int64_t Offset1, int64_t Offset2, |
| 2905 | unsigned NumLoads) const { |
| 2906 | assert(Offset2 > Offset1); |
| 2907 | if ((Offset2 - Offset1) / 8 > 64) |
| 2908 | return false; |
| 2909 | |
| 2910 | unsigned Opc1 = Load1->getMachineOpcode(); |
| 2911 | unsigned Opc2 = Load2->getMachineOpcode(); |
| 2912 | if (Opc1 != Opc2) |
| 2913 | return false; // FIXME: overly conservative? |
| 2914 | |
| 2915 | switch (Opc1) { |
| 2916 | default: break; |
| 2917 | case X86::LD_Fp32m: |
| 2918 | case X86::LD_Fp64m: |
| 2919 | case X86::LD_Fp80m: |
| 2920 | case X86::MMX_MOVD64rm: |
| 2921 | case X86::MMX_MOVQ64rm: |
| 2922 | return false; |
| 2923 | } |
| 2924 | |
| 2925 | EVT VT = Load1->getValueType(0); |
| 2926 | switch (VT.getSimpleVT().SimpleTy) { |
Bill Wendling | 19d8597 | 2010-06-22 22:16:17 +0000 | [diff] [blame] | 2927 | default: |
Evan Cheng | 96dc115 | 2010-01-22 03:34:51 +0000 | [diff] [blame] | 2928 | // XMM registers. In 64-bit mode we can be a bit more aggressive since we |
| 2929 | // have 16 of them to play with. |
| 2930 | if (TM.getSubtargetImpl()->is64Bit()) { |
| 2931 | if (NumLoads >= 3) |
| 2932 | return false; |
Bill Wendling | 19d8597 | 2010-06-22 22:16:17 +0000 | [diff] [blame] | 2933 | } else if (NumLoads) { |
Evan Cheng | 96dc115 | 2010-01-22 03:34:51 +0000 | [diff] [blame] | 2934 | return false; |
Bill Wendling | 19d8597 | 2010-06-22 22:16:17 +0000 | [diff] [blame] | 2935 | } |
Evan Cheng | 96dc115 | 2010-01-22 03:34:51 +0000 | [diff] [blame] | 2936 | break; |
Evan Cheng | 96dc115 | 2010-01-22 03:34:51 +0000 | [diff] [blame] | 2937 | case MVT::i8: |
| 2938 | case MVT::i16: |
| 2939 | case MVT::i32: |
| 2940 | case MVT::i64: |
Evan Cheng | afc3673 | 2010-01-22 23:49:11 +0000 | [diff] [blame] | 2941 | case MVT::f32: |
| 2942 | case MVT::f64: |
Evan Cheng | 96dc115 | 2010-01-22 03:34:51 +0000 | [diff] [blame] | 2943 | if (NumLoads) |
| 2944 | return false; |
Bill Wendling | 19d8597 | 2010-06-22 22:16:17 +0000 | [diff] [blame] | 2945 | break; |
Evan Cheng | 96dc115 | 2010-01-22 03:34:51 +0000 | [diff] [blame] | 2946 | } |
| 2947 | |
| 2948 | return true; |
| 2949 | } |
| 2950 | |
| 2951 | |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 2952 | bool X86InstrInfo:: |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 2953 | ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { |
Chris Lattner | 9cd6875 | 2006-10-21 05:52:40 +0000 | [diff] [blame] | 2954 | assert(Cond.size() == 1 && "Invalid X86 branch condition!"); |
Evan Cheng | 97af60b | 2008-08-29 23:21:31 +0000 | [diff] [blame] | 2955 | X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm()); |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 2956 | if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E) |
| 2957 | return true; |
Evan Cheng | 97af60b | 2008-08-29 23:21:31 +0000 | [diff] [blame] | 2958 | Cond[0].setImm(GetOppositeBranchCondition(CC)); |
Chris Lattner | 9cd6875 | 2006-10-21 05:52:40 +0000 | [diff] [blame] | 2959 | return false; |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 2960 | } |
| 2961 | |
Evan Cheng | 2306628 | 2008-10-27 07:14:50 +0000 | [diff] [blame] | 2962 | bool X86InstrInfo:: |
Evan Cheng | 4350eb8 | 2009-02-06 17:17:30 +0000 | [diff] [blame] | 2963 | isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const { |
| 2964 | // FIXME: Return false for x87 stack register classes for now. We can't |
Evan Cheng | 2306628 | 2008-10-27 07:14:50 +0000 | [diff] [blame] | 2965 | // allow any loads of these registers before FpGet_ST0_80. |
Evan Cheng | 4350eb8 | 2009-02-06 17:17:30 +0000 | [diff] [blame] | 2966 | return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass || |
| 2967 | RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass); |
Evan Cheng | 2306628 | 2008-10-27 07:14:50 +0000 | [diff] [blame] | 2968 | } |
| 2969 | |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 2970 | |
Chris Lattner | 39a612e | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 2971 | /// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended (r8 or higher) |
| 2972 | /// register? e.g. r8, xmm8, xmm13, etc. |
| 2973 | bool X86InstrInfo::isX86_64ExtendedReg(unsigned RegNo) { |
| 2974 | switch (RegNo) { |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 2975 | default: break; |
| 2976 | case X86::R8: case X86::R9: case X86::R10: case X86::R11: |
| 2977 | case X86::R12: case X86::R13: case X86::R14: case X86::R15: |
| 2978 | case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D: |
| 2979 | case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D: |
| 2980 | case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W: |
| 2981 | case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W: |
| 2982 | case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B: |
| 2983 | case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B: |
| 2984 | case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11: |
| 2985 | case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15: |
Bruno Cardoso Lopes | e86b01c | 2010-07-09 18:27:43 +0000 | [diff] [blame] | 2986 | case X86::YMM8: case X86::YMM9: case X86::YMM10: case X86::YMM11: |
| 2987 | case X86::YMM12: case X86::YMM13: case X86::YMM14: case X86::YMM15: |
Chris Lattner | bc57c6d | 2010-09-22 05:29:50 +0000 | [diff] [blame] | 2988 | case X86::CR8: case X86::CR9: case X86::CR10: case X86::CR11: |
| 2989 | case X86::CR12: case X86::CR13: case X86::CR14: case X86::CR15: |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 2990 | return true; |
| 2991 | } |
| 2992 | return false; |
| 2993 | } |
| 2994 | |
Dan Gohman | 57c3dac | 2008-09-30 00:58:23 +0000 | [diff] [blame] | 2995 | /// getGlobalBaseReg - Return a virtual register initialized with the |
| 2996 | /// the global base register value. Output instructions required to |
| 2997 | /// initialize the register in the function entry block, if necessary. |
Dan Gohman | 8b74696 | 2008-09-23 18:22:58 +0000 | [diff] [blame] | 2998 | /// |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2999 | /// TODO: Eliminate this and move the code to X86MachineFunctionInfo. |
| 3000 | /// |
Dan Gohman | 57c3dac | 2008-09-30 00:58:23 +0000 | [diff] [blame] | 3001 | unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const { |
| 3002 | assert(!TM.getSubtarget<X86Subtarget>().is64Bit() && |
| 3003 | "X86-64 PIC uses RIP relative addressing"); |
| 3004 | |
| 3005 | X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>(); |
| 3006 | unsigned GlobalBaseReg = X86FI->getGlobalBaseReg(); |
| 3007 | if (GlobalBaseReg != 0) |
| 3008 | return GlobalBaseReg; |
| 3009 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 3010 | // Create the register. The code to initialize it is inserted |
| 3011 | // later, by the CGBR pass (below). |
Dan Gohman | 8b74696 | 2008-09-23 18:22:58 +0000 | [diff] [blame] | 3012 | MachineRegisterInfo &RegInfo = MF->getRegInfo(); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 3013 | GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass); |
Dan Gohman | 57c3dac | 2008-09-30 00:58:23 +0000 | [diff] [blame] | 3014 | X86FI->setGlobalBaseReg(GlobalBaseReg); |
| 3015 | return GlobalBaseReg; |
Dan Gohman | 8b74696 | 2008-09-23 18:22:58 +0000 | [diff] [blame] | 3016 | } |
Jakob Stoklund Olesen | 352aa50 | 2010-03-25 17:25:00 +0000 | [diff] [blame] | 3017 | |
Jakob Stoklund Olesen | e4b94b4 | 2010-03-29 23:24:21 +0000 | [diff] [blame] | 3018 | // These are the replaceable SSE instructions. Some of these have Int variants |
| 3019 | // that we don't include here. We don't want to replace instructions selected |
| 3020 | // by intrinsics. |
| 3021 | static const unsigned ReplaceableInstrs[][3] = { |
Bruno Cardoso Lopes | 4d04362 | 2010-08-12 02:08:52 +0000 | [diff] [blame] | 3022 | //PackedSingle PackedDouble PackedInt |
Jakob Stoklund Olesen | 357be7f | 2010-03-30 22:46:53 +0000 | [diff] [blame] | 3023 | { X86::MOVAPSmr, X86::MOVAPDmr, X86::MOVDQAmr }, |
| 3024 | { X86::MOVAPSrm, X86::MOVAPDrm, X86::MOVDQArm }, |
| 3025 | { X86::MOVAPSrr, X86::MOVAPDrr, X86::MOVDQArr }, |
| 3026 | { X86::MOVUPSmr, X86::MOVUPDmr, X86::MOVDQUmr }, |
| 3027 | { X86::MOVUPSrm, X86::MOVUPDrm, X86::MOVDQUrm }, |
| 3028 | { X86::MOVNTPSmr, X86::MOVNTPDmr, X86::MOVNTDQmr }, |
| 3029 | { X86::ANDNPSrm, X86::ANDNPDrm, X86::PANDNrm }, |
| 3030 | { X86::ANDNPSrr, X86::ANDNPDrr, X86::PANDNrr }, |
| 3031 | { X86::ANDPSrm, X86::ANDPDrm, X86::PANDrm }, |
| 3032 | { X86::ANDPSrr, X86::ANDPDrr, X86::PANDrr }, |
| 3033 | { X86::ORPSrm, X86::ORPDrm, X86::PORrm }, |
| 3034 | { X86::ORPSrr, X86::ORPDrr, X86::PORrr }, |
Jakob Stoklund Olesen | d363b4e | 2010-03-31 00:40:13 +0000 | [diff] [blame] | 3035 | { X86::V_SET0PS, X86::V_SET0PD, X86::V_SET0PI }, |
Jakob Stoklund Olesen | 357be7f | 2010-03-30 22:46:53 +0000 | [diff] [blame] | 3036 | { X86::XORPSrm, X86::XORPDrm, X86::PXORrm }, |
| 3037 | { X86::XORPSrr, X86::XORPDrr, X86::PXORrr }, |
Bruno Cardoso Lopes | 642eb02 | 2010-08-12 20:20:53 +0000 | [diff] [blame] | 3038 | // AVX 128-bit support |
| 3039 | { X86::VMOVAPSmr, X86::VMOVAPDmr, X86::VMOVDQAmr }, |
| 3040 | { X86::VMOVAPSrm, X86::VMOVAPDrm, X86::VMOVDQArm }, |
| 3041 | { X86::VMOVAPSrr, X86::VMOVAPDrr, X86::VMOVDQArr }, |
| 3042 | { X86::VMOVUPSmr, X86::VMOVUPDmr, X86::VMOVDQUmr }, |
| 3043 | { X86::VMOVUPSrm, X86::VMOVUPDrm, X86::VMOVDQUrm }, |
| 3044 | { X86::VMOVNTPSmr, X86::VMOVNTPDmr, X86::VMOVNTDQmr }, |
| 3045 | { X86::VANDNPSrm, X86::VANDNPDrm, X86::VPANDNrm }, |
| 3046 | { X86::VANDNPSrr, X86::VANDNPDrr, X86::VPANDNrr }, |
| 3047 | { X86::VANDPSrm, X86::VANDPDrm, X86::VPANDrm }, |
| 3048 | { X86::VANDPSrr, X86::VANDPDrr, X86::VPANDrr }, |
| 3049 | { X86::VORPSrm, X86::VORPDrm, X86::VPORrm }, |
| 3050 | { X86::VORPSrr, X86::VORPDrr, X86::VPORrr }, |
| 3051 | { X86::AVX_SET0PS, X86::AVX_SET0PD, X86::AVX_SET0PI }, |
| 3052 | { X86::VXORPSrm, X86::VXORPDrm, X86::VPXORrm }, |
| 3053 | { X86::VXORPSrr, X86::VXORPDrr, X86::VPXORrr }, |
Jakob Stoklund Olesen | e4b94b4 | 2010-03-29 23:24:21 +0000 | [diff] [blame] | 3054 | }; |
Jakob Stoklund Olesen | 352aa50 | 2010-03-25 17:25:00 +0000 | [diff] [blame] | 3055 | |
Jakob Stoklund Olesen | e4b94b4 | 2010-03-29 23:24:21 +0000 | [diff] [blame] | 3056 | // FIXME: Some shuffle and unpack instructions have equivalents in different |
| 3057 | // domains, but they require a bit more work than just switching opcodes. |
Jakob Stoklund Olesen | 352aa50 | 2010-03-25 17:25:00 +0000 | [diff] [blame] | 3058 | |
Jakob Stoklund Olesen | e4b94b4 | 2010-03-29 23:24:21 +0000 | [diff] [blame] | 3059 | static const unsigned *lookup(unsigned opcode, unsigned domain) { |
Jakob Stoklund Olesen | 352aa50 | 2010-03-25 17:25:00 +0000 | [diff] [blame] | 3060 | for (unsigned i = 0, e = array_lengthof(ReplaceableInstrs); i != e; ++i) |
Jakob Stoklund Olesen | e4b94b4 | 2010-03-29 23:24:21 +0000 | [diff] [blame] | 3061 | if (ReplaceableInstrs[i][domain-1] == opcode) |
| 3062 | return ReplaceableInstrs[i]; |
| 3063 | return 0; |
| 3064 | } |
| 3065 | |
| 3066 | std::pair<uint16_t, uint16_t> |
| 3067 | X86InstrInfo::GetSSEDomain(const MachineInstr *MI) const { |
| 3068 | uint16_t domain = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3; |
Jakob Stoklund Olesen | 357be7f | 2010-03-30 22:46:53 +0000 | [diff] [blame] | 3069 | return std::make_pair(domain, |
| 3070 | domain && lookup(MI->getOpcode(), domain) ? 0xe : 0); |
Jakob Stoklund Olesen | e4b94b4 | 2010-03-29 23:24:21 +0000 | [diff] [blame] | 3071 | } |
| 3072 | |
| 3073 | void X86InstrInfo::SetSSEDomain(MachineInstr *MI, unsigned Domain) const { |
| 3074 | assert(Domain>0 && Domain<4 && "Invalid execution domain"); |
| 3075 | uint16_t dom = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3; |
| 3076 | assert(dom && "Not an SSE instruction"); |
| 3077 | const unsigned *table = lookup(MI->getOpcode(), dom); |
| 3078 | assert(table && "Cannot change domain"); |
| 3079 | MI->setDesc(get(table[Domain-1])); |
Jakob Stoklund Olesen | 352aa50 | 2010-03-25 17:25:00 +0000 | [diff] [blame] | 3080 | } |
Chris Lattner | ee9eb41 | 2010-04-26 23:37:21 +0000 | [diff] [blame] | 3081 | |
| 3082 | /// getNoopForMachoTarget - Return the noop instruction to use for a noop. |
| 3083 | void X86InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const { |
| 3084 | NopInst.setOpcode(X86::NOOP); |
| 3085 | } |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 3086 | |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 3087 | bool X86InstrInfo:: |
| 3088 | hasHighOperandLatency(const InstrItineraryData *ItinData, |
| 3089 | const MachineRegisterInfo *MRI, |
| 3090 | const MachineInstr *DefMI, unsigned DefIdx, |
| 3091 | const MachineInstr *UseMI, unsigned UseIdx) const { |
| 3092 | switch (DefMI->getOpcode()) { |
| 3093 | default: return false; |
| 3094 | case X86::DIVSDrm: |
| 3095 | case X86::DIVSDrm_Int: |
| 3096 | case X86::DIVSDrr: |
| 3097 | case X86::DIVSDrr_Int: |
| 3098 | case X86::DIVSSrm: |
| 3099 | case X86::DIVSSrm_Int: |
| 3100 | case X86::DIVSSrr: |
| 3101 | case X86::DIVSSrr_Int: |
| 3102 | case X86::SQRTPDm: |
| 3103 | case X86::SQRTPDm_Int: |
| 3104 | case X86::SQRTPDr: |
| 3105 | case X86::SQRTPDr_Int: |
| 3106 | case X86::SQRTPSm: |
| 3107 | case X86::SQRTPSm_Int: |
| 3108 | case X86::SQRTPSr: |
| 3109 | case X86::SQRTPSr_Int: |
| 3110 | case X86::SQRTSDm: |
| 3111 | case X86::SQRTSDm_Int: |
| 3112 | case X86::SQRTSDr: |
| 3113 | case X86::SQRTSDr_Int: |
| 3114 | case X86::SQRTSSm: |
| 3115 | case X86::SQRTSSm_Int: |
| 3116 | case X86::SQRTSSr: |
| 3117 | case X86::SQRTSSr_Int: |
| 3118 | return true; |
| 3119 | } |
| 3120 | } |
| 3121 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 3122 | namespace { |
| 3123 | /// CGBR - Create Global Base Reg pass. This initializes the PIC |
| 3124 | /// global base register for x86-32. |
| 3125 | struct CGBR : public MachineFunctionPass { |
| 3126 | static char ID; |
Owen Anderson | 90c579d | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 3127 | CGBR() : MachineFunctionPass(ID) {} |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 3128 | |
| 3129 | virtual bool runOnMachineFunction(MachineFunction &MF) { |
| 3130 | const X86TargetMachine *TM = |
| 3131 | static_cast<const X86TargetMachine *>(&MF.getTarget()); |
| 3132 | |
| 3133 | assert(!TM->getSubtarget<X86Subtarget>().is64Bit() && |
| 3134 | "X86-64 PIC uses RIP relative addressing"); |
| 3135 | |
| 3136 | // Only emit a global base reg in PIC mode. |
| 3137 | if (TM->getRelocationModel() != Reloc::PIC_) |
| 3138 | return false; |
| 3139 | |
Dan Gohman | d8c0a51 | 2010-09-17 20:24:24 +0000 | [diff] [blame] | 3140 | X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>(); |
| 3141 | unsigned GlobalBaseReg = X86FI->getGlobalBaseReg(); |
| 3142 | |
| 3143 | // If we didn't need a GlobalBaseReg, don't insert code. |
| 3144 | if (GlobalBaseReg == 0) |
| 3145 | return false; |
| 3146 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 3147 | // Insert the set of GlobalBaseReg into the first MBB of the function |
| 3148 | MachineBasicBlock &FirstMBB = MF.front(); |
| 3149 | MachineBasicBlock::iterator MBBI = FirstMBB.begin(); |
| 3150 | DebugLoc DL = FirstMBB.findDebugLoc(MBBI); |
| 3151 | MachineRegisterInfo &RegInfo = MF.getRegInfo(); |
| 3152 | const X86InstrInfo *TII = TM->getInstrInfo(); |
| 3153 | |
| 3154 | unsigned PC; |
| 3155 | if (TM->getSubtarget<X86Subtarget>().isPICStyleGOT()) |
| 3156 | PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass); |
| 3157 | else |
Dan Gohman | d8c0a51 | 2010-09-17 20:24:24 +0000 | [diff] [blame] | 3158 | PC = GlobalBaseReg; |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 3159 | |
| 3160 | // Operand of MovePCtoStack is completely ignored by asm printer. It's |
| 3161 | // only used in JIT code emission as displacement to pc. |
| 3162 | BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0); |
| 3163 | |
| 3164 | // If we're using vanilla 'GOT' PIC style, we should use relative addressing |
| 3165 | // not to pc, but to _GLOBAL_OFFSET_TABLE_ external. |
| 3166 | if (TM->getSubtarget<X86Subtarget>().isPICStyleGOT()) { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 3167 | // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register |
| 3168 | BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg) |
| 3169 | .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_", |
| 3170 | X86II::MO_GOT_ABSOLUTE_ADDRESS); |
| 3171 | } |
| 3172 | |
| 3173 | return true; |
| 3174 | } |
| 3175 | |
| 3176 | virtual const char *getPassName() const { |
| 3177 | return "X86 PIC Global Base Reg Initialization"; |
| 3178 | } |
| 3179 | |
| 3180 | virtual void getAnalysisUsage(AnalysisUsage &AU) const { |
| 3181 | AU.setPreservesCFG(); |
| 3182 | MachineFunctionPass::getAnalysisUsage(AU); |
| 3183 | } |
| 3184 | }; |
| 3185 | } |
| 3186 | |
| 3187 | char CGBR::ID = 0; |
| 3188 | FunctionPass* |
| 3189 | llvm::createGlobalBaseRegPass() { return new CGBR(); } |