Daniel Dunbar | 092a9dd | 2009-07-17 20:42:00 +0000 | [diff] [blame] | 1 | //===-- X86AsmParser.cpp - Parse X86 assembly to MCInst instructions ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 10 | #include "MCTargetDesc/X86BaseInfo.h" |
Chad Rosier | 4284e17 | 2012-10-24 22:13:37 +0000 | [diff] [blame] | 11 | #include "llvm/ADT/APFloat.h" |
Chris Lattner | 33d60d5 | 2010-09-22 04:11:10 +0000 | [diff] [blame] | 12 | #include "llvm/ADT/SmallString.h" |
| 13 | #include "llvm/ADT/SmallVector.h" |
Chris Lattner | 33d60d5 | 2010-09-22 04:11:10 +0000 | [diff] [blame] | 14 | #include "llvm/ADT/StringSwitch.h" |
| 15 | #include "llvm/ADT/Twine.h" |
Chandler Carruth | d04a8d4 | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 16 | #include "llvm/MC/MCExpr.h" |
| 17 | #include "llvm/MC/MCInst.h" |
| 18 | #include "llvm/MC/MCParser/MCAsmLexer.h" |
| 19 | #include "llvm/MC/MCParser/MCAsmParser.h" |
| 20 | #include "llvm/MC/MCParser/MCParsedAsmOperand.h" |
| 21 | #include "llvm/MC/MCRegisterInfo.h" |
| 22 | #include "llvm/MC/MCStreamer.h" |
| 23 | #include "llvm/MC/MCSubtargetInfo.h" |
| 24 | #include "llvm/MC/MCSymbol.h" |
| 25 | #include "llvm/MC/MCTargetAsmParser.h" |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 26 | #include "llvm/Support/SourceMgr.h" |
Evan Cheng | 3e74d6f | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 27 | #include "llvm/Support/TargetRegistry.h" |
Daniel Dunbar | 09062b1 | 2010-08-12 00:55:42 +0000 | [diff] [blame] | 28 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 29 | |
Daniel Dunbar | 092a9dd | 2009-07-17 20:42:00 +0000 | [diff] [blame] | 30 | using namespace llvm; |
| 31 | |
| 32 | namespace { |
Benjamin Kramer | c6b79ac | 2009-07-31 11:35:26 +0000 | [diff] [blame] | 33 | struct X86Operand; |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 34 | |
Devang Patel | dd929fc | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 35 | class X86AsmParser : public MCTargetAsmParser { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 36 | MCSubtargetInfo &STI; |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 37 | MCAsmParser &Parser; |
Chad Rosier | 6a020a7 | 2012-10-25 20:41:34 +0000 | [diff] [blame] | 38 | ParseInstructionInfo *InstInfo; |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 39 | private: |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 40 | MCAsmParser &getParser() const { return Parser; } |
| 41 | |
| 42 | MCAsmLexer &getLexer() const { return Parser.getLexer(); } |
| 43 | |
Chris Lattner | d8b7aa2 | 2011-10-16 04:47:35 +0000 | [diff] [blame] | 44 | bool Error(SMLoc L, const Twine &Msg, |
Chad Rosier | b4fdade | 2012-08-21 19:36:59 +0000 | [diff] [blame] | 45 | ArrayRef<SMRange> Ranges = ArrayRef<SMRange>(), |
Chad Rosier | 7a2b624 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 46 | bool MatchingInlineAsm = false) { |
| 47 | if (MatchingInlineAsm) return true; |
Chris Lattner | d8b7aa2 | 2011-10-16 04:47:35 +0000 | [diff] [blame] | 48 | return Parser.Error(L, Msg, Ranges); |
| 49 | } |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 50 | |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 51 | X86Operand *ErrorOperand(SMLoc Loc, StringRef Msg) { |
| 52 | Error(Loc, Msg); |
| 53 | return 0; |
| 54 | } |
| 55 | |
Chris Lattner | 309264d | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 56 | X86Operand *ParseOperand(); |
Devang Patel | 0a33886 | 2012-01-12 01:36:43 +0000 | [diff] [blame] | 57 | X86Operand *ParseATTOperand(); |
| 58 | X86Operand *ParseIntelOperand(); |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 59 | X86Operand *ParseIntelOffsetOfOperator(SMLoc StartLoc); |
Chad Rosier | 505bca3 | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 60 | X86Operand *ParseIntelOperator(SMLoc StartLoc, unsigned OpKind); |
Chad Rosier | 5b0f1b3 | 2012-10-04 23:59:38 +0000 | [diff] [blame] | 61 | X86Operand *ParseIntelMemOperand(unsigned SegReg, SMLoc StartLoc); |
Devang Patel | 7c64fe6 | 2012-01-23 18:31:58 +0000 | [diff] [blame] | 62 | X86Operand *ParseIntelBracExpression(unsigned SegReg, unsigned Size); |
Chris Lattner | eef6d78 | 2010-04-17 18:56:34 +0000 | [diff] [blame] | 63 | X86Operand *ParseMemOperand(unsigned SegReg, SMLoc StartLoc); |
Kevin Enderby | 9c65645 | 2009-09-10 20:51:44 +0000 | [diff] [blame] | 64 | |
Chad Rosier | 5e6b37f | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 65 | bool ParseIntelDotOperator(const MCExpr *Disp, const MCExpr **NewDisp, |
| 66 | SmallString<64> &Err); |
Chad Rosier | 22f441a | 2012-10-24 22:21:50 +0000 | [diff] [blame] | 67 | |
Kevin Enderby | 9c65645 | 2009-09-10 20:51:44 +0000 | [diff] [blame] | 68 | bool ParseDirectiveWord(unsigned Size, SMLoc L); |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 69 | bool ParseDirectiveCode(StringRef IDVal, SMLoc L); |
Kevin Enderby | 9c65645 | 2009-09-10 20:51:44 +0000 | [diff] [blame] | 70 | |
Devang Patel | b8ba13f | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 71 | bool processInstruction(MCInst &Inst, |
| 72 | const SmallVectorImpl<MCParsedAsmOperand*> &Ops); |
| 73 | |
Chad Rosier | 84125ca | 2012-10-13 00:26:04 +0000 | [diff] [blame] | 74 | bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode, |
Chris Lattner | 7c51a31 | 2010-09-29 01:50:45 +0000 | [diff] [blame] | 75 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Chad Rosier | 84125ca | 2012-10-13 00:26:04 +0000 | [diff] [blame] | 76 | MCStreamer &Out, unsigned &ErrorInfo, |
| 77 | bool MatchingInlineAsm); |
Chad Rosier | 3246176 | 2012-08-09 22:04:55 +0000 | [diff] [blame] | 78 | |
Joerg Sonnenberger | 96622aa | 2011-03-18 11:59:40 +0000 | [diff] [blame] | 79 | /// isSrcOp - Returns true if operand is either (%rsi) or %ds:%(rsi) |
Kevin Enderby | 0f5ab7c | 2012-03-13 19:47:55 +0000 | [diff] [blame] | 80 | /// in 64bit mode or (%esi) or %es:(%esi) in 32bit mode. |
Joerg Sonnenberger | 96622aa | 2011-03-18 11:59:40 +0000 | [diff] [blame] | 81 | bool isSrcOp(X86Operand &Op); |
| 82 | |
Kevin Enderby | 0f5ab7c | 2012-03-13 19:47:55 +0000 | [diff] [blame] | 83 | /// isDstOp - Returns true if operand is either (%rdi) or %es:(%rdi) |
| 84 | /// in 64bit mode or (%edi) or %es:(%edi) in 32bit mode. |
Joerg Sonnenberger | 96622aa | 2011-03-18 11:59:40 +0000 | [diff] [blame] | 85 | bool isDstOp(X86Operand &Op); |
| 86 | |
Evan Cheng | 59ee62d | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 87 | bool is64BitMode() const { |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 88 | // FIXME: Can tablegen auto-generate this? |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 89 | return (STI.getFeatureBits() & X86::Mode64Bit) != 0; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 90 | } |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 91 | void SwitchMode() { |
| 92 | unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(X86::Mode64Bit)); |
| 93 | setAvailableFeatures(FB); |
| 94 | } |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 95 | |
Daniel Dunbar | 54074b5 | 2010-07-19 05:44:09 +0000 | [diff] [blame] | 96 | /// @name Auto-generated Matcher Functions |
| 97 | /// { |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 98 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 99 | #define GET_ASSEMBLER_HEADER |
| 100 | #include "X86GenAsmMatcher.inc" |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 101 | |
Daniel Dunbar | 0e2771f | 2009-07-29 00:02:19 +0000 | [diff] [blame] | 102 | /// } |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 103 | |
| 104 | public: |
Devang Patel | dd929fc | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 105 | X86AsmParser(MCSubtargetInfo &sti, MCAsmParser &parser) |
Chad Rosier | 6a020a7 | 2012-10-25 20:41:34 +0000 | [diff] [blame] | 106 | : MCTargetAsmParser(), STI(sti), Parser(parser), InstInfo(0) { |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 107 | |
Daniel Dunbar | 54074b5 | 2010-07-19 05:44:09 +0000 | [diff] [blame] | 108 | // Initialize the set of available features. |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 109 | setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits())); |
Daniel Dunbar | 54074b5 | 2010-07-19 05:44:09 +0000 | [diff] [blame] | 110 | } |
Roman Divacky | bf75532 | 2011-01-27 17:14:22 +0000 | [diff] [blame] | 111 | virtual bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc); |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 112 | |
Chad Rosier | 6a020a7 | 2012-10-25 20:41:34 +0000 | [diff] [blame] | 113 | virtual bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name, |
| 114 | SMLoc NameLoc, |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 115 | SmallVectorImpl<MCParsedAsmOperand*> &Operands); |
Kevin Enderby | 9c65645 | 2009-09-10 20:51:44 +0000 | [diff] [blame] | 116 | |
| 117 | virtual bool ParseDirective(AsmToken DirectiveID); |
Devang Patel | be3e310 | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 118 | |
| 119 | bool isParsingIntelSyntax() { |
Devang Patel | 0db58bf | 2012-01-31 18:14:05 +0000 | [diff] [blame] | 120 | return getParser().getAssemblerDialect(); |
Devang Patel | be3e310 | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 121 | } |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 122 | }; |
Chris Lattner | 37dfdec | 2009-07-29 06:33:53 +0000 | [diff] [blame] | 123 | } // end anonymous namespace |
| 124 | |
Sean Callanan | e9b466d | 2010-01-23 00:40:33 +0000 | [diff] [blame] | 125 | /// @name Auto-generated Match Functions |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 126 | /// { |
Sean Callanan | e9b466d | 2010-01-23 00:40:33 +0000 | [diff] [blame] | 127 | |
Chris Lattner | b8d6e98 | 2010-02-09 00:34:28 +0000 | [diff] [blame] | 128 | static unsigned MatchRegisterName(StringRef Name); |
Sean Callanan | e9b466d | 2010-01-23 00:40:33 +0000 | [diff] [blame] | 129 | |
| 130 | /// } |
Chris Lattner | 37dfdec | 2009-07-29 06:33:53 +0000 | [diff] [blame] | 131 | |
Craig Topper | 76bd938 | 2012-07-18 04:59:16 +0000 | [diff] [blame] | 132 | static bool isImmSExti16i8Value(uint64_t Value) { |
Devang Patel | b8ba13f | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 133 | return (( Value <= 0x000000000000007FULL)|| |
| 134 | (0x000000000000FF80ULL <= Value && Value <= 0x000000000000FFFFULL)|| |
| 135 | (0xFFFFFFFFFFFFFF80ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL)); |
| 136 | } |
| 137 | |
| 138 | static bool isImmSExti32i8Value(uint64_t Value) { |
| 139 | return (( Value <= 0x000000000000007FULL)|| |
| 140 | (0x00000000FFFFFF80ULL <= Value && Value <= 0x00000000FFFFFFFFULL)|| |
| 141 | (0xFFFFFFFFFFFFFF80ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL)); |
| 142 | } |
| 143 | |
| 144 | static bool isImmZExtu32u8Value(uint64_t Value) { |
| 145 | return (Value <= 0x00000000000000FFULL); |
| 146 | } |
| 147 | |
| 148 | static bool isImmSExti64i8Value(uint64_t Value) { |
| 149 | return (( Value <= 0x000000000000007FULL)|| |
Craig Topper | 76bd938 | 2012-07-18 04:59:16 +0000 | [diff] [blame] | 150 | (0xFFFFFFFFFFFFFF80ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL)); |
Devang Patel | b8ba13f | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 151 | } |
| 152 | |
| 153 | static bool isImmSExti64i32Value(uint64_t Value) { |
| 154 | return (( Value <= 0x000000007FFFFFFFULL)|| |
Craig Topper | 76bd938 | 2012-07-18 04:59:16 +0000 | [diff] [blame] | 155 | (0xFFFFFFFF80000000ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL)); |
Devang Patel | b8ba13f | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 156 | } |
Chris Lattner | 37dfdec | 2009-07-29 06:33:53 +0000 | [diff] [blame] | 157 | namespace { |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 158 | |
| 159 | /// X86Operand - Instances of this class represent a parsed X86 machine |
| 160 | /// instruction. |
Chris Lattner | 45220a8 | 2010-01-14 21:20:55 +0000 | [diff] [blame] | 161 | struct X86Operand : public MCParsedAsmOperand { |
Chris Lattner | 1f19f0f | 2010-01-15 19:06:59 +0000 | [diff] [blame] | 162 | enum KindTy { |
Daniel Dunbar | 20927f2 | 2009-08-07 08:26:05 +0000 | [diff] [blame] | 163 | Token, |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 164 | Register, |
| 165 | Immediate, |
Chad Rosier | f9e008b | 2012-10-02 23:38:50 +0000 | [diff] [blame] | 166 | Memory |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 167 | } Kind; |
| 168 | |
Chris Lattner | 29ef9a2 | 2010-01-15 18:51:29 +0000 | [diff] [blame] | 169 | SMLoc StartLoc, EndLoc; |
Chad Rosier | 5a719fc | 2012-10-23 17:43:43 +0000 | [diff] [blame] | 170 | SMLoc OffsetOfLoc; |
Chad Rosier | c1ec207 | 2013-01-10 22:10:27 +0000 | [diff] [blame] | 171 | bool AddressOf; |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 172 | |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 173 | union { |
| 174 | struct { |
Daniel Dunbar | 20927f2 | 2009-08-07 08:26:05 +0000 | [diff] [blame] | 175 | const char *Data; |
| 176 | unsigned Length; |
| 177 | } Tok; |
| 178 | |
| 179 | struct { |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 180 | unsigned RegNo; |
| 181 | } Reg; |
| 182 | |
| 183 | struct { |
Daniel Dunbar | 8c2eebe | 2009-08-31 08:08:38 +0000 | [diff] [blame] | 184 | const MCExpr *Val; |
Chad Rosier | efcb3d9 | 2012-10-26 18:04:20 +0000 | [diff] [blame] | 185 | bool NeedAsmRewrite; |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 186 | } Imm; |
| 187 | |
| 188 | struct { |
| 189 | unsigned SegReg; |
Daniel Dunbar | 8c2eebe | 2009-08-31 08:08:38 +0000 | [diff] [blame] | 190 | const MCExpr *Disp; |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 191 | unsigned BaseReg; |
| 192 | unsigned IndexReg; |
| 193 | unsigned Scale; |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 194 | unsigned Size; |
Chad Rosier | 96d58e6 | 2012-10-19 20:57:14 +0000 | [diff] [blame] | 195 | bool NeedSizeDir; |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 196 | } Mem; |
Daniel Dunbar | dbd692a | 2009-07-20 20:01:54 +0000 | [diff] [blame] | 197 | }; |
Daniel Dunbar | 092a9dd | 2009-07-17 20:42:00 +0000 | [diff] [blame] | 198 | |
Chris Lattner | 0a3c5a5 | 2010-01-15 19:33:43 +0000 | [diff] [blame] | 199 | X86Operand(KindTy K, SMLoc Start, SMLoc End) |
Chris Lattner | 1f19f0f | 2010-01-15 19:06:59 +0000 | [diff] [blame] | 200 | : Kind(K), StartLoc(Start), EndLoc(End) {} |
Daniel Dunbar | c918d60 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 201 | |
Chris Lattner | 1f19f0f | 2010-01-15 19:06:59 +0000 | [diff] [blame] | 202 | /// getStartLoc - Get the location of the first token of this operand. |
| 203 | SMLoc getStartLoc() const { return StartLoc; } |
| 204 | /// getEndLoc - Get the location of the last token of this operand. |
| 205 | SMLoc getEndLoc() const { return EndLoc; } |
Chad Rosier | 7d4e989 | 2012-09-21 21:08:46 +0000 | [diff] [blame] | 206 | /// getLocRange - Get the range between the first and last token of this |
| 207 | /// operand. |
Chris Lattner | d8b7aa2 | 2011-10-16 04:47:35 +0000 | [diff] [blame] | 208 | SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); } |
Chad Rosier | 5a719fc | 2012-10-23 17:43:43 +0000 | [diff] [blame] | 209 | /// getOffsetOfLoc - Get the location of the offset operator. |
| 210 | SMLoc getOffsetOfLoc() const { return OffsetOfLoc; } |
Chris Lattner | 1f19f0f | 2010-01-15 19:06:59 +0000 | [diff] [blame] | 211 | |
Jim Grosbach | b7f689b | 2011-07-13 15:34:57 +0000 | [diff] [blame] | 212 | virtual void print(raw_ostream &OS) const {} |
Daniel Dunbar | b3cb696 | 2010-08-11 06:37:04 +0000 | [diff] [blame] | 213 | |
Daniel Dunbar | 20927f2 | 2009-08-07 08:26:05 +0000 | [diff] [blame] | 214 | StringRef getToken() const { |
| 215 | assert(Kind == Token && "Invalid access!"); |
| 216 | return StringRef(Tok.Data, Tok.Length); |
| 217 | } |
Daniel Dunbar | c918d60 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 218 | void setTokenValue(StringRef Value) { |
| 219 | assert(Kind == Token && "Invalid access!"); |
| 220 | Tok.Data = Value.data(); |
| 221 | Tok.Length = Value.size(); |
| 222 | } |
Daniel Dunbar | 20927f2 | 2009-08-07 08:26:05 +0000 | [diff] [blame] | 223 | |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 224 | unsigned getReg() const { |
| 225 | assert(Kind == Register && "Invalid access!"); |
| 226 | return Reg.RegNo; |
| 227 | } |
Daniel Dunbar | a2edbab | 2009-07-28 20:47:52 +0000 | [diff] [blame] | 228 | |
Daniel Dunbar | 8c2eebe | 2009-08-31 08:08:38 +0000 | [diff] [blame] | 229 | const MCExpr *getImm() const { |
Daniel Dunbar | 022e2a8 | 2009-07-31 20:53:16 +0000 | [diff] [blame] | 230 | assert(Kind == Immediate && "Invalid access!"); |
| 231 | return Imm.Val; |
| 232 | } |
| 233 | |
Chad Rosier | efcb3d9 | 2012-10-26 18:04:20 +0000 | [diff] [blame] | 234 | bool needAsmRewrite() const { |
| 235 | assert(Kind == Immediate && "Invalid access!"); |
| 236 | return Imm.NeedAsmRewrite; |
| 237 | } |
| 238 | |
Daniel Dunbar | 8c2eebe | 2009-08-31 08:08:38 +0000 | [diff] [blame] | 239 | const MCExpr *getMemDisp() const { |
Daniel Dunbar | 022e2a8 | 2009-07-31 20:53:16 +0000 | [diff] [blame] | 240 | assert(Kind == Memory && "Invalid access!"); |
| 241 | return Mem.Disp; |
| 242 | } |
| 243 | unsigned getMemSegReg() const { |
| 244 | assert(Kind == Memory && "Invalid access!"); |
| 245 | return Mem.SegReg; |
| 246 | } |
| 247 | unsigned getMemBaseReg() const { |
| 248 | assert(Kind == Memory && "Invalid access!"); |
| 249 | return Mem.BaseReg; |
| 250 | } |
| 251 | unsigned getMemIndexReg() const { |
| 252 | assert(Kind == Memory && "Invalid access!"); |
| 253 | return Mem.IndexReg; |
| 254 | } |
| 255 | unsigned getMemScale() const { |
| 256 | assert(Kind == Memory && "Invalid access!"); |
| 257 | return Mem.Scale; |
| 258 | } |
| 259 | |
Daniel Dunbar | a3741fa | 2009-08-08 07:50:56 +0000 | [diff] [blame] | 260 | bool isToken() const {return Kind == Token; } |
Daniel Dunbar | 20927f2 | 2009-08-07 08:26:05 +0000 | [diff] [blame] | 261 | |
| 262 | bool isImm() const { return Kind == Immediate; } |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 263 | |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 264 | bool isImmSExti16i8() const { |
Daniel Dunbar | 5fe6338 | 2009-08-09 07:20:21 +0000 | [diff] [blame] | 265 | if (!isImm()) |
| 266 | return false; |
| 267 | |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 268 | // If this isn't a constant expr, just assume it fits and let relaxation |
| 269 | // handle it. |
| 270 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 271 | if (!CE) |
| 272 | return true; |
Daniel Dunbar | 5fe6338 | 2009-08-09 07:20:21 +0000 | [diff] [blame] | 273 | |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 274 | // Otherwise, check the value is in a range that makes sense for this |
| 275 | // extension. |
Devang Patel | b8ba13f | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 276 | return isImmSExti16i8Value(CE->getValue()); |
Daniel Dunbar | 5fe6338 | 2009-08-09 07:20:21 +0000 | [diff] [blame] | 277 | } |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 278 | bool isImmSExti32i8() const { |
Daniel Dunbar | 1fe591d | 2010-05-20 20:20:39 +0000 | [diff] [blame] | 279 | if (!isImm()) |
| 280 | return false; |
| 281 | |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 282 | // If this isn't a constant expr, just assume it fits and let relaxation |
| 283 | // handle it. |
| 284 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 285 | if (!CE) |
| 286 | return true; |
Daniel Dunbar | 1fe591d | 2010-05-20 20:20:39 +0000 | [diff] [blame] | 287 | |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 288 | // Otherwise, check the value is in a range that makes sense for this |
| 289 | // extension. |
Devang Patel | b8ba13f | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 290 | return isImmSExti32i8Value(CE->getValue()); |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 291 | } |
Kevin Enderby | c37d4bb | 2011-07-27 23:01:50 +0000 | [diff] [blame] | 292 | bool isImmZExtu32u8() const { |
| 293 | if (!isImm()) |
| 294 | return false; |
| 295 | |
| 296 | // If this isn't a constant expr, just assume it fits and let relaxation |
| 297 | // handle it. |
| 298 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 299 | if (!CE) |
| 300 | return true; |
| 301 | |
| 302 | // Otherwise, check the value is in a range that makes sense for this |
| 303 | // extension. |
Devang Patel | b8ba13f | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 304 | return isImmZExtu32u8Value(CE->getValue()); |
Kevin Enderby | c37d4bb | 2011-07-27 23:01:50 +0000 | [diff] [blame] | 305 | } |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 306 | bool isImmSExti64i8() const { |
| 307 | if (!isImm()) |
| 308 | return false; |
| 309 | |
| 310 | // If this isn't a constant expr, just assume it fits and let relaxation |
| 311 | // handle it. |
| 312 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 313 | if (!CE) |
| 314 | return true; |
| 315 | |
| 316 | // Otherwise, check the value is in a range that makes sense for this |
| 317 | // extension. |
Devang Patel | b8ba13f | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 318 | return isImmSExti64i8Value(CE->getValue()); |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 319 | } |
| 320 | bool isImmSExti64i32() const { |
| 321 | if (!isImm()) |
| 322 | return false; |
| 323 | |
| 324 | // If this isn't a constant expr, just assume it fits and let relaxation |
| 325 | // handle it. |
| 326 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 327 | if (!CE) |
| 328 | return true; |
| 329 | |
| 330 | // Otherwise, check the value is in a range that makes sense for this |
| 331 | // extension. |
Devang Patel | b8ba13f | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 332 | return isImmSExti64i32Value(CE->getValue()); |
Daniel Dunbar | 1fe591d | 2010-05-20 20:20:39 +0000 | [diff] [blame] | 333 | } |
| 334 | |
Chad Rosier | 96d58e6 | 2012-10-19 20:57:14 +0000 | [diff] [blame] | 335 | unsigned getMemSize() const { |
| 336 | assert(Kind == Memory && "Invalid access!"); |
| 337 | return Mem.Size; |
| 338 | } |
| 339 | |
Chad Rosier | a703fb9 | 2012-10-22 19:50:35 +0000 | [diff] [blame] | 340 | bool isOffsetOf() const { |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 341 | return OffsetOfLoc.getPointer(); |
Chad Rosier | a703fb9 | 2012-10-22 19:50:35 +0000 | [diff] [blame] | 342 | } |
| 343 | |
Chad Rosier | c1ec207 | 2013-01-10 22:10:27 +0000 | [diff] [blame] | 344 | bool needAddressOf() const { |
| 345 | return AddressOf; |
| 346 | } |
| 347 | |
Chad Rosier | 96d58e6 | 2012-10-19 20:57:14 +0000 | [diff] [blame] | 348 | bool needSizeDirective() const { |
| 349 | assert(Kind == Memory && "Invalid access!"); |
| 350 | return Mem.NeedSizeDir; |
| 351 | } |
| 352 | |
Daniel Dunbar | 20927f2 | 2009-08-07 08:26:05 +0000 | [diff] [blame] | 353 | bool isMem() const { return Kind == Memory; } |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 354 | bool isMem8() const { |
Chad Rosier | f9e008b | 2012-10-02 23:38:50 +0000 | [diff] [blame] | 355 | return Kind == Memory && (!Mem.Size || Mem.Size == 8); |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 356 | } |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 357 | bool isMem16() const { |
Chad Rosier | f9e008b | 2012-10-02 23:38:50 +0000 | [diff] [blame] | 358 | return Kind == Memory && (!Mem.Size || Mem.Size == 16); |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 359 | } |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 360 | bool isMem32() const { |
Chad Rosier | f9e008b | 2012-10-02 23:38:50 +0000 | [diff] [blame] | 361 | return Kind == Memory && (!Mem.Size || Mem.Size == 32); |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 362 | } |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 363 | bool isMem64() const { |
Chad Rosier | f9e008b | 2012-10-02 23:38:50 +0000 | [diff] [blame] | 364 | return Kind == Memory && (!Mem.Size || Mem.Size == 64); |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 365 | } |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 366 | bool isMem80() const { |
Chad Rosier | f9e008b | 2012-10-02 23:38:50 +0000 | [diff] [blame] | 367 | return Kind == Memory && (!Mem.Size || Mem.Size == 80); |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 368 | } |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 369 | bool isMem128() const { |
Chad Rosier | f9e008b | 2012-10-02 23:38:50 +0000 | [diff] [blame] | 370 | return Kind == Memory && (!Mem.Size || Mem.Size == 128); |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 371 | } |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 372 | bool isMem256() const { |
Chad Rosier | f9e008b | 2012-10-02 23:38:50 +0000 | [diff] [blame] | 373 | return Kind == Memory && (!Mem.Size || Mem.Size == 256); |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 374 | } |
Daniel Dunbar | 20927f2 | 2009-08-07 08:26:05 +0000 | [diff] [blame] | 375 | |
Craig Topper | 75dc33a | 2012-07-18 04:11:12 +0000 | [diff] [blame] | 376 | bool isMemVX32() const { |
| 377 | return Kind == Memory && (!Mem.Size || Mem.Size == 32) && |
| 378 | getMemIndexReg() >= X86::XMM0 && getMemIndexReg() <= X86::XMM15; |
| 379 | } |
| 380 | bool isMemVY32() const { |
| 381 | return Kind == Memory && (!Mem.Size || Mem.Size == 32) && |
| 382 | getMemIndexReg() >= X86::YMM0 && getMemIndexReg() <= X86::YMM15; |
| 383 | } |
| 384 | bool isMemVX64() const { |
| 385 | return Kind == Memory && (!Mem.Size || Mem.Size == 64) && |
| 386 | getMemIndexReg() >= X86::XMM0 && getMemIndexReg() <= X86::XMM15; |
| 387 | } |
| 388 | bool isMemVY64() const { |
| 389 | return Kind == Memory && (!Mem.Size || Mem.Size == 64) && |
| 390 | getMemIndexReg() >= X86::YMM0 && getMemIndexReg() <= X86::YMM15; |
| 391 | } |
| 392 | |
Daniel Dunbar | b834f5d | 2010-01-30 01:02:48 +0000 | [diff] [blame] | 393 | bool isAbsMem() const { |
| 394 | return Kind == Memory && !getMemSegReg() && !getMemBaseReg() && |
Daniel Dunbar | 7b9147a | 2010-02-02 21:44:16 +0000 | [diff] [blame] | 395 | !getMemIndexReg() && getMemScale() == 1; |
Daniel Dunbar | b834f5d | 2010-01-30 01:02:48 +0000 | [diff] [blame] | 396 | } |
| 397 | |
Daniel Dunbar | 20927f2 | 2009-08-07 08:26:05 +0000 | [diff] [blame] | 398 | bool isReg() const { return Kind == Register; } |
| 399 | |
Daniel Dunbar | 9c60f53 | 2010-02-13 00:17:21 +0000 | [diff] [blame] | 400 | void addExpr(MCInst &Inst, const MCExpr *Expr) const { |
| 401 | // Add as immediates when possible. |
| 402 | if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) |
| 403 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
| 404 | else |
| 405 | Inst.addOperand(MCOperand::CreateExpr(Expr)); |
| 406 | } |
| 407 | |
Daniel Dunbar | 5c468e3 | 2009-08-10 21:00:45 +0000 | [diff] [blame] | 408 | void addRegOperands(MCInst &Inst, unsigned N) const { |
Daniel Dunbar | 20927f2 | 2009-08-07 08:26:05 +0000 | [diff] [blame] | 409 | assert(N == 1 && "Invalid number of operands!"); |
| 410 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 411 | } |
| 412 | |
Daniel Dunbar | 5c468e3 | 2009-08-10 21:00:45 +0000 | [diff] [blame] | 413 | void addImmOperands(MCInst &Inst, unsigned N) const { |
Daniel Dunbar | 20927f2 | 2009-08-07 08:26:05 +0000 | [diff] [blame] | 414 | assert(N == 1 && "Invalid number of operands!"); |
Daniel Dunbar | 9c60f53 | 2010-02-13 00:17:21 +0000 | [diff] [blame] | 415 | addExpr(Inst, getImm()); |
Daniel Dunbar | 20927f2 | 2009-08-07 08:26:05 +0000 | [diff] [blame] | 416 | } |
| 417 | |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 418 | void addMem8Operands(MCInst &Inst, unsigned N) const { |
| 419 | addMemOperands(Inst, N); |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 420 | } |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 421 | void addMem16Operands(MCInst &Inst, unsigned N) const { |
| 422 | addMemOperands(Inst, N); |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 423 | } |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 424 | void addMem32Operands(MCInst &Inst, unsigned N) const { |
| 425 | addMemOperands(Inst, N); |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 426 | } |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 427 | void addMem64Operands(MCInst &Inst, unsigned N) const { |
| 428 | addMemOperands(Inst, N); |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 429 | } |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 430 | void addMem80Operands(MCInst &Inst, unsigned N) const { |
| 431 | addMemOperands(Inst, N); |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 432 | } |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 433 | void addMem128Operands(MCInst &Inst, unsigned N) const { |
| 434 | addMemOperands(Inst, N); |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 435 | } |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 436 | void addMem256Operands(MCInst &Inst, unsigned N) const { |
| 437 | addMemOperands(Inst, N); |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 438 | } |
Craig Topper | 75dc33a | 2012-07-18 04:11:12 +0000 | [diff] [blame] | 439 | void addMemVX32Operands(MCInst &Inst, unsigned N) const { |
| 440 | addMemOperands(Inst, N); |
| 441 | } |
| 442 | void addMemVY32Operands(MCInst &Inst, unsigned N) const { |
| 443 | addMemOperands(Inst, N); |
| 444 | } |
| 445 | void addMemVX64Operands(MCInst &Inst, unsigned N) const { |
| 446 | addMemOperands(Inst, N); |
| 447 | } |
| 448 | void addMemVY64Operands(MCInst &Inst, unsigned N) const { |
| 449 | addMemOperands(Inst, N); |
| 450 | } |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 451 | |
Daniel Dunbar | 5c468e3 | 2009-08-10 21:00:45 +0000 | [diff] [blame] | 452 | void addMemOperands(MCInst &Inst, unsigned N) const { |
Daniel Dunbar | ec2b1f1 | 2010-01-30 00:24:00 +0000 | [diff] [blame] | 453 | assert((N == 5) && "Invalid number of operands!"); |
Daniel Dunbar | 20927f2 | 2009-08-07 08:26:05 +0000 | [diff] [blame] | 454 | Inst.addOperand(MCOperand::CreateReg(getMemBaseReg())); |
| 455 | Inst.addOperand(MCOperand::CreateImm(getMemScale())); |
| 456 | Inst.addOperand(MCOperand::CreateReg(getMemIndexReg())); |
Daniel Dunbar | 9c60f53 | 2010-02-13 00:17:21 +0000 | [diff] [blame] | 457 | addExpr(Inst, getMemDisp()); |
Daniel Dunbar | ec2b1f1 | 2010-01-30 00:24:00 +0000 | [diff] [blame] | 458 | Inst.addOperand(MCOperand::CreateReg(getMemSegReg())); |
| 459 | } |
Daniel Dunbar | 20927f2 | 2009-08-07 08:26:05 +0000 | [diff] [blame] | 460 | |
Daniel Dunbar | b834f5d | 2010-01-30 01:02:48 +0000 | [diff] [blame] | 461 | void addAbsMemOperands(MCInst &Inst, unsigned N) const { |
| 462 | assert((N == 1) && "Invalid number of operands!"); |
Kevin Enderby | b80d571 | 2012-02-23 18:18:17 +0000 | [diff] [blame] | 463 | // Add as immediates when possible. |
| 464 | if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemDisp())) |
| 465 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
| 466 | else |
| 467 | Inst.addOperand(MCOperand::CreateExpr(getMemDisp())); |
Daniel Dunbar | b834f5d | 2010-01-30 01:02:48 +0000 | [diff] [blame] | 468 | } |
| 469 | |
Chris Lattner | b4307b3 | 2010-01-15 19:28:38 +0000 | [diff] [blame] | 470 | static X86Operand *CreateToken(StringRef Str, SMLoc Loc) { |
Jordan Rose | 3ebe59c | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 471 | SMLoc EndLoc = SMLoc::getFromPointer(Loc.getPointer() + Str.size()); |
Benjamin Kramer | f82edaf | 2011-10-16 11:28:29 +0000 | [diff] [blame] | 472 | X86Operand *Res = new X86Operand(Token, Loc, EndLoc); |
Chris Lattner | 29ef9a2 | 2010-01-15 18:51:29 +0000 | [diff] [blame] | 473 | Res->Tok.Data = Str.data(); |
| 474 | Res->Tok.Length = Str.size(); |
Daniel Dunbar | 20927f2 | 2009-08-07 08:26:05 +0000 | [diff] [blame] | 475 | return Res; |
| 476 | } |
| 477 | |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 478 | static X86Operand *CreateReg(unsigned RegNo, SMLoc StartLoc, SMLoc EndLoc, |
Chad Rosier | c1ec207 | 2013-01-10 22:10:27 +0000 | [diff] [blame] | 479 | bool AddressOf = false, |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 480 | SMLoc OffsetOfLoc = SMLoc()) { |
Chris Lattner | 1f19f0f | 2010-01-15 19:06:59 +0000 | [diff] [blame] | 481 | X86Operand *Res = new X86Operand(Register, StartLoc, EndLoc); |
Chris Lattner | 29ef9a2 | 2010-01-15 18:51:29 +0000 | [diff] [blame] | 482 | Res->Reg.RegNo = RegNo; |
Chad Rosier | c1ec207 | 2013-01-10 22:10:27 +0000 | [diff] [blame] | 483 | Res->AddressOf = AddressOf; |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 484 | Res->OffsetOfLoc = OffsetOfLoc; |
Chris Lattner | 29ef9a2 | 2010-01-15 18:51:29 +0000 | [diff] [blame] | 485 | return Res; |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 486 | } |
Daniel Dunbar | 20927f2 | 2009-08-07 08:26:05 +0000 | [diff] [blame] | 487 | |
Chad Rosier | efcb3d9 | 2012-10-26 18:04:20 +0000 | [diff] [blame] | 488 | static X86Operand *CreateImm(const MCExpr *Val, SMLoc StartLoc, SMLoc EndLoc, |
| 489 | bool NeedRewrite = true){ |
Chris Lattner | b4307b3 | 2010-01-15 19:28:38 +0000 | [diff] [blame] | 490 | X86Operand *Res = new X86Operand(Immediate, StartLoc, EndLoc); |
Chris Lattner | 29ef9a2 | 2010-01-15 18:51:29 +0000 | [diff] [blame] | 491 | Res->Imm.Val = Val; |
Chad Rosier | efcb3d9 | 2012-10-26 18:04:20 +0000 | [diff] [blame] | 492 | Res->Imm.NeedAsmRewrite = NeedRewrite; |
Chris Lattner | 29ef9a2 | 2010-01-15 18:51:29 +0000 | [diff] [blame] | 493 | return Res; |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 494 | } |
Daniel Dunbar | 20927f2 | 2009-08-07 08:26:05 +0000 | [diff] [blame] | 495 | |
Daniel Dunbar | b834f5d | 2010-01-30 01:02:48 +0000 | [diff] [blame] | 496 | /// Create an absolute memory operand. |
Chad Rosier | 4284e17 | 2012-10-24 22:13:37 +0000 | [diff] [blame] | 497 | static X86Operand *CreateMem(const MCExpr *Disp, SMLoc StartLoc, SMLoc EndLoc, |
Chad Rosier | 7109fbe | 2013-01-10 23:39:07 +0000 | [diff] [blame] | 498 | unsigned Size = 0, bool NeedSizeDir = false) { |
Daniel Dunbar | b834f5d | 2010-01-30 01:02:48 +0000 | [diff] [blame] | 499 | X86Operand *Res = new X86Operand(Memory, StartLoc, EndLoc); |
| 500 | Res->Mem.SegReg = 0; |
| 501 | Res->Mem.Disp = Disp; |
| 502 | Res->Mem.BaseReg = 0; |
| 503 | Res->Mem.IndexReg = 0; |
Daniel Dunbar | 7b9147a | 2010-02-02 21:44:16 +0000 | [diff] [blame] | 504 | Res->Mem.Scale = 1; |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 505 | Res->Mem.Size = Size; |
Chad Rosier | 96d58e6 | 2012-10-19 20:57:14 +0000 | [diff] [blame] | 506 | Res->Mem.NeedSizeDir = NeedSizeDir; |
Chad Rosier | 7109fbe | 2013-01-10 23:39:07 +0000 | [diff] [blame] | 507 | Res->AddressOf = false; |
Daniel Dunbar | b834f5d | 2010-01-30 01:02:48 +0000 | [diff] [blame] | 508 | return Res; |
| 509 | } |
| 510 | |
| 511 | /// Create a generalized memory operand. |
Chris Lattner | 309264d | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 512 | static X86Operand *CreateMem(unsigned SegReg, const MCExpr *Disp, |
| 513 | unsigned BaseReg, unsigned IndexReg, |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 514 | unsigned Scale, SMLoc StartLoc, SMLoc EndLoc, |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 515 | unsigned Size = 0, bool NeedSizeDir = false) { |
Daniel Dunbar | b834f5d | 2010-01-30 01:02:48 +0000 | [diff] [blame] | 516 | // We should never just have a displacement, that should be parsed as an |
| 517 | // absolute memory operand. |
Daniel Dunbar | c09e411 | 2009-07-31 22:22:54 +0000 | [diff] [blame] | 518 | assert((SegReg || BaseReg || IndexReg) && "Invalid memory operand!"); |
| 519 | |
Daniel Dunbar | 022e2a8 | 2009-07-31 20:53:16 +0000 | [diff] [blame] | 520 | // The scale should always be one of {1,2,4,8}. |
| 521 | assert(((Scale == 1 || Scale == 2 || Scale == 4 || Scale == 8)) && |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 522 | "Invalid scale!"); |
Chris Lattner | 0a3c5a5 | 2010-01-15 19:33:43 +0000 | [diff] [blame] | 523 | X86Operand *Res = new X86Operand(Memory, StartLoc, EndLoc); |
Chris Lattner | 29ef9a2 | 2010-01-15 18:51:29 +0000 | [diff] [blame] | 524 | Res->Mem.SegReg = SegReg; |
| 525 | Res->Mem.Disp = Disp; |
| 526 | Res->Mem.BaseReg = BaseReg; |
| 527 | Res->Mem.IndexReg = IndexReg; |
| 528 | Res->Mem.Scale = Scale; |
Devang Patel | c59d9df | 2012-01-12 01:51:42 +0000 | [diff] [blame] | 529 | Res->Mem.Size = Size; |
Chad Rosier | 96d58e6 | 2012-10-19 20:57:14 +0000 | [diff] [blame] | 530 | Res->Mem.NeedSizeDir = NeedSizeDir; |
NAKAMURA Takumi | b789b94 | 2013-01-11 01:13:54 +0000 | [diff] [blame] | 531 | Res->AddressOf = false; |
Chris Lattner | 29ef9a2 | 2010-01-15 18:51:29 +0000 | [diff] [blame] | 532 | return Res; |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 533 | } |
| 534 | }; |
Daniel Dunbar | a3af370 | 2009-07-20 18:55:04 +0000 | [diff] [blame] | 535 | |
Chris Lattner | 37dfdec | 2009-07-29 06:33:53 +0000 | [diff] [blame] | 536 | } // end anonymous namespace. |
Daniel Dunbar | a2edbab | 2009-07-28 20:47:52 +0000 | [diff] [blame] | 537 | |
Devang Patel | dd929fc | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 538 | bool X86AsmParser::isSrcOp(X86Operand &Op) { |
Evan Cheng | 59ee62d | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 539 | unsigned basereg = is64BitMode() ? X86::RSI : X86::ESI; |
Joerg Sonnenberger | 96622aa | 2011-03-18 11:59:40 +0000 | [diff] [blame] | 540 | |
| 541 | return (Op.isMem() && |
| 542 | (Op.Mem.SegReg == 0 || Op.Mem.SegReg == X86::DS) && |
| 543 | isa<MCConstantExpr>(Op.Mem.Disp) && |
| 544 | cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 && |
| 545 | Op.Mem.BaseReg == basereg && Op.Mem.IndexReg == 0); |
| 546 | } |
| 547 | |
Devang Patel | dd929fc | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 548 | bool X86AsmParser::isDstOp(X86Operand &Op) { |
Evan Cheng | 59ee62d | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 549 | unsigned basereg = is64BitMode() ? X86::RDI : X86::EDI; |
Joerg Sonnenberger | 96622aa | 2011-03-18 11:59:40 +0000 | [diff] [blame] | 550 | |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 551 | return Op.isMem() && |
Kevin Enderby | 0f5ab7c | 2012-03-13 19:47:55 +0000 | [diff] [blame] | 552 | (Op.Mem.SegReg == 0 || Op.Mem.SegReg == X86::ES) && |
Joerg Sonnenberger | 96622aa | 2011-03-18 11:59:40 +0000 | [diff] [blame] | 553 | isa<MCConstantExpr>(Op.Mem.Disp) && |
| 554 | cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 && |
| 555 | Op.Mem.BaseReg == basereg && Op.Mem.IndexReg == 0; |
| 556 | } |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 557 | |
Devang Patel | dd929fc | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 558 | bool X86AsmParser::ParseRegister(unsigned &RegNo, |
| 559 | SMLoc &StartLoc, SMLoc &EndLoc) { |
Chris Lattner | 2307574 | 2010-01-15 18:27:19 +0000 | [diff] [blame] | 560 | RegNo = 0; |
Benjamin Kramer | 8e70b55 | 2012-09-07 14:51:35 +0000 | [diff] [blame] | 561 | const AsmToken &PercentTok = Parser.getTok(); |
| 562 | StartLoc = PercentTok.getLoc(); |
| 563 | |
| 564 | // If we encounter a %, ignore it. This code handles registers with and |
| 565 | // without the prefix, unprefixed registers can occur in cfi directives. |
| 566 | if (!isParsingIntelSyntax() && PercentTok.is(AsmToken::Percent)) |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 567 | Parser.Lex(); // Eat percent token. |
Kevin Enderby | 7b4608d | 2009-09-03 17:15:07 +0000 | [diff] [blame] | 568 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 569 | const AsmToken &Tok = Parser.getTok(); |
Jordan Rose | 3ebe59c | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 570 | EndLoc = Tok.getEndLoc(); |
| 571 | |
Devang Patel | 1aea430 | 2012-01-20 22:32:05 +0000 | [diff] [blame] | 572 | if (Tok.isNot(AsmToken::Identifier)) { |
Devang Patel | be3e310 | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 573 | if (isParsingIntelSyntax()) return true; |
Benjamin Kramer | 5efabcf | 2011-10-16 12:10:27 +0000 | [diff] [blame] | 574 | return Error(StartLoc, "invalid register name", |
Jordan Rose | 3ebe59c | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 575 | SMRange(StartLoc, EndLoc)); |
Devang Patel | 1aea430 | 2012-01-20 22:32:05 +0000 | [diff] [blame] | 576 | } |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 577 | |
Kevin Enderby | 7b4608d | 2009-09-03 17:15:07 +0000 | [diff] [blame] | 578 | RegNo = MatchRegisterName(Tok.getString()); |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 579 | |
Chris Lattner | 33d60d5 | 2010-09-22 04:11:10 +0000 | [diff] [blame] | 580 | // If the match failed, try the register name as lowercase. |
| 581 | if (RegNo == 0) |
Benjamin Kramer | 5908536 | 2011-11-06 20:37:06 +0000 | [diff] [blame] | 582 | RegNo = MatchRegisterName(Tok.getString().lower()); |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 583 | |
Evan Cheng | 5de728c | 2011-07-27 23:22:03 +0000 | [diff] [blame] | 584 | if (!is64BitMode()) { |
| 585 | // FIXME: This should be done using Requires<In32BitMode> and |
| 586 | // Requires<In64BitMode> so "eiz" usage in 64-bit instructions can be also |
| 587 | // checked. |
| 588 | // FIXME: Check AH, CH, DH, BH cannot be used in an instruction requiring a |
| 589 | // REX prefix. |
| 590 | if (RegNo == X86::RIZ || |
| 591 | X86MCRegisterClasses[X86::GR64RegClassID].contains(RegNo) || |
| 592 | X86II::isX86_64NonExtLowByteReg(RegNo) || |
| 593 | X86II::isX86_64ExtendedReg(RegNo)) |
Benjamin Kramer | 5efabcf | 2011-10-16 12:10:27 +0000 | [diff] [blame] | 594 | return Error(StartLoc, "register %" |
| 595 | + Tok.getString() + " is only available in 64-bit mode", |
Jordan Rose | 3ebe59c | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 596 | SMRange(StartLoc, EndLoc)); |
Evan Cheng | 5de728c | 2011-07-27 23:22:03 +0000 | [diff] [blame] | 597 | } |
Bruno Cardoso Lopes | 3c8e1be | 2010-07-24 00:06:39 +0000 | [diff] [blame] | 598 | |
Chris Lattner | 33d60d5 | 2010-09-22 04:11:10 +0000 | [diff] [blame] | 599 | // Parse "%st" as "%st(0)" and "%st(1)", which is multiple tokens. |
| 600 | if (RegNo == 0 && (Tok.getString() == "st" || Tok.getString() == "ST")) { |
Chris Lattner | e16b0fc | 2010-02-09 00:49:22 +0000 | [diff] [blame] | 601 | RegNo = X86::ST0; |
Chris Lattner | e16b0fc | 2010-02-09 00:49:22 +0000 | [diff] [blame] | 602 | Parser.Lex(); // Eat 'st' |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 603 | |
Chris Lattner | e16b0fc | 2010-02-09 00:49:22 +0000 | [diff] [blame] | 604 | // Check to see if we have '(4)' after %st. |
| 605 | if (getLexer().isNot(AsmToken::LParen)) |
| 606 | return false; |
| 607 | // Lex the paren. |
| 608 | getParser().Lex(); |
| 609 | |
| 610 | const AsmToken &IntTok = Parser.getTok(); |
| 611 | if (IntTok.isNot(AsmToken::Integer)) |
| 612 | return Error(IntTok.getLoc(), "expected stack index"); |
| 613 | switch (IntTok.getIntVal()) { |
| 614 | case 0: RegNo = X86::ST0; break; |
| 615 | case 1: RegNo = X86::ST1; break; |
| 616 | case 2: RegNo = X86::ST2; break; |
| 617 | case 3: RegNo = X86::ST3; break; |
| 618 | case 4: RegNo = X86::ST4; break; |
| 619 | case 5: RegNo = X86::ST5; break; |
| 620 | case 6: RegNo = X86::ST6; break; |
| 621 | case 7: RegNo = X86::ST7; break; |
| 622 | default: return Error(IntTok.getLoc(), "invalid stack index"); |
| 623 | } |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 624 | |
Chris Lattner | e16b0fc | 2010-02-09 00:49:22 +0000 | [diff] [blame] | 625 | if (getParser().Lex().isNot(AsmToken::RParen)) |
| 626 | return Error(Parser.getTok().getLoc(), "expected ')'"); |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 627 | |
Jordan Rose | 3ebe59c | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 628 | EndLoc = Parser.getTok().getEndLoc(); |
Chris Lattner | e16b0fc | 2010-02-09 00:49:22 +0000 | [diff] [blame] | 629 | Parser.Lex(); // Eat ')' |
| 630 | return false; |
| 631 | } |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 632 | |
Jordan Rose | 3ebe59c | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 633 | EndLoc = Parser.getTok().getEndLoc(); |
| 634 | |
Chris Lattner | 645b209 | 2010-06-24 07:29:18 +0000 | [diff] [blame] | 635 | // If this is "db[0-7]", match it as an alias |
| 636 | // for dr[0-7]. |
| 637 | if (RegNo == 0 && Tok.getString().size() == 3 && |
| 638 | Tok.getString().startswith("db")) { |
| 639 | switch (Tok.getString()[2]) { |
| 640 | case '0': RegNo = X86::DR0; break; |
| 641 | case '1': RegNo = X86::DR1; break; |
| 642 | case '2': RegNo = X86::DR2; break; |
| 643 | case '3': RegNo = X86::DR3; break; |
| 644 | case '4': RegNo = X86::DR4; break; |
| 645 | case '5': RegNo = X86::DR5; break; |
| 646 | case '6': RegNo = X86::DR6; break; |
| 647 | case '7': RegNo = X86::DR7; break; |
| 648 | } |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 649 | |
Chris Lattner | 645b209 | 2010-06-24 07:29:18 +0000 | [diff] [blame] | 650 | if (RegNo != 0) { |
Jordan Rose | 3ebe59c | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 651 | EndLoc = Parser.getTok().getEndLoc(); |
Chris Lattner | 645b209 | 2010-06-24 07:29:18 +0000 | [diff] [blame] | 652 | Parser.Lex(); // Eat it. |
| 653 | return false; |
| 654 | } |
| 655 | } |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 656 | |
Devang Patel | 1aea430 | 2012-01-20 22:32:05 +0000 | [diff] [blame] | 657 | if (RegNo == 0) { |
Devang Patel | be3e310 | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 658 | if (isParsingIntelSyntax()) return true; |
Benjamin Kramer | 5efabcf | 2011-10-16 12:10:27 +0000 | [diff] [blame] | 659 | return Error(StartLoc, "invalid register name", |
Jordan Rose | 3ebe59c | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 660 | SMRange(StartLoc, EndLoc)); |
Devang Patel | 1aea430 | 2012-01-20 22:32:05 +0000 | [diff] [blame] | 661 | } |
Daniel Dunbar | 0e2771f | 2009-07-29 00:02:19 +0000 | [diff] [blame] | 662 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 663 | Parser.Lex(); // Eat identifier token. |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 664 | return false; |
Daniel Dunbar | 092a9dd | 2009-07-17 20:42:00 +0000 | [diff] [blame] | 665 | } |
| 666 | |
Devang Patel | dd929fc | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 667 | X86Operand *X86AsmParser::ParseOperand() { |
Devang Patel | be3e310 | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 668 | if (isParsingIntelSyntax()) |
Devang Patel | 0a33886 | 2012-01-12 01:36:43 +0000 | [diff] [blame] | 669 | return ParseIntelOperand(); |
| 670 | return ParseATTOperand(); |
| 671 | } |
| 672 | |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 673 | /// getIntelMemOperandSize - Return intel memory operand size. |
| 674 | static unsigned getIntelMemOperandSize(StringRef OpStr) { |
Chad Rosier | 66b64be | 2012-09-11 21:10:25 +0000 | [diff] [blame] | 675 | unsigned Size = StringSwitch<unsigned>(OpStr) |
Chad Rosier | f58ae5d | 2012-09-12 18:24:26 +0000 | [diff] [blame] | 676 | .Cases("BYTE", "byte", 8) |
| 677 | .Cases("WORD", "word", 16) |
| 678 | .Cases("DWORD", "dword", 32) |
| 679 | .Cases("QWORD", "qword", 64) |
| 680 | .Cases("XWORD", "xword", 80) |
| 681 | .Cases("XMMWORD", "xmmword", 128) |
| 682 | .Cases("YMMWORD", "ymmword", 256) |
Chad Rosier | 66b64be | 2012-09-11 21:10:25 +0000 | [diff] [blame] | 683 | .Default(0); |
| 684 | return Size; |
Devang Patel | 0a33886 | 2012-01-12 01:36:43 +0000 | [diff] [blame] | 685 | } |
| 686 | |
Chad Rosier | dd2e895 | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 687 | enum IntelBracExprState { |
| 688 | IBES_START, |
| 689 | IBES_LBRAC, |
| 690 | IBES_RBRAC, |
| 691 | IBES_REGISTER, |
| 692 | IBES_REGISTER_STAR, |
| 693 | IBES_REGISTER_STAR_INTEGER, |
| 694 | IBES_INTEGER, |
| 695 | IBES_INTEGER_STAR, |
| 696 | IBES_INDEX_REGISTER, |
| 697 | IBES_IDENTIFIER, |
| 698 | IBES_DISP_EXPR, |
| 699 | IBES_MINUS, |
| 700 | IBES_ERROR |
| 701 | }; |
| 702 | |
| 703 | class IntelBracExprStateMachine { |
| 704 | IntelBracExprState State; |
| 705 | unsigned BaseReg, IndexReg, Scale; |
| 706 | int64_t Disp; |
| 707 | |
| 708 | unsigned TmpReg; |
| 709 | int64_t TmpInteger; |
| 710 | |
| 711 | bool isPlus; |
| 712 | |
| 713 | public: |
| 714 | IntelBracExprStateMachine(MCAsmParser &parser) : |
| 715 | State(IBES_START), BaseReg(0), IndexReg(0), Scale(1), Disp(0), |
| 716 | TmpReg(0), TmpInteger(0), isPlus(true) {} |
| 717 | |
| 718 | unsigned getBaseReg() { return BaseReg; } |
| 719 | unsigned getIndexReg() { return IndexReg; } |
| 720 | unsigned getScale() { return Scale; } |
| 721 | int64_t getDisp() { return Disp; } |
| 722 | bool isValidEndState() { return State == IBES_RBRAC; } |
| 723 | |
| 724 | void onPlus() { |
| 725 | switch (State) { |
| 726 | default: |
| 727 | State = IBES_ERROR; |
| 728 | break; |
| 729 | case IBES_INTEGER: |
| 730 | State = IBES_START; |
| 731 | if (isPlus) |
| 732 | Disp += TmpInteger; |
| 733 | else |
| 734 | Disp -= TmpInteger; |
| 735 | break; |
| 736 | case IBES_REGISTER: |
| 737 | State = IBES_START; |
| 738 | // If we already have a BaseReg, then assume this is the IndexReg with a |
| 739 | // scale of 1. |
| 740 | if (!BaseReg) { |
| 741 | BaseReg = TmpReg; |
| 742 | } else { |
| 743 | assert (!IndexReg && "BaseReg/IndexReg already set!"); |
| 744 | IndexReg = TmpReg; |
| 745 | Scale = 1; |
| 746 | } |
| 747 | break; |
| 748 | case IBES_INDEX_REGISTER: |
| 749 | State = IBES_START; |
| 750 | break; |
| 751 | } |
| 752 | isPlus = true; |
| 753 | } |
| 754 | void onMinus() { |
| 755 | switch (State) { |
| 756 | default: |
| 757 | State = IBES_ERROR; |
| 758 | break; |
| 759 | case IBES_START: |
| 760 | State = IBES_MINUS; |
| 761 | break; |
| 762 | case IBES_INTEGER: |
| 763 | State = IBES_START; |
| 764 | if (isPlus) |
| 765 | Disp += TmpInteger; |
| 766 | else |
| 767 | Disp -= TmpInteger; |
| 768 | break; |
| 769 | case IBES_REGISTER: |
| 770 | State = IBES_START; |
| 771 | // If we already have a BaseReg, then assume this is the IndexReg with a |
| 772 | // scale of 1. |
| 773 | if (!BaseReg) { |
| 774 | BaseReg = TmpReg; |
| 775 | } else { |
| 776 | assert (!IndexReg && "BaseReg/IndexReg already set!"); |
| 777 | IndexReg = TmpReg; |
| 778 | Scale = 1; |
| 779 | } |
| 780 | break; |
| 781 | case IBES_INDEX_REGISTER: |
| 782 | State = IBES_START; |
| 783 | break; |
| 784 | } |
| 785 | isPlus = false; |
| 786 | } |
| 787 | void onRegister(unsigned Reg) { |
| 788 | switch (State) { |
| 789 | default: |
| 790 | State = IBES_ERROR; |
| 791 | break; |
| 792 | case IBES_START: |
| 793 | State = IBES_REGISTER; |
| 794 | TmpReg = Reg; |
| 795 | break; |
| 796 | case IBES_INTEGER_STAR: |
| 797 | assert (!IndexReg && "IndexReg already set!"); |
| 798 | State = IBES_INDEX_REGISTER; |
| 799 | IndexReg = Reg; |
| 800 | Scale = TmpInteger; |
| 801 | break; |
| 802 | } |
| 803 | } |
| 804 | void onDispExpr() { |
| 805 | switch (State) { |
| 806 | default: |
| 807 | State = IBES_ERROR; |
| 808 | break; |
| 809 | case IBES_START: |
| 810 | State = IBES_DISP_EXPR; |
| 811 | break; |
| 812 | } |
| 813 | } |
| 814 | void onInteger(int64_t TmpInt) { |
| 815 | switch (State) { |
| 816 | default: |
| 817 | State = IBES_ERROR; |
| 818 | break; |
| 819 | case IBES_START: |
| 820 | State = IBES_INTEGER; |
| 821 | TmpInteger = TmpInt; |
| 822 | break; |
| 823 | case IBES_MINUS: |
| 824 | State = IBES_INTEGER; |
| 825 | TmpInteger = TmpInt; |
| 826 | break; |
| 827 | case IBES_REGISTER_STAR: |
| 828 | assert (!IndexReg && "IndexReg already set!"); |
| 829 | State = IBES_INDEX_REGISTER; |
| 830 | IndexReg = TmpReg; |
| 831 | Scale = TmpInt; |
| 832 | break; |
| 833 | } |
| 834 | } |
| 835 | void onStar() { |
| 836 | switch (State) { |
| 837 | default: |
| 838 | State = IBES_ERROR; |
| 839 | break; |
| 840 | case IBES_INTEGER: |
| 841 | State = IBES_INTEGER_STAR; |
| 842 | break; |
| 843 | case IBES_REGISTER: |
| 844 | State = IBES_REGISTER_STAR; |
| 845 | break; |
| 846 | } |
| 847 | } |
| 848 | void onLBrac() { |
| 849 | switch (State) { |
| 850 | default: |
| 851 | State = IBES_ERROR; |
| 852 | break; |
| 853 | case IBES_RBRAC: |
| 854 | State = IBES_START; |
| 855 | isPlus = true; |
| 856 | break; |
| 857 | } |
| 858 | } |
| 859 | void onRBrac() { |
| 860 | switch (State) { |
| 861 | default: |
| 862 | State = IBES_ERROR; |
| 863 | break; |
| 864 | case IBES_DISP_EXPR: |
| 865 | State = IBES_RBRAC; |
| 866 | break; |
| 867 | case IBES_INTEGER: |
| 868 | State = IBES_RBRAC; |
| 869 | if (isPlus) |
| 870 | Disp += TmpInteger; |
| 871 | else |
| 872 | Disp -= TmpInteger; |
| 873 | break; |
| 874 | case IBES_REGISTER: |
| 875 | State = IBES_RBRAC; |
| 876 | // If we already have a BaseReg, then assume this is the IndexReg with a |
| 877 | // scale of 1. |
| 878 | if (!BaseReg) { |
| 879 | BaseReg = TmpReg; |
| 880 | } else { |
| 881 | assert (!IndexReg && "BaseReg/IndexReg already set!"); |
| 882 | IndexReg = TmpReg; |
| 883 | Scale = 1; |
| 884 | } |
| 885 | break; |
| 886 | case IBES_INDEX_REGISTER: |
| 887 | State = IBES_RBRAC; |
| 888 | break; |
| 889 | } |
| 890 | } |
| 891 | }; |
| 892 | |
Chad Rosier | 65c8892 | 2012-10-22 19:42:52 +0000 | [diff] [blame] | 893 | X86Operand *X86AsmParser::ParseIntelBracExpression(unsigned SegReg, |
Devang Patel | 7c64fe6 | 2012-01-23 18:31:58 +0000 | [diff] [blame] | 894 | unsigned Size) { |
Chad Rosier | 4284e17 | 2012-10-24 22:13:37 +0000 | [diff] [blame] | 895 | const AsmToken &Tok = Parser.getTok(); |
Jordan Rose | 3ebe59c | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 896 | SMLoc Start = Tok.getLoc(), End = Tok.getEndLoc(); |
Devang Patel | 0a33886 | 2012-01-12 01:36:43 +0000 | [diff] [blame] | 897 | |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 898 | // Eat '[' |
| 899 | if (getLexer().isNot(AsmToken::LBrac)) |
| 900 | return ErrorOperand(Start, "Expected '[' token!"); |
| 901 | Parser.Lex(); |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 902 | |
Chad Rosier | dd2e895 | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 903 | unsigned TmpReg = 0; |
| 904 | |
| 905 | // Try to handle '[' 'symbol' ']' |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 906 | if (getLexer().is(AsmToken::Identifier)) { |
Chad Rosier | dd2e895 | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 907 | if (ParseRegister(TmpReg, Start, End)) { |
| 908 | const MCExpr *Disp; |
| 909 | if (getParser().ParseExpression(Disp, End)) |
| 910 | return 0; |
| 911 | |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 912 | if (getLexer().isNot(AsmToken::RBrac)) |
Jordan Rose | 3ebe59c | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 913 | return ErrorOperand(Parser.getTok().getLoc(), "Expected ']' token!"); |
| 914 | End = Parser.getTok().getEndLoc(); |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 915 | Parser.Lex(); |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 916 | return X86Operand::CreateMem(Disp, Start, End, Size); |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 917 | } |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 918 | } |
| 919 | |
Chad Rosier | dd2e895 | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 920 | // Parse [ BaseReg + Scale*IndexReg + Disp ]. |
| 921 | bool Done = false; |
| 922 | IntelBracExprStateMachine SM(Parser); |
Chad Rosier | 2fbc239 | 2012-10-29 18:01:54 +0000 | [diff] [blame] | 923 | |
Chad Rosier | dd2e895 | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 924 | // If we parsed a register, then the end loc has already been set and |
| 925 | // the identifier has already been lexed. We also need to update the |
| 926 | // state. |
| 927 | if (TmpReg) |
| 928 | SM.onRegister(TmpReg); |
| 929 | |
| 930 | const MCExpr *Disp = 0; |
| 931 | while (!Done) { |
| 932 | bool UpdateLocLex = true; |
| 933 | |
| 934 | // The period in the dot operator (e.g., [ebx].foo.bar) is parsed as an |
| 935 | // identifier. Don't try an parse it as a register. |
| 936 | if (Tok.getString().startswith(".")) |
| 937 | break; |
| 938 | |
| 939 | switch (getLexer().getKind()) { |
| 940 | default: { |
| 941 | if (SM.isValidEndState()) { |
| 942 | Done = true; |
| 943 | break; |
| 944 | } |
| 945 | return ErrorOperand(Tok.getLoc(), "Unexpected token!"); |
| 946 | } |
| 947 | case AsmToken::Identifier: { |
| 948 | // This could be a register or a displacement expression. |
| 949 | if(!ParseRegister(TmpReg, Start, End)) { |
| 950 | SM.onRegister(TmpReg); |
| 951 | UpdateLocLex = false; |
| 952 | break; |
| 953 | } else if (!getParser().ParseExpression(Disp, End)) { |
| 954 | SM.onDispExpr(); |
| 955 | UpdateLocLex = false; |
| 956 | break; |
| 957 | } |
| 958 | return ErrorOperand(Tok.getLoc(), "Unexpected identifier!"); |
| 959 | } |
| 960 | case AsmToken::Integer: { |
Chad Rosier | 4284e17 | 2012-10-24 22:13:37 +0000 | [diff] [blame] | 961 | int64_t Val = Tok.getIntVal(); |
Chad Rosier | dd2e895 | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 962 | SM.onInteger(Val); |
| 963 | break; |
| 964 | } |
| 965 | case AsmToken::Plus: SM.onPlus(); break; |
| 966 | case AsmToken::Minus: SM.onMinus(); break; |
| 967 | case AsmToken::Star: SM.onStar(); break; |
| 968 | case AsmToken::LBrac: SM.onLBrac(); break; |
| 969 | case AsmToken::RBrac: SM.onRBrac(); break; |
| 970 | } |
| 971 | if (!Done && UpdateLocLex) { |
| 972 | End = Tok.getLoc(); |
| 973 | Parser.Lex(); // Consume the token. |
Devang Patel | f2d2137 | 2012-01-23 22:35:25 +0000 | [diff] [blame] | 974 | } |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 975 | } |
| 976 | |
Chad Rosier | dd2e895 | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 977 | if (!Disp) |
| 978 | Disp = MCConstantExpr::Create(SM.getDisp(), getContext()); |
Devang Patel | fdd3b30 | 2012-01-20 21:21:01 +0000 | [diff] [blame] | 979 | |
Chad Rosier | ddb53ef | 2012-10-26 22:01:25 +0000 | [diff] [blame] | 980 | // Parse the dot operator (e.g., [ebx].foo.bar). |
Chad Rosier | 5e6b37f | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 981 | if (Tok.getString().startswith(".")) { |
| 982 | SmallString<64> Err; |
| 983 | const MCExpr *NewDisp; |
| 984 | if (ParseIntelDotOperator(Disp, &NewDisp, Err)) |
| 985 | return ErrorOperand(Tok.getLoc(), Err); |
| 986 | |
Jordan Rose | 3ebe59c | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 987 | End = Parser.getTok().getEndLoc(); |
Chad Rosier | 5e6b37f | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 988 | Parser.Lex(); // Eat the field. |
| 989 | Disp = NewDisp; |
| 990 | } |
Chad Rosier | 22f441a | 2012-10-24 22:21:50 +0000 | [diff] [blame] | 991 | |
Chad Rosier | dd2e895 | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 992 | int BaseReg = SM.getBaseReg(); |
| 993 | int IndexReg = SM.getIndexReg(); |
Devang Patel | fdd3b30 | 2012-01-20 21:21:01 +0000 | [diff] [blame] | 994 | |
Chad Rosier | dd2e895 | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 995 | // handle [-42] |
| 996 | if (!BaseReg && !IndexReg) { |
| 997 | if (!SegReg) |
| 998 | return X86Operand::CreateMem(Disp, Start, End); |
| 999 | else |
| 1000 | return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, Start, End, Size); |
| 1001 | } |
| 1002 | |
| 1003 | int Scale = SM.getScale(); |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1004 | return X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale, |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1005 | Start, End, Size); |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1006 | } |
| 1007 | |
| 1008 | /// ParseIntelMemOperand - Parse intel style memory operand. |
Chad Rosier | 5b0f1b3 | 2012-10-04 23:59:38 +0000 | [diff] [blame] | 1009 | X86Operand *X86AsmParser::ParseIntelMemOperand(unsigned SegReg, SMLoc Start) { |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1010 | const AsmToken &Tok = Parser.getTok(); |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1011 | SMLoc End; |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1012 | |
| 1013 | unsigned Size = getIntelMemOperandSize(Tok.getString()); |
| 1014 | if (Size) { |
| 1015 | Parser.Lex(); |
Chad Rosier | f58ae5d | 2012-09-12 18:24:26 +0000 | [diff] [blame] | 1016 | assert ((Tok.getString() == "PTR" || Tok.getString() == "ptr") && |
| 1017 | "Unexpected token!"); |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1018 | Parser.Lex(); |
| 1019 | } |
| 1020 | |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1021 | if (getLexer().is(AsmToken::LBrac)) |
Devang Patel | 7c64fe6 | 2012-01-23 18:31:58 +0000 | [diff] [blame] | 1022 | return ParseIntelBracExpression(SegReg, Size); |
| 1023 | |
| 1024 | if (!ParseRegister(SegReg, Start, End)) { |
| 1025 | // Handel SegReg : [ ... ] |
| 1026 | if (getLexer().isNot(AsmToken::Colon)) |
| 1027 | return ErrorOperand(Start, "Expected ':' token!"); |
| 1028 | Parser.Lex(); // Eat : |
| 1029 | if (getLexer().isNot(AsmToken::LBrac)) |
| 1030 | return ErrorOperand(Start, "Expected '[' token!"); |
| 1031 | return ParseIntelBracExpression(SegReg, Size); |
| 1032 | } |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1033 | |
| 1034 | const MCExpr *Disp = MCConstantExpr::Create(0, getParser().getContext()); |
Jordan Rose | 3ebe59c | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 1035 | if (getParser().ParseExpression(Disp, End)) |
| 1036 | return 0; |
Chad Rosier | 96d58e6 | 2012-10-19 20:57:14 +0000 | [diff] [blame] | 1037 | |
| 1038 | bool NeedSizeDir = false; |
Chad Rosier | c1ec207 | 2013-01-10 22:10:27 +0000 | [diff] [blame] | 1039 | bool IsVarDecl = false; |
| 1040 | if (isParsingInlineAsm()) { |
Chad Rosier | 96d58e6 | 2012-10-19 20:57:14 +0000 | [diff] [blame] | 1041 | if (const MCSymbolRefExpr *SymRef = dyn_cast<MCSymbolRefExpr>(Disp)) { |
| 1042 | const MCSymbol &Sym = SymRef->getSymbol(); |
| 1043 | // FIXME: The SemaLookup will fail if the name is anything other then an |
| 1044 | // identifier. |
| 1045 | // FIXME: Pass a valid SMLoc. |
Chad Rosier | 505bca3 | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1046 | unsigned tLength, tSize, tType; |
| 1047 | SemaCallback->LookupInlineAsmIdentifier(Sym.getName(), NULL, tLength, |
| 1048 | tSize, tType, IsVarDecl); |
Chad Rosier | c1ec207 | 2013-01-10 22:10:27 +0000 | [diff] [blame] | 1049 | if (!Size) |
Chad Rosier | 505bca3 | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1050 | Size = tType * 8; // Size is in terms of bits in this context. |
Chad Rosier | 96d58e6 | 2012-10-19 20:57:14 +0000 | [diff] [blame] | 1051 | NeedSizeDir = Size > 0; |
| 1052 | } |
| 1053 | } |
Chad Rosier | 2a78413 | 2012-10-23 23:31:33 +0000 | [diff] [blame] | 1054 | if (!isParsingInlineAsm()) |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1055 | return X86Operand::CreateMem(Disp, Start, End, Size); |
Chad Rosier | c1ec207 | 2013-01-10 22:10:27 +0000 | [diff] [blame] | 1056 | else { |
| 1057 | // If this is not a VarDecl then assume it is a FuncDecl or some other label |
| 1058 | // reference. We need an 'r' constraint here, so we need to create register |
| 1059 | // operand to ensure proper matching. Just pick a GPR based on the size of |
| 1060 | // a pointer. |
| 1061 | if (!IsVarDecl) { |
| 1062 | unsigned RegNo = is64BitMode() ? X86::RBX : X86::EBX; |
| 1063 | return X86Operand::CreateReg(RegNo, Start, End, /*AddressOf=*/true); |
| 1064 | } |
| 1065 | |
Chad Rosier | d4d96ac | 2012-10-23 23:34:28 +0000 | [diff] [blame] | 1066 | // When parsing inline assembly we set the base register to a non-zero value |
| 1067 | // as we don't know the actual value at this time. This is necessary to |
| 1068 | // get the matching correct in some cases. |
Chad Rosier | 2a78413 | 2012-10-23 23:31:33 +0000 | [diff] [blame] | 1069 | return X86Operand::CreateMem(/*SegReg*/0, Disp, /*BaseReg*/1, /*IndexReg*/0, |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1070 | /*Scale*/1, Start, End, Size, NeedSizeDir); |
Chad Rosier | c1ec207 | 2013-01-10 22:10:27 +0000 | [diff] [blame] | 1071 | } |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1072 | } |
| 1073 | |
Chad Rosier | 22f441a | 2012-10-24 22:21:50 +0000 | [diff] [blame] | 1074 | /// Parse the '.' operator. |
Chad Rosier | 5e6b37f | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 1075 | bool X86AsmParser::ParseIntelDotOperator(const MCExpr *Disp, |
| 1076 | const MCExpr **NewDisp, |
| 1077 | SmallString<64> &Err) { |
Chad Rosier | 22f441a | 2012-10-24 22:21:50 +0000 | [diff] [blame] | 1078 | AsmToken Tok = *&Parser.getTok(); |
Chad Rosier | 5e6b37f | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 1079 | uint64_t OrigDispVal, DotDispVal; |
| 1080 | |
| 1081 | // FIXME: Handle non-constant expressions. |
| 1082 | if (const MCConstantExpr *OrigDisp = dyn_cast<MCConstantExpr>(Disp)) { |
| 1083 | OrigDispVal = OrigDisp->getValue(); |
| 1084 | } else { |
| 1085 | Err = "Non-constant offsets are not supported!"; |
| 1086 | return true; |
| 1087 | } |
Chad Rosier | 22f441a | 2012-10-24 22:21:50 +0000 | [diff] [blame] | 1088 | |
| 1089 | // Drop the '.'. |
| 1090 | StringRef DotDispStr = Tok.getString().drop_front(1); |
| 1091 | |
Chad Rosier | 22f441a | 2012-10-24 22:21:50 +0000 | [diff] [blame] | 1092 | // .Imm gets lexed as a real. |
| 1093 | if (Tok.is(AsmToken::Real)) { |
| 1094 | APInt DotDisp; |
| 1095 | DotDispStr.getAsInteger(10, DotDisp); |
Chad Rosier | 5e6b37f | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 1096 | DotDispVal = DotDisp.getZExtValue(); |
Chad Rosier | ec13022 | 2012-10-25 21:51:10 +0000 | [diff] [blame] | 1097 | } else if (Tok.is(AsmToken::Identifier)) { |
| 1098 | // We should only see an identifier when parsing the original inline asm. |
| 1099 | // The front-end should rewrite this in terms of immediates. |
| 1100 | assert (isParsingInlineAsm() && "Unexpected field name!"); |
| 1101 | |
| 1102 | unsigned DotDisp; |
| 1103 | std::pair<StringRef, StringRef> BaseMember = DotDispStr.split('.'); |
| 1104 | if (SemaCallback->LookupInlineAsmField(BaseMember.first, BaseMember.second, |
| 1105 | DotDisp)) { |
| 1106 | Err = "Unable to lookup field reference!"; |
| 1107 | return true; |
| 1108 | } |
| 1109 | DotDispVal = DotDisp; |
Chad Rosier | 5e6b37f | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 1110 | } else { |
| 1111 | Err = "Unexpected token type!"; |
| 1112 | return true; |
Chad Rosier | 22f441a | 2012-10-24 22:21:50 +0000 | [diff] [blame] | 1113 | } |
Chad Rosier | 5e6b37f | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 1114 | |
Chad Rosier | ec13022 | 2012-10-25 21:51:10 +0000 | [diff] [blame] | 1115 | if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) { |
| 1116 | SMLoc Loc = SMLoc::getFromPointer(DotDispStr.data()); |
| 1117 | unsigned Len = DotDispStr.size(); |
| 1118 | unsigned Val = OrigDispVal + DotDispVal; |
| 1119 | InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_DotOperator, Loc, Len, |
| 1120 | Val)); |
Chad Rosier | 5e6b37f | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 1121 | } |
| 1122 | |
| 1123 | *NewDisp = MCConstantExpr::Create(OrigDispVal + DotDispVal, getContext()); |
| 1124 | return false; |
Chad Rosier | 22f441a | 2012-10-24 22:21:50 +0000 | [diff] [blame] | 1125 | } |
| 1126 | |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1127 | /// Parse the 'offset' operator. This operator is used to specify the |
| 1128 | /// location rather then the content of a variable. |
| 1129 | X86Operand *X86AsmParser::ParseIntelOffsetOfOperator(SMLoc Start) { |
| 1130 | SMLoc OffsetOfLoc = Start; |
| 1131 | Parser.Lex(); // Eat offset. |
| 1132 | Start = Parser.getTok().getLoc(); |
| 1133 | assert (Parser.getTok().is(AsmToken::Identifier) && "Expected an identifier"); |
| 1134 | |
Chad Rosier | 6e43157 | 2012-10-26 16:09:20 +0000 | [diff] [blame] | 1135 | SMLoc End; |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1136 | const MCExpr *Val; |
| 1137 | if (getParser().ParseExpression(Val, End)) |
Chad Rosier | 7ab21c7 | 2012-10-26 18:32:44 +0000 | [diff] [blame] | 1138 | return ErrorOperand(Start, "Unable to parse expression!"); |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1139 | |
Chad Rosier | 6e43157 | 2012-10-26 16:09:20 +0000 | [diff] [blame] | 1140 | // Don't emit the offset operator. |
| 1141 | InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Skip, OffsetOfLoc, 7)); |
| 1142 | |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1143 | // The offset operator will have an 'r' constraint, thus we need to create |
| 1144 | // register operand to ensure proper matching. Just pick a GPR based on |
| 1145 | // the size of a pointer. |
| 1146 | unsigned RegNo = is64BitMode() ? X86::RBX : X86::EBX; |
Chad Rosier | c1ec207 | 2013-01-10 22:10:27 +0000 | [diff] [blame] | 1147 | return X86Operand::CreateReg(RegNo, Start, End, /*GetAddress=*/true, |
| 1148 | OffsetOfLoc); |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1149 | } |
| 1150 | |
Chad Rosier | 505bca3 | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1151 | enum IntelOperatorKind { |
| 1152 | IOK_LENGTH, |
| 1153 | IOK_SIZE, |
| 1154 | IOK_TYPE |
| 1155 | }; |
| 1156 | |
| 1157 | /// Parse the 'LENGTH', 'TYPE' and 'SIZE' operators. The LENGTH operator |
| 1158 | /// returns the number of elements in an array. It returns the value 1 for |
| 1159 | /// non-array variables. The SIZE operator returns the size of a C or C++ |
| 1160 | /// variable. A variable's size is the product of its LENGTH and TYPE. The |
| 1161 | /// TYPE operator returns the size of a C or C++ type or variable. If the |
| 1162 | /// variable is an array, TYPE returns the size of a single element. |
| 1163 | X86Operand *X86AsmParser::ParseIntelOperator(SMLoc Start, unsigned OpKind) { |
Chad Rosier | efcb3d9 | 2012-10-26 18:04:20 +0000 | [diff] [blame] | 1164 | SMLoc TypeLoc = Start; |
| 1165 | Parser.Lex(); // Eat offset. |
| 1166 | Start = Parser.getTok().getLoc(); |
| 1167 | assert (Parser.getTok().is(AsmToken::Identifier) && "Expected an identifier"); |
| 1168 | |
| 1169 | SMLoc End; |
| 1170 | const MCExpr *Val; |
| 1171 | if (getParser().ParseExpression(Val, End)) |
| 1172 | return 0; |
| 1173 | |
Chad Rosier | 505bca3 | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1174 | unsigned Length = 0, Size = 0, Type = 0; |
Chad Rosier | efcb3d9 | 2012-10-26 18:04:20 +0000 | [diff] [blame] | 1175 | if (const MCSymbolRefExpr *SymRef = dyn_cast<MCSymbolRefExpr>(Val)) { |
| 1176 | const MCSymbol &Sym = SymRef->getSymbol(); |
| 1177 | // FIXME: The SemaLookup will fail if the name is anything other then an |
| 1178 | // identifier. |
| 1179 | // FIXME: Pass a valid SMLoc. |
Chad Rosier | c1ec207 | 2013-01-10 22:10:27 +0000 | [diff] [blame] | 1180 | bool IsVarDecl; |
Chad Rosier | 505bca3 | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1181 | if (!SemaCallback->LookupInlineAsmIdentifier(Sym.getName(), NULL, Length, |
| 1182 | Size, Type, IsVarDecl)) |
Chad Rosier | 3da67ca | 2013-01-18 00:50:59 +0000 | [diff] [blame^] | 1183 | return ErrorOperand(Start, "Unable to lookup expr!"); |
Chad Rosier | 505bca3 | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1184 | } |
| 1185 | unsigned CVal; |
| 1186 | switch(OpKind) { |
| 1187 | default: llvm_unreachable("Unexpected operand kind!"); |
| 1188 | case IOK_LENGTH: CVal = Length; break; |
| 1189 | case IOK_SIZE: CVal = Size; break; |
| 1190 | case IOK_TYPE: CVal = Type; break; |
Chad Rosier | efcb3d9 | 2012-10-26 18:04:20 +0000 | [diff] [blame] | 1191 | } |
| 1192 | |
| 1193 | // Rewrite the type operator and the C or C++ type or variable in terms of an |
| 1194 | // immediate. E.g. TYPE foo -> $$4 |
| 1195 | unsigned Len = End.getPointer() - TypeLoc.getPointer(); |
Chad Rosier | 505bca3 | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1196 | InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Imm, TypeLoc, Len, CVal)); |
Chad Rosier | efcb3d9 | 2012-10-26 18:04:20 +0000 | [diff] [blame] | 1197 | |
Chad Rosier | 505bca3 | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1198 | const MCExpr *Imm = MCConstantExpr::Create(CVal, getContext()); |
Chad Rosier | efcb3d9 | 2012-10-26 18:04:20 +0000 | [diff] [blame] | 1199 | return X86Operand::CreateImm(Imm, Start, End, /*NeedAsmRewrite*/false); |
| 1200 | } |
| 1201 | |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1202 | X86Operand *X86AsmParser::ParseIntelOperand() { |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1203 | SMLoc Start = Parser.getTok().getLoc(), End; |
Chad Rosier | 7ab21c7 | 2012-10-26 18:32:44 +0000 | [diff] [blame] | 1204 | StringRef AsmTokStr = Parser.getTok().getString(); |
Chad Rosier | c0a14b8 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1205 | |
Chad Rosier | 505bca3 | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1206 | // Offset, length, type and size operators. |
| 1207 | if (isParsingInlineAsm()) { |
| 1208 | if (AsmTokStr == "offset" || AsmTokStr == "OFFSET") |
| 1209 | return ParseIntelOffsetOfOperator(Start); |
| 1210 | if (AsmTokStr == "length" || AsmTokStr == "LENGTH") |
| 1211 | return ParseIntelOperator(Start, IOK_LENGTH); |
| 1212 | if (AsmTokStr == "size" || AsmTokStr == "SIZE") |
| 1213 | return ParseIntelOperator(Start, IOK_SIZE); |
| 1214 | if (AsmTokStr == "type" || AsmTokStr == "TYPE") |
| 1215 | return ParseIntelOperator(Start, IOK_TYPE); |
| 1216 | } |
Chad Rosier | efcb3d9 | 2012-10-26 18:04:20 +0000 | [diff] [blame] | 1217 | |
Chad Rosier | 505bca3 | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1218 | // Immediate. |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1219 | if (getLexer().is(AsmToken::Integer) || getLexer().is(AsmToken::Real) || |
| 1220 | getLexer().is(AsmToken::Minus)) { |
| 1221 | const MCExpr *Val; |
| 1222 | if (!getParser().ParseExpression(Val, End)) { |
Devang Patel | d37ad24 | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1223 | return X86Operand::CreateImm(Val, Start, End); |
| 1224 | } |
| 1225 | } |
| 1226 | |
Chad Rosier | 505bca3 | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1227 | // Register. |
Devang Patel | 1aea430 | 2012-01-20 22:32:05 +0000 | [diff] [blame] | 1228 | unsigned RegNo = 0; |
| 1229 | if (!ParseRegister(RegNo, Start, End)) { |
Chad Rosier | 5b0f1b3 | 2012-10-04 23:59:38 +0000 | [diff] [blame] | 1230 | // If this is a segment register followed by a ':', then this is the start |
| 1231 | // of a memory reference, otherwise this is a normal register reference. |
| 1232 | if (getLexer().isNot(AsmToken::Colon)) |
Jordan Rose | 3ebe59c | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 1233 | return X86Operand::CreateReg(RegNo, Start, End); |
Chad Rosier | 5b0f1b3 | 2012-10-04 23:59:38 +0000 | [diff] [blame] | 1234 | |
| 1235 | getParser().Lex(); // Eat the colon. |
| 1236 | return ParseIntelMemOperand(RegNo, Start); |
Devang Patel | 0a33886 | 2012-01-12 01:36:43 +0000 | [diff] [blame] | 1237 | } |
| 1238 | |
Chad Rosier | 505bca3 | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1239 | // Memory operand. |
Chad Rosier | 5b0f1b3 | 2012-10-04 23:59:38 +0000 | [diff] [blame] | 1240 | return ParseIntelMemOperand(0, Start); |
Devang Patel | 0a33886 | 2012-01-12 01:36:43 +0000 | [diff] [blame] | 1241 | } |
| 1242 | |
Devang Patel | dd929fc | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 1243 | X86Operand *X86AsmParser::ParseATTOperand() { |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1244 | switch (getLexer().getKind()) { |
| 1245 | default: |
Chris Lattner | eef6d78 | 2010-04-17 18:56:34 +0000 | [diff] [blame] | 1246 | // Parse a memory operand with no segment register. |
| 1247 | return ParseMemOperand(0, Parser.getTok().getLoc()); |
Chris Lattner | 2307574 | 2010-01-15 18:27:19 +0000 | [diff] [blame] | 1248 | case AsmToken::Percent: { |
Chris Lattner | eef6d78 | 2010-04-17 18:56:34 +0000 | [diff] [blame] | 1249 | // Read the register. |
Chris Lattner | 2307574 | 2010-01-15 18:27:19 +0000 | [diff] [blame] | 1250 | unsigned RegNo; |
Chris Lattner | 29ef9a2 | 2010-01-15 18:51:29 +0000 | [diff] [blame] | 1251 | SMLoc Start, End; |
| 1252 | if (ParseRegister(RegNo, Start, End)) return 0; |
Bruno Cardoso Lopes | 3c8e1be | 2010-07-24 00:06:39 +0000 | [diff] [blame] | 1253 | if (RegNo == X86::EIZ || RegNo == X86::RIZ) { |
Benjamin Kramer | 5efabcf | 2011-10-16 12:10:27 +0000 | [diff] [blame] | 1254 | Error(Start, "%eiz and %riz can only be used as index registers", |
| 1255 | SMRange(Start, End)); |
Bruno Cardoso Lopes | 3c8e1be | 2010-07-24 00:06:39 +0000 | [diff] [blame] | 1256 | return 0; |
| 1257 | } |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1258 | |
Chris Lattner | eef6d78 | 2010-04-17 18:56:34 +0000 | [diff] [blame] | 1259 | // If this is a segment register followed by a ':', then this is the start |
| 1260 | // of a memory reference, otherwise this is a normal register reference. |
| 1261 | if (getLexer().isNot(AsmToken::Colon)) |
| 1262 | return X86Operand::CreateReg(RegNo, Start, End); |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1263 | |
| 1264 | |
Chris Lattner | eef6d78 | 2010-04-17 18:56:34 +0000 | [diff] [blame] | 1265 | getParser().Lex(); // Eat the colon. |
| 1266 | return ParseMemOperand(RegNo, Start); |
Chris Lattner | 2307574 | 2010-01-15 18:27:19 +0000 | [diff] [blame] | 1267 | } |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1268 | case AsmToken::Dollar: { |
| 1269 | // $42 -> immediate. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1270 | SMLoc Start = Parser.getTok().getLoc(), End; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1271 | Parser.Lex(); |
Daniel Dunbar | 8c2eebe | 2009-08-31 08:08:38 +0000 | [diff] [blame] | 1272 | const MCExpr *Val; |
Chris Lattner | 54482b4 | 2010-01-15 19:39:23 +0000 | [diff] [blame] | 1273 | if (getParser().ParseExpression(Val, End)) |
Chris Lattner | 309264d | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1274 | return 0; |
Chris Lattner | b4307b3 | 2010-01-15 19:28:38 +0000 | [diff] [blame] | 1275 | return X86Operand::CreateImm(Val, Start, End); |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1276 | } |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1277 | } |
Daniel Dunbar | dbd692a | 2009-07-20 20:01:54 +0000 | [diff] [blame] | 1278 | } |
| 1279 | |
Chris Lattner | eef6d78 | 2010-04-17 18:56:34 +0000 | [diff] [blame] | 1280 | /// ParseMemOperand: segment: disp(basereg, indexreg, scale). The '%ds:' prefix |
| 1281 | /// has already been parsed if present. |
Devang Patel | dd929fc | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 1282 | X86Operand *X86AsmParser::ParseMemOperand(unsigned SegReg, SMLoc MemStart) { |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1283 | |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1284 | // We have to disambiguate a parenthesized expression "(4+5)" from the start |
| 1285 | // of a memory operand with a missing displacement "(%ebx)" or "(,%eax)". The |
Chris Lattner | 75f265f | 2010-01-24 01:07:33 +0000 | [diff] [blame] | 1286 | // only way to do this without lookahead is to eat the '(' and see what is |
| 1287 | // after it. |
Daniel Dunbar | 8c2eebe | 2009-08-31 08:08:38 +0000 | [diff] [blame] | 1288 | const MCExpr *Disp = MCConstantExpr::Create(0, getParser().getContext()); |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1289 | if (getLexer().isNot(AsmToken::LParen)) { |
Chris Lattner | 54482b4 | 2010-01-15 19:39:23 +0000 | [diff] [blame] | 1290 | SMLoc ExprEnd; |
| 1291 | if (getParser().ParseExpression(Disp, ExprEnd)) return 0; |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1292 | |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1293 | // After parsing the base expression we could either have a parenthesized |
| 1294 | // memory address or not. If not, return now. If so, eat the (. |
| 1295 | if (getLexer().isNot(AsmToken::LParen)) { |
Daniel Dunbar | c09e411 | 2009-07-31 22:22:54 +0000 | [diff] [blame] | 1296 | // Unless we have a segment register, treat this as an immediate. |
Chris Lattner | 309264d | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1297 | if (SegReg == 0) |
Daniel Dunbar | b834f5d | 2010-01-30 01:02:48 +0000 | [diff] [blame] | 1298 | return X86Operand::CreateMem(Disp, MemStart, ExprEnd); |
Chris Lattner | 0a3c5a5 | 2010-01-15 19:33:43 +0000 | [diff] [blame] | 1299 | return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, MemStart, ExprEnd); |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1300 | } |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1301 | |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1302 | // Eat the '('. |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1303 | Parser.Lex(); |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1304 | } else { |
| 1305 | // Okay, we have a '('. We don't know if this is an expression or not, but |
| 1306 | // so we have to eat the ( to see beyond it. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1307 | SMLoc LParenLoc = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1308 | Parser.Lex(); // Eat the '('. |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1309 | |
Kevin Enderby | 7b4608d | 2009-09-03 17:15:07 +0000 | [diff] [blame] | 1310 | if (getLexer().is(AsmToken::Percent) || getLexer().is(AsmToken::Comma)) { |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1311 | // Nothing to do here, fall into the code below with the '(' part of the |
| 1312 | // memory operand consumed. |
| 1313 | } else { |
Chris Lattner | b4307b3 | 2010-01-15 19:28:38 +0000 | [diff] [blame] | 1314 | SMLoc ExprEnd; |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1315 | |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1316 | // It must be an parenthesized expression, parse it now. |
Chris Lattner | b4307b3 | 2010-01-15 19:28:38 +0000 | [diff] [blame] | 1317 | if (getParser().ParseParenExpression(Disp, ExprEnd)) |
Chris Lattner | 309264d | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1318 | return 0; |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1319 | |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1320 | // After parsing the base expression we could either have a parenthesized |
| 1321 | // memory address or not. If not, return now. If so, eat the (. |
| 1322 | if (getLexer().isNot(AsmToken::LParen)) { |
Daniel Dunbar | c09e411 | 2009-07-31 22:22:54 +0000 | [diff] [blame] | 1323 | // Unless we have a segment register, treat this as an immediate. |
Chris Lattner | 309264d | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1324 | if (SegReg == 0) |
Daniel Dunbar | b834f5d | 2010-01-30 01:02:48 +0000 | [diff] [blame] | 1325 | return X86Operand::CreateMem(Disp, LParenLoc, ExprEnd); |
Chris Lattner | 0a3c5a5 | 2010-01-15 19:33:43 +0000 | [diff] [blame] | 1326 | return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, MemStart, ExprEnd); |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1327 | } |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1328 | |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1329 | // Eat the '('. |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1330 | Parser.Lex(); |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1331 | } |
| 1332 | } |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1333 | |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1334 | // If we reached here, then we just ate the ( of the memory operand. Process |
| 1335 | // the rest of the memory operand. |
Daniel Dunbar | 022e2a8 | 2009-07-31 20:53:16 +0000 | [diff] [blame] | 1336 | unsigned BaseReg = 0, IndexReg = 0, Scale = 1; |
Kevin Enderby | 84faf65 | 2012-03-12 21:32:09 +0000 | [diff] [blame] | 1337 | SMLoc IndexLoc; |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1338 | |
Chris Lattner | 29ef9a2 | 2010-01-15 18:51:29 +0000 | [diff] [blame] | 1339 | if (getLexer().is(AsmToken::Percent)) { |
Benjamin Kramer | 5efabcf | 2011-10-16 12:10:27 +0000 | [diff] [blame] | 1340 | SMLoc StartLoc, EndLoc; |
| 1341 | if (ParseRegister(BaseReg, StartLoc, EndLoc)) return 0; |
Bruno Cardoso Lopes | 3c8e1be | 2010-07-24 00:06:39 +0000 | [diff] [blame] | 1342 | if (BaseReg == X86::EIZ || BaseReg == X86::RIZ) { |
Benjamin Kramer | 5efabcf | 2011-10-16 12:10:27 +0000 | [diff] [blame] | 1343 | Error(StartLoc, "eiz and riz can only be used as index registers", |
| 1344 | SMRange(StartLoc, EndLoc)); |
Bruno Cardoso Lopes | 3c8e1be | 2010-07-24 00:06:39 +0000 | [diff] [blame] | 1345 | return 0; |
| 1346 | } |
Chris Lattner | 29ef9a2 | 2010-01-15 18:51:29 +0000 | [diff] [blame] | 1347 | } |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1348 | |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1349 | if (getLexer().is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1350 | Parser.Lex(); // Eat the comma. |
Kevin Enderby | 84faf65 | 2012-03-12 21:32:09 +0000 | [diff] [blame] | 1351 | IndexLoc = Parser.getTok().getLoc(); |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1352 | |
| 1353 | // Following the comma we should have either an index register, or a scale |
| 1354 | // value. We don't support the later form, but we want to parse it |
| 1355 | // correctly. |
| 1356 | // |
| 1357 | // Not that even though it would be completely consistent to support syntax |
Bruno Cardoso Lopes | 3c8e1be | 2010-07-24 00:06:39 +0000 | [diff] [blame] | 1358 | // like "1(%eax,,1)", the assembler doesn't. Use "eiz" or "riz" for this. |
Kevin Enderby | 7b4608d | 2009-09-03 17:15:07 +0000 | [diff] [blame] | 1359 | if (getLexer().is(AsmToken::Percent)) { |
Chris Lattner | 29ef9a2 | 2010-01-15 18:51:29 +0000 | [diff] [blame] | 1360 | SMLoc L; |
| 1361 | if (ParseRegister(IndexReg, L, L)) return 0; |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1362 | |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1363 | if (getLexer().isNot(AsmToken::RParen)) { |
| 1364 | // Parse the scale amount: |
| 1365 | // ::= ',' [scale-expression] |
Chris Lattner | 309264d | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1366 | if (getLexer().isNot(AsmToken::Comma)) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1367 | Error(Parser.getTok().getLoc(), |
Chris Lattner | 309264d | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1368 | "expected comma in scale expression"); |
| 1369 | return 0; |
| 1370 | } |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1371 | Parser.Lex(); // Eat the comma. |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1372 | |
| 1373 | if (getLexer().isNot(AsmToken::RParen)) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1374 | SMLoc Loc = Parser.getTok().getLoc(); |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1375 | |
| 1376 | int64_t ScaleVal; |
Kevin Enderby | 58dfaa1 | 2012-03-09 22:24:10 +0000 | [diff] [blame] | 1377 | if (getParser().ParseAbsoluteExpression(ScaleVal)){ |
| 1378 | Error(Loc, "expected scale expression"); |
Chris Lattner | 309264d | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1379 | return 0; |
Craig Topper | 76bd938 | 2012-07-18 04:59:16 +0000 | [diff] [blame] | 1380 | } |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1381 | |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1382 | // Validate the scale amount. |
Chris Lattner | 309264d | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1383 | if (ScaleVal != 1 && ScaleVal != 2 && ScaleVal != 4 && ScaleVal != 8){ |
| 1384 | Error(Loc, "scale factor in address must be 1, 2, 4 or 8"); |
| 1385 | return 0; |
| 1386 | } |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1387 | Scale = (unsigned)ScaleVal; |
| 1388 | } |
| 1389 | } |
| 1390 | } else if (getLexer().isNot(AsmToken::RParen)) { |
Daniel Dunbar | ee91025 | 2010-08-24 19:13:38 +0000 | [diff] [blame] | 1391 | // A scale amount without an index is ignored. |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1392 | // index. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1393 | SMLoc Loc = Parser.getTok().getLoc(); |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1394 | |
| 1395 | int64_t Value; |
| 1396 | if (getParser().ParseAbsoluteExpression(Value)) |
Chris Lattner | 309264d | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1397 | return 0; |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1398 | |
Daniel Dunbar | ee91025 | 2010-08-24 19:13:38 +0000 | [diff] [blame] | 1399 | if (Value != 1) |
| 1400 | Warning(Loc, "scale factor without index register is ignored"); |
| 1401 | Scale = 1; |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1402 | } |
| 1403 | } |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1404 | |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1405 | // Ok, we've eaten the memory operand, verify we have a ')' and eat it too. |
Chris Lattner | 309264d | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1406 | if (getLexer().isNot(AsmToken::RParen)) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1407 | Error(Parser.getTok().getLoc(), "unexpected token in memory operand"); |
Chris Lattner | 309264d | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1408 | return 0; |
| 1409 | } |
Jordan Rose | 3ebe59c | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 1410 | SMLoc MemEnd = Parser.getTok().getEndLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1411 | Parser.Lex(); // Eat the ')'. |
Bruno Cardoso Lopes | f64a7d4 | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1412 | |
Kevin Enderby | 84faf65 | 2012-03-12 21:32:09 +0000 | [diff] [blame] | 1413 | // If we have both a base register and an index register make sure they are |
| 1414 | // both 64-bit or 32-bit registers. |
Manman Ren | 1f7a1b6 | 2012-06-26 19:47:59 +0000 | [diff] [blame] | 1415 | // To support VSIB, IndexReg can be 128-bit or 256-bit registers. |
Kevin Enderby | 84faf65 | 2012-03-12 21:32:09 +0000 | [diff] [blame] | 1416 | if (BaseReg != 0 && IndexReg != 0) { |
| 1417 | if (X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg) && |
Manman Ren | 1f7a1b6 | 2012-06-26 19:47:59 +0000 | [diff] [blame] | 1418 | (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) || |
| 1419 | X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg)) && |
Kevin Enderby | 84faf65 | 2012-03-12 21:32:09 +0000 | [diff] [blame] | 1420 | IndexReg != X86::RIZ) { |
| 1421 | Error(IndexLoc, "index register is 32-bit, but base register is 64-bit"); |
| 1422 | return 0; |
| 1423 | } |
| 1424 | if (X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg) && |
Manman Ren | 1f7a1b6 | 2012-06-26 19:47:59 +0000 | [diff] [blame] | 1425 | (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) || |
| 1426 | X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) && |
Kevin Enderby | 84faf65 | 2012-03-12 21:32:09 +0000 | [diff] [blame] | 1427 | IndexReg != X86::EIZ){ |
| 1428 | Error(IndexLoc, "index register is 64-bit, but base register is 32-bit"); |
| 1429 | return 0; |
| 1430 | } |
| 1431 | } |
| 1432 | |
Chris Lattner | 0a3c5a5 | 2010-01-15 19:33:43 +0000 | [diff] [blame] | 1433 | return X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale, |
| 1434 | MemStart, MemEnd); |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1435 | } |
| 1436 | |
Devang Patel | dd929fc | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 1437 | bool X86AsmParser:: |
Chad Rosier | 6a020a7 | 2012-10-25 20:41:34 +0000 | [diff] [blame] | 1438 | ParseInstruction(ParseInstructionInfo &Info, StringRef Name, SMLoc NameLoc, |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 1439 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Chad Rosier | 6a020a7 | 2012-10-25 20:41:34 +0000 | [diff] [blame] | 1440 | InstInfo = &Info; |
Chris Lattner | 693173f | 2010-10-30 19:23:13 +0000 | [diff] [blame] | 1441 | StringRef PatchedName = Name; |
Daniel Dunbar | 39e2dd7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1442 | |
Chris Lattner | d8f7179 | 2010-11-28 20:23:50 +0000 | [diff] [blame] | 1443 | // FIXME: Hack to recognize setneb as setne. |
| 1444 | if (PatchedName.startswith("set") && PatchedName.endswith("b") && |
| 1445 | PatchedName != "setb" && PatchedName != "setnb") |
| 1446 | PatchedName = PatchedName.substr(0, Name.size()-1); |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 1447 | |
Daniel Dunbar | 39e2dd7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1448 | // FIXME: Hack to recognize cmp<comparison code>{ss,sd,ps,pd}. |
| 1449 | const MCExpr *ExtraImmOp = 0; |
Bruno Cardoso Lopes | 428256b | 2010-06-23 21:10:57 +0000 | [diff] [blame] | 1450 | if ((PatchedName.startswith("cmp") || PatchedName.startswith("vcmp")) && |
Daniel Dunbar | 39e2dd7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1451 | (PatchedName.endswith("ss") || PatchedName.endswith("sd") || |
| 1452 | PatchedName.endswith("ps") || PatchedName.endswith("pd"))) { |
Craig Topper | 9e6ddcb | 2012-03-29 07:11:23 +0000 | [diff] [blame] | 1453 | bool IsVCMP = PatchedName[0] == 'v'; |
Bruno Cardoso Lopes | 428256b | 2010-06-23 21:10:57 +0000 | [diff] [blame] | 1454 | unsigned SSECCIdx = IsVCMP ? 4 : 3; |
Daniel Dunbar | 39e2dd7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1455 | unsigned SSEComparisonCode = StringSwitch<unsigned>( |
Bruno Cardoso Lopes | 428256b | 2010-06-23 21:10:57 +0000 | [diff] [blame] | 1456 | PatchedName.slice(SSECCIdx, PatchedName.size() - 2)) |
Craig Topper | 9e6ddcb | 2012-03-29 07:11:23 +0000 | [diff] [blame] | 1457 | .Case("eq", 0x00) |
| 1458 | .Case("lt", 0x01) |
| 1459 | .Case("le", 0x02) |
| 1460 | .Case("unord", 0x03) |
| 1461 | .Case("neq", 0x04) |
| 1462 | .Case("nlt", 0x05) |
| 1463 | .Case("nle", 0x06) |
| 1464 | .Case("ord", 0x07) |
| 1465 | /* AVX only from here */ |
| 1466 | .Case("eq_uq", 0x08) |
| 1467 | .Case("nge", 0x09) |
Bruno Cardoso Lopes | cc69e13 | 2010-07-07 22:24:03 +0000 | [diff] [blame] | 1468 | .Case("ngt", 0x0A) |
| 1469 | .Case("false", 0x0B) |
| 1470 | .Case("neq_oq", 0x0C) |
| 1471 | .Case("ge", 0x0D) |
| 1472 | .Case("gt", 0x0E) |
| 1473 | .Case("true", 0x0F) |
| 1474 | .Case("eq_os", 0x10) |
| 1475 | .Case("lt_oq", 0x11) |
| 1476 | .Case("le_oq", 0x12) |
| 1477 | .Case("unord_s", 0x13) |
| 1478 | .Case("neq_us", 0x14) |
| 1479 | .Case("nlt_uq", 0x15) |
| 1480 | .Case("nle_uq", 0x16) |
| 1481 | .Case("ord_s", 0x17) |
| 1482 | .Case("eq_us", 0x18) |
| 1483 | .Case("nge_uq", 0x19) |
| 1484 | .Case("ngt_uq", 0x1A) |
| 1485 | .Case("false_os", 0x1B) |
| 1486 | .Case("neq_os", 0x1C) |
| 1487 | .Case("ge_oq", 0x1D) |
| 1488 | .Case("gt_oq", 0x1E) |
| 1489 | .Case("true_us", 0x1F) |
Daniel Dunbar | 39e2dd7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1490 | .Default(~0U); |
Craig Topper | 9e6ddcb | 2012-03-29 07:11:23 +0000 | [diff] [blame] | 1491 | if (SSEComparisonCode != ~0U && (IsVCMP || SSEComparisonCode < 8)) { |
Daniel Dunbar | 39e2dd7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1492 | ExtraImmOp = MCConstantExpr::Create(SSEComparisonCode, |
| 1493 | getParser().getContext()); |
| 1494 | if (PatchedName.endswith("ss")) { |
Bruno Cardoso Lopes | 428256b | 2010-06-23 21:10:57 +0000 | [diff] [blame] | 1495 | PatchedName = IsVCMP ? "vcmpss" : "cmpss"; |
Daniel Dunbar | 39e2dd7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1496 | } else if (PatchedName.endswith("sd")) { |
Bruno Cardoso Lopes | 428256b | 2010-06-23 21:10:57 +0000 | [diff] [blame] | 1497 | PatchedName = IsVCMP ? "vcmpsd" : "cmpsd"; |
Daniel Dunbar | 39e2dd7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1498 | } else if (PatchedName.endswith("ps")) { |
Bruno Cardoso Lopes | 428256b | 2010-06-23 21:10:57 +0000 | [diff] [blame] | 1499 | PatchedName = IsVCMP ? "vcmpps" : "cmpps"; |
Daniel Dunbar | 39e2dd7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1500 | } else { |
| 1501 | assert(PatchedName.endswith("pd") && "Unexpected mnemonic!"); |
Bruno Cardoso Lopes | 428256b | 2010-06-23 21:10:57 +0000 | [diff] [blame] | 1502 | PatchedName = IsVCMP ? "vcmppd" : "cmppd"; |
Daniel Dunbar | 39e2dd7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1503 | } |
| 1504 | } |
| 1505 | } |
Bruno Cardoso Lopes | f528d2b | 2010-07-23 18:41:12 +0000 | [diff] [blame] | 1506 | |
Daniel Dunbar | 1b6c060 | 2010-02-10 21:19:28 +0000 | [diff] [blame] | 1507 | Operands.push_back(X86Operand::CreateToken(PatchedName, NameLoc)); |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1508 | |
Devang Patel | 885f65b | 2012-01-30 22:47:12 +0000 | [diff] [blame] | 1509 | if (ExtraImmOp && !isParsingIntelSyntax()) |
Daniel Dunbar | 39e2dd7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1510 | Operands.push_back(X86Operand::CreateImm(ExtraImmOp, NameLoc, NameLoc)); |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 1511 | |
Chris Lattner | 2544f42 | 2010-09-08 05:17:37 +0000 | [diff] [blame] | 1512 | // Determine whether this is an instruction prefix. |
| 1513 | bool isPrefix = |
Chris Lattner | 693173f | 2010-10-30 19:23:13 +0000 | [diff] [blame] | 1514 | Name == "lock" || Name == "rep" || |
| 1515 | Name == "repe" || Name == "repz" || |
Rafael Espindola | beb6898 | 2010-11-23 11:23:24 +0000 | [diff] [blame] | 1516 | Name == "repne" || Name == "repnz" || |
Rafael Espindola | bfd2d26 | 2010-11-27 20:29:45 +0000 | [diff] [blame] | 1517 | Name == "rex64" || Name == "data16"; |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 1518 | |
| 1519 | |
Chris Lattner | 2544f42 | 2010-09-08 05:17:37 +0000 | [diff] [blame] | 1520 | // This does the actual operand parsing. Don't parse any more if we have a |
| 1521 | // prefix juxtaposed with an operation like "lock incl 4(%rax)", because we |
| 1522 | // just want to parse the "lock" as the first instruction and the "incl" as |
| 1523 | // the next one. |
| 1524 | if (getLexer().isNot(AsmToken::EndOfStatement) && !isPrefix) { |
Daniel Dunbar | 0db68f4 | 2009-08-11 05:00:25 +0000 | [diff] [blame] | 1525 | |
| 1526 | // Parse '*' modifier. |
| 1527 | if (getLexer().is(AsmToken::Star)) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1528 | SMLoc Loc = Parser.getTok().getLoc(); |
Chris Lattner | b4307b3 | 2010-01-15 19:28:38 +0000 | [diff] [blame] | 1529 | Operands.push_back(X86Operand::CreateToken("*", Loc)); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1530 | Parser.Lex(); // Eat the star. |
Daniel Dunbar | 0db68f4 | 2009-08-11 05:00:25 +0000 | [diff] [blame] | 1531 | } |
| 1532 | |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1533 | // Read the first operand. |
Chris Lattner | 309264d | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1534 | if (X86Operand *Op = ParseOperand()) |
| 1535 | Operands.push_back(Op); |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1536 | else { |
| 1537 | Parser.EatToEndOfStatement(); |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1538 | return true; |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1539 | } |
Daniel Dunbar | 39e2dd7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1540 | |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1541 | while (getLexer().is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1542 | Parser.Lex(); // Eat the comma. |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1543 | |
| 1544 | // Parse and remember the operand. |
Chris Lattner | 309264d | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1545 | if (X86Operand *Op = ParseOperand()) |
| 1546 | Operands.push_back(Op); |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1547 | else { |
| 1548 | Parser.EatToEndOfStatement(); |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1549 | return true; |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1550 | } |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1551 | } |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 1552 | |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1553 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
Chris Lattner | c146c4d | 2010-11-18 02:53:02 +0000 | [diff] [blame] | 1554 | SMLoc Loc = getLexer().getLoc(); |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1555 | Parser.EatToEndOfStatement(); |
Chris Lattner | c146c4d | 2010-11-18 02:53:02 +0000 | [diff] [blame] | 1556 | return Error(Loc, "unexpected token in argument list"); |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1557 | } |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1558 | } |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 1559 | |
Chris Lattner | 2544f42 | 2010-09-08 05:17:37 +0000 | [diff] [blame] | 1560 | if (getLexer().is(AsmToken::EndOfStatement)) |
| 1561 | Parser.Lex(); // Consume the EndOfStatement |
Kevin Enderby | 7633175 | 2010-12-08 23:57:59 +0000 | [diff] [blame] | 1562 | else if (isPrefix && getLexer().is(AsmToken::Slash)) |
| 1563 | Parser.Lex(); // Consume the prefix separator Slash |
Daniel Dunbar | 16cdcb3 | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1564 | |
Devang Patel | 885f65b | 2012-01-30 22:47:12 +0000 | [diff] [blame] | 1565 | if (ExtraImmOp && isParsingIntelSyntax()) |
| 1566 | Operands.push_back(X86Operand::CreateImm(ExtraImmOp, NameLoc, NameLoc)); |
| 1567 | |
Chris Lattner | 98c870f | 2010-11-06 19:25:43 +0000 | [diff] [blame] | 1568 | // This is a terrible hack to handle "out[bwl]? %al, (%dx)" -> |
| 1569 | // "outb %al, %dx". Out doesn't take a memory form, but this is a widely |
| 1570 | // documented form in various unofficial manuals, so a lot of code uses it. |
| 1571 | if ((Name == "outb" || Name == "outw" || Name == "outl" || Name == "out") && |
| 1572 | Operands.size() == 3) { |
| 1573 | X86Operand &Op = *(X86Operand*)Operands.back(); |
| 1574 | if (Op.isMem() && Op.Mem.SegReg == 0 && |
| 1575 | isa<MCConstantExpr>(Op.Mem.Disp) && |
| 1576 | cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 && |
| 1577 | Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) { |
| 1578 | SMLoc Loc = Op.getEndLoc(); |
| 1579 | Operands.back() = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc); |
| 1580 | delete &Op; |
| 1581 | } |
| 1582 | } |
Joerg Sonnenberger | 00743c2 | 2011-02-22 20:40:09 +0000 | [diff] [blame] | 1583 | // Same hack for "in[bwl]? (%dx), %al" -> "inb %dx, %al". |
| 1584 | if ((Name == "inb" || Name == "inw" || Name == "inl" || Name == "in") && |
| 1585 | Operands.size() == 3) { |
| 1586 | X86Operand &Op = *(X86Operand*)Operands.begin()[1]; |
| 1587 | if (Op.isMem() && Op.Mem.SegReg == 0 && |
| 1588 | isa<MCConstantExpr>(Op.Mem.Disp) && |
| 1589 | cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 && |
| 1590 | Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) { |
| 1591 | SMLoc Loc = Op.getEndLoc(); |
| 1592 | Operands.begin()[1] = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc); |
| 1593 | delete &Op; |
| 1594 | } |
| 1595 | } |
Joerg Sonnenberger | 96622aa | 2011-03-18 11:59:40 +0000 | [diff] [blame] | 1596 | // Transform "ins[bwl] %dx, %es:(%edi)" into "ins[bwl]" |
| 1597 | if (Name.startswith("ins") && Operands.size() == 3 && |
| 1598 | (Name == "insb" || Name == "insw" || Name == "insl")) { |
| 1599 | X86Operand &Op = *(X86Operand*)Operands.begin()[1]; |
| 1600 | X86Operand &Op2 = *(X86Operand*)Operands.begin()[2]; |
| 1601 | if (Op.isReg() && Op.getReg() == X86::DX && isDstOp(Op2)) { |
| 1602 | Operands.pop_back(); |
| 1603 | Operands.pop_back(); |
| 1604 | delete &Op; |
| 1605 | delete &Op2; |
| 1606 | } |
| 1607 | } |
| 1608 | |
| 1609 | // Transform "outs[bwl] %ds:(%esi), %dx" into "out[bwl]" |
| 1610 | if (Name.startswith("outs") && Operands.size() == 3 && |
| 1611 | (Name == "outsb" || Name == "outsw" || Name == "outsl")) { |
| 1612 | X86Operand &Op = *(X86Operand*)Operands.begin()[1]; |
| 1613 | X86Operand &Op2 = *(X86Operand*)Operands.begin()[2]; |
| 1614 | if (isSrcOp(Op) && Op2.isReg() && Op2.getReg() == X86::DX) { |
| 1615 | Operands.pop_back(); |
| 1616 | Operands.pop_back(); |
| 1617 | delete &Op; |
| 1618 | delete &Op2; |
| 1619 | } |
| 1620 | } |
| 1621 | |
| 1622 | // Transform "movs[bwl] %ds:(%esi), %es:(%edi)" into "movs[bwl]" |
| 1623 | if (Name.startswith("movs") && Operands.size() == 3 && |
| 1624 | (Name == "movsb" || Name == "movsw" || Name == "movsl" || |
Evan Cheng | 59ee62d | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 1625 | (is64BitMode() && Name == "movsq"))) { |
Joerg Sonnenberger | 96622aa | 2011-03-18 11:59:40 +0000 | [diff] [blame] | 1626 | X86Operand &Op = *(X86Operand*)Operands.begin()[1]; |
| 1627 | X86Operand &Op2 = *(X86Operand*)Operands.begin()[2]; |
| 1628 | if (isSrcOp(Op) && isDstOp(Op2)) { |
| 1629 | Operands.pop_back(); |
| 1630 | Operands.pop_back(); |
| 1631 | delete &Op; |
| 1632 | delete &Op2; |
| 1633 | } |
| 1634 | } |
| 1635 | // Transform "lods[bwl] %ds:(%esi),{%al,%ax,%eax,%rax}" into "lods[bwl]" |
| 1636 | if (Name.startswith("lods") && Operands.size() == 3 && |
| 1637 | (Name == "lods" || Name == "lodsb" || Name == "lodsw" || |
Evan Cheng | 59ee62d | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 1638 | Name == "lodsl" || (is64BitMode() && Name == "lodsq"))) { |
Joerg Sonnenberger | 96622aa | 2011-03-18 11:59:40 +0000 | [diff] [blame] | 1639 | X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]); |
| 1640 | X86Operand *Op2 = static_cast<X86Operand*>(Operands[2]); |
| 1641 | if (isSrcOp(*Op1) && Op2->isReg()) { |
| 1642 | const char *ins; |
| 1643 | unsigned reg = Op2->getReg(); |
| 1644 | bool isLods = Name == "lods"; |
| 1645 | if (reg == X86::AL && (isLods || Name == "lodsb")) |
| 1646 | ins = "lodsb"; |
| 1647 | else if (reg == X86::AX && (isLods || Name == "lodsw")) |
| 1648 | ins = "lodsw"; |
| 1649 | else if (reg == X86::EAX && (isLods || Name == "lodsl")) |
| 1650 | ins = "lodsl"; |
| 1651 | else if (reg == X86::RAX && (isLods || Name == "lodsq")) |
| 1652 | ins = "lodsq"; |
| 1653 | else |
| 1654 | ins = NULL; |
| 1655 | if (ins != NULL) { |
| 1656 | Operands.pop_back(); |
| 1657 | Operands.pop_back(); |
| 1658 | delete Op1; |
| 1659 | delete Op2; |
| 1660 | if (Name != ins) |
| 1661 | static_cast<X86Operand*>(Operands[0])->setTokenValue(ins); |
| 1662 | } |
| 1663 | } |
| 1664 | } |
| 1665 | // Transform "stos[bwl] {%al,%ax,%eax,%rax},%es:(%edi)" into "stos[bwl]" |
| 1666 | if (Name.startswith("stos") && Operands.size() == 3 && |
| 1667 | (Name == "stos" || Name == "stosb" || Name == "stosw" || |
Evan Cheng | 59ee62d | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 1668 | Name == "stosl" || (is64BitMode() && Name == "stosq"))) { |
Joerg Sonnenberger | 96622aa | 2011-03-18 11:59:40 +0000 | [diff] [blame] | 1669 | X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]); |
| 1670 | X86Operand *Op2 = static_cast<X86Operand*>(Operands[2]); |
| 1671 | if (isDstOp(*Op2) && Op1->isReg()) { |
| 1672 | const char *ins; |
| 1673 | unsigned reg = Op1->getReg(); |
| 1674 | bool isStos = Name == "stos"; |
| 1675 | if (reg == X86::AL && (isStos || Name == "stosb")) |
| 1676 | ins = "stosb"; |
| 1677 | else if (reg == X86::AX && (isStos || Name == "stosw")) |
| 1678 | ins = "stosw"; |
| 1679 | else if (reg == X86::EAX && (isStos || Name == "stosl")) |
| 1680 | ins = "stosl"; |
| 1681 | else if (reg == X86::RAX && (isStos || Name == "stosq")) |
| 1682 | ins = "stosq"; |
| 1683 | else |
| 1684 | ins = NULL; |
| 1685 | if (ins != NULL) { |
| 1686 | Operands.pop_back(); |
| 1687 | Operands.pop_back(); |
| 1688 | delete Op1; |
| 1689 | delete Op2; |
| 1690 | if (Name != ins) |
| 1691 | static_cast<X86Operand*>(Operands[0])->setTokenValue(ins); |
| 1692 | } |
| 1693 | } |
| 1694 | } |
| 1695 | |
Chris Lattner | e9e16a3 | 2010-09-15 04:33:27 +0000 | [diff] [blame] | 1696 | // FIXME: Hack to handle recognize s{hr,ar,hl} $1, <op>. Canonicalize to |
Chris Lattner | ee211d0 | 2010-09-11 16:32:12 +0000 | [diff] [blame] | 1697 | // "shift <op>". |
Daniel Dunbar | d5e7705 | 2010-03-13 00:47:29 +0000 | [diff] [blame] | 1698 | if ((Name.startswith("shr") || Name.startswith("sar") || |
Chris Lattner | 8c24b0c | 2010-11-06 21:23:40 +0000 | [diff] [blame] | 1699 | Name.startswith("shl") || Name.startswith("sal") || |
| 1700 | Name.startswith("rcl") || Name.startswith("rcr") || |
| 1701 | Name.startswith("rol") || Name.startswith("ror")) && |
Chris Lattner | 47ab90b | 2010-09-06 18:32:06 +0000 | [diff] [blame] | 1702 | Operands.size() == 3) { |
Devang Patel | be3e310 | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 1703 | if (isParsingIntelSyntax()) { |
Devang Patel | 3b96e1f | 2012-01-24 21:43:36 +0000 | [diff] [blame] | 1704 | // Intel syntax |
| 1705 | X86Operand *Op1 = static_cast<X86Operand*>(Operands[2]); |
| 1706 | if (Op1->isImm() && isa<MCConstantExpr>(Op1->getImm()) && |
Craig Topper | 76bd938 | 2012-07-18 04:59:16 +0000 | [diff] [blame] | 1707 | cast<MCConstantExpr>(Op1->getImm())->getValue() == 1) { |
| 1708 | delete Operands[2]; |
| 1709 | Operands.pop_back(); |
Devang Patel | 3b96e1f | 2012-01-24 21:43:36 +0000 | [diff] [blame] | 1710 | } |
| 1711 | } else { |
| 1712 | X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]); |
| 1713 | if (Op1->isImm() && isa<MCConstantExpr>(Op1->getImm()) && |
Craig Topper | 76bd938 | 2012-07-18 04:59:16 +0000 | [diff] [blame] | 1714 | cast<MCConstantExpr>(Op1->getImm())->getValue() == 1) { |
| 1715 | delete Operands[1]; |
| 1716 | Operands.erase(Operands.begin() + 1); |
Devang Patel | 3b96e1f | 2012-01-24 21:43:36 +0000 | [diff] [blame] | 1717 | } |
Chris Lattner | 47ab90b | 2010-09-06 18:32:06 +0000 | [diff] [blame] | 1718 | } |
Daniel Dunbar | f2de13f | 2010-03-20 22:36:38 +0000 | [diff] [blame] | 1719 | } |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 1720 | |
Chris Lattner | 15f8951 | 2011-04-09 19:41:05 +0000 | [diff] [blame] | 1721 | // Transforms "int $3" into "int3" as a size optimization. We can't write an |
| 1722 | // instalias with an immediate operand yet. |
| 1723 | if (Name == "int" && Operands.size() == 2) { |
| 1724 | X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]); |
| 1725 | if (Op1->isImm() && isa<MCConstantExpr>(Op1->getImm()) && |
| 1726 | cast<MCConstantExpr>(Op1->getImm())->getValue() == 3) { |
| 1727 | delete Operands[1]; |
| 1728 | Operands.erase(Operands.begin() + 1); |
| 1729 | static_cast<X86Operand*>(Operands[0])->setTokenValue("int3"); |
| 1730 | } |
| 1731 | } |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 1732 | |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 1733 | return false; |
Daniel Dunbar | a3af370 | 2009-07-20 18:55:04 +0000 | [diff] [blame] | 1734 | } |
| 1735 | |
Devang Patel | dd929fc | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 1736 | bool X86AsmParser:: |
Devang Patel | b8ba13f | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 1737 | processInstruction(MCInst &Inst, |
| 1738 | const SmallVectorImpl<MCParsedAsmOperand*> &Ops) { |
| 1739 | switch (Inst.getOpcode()) { |
| 1740 | default: return false; |
| 1741 | case X86::AND16i16: { |
| 1742 | if (!Inst.getOperand(0).isImm() || |
| 1743 | !isImmSExti16i8Value(Inst.getOperand(0).getImm())) |
| 1744 | return false; |
| 1745 | |
| 1746 | MCInst TmpInst; |
| 1747 | TmpInst.setOpcode(X86::AND16ri8); |
| 1748 | TmpInst.addOperand(MCOperand::CreateReg(X86::AX)); |
| 1749 | TmpInst.addOperand(MCOperand::CreateReg(X86::AX)); |
| 1750 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1751 | Inst = TmpInst; |
| 1752 | return true; |
| 1753 | } |
| 1754 | case X86::AND32i32: { |
| 1755 | if (!Inst.getOperand(0).isImm() || |
| 1756 | !isImmSExti32i8Value(Inst.getOperand(0).getImm())) |
| 1757 | return false; |
| 1758 | |
| 1759 | MCInst TmpInst; |
| 1760 | TmpInst.setOpcode(X86::AND32ri8); |
| 1761 | TmpInst.addOperand(MCOperand::CreateReg(X86::EAX)); |
| 1762 | TmpInst.addOperand(MCOperand::CreateReg(X86::EAX)); |
| 1763 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1764 | Inst = TmpInst; |
| 1765 | return true; |
| 1766 | } |
| 1767 | case X86::AND64i32: { |
| 1768 | if (!Inst.getOperand(0).isImm() || |
| 1769 | !isImmSExti64i8Value(Inst.getOperand(0).getImm())) |
| 1770 | return false; |
| 1771 | |
| 1772 | MCInst TmpInst; |
| 1773 | TmpInst.setOpcode(X86::AND64ri8); |
| 1774 | TmpInst.addOperand(MCOperand::CreateReg(X86::RAX)); |
| 1775 | TmpInst.addOperand(MCOperand::CreateReg(X86::RAX)); |
| 1776 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1777 | Inst = TmpInst; |
| 1778 | return true; |
| 1779 | } |
Devang Patel | ac0f048 | 2012-01-19 17:53:25 +0000 | [diff] [blame] | 1780 | case X86::XOR16i16: { |
| 1781 | if (!Inst.getOperand(0).isImm() || |
| 1782 | !isImmSExti16i8Value(Inst.getOperand(0).getImm())) |
| 1783 | return false; |
| 1784 | |
| 1785 | MCInst TmpInst; |
| 1786 | TmpInst.setOpcode(X86::XOR16ri8); |
| 1787 | TmpInst.addOperand(MCOperand::CreateReg(X86::AX)); |
| 1788 | TmpInst.addOperand(MCOperand::CreateReg(X86::AX)); |
| 1789 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1790 | Inst = TmpInst; |
| 1791 | return true; |
| 1792 | } |
| 1793 | case X86::XOR32i32: { |
| 1794 | if (!Inst.getOperand(0).isImm() || |
| 1795 | !isImmSExti32i8Value(Inst.getOperand(0).getImm())) |
| 1796 | return false; |
| 1797 | |
| 1798 | MCInst TmpInst; |
| 1799 | TmpInst.setOpcode(X86::XOR32ri8); |
| 1800 | TmpInst.addOperand(MCOperand::CreateReg(X86::EAX)); |
| 1801 | TmpInst.addOperand(MCOperand::CreateReg(X86::EAX)); |
| 1802 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1803 | Inst = TmpInst; |
| 1804 | return true; |
| 1805 | } |
| 1806 | case X86::XOR64i32: { |
| 1807 | if (!Inst.getOperand(0).isImm() || |
| 1808 | !isImmSExti64i8Value(Inst.getOperand(0).getImm())) |
| 1809 | return false; |
| 1810 | |
| 1811 | MCInst TmpInst; |
| 1812 | TmpInst.setOpcode(X86::XOR64ri8); |
| 1813 | TmpInst.addOperand(MCOperand::CreateReg(X86::RAX)); |
| 1814 | TmpInst.addOperand(MCOperand::CreateReg(X86::RAX)); |
| 1815 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1816 | Inst = TmpInst; |
| 1817 | return true; |
| 1818 | } |
| 1819 | case X86::OR16i16: { |
| 1820 | if (!Inst.getOperand(0).isImm() || |
| 1821 | !isImmSExti16i8Value(Inst.getOperand(0).getImm())) |
| 1822 | return false; |
| 1823 | |
| 1824 | MCInst TmpInst; |
| 1825 | TmpInst.setOpcode(X86::OR16ri8); |
| 1826 | TmpInst.addOperand(MCOperand::CreateReg(X86::AX)); |
| 1827 | TmpInst.addOperand(MCOperand::CreateReg(X86::AX)); |
| 1828 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1829 | Inst = TmpInst; |
| 1830 | return true; |
| 1831 | } |
| 1832 | case X86::OR32i32: { |
| 1833 | if (!Inst.getOperand(0).isImm() || |
| 1834 | !isImmSExti32i8Value(Inst.getOperand(0).getImm())) |
| 1835 | return false; |
| 1836 | |
| 1837 | MCInst TmpInst; |
| 1838 | TmpInst.setOpcode(X86::OR32ri8); |
| 1839 | TmpInst.addOperand(MCOperand::CreateReg(X86::EAX)); |
| 1840 | TmpInst.addOperand(MCOperand::CreateReg(X86::EAX)); |
| 1841 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1842 | Inst = TmpInst; |
| 1843 | return true; |
| 1844 | } |
| 1845 | case X86::OR64i32: { |
| 1846 | if (!Inst.getOperand(0).isImm() || |
| 1847 | !isImmSExti64i8Value(Inst.getOperand(0).getImm())) |
| 1848 | return false; |
| 1849 | |
| 1850 | MCInst TmpInst; |
| 1851 | TmpInst.setOpcode(X86::OR64ri8); |
| 1852 | TmpInst.addOperand(MCOperand::CreateReg(X86::RAX)); |
| 1853 | TmpInst.addOperand(MCOperand::CreateReg(X86::RAX)); |
| 1854 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1855 | Inst = TmpInst; |
| 1856 | return true; |
| 1857 | } |
| 1858 | case X86::CMP16i16: { |
| 1859 | if (!Inst.getOperand(0).isImm() || |
| 1860 | !isImmSExti16i8Value(Inst.getOperand(0).getImm())) |
| 1861 | return false; |
| 1862 | |
| 1863 | MCInst TmpInst; |
| 1864 | TmpInst.setOpcode(X86::CMP16ri8); |
| 1865 | TmpInst.addOperand(MCOperand::CreateReg(X86::AX)); |
| 1866 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1867 | Inst = TmpInst; |
| 1868 | return true; |
| 1869 | } |
| 1870 | case X86::CMP32i32: { |
| 1871 | if (!Inst.getOperand(0).isImm() || |
| 1872 | !isImmSExti32i8Value(Inst.getOperand(0).getImm())) |
| 1873 | return false; |
| 1874 | |
| 1875 | MCInst TmpInst; |
| 1876 | TmpInst.setOpcode(X86::CMP32ri8); |
| 1877 | TmpInst.addOperand(MCOperand::CreateReg(X86::EAX)); |
| 1878 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1879 | Inst = TmpInst; |
| 1880 | return true; |
| 1881 | } |
| 1882 | case X86::CMP64i32: { |
| 1883 | if (!Inst.getOperand(0).isImm() || |
| 1884 | !isImmSExti64i8Value(Inst.getOperand(0).getImm())) |
| 1885 | return false; |
| 1886 | |
| 1887 | MCInst TmpInst; |
| 1888 | TmpInst.setOpcode(X86::CMP64ri8); |
| 1889 | TmpInst.addOperand(MCOperand::CreateReg(X86::RAX)); |
| 1890 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1891 | Inst = TmpInst; |
| 1892 | return true; |
| 1893 | } |
Devang Patel | a951f77 | 2012-01-19 18:40:55 +0000 | [diff] [blame] | 1894 | case X86::ADD16i16: { |
| 1895 | if (!Inst.getOperand(0).isImm() || |
| 1896 | !isImmSExti16i8Value(Inst.getOperand(0).getImm())) |
| 1897 | return false; |
| 1898 | |
| 1899 | MCInst TmpInst; |
| 1900 | TmpInst.setOpcode(X86::ADD16ri8); |
| 1901 | TmpInst.addOperand(MCOperand::CreateReg(X86::AX)); |
| 1902 | TmpInst.addOperand(MCOperand::CreateReg(X86::AX)); |
| 1903 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1904 | Inst = TmpInst; |
| 1905 | return true; |
| 1906 | } |
| 1907 | case X86::ADD32i32: { |
| 1908 | if (!Inst.getOperand(0).isImm() || |
| 1909 | !isImmSExti32i8Value(Inst.getOperand(0).getImm())) |
| 1910 | return false; |
| 1911 | |
| 1912 | MCInst TmpInst; |
| 1913 | TmpInst.setOpcode(X86::ADD32ri8); |
| 1914 | TmpInst.addOperand(MCOperand::CreateReg(X86::EAX)); |
| 1915 | TmpInst.addOperand(MCOperand::CreateReg(X86::EAX)); |
| 1916 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1917 | Inst = TmpInst; |
| 1918 | return true; |
| 1919 | } |
| 1920 | case X86::ADD64i32: { |
| 1921 | if (!Inst.getOperand(0).isImm() || |
| 1922 | !isImmSExti64i8Value(Inst.getOperand(0).getImm())) |
| 1923 | return false; |
| 1924 | |
| 1925 | MCInst TmpInst; |
| 1926 | TmpInst.setOpcode(X86::ADD64ri8); |
| 1927 | TmpInst.addOperand(MCOperand::CreateReg(X86::RAX)); |
| 1928 | TmpInst.addOperand(MCOperand::CreateReg(X86::RAX)); |
| 1929 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1930 | Inst = TmpInst; |
| 1931 | return true; |
| 1932 | } |
| 1933 | case X86::SUB16i16: { |
| 1934 | if (!Inst.getOperand(0).isImm() || |
| 1935 | !isImmSExti16i8Value(Inst.getOperand(0).getImm())) |
| 1936 | return false; |
| 1937 | |
| 1938 | MCInst TmpInst; |
| 1939 | TmpInst.setOpcode(X86::SUB16ri8); |
| 1940 | TmpInst.addOperand(MCOperand::CreateReg(X86::AX)); |
| 1941 | TmpInst.addOperand(MCOperand::CreateReg(X86::AX)); |
| 1942 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1943 | Inst = TmpInst; |
| 1944 | return true; |
| 1945 | } |
| 1946 | case X86::SUB32i32: { |
| 1947 | if (!Inst.getOperand(0).isImm() || |
| 1948 | !isImmSExti32i8Value(Inst.getOperand(0).getImm())) |
| 1949 | return false; |
| 1950 | |
| 1951 | MCInst TmpInst; |
| 1952 | TmpInst.setOpcode(X86::SUB32ri8); |
| 1953 | TmpInst.addOperand(MCOperand::CreateReg(X86::EAX)); |
| 1954 | TmpInst.addOperand(MCOperand::CreateReg(X86::EAX)); |
| 1955 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1956 | Inst = TmpInst; |
| 1957 | return true; |
| 1958 | } |
| 1959 | case X86::SUB64i32: { |
| 1960 | if (!Inst.getOperand(0).isImm() || |
| 1961 | !isImmSExti64i8Value(Inst.getOperand(0).getImm())) |
| 1962 | return false; |
| 1963 | |
| 1964 | MCInst TmpInst; |
| 1965 | TmpInst.setOpcode(X86::SUB64ri8); |
| 1966 | TmpInst.addOperand(MCOperand::CreateReg(X86::RAX)); |
| 1967 | TmpInst.addOperand(MCOperand::CreateReg(X86::RAX)); |
| 1968 | TmpInst.addOperand(Inst.getOperand(0)); |
| 1969 | Inst = TmpInst; |
| 1970 | return true; |
| 1971 | } |
Devang Patel | b8ba13f | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 1972 | } |
Devang Patel | b8ba13f | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 1973 | } |
| 1974 | |
Jim Grosbach | 3ca6382 | 2012-11-14 18:04:47 +0000 | [diff] [blame] | 1975 | static const char *getSubtargetFeatureName(unsigned Val); |
Devang Patel | b8ba13f | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 1976 | bool X86AsmParser:: |
Chad Rosier | 84125ca | 2012-10-13 00:26:04 +0000 | [diff] [blame] | 1977 | MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode, |
Chris Lattner | 7c51a31 | 2010-09-29 01:50:45 +0000 | [diff] [blame] | 1978 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Chad Rosier | 84125ca | 2012-10-13 00:26:04 +0000 | [diff] [blame] | 1979 | MCStreamer &Out, unsigned &ErrorInfo, |
| 1980 | bool MatchingInlineAsm) { |
Daniel Dunbar | f1e29d4 | 2010-08-12 00:55:38 +0000 | [diff] [blame] | 1981 | assert(!Operands.empty() && "Unexpect empty operand list!"); |
Chris Lattner | 7c51a31 | 2010-09-29 01:50:45 +0000 | [diff] [blame] | 1982 | X86Operand *Op = static_cast<X86Operand*>(Operands[0]); |
| 1983 | assert(Op->isToken() && "Leading operand should always be a mnemonic!"); |
Chad Rosier | b4fdade | 2012-08-21 19:36:59 +0000 | [diff] [blame] | 1984 | ArrayRef<SMRange> EmptyRanges = ArrayRef<SMRange>(); |
Daniel Dunbar | f1e29d4 | 2010-08-12 00:55:38 +0000 | [diff] [blame] | 1985 | |
Chris Lattner | 7c51a31 | 2010-09-29 01:50:45 +0000 | [diff] [blame] | 1986 | // First, handle aliases that expand to multiple instructions. |
| 1987 | // FIXME: This should be replaced with a real .td file alias mechanism. |
Chad Rosier | 4ee0808 | 2012-08-28 23:57:47 +0000 | [diff] [blame] | 1988 | // Also, MatchInstructionImpl should actually *do* the EmitInstruction |
Chris Lattner | 90fd797 | 2010-11-06 19:57:21 +0000 | [diff] [blame] | 1989 | // call. |
Andrew Trick | 0966ec0 | 2010-10-22 03:58:29 +0000 | [diff] [blame] | 1990 | if (Op->getToken() == "fstsw" || Op->getToken() == "fstcw" || |
Chris Lattner | 8b260a7 | 2010-10-30 18:07:17 +0000 | [diff] [blame] | 1991 | Op->getToken() == "fstsww" || Op->getToken() == "fstcww" || |
Chris Lattner | 905f2e0 | 2010-09-30 17:11:29 +0000 | [diff] [blame] | 1992 | Op->getToken() == "finit" || Op->getToken() == "fsave" || |
Kevin Enderby | 5a37807 | 2010-10-27 02:53:04 +0000 | [diff] [blame] | 1993 | Op->getToken() == "fstenv" || Op->getToken() == "fclex") { |
Chris Lattner | 7c51a31 | 2010-09-29 01:50:45 +0000 | [diff] [blame] | 1994 | MCInst Inst; |
| 1995 | Inst.setOpcode(X86::WAIT); |
Jim Grosbach | cb5dca3 | 2012-01-27 00:51:27 +0000 | [diff] [blame] | 1996 | Inst.setLoc(IDLoc); |
Chad Rosier | 7a2b624 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 1997 | if (!MatchingInlineAsm) |
Chad Rosier | 2268587 | 2012-10-01 23:45:51 +0000 | [diff] [blame] | 1998 | Out.EmitInstruction(Inst); |
Chris Lattner | 7c51a31 | 2010-09-29 01:50:45 +0000 | [diff] [blame] | 1999 | |
Chris Lattner | 0bb83a8 | 2010-09-30 16:39:29 +0000 | [diff] [blame] | 2000 | const char *Repl = |
| 2001 | StringSwitch<const char*>(Op->getToken()) |
Chris Lattner | 8b260a7 | 2010-10-30 18:07:17 +0000 | [diff] [blame] | 2002 | .Case("finit", "fninit") |
| 2003 | .Case("fsave", "fnsave") |
| 2004 | .Case("fstcw", "fnstcw") |
| 2005 | .Case("fstcww", "fnstcw") |
Chris Lattner | 905f2e0 | 2010-09-30 17:11:29 +0000 | [diff] [blame] | 2006 | .Case("fstenv", "fnstenv") |
Chris Lattner | 8b260a7 | 2010-10-30 18:07:17 +0000 | [diff] [blame] | 2007 | .Case("fstsw", "fnstsw") |
| 2008 | .Case("fstsww", "fnstsw") |
| 2009 | .Case("fclex", "fnclex") |
Chris Lattner | 0bb83a8 | 2010-09-30 16:39:29 +0000 | [diff] [blame] | 2010 | .Default(0); |
| 2011 | assert(Repl && "Unknown wait-prefixed instruction"); |
Benjamin Kramer | b0f96fa | 2010-10-01 12:25:27 +0000 | [diff] [blame] | 2012 | delete Operands[0]; |
Chris Lattner | 0bb83a8 | 2010-09-30 16:39:29 +0000 | [diff] [blame] | 2013 | Operands[0] = X86Operand::CreateToken(Repl, IDLoc); |
Chris Lattner | 7c51a31 | 2010-09-29 01:50:45 +0000 | [diff] [blame] | 2014 | } |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2015 | |
Chris Lattner | a008e8a | 2010-09-06 21:54:15 +0000 | [diff] [blame] | 2016 | bool WasOriginallyInvalidOperand = false; |
Chris Lattner | 7036f8b | 2010-09-29 01:42:58 +0000 | [diff] [blame] | 2017 | MCInst Inst; |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2018 | |
Daniel Dunbar | c918d60 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2019 | // First, try a direct match. |
Chad Rosier | 6e006d3 | 2012-10-12 22:53:36 +0000 | [diff] [blame] | 2020 | switch (MatchInstructionImpl(Operands, Inst, |
Chad Rosier | 84125ca | 2012-10-13 00:26:04 +0000 | [diff] [blame] | 2021 | ErrorInfo, MatchingInlineAsm, |
Devang Patel | be3e310 | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 2022 | isParsingIntelSyntax())) { |
Jim Grosbach | 19cb7f4 | 2011-08-15 23:03:29 +0000 | [diff] [blame] | 2023 | default: break; |
Chris Lattner | ec6789f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2024 | case Match_Success: |
Devang Patel | b8ba13f | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 2025 | // Some instructions need post-processing to, for example, tweak which |
| 2026 | // encoding is selected. Loop on it while changes happen so the |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 2027 | // individual transformations can chain off each other. |
Chad Rosier | 7a2b624 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2028 | if (!MatchingInlineAsm) |
Chad Rosier | 2268587 | 2012-10-01 23:45:51 +0000 | [diff] [blame] | 2029 | while (processInstruction(Inst, Operands)) |
| 2030 | ; |
Devang Patel | b8ba13f | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 2031 | |
Jim Grosbach | cb5dca3 | 2012-01-27 00:51:27 +0000 | [diff] [blame] | 2032 | Inst.setLoc(IDLoc); |
Chad Rosier | 7a2b624 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2033 | if (!MatchingInlineAsm) |
Chad Rosier | 2268587 | 2012-10-01 23:45:51 +0000 | [diff] [blame] | 2034 | Out.EmitInstruction(Inst); |
| 2035 | Opcode = Inst.getOpcode(); |
Daniel Dunbar | c918d60 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2036 | return false; |
Jim Grosbach | 3ca6382 | 2012-11-14 18:04:47 +0000 | [diff] [blame] | 2037 | case Match_MissingFeature: { |
| 2038 | assert(ErrorInfo && "Unknown missing feature!"); |
| 2039 | // Special case the error message for the very common case where only |
| 2040 | // a single subtarget feature is missing. |
| 2041 | std::string Msg = "instruction requires:"; |
| 2042 | unsigned Mask = 1; |
| 2043 | for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) { |
| 2044 | if (ErrorInfo & Mask) { |
| 2045 | Msg += " "; |
| 2046 | Msg += getSubtargetFeatureName(ErrorInfo & Mask); |
| 2047 | } |
| 2048 | Mask <<= 1; |
| 2049 | } |
| 2050 | return Error(IDLoc, Msg, EmptyRanges, MatchingInlineAsm); |
| 2051 | } |
Chris Lattner | a008e8a | 2010-09-06 21:54:15 +0000 | [diff] [blame] | 2052 | case Match_InvalidOperand: |
| 2053 | WasOriginallyInvalidOperand = true; |
| 2054 | break; |
| 2055 | case Match_MnemonicFail: |
Chris Lattner | ec6789f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2056 | break; |
| 2057 | } |
Daniel Dunbar | c918d60 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2058 | |
Daniel Dunbar | c918d60 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2059 | // FIXME: Ideally, we would only attempt suffix matches for things which are |
| 2060 | // valid prefixes, and we could just infer the right unambiguous |
| 2061 | // type. However, that requires substantially more matcher support than the |
| 2062 | // following hack. |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2063 | |
Daniel Dunbar | c918d60 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2064 | // Change the operand to point to a temporary token. |
Daniel Dunbar | c918d60 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2065 | StringRef Base = Op->getToken(); |
Daniel Dunbar | f1e29d4 | 2010-08-12 00:55:38 +0000 | [diff] [blame] | 2066 | SmallString<16> Tmp; |
| 2067 | Tmp += Base; |
| 2068 | Tmp += ' '; |
| 2069 | Op->setTokenValue(Tmp.str()); |
Daniel Dunbar | c918d60 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2070 | |
Chris Lattner | fb7000f | 2010-11-06 18:28:02 +0000 | [diff] [blame] | 2071 | // If this instruction starts with an 'f', then it is a floating point stack |
| 2072 | // instruction. These come in up to three forms for 32-bit, 64-bit, and |
| 2073 | // 80-bit floating point, which use the suffixes s,l,t respectively. |
| 2074 | // |
| 2075 | // Otherwise, we assume that this may be an integer instruction, which comes |
| 2076 | // in 8/16/32/64-bit forms using the b,w,l,q suffixes respectively. |
| 2077 | const char *Suffixes = Base[0] != 'f' ? "bwlq" : "slt\0"; |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 2078 | |
Daniel Dunbar | c918d60 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2079 | // Check for the various suffix matches. |
Chris Lattner | fb7000f | 2010-11-06 18:28:02 +0000 | [diff] [blame] | 2080 | Tmp[Base.size()] = Suffixes[0]; |
| 2081 | unsigned ErrorInfoIgnore; |
Jim Grosbach | 3ca6382 | 2012-11-14 18:04:47 +0000 | [diff] [blame] | 2082 | unsigned ErrorInfoMissingFeature; |
Jim Grosbach | 19cb7f4 | 2011-08-15 23:03:29 +0000 | [diff] [blame] | 2083 | unsigned Match1, Match2, Match3, Match4; |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 2084 | |
Chad Rosier | 6e006d3 | 2012-10-12 22:53:36 +0000 | [diff] [blame] | 2085 | Match1 = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore, |
| 2086 | isParsingIntelSyntax()); |
Jim Grosbach | 3ca6382 | 2012-11-14 18:04:47 +0000 | [diff] [blame] | 2087 | // If this returned as a missing feature failure, remember that. |
| 2088 | if (Match1 == Match_MissingFeature) |
| 2089 | ErrorInfoMissingFeature = ErrorInfoIgnore; |
Chris Lattner | fb7000f | 2010-11-06 18:28:02 +0000 | [diff] [blame] | 2090 | Tmp[Base.size()] = Suffixes[1]; |
Chad Rosier | 6e006d3 | 2012-10-12 22:53:36 +0000 | [diff] [blame] | 2091 | Match2 = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore, |
| 2092 | isParsingIntelSyntax()); |
Jim Grosbach | 3ca6382 | 2012-11-14 18:04:47 +0000 | [diff] [blame] | 2093 | // If this returned as a missing feature failure, remember that. |
| 2094 | if (Match2 == Match_MissingFeature) |
| 2095 | ErrorInfoMissingFeature = ErrorInfoIgnore; |
Chris Lattner | fb7000f | 2010-11-06 18:28:02 +0000 | [diff] [blame] | 2096 | Tmp[Base.size()] = Suffixes[2]; |
Chad Rosier | 6e006d3 | 2012-10-12 22:53:36 +0000 | [diff] [blame] | 2097 | Match3 = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore, |
| 2098 | isParsingIntelSyntax()); |
Jim Grosbach | 3ca6382 | 2012-11-14 18:04:47 +0000 | [diff] [blame] | 2099 | // If this returned as a missing feature failure, remember that. |
| 2100 | if (Match3 == Match_MissingFeature) |
| 2101 | ErrorInfoMissingFeature = ErrorInfoIgnore; |
Chris Lattner | fb7000f | 2010-11-06 18:28:02 +0000 | [diff] [blame] | 2102 | Tmp[Base.size()] = Suffixes[3]; |
Chad Rosier | 6e006d3 | 2012-10-12 22:53:36 +0000 | [diff] [blame] | 2103 | Match4 = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore, |
| 2104 | isParsingIntelSyntax()); |
Jim Grosbach | 3ca6382 | 2012-11-14 18:04:47 +0000 | [diff] [blame] | 2105 | // If this returned as a missing feature failure, remember that. |
| 2106 | if (Match4 == Match_MissingFeature) |
| 2107 | ErrorInfoMissingFeature = ErrorInfoIgnore; |
Daniel Dunbar | c918d60 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2108 | |
| 2109 | // Restore the old token. |
| 2110 | Op->setTokenValue(Base); |
| 2111 | |
| 2112 | // If exactly one matched, then we treat that as a successful match (and the |
| 2113 | // instruction will already have been filled in correctly, since the failing |
| 2114 | // matches won't have modified it). |
Chris Lattner | ec6789f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2115 | unsigned NumSuccessfulMatches = |
Chris Lattner | fb7000f | 2010-11-06 18:28:02 +0000 | [diff] [blame] | 2116 | (Match1 == Match_Success) + (Match2 == Match_Success) + |
| 2117 | (Match3 == Match_Success) + (Match4 == Match_Success); |
Chris Lattner | 7036f8b | 2010-09-29 01:42:58 +0000 | [diff] [blame] | 2118 | if (NumSuccessfulMatches == 1) { |
Jim Grosbach | cb5dca3 | 2012-01-27 00:51:27 +0000 | [diff] [blame] | 2119 | Inst.setLoc(IDLoc); |
Chad Rosier | 7a2b624 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2120 | if (!MatchingInlineAsm) |
Chad Rosier | 2268587 | 2012-10-01 23:45:51 +0000 | [diff] [blame] | 2121 | Out.EmitInstruction(Inst); |
| 2122 | Opcode = Inst.getOpcode(); |
Daniel Dunbar | c918d60 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2123 | return false; |
Chris Lattner | 7036f8b | 2010-09-29 01:42:58 +0000 | [diff] [blame] | 2124 | } |
Daniel Dunbar | c918d60 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2125 | |
Chris Lattner | ec6789f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2126 | // Otherwise, the match failed, try to produce a decent error message. |
Daniel Dunbar | f1e29d4 | 2010-08-12 00:55:38 +0000 | [diff] [blame] | 2127 | |
Daniel Dunbar | 09062b1 | 2010-08-12 00:55:42 +0000 | [diff] [blame] | 2128 | // If we had multiple suffix matches, then identify this as an ambiguous |
| 2129 | // match. |
Chris Lattner | ec6789f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2130 | if (NumSuccessfulMatches > 1) { |
Daniel Dunbar | 09062b1 | 2010-08-12 00:55:42 +0000 | [diff] [blame] | 2131 | char MatchChars[4]; |
| 2132 | unsigned NumMatches = 0; |
Chris Lattner | fb7000f | 2010-11-06 18:28:02 +0000 | [diff] [blame] | 2133 | if (Match1 == Match_Success) MatchChars[NumMatches++] = Suffixes[0]; |
| 2134 | if (Match2 == Match_Success) MatchChars[NumMatches++] = Suffixes[1]; |
| 2135 | if (Match3 == Match_Success) MatchChars[NumMatches++] = Suffixes[2]; |
| 2136 | if (Match4 == Match_Success) MatchChars[NumMatches++] = Suffixes[3]; |
Daniel Dunbar | 09062b1 | 2010-08-12 00:55:42 +0000 | [diff] [blame] | 2137 | |
| 2138 | SmallString<126> Msg; |
| 2139 | raw_svector_ostream OS(Msg); |
| 2140 | OS << "ambiguous instructions require an explicit suffix (could be "; |
| 2141 | for (unsigned i = 0; i != NumMatches; ++i) { |
| 2142 | if (i != 0) |
| 2143 | OS << ", "; |
| 2144 | if (i + 1 == NumMatches) |
| 2145 | OS << "or "; |
| 2146 | OS << "'" << Base << MatchChars[i] << "'"; |
| 2147 | } |
| 2148 | OS << ")"; |
Chad Rosier | 7a2b624 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2149 | Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm); |
Chris Lattner | ec6789f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2150 | return true; |
Daniel Dunbar | 09062b1 | 2010-08-12 00:55:42 +0000 | [diff] [blame] | 2151 | } |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2152 | |
Chris Lattner | a008e8a | 2010-09-06 21:54:15 +0000 | [diff] [blame] | 2153 | // Okay, we know that none of the variants matched successfully. |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2154 | |
Chris Lattner | a008e8a | 2010-09-06 21:54:15 +0000 | [diff] [blame] | 2155 | // If all of the instructions reported an invalid mnemonic, then the original |
| 2156 | // mnemonic was invalid. |
Chris Lattner | fb7000f | 2010-11-06 18:28:02 +0000 | [diff] [blame] | 2157 | if ((Match1 == Match_MnemonicFail) && (Match2 == Match_MnemonicFail) && |
| 2158 | (Match3 == Match_MnemonicFail) && (Match4 == Match_MnemonicFail)) { |
Chris Lattner | ce4a335 | 2010-09-06 22:11:18 +0000 | [diff] [blame] | 2159 | if (!WasOriginallyInvalidOperand) { |
Chad Rosier | 7a2b624 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2160 | ArrayRef<SMRange> Ranges = MatchingInlineAsm ? EmptyRanges : |
Chad Rosier | 674101e | 2012-08-22 19:14:29 +0000 | [diff] [blame] | 2161 | Op->getLocRange(); |
Benjamin Kramer | f82edaf | 2011-10-16 11:28:29 +0000 | [diff] [blame] | 2162 | return Error(IDLoc, "invalid instruction mnemonic '" + Base + "'", |
Chad Rosier | 7a2b624 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2163 | Ranges, MatchingInlineAsm); |
Chris Lattner | ce4a335 | 2010-09-06 22:11:18 +0000 | [diff] [blame] | 2164 | } |
| 2165 | |
| 2166 | // Recover location info for the operand if we know which was the problem. |
Chad Rosier | 84125ca | 2012-10-13 00:26:04 +0000 | [diff] [blame] | 2167 | if (ErrorInfo != ~0U) { |
| 2168 | if (ErrorInfo >= Operands.size()) |
Chad Rosier | b4fdade | 2012-08-21 19:36:59 +0000 | [diff] [blame] | 2169 | return Error(IDLoc, "too few operands for instruction", |
Chad Rosier | 7a2b624 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2170 | EmptyRanges, MatchingInlineAsm); |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2171 | |
Chad Rosier | 84125ca | 2012-10-13 00:26:04 +0000 | [diff] [blame] | 2172 | X86Operand *Operand = (X86Operand*)Operands[ErrorInfo]; |
Chris Lattner | d8b7aa2 | 2011-10-16 04:47:35 +0000 | [diff] [blame] | 2173 | if (Operand->getStartLoc().isValid()) { |
| 2174 | SMRange OperandRange = Operand->getLocRange(); |
| 2175 | return Error(Operand->getStartLoc(), "invalid operand for instruction", |
Chad Rosier | 7a2b624 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2176 | OperandRange, MatchingInlineAsm); |
Chris Lattner | d8b7aa2 | 2011-10-16 04:47:35 +0000 | [diff] [blame] | 2177 | } |
Chris Lattner | ce4a335 | 2010-09-06 22:11:18 +0000 | [diff] [blame] | 2178 | } |
| 2179 | |
Chad Rosier | b4fdade | 2012-08-21 19:36:59 +0000 | [diff] [blame] | 2180 | return Error(IDLoc, "invalid operand for instruction", EmptyRanges, |
Chad Rosier | 7a2b624 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2181 | MatchingInlineAsm); |
Chris Lattner | a008e8a | 2010-09-06 21:54:15 +0000 | [diff] [blame] | 2182 | } |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2183 | |
Chris Lattner | ec6789f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2184 | // If one instruction matched with a missing feature, report this as a |
| 2185 | // missing feature. |
Chris Lattner | fb7000f | 2010-11-06 18:28:02 +0000 | [diff] [blame] | 2186 | if ((Match1 == Match_MissingFeature) + (Match2 == Match_MissingFeature) + |
| 2187 | (Match3 == Match_MissingFeature) + (Match4 == Match_MissingFeature) == 1){ |
Jim Grosbach | 3ca6382 | 2012-11-14 18:04:47 +0000 | [diff] [blame] | 2188 | std::string Msg = "instruction requires:"; |
| 2189 | unsigned Mask = 1; |
| 2190 | for (unsigned i = 0; i < (sizeof(ErrorInfoMissingFeature)*8-1); ++i) { |
| 2191 | if (ErrorInfoMissingFeature & Mask) { |
| 2192 | Msg += " "; |
| 2193 | Msg += getSubtargetFeatureName(ErrorInfoMissingFeature & Mask); |
| 2194 | } |
| 2195 | Mask <<= 1; |
| 2196 | } |
| 2197 | return Error(IDLoc, Msg, EmptyRanges, MatchingInlineAsm); |
Chris Lattner | ec6789f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2198 | } |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2199 | |
Chris Lattner | a008e8a | 2010-09-06 21:54:15 +0000 | [diff] [blame] | 2200 | // If one instruction matched with an invalid operand, report this as an |
| 2201 | // operand failure. |
Chris Lattner | fb7000f | 2010-11-06 18:28:02 +0000 | [diff] [blame] | 2202 | if ((Match1 == Match_InvalidOperand) + (Match2 == Match_InvalidOperand) + |
| 2203 | (Match3 == Match_InvalidOperand) + (Match4 == Match_InvalidOperand) == 1){ |
Chad Rosier | b4fdade | 2012-08-21 19:36:59 +0000 | [diff] [blame] | 2204 | Error(IDLoc, "invalid operand for instruction", EmptyRanges, |
Chad Rosier | 7a2b624 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2205 | MatchingInlineAsm); |
Chris Lattner | a008e8a | 2010-09-06 21:54:15 +0000 | [diff] [blame] | 2206 | return true; |
| 2207 | } |
Michael J. Spencer | c0c8df3 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2208 | |
Chris Lattner | ec6789f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2209 | // If all of these were an outright failure, report it in a useless way. |
Chad Rosier | b4fdade | 2012-08-21 19:36:59 +0000 | [diff] [blame] | 2210 | Error(IDLoc, "unknown use of instruction mnemonic without a size suffix", |
Chad Rosier | 7a2b624 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2211 | EmptyRanges, MatchingInlineAsm); |
Daniel Dunbar | c918d60 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2212 | return true; |
| 2213 | } |
| 2214 | |
| 2215 | |
Devang Patel | dd929fc | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 2216 | bool X86AsmParser::ParseDirective(AsmToken DirectiveID) { |
Chris Lattner | 537ca84 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2217 | StringRef IDVal = DirectiveID.getIdentifier(); |
| 2218 | if (IDVal == ".word") |
| 2219 | return ParseDirectiveWord(2, DirectiveID.getLoc()); |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 2220 | else if (IDVal.startswith(".code")) |
| 2221 | return ParseDirectiveCode(IDVal, DirectiveID.getLoc()); |
Chad Rosier | 3c4ecd7 | 2012-09-10 20:54:39 +0000 | [diff] [blame] | 2222 | else if (IDVal.startswith(".att_syntax")) { |
| 2223 | getParser().setAssemblerDialect(0); |
| 2224 | return false; |
| 2225 | } else if (IDVal.startswith(".intel_syntax")) { |
Devang Patel | 0db58bf | 2012-01-31 18:14:05 +0000 | [diff] [blame] | 2226 | getParser().setAssemblerDialect(1); |
Devang Patel | be3e310 | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 2227 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 2228 | if(Parser.getTok().getString() == "noprefix") { |
Craig Topper | 76bd938 | 2012-07-18 04:59:16 +0000 | [diff] [blame] | 2229 | // FIXME : Handle noprefix |
| 2230 | Parser.Lex(); |
Devang Patel | be3e310 | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 2231 | } else |
Craig Topper | 76bd938 | 2012-07-18 04:59:16 +0000 | [diff] [blame] | 2232 | return true; |
Devang Patel | be3e310 | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 2233 | } |
| 2234 | return false; |
| 2235 | } |
Chris Lattner | 537ca84 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2236 | return true; |
| 2237 | } |
| 2238 | |
| 2239 | /// ParseDirectiveWord |
| 2240 | /// ::= .word [ expression (, expression)* ] |
Devang Patel | dd929fc | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 2241 | bool X86AsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) { |
Chris Lattner | 537ca84 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2242 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 2243 | for (;;) { |
| 2244 | const MCExpr *Value; |
| 2245 | if (getParser().ParseExpression(Value)) |
| 2246 | return true; |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 2247 | |
Eric Christopher | 1ced208 | 2013-01-09 03:52:05 +0000 | [diff] [blame] | 2248 | getParser().getStreamer().EmitValue(Value, Size); |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 2249 | |
Chris Lattner | 537ca84 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2250 | if (getLexer().is(AsmToken::EndOfStatement)) |
| 2251 | break; |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 2252 | |
Chris Lattner | 537ca84 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2253 | // FIXME: Improve diagnostic. |
| 2254 | if (getLexer().isNot(AsmToken::Comma)) |
| 2255 | return Error(L, "unexpected token in directive"); |
| 2256 | Parser.Lex(); |
| 2257 | } |
| 2258 | } |
Chad Rosier | 36b8fed | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 2259 | |
Chris Lattner | 537ca84 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2260 | Parser.Lex(); |
| 2261 | return false; |
| 2262 | } |
| 2263 | |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 2264 | /// ParseDirectiveCode |
| 2265 | /// ::= .code32 | .code64 |
Devang Patel | dd929fc | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 2266 | bool X86AsmParser::ParseDirectiveCode(StringRef IDVal, SMLoc L) { |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 2267 | if (IDVal == ".code32") { |
| 2268 | Parser.Lex(); |
| 2269 | if (is64BitMode()) { |
| 2270 | SwitchMode(); |
| 2271 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32); |
| 2272 | } |
| 2273 | } else if (IDVal == ".code64") { |
| 2274 | Parser.Lex(); |
| 2275 | if (!is64BitMode()) { |
| 2276 | SwitchMode(); |
| 2277 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code64); |
| 2278 | } |
| 2279 | } else { |
| 2280 | return Error(L, "unexpected directive " + IDVal); |
| 2281 | } |
Chris Lattner | 537ca84 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2282 | |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 2283 | return false; |
| 2284 | } |
Chris Lattner | 537ca84 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2285 | |
Daniel Dunbar | 092a9dd | 2009-07-17 20:42:00 +0000 | [diff] [blame] | 2286 | // Force static initialization. |
| 2287 | extern "C" void LLVMInitializeX86AsmParser() { |
Devang Patel | dd929fc | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 2288 | RegisterMCAsmParser<X86AsmParser> X(TheX86_32Target); |
| 2289 | RegisterMCAsmParser<X86AsmParser> Y(TheX86_64Target); |
Daniel Dunbar | 092a9dd | 2009-07-17 20:42:00 +0000 | [diff] [blame] | 2290 | } |
Daniel Dunbar | 0e2771f | 2009-07-29 00:02:19 +0000 | [diff] [blame] | 2291 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 2292 | #define GET_REGISTER_MATCHER |
| 2293 | #define GET_MATCHER_IMPLEMENTATION |
Jim Grosbach | 3ca6382 | 2012-11-14 18:04:47 +0000 | [diff] [blame] | 2294 | #define GET_SUBTARGET_FEATURE_NAME |
Daniel Dunbar | 0e2771f | 2009-07-29 00:02:19 +0000 | [diff] [blame] | 2295 | #include "X86GenAsmMatcher.inc" |