blob: a2df19f8f49090e0a72f4b86c28396d7c478a819 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
54 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +000055 ARMII::AddrMode AddrMode);
Jim Grosbach1355cf12011-07-26 17:10:22 +000056 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
57 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
58 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000059 MCSymbolRefExpr::VariantKind Variant);
60
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000061
Jim Grosbach1355cf12011-07-26 17:10:22 +000062 bool parseMemoryOffsetReg(bool &Negative,
Kevin Enderby9c41fa82009-10-30 22:55:57 +000063 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +000064 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +000065 const MCExpr *&ShiftAmount,
66 const MCExpr *&Offset,
67 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +000068 int &OffsetRegNum,
69 SMLoc &E);
Jim Grosbach1355cf12011-07-26 17:10:22 +000070 bool parseShift(enum ARM_AM::ShiftOpc &St,
Owen Anderson00828302011-03-18 22:50:18 +000071 const MCExpr *&ShiftAmount, SMLoc &E);
Jim Grosbach1355cf12011-07-26 17:10:22 +000072 bool parseDirectiveWord(unsigned Size, SMLoc L);
73 bool parseDirectiveThumb(SMLoc L);
74 bool parseDirectiveThumbFunc(SMLoc L);
75 bool parseDirectiveCode(SMLoc L);
76 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000077
Jim Grosbach1355cf12011-07-26 17:10:22 +000078 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000079 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000080 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000081 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000082
Evan Chengebdeeab2011-07-08 01:53:10 +000083 bool isThumb() const {
84 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000085 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000086 }
Evan Chengebdeeab2011-07-08 01:53:10 +000087 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000088 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000089 }
Evan Cheng32869202011-07-08 22:36:29 +000090 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000091 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
92 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000093 }
Evan Chengebdeeab2011-07-08 01:53:10 +000094
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000095 /// @name Auto-generated Match Functions
96 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000097
Chris Lattner0692ee62010-09-06 19:11:01 +000098#define GET_ASSEMBLER_HEADER
99#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000100
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000101 /// }
102
Jim Grosbach43904292011-07-25 20:14:50 +0000103 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000104 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000105 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000106 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000107 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000108 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000109 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000110 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000111 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000112 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000113 OperandMatchResultTy parseMemMode2Operand(
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000114 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000115 OperandMatchResultTy parseMemMode3Operand(
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000116 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000117 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
118 StringRef Op, int Low, int High);
119 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
120 return parsePKHImm(O, "lsl", 0, 31);
121 }
122 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
123 return parsePKHImm(O, "asr", 1, 32);
124 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000125 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000126 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000127 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000128
129 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000130 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000131 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000132 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000133 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000134 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000135 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000136 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000137 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachf922c472011-02-12 01:34:40 +0000138
Jim Grosbach189610f2011-07-26 18:25:39 +0000139
140 bool validateInstruction(MCInst &Inst,
141 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
142
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000143public:
Evan Chengffc0e732011-07-09 05:47:46 +0000144 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000145 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000146 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000147
Evan Chengebdeeab2011-07-08 01:53:10 +0000148 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000149 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000150 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000151
Jim Grosbach1355cf12011-07-26 17:10:22 +0000152 // Implementation of the MCTargetAsmParser interface:
153 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
154 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000155 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000156 bool ParseDirective(AsmToken DirectiveID);
157
158 bool MatchAndEmitInstruction(SMLoc IDLoc,
159 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
160 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000161};
Jim Grosbach16c74252010-10-29 14:46:02 +0000162} // end anonymous namespace
163
Evan Cheng275944a2011-07-25 21:32:49 +0000164namespace llvm {
165 // FIXME: TableGen this?
166 extern MCRegisterClass ARMMCRegisterClasses[]; // In ARMGenRegisterInfo.inc.
167}
168
Chris Lattner3a697562010-10-28 17:20:03 +0000169namespace {
170
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000171/// ARMOperand - Instances of this class represent a parsed ARM machine
172/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000173class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000174 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000175 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000176 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000177 CoprocNum,
178 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000179 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000180 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000181 Memory,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000182 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000183 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000184 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000185 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000186 DPRRegisterList,
187 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000188 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000189 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000190 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000191 RotateImmediate,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000192 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000193 } Kind;
194
Sean Callanan76264762010-04-02 22:27:05 +0000195 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000196 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000197
198 union {
199 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000200 ARMCC::CondCodes Val;
201 } CC;
202
203 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000204 ARM_MB::MemBOpt Val;
205 } MBOpt;
206
207 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000208 unsigned Val;
209 } Cop;
210
211 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000212 ARM_PROC::IFlags Val;
213 } IFlags;
214
215 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000216 unsigned Val;
217 } MMask;
218
219 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000220 const char *Data;
221 unsigned Length;
222 } Tok;
223
224 struct {
225 unsigned RegNum;
226 } Reg;
227
Bill Wendling8155e5b2010-11-06 22:19:43 +0000228 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000229 const MCExpr *Val;
230 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000231
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000232 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000233 struct {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000234 ARMII::AddrMode AddrMode;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000235 unsigned BaseRegNum;
Daniel Dunbar2637dc92011-01-18 05:55:15 +0000236 union {
237 unsigned RegNum; ///< Offset register num, when OffsetIsReg.
238 const MCExpr *Value; ///< Offset value, when !OffsetIsReg.
239 } Offset;
Bill Wendling146018f2010-11-06 21:42:12 +0000240 const MCExpr *ShiftAmount; // used when OffsetRegShifted is true
Owen Anderson00828302011-03-18 22:50:18 +0000241 enum ARM_AM::ShiftOpc ShiftType; // used when OffsetRegShifted is true
Bill Wendling146018f2010-11-06 21:42:12 +0000242 unsigned OffsetRegShifted : 1; // only used when OffsetIsReg is true
Bill Wendling50d0f582010-11-18 23:43:05 +0000243 unsigned Preindexed : 1;
244 unsigned Postindexed : 1;
245 unsigned OffsetIsReg : 1;
246 unsigned Negative : 1; // only used when OffsetIsReg is true
247 unsigned Writeback : 1;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000248 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000249
250 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000251 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000252 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000253 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000254 struct {
255 ARM_AM::ShiftOpc ShiftTy;
256 unsigned SrcReg;
257 unsigned ShiftReg;
258 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000259 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000260 struct {
261 ARM_AM::ShiftOpc ShiftTy;
262 unsigned SrcReg;
263 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000264 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000265 struct {
266 unsigned Imm;
267 } RotImm;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000268 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000269
Bill Wendling146018f2010-11-06 21:42:12 +0000270 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
271public:
Sean Callanan76264762010-04-02 22:27:05 +0000272 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
273 Kind = o.Kind;
274 StartLoc = o.StartLoc;
275 EndLoc = o.EndLoc;
276 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000277 case CondCode:
278 CC = o.CC;
279 break;
Sean Callanan76264762010-04-02 22:27:05 +0000280 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000281 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000282 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000283 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000284 case Register:
285 Reg = o.Reg;
286 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000287 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000288 case DPRRegisterList:
289 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000290 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000291 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000292 case CoprocNum:
293 case CoprocReg:
294 Cop = o.Cop;
295 break;
Sean Callanan76264762010-04-02 22:27:05 +0000296 case Immediate:
297 Imm = o.Imm;
298 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000299 case MemBarrierOpt:
300 MBOpt = o.MBOpt;
301 break;
Sean Callanan76264762010-04-02 22:27:05 +0000302 case Memory:
303 Mem = o.Mem;
304 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000305 case MSRMask:
306 MMask = o.MMask;
307 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000308 case ProcIFlags:
309 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000310 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000311 case ShifterImmediate:
312 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000313 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000314 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000315 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000316 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000317 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000318 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000319 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000320 case RotateImmediate:
321 RotImm = o.RotImm;
322 break;
Sean Callanan76264762010-04-02 22:27:05 +0000323 }
324 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000325
Sean Callanan76264762010-04-02 22:27:05 +0000326 /// getStartLoc - Get the location of the first token of this operand.
327 SMLoc getStartLoc() const { return StartLoc; }
328 /// getEndLoc - Get the location of the last token of this operand.
329 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000330
Daniel Dunbar8462b302010-08-11 06:36:53 +0000331 ARMCC::CondCodes getCondCode() const {
332 assert(Kind == CondCode && "Invalid access!");
333 return CC.Val;
334 }
335
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000336 unsigned getCoproc() const {
337 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
338 return Cop.Val;
339 }
340
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000341 StringRef getToken() const {
342 assert(Kind == Token && "Invalid access!");
343 return StringRef(Tok.Data, Tok.Length);
344 }
345
346 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000347 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000348 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000349 }
350
Bill Wendling5fa22a12010-11-09 23:28:44 +0000351 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000352 assert((Kind == RegisterList || Kind == DPRRegisterList ||
353 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000354 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000355 }
356
Kevin Enderbycfe07242009-10-13 22:19:02 +0000357 const MCExpr *getImm() const {
358 assert(Kind == Immediate && "Invalid access!");
359 return Imm.Val;
360 }
361
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000362 ARM_MB::MemBOpt getMemBarrierOpt() const {
363 assert(Kind == MemBarrierOpt && "Invalid access!");
364 return MBOpt.Val;
365 }
366
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000367 ARM_PROC::IFlags getProcIFlags() const {
368 assert(Kind == ProcIFlags && "Invalid access!");
369 return IFlags.Val;
370 }
371
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000372 unsigned getMSRMask() const {
373 assert(Kind == MSRMask && "Invalid access!");
374 return MMask.Val;
375 }
376
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000377 /// @name Memory Operand Accessors
378 /// @{
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000379 ARMII::AddrMode getMemAddrMode() const {
380 return Mem.AddrMode;
381 }
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000382 unsigned getMemBaseRegNum() const {
383 return Mem.BaseRegNum;
384 }
385 unsigned getMemOffsetRegNum() const {
386 assert(Mem.OffsetIsReg && "Invalid access!");
387 return Mem.Offset.RegNum;
388 }
389 const MCExpr *getMemOffset() const {
390 assert(!Mem.OffsetIsReg && "Invalid access!");
391 return Mem.Offset.Value;
392 }
393 unsigned getMemOffsetRegShifted() const {
394 assert(Mem.OffsetIsReg && "Invalid access!");
395 return Mem.OffsetRegShifted;
396 }
397 const MCExpr *getMemShiftAmount() const {
398 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
399 return Mem.ShiftAmount;
400 }
Owen Anderson00828302011-03-18 22:50:18 +0000401 enum ARM_AM::ShiftOpc getMemShiftType() const {
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000402 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
403 return Mem.ShiftType;
404 }
405 bool getMemPreindexed() const { return Mem.Preindexed; }
406 bool getMemPostindexed() const { return Mem.Postindexed; }
407 bool getMemOffsetIsReg() const { return Mem.OffsetIsReg; }
408 bool getMemNegative() const { return Mem.Negative; }
409 bool getMemWriteback() const { return Mem.Writeback; }
410
411 /// @}
412
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000413 bool isCoprocNum() const { return Kind == CoprocNum; }
414 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000415 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000416 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000417 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000418 bool isImm0_255() const {
419 if (Kind != Immediate)
420 return false;
421 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
422 if (!CE) return false;
423 int64_t Value = CE->getValue();
424 return Value >= 0 && Value < 256;
425 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000426 bool isImm0_7() const {
427 if (Kind != Immediate)
428 return false;
429 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
430 if (!CE) return false;
431 int64_t Value = CE->getValue();
432 return Value >= 0 && Value < 8;
433 }
434 bool isImm0_15() const {
435 if (Kind != Immediate)
436 return false;
437 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
438 if (!CE) return false;
439 int64_t Value = CE->getValue();
440 return Value >= 0 && Value < 16;
441 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000442 bool isImm0_31() const {
443 if (Kind != Immediate)
444 return false;
445 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
446 if (!CE) return false;
447 int64_t Value = CE->getValue();
448 return Value >= 0 && Value < 32;
449 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000450 bool isImm1_16() const {
451 if (Kind != Immediate)
452 return false;
453 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
454 if (!CE) return false;
455 int64_t Value = CE->getValue();
456 return Value > 0 && Value < 17;
457 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000458 bool isImm1_32() const {
459 if (Kind != Immediate)
460 return false;
461 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
462 if (!CE) return false;
463 int64_t Value = CE->getValue();
464 return Value > 0 && Value < 33;
465 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000466 bool isImm0_65535() const {
467 if (Kind != Immediate)
468 return false;
469 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
470 if (!CE) return false;
471 int64_t Value = CE->getValue();
472 return Value >= 0 && Value < 65536;
473 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000474 bool isImm0_65535Expr() const {
475 if (Kind != Immediate)
476 return false;
477 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
478 // If it's not a constant expression, it'll generate a fixup and be
479 // handled later.
480 if (!CE) return true;
481 int64_t Value = CE->getValue();
482 return Value >= 0 && Value < 65536;
483 }
Jim Grosbached838482011-07-26 16:24:27 +0000484 bool isImm24bit() const {
485 if (Kind != Immediate)
486 return false;
487 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
488 if (!CE) return false;
489 int64_t Value = CE->getValue();
490 return Value >= 0 && Value <= 0xffffff;
491 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000492 bool isPKHLSLImm() const {
493 if (Kind != Immediate)
494 return false;
495 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
496 if (!CE) return false;
497 int64_t Value = CE->getValue();
498 return Value >= 0 && Value < 32;
499 }
500 bool isPKHASRImm() const {
501 if (Kind != Immediate)
502 return false;
503 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
504 if (!CE) return false;
505 int64_t Value = CE->getValue();
506 return Value > 0 && Value <= 32;
507 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000508 bool isARMSOImm() const {
509 if (Kind != Immediate)
510 return false;
511 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
512 if (!CE) return false;
513 int64_t Value = CE->getValue();
514 return ARM_AM::getSOImmVal(Value) != -1;
515 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000516 bool isT2SOImm() const {
517 if (Kind != Immediate)
518 return false;
519 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
520 if (!CE) return false;
521 int64_t Value = CE->getValue();
522 return ARM_AM::getT2SOImmVal(Value) != -1;
523 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000524 bool isSetEndImm() const {
525 if (Kind != Immediate)
526 return false;
527 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
528 if (!CE) return false;
529 int64_t Value = CE->getValue();
530 return Value == 1 || Value == 0;
531 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000532 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000533 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000534 bool isDPRRegList() const { return Kind == DPRRegisterList; }
535 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000536 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000537 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000538 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000539 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000540 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
541 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000542 bool isRotImm() const { return Kind == RotateImmediate; }
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000543 bool isMemMode2() const {
544 if (getMemAddrMode() != ARMII::AddrMode2)
545 return false;
546
547 if (getMemOffsetIsReg())
548 return true;
549
550 if (getMemNegative() &&
551 !(getMemPostindexed() || getMemPreindexed()))
552 return false;
553
554 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
555 if (!CE) return false;
556 int64_t Value = CE->getValue();
557
558 // The offset must be in the range 0-4095 (imm12).
559 if (Value > 4095 || Value < -4095)
560 return false;
561
562 return true;
563 }
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000564 bool isMemMode3() const {
565 if (getMemAddrMode() != ARMII::AddrMode3)
566 return false;
567
568 if (getMemOffsetIsReg()) {
569 if (getMemOffsetRegShifted())
570 return false; // No shift with offset reg allowed
571 return true;
572 }
573
574 if (getMemNegative() &&
575 !(getMemPostindexed() || getMemPreindexed()))
576 return false;
577
578 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
579 if (!CE) return false;
580 int64_t Value = CE->getValue();
581
582 // The offset must be in the range 0-255 (imm8).
583 if (Value > 255 || Value < -255)
584 return false;
585
586 return true;
587 }
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000588 bool isMemMode5() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000589 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback() ||
590 getMemNegative())
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000591 return false;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000592
Daniel Dunbar4b462672011-01-18 05:55:27 +0000593 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000594 if (!CE) return false;
595
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000596 // The offset must be a multiple of 4 in the range 0-1020.
597 int64_t Value = CE->getValue();
598 return ((Value & 0x3) == 0 && Value <= 1020 && Value >= -1020);
599 }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000600 bool isMemMode7() const {
601 if (!isMemory() ||
602 getMemPreindexed() ||
603 getMemPostindexed() ||
604 getMemOffsetIsReg() ||
605 getMemNegative() ||
606 getMemWriteback())
607 return false;
608
609 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
610 if (!CE) return false;
611
612 if (CE->getValue())
613 return false;
614
615 return true;
616 }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000617 bool isMemModeRegThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000618 if (!isMemory() || !getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingf4caf692010-12-14 03:36:38 +0000619 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000620 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000621 }
622 bool isMemModeImmThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000623 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000624 return false;
625
Daniel Dunbar4b462672011-01-18 05:55:27 +0000626 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000627 if (!CE) return false;
628
629 // The offset must be a multiple of 4 in the range 0-124.
630 uint64_t Value = CE->getValue();
631 return ((Value & 0x3) == 0 && Value <= 124);
632 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000633 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000634 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000635
636 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000637 // Add as immediates when possible. Null MCExpr = 0.
638 if (Expr == 0)
639 Inst.addOperand(MCOperand::CreateImm(0));
640 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000641 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
642 else
643 Inst.addOperand(MCOperand::CreateExpr(Expr));
644 }
645
Daniel Dunbar8462b302010-08-11 06:36:53 +0000646 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000647 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000648 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000649 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
650 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000651 }
652
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000653 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
654 assert(N == 1 && "Invalid number of operands!");
655 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
656 }
657
658 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
659 assert(N == 1 && "Invalid number of operands!");
660 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
661 }
662
Jim Grosbachd67641b2010-12-06 18:21:12 +0000663 void addCCOutOperands(MCInst &Inst, unsigned N) const {
664 assert(N == 1 && "Invalid number of operands!");
665 Inst.addOperand(MCOperand::CreateReg(getReg()));
666 }
667
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000668 void addRegOperands(MCInst &Inst, unsigned N) const {
669 assert(N == 1 && "Invalid number of operands!");
670 Inst.addOperand(MCOperand::CreateReg(getReg()));
671 }
672
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000673 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000674 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000675 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
676 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
677 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000678 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000679 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000680 }
681
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000682 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000683 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000684 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
685 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000686 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000687 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000688 }
689
690
Jim Grosbach580f4a92011-07-25 22:20:28 +0000691 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000692 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000693 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
694 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000695 }
696
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000697 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000698 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000699 const SmallVectorImpl<unsigned> &RegList = getRegList();
700 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000701 I = RegList.begin(), E = RegList.end(); I != E; ++I)
702 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000703 }
704
Bill Wendling0f630752010-11-17 04:32:08 +0000705 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
706 addRegListOperands(Inst, N);
707 }
708
709 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
710 addRegListOperands(Inst, N);
711 }
712
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000713 void addRotImmOperands(MCInst &Inst, unsigned N) const {
714 assert(N == 1 && "Invalid number of operands!");
715 // Encoded as val>>3. The printer handles display as 8, 16, 24.
716 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
717 }
718
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000719 void addImmOperands(MCInst &Inst, unsigned N) const {
720 assert(N == 1 && "Invalid number of operands!");
721 addExpr(Inst, getImm());
722 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000723
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000724 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
725 assert(N == 1 && "Invalid number of operands!");
726 addExpr(Inst, getImm());
727 }
728
Jim Grosbach83ab0702011-07-13 22:01:08 +0000729 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
730 assert(N == 1 && "Invalid number of operands!");
731 addExpr(Inst, getImm());
732 }
733
734 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
735 assert(N == 1 && "Invalid number of operands!");
736 addExpr(Inst, getImm());
737 }
738
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000739 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
740 assert(N == 1 && "Invalid number of operands!");
741 addExpr(Inst, getImm());
742 }
743
Jim Grosbachf4943352011-07-25 23:09:14 +0000744 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
745 assert(N == 1 && "Invalid number of operands!");
746 // The constant encodes as the immediate-1, and we store in the instruction
747 // the bits as encoded, so subtract off one here.
748 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
749 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
750 }
751
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000752 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
753 assert(N == 1 && "Invalid number of operands!");
754 // The constant encodes as the immediate-1, and we store in the instruction
755 // the bits as encoded, so subtract off one here.
756 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
757 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
758 }
759
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000760 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
761 assert(N == 1 && "Invalid number of operands!");
762 addExpr(Inst, getImm());
763 }
764
Jim Grosbachffa32252011-07-19 19:13:28 +0000765 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
766 assert(N == 1 && "Invalid number of operands!");
767 addExpr(Inst, getImm());
768 }
769
Jim Grosbached838482011-07-26 16:24:27 +0000770 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
771 assert(N == 1 && "Invalid number of operands!");
772 addExpr(Inst, getImm());
773 }
774
Jim Grosbachf6c05252011-07-21 17:23:04 +0000775 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
776 assert(N == 1 && "Invalid number of operands!");
777 addExpr(Inst, getImm());
778 }
779
780 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
781 assert(N == 1 && "Invalid number of operands!");
782 // An ASR value of 32 encodes as 0, so that's how we want to add it to
783 // the instruction as well.
784 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
785 int Val = CE->getValue();
786 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
787 }
788
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000789 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
790 assert(N == 1 && "Invalid number of operands!");
791 addExpr(Inst, getImm());
792 }
793
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000794 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
795 assert(N == 1 && "Invalid number of operands!");
796 addExpr(Inst, getImm());
797 }
798
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000799 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
800 assert(N == 1 && "Invalid number of operands!");
801 addExpr(Inst, getImm());
802 }
803
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000804 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
805 assert(N == 1 && "Invalid number of operands!");
806 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
807 }
808
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000809 void addMemMode7Operands(MCInst &Inst, unsigned N) const {
810 assert(N == 1 && isMemMode7() && "Invalid number of operands!");
811 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
812
813 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Matt Beaumont-Gay1866af42011-03-24 22:05:48 +0000814 (void)CE;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000815 assert((CE || CE->getValue() == 0) &&
816 "No offset operand support in mode 7");
817 }
818
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000819 void addMemMode2Operands(MCInst &Inst, unsigned N) const {
820 assert(isMemMode2() && "Invalid mode or number of operands!");
821 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
822 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
823
824 if (getMemOffsetIsReg()) {
825 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
826
827 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
828 ARM_AM::ShiftOpc ShOpc = ARM_AM::no_shift;
829 int64_t ShiftAmount = 0;
830
831 if (getMemOffsetRegShifted()) {
832 ShOpc = getMemShiftType();
833 const MCConstantExpr *CE =
834 dyn_cast<MCConstantExpr>(getMemShiftAmount());
835 ShiftAmount = CE->getValue();
836 }
837
838 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(AMOpc, ShiftAmount,
839 ShOpc, IdxMode)));
840 return;
841 }
842
843 // Create a operand placeholder to always yield the same number of operands.
844 Inst.addOperand(MCOperand::CreateReg(0));
845
846 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
847 // the difference?
848 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
849 assert(CE && "Non-constant mode 2 offset operand!");
850 int64_t Offset = CE->getValue();
851
852 if (Offset >= 0)
853 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::add,
854 Offset, ARM_AM::no_shift, IdxMode)));
855 else
856 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::sub,
857 -Offset, ARM_AM::no_shift, IdxMode)));
858 }
859
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000860 void addMemMode3Operands(MCInst &Inst, unsigned N) const {
861 assert(isMemMode3() && "Invalid mode or number of operands!");
862 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
863 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
864
865 if (getMemOffsetIsReg()) {
866 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
867
868 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
869 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(AMOpc, 0,
870 IdxMode)));
871 return;
872 }
873
874 // Create a operand placeholder to always yield the same number of operands.
875 Inst.addOperand(MCOperand::CreateReg(0));
876
877 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
878 // the difference?
879 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
880 assert(CE && "Non-constant mode 3 offset operand!");
881 int64_t Offset = CE->getValue();
882
883 if (Offset >= 0)
884 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::add,
885 Offset, IdxMode)));
886 else
887 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::sub,
888 -Offset, IdxMode)));
889 }
890
Chris Lattner14b93852010-10-29 00:27:31 +0000891 void addMemMode5Operands(MCInst &Inst, unsigned N) const {
892 assert(N == 2 && isMemMode5() && "Invalid number of operands!");
Jim Grosbach16c74252010-10-29 14:46:02 +0000893
Daniel Dunbar4b462672011-01-18 05:55:27 +0000894 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
895 assert(!getMemOffsetIsReg() && "Invalid mode 5 operand");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000896
Jim Grosbach80eb2332010-10-29 17:41:25 +0000897 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
898 // the difference?
Daniel Dunbar4b462672011-01-18 05:55:27 +0000899 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000900 assert(CE && "Non-constant mode 5 offset operand!");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000901
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000902 // The MCInst offset operand doesn't include the low two bits (like
903 // the instruction encoding).
904 int64_t Offset = CE->getValue() / 4;
905 if (Offset >= 0)
906 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add,
907 Offset)));
908 else
909 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub,
910 -Offset)));
Chris Lattner14b93852010-10-29 00:27:31 +0000911 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000912
Bill Wendlingf4caf692010-12-14 03:36:38 +0000913 void addMemModeRegThumbOperands(MCInst &Inst, unsigned N) const {
914 assert(N == 2 && isMemModeRegThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000915 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
916 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000917 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000918
Bill Wendlingf4caf692010-12-14 03:36:38 +0000919 void addMemModeImmThumbOperands(MCInst &Inst, unsigned N) const {
920 assert(N == 2 && isMemModeImmThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000921 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
922 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000923 assert(CE && "Non-constant mode offset operand!");
924 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000925 }
926
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000927 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
928 assert(N == 1 && "Invalid number of operands!");
929 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
930 }
931
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000932 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
933 assert(N == 1 && "Invalid number of operands!");
934 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
935 }
936
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000937 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000938
Chris Lattner3a697562010-10-28 17:20:03 +0000939 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
940 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000941 Op->CC.Val = CC;
942 Op->StartLoc = S;
943 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000944 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000945 }
946
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000947 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
948 ARMOperand *Op = new ARMOperand(CoprocNum);
949 Op->Cop.Val = CopVal;
950 Op->StartLoc = S;
951 Op->EndLoc = S;
952 return Op;
953 }
954
955 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
956 ARMOperand *Op = new ARMOperand(CoprocReg);
957 Op->Cop.Val = CopVal;
958 Op->StartLoc = S;
959 Op->EndLoc = S;
960 return Op;
961 }
962
Jim Grosbachd67641b2010-12-06 18:21:12 +0000963 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
964 ARMOperand *Op = new ARMOperand(CCOut);
965 Op->Reg.RegNum = RegNum;
966 Op->StartLoc = S;
967 Op->EndLoc = S;
968 return Op;
969 }
970
Chris Lattner3a697562010-10-28 17:20:03 +0000971 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
972 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +0000973 Op->Tok.Data = Str.data();
974 Op->Tok.Length = Str.size();
975 Op->StartLoc = S;
976 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000977 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000978 }
979
Bill Wendling50d0f582010-11-18 23:43:05 +0000980 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +0000981 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +0000982 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +0000983 Op->StartLoc = S;
984 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +0000985 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000986 }
987
Jim Grosbache8606dc2011-07-13 17:50:29 +0000988 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
989 unsigned SrcReg,
990 unsigned ShiftReg,
991 unsigned ShiftImm,
992 SMLoc S, SMLoc E) {
993 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000994 Op->RegShiftedReg.ShiftTy = ShTy;
995 Op->RegShiftedReg.SrcReg = SrcReg;
996 Op->RegShiftedReg.ShiftReg = ShiftReg;
997 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000998 Op->StartLoc = S;
999 Op->EndLoc = E;
1000 return Op;
1001 }
1002
Owen Anderson92a20222011-07-21 18:54:16 +00001003 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1004 unsigned SrcReg,
1005 unsigned ShiftImm,
1006 SMLoc S, SMLoc E) {
1007 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001008 Op->RegShiftedImm.ShiftTy = ShTy;
1009 Op->RegShiftedImm.SrcReg = SrcReg;
1010 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001011 Op->StartLoc = S;
1012 Op->EndLoc = E;
1013 return Op;
1014 }
1015
Jim Grosbach580f4a92011-07-25 22:20:28 +00001016 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001017 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001018 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1019 Op->ShifterImm.isASR = isASR;
1020 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001021 Op->StartLoc = S;
1022 Op->EndLoc = E;
1023 return Op;
1024 }
1025
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001026 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1027 ARMOperand *Op = new ARMOperand(RotateImmediate);
1028 Op->RotImm.Imm = Imm;
1029 Op->StartLoc = S;
1030 Op->EndLoc = E;
1031 return Op;
1032 }
1033
Bill Wendling7729e062010-11-09 22:44:22 +00001034 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001035 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001036 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001037 KindTy Kind = RegisterList;
1038
Evan Cheng275944a2011-07-25 21:32:49 +00001039 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1040 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001041 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001042 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1043 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001044 Kind = SPRRegisterList;
1045
1046 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001047 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001048 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001049 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001050 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001051 Op->StartLoc = StartLoc;
1052 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001053 return Op;
1054 }
1055
Chris Lattner3a697562010-10-28 17:20:03 +00001056 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1057 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001058 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001059 Op->StartLoc = S;
1060 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001061 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001062 }
1063
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001064 static ARMOperand *CreateMem(ARMII::AddrMode AddrMode, unsigned BaseRegNum,
1065 bool OffsetIsReg, const MCExpr *Offset,
1066 int OffsetRegNum, bool OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00001067 enum ARM_AM::ShiftOpc ShiftType,
Chris Lattner3a697562010-10-28 17:20:03 +00001068 const MCExpr *ShiftAmount, bool Preindexed,
1069 bool Postindexed, bool Negative, bool Writeback,
1070 SMLoc S, SMLoc E) {
Daniel Dunbar023835d2011-01-18 05:34:05 +00001071 assert((OffsetRegNum == -1 || OffsetIsReg) &&
1072 "OffsetRegNum must imply OffsetIsReg!");
1073 assert((!OffsetRegShifted || OffsetIsReg) &&
1074 "OffsetRegShifted must imply OffsetIsReg!");
Daniel Dunbard3df5f32011-01-18 05:34:11 +00001075 assert((Offset || OffsetIsReg) &&
1076 "Offset must exists unless register offset is used!");
Daniel Dunbar023835d2011-01-18 05:34:05 +00001077 assert((!ShiftAmount || (OffsetIsReg && OffsetRegShifted)) &&
1078 "Cannot have shift amount without shifted register offset!");
1079 assert((!Offset || !OffsetIsReg) &&
1080 "Cannot have expression offset and register offset!");
1081
Chris Lattner3a697562010-10-28 17:20:03 +00001082 ARMOperand *Op = new ARMOperand(Memory);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001083 Op->Mem.AddrMode = AddrMode;
Sean Callanan76264762010-04-02 22:27:05 +00001084 Op->Mem.BaseRegNum = BaseRegNum;
1085 Op->Mem.OffsetIsReg = OffsetIsReg;
Daniel Dunbar2637dc92011-01-18 05:55:15 +00001086 if (OffsetIsReg)
1087 Op->Mem.Offset.RegNum = OffsetRegNum;
1088 else
1089 Op->Mem.Offset.Value = Offset;
Sean Callanan76264762010-04-02 22:27:05 +00001090 Op->Mem.OffsetRegShifted = OffsetRegShifted;
1091 Op->Mem.ShiftType = ShiftType;
1092 Op->Mem.ShiftAmount = ShiftAmount;
1093 Op->Mem.Preindexed = Preindexed;
1094 Op->Mem.Postindexed = Postindexed;
1095 Op->Mem.Negative = Negative;
1096 Op->Mem.Writeback = Writeback;
Jim Grosbach16c74252010-10-29 14:46:02 +00001097
Sean Callanan76264762010-04-02 22:27:05 +00001098 Op->StartLoc = S;
1099 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001100 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001101 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001102
1103 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1104 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1105 Op->MBOpt.Val = Opt;
1106 Op->StartLoc = S;
1107 Op->EndLoc = S;
1108 return Op;
1109 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001110
1111 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1112 ARMOperand *Op = new ARMOperand(ProcIFlags);
1113 Op->IFlags.Val = IFlags;
1114 Op->StartLoc = S;
1115 Op->EndLoc = S;
1116 return Op;
1117 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001118
1119 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1120 ARMOperand *Op = new ARMOperand(MSRMask);
1121 Op->MMask.Val = MMask;
1122 Op->StartLoc = S;
1123 Op->EndLoc = S;
1124 return Op;
1125 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001126};
1127
1128} // end anonymous namespace.
1129
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001130void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001131 switch (Kind) {
1132 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001133 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001134 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001135 case CCOut:
1136 OS << "<ccout " << getReg() << ">";
1137 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001138 case CoprocNum:
1139 OS << "<coprocessor number: " << getCoproc() << ">";
1140 break;
1141 case CoprocReg:
1142 OS << "<coprocessor register: " << getCoproc() << ">";
1143 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001144 case MSRMask:
1145 OS << "<mask: " << getMSRMask() << ">";
1146 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001147 case Immediate:
1148 getImm()->print(OS);
1149 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001150 case MemBarrierOpt:
1151 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1152 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001153 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001154 OS << "<memory "
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001155 << "am:" << ARMII::AddrModeToString(getMemAddrMode())
1156 << " base:" << getMemBaseRegNum();
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001157 if (getMemOffsetIsReg()) {
1158 OS << " offset:<register " << getMemOffsetRegNum();
1159 if (getMemOffsetRegShifted()) {
1160 OS << " offset-shift-type:" << getMemShiftType();
1161 OS << " offset-shift-amount:" << *getMemShiftAmount();
1162 }
1163 } else {
1164 OS << " offset:" << *getMemOffset();
1165 }
1166 if (getMemOffsetIsReg())
1167 OS << " (offset-is-reg)";
1168 if (getMemPreindexed())
1169 OS << " (pre-indexed)";
1170 if (getMemPostindexed())
1171 OS << " (post-indexed)";
1172 if (getMemNegative())
1173 OS << " (negative)";
1174 if (getMemWriteback())
1175 OS << " (writeback)";
1176 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001177 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001178 case ProcIFlags: {
1179 OS << "<ARM_PROC::";
1180 unsigned IFlags = getProcIFlags();
1181 for (int i=2; i >= 0; --i)
1182 if (IFlags & (1 << i))
1183 OS << ARM_PROC::IFlagsToString(1 << i);
1184 OS << ">";
1185 break;
1186 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001187 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001188 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001189 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001190 case ShifterImmediate:
1191 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1192 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001193 break;
1194 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001195 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001196 << RegShiftedReg.SrcReg
1197 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1198 << ", " << RegShiftedReg.ShiftReg << ", "
1199 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001200 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001201 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001202 case ShiftedImmediate:
1203 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001204 << RegShiftedImm.SrcReg
1205 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1206 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001207 << ">";
1208 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001209 case RotateImmediate:
1210 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1211 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001212 case RegisterList:
1213 case DPRRegisterList:
1214 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001215 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001216
Bill Wendling5fa22a12010-11-09 23:28:44 +00001217 const SmallVectorImpl<unsigned> &RegList = getRegList();
1218 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001219 I = RegList.begin(), E = RegList.end(); I != E; ) {
1220 OS << *I;
1221 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001222 }
1223
1224 OS << ">";
1225 break;
1226 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001227 case Token:
1228 OS << "'" << getToken() << "'";
1229 break;
1230 }
1231}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001232
1233/// @name Auto-generated Match Functions
1234/// {
1235
1236static unsigned MatchRegisterName(StringRef Name);
1237
1238/// }
1239
Bob Wilson69df7232011-02-03 21:46:10 +00001240bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1241 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001242 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001243
1244 return (RegNo == (unsigned)-1);
1245}
1246
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001247/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001248/// and if it is a register name the token is eaten and the register number is
1249/// returned. Otherwise return -1.
1250///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001251int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001252 const AsmToken &Tok = Parser.getTok();
1253 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
Jim Grosbachd4462a52010-11-01 16:44:21 +00001254
Chris Lattnere5658fa2010-10-30 04:09:10 +00001255 // FIXME: Validate register for the current architecture; we have to do
1256 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001257 std::string upperCase = Tok.getString().str();
1258 std::string lowerCase = LowercaseString(upperCase);
1259 unsigned RegNum = MatchRegisterName(lowerCase);
1260 if (!RegNum) {
1261 RegNum = StringSwitch<unsigned>(lowerCase)
1262 .Case("r13", ARM::SP)
1263 .Case("r14", ARM::LR)
1264 .Case("r15", ARM::PC)
1265 .Case("ip", ARM::R12)
1266 .Default(0);
1267 }
1268 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001269
Chris Lattnere5658fa2010-10-30 04:09:10 +00001270 Parser.Lex(); // Eat identifier token.
1271 return RegNum;
1272}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001273
Jim Grosbach19906722011-07-13 18:49:30 +00001274// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1275// If a recoverable error occurs, return 1. If an irrecoverable error
1276// occurs, return -1. An irrecoverable error is one where tokens have been
1277// consumed in the process of trying to parse the shifter (i.e., when it is
1278// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001279int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001280 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1281 SMLoc S = Parser.getTok().getLoc();
1282 const AsmToken &Tok = Parser.getTok();
1283 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1284
1285 std::string upperCase = Tok.getString().str();
1286 std::string lowerCase = LowercaseString(upperCase);
1287 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1288 .Case("lsl", ARM_AM::lsl)
1289 .Case("lsr", ARM_AM::lsr)
1290 .Case("asr", ARM_AM::asr)
1291 .Case("ror", ARM_AM::ror)
1292 .Case("rrx", ARM_AM::rrx)
1293 .Default(ARM_AM::no_shift);
1294
1295 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001296 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001297
Jim Grosbache8606dc2011-07-13 17:50:29 +00001298 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001299
Jim Grosbache8606dc2011-07-13 17:50:29 +00001300 // The source register for the shift has already been added to the
1301 // operand list, so we need to pop it off and combine it into the shifted
1302 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001303 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001304 if (!PrevOp->isReg())
1305 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1306 int SrcReg = PrevOp->getReg();
1307 int64_t Imm = 0;
1308 int ShiftReg = 0;
1309 if (ShiftTy == ARM_AM::rrx) {
1310 // RRX Doesn't have an explicit shift amount. The encoder expects
1311 // the shift register to be the same as the source register. Seems odd,
1312 // but OK.
1313 ShiftReg = SrcReg;
1314 } else {
1315 // Figure out if this is shifted by a constant or a register (for non-RRX).
1316 if (Parser.getTok().is(AsmToken::Hash)) {
1317 Parser.Lex(); // Eat hash.
1318 SMLoc ImmLoc = Parser.getTok().getLoc();
1319 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001320 if (getParser().ParseExpression(ShiftExpr)) {
1321 Error(ImmLoc, "invalid immediate shift value");
1322 return -1;
1323 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001324 // The expression must be evaluatable as an immediate.
1325 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001326 if (!CE) {
1327 Error(ImmLoc, "invalid immediate shift value");
1328 return -1;
1329 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001330 // Range check the immediate.
1331 // lsl, ror: 0 <= imm <= 31
1332 // lsr, asr: 0 <= imm <= 32
1333 Imm = CE->getValue();
1334 if (Imm < 0 ||
1335 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1336 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001337 Error(ImmLoc, "immediate shift value out of range");
1338 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001339 }
1340 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001341 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001342 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001343 if (ShiftReg == -1) {
1344 Error (L, "expected immediate or register in shift operand");
1345 return -1;
1346 }
1347 } else {
1348 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001349 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001350 return -1;
1351 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001352 }
1353
Owen Anderson92a20222011-07-21 18:54:16 +00001354 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1355 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001356 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001357 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001358 else
1359 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1360 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001361
Jim Grosbach19906722011-07-13 18:49:30 +00001362 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001363}
1364
1365
Bill Wendling50d0f582010-11-18 23:43:05 +00001366/// Try to parse a register name. The token must be an Identifier when called.
1367/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1368/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001369///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001370/// TODO this is likely to change to allow different register types and or to
1371/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001372bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001373tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001374 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001375 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001376 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001377 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001378
Bill Wendling50d0f582010-11-18 23:43:05 +00001379 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001380
Chris Lattnere5658fa2010-10-30 04:09:10 +00001381 const AsmToken &ExclaimTok = Parser.getTok();
1382 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001383 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1384 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001385 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001386 }
1387
Bill Wendling50d0f582010-11-18 23:43:05 +00001388 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001389}
1390
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001391/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1392/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1393/// "c5", ...
1394static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001395 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1396 // but efficient.
1397 switch (Name.size()) {
1398 default: break;
1399 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001400 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001401 return -1;
1402 switch (Name[1]) {
1403 default: return -1;
1404 case '0': return 0;
1405 case '1': return 1;
1406 case '2': return 2;
1407 case '3': return 3;
1408 case '4': return 4;
1409 case '5': return 5;
1410 case '6': return 6;
1411 case '7': return 7;
1412 case '8': return 8;
1413 case '9': return 9;
1414 }
1415 break;
1416 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001417 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001418 return -1;
1419 switch (Name[2]) {
1420 default: return -1;
1421 case '0': return 10;
1422 case '1': return 11;
1423 case '2': return 12;
1424 case '3': return 13;
1425 case '4': return 14;
1426 case '5': return 15;
1427 }
1428 break;
1429 }
1430
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001431 return -1;
1432}
1433
Jim Grosbach43904292011-07-25 20:14:50 +00001434/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001435/// token must be an Identifier when called, and if it is a coprocessor
1436/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001437ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001438parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001439 SMLoc S = Parser.getTok().getLoc();
1440 const AsmToken &Tok = Parser.getTok();
1441 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1442
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001443 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001444 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001445 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001446
1447 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001448 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001449 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001450}
1451
Jim Grosbach43904292011-07-25 20:14:50 +00001452/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001453/// token must be an Identifier when called, and if it is a coprocessor
1454/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001455ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001456parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001457 SMLoc S = Parser.getTok().getLoc();
1458 const AsmToken &Tok = Parser.getTok();
1459 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1460
1461 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1462 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001463 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001464
1465 Parser.Lex(); // Eat identifier token.
1466 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001467 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001468}
1469
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001470/// Parse a register list, return it if successful else return null. The first
1471/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001472bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001473parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001474 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001475 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001476 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001477
Bill Wendling7729e062010-11-09 22:44:22 +00001478 // Read the rest of the registers in the list.
1479 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001480 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001481
Bill Wendling7729e062010-11-09 22:44:22 +00001482 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001483 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001484 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001485
Sean Callanan18b83232010-01-19 21:44:56 +00001486 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001487 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001488 if (RegTok.isNot(AsmToken::Identifier)) {
1489 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001490 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001491 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001492
Jim Grosbach1355cf12011-07-26 17:10:22 +00001493 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001494 if (RegNum == -1) {
1495 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001496 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001497 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001498
Bill Wendlinge7176102010-11-06 22:36:58 +00001499 if (IsRange) {
1500 int Reg = PrevRegNum;
1501 do {
1502 ++Reg;
1503 Registers.push_back(std::make_pair(Reg, RegLoc));
1504 } while (Reg != RegNum);
1505 } else {
1506 Registers.push_back(std::make_pair(RegNum, RegLoc));
1507 }
1508
1509 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001510 } while (Parser.getTok().is(AsmToken::Comma) ||
1511 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001512
1513 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001514 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001515 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1516 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001517 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001518 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001519
Bill Wendlinge7176102010-11-06 22:36:58 +00001520 SMLoc E = RCurlyTok.getLoc();
1521 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001522
Bill Wendlinge7176102010-11-06 22:36:58 +00001523 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001524 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001525 RI = Registers.begin(), RE = Registers.end();
1526
Bill Wendling7caebff2011-01-12 21:20:59 +00001527 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001528 bool EmittedWarning = false;
1529
Bill Wendling7caebff2011-01-12 21:20:59 +00001530 DenseMap<unsigned, bool> RegMap;
1531 RegMap[HighRegNum] = true;
1532
Bill Wendlinge7176102010-11-06 22:36:58 +00001533 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001534 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001535 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001536
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001537 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001538 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001539 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001540 }
1541
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001542 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001543 Warning(RegInfo.second,
1544 "register not in ascending order in register list");
1545
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001546 RegMap[Reg] = true;
1547 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001548 }
1549
Bill Wendling50d0f582010-11-18 23:43:05 +00001550 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1551 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001552}
1553
Jim Grosbach43904292011-07-25 20:14:50 +00001554/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001555ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001556parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001557 SMLoc S = Parser.getTok().getLoc();
1558 const AsmToken &Tok = Parser.getTok();
1559 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1560 StringRef OptStr = Tok.getString();
1561
1562 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1563 .Case("sy", ARM_MB::SY)
1564 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001565 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001566 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001567 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001568 .Case("ishst", ARM_MB::ISHST)
1569 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001570 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001571 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001572 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001573 .Case("osh", ARM_MB::OSH)
1574 .Case("oshst", ARM_MB::OSHST)
1575 .Default(~0U);
1576
1577 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001578 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001579
1580 Parser.Lex(); // Eat identifier token.
1581 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001582 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001583}
1584
Jim Grosbach43904292011-07-25 20:14:50 +00001585/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001586ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001587parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001588 SMLoc S = Parser.getTok().getLoc();
1589 const AsmToken &Tok = Parser.getTok();
1590 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1591 StringRef IFlagsStr = Tok.getString();
1592
1593 unsigned IFlags = 0;
1594 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1595 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1596 .Case("a", ARM_PROC::A)
1597 .Case("i", ARM_PROC::I)
1598 .Case("f", ARM_PROC::F)
1599 .Default(~0U);
1600
1601 // If some specific iflag is already set, it means that some letter is
1602 // present more than once, this is not acceptable.
1603 if (Flag == ~0U || (IFlags & Flag))
1604 return MatchOperand_NoMatch;
1605
1606 IFlags |= Flag;
1607 }
1608
1609 Parser.Lex(); // Eat identifier token.
1610 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1611 return MatchOperand_Success;
1612}
1613
Jim Grosbach43904292011-07-25 20:14:50 +00001614/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001615ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001616parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001617 SMLoc S = Parser.getTok().getLoc();
1618 const AsmToken &Tok = Parser.getTok();
1619 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1620 StringRef Mask = Tok.getString();
1621
1622 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1623 size_t Start = 0, Next = Mask.find('_');
1624 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001625 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001626 if (Next != StringRef::npos)
1627 Flags = Mask.slice(Next+1, Mask.size());
1628
1629 // FlagsVal contains the complete mask:
1630 // 3-0: Mask
1631 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1632 unsigned FlagsVal = 0;
1633
1634 if (SpecReg == "apsr") {
1635 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001636 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001637 .Case("g", 0x4) // same as CPSR_s
1638 .Case("nzcvqg", 0xc) // same as CPSR_fs
1639 .Default(~0U);
1640
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001641 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001642 if (!Flags.empty())
1643 return MatchOperand_NoMatch;
1644 else
1645 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001646 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001647 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001648 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1649 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001650 for (int i = 0, e = Flags.size(); i != e; ++i) {
1651 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1652 .Case("c", 1)
1653 .Case("x", 2)
1654 .Case("s", 4)
1655 .Case("f", 8)
1656 .Default(~0U);
1657
1658 // If some specific flag is already set, it means that some letter is
1659 // present more than once, this is not acceptable.
1660 if (FlagsVal == ~0U || (FlagsVal & Flag))
1661 return MatchOperand_NoMatch;
1662 FlagsVal |= Flag;
1663 }
1664 } else // No match for special register.
1665 return MatchOperand_NoMatch;
1666
1667 // Special register without flags are equivalent to "fc" flags.
1668 if (!FlagsVal)
1669 FlagsVal = 0x9;
1670
1671 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1672 if (SpecReg == "spsr")
1673 FlagsVal |= 16;
1674
1675 Parser.Lex(); // Eat identifier token.
1676 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1677 return MatchOperand_Success;
1678}
1679
Jim Grosbach43904292011-07-25 20:14:50 +00001680/// parseMemMode2Operand - Try to parse memory addressing mode 2 operand.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001681ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001682parseMemMode2Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Matt Beaumont-Gaye3662cc2011-04-01 00:06:01 +00001683 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001684
Jim Grosbach1355cf12011-07-26 17:10:22 +00001685 if (parseMemory(Operands, ARMII::AddrMode2))
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001686 return MatchOperand_NoMatch;
1687
1688 return MatchOperand_Success;
1689}
1690
Jim Grosbach43904292011-07-25 20:14:50 +00001691/// parseMemMode3Operand - Try to parse memory addressing mode 3 operand.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001692ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001693parseMemMode3Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001694 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
1695
Jim Grosbach1355cf12011-07-26 17:10:22 +00001696 if (parseMemory(Operands, ARMII::AddrMode3))
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001697 return MatchOperand_NoMatch;
1698
1699 return MatchOperand_Success;
1700}
1701
Jim Grosbachf6c05252011-07-21 17:23:04 +00001702ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1703parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1704 int Low, int High) {
1705 const AsmToken &Tok = Parser.getTok();
1706 if (Tok.isNot(AsmToken::Identifier)) {
1707 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1708 return MatchOperand_ParseFail;
1709 }
1710 StringRef ShiftName = Tok.getString();
1711 std::string LowerOp = LowercaseString(Op);
1712 std::string UpperOp = UppercaseString(Op);
1713 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1714 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1715 return MatchOperand_ParseFail;
1716 }
1717 Parser.Lex(); // Eat shift type token.
1718
1719 // There must be a '#' and a shift amount.
1720 if (Parser.getTok().isNot(AsmToken::Hash)) {
1721 Error(Parser.getTok().getLoc(), "'#' expected");
1722 return MatchOperand_ParseFail;
1723 }
1724 Parser.Lex(); // Eat hash token.
1725
1726 const MCExpr *ShiftAmount;
1727 SMLoc Loc = Parser.getTok().getLoc();
1728 if (getParser().ParseExpression(ShiftAmount)) {
1729 Error(Loc, "illegal expression");
1730 return MatchOperand_ParseFail;
1731 }
1732 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1733 if (!CE) {
1734 Error(Loc, "constant expression expected");
1735 return MatchOperand_ParseFail;
1736 }
1737 int Val = CE->getValue();
1738 if (Val < Low || Val > High) {
1739 Error(Loc, "immediate value out of range");
1740 return MatchOperand_ParseFail;
1741 }
1742
1743 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1744
1745 return MatchOperand_Success;
1746}
1747
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001748ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1749parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1750 const AsmToken &Tok = Parser.getTok();
1751 SMLoc S = Tok.getLoc();
1752 if (Tok.isNot(AsmToken::Identifier)) {
1753 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1754 return MatchOperand_ParseFail;
1755 }
1756 int Val = StringSwitch<int>(Tok.getString())
1757 .Case("be", 1)
1758 .Case("le", 0)
1759 .Default(-1);
1760 Parser.Lex(); // Eat the token.
1761
1762 if (Val == -1) {
1763 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1764 return MatchOperand_ParseFail;
1765 }
1766 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1767 getContext()),
1768 S, Parser.getTok().getLoc()));
1769 return MatchOperand_Success;
1770}
1771
Jim Grosbach580f4a92011-07-25 22:20:28 +00001772/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1773/// instructions. Legal values are:
1774/// lsl #n 'n' in [0,31]
1775/// asr #n 'n' in [1,32]
1776/// n == 32 encoded as n == 0.
1777ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1778parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1779 const AsmToken &Tok = Parser.getTok();
1780 SMLoc S = Tok.getLoc();
1781 if (Tok.isNot(AsmToken::Identifier)) {
1782 Error(S, "shift operator 'asr' or 'lsl' expected");
1783 return MatchOperand_ParseFail;
1784 }
1785 StringRef ShiftName = Tok.getString();
1786 bool isASR;
1787 if (ShiftName == "lsl" || ShiftName == "LSL")
1788 isASR = false;
1789 else if (ShiftName == "asr" || ShiftName == "ASR")
1790 isASR = true;
1791 else {
1792 Error(S, "shift operator 'asr' or 'lsl' expected");
1793 return MatchOperand_ParseFail;
1794 }
1795 Parser.Lex(); // Eat the operator.
1796
1797 // A '#' and a shift amount.
1798 if (Parser.getTok().isNot(AsmToken::Hash)) {
1799 Error(Parser.getTok().getLoc(), "'#' expected");
1800 return MatchOperand_ParseFail;
1801 }
1802 Parser.Lex(); // Eat hash token.
1803
1804 const MCExpr *ShiftAmount;
1805 SMLoc E = Parser.getTok().getLoc();
1806 if (getParser().ParseExpression(ShiftAmount)) {
1807 Error(E, "malformed shift expression");
1808 return MatchOperand_ParseFail;
1809 }
1810 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1811 if (!CE) {
1812 Error(E, "shift amount must be an immediate");
1813 return MatchOperand_ParseFail;
1814 }
1815
1816 int64_t Val = CE->getValue();
1817 if (isASR) {
1818 // Shift amount must be in [1,32]
1819 if (Val < 1 || Val > 32) {
1820 Error(E, "'asr' shift amount must be in range [1,32]");
1821 return MatchOperand_ParseFail;
1822 }
1823 // asr #32 encoded as asr #0.
1824 if (Val == 32) Val = 0;
1825 } else {
1826 // Shift amount must be in [1,32]
1827 if (Val < 0 || Val > 31) {
1828 Error(E, "'lsr' shift amount must be in range [0,31]");
1829 return MatchOperand_ParseFail;
1830 }
1831 }
1832
1833 E = Parser.getTok().getLoc();
1834 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1835
1836 return MatchOperand_Success;
1837}
1838
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001839/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1840/// of instructions. Legal values are:
1841/// ror #n 'n' in {0, 8, 16, 24}
1842ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1843parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1844 const AsmToken &Tok = Parser.getTok();
1845 SMLoc S = Tok.getLoc();
1846 if (Tok.isNot(AsmToken::Identifier)) {
1847 Error(S, "rotate operator 'ror' expected");
1848 return MatchOperand_ParseFail;
1849 }
1850 StringRef ShiftName = Tok.getString();
1851 if (ShiftName != "ror" && ShiftName != "ROR") {
1852 Error(S, "rotate operator 'ror' expected");
1853 return MatchOperand_ParseFail;
1854 }
1855 Parser.Lex(); // Eat the operator.
1856
1857 // A '#' and a rotate amount.
1858 if (Parser.getTok().isNot(AsmToken::Hash)) {
1859 Error(Parser.getTok().getLoc(), "'#' expected");
1860 return MatchOperand_ParseFail;
1861 }
1862 Parser.Lex(); // Eat hash token.
1863
1864 const MCExpr *ShiftAmount;
1865 SMLoc E = Parser.getTok().getLoc();
1866 if (getParser().ParseExpression(ShiftAmount)) {
1867 Error(E, "malformed rotate expression");
1868 return MatchOperand_ParseFail;
1869 }
1870 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1871 if (!CE) {
1872 Error(E, "rotate amount must be an immediate");
1873 return MatchOperand_ParseFail;
1874 }
1875
1876 int64_t Val = CE->getValue();
1877 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1878 // normally, zero is represented in asm by omitting the rotate operand
1879 // entirely.
1880 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1881 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1882 return MatchOperand_ParseFail;
1883 }
1884
1885 E = Parser.getTok().getLoc();
1886 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1887
1888 return MatchOperand_Success;
1889}
1890
Jim Grosbach1355cf12011-07-26 17:10:22 +00001891/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001892/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1893/// when they refer multiple MIOperands inside a single one.
1894bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001895cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001896 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1897 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1898
1899 // Create a writeback register dummy placeholder.
1900 Inst.addOperand(MCOperand::CreateImm(0));
1901
1902 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1903 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1904 return true;
1905}
1906
Jim Grosbach1355cf12011-07-26 17:10:22 +00001907/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001908/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1909/// when they refer multiple MIOperands inside a single one.
1910bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001911cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001912 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1913 // Create a writeback register dummy placeholder.
1914 Inst.addOperand(MCOperand::CreateImm(0));
1915 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1916 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1917 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1918 return true;
1919}
1920
Jim Grosbach1355cf12011-07-26 17:10:22 +00001921/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001922/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1923/// when they refer multiple MIOperands inside a single one.
1924bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001925cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001926 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1927 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1928
1929 // Create a writeback register dummy placeholder.
1930 Inst.addOperand(MCOperand::CreateImm(0));
1931
1932 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
1933 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1934 return true;
1935}
1936
Jim Grosbach1355cf12011-07-26 17:10:22 +00001937/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001938/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1939/// when they refer multiple MIOperands inside a single one.
1940bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001941cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001942 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1943 // Create a writeback register dummy placeholder.
1944 Inst.addOperand(MCOperand::CreateImm(0));
1945 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1946 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
1947 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1948 return true;
1949}
1950
Bill Wendlinge7176102010-11-06 22:36:58 +00001951/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001952/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001953///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001954/// TODO Only preindexing and postindexing addressing are started, unindexed
1955/// with option, etc are still to do.
Bill Wendling50d0f582010-11-18 23:43:05 +00001956bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001957parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001958 ARMII::AddrMode AddrMode = ARMII::AddrModeNone) {
Sean Callanan76264762010-04-02 22:27:05 +00001959 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00001960 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001961 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00001962 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001963 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001964
Sean Callanan18b83232010-01-19 21:44:56 +00001965 const AsmToken &BaseRegTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00001966 if (BaseRegTok.isNot(AsmToken::Identifier)) {
1967 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001968 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001969 }
Jim Grosbach1355cf12011-07-26 17:10:22 +00001970 int BaseRegNum = tryParseRegister();
Chris Lattnere5658fa2010-10-30 04:09:10 +00001971 if (BaseRegNum == -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00001972 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001973 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001974 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001975
Daniel Dunbar05710932011-01-18 05:34:17 +00001976 // The next token must either be a comma or a closing bracket.
1977 const AsmToken &Tok = Parser.getTok();
1978 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
1979 return true;
1980
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001981 bool Preindexed = false;
1982 bool Postindexed = false;
1983 bool OffsetIsReg = false;
1984 bool Negative = false;
1985 bool Writeback = false;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001986 ARMOperand *WBOp = 0;
1987 int OffsetRegNum = -1;
1988 bool OffsetRegShifted = false;
Owen Anderson00828302011-03-18 22:50:18 +00001989 enum ARM_AM::ShiftOpc ShiftType = ARM_AM::lsl;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001990 const MCExpr *ShiftAmount = 0;
1991 const MCExpr *Offset = 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001992
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001993 // First look for preindexed address forms, that is after the "[Rn" we now
1994 // have to see if the next token is a comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001995 if (Tok.is(AsmToken::Comma)) {
1996 Preindexed = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001997 Parser.Lex(); // Eat comma token.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001998
Jim Grosbach1355cf12011-07-26 17:10:22 +00001999 if (parseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount,
Chris Lattner550276e2010-10-28 20:52:15 +00002000 Offset, OffsetIsReg, OffsetRegNum, E))
Bill Wendling50d0f582010-11-18 23:43:05 +00002001 return true;
Sean Callanan18b83232010-01-19 21:44:56 +00002002 const AsmToken &RBracTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00002003 if (RBracTok.isNot(AsmToken::RBrac)) {
2004 Error(RBracTok.getLoc(), "']' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00002005 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00002006 }
Sean Callanan76264762010-04-02 22:27:05 +00002007 E = RBracTok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002008 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002009
Sean Callanan18b83232010-01-19 21:44:56 +00002010 const AsmToken &ExclaimTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002011 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002012 // None of addrmode3 instruction uses "!"
2013 if (AddrMode == ARMII::AddrMode3)
2014 return true;
2015
Bill Wendling50d0f582010-11-18 23:43:05 +00002016 WBOp = ARMOperand::CreateToken(ExclaimTok.getString(),
2017 ExclaimTok.getLoc());
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002018 Writeback = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002019 Parser.Lex(); // Eat exclaim token
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002020 } else { // In addressing mode 2, pre-indexed mode always end with "!"
2021 if (AddrMode == ARMII::AddrMode2)
2022 Preindexed = false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002023 }
Daniel Dunbar05710932011-01-18 05:34:17 +00002024 } else {
2025 // The "[Rn" we have so far was not followed by a comma.
2026
Jim Grosbach80eb2332010-10-29 17:41:25 +00002027 // If there's anything other than the right brace, this is a post indexing
2028 // addressing form.
Sean Callanan76264762010-04-02 22:27:05 +00002029 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002030 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002031
Sean Callanan18b83232010-01-19 21:44:56 +00002032 const AsmToken &NextTok = Parser.getTok();
Jim Grosbach03f44a02010-11-29 23:18:01 +00002033
Kevin Enderbye2a98dd2009-10-15 21:42:45 +00002034 if (NextTok.isNot(AsmToken::EndOfStatement)) {
Jim Grosbach80eb2332010-10-29 17:41:25 +00002035 Postindexed = true;
2036 Writeback = true;
Bill Wendling50d0f582010-11-18 23:43:05 +00002037
Chris Lattner550276e2010-10-28 20:52:15 +00002038 if (NextTok.isNot(AsmToken::Comma)) {
2039 Error(NextTok.getLoc(), "',' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00002040 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00002041 }
Bill Wendling50d0f582010-11-18 23:43:05 +00002042
Sean Callananb9a25b72010-01-19 20:27:46 +00002043 Parser.Lex(); // Eat comma token.
Bill Wendling50d0f582010-11-18 23:43:05 +00002044
Jim Grosbach1355cf12011-07-26 17:10:22 +00002045 if (parseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType,
Jim Grosbach16c74252010-10-29 14:46:02 +00002046 ShiftAmount, Offset, OffsetIsReg, OffsetRegNum,
Chris Lattner550276e2010-10-28 20:52:15 +00002047 E))
Bill Wendling50d0f582010-11-18 23:43:05 +00002048 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002049 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002050 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002051
2052 // Force Offset to exist if used.
2053 if (!OffsetIsReg) {
2054 if (!Offset)
2055 Offset = MCConstantExpr::Create(0, getContext());
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002056 } else {
2057 if (AddrMode == ARMII::AddrMode3 && OffsetRegShifted) {
2058 Error(E, "shift amount not supported");
2059 return true;
2060 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002061 }
2062
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002063 Operands.push_back(ARMOperand::CreateMem(AddrMode, BaseRegNum, OffsetIsReg,
2064 Offset, OffsetRegNum, OffsetRegShifted,
2065 ShiftType, ShiftAmount, Preindexed,
2066 Postindexed, Negative, Writeback, S, E));
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002067 if (WBOp)
2068 Operands.push_back(WBOp);
2069
2070 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002071}
2072
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002073/// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn],"
2074/// we will parse the following (were +/- means that a plus or minus is
2075/// optional):
2076/// +/-Rm
2077/// +/-Rm, shift
2078/// #offset
2079/// we return false on success or an error otherwise.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002080bool ARMAsmParser::parseMemoryOffsetReg(bool &Negative,
Sean Callanan76264762010-04-02 22:27:05 +00002081 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00002082 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002083 const MCExpr *&ShiftAmount,
2084 const MCExpr *&Offset,
2085 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +00002086 int &OffsetRegNum,
2087 SMLoc &E) {
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002088 Negative = false;
2089 OffsetRegShifted = false;
2090 OffsetIsReg = false;
2091 OffsetRegNum = -1;
Sean Callanan18b83232010-01-19 21:44:56 +00002092 const AsmToken &NextTok = Parser.getTok();
Sean Callanan76264762010-04-02 22:27:05 +00002093 E = NextTok.getLoc();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002094 if (NextTok.is(AsmToken::Plus))
Sean Callananb9a25b72010-01-19 20:27:46 +00002095 Parser.Lex(); // Eat plus token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002096 else if (NextTok.is(AsmToken::Minus)) {
2097 Negative = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002098 Parser.Lex(); // Eat minus token
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002099 }
2100 // See if there is a register following the "[Rn," or "[Rn]," we have so far.
Sean Callanan18b83232010-01-19 21:44:56 +00002101 const AsmToken &OffsetRegTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002102 if (OffsetRegTok.is(AsmToken::Identifier)) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00002103 SMLoc CurLoc = OffsetRegTok.getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002104 OffsetRegNum = tryParseRegister();
Chris Lattnere5658fa2010-10-30 04:09:10 +00002105 if (OffsetRegNum != -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00002106 OffsetIsReg = true;
Chris Lattnere5658fa2010-10-30 04:09:10 +00002107 E = CurLoc;
Sean Callanan76264762010-04-02 22:27:05 +00002108 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002109 }
Jim Grosbachd4462a52010-11-01 16:44:21 +00002110
Bill Wendling12f40e92010-11-06 10:51:53 +00002111 // If we parsed a register as the offset then there can be a shift after that.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002112 if (OffsetRegNum != -1) {
2113 // Look for a comma then a shift
Sean Callanan18b83232010-01-19 21:44:56 +00002114 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002115 if (Tok.is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002116 Parser.Lex(); // Eat comma token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002117
Sean Callanan18b83232010-01-19 21:44:56 +00002118 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002119 if (parseShift(ShiftType, ShiftAmount, E))
Duncan Sands34727662010-07-12 08:16:59 +00002120 return Error(Tok.getLoc(), "shift expected");
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002121 OffsetRegShifted = true;
2122 }
2123 }
2124 else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm"
2125 // Look for #offset following the "[Rn," or "[Rn],"
Sean Callanan18b83232010-01-19 21:44:56 +00002126 const AsmToken &HashTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002127 if (HashTok.isNot(AsmToken::Hash))
2128 return Error(HashTok.getLoc(), "'#' expected");
Jim Grosbach16c74252010-10-29 14:46:02 +00002129
Sean Callananb9a25b72010-01-19 20:27:46 +00002130 Parser.Lex(); // Eat hash token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002131
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002132 if (getParser().ParseExpression(Offset))
2133 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002134 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002135 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002136 return false;
2137}
2138
Jim Grosbach1355cf12011-07-26 17:10:22 +00002139/// parseShift as one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002140/// ( lsl | lsr | asr | ror ) , # shift_amount
2141/// rrx
2142/// and returns true if it parses a shift otherwise it returns false.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002143bool ARMAsmParser::parseShift(ARM_AM::ShiftOpc &St,
Owen Anderson00828302011-03-18 22:50:18 +00002144 const MCExpr *&ShiftAmount, SMLoc &E) {
Sean Callanan18b83232010-01-19 21:44:56 +00002145 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002146 if (Tok.isNot(AsmToken::Identifier))
2147 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002148 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002149 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002150 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002151 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002152 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002153 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002154 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002155 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002156 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002157 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002158 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002159 else
2160 return true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002161 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002162
2163 // Rrx stands alone.
Owen Anderson00828302011-03-18 22:50:18 +00002164 if (St == ARM_AM::rrx)
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002165 return false;
2166
2167 // Otherwise, there must be a '#' and a shift amount.
Sean Callanan18b83232010-01-19 21:44:56 +00002168 const AsmToken &HashTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002169 if (HashTok.isNot(AsmToken::Hash))
2170 return Error(HashTok.getLoc(), "'#' expected");
Sean Callananb9a25b72010-01-19 20:27:46 +00002171 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002172
2173 if (getParser().ParseExpression(ShiftAmount))
2174 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002175
2176 return false;
2177}
2178
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002179/// Parse a arm instruction operand. For now this parses the operand regardless
2180/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002181bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002182 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002183 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002184
2185 // Check if the current operand has a custom associated parser, if so, try to
2186 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002187 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2188 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002189 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002190 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2191 // there was a match, but an error occurred, in which case, just return that
2192 // the operand parsing failed.
2193 if (ResTy == MatchOperand_ParseFail)
2194 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002195
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002196 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002197 default:
2198 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002199 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002200 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002201 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002202 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002203 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002204 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002205 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002206 else if (Res == -1) // irrecoverable error
2207 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002208
2209 // Fall though for the Identifier case that is not a register or a
2210 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002211 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002212 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2213 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002214 // This was not a register so parse other operands that start with an
2215 // identifier (like labels) as expressions and create them as immediates.
2216 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002217 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002218 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002219 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002220 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002221 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2222 return false;
2223 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002224 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002225 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002226 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002227 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002228 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002229 // #42 -> immediate.
2230 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002231 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002232 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002233 const MCExpr *ImmVal;
2234 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002235 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002236 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002237 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2238 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002239 case AsmToken::Colon: {
2240 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002241 // FIXME: Check it's an expression prefix,
2242 // e.g. (FOO - :lower16:BAR) isn't legal.
2243 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002244 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002245 return true;
2246
Evan Cheng75972122011-01-13 07:58:56 +00002247 const MCExpr *SubExprVal;
2248 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002249 return true;
2250
Evan Cheng75972122011-01-13 07:58:56 +00002251 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2252 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002253 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002254 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002255 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002256 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002257 }
2258}
2259
Jim Grosbach1355cf12011-07-26 17:10:22 +00002260// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002261// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002262bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002263 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002264
2265 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002266 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002267 Parser.Lex(); // Eat ':'
2268
2269 if (getLexer().isNot(AsmToken::Identifier)) {
2270 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2271 return true;
2272 }
2273
2274 StringRef IDVal = Parser.getTok().getIdentifier();
2275 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002276 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002277 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002278 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002279 } else {
2280 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2281 return true;
2282 }
2283 Parser.Lex();
2284
2285 if (getLexer().isNot(AsmToken::Colon)) {
2286 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2287 return true;
2288 }
2289 Parser.Lex(); // Eat the last ':'
2290 return false;
2291}
2292
2293const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002294ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002295 MCSymbolRefExpr::VariantKind Variant) {
2296 // Recurse over the given expression, rebuilding it to apply the given variant
2297 // to the leftmost symbol.
2298 if (Variant == MCSymbolRefExpr::VK_None)
2299 return E;
2300
2301 switch (E->getKind()) {
2302 case MCExpr::Target:
2303 llvm_unreachable("Can't handle target expr yet");
2304 case MCExpr::Constant:
2305 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2306
2307 case MCExpr::SymbolRef: {
2308 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2309
2310 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2311 return 0;
2312
2313 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2314 }
2315
2316 case MCExpr::Unary:
2317 llvm_unreachable("Can't handle unary expressions yet");
2318
2319 case MCExpr::Binary: {
2320 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002321 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002322 const MCExpr *RHS = BE->getRHS();
2323 if (!LHS)
2324 return 0;
2325
2326 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2327 }
2328 }
2329
2330 assert(0 && "Invalid expression kind!");
2331 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002332}
2333
Daniel Dunbar352e1482011-01-11 15:59:50 +00002334/// \brief Given a mnemonic, split out possible predication code and carry
2335/// setting letters to form a canonical mnemonic and flags.
2336//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002337// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002338StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002339 unsigned &PredicationCode,
2340 bool &CarrySetting,
2341 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002342 PredicationCode = ARMCC::AL;
2343 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002344 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002345
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002346 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002347 //
2348 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002349 if ((Mnemonic == "movs" && isThumb()) ||
2350 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2351 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2352 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2353 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2354 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2355 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2356 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002357 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002358
Jim Grosbach3f00e312011-07-11 17:09:57 +00002359 // First, split out any predication code. Ignore mnemonics we know aren't
2360 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002361 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbachbf2845c2011-07-22 22:06:05 +00002362 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002363 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2364 .Case("eq", ARMCC::EQ)
2365 .Case("ne", ARMCC::NE)
2366 .Case("hs", ARMCC::HS)
2367 .Case("cs", ARMCC::HS)
2368 .Case("lo", ARMCC::LO)
2369 .Case("cc", ARMCC::LO)
2370 .Case("mi", ARMCC::MI)
2371 .Case("pl", ARMCC::PL)
2372 .Case("vs", ARMCC::VS)
2373 .Case("vc", ARMCC::VC)
2374 .Case("hi", ARMCC::HI)
2375 .Case("ls", ARMCC::LS)
2376 .Case("ge", ARMCC::GE)
2377 .Case("lt", ARMCC::LT)
2378 .Case("gt", ARMCC::GT)
2379 .Case("le", ARMCC::LE)
2380 .Case("al", ARMCC::AL)
2381 .Default(~0U);
2382 if (CC != ~0U) {
2383 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2384 PredicationCode = CC;
2385 }
Bill Wendling52925b62010-10-29 23:50:21 +00002386 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002387
Daniel Dunbar352e1482011-01-11 15:59:50 +00002388 // Next, determine if we have a carry setting bit. We explicitly ignore all
2389 // the instructions we know end in 's'.
2390 if (Mnemonic.endswith("s") &&
2391 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002392 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2393 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2394 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
2395 Mnemonic == "vrsqrts" || (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002396 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2397 CarrySetting = true;
2398 }
2399
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002400 // The "cps" instruction can have a interrupt mode operand which is glued into
2401 // the mnemonic. Check if this is the case, split it and parse the imod op
2402 if (Mnemonic.startswith("cps")) {
2403 // Split out any imod code.
2404 unsigned IMod =
2405 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2406 .Case("ie", ARM_PROC::IE)
2407 .Case("id", ARM_PROC::ID)
2408 .Default(~0U);
2409 if (IMod != ~0U) {
2410 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2411 ProcessorIMod = IMod;
2412 }
2413 }
2414
Daniel Dunbar352e1482011-01-11 15:59:50 +00002415 return Mnemonic;
2416}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002417
2418/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2419/// inclusion of carry set or predication code operands.
2420//
2421// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002422void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002423getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002424 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002425 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2426 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2427 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2428 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002429 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002430 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2431 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002432 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002433 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002434 CanAcceptCarrySet = true;
2435 } else {
2436 CanAcceptCarrySet = false;
2437 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002438
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002439 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2440 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2441 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2442 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002443 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002444 Mnemonic == "setend" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002445 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002446 CanAcceptPredicationCode = false;
2447 } else {
2448 CanAcceptPredicationCode = true;
2449 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002450
Evan Chengebdeeab2011-07-08 01:53:10 +00002451 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002452 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002453 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002454 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002455}
2456
2457/// Parse an arm instruction mnemonic followed by its operands.
2458bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2459 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2460 // Create the leading tokens for the mnemonic, split by '.' characters.
2461 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002462 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002463
Daniel Dunbar352e1482011-01-11 15:59:50 +00002464 // Split out the predication code and carry setting flag from the mnemonic.
2465 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002466 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002467 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002468 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002469 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002470
Jim Grosbachffa32252011-07-19 19:13:28 +00002471 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2472
2473 // FIXME: This is all a pretty gross hack. We should automatically handle
2474 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002475
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002476 // Next, add the CCOut and ConditionCode operands, if needed.
2477 //
2478 // For mnemonics which can ever incorporate a carry setting bit or predication
2479 // code, our matching model involves us always generating CCOut and
2480 // ConditionCode operands to match the mnemonic "as written" and then we let
2481 // the matcher deal with finding the right instruction or generating an
2482 // appropriate error.
2483 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002484 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002485
Jim Grosbach33c16a22011-07-14 22:04:21 +00002486 // If we had a carry-set on an instruction that can't do that, issue an
2487 // error.
2488 if (!CanAcceptCarrySet && CarrySetting) {
2489 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002490 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002491 "' can not set flags, but 's' suffix specified");
2492 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002493 // If we had a predication code on an instruction that can't do that, issue an
2494 // error.
2495 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2496 Parser.EatToEndOfStatement();
2497 return Error(NameLoc, "instruction '" + Mnemonic +
2498 "' is not predicable, but condition code specified");
2499 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002500
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002501 // Add the carry setting operand, if necessary.
2502 //
2503 // FIXME: It would be awesome if we could somehow invent a location such that
2504 // match errors on this operand would print a nice diagnostic about how the
2505 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002506 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002507 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2508 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002509
2510 // Add the predication code operand, if necessary.
2511 if (CanAcceptPredicationCode) {
2512 Operands.push_back(ARMOperand::CreateCondCode(
2513 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002514 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002515
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002516 // Add the processor imod operand, if necessary.
2517 if (ProcessorIMod) {
2518 Operands.push_back(ARMOperand::CreateImm(
2519 MCConstantExpr::Create(ProcessorIMod, getContext()),
2520 NameLoc, NameLoc));
2521 } else {
2522 // This mnemonic can't ever accept a imod, but the user wrote
2523 // one (or misspelled another mnemonic).
2524
2525 // FIXME: Issue a nice error.
2526 }
2527
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002528 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002529 while (Next != StringRef::npos) {
2530 Start = Next;
2531 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002532 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002533
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002534 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002535 }
2536
2537 // Read the remaining operands.
2538 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002539 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002540 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002541 Parser.EatToEndOfStatement();
2542 return true;
2543 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002544
2545 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002546 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002547
2548 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002549 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002550 Parser.EatToEndOfStatement();
2551 return true;
2552 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002553 }
2554 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002555
Chris Lattnercbf8a982010-09-11 16:18:25 +00002556 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2557 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002558 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002559 }
Bill Wendling146018f2010-11-06 21:42:12 +00002560
Chris Lattner34e53142010-09-08 05:10:46 +00002561 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002562
2563
2564 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2565 // another does not. Specifically, the MOVW instruction does not. So we
2566 // special case it here and remove the defaulted (non-setting) cc_out
2567 // operand if that's the instruction we're trying to match.
2568 //
2569 // We do this post-processing of the explicit operands rather than just
2570 // conditionally adding the cc_out in the first place because we need
2571 // to check the type of the parsed immediate operand.
2572 if (Mnemonic == "mov" && Operands.size() > 4 &&
2573 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002574 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2575 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002576 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2577 Operands.erase(Operands.begin() + 1);
2578 delete Op;
2579 }
2580
Chris Lattner98986712010-01-14 22:21:20 +00002581 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002582}
2583
Jim Grosbach189610f2011-07-26 18:25:39 +00002584// Validate context-sensitive operand constraints.
2585// FIXME: We would really like to be able to tablegen'erate this.
2586bool ARMAsmParser::
2587validateInstruction(MCInst &Inst,
2588 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2589 switch (Inst.getOpcode()) {
2590 case ARM::LDREXD: {
2591 // Rt2 must be Rt + 1.
2592 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2593 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2594 if (Rt2 != Rt + 1)
2595 return Error(Operands[3]->getStartLoc(),
2596 "destination operands must be sequential");
2597 return false;
2598 }
2599 case ARM::STREXD: {
2600 // Rt2 must be Rt + 1.
2601 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2602 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2603 if (Rt2 != Rt + 1)
2604 return Error(Operands[4]->getStartLoc(),
2605 "source operands must be sequential");
2606 return false;
2607 }
2608 }
2609
2610 return false;
2611}
2612
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002613bool ARMAsmParser::
2614MatchAndEmitInstruction(SMLoc IDLoc,
2615 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2616 MCStreamer &Out) {
2617 MCInst Inst;
2618 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002619 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002620 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002621 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002622 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00002623 // Context sensitive operand constraints aren't handled by the matcher,
2624 // so check them here.
2625 if (validateInstruction(Inst, Operands))
2626 return true;
2627
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002628 Out.EmitInstruction(Inst);
2629 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002630 case Match_MissingFeature:
2631 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2632 return true;
2633 case Match_InvalidOperand: {
2634 SMLoc ErrorLoc = IDLoc;
2635 if (ErrorInfo != ~0U) {
2636 if (ErrorInfo >= Operands.size())
2637 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002638
Chris Lattnere73d4f82010-10-28 21:41:58 +00002639 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2640 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2641 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002642
Chris Lattnere73d4f82010-10-28 21:41:58 +00002643 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002644 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002645 case Match_MnemonicFail:
2646 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002647 case Match_ConversionFail:
2648 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002649 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002650
Eric Christopherc223e2b2010-10-29 09:26:59 +00002651 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002652 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002653}
2654
Jim Grosbach1355cf12011-07-26 17:10:22 +00002655/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002656bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2657 StringRef IDVal = DirectiveID.getIdentifier();
2658 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002659 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002660 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002661 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002662 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002663 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002664 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002665 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002666 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002667 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002668 return true;
2669}
2670
Jim Grosbach1355cf12011-07-26 17:10:22 +00002671/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002672/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00002673bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002674 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2675 for (;;) {
2676 const MCExpr *Value;
2677 if (getParser().ParseExpression(Value))
2678 return true;
2679
Chris Lattneraaec2052010-01-19 19:46:13 +00002680 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002681
2682 if (getLexer().is(AsmToken::EndOfStatement))
2683 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00002684
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002685 // FIXME: Improve diagnostic.
2686 if (getLexer().isNot(AsmToken::Comma))
2687 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002688 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002689 }
2690 }
2691
Sean Callananb9a25b72010-01-19 20:27:46 +00002692 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002693 return false;
2694}
2695
Jim Grosbach1355cf12011-07-26 17:10:22 +00002696/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00002697/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00002698bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00002699 if (getLexer().isNot(AsmToken::EndOfStatement))
2700 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002701 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002702
2703 // TODO: set thumb mode
2704 // TODO: tell the MC streamer the mode
2705 // getParser().getStreamer().Emit???();
2706 return false;
2707}
2708
Jim Grosbach1355cf12011-07-26 17:10:22 +00002709/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00002710/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00002711bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00002712 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
2713 bool isMachO = MAI.hasSubsectionsViaSymbols();
2714 StringRef Name;
2715
2716 // Darwin asm has function name after .thumb_func direction
2717 // ELF doesn't
2718 if (isMachO) {
2719 const AsmToken &Tok = Parser.getTok();
2720 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
2721 return Error(L, "unexpected token in .thumb_func directive");
2722 Name = Tok.getString();
2723 Parser.Lex(); // Consume the identifier token.
2724 }
2725
Kevin Enderby515d5092009-10-15 20:48:48 +00002726 if (getLexer().isNot(AsmToken::EndOfStatement))
2727 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002728 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002729
Rafael Espindola64695402011-05-16 16:17:21 +00002730 // FIXME: assuming function name will be the line following .thumb_func
2731 if (!isMachO) {
2732 Name = Parser.getTok().getString();
2733 }
2734
Jim Grosbach642fc9c2010-11-05 22:33:53 +00002735 // Mark symbol as a thumb symbol.
2736 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
2737 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00002738 return false;
2739}
2740
Jim Grosbach1355cf12011-07-26 17:10:22 +00002741/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00002742/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00002743bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002744 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002745 if (Tok.isNot(AsmToken::Identifier))
2746 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00002747 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00002748 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00002749 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002750 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00002751 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00002752 else
2753 return Error(L, "unrecognized syntax mode in .syntax directive");
2754
2755 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002756 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002757 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002758
2759 // TODO tell the MC streamer the mode
2760 // getParser().getStreamer().Emit???();
2761 return false;
2762}
2763
Jim Grosbach1355cf12011-07-26 17:10:22 +00002764/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00002765/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00002766bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002767 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002768 if (Tok.isNot(AsmToken::Integer))
2769 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00002770 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00002771 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00002772 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002773 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00002774 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002775 else
2776 return Error(L, "invalid operand to .code directive");
2777
2778 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002779 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002780 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002781
Evan Cheng32869202011-07-08 22:36:29 +00002782 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002783 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002784 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002785 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
2786 }
Evan Cheng32869202011-07-08 22:36:29 +00002787 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002788 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002789 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002790 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
2791 }
Evan Chengeb0caa12011-07-08 22:49:55 +00002792 }
Jim Grosbach2a301702010-11-05 22:40:53 +00002793
Kevin Enderby515d5092009-10-15 20:48:48 +00002794 return false;
2795}
2796
Sean Callanan90b70972010-04-07 20:29:34 +00002797extern "C" void LLVMInitializeARMAsmLexer();
2798
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002799/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002800extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00002801 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
2802 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00002803 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002804}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002805
Chris Lattner0692ee62010-09-06 19:11:01 +00002806#define GET_REGISTER_MATCHER
2807#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002808#include "ARMGenAsmMatcher.inc"