blob: ab69f1e365ff64f8c72ee9601a2a6f39165b12e2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000060 ARMLoadStoreOpt() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
77 unsigned Position;
78 MachineBasicBlock::iterator MBBI;
79 bool Merged;
80 MemOpQueueEntry(int o, int p, MachineBasicBlock::iterator i)
Douglas Gregorcabdd742009-12-19 07:05:23 +000081 : Offset(o), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000082 };
83 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
84 typedef MemOpQueue::iterator MemOpQueueIter;
85
Evan Cheng92549222009-06-05 19:08:58 +000086 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000087 int Offset, unsigned Base, bool BaseKill, int Opcode,
88 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
89 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000090 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000091 MemOpQueue &MemOps,
92 unsigned memOpsBegin,
93 unsigned memOpsEnd,
94 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000095 int Offset,
96 unsigned Base,
97 bool BaseKill,
98 int Opcode,
99 ARMCC::CondCodes Pred,
100 unsigned PredReg,
101 unsigned Scratch,
102 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000103 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000104 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
105 int Opcode, unsigned Size,
106 ARMCC::CondCodes Pred, unsigned PredReg,
107 unsigned Scratch, MemOpQueue &MemOps,
108 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000109
Evan Cheng11788fd2007-03-08 02:55:08 +0000110 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000111 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
112 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000113 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
114 MachineBasicBlock::iterator MBBI,
115 const TargetInstrInfo *TII,
116 bool &Advance,
117 MachineBasicBlock::iterator &I);
118 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
119 MachineBasicBlock::iterator MBBI,
120 bool &Advance,
121 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000122 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
123 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
124 };
Devang Patel19974732007-05-03 01:11:54 +0000125 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000126}
127
Evan Chenga8e29892007-01-19 07:51:42 +0000128static int getLoadStoreMultipleOpcode(int Opcode) {
129 switch (Opcode) {
130 case ARM::LDR:
131 NumLDMGened++;
132 return ARM::LDM;
133 case ARM::STR:
134 NumSTMGened++;
135 return ARM::STM;
Evan Cheng45032f22009-07-09 23:11:34 +0000136 case ARM::t2LDRi8:
137 case ARM::t2LDRi12:
138 NumLDMGened++;
139 return ARM::t2LDM;
140 case ARM::t2STRi8:
141 case ARM::t2STRi12:
142 NumSTMGened++;
143 return ARM::t2STM;
Jim Grosbache5165492009-11-09 00:11:35 +0000144 case ARM::VLDRS:
145 NumVLDMGened++;
146 return ARM::VLDMS;
147 case ARM::VSTRS:
148 NumVSTMGened++;
149 return ARM::VSTMS;
150 case ARM::VLDRD:
151 NumVLDMGened++;
152 return ARM::VLDMD;
153 case ARM::VSTRD:
154 NumVSTMGened++;
155 return ARM::VSTMD;
Torok Edwinc23197a2009-07-14 16:55:14 +0000156 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000157 }
158 return 0;
159}
160
Evan Cheng27934da2009-08-04 01:43:45 +0000161static bool isT2i32Load(unsigned Opc) {
162 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
163}
164
Evan Cheng45032f22009-07-09 23:11:34 +0000165static bool isi32Load(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000166 return Opc == ARM::LDR || isT2i32Load(Opc);
167}
168
169static bool isT2i32Store(unsigned Opc) {
170 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000171}
172
173static bool isi32Store(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000174 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000175}
176
Evan Cheng92549222009-06-05 19:08:58 +0000177/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000178/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000179/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000180bool
Evan Cheng92549222009-06-05 19:08:58 +0000181ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000182 MachineBasicBlock::iterator MBBI,
183 int Offset, unsigned Base, bool BaseKill,
184 int Opcode, ARMCC::CondCodes Pred,
185 unsigned PredReg, unsigned Scratch, DebugLoc dl,
186 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000187 // Only a single register to load / store. Don't bother.
188 unsigned NumRegs = Regs.size();
189 if (NumRegs <= 1)
190 return false;
191
192 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Cheng45032f22009-07-09 23:11:34 +0000193 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chengeb084d12009-08-04 08:34:18 +0000194 if (isAM4 && Offset == 4) {
195 if (isThumb2)
196 // Thumb2 does not support ldmib / stmib.
197 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000198 Mode = ARM_AM::ib;
Evan Chengeb084d12009-08-04 08:34:18 +0000199 } else if (isAM4 && Offset == -4 * (int)NumRegs + 4) {
200 if (isThumb2)
201 // Thumb2 does not support ldmda / stmda.
202 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000203 Mode = ARM_AM::da;
Evan Chengeb084d12009-08-04 08:34:18 +0000204 } else if (isAM4 && Offset == -4 * (int)NumRegs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000205 Mode = ARM_AM::db;
Evan Chengeb084d12009-08-04 08:34:18 +0000206 } else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000207 // If starting offset isn't zero, insert a MI to materialize a new base.
208 // But only do so if it is cost effective, i.e. merging more than two
209 // loads / stores.
210 if (NumRegs <= 2)
211 return false;
212
213 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000214 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000215 // If it is a load, then just use one of the destination register to
216 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000217 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000218 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000219 // Use the scratch register to use as a new base.
220 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000221 if (NewBase == 0)
222 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000223 }
Evan Cheng86198642009-08-07 00:34:42 +0000224 int BaseOpc = !isThumb2
225 ? ARM::ADDri
226 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000227 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000228 BaseOpc = !isThumb2
229 ? ARM::SUBri
230 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000231 Offset = - Offset;
232 }
Evan Cheng45032f22009-07-09 23:11:34 +0000233 int ImmedOffset = isThumb2
234 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
235 if (ImmedOffset == -1)
236 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000237 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000238
Dale Johannesenb6728402009-02-13 02:25:56 +0000239 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000240 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000241 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000242 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000243 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000244 }
245
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000246 bool isDPR = (Opcode == ARM::VLDRD || Opcode == ARM::VSTRD);
247 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
248 Opcode == ARM::VLDRD);
Evan Chenga8e29892007-01-19 07:51:42 +0000249 Opcode = getLoadStoreMultipleOpcode(Opcode);
250 MachineInstrBuilder MIB = (isAM4)
Dale Johannesenb6728402009-02-13 02:25:56 +0000251 ? BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000252 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000253 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg)
Dale Johannesenb6728402009-02-13 02:25:56 +0000254 : BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000255 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson2d357f62010-03-16 18:38:09 +0000256 .addImm(ARM_AM::getAM5Opc(Mode, isDPR ? NumRegs<<1 : NumRegs))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000257 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000258 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000259 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
260 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000261
262 return true;
263}
264
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000265// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
266// success.
267void ARMLoadStoreOpt::
268MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000269 MemOpQueue &memOps,
270 unsigned memOpsBegin,
271 unsigned memOpsEnd,
272 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000273 int Offset,
274 unsigned Base,
275 bool BaseKill,
276 int Opcode,
277 ARMCC::CondCodes Pred,
278 unsigned PredReg,
279 unsigned Scratch,
280 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000281 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000282 // First calculate which of the registers should be killed by the merged
283 // instruction.
284 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000285 const unsigned insertPos = memOps[insertAfter].Position;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000286 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
287 const MachineOperand &MO = memOps[i].MBBI->getOperand(0);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000288 unsigned Reg = MO.getReg();
289 bool isKill = MO.isKill();
290
291 // If we are inserting the merged operation after an unmerged operation that
292 // uses the same register, make sure to transfer any kill flag.
293 for (unsigned j = memOpsEnd, e = memOps.size(); !isKill && j != e; ++j)
294 if (memOps[j].Position<insertPos) {
295 const MachineOperand &MOJ = memOps[j].MBBI->getOperand(0);
296 if (MOJ.getReg() == Reg && MOJ.isKill())
297 isKill = true;
298 }
299
300 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000301 }
302
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000303 // Try to do the merge.
304 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
305 Loc++;
306 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000307 Pred, PredReg, Scratch, dl, Regs))
308 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000309
310 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000311 Merges.push_back(prior(Loc));
312 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000313 // Remove kill flags from any unmerged memops that come before insertPos.
314 if (Regs[i-memOpsBegin].second)
315 for (unsigned j = memOpsEnd, e = memOps.size(); j != e; ++j)
316 if (memOps[j].Position<insertPos) {
317 MachineOperand &MOJ = memOps[j].MBBI->getOperand(0);
318 if (MOJ.getReg() == Regs[i-memOpsBegin].first && MOJ.isKill())
319 MOJ.setIsKill(false);
320 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000321 MBB.erase(memOps[i].MBBI);
322 memOps[i].Merged = true;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000323 }
324}
325
Evan Chenga90f3402007-03-06 21:59:20 +0000326/// MergeLDR_STR - Merge a number of load / store instructions into one or more
327/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000328void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000329ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000330 unsigned Base, int Opcode, unsigned Size,
331 ARMCC::CondCodes Pred, unsigned PredReg,
332 unsigned Scratch, MemOpQueue &MemOps,
333 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Evan Cheng45032f22009-07-09 23:11:34 +0000334 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000335 int Offset = MemOps[SIndex].Offset;
336 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000337 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000338 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000339 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000340 const MachineOperand &PMO = Loc->getOperand(0);
341 unsigned PReg = PMO.getReg();
342 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
343 : ARMRegisterInfo::getRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000344 unsigned Count = 1;
Evan Cheng44bec522007-05-15 01:29:07 +0000345
Evan Chenga8e29892007-01-19 07:51:42 +0000346 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
347 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000348 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
349 unsigned Reg = MO.getReg();
350 unsigned RegNum = MO.isUndef() ? UINT_MAX
351 : ARMRegisterInfo::getRegisterNumbering(Reg);
Evan Chenga8e29892007-01-19 07:51:42 +0000352 // AM4 - register numbers in ascending order.
353 // AM5 - consecutive register numbers in ascending order.
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000354 // Can only do up to 16 double-word registers per insn.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000355 if (Reg != ARM::SP &&
356 NewOffset == Offset + (int)Size &&
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000357 ((isAM4 && RegNum > PRegNum)
358 || ((Size < 8 || Count < 16) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000359 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000360 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000361 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000362 } else {
363 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000364 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
365 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000366 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
367 MemOps, Merges);
368 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000369 }
370
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000371 if (MemOps[i].Position > MemOps[insertAfter].Position)
372 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000373 }
374
Evan Chengfaa51072007-04-26 19:00:32 +0000375 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000376 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
377 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000378 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000379}
380
381static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000382 unsigned Bytes, unsigned Limit,
383 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000384 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000385 if (!MI)
386 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000387 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000388 MI->getOpcode() != ARM::t2SUBrSPi &&
389 MI->getOpcode() != ARM::t2SUBrSPi12 &&
390 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000391 MI->getOpcode() != ARM::SUBri)
392 return false;
393
394 // Make sure the offset fits in 8 bits.
395 if (Bytes <= 0 || (Limit && Bytes >= Limit))
396 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000397
Evan Cheng86198642009-08-07 00:34:42 +0000398 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000399 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000400 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000401 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000402 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000403 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000404}
405
406static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000407 unsigned Bytes, unsigned Limit,
408 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000409 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000410 if (!MI)
411 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000412 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000413 MI->getOpcode() != ARM::t2ADDrSPi &&
414 MI->getOpcode() != ARM::t2ADDrSPi12 &&
415 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000416 MI->getOpcode() != ARM::ADDri)
417 return false;
418
419 if (Bytes <= 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000420 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000421 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000422
Evan Cheng86198642009-08-07 00:34:42 +0000423 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000424 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000425 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000426 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000427 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000428 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000429}
430
431static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
432 switch (MI->getOpcode()) {
433 default: return 0;
434 case ARM::LDR:
435 case ARM::STR:
Evan Cheng45032f22009-07-09 23:11:34 +0000436 case ARM::t2LDRi8:
437 case ARM::t2LDRi12:
438 case ARM::t2STRi8:
439 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000440 case ARM::VLDRS:
441 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000442 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000443 case ARM::VLDRD:
444 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000445 return 8;
446 case ARM::LDM:
447 case ARM::STM:
Evan Cheng27934da2009-08-04 01:43:45 +0000448 case ARM::t2LDM:
449 case ARM::t2STM:
Bob Wilson815baeb2010-03-13 01:08:20 +0000450 return (MI->getNumOperands() - 4) * 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000451 case ARM::VLDMS:
452 case ARM::VSTMS:
453 case ARM::VLDMD:
454 case ARM::VSTMD:
Evan Chenga8e29892007-01-19 07:51:42 +0000455 return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4;
456 }
457}
458
Bob Wilson815baeb2010-03-13 01:08:20 +0000459static unsigned getUpdatingLSMultipleOpcode(unsigned Opc) {
460 switch (Opc) {
461 case ARM::LDM: return ARM::LDM_UPD;
462 case ARM::STM: return ARM::STM_UPD;
463 case ARM::t2LDM: return ARM::t2LDM_UPD;
464 case ARM::t2STM: return ARM::t2STM_UPD;
465 case ARM::VLDMS: return ARM::VLDMS_UPD;
466 case ARM::VLDMD: return ARM::VLDMD_UPD;
467 case ARM::VSTMS: return ARM::VSTMS_UPD;
468 case ARM::VSTMD: return ARM::VSTMD_UPD;
469 default: llvm_unreachable("Unhandled opcode!");
470 }
471 return 0;
472}
473
Evan Cheng45032f22009-07-09 23:11:34 +0000474/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000475/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000476///
477/// stmia rn, <ra, rb, rc>
478/// rn := rn + 4 * 3;
479/// =>
480/// stmia rn!, <ra, rb, rc>
481///
482/// rn := rn - 4 * 3;
483/// ldmia rn, <ra, rb, rc>
484/// =>
485/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000486bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
487 MachineBasicBlock::iterator MBBI,
488 bool &Advance,
489 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000490 MachineInstr *MI = MBBI;
491 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000492 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000493 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000494 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000495 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000496 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000497 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000498 bool isAM4 = (Opcode == ARM::LDM || Opcode == ARM::t2LDM ||
499 Opcode == ARM::STM || Opcode == ARM::t2STM);
Evan Chenga8e29892007-01-19 07:51:42 +0000500
Bob Wilson815baeb2010-03-13 01:08:20 +0000501 bool DoMerge = false;
502 ARM_AM::AMSubMode Mode = ARM_AM::ia;
503 unsigned Offset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000504
Bob Wilson815baeb2010-03-13 01:08:20 +0000505 if (isAM4) {
506 // Can't use an updating ld/st if the base register is also a dest
Evan Chenga8e29892007-01-19 07:51:42 +0000507 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Evan Cheng44bec522007-05-15 01:29:07 +0000508 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenga8e29892007-01-19 07:51:42 +0000509 if (MI->getOperand(i).getReg() == Base)
510 return false;
511 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000512 Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
Evan Chenga8e29892007-01-19 07:51:42 +0000513 } else {
Jim Grosbache5165492009-11-09 00:11:35 +0000514 // VLDM{D|S}, VSTM{D|S} addressing mode 5 ops.
Bob Wilson815baeb2010-03-13 01:08:20 +0000515 Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm());
516 Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm());
517 }
Evan Chenga8e29892007-01-19 07:51:42 +0000518
Bob Wilson815baeb2010-03-13 01:08:20 +0000519 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000520 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
521 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000522 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000523 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
524 --PrevMBBI;
Bob Wilson815baeb2010-03-13 01:08:20 +0000525 if (isAM4) {
Evan Chenga8e29892007-01-19 07:51:42 +0000526 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000527 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000528 DoMerge = true;
529 Mode = ARM_AM::db;
530 } else if (isAM4 && Mode == ARM_AM::ib &&
531 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
532 DoMerge = true;
533 Mode = ARM_AM::da;
534 }
535 } else {
536 if (Mode == ARM_AM::ia &&
537 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
538 Mode = ARM_AM::db;
539 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000540 }
541 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000542 if (DoMerge)
543 MBB.erase(PrevMBBI);
544 }
Evan Chenga8e29892007-01-19 07:51:42 +0000545
Bob Wilson815baeb2010-03-13 01:08:20 +0000546 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000547 MachineBasicBlock::iterator EndMBBI = MBB.end();
548 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000549 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000550 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
551 ++NextMBBI;
Bob Wilson815baeb2010-03-13 01:08:20 +0000552 if (isAM4) {
553 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
554 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
555 DoMerge = true;
556 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
557 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
558 DoMerge = true;
559 }
560 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000561 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000562 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000563 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000564 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000565 }
566 if (DoMerge) {
567 if (NextMBBI == I) {
568 Advance = true;
569 ++I;
570 }
571 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000572 }
573 }
574
Bob Wilson815baeb2010-03-13 01:08:20 +0000575 if (!DoMerge)
576 return false;
577
578 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode);
579 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
580 .addReg(Base, getDefRegState(true)) // WB base register
581 .addReg(Base, getKillRegState(BaseKill));
582 if (isAM4) {
583 // [t2]LDM_UPD, [t2]STM_UPD
Bob Wilsonab346052010-03-16 17:46:45 +0000584 MIB.addImm(ARM_AM::getAM4ModeImm(Mode))
Bob Wilson815baeb2010-03-13 01:08:20 +0000585 .addImm(Pred).addReg(PredReg);
586 } else {
587 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilson2d357f62010-03-16 18:38:09 +0000588 MIB.addImm(ARM_AM::getAM5Opc(Mode, Offset))
Bob Wilson815baeb2010-03-13 01:08:20 +0000589 .addImm(Pred).addReg(PredReg);
590 }
591 // Transfer the rest of operands.
592 for (unsigned OpNum = 4, e = MI->getNumOperands(); OpNum != e; ++OpNum)
593 MIB.addOperand(MI->getOperand(OpNum));
594 // Transfer memoperands.
595 (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
596
597 MBB.erase(MBBI);
598 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000599}
600
601static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
602 switch (Opc) {
603 case ARM::LDR: return ARM::LDR_PRE;
604 case ARM::STR: return ARM::STR_PRE;
Bob Wilson815baeb2010-03-13 01:08:20 +0000605 case ARM::VLDRS: return ARM::VLDMS_UPD;
606 case ARM::VLDRD: return ARM::VLDMD_UPD;
607 case ARM::VSTRS: return ARM::VSTMS_UPD;
608 case ARM::VSTRD: return ARM::VSTMD_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000609 case ARM::t2LDRi8:
610 case ARM::t2LDRi12:
611 return ARM::t2LDR_PRE;
612 case ARM::t2STRi8:
613 case ARM::t2STRi12:
614 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000615 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000616 }
617 return 0;
618}
619
620static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
621 switch (Opc) {
622 case ARM::LDR: return ARM::LDR_POST;
623 case ARM::STR: return ARM::STR_POST;
Bob Wilson815baeb2010-03-13 01:08:20 +0000624 case ARM::VLDRS: return ARM::VLDMS_UPD;
625 case ARM::VLDRD: return ARM::VLDMD_UPD;
626 case ARM::VSTRS: return ARM::VSTMS_UPD;
627 case ARM::VSTRD: return ARM::VSTMD_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000628 case ARM::t2LDRi8:
629 case ARM::t2LDRi12:
630 return ARM::t2LDR_POST;
631 case ARM::t2STRi8:
632 case ARM::t2STRi12:
633 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000634 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000635 }
636 return 0;
637}
638
Evan Cheng45032f22009-07-09 23:11:34 +0000639/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000640/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000641bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
642 MachineBasicBlock::iterator MBBI,
643 const TargetInstrInfo *TII,
644 bool &Advance,
645 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000646 MachineInstr *MI = MBBI;
647 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000648 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000649 unsigned Bytes = getLSMultipleTransferSize(MI);
650 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000651 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000652 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
653 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
654 bool isAM2 = (Opcode == ARM::LDR || Opcode == ARM::STR);
Evan Cheng45032f22009-07-09 23:11:34 +0000655 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
656 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000657 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000658 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000659 if (isT2i32Load(Opcode) || isT2i32Store(Opcode))
Evan Cheng27934da2009-08-04 01:43:45 +0000660 if (MI->getOperand(2).getImm() != 0)
661 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000662
Jim Grosbache5165492009-11-09 00:11:35 +0000663 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000664 // Can't do the merge if the destination register is the same as the would-be
665 // writeback register.
666 if (isLd && MI->getOperand(0).getReg() == Base)
667 return false;
668
Evan Cheng0e1d3792007-07-05 07:18:20 +0000669 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000670 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000671 bool DoMerge = false;
672 ARM_AM::AddrOpc AddSub = ARM_AM::add;
673 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000674 // AM2 - 12 bits, thumb2 - 8 bits.
675 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000676
677 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000678 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
679 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000680 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000681 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
682 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000683 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000684 DoMerge = true;
685 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000686 } else if (!isAM5 &&
687 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000688 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000689 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000690 if (DoMerge) {
691 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000692 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000693 }
Evan Chenga8e29892007-01-19 07:51:42 +0000694 }
695
Bob Wilsone4193b22010-03-12 22:50:09 +0000696 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000697 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000698 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000699 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000700 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
701 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000702 if (!isAM5 &&
703 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000704 DoMerge = true;
705 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000706 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000707 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000708 }
Evan Chenge71bff72007-09-19 21:48:07 +0000709 if (DoMerge) {
Bob Wilsone4193b22010-03-12 22:50:09 +0000710 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Chenge71bff72007-09-19 21:48:07 +0000711 if (NextMBBI == I) {
712 Advance = true;
713 ++I;
714 }
Evan Chenga8e29892007-01-19 07:51:42 +0000715 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000716 }
Evan Chenga8e29892007-01-19 07:51:42 +0000717 }
718
719 if (!DoMerge)
720 return false;
721
Jim Grosbache5165492009-11-09 00:11:35 +0000722 bool isDPR = NewOpc == ARM::VLDMD || NewOpc == ARM::VSTMD;
Evan Cheng9e7a3122009-08-04 21:12:13 +0000723 unsigned Offset = 0;
724 if (isAM5)
Bob Wilsone4193b22010-03-12 22:50:09 +0000725 Offset = ARM_AM::getAM5Opc(AddSub == ARM_AM::sub ? ARM_AM::db : ARM_AM::ia,
Bob Wilson2d357f62010-03-16 18:38:09 +0000726 (isDPR ? 2 : 1));
Evan Cheng9e7a3122009-08-04 21:12:13 +0000727 else if (isAM2)
728 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
729 else
730 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Bob Wilson3943ac32010-03-13 00:43:32 +0000731
732 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000733 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilson3943ac32010-03-13 00:43:32 +0000734 MachineOperand &MO = MI->getOperand(0);
735 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000736 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000737 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
738 .addImm(Offset)
739 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000740 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
741 getKillRegState(MO.isKill())));
742 } else if (isLd) {
743 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000744 // LDR_PRE, LDR_POST,
745 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
746 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000747 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000748 else
Evan Cheng27934da2009-08-04 01:43:45 +0000749 // t2LDR_PRE, t2LDR_POST
750 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
751 .addReg(Base, RegState::Define)
752 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
753 } else {
754 MachineOperand &MO = MI->getOperand(0);
Bob Wilson3943ac32010-03-13 00:43:32 +0000755 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000756 // STR_PRE, STR_POST
757 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
758 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
759 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
760 else
761 // t2STR_PRE, t2STR_POST
762 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
763 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
764 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000765 }
766 MBB.erase(MBBI);
767
768 return true;
769}
770
Evan Chengcc1c4272007-03-06 18:02:41 +0000771/// isMemoryOp - Returns true if instruction is a memory operations (that this
772/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000773static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000774 if (MI->hasOneMemOperand()) {
775 const MachineMemOperand *MMO = *MI->memoperands_begin();
776
777 // Don't touch volatile memory accesses - we may be changing their order.
778 if (MMO->isVolatile())
779 return false;
780
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000781 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
782 // not.
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000783 if (MMO->getAlignment() < 4)
784 return false;
785 }
786
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000787 // str <undef> could probably be eliminated entirely, but for now we just want
788 // to avoid making a mess of it.
789 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
790 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
791 MI->getOperand(0).isUndef())
792 return false;
793
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000794 // Likewise don't mess with references to undefined addresses.
795 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
796 MI->getOperand(1).isUndef())
797 return false;
798
Evan Chengcc1c4272007-03-06 18:02:41 +0000799 int Opcode = MI->getOpcode();
800 switch (Opcode) {
801 default: break;
802 case ARM::LDR:
803 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000804 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Jim Grosbache5165492009-11-09 00:11:35 +0000805 case ARM::VLDRS:
806 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000807 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000808 case ARM::VLDRD:
809 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000810 return MI->getOperand(1).isReg();
Evan Cheng45032f22009-07-09 23:11:34 +0000811 case ARM::t2LDRi8:
812 case ARM::t2LDRi12:
813 case ARM::t2STRi8:
814 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000815 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000816 }
817 return false;
818}
819
Evan Cheng11788fd2007-03-08 02:55:08 +0000820/// AdvanceRS - Advance register scavenger to just before the earliest memory
821/// op that is being merged.
822void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
823 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
824 unsigned Position = MemOps[0].Position;
825 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
826 if (MemOps[i].Position < Position) {
827 Position = MemOps[i].Position;
828 Loc = MemOps[i].MBBI;
829 }
830 }
831
832 if (Loc != MBB.begin())
833 RS->forward(prior(Loc));
834}
835
Evan Chenge7d6df72009-06-13 09:12:55 +0000836static int getMemoryOpOffset(const MachineInstr *MI) {
837 int Opcode = MI->getOpcode();
838 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000839 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000840 unsigned NumOperands = MI->getDesc().getNumOperands();
841 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000842
843 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
844 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
845 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
846 return OffField;
847
Evan Chenge7d6df72009-06-13 09:12:55 +0000848 int Offset = isAM2
Evan Cheng358dec52009-06-15 08:28:29 +0000849 ? ARM_AM::getAM2Offset(OffField)
850 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
851 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Chenge7d6df72009-06-13 09:12:55 +0000852 if (isAM2) {
853 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
854 Offset = -Offset;
Evan Cheng358dec52009-06-15 08:28:29 +0000855 } else if (isAM3) {
856 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
857 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +0000858 } else {
859 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
860 Offset = -Offset;
861 }
862 return Offset;
863}
864
Evan Cheng358dec52009-06-15 08:28:29 +0000865static void InsertLDR_STR(MachineBasicBlock &MBB,
866 MachineBasicBlock::iterator &MBBI,
867 int OffImm, bool isDef,
868 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000869 unsigned Reg, bool RegDeadKill, bool RegUndef,
870 unsigned BaseReg, bool BaseKill, bool BaseUndef,
871 unsigned OffReg, bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +0000872 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +0000873 const TargetInstrInfo *TII, bool isT2) {
874 int Offset = OffImm;
875 if (!isT2) {
876 if (OffImm < 0)
877 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
878 else
879 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
880 }
881 if (isDef) {
882 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
883 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +0000884 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +0000885 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
886 if (!isT2)
887 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
888 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
889 } else {
890 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
891 TII->get(NewOpc))
892 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
893 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
894 if (!isT2)
895 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
896 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
897 }
Evan Cheng358dec52009-06-15 08:28:29 +0000898}
899
900bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
901 MachineBasicBlock::iterator &MBBI) {
902 MachineInstr *MI = &*MBBI;
903 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +0000904 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
905 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +0000906 unsigned EvenReg = MI->getOperand(0).getReg();
907 unsigned OddReg = MI->getOperand(1).getReg();
908 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
909 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
910 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
911 return false;
912
Evan Chenge298ab22009-09-27 09:46:04 +0000913 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
914 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +0000915 bool EvenDeadKill = isLd ?
916 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000917 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +0000918 bool OddDeadKill = isLd ?
919 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000920 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000921 const MachineOperand &BaseOp = MI->getOperand(2);
922 unsigned BaseReg = BaseOp.getReg();
923 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000924 bool BaseUndef = BaseOp.isUndef();
925 unsigned OffReg = isT2 ? 0 : MI->getOperand(3).getReg();
926 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
927 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000928 int OffImm = getMemoryOpOffset(MI);
929 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000930 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +0000931
932 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
933 // Ascending register numbers and no offset. It's safe to change it to a
934 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +0000935 unsigned NewOpc = (isLd)
936 ? (isT2 ? ARM::t2LDM : ARM::LDM)
937 : (isT2 ? ARM::t2STM : ARM::STM);
Evan Chengf9f1da12009-06-18 02:04:01 +0000938 if (isLd) {
939 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
940 .addReg(BaseReg, getKillRegState(BaseKill))
941 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
942 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000943 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +0000944 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000945 ++NumLDRD2LDM;
946 } else {
947 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
948 .addReg(BaseReg, getKillRegState(BaseKill))
949 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
950 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +0000951 .addReg(EvenReg,
952 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
953 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +0000954 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +0000955 ++NumSTRD2STM;
956 }
Evan Cheng358dec52009-06-15 08:28:29 +0000957 } else {
958 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +0000959 assert((!isT2 || !OffReg) &&
960 "Thumb2 ldrd / strd does not encode offset register!");
961 unsigned NewOpc = (isLd)
962 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDR)
963 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STR);
Evan Cheng358dec52009-06-15 08:28:29 +0000964 DebugLoc dl = MBBI->getDebugLoc();
965 // If this is a load and base register is killed, it may have been
966 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +0000967 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +0000968 (BaseKill || OffKill) &&
969 (TRI->regsOverlap(EvenReg, BaseReg) ||
970 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
971 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
972 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Chenge298ab22009-09-27 09:46:04 +0000973 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
974 OddReg, OddDeadKill, false,
975 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
976 Pred, PredReg, TII, isT2);
977 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
978 EvenReg, EvenDeadKill, false,
979 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
980 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000981 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000982 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +0000983 // If the two source operands are the same, the kill marker is
984 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000985 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
986 EvenDeadKill = false;
987 OddDeadKill = true;
988 }
Evan Cheng974fe5d2009-06-19 01:59:04 +0000989 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000990 EvenReg, EvenDeadKill, EvenUndef,
991 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
992 Pred, PredReg, TII, isT2);
Evan Cheng974fe5d2009-06-19 01:59:04 +0000993 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000994 OddReg, OddDeadKill, OddUndef,
995 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
996 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000997 }
Evan Chengf9f1da12009-06-18 02:04:01 +0000998 if (isLd)
999 ++NumLDRD2LDR;
1000 else
1001 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001002 }
1003
1004 MBBI = prior(MBBI);
1005 MBB.erase(MI);
1006 }
1007 return false;
1008}
1009
Evan Chenga8e29892007-01-19 07:51:42 +00001010/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1011/// ops of the same base and incrementing offset into LDM / STM ops.
1012bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1013 unsigned NumMerges = 0;
1014 unsigned NumMemOps = 0;
1015 MemOpQueue MemOps;
1016 unsigned CurrBase = 0;
1017 int CurrOpc = -1;
1018 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001019 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001020 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001021 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001022 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001023
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001024 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001025 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1026 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001027 if (FixInvalidRegPairOp(MBB, MBBI))
1028 continue;
1029
Evan Chenga8e29892007-01-19 07:51:42 +00001030 bool Advance = false;
1031 bool TryMerge = false;
1032 bool Clobber = false;
1033
Evan Chengcc1c4272007-03-06 18:02:41 +00001034 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001035 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001036 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001037 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001038 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001039 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001040 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001041 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001042 // Watch out for:
1043 // r4 := ldr [r5]
1044 // r5 := ldr [r5, #4]
1045 // r6 := ldr [r5, #8]
1046 //
1047 // The second ldr has effectively broken the chain even though it
1048 // looks like the later ldr(s) use the same base register. Try to
1049 // merge the ldr's so far, including this one. But don't try to
1050 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001051 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001052 if (CurrBase == 0 && !Clobber) {
1053 // Start of a new chain.
1054 CurrBase = Base;
1055 CurrOpc = Opcode;
1056 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001057 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001058 CurrPredReg = PredReg;
Evan Chenga8e29892007-01-19 07:51:42 +00001059 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
1060 NumMemOps++;
1061 Advance = true;
1062 } else {
1063 if (Clobber) {
1064 TryMerge = true;
1065 Advance = true;
1066 }
1067
Evan Cheng44bec522007-05-15 01:29:07 +00001068 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001069 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001070 // Continue adding to the queue.
1071 if (Offset > MemOps.back().Offset) {
1072 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
1073 NumMemOps++;
1074 Advance = true;
1075 } else {
1076 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1077 I != E; ++I) {
1078 if (Offset < I->Offset) {
1079 MemOps.insert(I, MemOpQueueEntry(Offset, Position, MBBI));
1080 NumMemOps++;
1081 Advance = true;
1082 break;
1083 } else if (Offset == I->Offset) {
1084 // Collision! This can't be merged!
1085 break;
1086 }
1087 }
1088 }
1089 }
1090 }
1091 }
1092
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001093 if (MBBI->isDebugValue()) {
1094 ++MBBI;
1095 if (MBBI == E)
1096 // Reach the end of the block, try merging the memory instructions.
1097 TryMerge = true;
1098 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001099 ++Position;
1100 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001101 if (MBBI == E)
1102 // Reach the end of the block, try merging the memory instructions.
1103 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001104 } else
1105 TryMerge = true;
1106
1107 if (TryMerge) {
1108 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001109 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001110 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001111 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001112 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001113 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001114 // Process the load / store instructions.
1115 RS->forward(prior(MBBI));
1116
1117 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001118 Merges.clear();
1119 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1120 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001121
Evan Chenga8e29892007-01-19 07:51:42 +00001122 // Try folding preceeding/trailing base inc/dec into the generated
1123 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001124 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001125 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001126 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001127 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001128
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001129 // Try folding preceeding/trailing base inc/dec into those load/store
1130 // that were not merged to form LDM/STM ops.
1131 for (unsigned i = 0; i != NumMemOps; ++i)
1132 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001133 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001134 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001135
Jim Grosbach764ab522009-08-11 15:33:49 +00001136 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001137 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001138 } else if (NumMemOps == 1) {
1139 // Try folding preceeding/trailing base inc/dec into the single
1140 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001141 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001142 ++NumMerges;
1143 RS->forward(prior(MBBI));
1144 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001145 }
Evan Chenga8e29892007-01-19 07:51:42 +00001146
1147 CurrBase = 0;
1148 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001149 CurrSize = 0;
1150 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001151 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001152 if (NumMemOps) {
1153 MemOps.clear();
1154 NumMemOps = 0;
1155 }
1156
1157 // If iterator hasn't been advanced and this is not a memory op, skip it.
1158 // It can't start a new chain anyway.
1159 if (!Advance && !isMemOp && MBBI != E) {
1160 ++Position;
1161 ++MBBI;
1162 }
1163 }
1164 }
1165 return NumMerges > 0;
1166}
1167
Evan Chenge7d6df72009-06-13 09:12:55 +00001168namespace {
1169 struct OffsetCompare {
1170 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1171 int LOffset = getMemoryOpOffset(LHS);
1172 int ROffset = getMemoryOpOffset(RHS);
1173 assert(LHS == RHS || LOffset != ROffset);
1174 return LOffset > ROffset;
1175 }
1176 };
1177}
1178
Bob Wilsonc88d0722010-03-20 22:20:40 +00001179/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
1180/// ("bx lr" and "mov pc, lr") into the preceeding stack restore so it
1181/// directly restore the value of LR into pc.
1182/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001183/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001184/// or
1185/// ldmfd sp!, {..., lr}
1186/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001187/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001188/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001189bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1190 if (MBB.empty()) return false;
1191
1192 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001193 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001194 (MBBI->getOpcode() == ARM::BX_RET ||
1195 MBBI->getOpcode() == ARM::tBX_RET ||
1196 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001197 MachineInstr *PrevMI = prior(MBBI);
Bob Wilson815baeb2010-03-13 01:08:20 +00001198 if (PrevMI->getOpcode() == ARM::LDM_UPD ||
1199 PrevMI->getOpcode() == ARM::t2LDM_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001200 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001201 if (MO.getReg() != ARM::LR)
1202 return false;
1203 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1204 PrevMI->setDesc(TII->get(NewOpc));
1205 MO.setReg(ARM::PC);
1206 MBB.erase(MBBI);
1207 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001208 }
1209 }
1210 return false;
1211}
1212
1213bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001214 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001215 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001216 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001217 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001218 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001219 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001220
Evan Chenga8e29892007-01-19 07:51:42 +00001221 bool Modified = false;
1222 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1223 ++MFI) {
1224 MachineBasicBlock &MBB = *MFI;
1225 Modified |= LoadStoreMultipleOpti(MBB);
1226 Modified |= MergeReturnIntoLDM(MBB);
1227 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001228
1229 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001230 return Modified;
1231}
Evan Chenge7d6df72009-06-13 09:12:55 +00001232
1233
1234/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1235/// load / stores from consecutive locations close to make it more
1236/// likely they will be combined later.
1237
1238namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001239 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001240 static char ID;
1241 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(&ID) {}
1242
Evan Cheng358dec52009-06-15 08:28:29 +00001243 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001244 const TargetInstrInfo *TII;
1245 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001246 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001247 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001248 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001249
1250 virtual bool runOnMachineFunction(MachineFunction &Fn);
1251
1252 virtual const char *getPassName() const {
1253 return "ARM pre- register allocation load / store optimization pass";
1254 }
1255
1256 private:
Evan Chengd780f352009-06-15 20:54:56 +00001257 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1258 unsigned &NewOpc, unsigned &EvenReg,
1259 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001260 unsigned &OffReg, int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001261 unsigned &PredReg, ARMCC::CondCodes &Pred,
1262 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001263 bool RescheduleOps(MachineBasicBlock *MBB,
1264 SmallVector<MachineInstr*, 4> &Ops,
1265 unsigned Base, bool isLd,
1266 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1267 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1268 };
1269 char ARMPreAllocLoadStoreOpt::ID = 0;
1270}
1271
1272bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001273 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001274 TII = Fn.getTarget().getInstrInfo();
1275 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001276 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001277 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001278 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001279
1280 bool Modified = false;
1281 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1282 ++MFI)
1283 Modified |= RescheduleLoadStoreInstrs(MFI);
1284
1285 return Modified;
1286}
1287
Evan Chengae69a2a2009-06-19 23:17:27 +00001288static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1289 MachineBasicBlock::iterator I,
1290 MachineBasicBlock::iterator E,
1291 SmallPtrSet<MachineInstr*, 4> &MemOps,
1292 SmallSet<unsigned, 4> &MemRegs,
1293 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001294 // Are there stores / loads / calls between them?
1295 // FIXME: This is overly conservative. We should make use of alias information
1296 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001297 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001298 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001299 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001300 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001301 const TargetInstrDesc &TID = I->getDesc();
1302 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1303 return false;
1304 if (isLd && TID.mayStore())
1305 return false;
1306 if (!isLd) {
1307 if (TID.mayLoad())
1308 return false;
1309 // It's not safe to move the first 'str' down.
1310 // str r1, [r0]
1311 // strh r5, [r0]
1312 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001313 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001314 return false;
1315 }
1316 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1317 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001318 if (!MO.isReg())
1319 continue;
1320 unsigned Reg = MO.getReg();
1321 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001322 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001323 if (Reg != Base && !MemRegs.count(Reg))
1324 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001325 }
1326 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001327
1328 // Estimate register pressure increase due to the transformation.
1329 if (MemRegs.size() <= 4)
1330 // Ok if we are moving small number of instructions.
1331 return true;
1332 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001333}
1334
Evan Chengd780f352009-06-15 20:54:56 +00001335bool
1336ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1337 DebugLoc &dl,
1338 unsigned &NewOpc, unsigned &EvenReg,
1339 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001340 unsigned &OffReg, int &Offset,
Evan Chengd780f352009-06-15 20:54:56 +00001341 unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001342 ARMCC::CondCodes &Pred,
1343 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001344 // Make sure we're allowed to generate LDRD/STRD.
1345 if (!STI->hasV5TEOps())
1346 return false;
1347
Jim Grosbache5165492009-11-09 00:11:35 +00001348 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001349 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001350 unsigned Opcode = Op0->getOpcode();
1351 if (Opcode == ARM::LDR)
1352 NewOpc = ARM::LDRD;
1353 else if (Opcode == ARM::STR)
1354 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001355 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1356 NewOpc = ARM::t2LDRDi8;
1357 Scale = 4;
1358 isT2 = true;
1359 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1360 NewOpc = ARM::t2STRDi8;
1361 Scale = 4;
1362 isT2 = true;
1363 } else
1364 return false;
1365
Evan Cheng8f05c102009-09-26 02:43:36 +00001366 // Make sure the offset registers match.
Evan Chengeef490f2009-09-25 21:44:53 +00001367 if (!isT2 &&
1368 (Op0->getOperand(2).getReg() != Op1->getOperand(2).getReg()))
1369 return false;
Evan Chengd780f352009-06-15 20:54:56 +00001370
1371 // Must sure the base address satisfies i64 ld / st alignment requirement.
1372 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001373 !(*Op0->memoperands_begin())->getValue() ||
1374 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001375 return false;
1376
Dan Gohmanc76909a2009-09-25 20:36:54 +00001377 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001378 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001379 unsigned ReqAlign = STI->hasV6Ops()
Evan Chengeef490f2009-09-25 21:44:53 +00001380 ? TD->getPrefTypeAlignment(Type::getInt64Ty(Func->getContext()))
1381 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001382 if (Align < ReqAlign)
1383 return false;
1384
1385 // Then make sure the immediate offset fits.
1386 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001387 if (isT2) {
1388 if (OffImm < 0) {
1389 if (OffImm < -255)
1390 // Can't fall back to t2LDRi8 / t2STRi8.
1391 return false;
1392 } else {
1393 int Limit = (1 << 8) * Scale;
1394 if (OffImm >= Limit || (OffImm & (Scale-1)))
1395 return false;
1396 }
Evan Chengeef490f2009-09-25 21:44:53 +00001397 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001398 } else {
1399 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1400 if (OffImm < 0) {
1401 AddSub = ARM_AM::sub;
1402 OffImm = - OffImm;
1403 }
1404 int Limit = (1 << 8) * Scale;
1405 if (OffImm >= Limit || (OffImm & (Scale-1)))
1406 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001407 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001408 }
Evan Chengd780f352009-06-15 20:54:56 +00001409 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001410 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001411 if (EvenReg == OddReg)
1412 return false;
1413 BaseReg = Op0->getOperand(1).getReg();
Evan Chengeef490f2009-09-25 21:44:53 +00001414 if (!isT2)
1415 OffReg = Op0->getOperand(2).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001416 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001417 dl = Op0->getDebugLoc();
1418 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001419}
1420
Evan Chenge7d6df72009-06-13 09:12:55 +00001421bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1422 SmallVector<MachineInstr*, 4> &Ops,
1423 unsigned Base, bool isLd,
1424 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1425 bool RetVal = false;
1426
1427 // Sort by offset (in reverse order).
1428 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1429
1430 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001431 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001432 // 1. Any def of base.
1433 // 2. Any gaps.
1434 while (Ops.size() > 1) {
1435 unsigned FirstLoc = ~0U;
1436 unsigned LastLoc = 0;
1437 MachineInstr *FirstOp = 0;
1438 MachineInstr *LastOp = 0;
1439 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001440 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001441 unsigned LastBytes = 0;
1442 unsigned NumMove = 0;
1443 for (int i = Ops.size() - 1; i >= 0; --i) {
1444 MachineInstr *Op = Ops[i];
1445 unsigned Loc = MI2LocMap[Op];
1446 if (Loc <= FirstLoc) {
1447 FirstLoc = Loc;
1448 FirstOp = Op;
1449 }
1450 if (Loc >= LastLoc) {
1451 LastLoc = Loc;
1452 LastOp = Op;
1453 }
1454
Evan Chengf9f1da12009-06-18 02:04:01 +00001455 unsigned Opcode = Op->getOpcode();
1456 if (LastOpcode && Opcode != LastOpcode)
1457 break;
1458
Evan Chenge7d6df72009-06-13 09:12:55 +00001459 int Offset = getMemoryOpOffset(Op);
1460 unsigned Bytes = getLSMultipleTransferSize(Op);
1461 if (LastBytes) {
1462 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1463 break;
1464 }
1465 LastOffset = Offset;
1466 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001467 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001468 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001469 break;
1470 }
1471
1472 if (NumMove <= 1)
1473 Ops.pop_back();
1474 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001475 SmallPtrSet<MachineInstr*, 4> MemOps;
1476 SmallSet<unsigned, 4> MemRegs;
1477 for (int i = NumMove-1; i >= 0; --i) {
1478 MemOps.insert(Ops[i]);
1479 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1480 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001481
1482 // Be conservative, if the instructions are too far apart, don't
1483 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001484 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001485 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001486 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1487 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001488 if (!DoMove) {
1489 for (unsigned i = 0; i != NumMove; ++i)
1490 Ops.pop_back();
1491 } else {
1492 // This is the new location for the loads / stores.
1493 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Evan Chengae69a2a2009-06-19 23:17:27 +00001494 while (InsertPos != MBB->end() && MemOps.count(InsertPos))
Evan Chenge7d6df72009-06-13 09:12:55 +00001495 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001496
1497 // If we are moving a pair of loads / stores, see if it makes sense
1498 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001499 MachineInstr *Op0 = Ops.back();
1500 MachineInstr *Op1 = Ops[Ops.size()-2];
1501 unsigned EvenReg = 0, OddReg = 0;
1502 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1503 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001504 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001505 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001506 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001507 DebugLoc dl;
1508 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1509 EvenReg, OddReg, BaseReg, OffReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001510 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001511 Ops.pop_back();
1512 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001513
Evan Chengd780f352009-06-15 20:54:56 +00001514 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001515 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001516 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1517 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001518 .addReg(EvenReg, RegState::Define)
1519 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001520 .addReg(BaseReg);
1521 if (!isT2)
1522 MIB.addReg(OffReg);
1523 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001524 ++NumLDRDFormed;
1525 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001526 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1527 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001528 .addReg(EvenReg)
1529 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001530 .addReg(BaseReg);
1531 if (!isT2)
1532 MIB.addReg(OffReg);
1533 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001534 ++NumSTRDFormed;
1535 }
1536 MBB->erase(Op0);
1537 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001538
1539 // Add register allocation hints to form register pairs.
1540 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1541 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001542 } else {
1543 for (unsigned i = 0; i != NumMove; ++i) {
1544 MachineInstr *Op = Ops.back();
1545 Ops.pop_back();
1546 MBB->splice(InsertPos, MBB, Op);
1547 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001548 }
1549
1550 NumLdStMoved += NumMove;
1551 RetVal = true;
1552 }
1553 }
1554 }
1555
1556 return RetVal;
1557}
1558
1559bool
1560ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1561 bool RetVal = false;
1562
1563 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1564 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1565 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1566 SmallVector<unsigned, 4> LdBases;
1567 SmallVector<unsigned, 4> StBases;
1568
1569 unsigned Loc = 0;
1570 MachineBasicBlock::iterator MBBI = MBB->begin();
1571 MachineBasicBlock::iterator E = MBB->end();
1572 while (MBBI != E) {
1573 for (; MBBI != E; ++MBBI) {
1574 MachineInstr *MI = MBBI;
1575 const TargetInstrDesc &TID = MI->getDesc();
1576 if (TID.isCall() || TID.isTerminator()) {
1577 // Stop at barriers.
1578 ++MBBI;
1579 break;
1580 }
1581
Jim Grosbach958e4e12010-06-04 01:23:30 +00001582 if (!MI->isDebugValue())
1583 MI2LocMap[MI] = ++Loc;
1584
Evan Chenge7d6df72009-06-13 09:12:55 +00001585 if (!isMemoryOp(MI))
1586 continue;
1587 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001588 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001589 continue;
1590
Evan Chengeef490f2009-09-25 21:44:53 +00001591 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001592 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001593 unsigned Base = MI->getOperand(1).getReg();
1594 int Offset = getMemoryOpOffset(MI);
1595
1596 bool StopHere = false;
1597 if (isLd) {
1598 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1599 Base2LdsMap.find(Base);
1600 if (BI != Base2LdsMap.end()) {
1601 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1602 if (Offset == getMemoryOpOffset(BI->second[i])) {
1603 StopHere = true;
1604 break;
1605 }
1606 }
1607 if (!StopHere)
1608 BI->second.push_back(MI);
1609 } else {
1610 SmallVector<MachineInstr*, 4> MIs;
1611 MIs.push_back(MI);
1612 Base2LdsMap[Base] = MIs;
1613 LdBases.push_back(Base);
1614 }
1615 } else {
1616 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1617 Base2StsMap.find(Base);
1618 if (BI != Base2StsMap.end()) {
1619 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1620 if (Offset == getMemoryOpOffset(BI->second[i])) {
1621 StopHere = true;
1622 break;
1623 }
1624 }
1625 if (!StopHere)
1626 BI->second.push_back(MI);
1627 } else {
1628 SmallVector<MachineInstr*, 4> MIs;
1629 MIs.push_back(MI);
1630 Base2StsMap[Base] = MIs;
1631 StBases.push_back(Base);
1632 }
1633 }
1634
1635 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001636 // Found a duplicate (a base+offset combination that's seen earlier).
1637 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001638 --Loc;
1639 break;
1640 }
1641 }
1642
1643 // Re-schedule loads.
1644 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1645 unsigned Base = LdBases[i];
1646 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1647 if (Lds.size() > 1)
1648 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1649 }
1650
1651 // Re-schedule stores.
1652 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1653 unsigned Base = StBases[i];
1654 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1655 if (Sts.size() > 1)
1656 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1657 }
1658
1659 if (MBBI != E) {
1660 Base2LdsMap.clear();
1661 Base2StsMap.clear();
1662 LdBases.clear();
1663 StBases.clear();
1664 }
1665 }
1666
1667 return RetVal;
1668}
1669
1670
1671/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1672/// optimization pass.
1673FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1674 if (PreAlloc)
1675 return new ARMPreAllocLoadStoreOpt();
1676 return new ARMLoadStoreOpt();
1677}