blob: 07687ef8b58691cbe79c13b150fba5bf53a44f46 [file] [log] [blame]
Dan Gohman3b172f12010-04-22 20:06:42 +00001//===-- FastISel.cpp - Implementation of the FastISel class ---------------===//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Chad Rosier053e69a2011-11-16 21:05:28 +000042#define DEBUG_TYPE "isel"
Dan Gohman33134c42008-09-25 17:05:24 +000043#include "llvm/Function.h"
44#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000045#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000046#include "llvm/IntrinsicInst.h"
Jay Foad562b84b2011-04-11 09:35:34 +000047#include "llvm/Operator.h"
Eli Friedman2586b8f2011-05-16 20:27:46 +000048#include "llvm/CodeGen/Analysis.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000050#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000051#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000052#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000054#include "llvm/Analysis/DebugInfo.h"
Dan Gohman7fbcc982010-07-01 03:49:38 +000055#include "llvm/Analysis/Loads.h"
Evan Cheng83785c82008-08-20 22:45:34 +000056#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000058#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000059#include "llvm/Target/TargetMachine.h"
Dan Gohmanba5be5c2010-04-20 15:00:41 +000060#include "llvm/Support/ErrorHandling.h"
Devang Patelafeaae72010-12-06 22:39:26 +000061#include "llvm/Support/Debug.h"
Chad Rosier053e69a2011-11-16 21:05:28 +000062#include "llvm/ADT/Statistic.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000063using namespace llvm;
64
Chad Rosieraa5656c2011-11-28 19:59:09 +000065STATISTIC(NumFastIselSuccessIndependent, "Number of insts selected by "
66 "target-independent selector");
67STATISTIC(NumFastIselSuccessTarget, "Number of insts selected by "
68 "target-specific selector");
Chad Rosierae6f2cb2011-11-29 19:40:47 +000069STATISTIC(NumFastIselDead, "Number of dead insts removed on failure");
Chad Rosier053e69a2011-11-16 21:05:28 +000070
Dan Gohman84023e02010-07-10 09:00:22 +000071/// startNewBlock - Set the current block to which generated machine
72/// instructions will be appended, and clear the local CSE map.
73///
74void FastISel::startNewBlock() {
75 LocalValueMap.clear();
76
Ivan Krasin74af88a2011-08-18 22:06:10 +000077 EmitStartPt = 0;
Dan Gohman84023e02010-07-10 09:00:22 +000078
Ivan Krasin74af88a2011-08-18 22:06:10 +000079 // Advance the emit start point past any EH_LABEL instructions.
Dan Gohman84023e02010-07-10 09:00:22 +000080 MachineBasicBlock::iterator
81 I = FuncInfo.MBB->begin(), E = FuncInfo.MBB->end();
82 while (I != E && I->getOpcode() == TargetOpcode::EH_LABEL) {
Ivan Krasin74af88a2011-08-18 22:06:10 +000083 EmitStartPt = I;
Dan Gohman84023e02010-07-10 09:00:22 +000084 ++I;
85 }
Ivan Krasin74af88a2011-08-18 22:06:10 +000086 LastLocalValue = EmitStartPt;
87}
88
89void FastISel::flushLocalValueMap() {
90 LocalValueMap.clear();
91 LastLocalValue = EmitStartPt;
92 recomputeInsertPt();
Dan Gohman84023e02010-07-10 09:00:22 +000093}
94
Dan Gohmana6cb6412010-05-11 23:54:07 +000095bool FastISel::hasTrivialKill(const Value *V) const {
Dan Gohman7f0d6952010-05-14 22:53:18 +000096 // Don't consider constants or arguments to have trivial kills.
Dan Gohmana6cb6412010-05-11 23:54:07 +000097 const Instruction *I = dyn_cast<Instruction>(V);
Dan Gohman7f0d6952010-05-14 22:53:18 +000098 if (!I)
99 return false;
100
101 // No-op casts are trivially coalesced by fast-isel.
102 if (const CastInst *Cast = dyn_cast<CastInst>(I))
103 if (Cast->isNoopCast(TD.getIntPtrType(Cast->getContext())) &&
104 !hasTrivialKill(Cast->getOperand(0)))
105 return false;
106
Chad Rosier22b34cc2011-11-15 23:34:05 +0000107 // GEPs with all zero indices are trivially coalesced by fast-isel.
108 if (const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(I))
109 if (GEP->hasAllZeroIndices() && !hasTrivialKill(GEP->getOperand(0)))
110 return false;
111
Dan Gohman7f0d6952010-05-14 22:53:18 +0000112 // Only instructions with a single use in the same basic block are considered
113 // to have trivial kills.
114 return I->hasOneUse() &&
115 !(I->getOpcode() == Instruction::BitCast ||
116 I->getOpcode() == Instruction::PtrToInt ||
117 I->getOpcode() == Instruction::IntToPtr) &&
Gabor Greif96f1d8e2010-07-22 13:36:47 +0000118 cast<Instruction>(*I->use_begin())->getParent() == I->getParent();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000119}
120
Dan Gohman46510a72010-04-15 01:51:59 +0000121unsigned FastISel::getRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000122 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +0000123 // Don't handle non-simple values in FastISel.
124 if (!RealVT.isSimple())
125 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000126
127 // Ignore illegal types. We must do this before looking up the value
128 // in ValueMap because Arguments are given virtual registers regardless
129 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000131 if (!TLI.isTypeLegal(VT)) {
Eli Friedman76927d732011-05-25 23:49:02 +0000132 // Handle integer promotions, though, because they're common and easy.
133 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Owen Anderson23b9b192009-08-12 00:36:31 +0000134 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000135 else
136 return 0;
137 }
138
Eric Christopher4e270272012-03-20 01:07:47 +0000139 // Look up the value to see if we already have a register for it.
140 unsigned Reg = lookUpRegForValue(V);
Dan Gohman104e4ce2008-09-03 23:32:19 +0000141 if (Reg != 0)
142 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000143
Dan Gohman97c94b82010-05-06 00:02:14 +0000144 // In bottom-up mode, just create the virtual register which will be used
145 // to hold the value. It will be materialized later.
Dan Gohman84023e02010-07-10 09:00:22 +0000146 if (isa<Instruction>(V) &&
147 (!isa<AllocaInst>(V) ||
148 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V))))
149 return FuncInfo.InitializeRegForValue(V);
Dan Gohman97c94b82010-05-06 00:02:14 +0000150
Dan Gohmana10b8492010-07-14 01:07:44 +0000151 SavePoint SaveInsertPt = enterLocalValueArea();
Dan Gohman84023e02010-07-10 09:00:22 +0000152
153 // Materialize the value in a register. Emit any instructions in the
154 // local value area.
155 Reg = materializeRegForValue(V, VT);
156
157 leaveLocalValueArea(SaveInsertPt);
158
159 return Reg;
Dan Gohman1fdc6142010-05-03 23:36:34 +0000160}
161
Eric Christopher44a2c342010-08-17 01:30:33 +0000162/// materializeRegForValue - Helper for getRegForValue. This function is
Dan Gohman1fdc6142010-05-03 23:36:34 +0000163/// called when the value isn't already available in a register and must
164/// be materialized with new instructions.
165unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) {
166 unsigned Reg = 0;
167
Dan Gohman46510a72010-04-15 01:51:59 +0000168 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000169 if (CI->getValue().getActiveBits() <= 64)
170 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +0000171 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000172 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +0000173 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000174 // Translate this as an integer zero so that it can be
175 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +0000176 Reg =
177 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohman46510a72010-04-15 01:51:59 +0000178 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Eli Friedmanbd125382011-04-28 00:42:03 +0000179 if (CF->isNullValue()) {
Eli Friedman2790ba82011-04-27 22:41:55 +0000180 Reg = TargetMaterializeFloatZero(CF);
181 } else {
182 // Try to emit the constant directly.
183 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
184 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000185
186 if (!Reg) {
Dan Gohman4183e312010-04-13 17:07:06 +0000187 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000188 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000189 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000190
191 uint64_t x[2];
192 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000193 bool isExact;
194 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
Eric Christopherc415af22012-03-20 01:07:56 +0000195 APFloat::rmTowardZero, &isExact);
Dale Johannesen23a98552008-10-09 23:00:39 +0000196 if (isExact) {
Jeffrey Yasskin3ba292d2011-07-18 21:45:40 +0000197 APInt IntVal(IntBitWidth, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000198
Owen Andersone922c022009-07-22 00:24:57 +0000199 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000200 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000201 if (IntegerReg != 0)
Dan Gohmana6cb6412010-05-11 23:54:07 +0000202 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP,
203 IntegerReg, /*Kill=*/false);
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000204 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000205 }
Dan Gohman46510a72010-04-15 01:51:59 +0000206 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman20d4be12010-07-01 02:58:57 +0000207 if (!SelectOperator(Op, Op->getOpcode()))
208 if (!isa<Instruction>(Op) ||
209 !TargetSelectInstruction(cast<Instruction>(Op)))
210 return 0;
Dan Gohman37db6cd2010-06-21 14:17:46 +0000211 Reg = lookUpRegForValue(Op);
Dan Gohman205d9252008-08-28 21:19:07 +0000212 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000213 Reg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +0000214 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
215 TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000216 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000217
Dan Gohmandceffe62008-09-25 01:28:51 +0000218 // If target-independent code couldn't handle the value, give target-specific
219 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000220 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000221 Reg = TargetMaterializeConstant(cast<Constant>(V));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000222
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000223 // Don't cache constant materializations in the general ValueMap.
224 // To do so would require tracking what uses they dominate.
Dan Gohman84023e02010-07-10 09:00:22 +0000225 if (Reg != 0) {
Dan Gohmandceffe62008-09-25 01:28:51 +0000226 LocalValueMap[V] = Reg;
Dan Gohman84023e02010-07-10 09:00:22 +0000227 LastLocalValue = MRI.getVRegDef(Reg);
228 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000229 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000230}
231
Dan Gohman46510a72010-04-15 01:51:59 +0000232unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng59fbc802008-09-09 01:26:59 +0000233 // Look up the value to see if we already have a register for it. We
234 // cache values defined by Instructions across blocks, and other values
235 // only locally. This is because Instructions already have the SSA
Dan Gohman1fdc6142010-05-03 23:36:34 +0000236 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000237 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
238 if (I != FuncInfo.ValueMap.end())
Dan Gohman3193a682010-06-21 14:21:47 +0000239 return I->second;
Evan Cheng59fbc802008-09-09 01:26:59 +0000240 return LocalValueMap[V];
241}
242
Owen Andersoncc54e762008-08-30 00:38:46 +0000243/// UpdateValueMap - Update the value map to include the new mapping for this
244/// instruction, or insert an extra copy to get the result in a previous
245/// determined register.
246/// NOTE: This is only necessary because we might select a block that uses
247/// a value before we select the block that defines the value. It might be
248/// possible to fix this by selecting blocks in reverse postorder.
Eli Friedman482feb32011-05-16 21:06:17 +0000249void FastISel::UpdateValueMap(const Value *I, unsigned Reg, unsigned NumRegs) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000250 if (!isa<Instruction>(I)) {
251 LocalValueMap[I] = Reg;
Eli Friedman482feb32011-05-16 21:06:17 +0000252 return;
Dan Gohman40b189e2008-09-05 18:18:20 +0000253 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000254
Dan Gohmana4160c32010-07-07 16:29:44 +0000255 unsigned &AssignedReg = FuncInfo.ValueMap[I];
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000256 if (AssignedReg == 0)
Dan Gohman84023e02010-07-10 09:00:22 +0000257 // Use the new register.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000258 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000259 else if (Reg != AssignedReg) {
Dan Gohman84023e02010-07-10 09:00:22 +0000260 // Arrange for uses of AssignedReg to be replaced by uses of Reg.
Eli Friedman482feb32011-05-16 21:06:17 +0000261 for (unsigned i = 0; i < NumRegs; i++)
262 FuncInfo.RegFixups[AssignedReg+i] = Reg+i;
Dan Gohman84023e02010-07-10 09:00:22 +0000263
264 AssignedReg = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000265 }
Owen Andersoncc54e762008-08-30 00:38:46 +0000266}
267
Dan Gohmana6cb6412010-05-11 23:54:07 +0000268std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000269 unsigned IdxN = getRegForValue(Idx);
270 if (IdxN == 0)
271 // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000272 return std::pair<unsigned, bool>(0, false);
273
274 bool IdxNIsKill = hasTrivialKill(Idx);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000275
276 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000277 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000278 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000279 if (IdxVT.bitsLT(PtrVT)) {
280 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND,
281 IdxN, IdxNIsKill);
282 IdxNIsKill = true;
283 }
284 else if (IdxVT.bitsGT(PtrVT)) {
285 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE,
286 IdxN, IdxNIsKill);
287 IdxNIsKill = true;
288 }
289 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000290}
291
Dan Gohman84023e02010-07-10 09:00:22 +0000292void FastISel::recomputeInsertPt() {
293 if (getLastLocalValue()) {
294 FuncInfo.InsertPt = getLastLocalValue();
Dan Gohmanc6e59b72010-07-19 22:48:56 +0000295 FuncInfo.MBB = FuncInfo.InsertPt->getParent();
Dan Gohman84023e02010-07-10 09:00:22 +0000296 ++FuncInfo.InsertPt;
297 } else
298 FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI();
299
300 // Now skip past any EH_LABELs, which must remain at the beginning.
301 while (FuncInfo.InsertPt != FuncInfo.MBB->end() &&
302 FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL)
303 ++FuncInfo.InsertPt;
304}
305
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000306void FastISel::removeDeadCode(MachineBasicBlock::iterator I,
307 MachineBasicBlock::iterator E) {
308 assert (I && E && std::distance(I, E) > 0 && "Invalid iterator!");
309 while (I != E) {
310 MachineInstr *Dead = &*I;
311 ++I;
312 Dead->eraseFromParent();
313 ++NumFastIselDead;
314 }
315 recomputeInsertPt();
316}
317
Dan Gohmana10b8492010-07-14 01:07:44 +0000318FastISel::SavePoint FastISel::enterLocalValueArea() {
Dan Gohman84023e02010-07-10 09:00:22 +0000319 MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt;
Dan Gohman163f78e2010-07-14 22:01:31 +0000320 DebugLoc OldDL = DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000321 recomputeInsertPt();
Dan Gohmana10b8492010-07-14 01:07:44 +0000322 DL = DebugLoc();
Dan Gohman163f78e2010-07-14 22:01:31 +0000323 SavePoint SP = { OldInsertPt, OldDL };
Dan Gohmana10b8492010-07-14 01:07:44 +0000324 return SP;
Dan Gohman84023e02010-07-10 09:00:22 +0000325}
326
Dan Gohmana10b8492010-07-14 01:07:44 +0000327void FastISel::leaveLocalValueArea(SavePoint OldInsertPt) {
Dan Gohman84023e02010-07-10 09:00:22 +0000328 if (FuncInfo.InsertPt != FuncInfo.MBB->begin())
329 LastLocalValue = llvm::prior(FuncInfo.InsertPt);
330
331 // Restore the previous insert position.
Dan Gohmana10b8492010-07-14 01:07:44 +0000332 FuncInfo.InsertPt = OldInsertPt.InsertPt;
333 DL = OldInsertPt.DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000334}
335
Dan Gohmanbdedd442008-08-20 00:11:48 +0000336/// SelectBinaryOp - Select and emit code for a binary operator instruction,
337/// which has an opcode which directly corresponds to the given ISD opcode.
338///
Dan Gohman46510a72010-04-15 01:51:59 +0000339bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000340 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000342 // Unhandled type. Halt "fast" selection and bail.
343 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000344
Dan Gohmanb71fea22008-08-26 20:52:40 +0000345 // We only handle legal types. For example, on x86-32 the instruction
346 // selector contains all of the 64-bit instructions from x86-64,
347 // under the assumption that i64 won't be used if the target doesn't
348 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000349 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000351 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000353 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
354 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000355 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000356 else
357 return false;
358 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000359
Chris Lattnerfff65b32011-04-17 01:16:47 +0000360 // Check if the first operand is a constant, and handle it as "ri". At -O0,
361 // we don't have anything that canonicalizes operand order.
362 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(0)))
363 if (isa<Instruction>(I) && cast<Instruction>(I)->isCommutative()) {
364 unsigned Op1 = getRegForValue(I->getOperand(1));
365 if (Op1 == 0) return false;
366
367 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
Owen Andersond74ea772011-04-22 23:38:06 +0000368
Chris Lattner602fc062011-04-17 20:23:29 +0000369 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op1,
370 Op1IsKill, CI->getZExtValue(),
371 VT.getSimpleVT());
372 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000373
Chris Lattner602fc062011-04-17 20:23:29 +0000374 // We successfully emitted code for the given LLVM Instruction.
375 UpdateValueMap(I, ResultReg);
376 return true;
Chris Lattnerfff65b32011-04-17 01:16:47 +0000377 }
Owen Andersond74ea772011-04-22 23:38:06 +0000378
379
Dan Gohman3df24e62008-09-03 23:12:08 +0000380 unsigned Op0 = getRegForValue(I->getOperand(0));
Chris Lattner602fc062011-04-17 20:23:29 +0000381 if (Op0 == 0) // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000382 return false;
383
Dan Gohmana6cb6412010-05-11 23:54:07 +0000384 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
385
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000386 // Check if the second operand is a constant and handle it appropriately.
387 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Chris Lattner602fc062011-04-17 20:23:29 +0000388 uint64_t Imm = CI->getZExtValue();
Owen Andersond74ea772011-04-22 23:38:06 +0000389
Chris Lattnerf051c1a2011-04-18 07:00:40 +0000390 // Transform "sdiv exact X, 8" -> "sra X, 3".
391 if (ISDOpcode == ISD::SDIV && isa<BinaryOperator>(I) &&
392 cast<BinaryOperator>(I)->isExact() &&
393 isPowerOf2_64(Imm)) {
394 Imm = Log2_64(Imm);
395 ISDOpcode = ISD::SRA;
396 }
Owen Andersond74ea772011-04-22 23:38:06 +0000397
Chad Rosier544b9b42012-03-22 00:21:17 +0000398 // Transform "urem x, pow2" -> "and x, pow2-1".
399 if (ISDOpcode == ISD::UREM && isa<BinaryOperator>(I) &&
400 isPowerOf2_64(Imm)) {
401 --Imm;
402 ISDOpcode = ISD::AND;
403 }
404
Chris Lattner602fc062011-04-17 20:23:29 +0000405 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0,
406 Op0IsKill, Imm, VT.getSimpleVT());
407 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000408
Chris Lattner602fc062011-04-17 20:23:29 +0000409 // We successfully emitted code for the given LLVM Instruction.
410 UpdateValueMap(I, ResultReg);
411 return true;
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000412 }
413
Dan Gohman10df0fa2008-08-27 01:09:54 +0000414 // Check if the second operand is a constant float.
415 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000416 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000417 ISDOpcode, Op0, Op0IsKill, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000418 if (ResultReg != 0) {
419 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000420 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000421 return true;
422 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000423 }
424
Dan Gohman3df24e62008-09-03 23:12:08 +0000425 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000426 if (Op1 == 0)
427 // Unhandled operand. Halt "fast" selection and bail.
428 return false;
429
Dan Gohmana6cb6412010-05-11 23:54:07 +0000430 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
431
Dan Gohmanad368ac2008-08-27 18:10:19 +0000432 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000433 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000434 ISDOpcode,
435 Op0, Op0IsKill,
436 Op1, Op1IsKill);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000437 if (ResultReg == 0)
438 // Target-specific code wasn't able to find a machine opcode for
439 // the given ISD opcode and type. Halt "fast" selection and bail.
440 return false;
441
Dan Gohman8014e862008-08-20 00:23:20 +0000442 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000443 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000444 return true;
445}
446
Dan Gohman46510a72010-04-15 01:51:59 +0000447bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000448 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000449 if (N == 0)
450 // Unhandled operand. Halt "fast" selection and bail.
451 return false;
452
Dan Gohmana6cb6412010-05-11 23:54:07 +0000453 bool NIsKill = hasTrivialKill(I->getOperand(0));
454
Chad Rosier478b06c2011-11-17 07:15:58 +0000455 // Keep a running tab of the total offset to coalesce multiple N = N + Offset
456 // into a single N = N + TotalOffset.
457 uint64_t TotalOffs = 0;
458 // FIXME: What's a good SWAG number for MaxOffs?
459 uint64_t MaxOffs = 2048;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000460 Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 MVT VT = TLI.getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +0000462 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
463 E = I->op_end(); OI != E; ++OI) {
464 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000465 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Evan Cheng83785c82008-08-20 22:45:34 +0000466 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
467 if (Field) {
468 // N = N + Offset
Chad Rosier478b06c2011-11-17 07:15:58 +0000469 TotalOffs += TD.getStructLayout(StTy)->getElementOffset(Field);
470 if (TotalOffs >= MaxOffs) {
471 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
472 if (N == 0)
473 // Unhandled operand. Halt "fast" selection and bail.
474 return false;
475 NIsKill = true;
476 TotalOffs = 0;
477 }
Evan Cheng83785c82008-08-20 22:45:34 +0000478 }
479 Ty = StTy->getElementType(Field);
480 } else {
481 Ty = cast<SequentialType>(Ty)->getElementType();
482
483 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +0000484 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +0000485 if (CI->isZero()) continue;
Chad Rosier478b06c2011-11-17 07:15:58 +0000486 // N = N + Offset
487 TotalOffs +=
Duncan Sands777d2302009-05-09 07:06:46 +0000488 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chad Rosier478b06c2011-11-17 07:15:58 +0000489 if (TotalOffs >= MaxOffs) {
490 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
491 if (N == 0)
492 // Unhandled operand. Halt "fast" selection and bail.
493 return false;
494 NIsKill = true;
495 TotalOffs = 0;
496 }
497 continue;
498 }
499 if (TotalOffs) {
500 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000501 if (N == 0)
502 // Unhandled operand. Halt "fast" selection and bail.
503 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000504 NIsKill = true;
Chad Rosier478b06c2011-11-17 07:15:58 +0000505 TotalOffs = 0;
Evan Cheng83785c82008-08-20 22:45:34 +0000506 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000507
Evan Cheng83785c82008-08-20 22:45:34 +0000508 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000509 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000510 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
511 unsigned IdxN = Pair.first;
512 bool IdxNIsKill = Pair.second;
Evan Cheng83785c82008-08-20 22:45:34 +0000513 if (IdxN == 0)
514 // Unhandled operand. Halt "fast" selection and bail.
515 return false;
516
Dan Gohman80bc6e22008-08-26 20:57:08 +0000517 if (ElementSize != 1) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000518 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000519 if (IdxN == 0)
520 // Unhandled operand. Halt "fast" selection and bail.
521 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000522 IdxNIsKill = true;
Dan Gohman80bc6e22008-08-26 20:57:08 +0000523 }
Dan Gohmana6cb6412010-05-11 23:54:07 +0000524 N = FastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
Evan Cheng83785c82008-08-20 22:45:34 +0000525 if (N == 0)
526 // Unhandled operand. Halt "fast" selection and bail.
527 return false;
528 }
529 }
Chad Rosier478b06c2011-11-17 07:15:58 +0000530 if (TotalOffs) {
531 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
532 if (N == 0)
533 // Unhandled operand. Halt "fast" selection and bail.
534 return false;
535 }
Evan Cheng83785c82008-08-20 22:45:34 +0000536
537 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000538 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000539 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000540}
541
Dan Gohman46510a72010-04-15 01:51:59 +0000542bool FastISel::SelectCall(const User *I) {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000543 const CallInst *Call = cast<CallInst>(I);
544
545 // Handle simple inline asms.
Dan Gohman9e15d652011-10-12 15:56:56 +0000546 if (const InlineAsm *IA = dyn_cast<InlineAsm>(Call->getCalledValue())) {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000547 // Don't attempt to handle constraints.
548 if (!IA->getConstraintString().empty())
549 return false;
550
551 unsigned ExtraInfo = 0;
552 if (IA->hasSideEffects())
553 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
554 if (IA->isAlignStack())
555 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
556
557 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
558 TII.get(TargetOpcode::INLINEASM))
559 .addExternalSymbol(IA->getAsmString().c_str())
560 .addImm(ExtraInfo);
561 return true;
562 }
563
Michael J. Spencerc9c137b2012-02-22 19:06:13 +0000564 MachineModuleInfo &MMI = FuncInfo.MF->getMMI();
565 ComputeUsesVAFloatArgument(*Call, &MMI);
566
Dan Gohmana61e73b2011-04-26 17:18:34 +0000567 const Function *F = Call->getCalledFunction();
Dan Gohman33134c42008-09-25 17:05:24 +0000568 if (!F) return false;
569
Dan Gohman4183e312010-04-13 17:07:06 +0000570 // Handle selected intrinsic function calls.
Chris Lattner832e4942011-04-19 05:52:03 +0000571 switch (F->getIntrinsicID()) {
Dan Gohman33134c42008-09-25 17:05:24 +0000572 default: break;
Chad Rosieraefd36b2012-05-11 23:21:01 +0000573 // At -O0 we don't care about the lifetime intrinsics.
Eric Christopher9b5d6b82012-02-17 23:03:39 +0000574 case Intrinsic::lifetime_start:
575 case Intrinsic::lifetime_end:
576 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000577 case Intrinsic::dbg_declare: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000578 const DbgDeclareInst *DI = cast<DbgDeclareInst>(Call);
Devang Patel02f0dbd2010-05-07 22:04:20 +0000579 if (!DIVariable(DI->getVariable()).Verify() ||
Eric Christopherbb54d212012-03-15 21:33:44 +0000580 !FuncInfo.MF->getMMI().hasDebugInfo()) {
581 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Devang Patel7e1e31f2009-07-02 22:43:26 +0000582 return true;
Eric Christopherbb54d212012-03-15 21:33:44 +0000583 }
Devang Patel7e1e31f2009-07-02 22:43:26 +0000584
Dan Gohman46510a72010-04-15 01:51:59 +0000585 const Value *Address = DI->getAddress();
Eric Christopherccaea7d2012-03-15 21:33:47 +0000586 if (!Address || isa<UndefValue>(Address)) {
Eric Christopherbb54d212012-03-15 21:33:44 +0000587 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesendc918562010-02-06 02:26:02 +0000588 return true;
Eric Christopherbb54d212012-03-15 21:33:44 +0000589 }
Devang Patel6fe75aa2010-09-14 20:29:31 +0000590
591 unsigned Reg = 0;
592 unsigned Offset = 0;
593 if (const Argument *Arg = dyn_cast<Argument>(Address)) {
Devang Patel9aee3352011-09-08 22:59:09 +0000594 // Some arguments' frame index is recorded during argument lowering.
595 Offset = FuncInfo.getArgumentFrameIndex(Arg);
596 if (Offset)
Eric Christopherc415af22012-03-20 01:07:56 +0000597 Reg = TRI.getFrameRegister(*FuncInfo.MF);
Devang Patel4bafda92010-09-10 20:32:09 +0000598 }
Devang Patel6fe75aa2010-09-14 20:29:31 +0000599 if (!Reg)
Eric Christopher8c5293c2012-03-20 01:07:58 +0000600 Reg = lookUpRegForValue(Address);
601
Bill Wendling84364a42012-03-30 00:02:55 +0000602 // If we have a VLA that has a "use" in a metadata node that's then used
603 // here but it has no other uses, then we have a problem. E.g.,
604 //
605 // int foo (const int *x) {
606 // char a[*x];
607 // return 0;
608 // }
609 //
610 // If we assign 'a' a vreg and fast isel later on has to use the selection
611 // DAG isel, it will want to copy the value to the vreg. However, there are
612 // no uses, which goes counter to what selection DAG isel expects.
613 if (!Reg && !Address->use_empty() && isa<Instruction>(Address) &&
Eric Christopher8c5293c2012-03-20 01:07:58 +0000614 (!isa<AllocaInst>(Address) ||
615 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(Address))))
616 Reg = FuncInfo.InitializeRegForValue(Address);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000617
Devang Patel6fe75aa2010-09-14 20:29:31 +0000618 if (Reg)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000619 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Devang Patel6fe75aa2010-09-14 20:29:31 +0000620 TII.get(TargetOpcode::DBG_VALUE))
621 .addReg(Reg, RegState::Debug).addImm(Offset)
622 .addMetadata(DI->getVariable());
Eric Christopher4476bae2012-03-20 01:07:53 +0000623 else
624 // We can't yet handle anything else here because it would require
625 // generating code, thus altering codegen because of debug info.
626 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dan Gohman33134c42008-09-25 17:05:24 +0000627 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000628 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000629 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000630 // This form of DBG_VALUE is target-independent.
Dan Gohmana61e73b2011-04-26 17:18:34 +0000631 const DbgValueInst *DI = cast<DbgValueInst>(Call);
Evan Chenge837dea2011-06-28 19:10:37 +0000632 const MCInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohman46510a72010-04-15 01:51:59 +0000633 const Value *V = DI->getValue();
Dale Johannesen45df7612010-02-26 20:01:55 +0000634 if (!V) {
635 // Currently the optimizer can produce this; insert an undef to
636 // help debugging. Probably the optimizer should not do this.
Dan Gohman84023e02010-07-10 09:00:22 +0000637 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
638 .addReg(0U).addImm(DI->getOffset())
639 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000640 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Devang Patel8594d422011-06-24 20:46:11 +0000641 if (CI->getBitWidth() > 64)
642 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
643 .addCImm(CI).addImm(DI->getOffset())
644 .addMetadata(DI->getVariable());
645 else
646 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
647 .addImm(CI->getZExtValue()).addImm(DI->getOffset())
648 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000649 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000650 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
651 .addFPImm(CF).addImm(DI->getOffset())
652 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000653 } else if (unsigned Reg = lookUpRegForValue(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000654 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
655 .addReg(Reg, RegState::Debug).addImm(DI->getOffset())
656 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000657 } else {
658 // We can't yet handle anything else here because it would require
659 // generating code, thus altering codegen because of debug info.
Devang Patelafeaae72010-12-06 22:39:26 +0000660 DEBUG(dbgs() << "Dropping debug info for " << DI);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000661 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000662 return true;
663 }
Eli Friedmand0118a22011-05-14 00:47:51 +0000664 case Intrinsic::objectsize: {
665 ConstantInt *CI = cast<ConstantInt>(Call->getArgOperand(1));
666 unsigned long long Res = CI->isZero() ? -1ULL : 0;
667 Constant *ResCI = ConstantInt::get(Call->getType(), Res);
668 unsigned ResultReg = getRegForValue(ResCI);
669 if (ResultReg == 0)
670 return false;
671 UpdateValueMap(Call, ResultReg);
672 return true;
673 }
Dan Gohman33134c42008-09-25 17:05:24 +0000674 }
Dan Gohman4183e312010-04-13 17:07:06 +0000675
Ivan Krasin74af88a2011-08-18 22:06:10 +0000676 // Usually, it does not make sense to initialize a value,
677 // make an unrelated function call and use the value, because
678 // it tends to be spilled on the stack. So, we move the pointer
679 // to the last local value to the beginning of the block, so that
680 // all the values which have already been materialized,
681 // appear after the call. It also makes sense to skip intrinsics
682 // since they tend to be inlined.
683 if (!isa<IntrinsicInst>(F))
684 flushLocalValueMap();
685
Dan Gohman4183e312010-04-13 17:07:06 +0000686 // An arbitrary call. Bail.
Dan Gohman33134c42008-09-25 17:05:24 +0000687 return false;
688}
689
Dan Gohman46510a72010-04-15 01:51:59 +0000690bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000691 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
692 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000693
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
695 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000696 // Unhandled type. Halt "fast" selection and bail.
697 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000698
Eli Friedman76927d732011-05-25 23:49:02 +0000699 // Check if the destination type is legal.
Dan Gohman474d3b32009-03-13 23:53:06 +0000700 if (!TLI.isTypeLegal(DstVT))
Eli Friedman76927d732011-05-25 23:49:02 +0000701 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000702
Eli Friedman76927d732011-05-25 23:49:02 +0000703 // Check if the source operand is legal.
Dan Gohman474d3b32009-03-13 23:53:06 +0000704 if (!TLI.isTypeLegal(SrcVT))
Eli Friedman76927d732011-05-25 23:49:02 +0000705 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000706
Dan Gohman3df24e62008-09-03 23:12:08 +0000707 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000708 if (!InputReg)
709 // Unhandled operand. Halt "fast" selection and bail.
710 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000711
Dan Gohmana6cb6412010-05-11 23:54:07 +0000712 bool InputRegIsKill = hasTrivialKill(I->getOperand(0));
713
Owen Andersond0533c92008-08-26 23:46:32 +0000714 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
715 DstVT.getSimpleVT(),
716 Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000717 InputReg, InputRegIsKill);
Owen Andersond0533c92008-08-26 23:46:32 +0000718 if (!ResultReg)
719 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000720
Dan Gohman3df24e62008-09-03 23:12:08 +0000721 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000722 return true;
723}
724
Dan Gohman46510a72010-04-15 01:51:59 +0000725bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000726 // If the bitcast doesn't change the type, just use the operand value.
727 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000728 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000729 if (Reg == 0)
730 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000731 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000732 return true;
733 }
734
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000735 // Bitcasts of other values become reg-reg copies or BITCAST operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000736 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
737 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000738
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
740 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000741 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
742 // Unhandled type. Halt "fast" selection and bail.
743 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000744
Dan Gohman3df24e62008-09-03 23:12:08 +0000745 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000746 if (Op0 == 0)
747 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000748 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000749
750 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000751
Dan Gohmanad368ac2008-08-27 18:10:19 +0000752 // First, try to perform the bitcast by inserting a reg-reg copy.
753 unsigned ResultReg = 0;
754 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
Craig Topper44d23822012-02-22 05:59:10 +0000755 const TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
756 const TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
Jakob Stoklund Olesene7917bb2010-07-11 05:16:54 +0000757 // Don't attempt a cross-class copy. It will likely fail.
758 if (SrcClass == DstClass) {
759 ResultReg = createResultReg(DstClass);
760 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
761 ResultReg).addReg(Op0);
762 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000763 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000764
765 // If the reg-reg copy failed, select a BITCAST opcode.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000766 if (!ResultReg)
767 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000768 ISD::BITCAST, Op0, Op0IsKill);
769
Dan Gohmanad368ac2008-08-27 18:10:19 +0000770 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000771 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000772
Dan Gohman3df24e62008-09-03 23:12:08 +0000773 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000774 return true;
775}
776
Dan Gohman3df24e62008-09-03 23:12:08 +0000777bool
Dan Gohman46510a72010-04-15 01:51:59 +0000778FastISel::SelectInstruction(const Instruction *I) {
Dan Gohmane8c92dd2010-04-23 15:29:50 +0000779 // Just before the terminator instruction, insert instructions to
780 // feed PHI nodes in successor blocks.
781 if (isa<TerminatorInst>(I))
782 if (!HandlePHINodesInSuccessorBlocks(I->getParent()))
783 return false;
784
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000785 DL = I->getDebugLoc();
786
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000787 MachineBasicBlock::iterator SavedInsertPt = FuncInfo.InsertPt;
788
Dan Gohman6e3ff372009-12-05 01:27:58 +0000789 // First, try doing target-independent selection.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000790 if (SelectOperator(I, I->getOpcode())) {
Chad Rosier053e69a2011-11-16 21:05:28 +0000791 ++NumFastIselSuccessIndependent;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000792 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000793 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000794 }
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000795 // Remove dead code. However, ignore call instructions since we've flushed
796 // the local value map and recomputed the insert point.
797 if (!isa<CallInst>(I)) {
798 recomputeInsertPt();
799 if (SavedInsertPt != FuncInfo.InsertPt)
800 removeDeadCode(FuncInfo.InsertPt, SavedInsertPt);
801 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000802
803 // Next, try calling the target to attempt to handle the instruction.
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000804 SavedInsertPt = FuncInfo.InsertPt;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000805 if (TargetSelectInstruction(I)) {
Chad Rosier053e69a2011-11-16 21:05:28 +0000806 ++NumFastIselSuccessTarget;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000807 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000808 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000809 }
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000810 // Check for dead code and remove as necessary.
811 recomputeInsertPt();
812 if (SavedInsertPt != FuncInfo.InsertPt)
813 removeDeadCode(FuncInfo.InsertPt, SavedInsertPt);
Dan Gohman6e3ff372009-12-05 01:27:58 +0000814
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000815 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000816 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000817}
818
Dan Gohmand98d6202008-10-02 22:15:21 +0000819/// FastEmitBranch - Emit an unconditional branch to the given block,
820/// unless it is the immediate (fall-through) successor, and update
821/// the CFG.
822void
Stuart Hastings3bf91252010-06-17 22:43:56 +0000823FastISel::FastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DL) {
Eric Christopher18112d82012-04-10 18:18:10 +0000824
825 if (FuncInfo.MBB->getBasicBlock()->size() > 1 && FuncInfo.MBB->isLayoutSuccessor(MSucc)) {
826 // For more accurate line information if this is the only instruction
827 // in the block then emit it, otherwise we have the unconditional
828 // fall-through case, which needs no instructions.
Dan Gohmand98d6202008-10-02 22:15:21 +0000829 } else {
830 // The unconditional branch case.
Dan Gohman84023e02010-07-10 09:00:22 +0000831 TII.InsertBranch(*FuncInfo.MBB, MSucc, NULL,
832 SmallVector<MachineOperand, 0>(), DL);
Dan Gohmand98d6202008-10-02 22:15:21 +0000833 }
Dan Gohman84023e02010-07-10 09:00:22 +0000834 FuncInfo.MBB->addSuccessor(MSucc);
Dan Gohmand98d6202008-10-02 22:15:21 +0000835}
836
Dan Gohman3d45a852009-09-03 22:53:57 +0000837/// SelectFNeg - Emit an FNeg operation.
838///
839bool
Dan Gohman46510a72010-04-15 01:51:59 +0000840FastISel::SelectFNeg(const User *I) {
Dan Gohman3d45a852009-09-03 22:53:57 +0000841 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
842 if (OpReg == 0) return false;
843
Dan Gohmana6cb6412010-05-11 23:54:07 +0000844 bool OpRegIsKill = hasTrivialKill(I);
845
Dan Gohman4a215a12009-09-11 00:36:43 +0000846 // If the target has ISD::FNEG, use it.
847 EVT VT = TLI.getValueType(I->getType());
848 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000849 ISD::FNEG, OpReg, OpRegIsKill);
Dan Gohman4a215a12009-09-11 00:36:43 +0000850 if (ResultReg != 0) {
851 UpdateValueMap(I, ResultReg);
852 return true;
853 }
854
Dan Gohman5e5abb72009-09-11 00:34:46 +0000855 // Bitcast the value to integer, twiddle the sign bit with xor,
856 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000857 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000858 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
859 if (!TLI.isTypeLegal(IntVT))
860 return false;
861
862 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000863 ISD::BITCAST, OpReg, OpRegIsKill);
Dan Gohman5e5abb72009-09-11 00:34:46 +0000864 if (IntReg == 0)
865 return false;
866
Dan Gohmana6cb6412010-05-11 23:54:07 +0000867 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR,
868 IntReg, /*Kill=*/true,
Dan Gohman5e5abb72009-09-11 00:34:46 +0000869 UINT64_C(1) << (VT.getSizeInBits()-1),
870 IntVT.getSimpleVT());
871 if (IntResultReg == 0)
872 return false;
873
874 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000875 ISD::BITCAST, IntResultReg, /*Kill=*/true);
Dan Gohman3d45a852009-09-03 22:53:57 +0000876 if (ResultReg == 0)
877 return false;
878
879 UpdateValueMap(I, ResultReg);
880 return true;
881}
882
Dan Gohman40b189e2008-09-05 18:18:20 +0000883bool
Eli Friedman2586b8f2011-05-16 20:27:46 +0000884FastISel::SelectExtractValue(const User *U) {
885 const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(U);
Eli Friedmana4c920d2011-05-16 20:34:53 +0000886 if (!EVI)
Eli Friedman2586b8f2011-05-16 20:27:46 +0000887 return false;
888
Eli Friedman482feb32011-05-16 21:06:17 +0000889 // Make sure we only try to handle extracts with a legal result. But also
890 // allow i1 because it's easy.
Eli Friedman2586b8f2011-05-16 20:27:46 +0000891 EVT RealVT = TLI.getValueType(EVI->getType(), /*AllowUnknown=*/true);
892 if (!RealVT.isSimple())
893 return false;
894 MVT VT = RealVT.getSimpleVT();
Eli Friedman482feb32011-05-16 21:06:17 +0000895 if (!TLI.isTypeLegal(VT) && VT != MVT::i1)
Eli Friedman2586b8f2011-05-16 20:27:46 +0000896 return false;
897
898 const Value *Op0 = EVI->getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000899 Type *AggTy = Op0->getType();
Eli Friedman2586b8f2011-05-16 20:27:46 +0000900
901 // Get the base result register.
902 unsigned ResultReg;
903 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(Op0);
904 if (I != FuncInfo.ValueMap.end())
905 ResultReg = I->second;
Eli Friedman0b4d96b2011-06-06 05:46:34 +0000906 else if (isa<Instruction>(Op0))
Eli Friedman2586b8f2011-05-16 20:27:46 +0000907 ResultReg = FuncInfo.InitializeRegForValue(Op0);
Eli Friedman0b4d96b2011-06-06 05:46:34 +0000908 else
909 return false; // fast-isel can't handle aggregate constants at the moment
Eli Friedman2586b8f2011-05-16 20:27:46 +0000910
911 // Get the actual result register, which is an offset from the base register.
Jay Foadfc6d3a42011-07-13 10:26:04 +0000912 unsigned VTIndex = ComputeLinearIndex(AggTy, EVI->getIndices());
Eli Friedman2586b8f2011-05-16 20:27:46 +0000913
914 SmallVector<EVT, 4> AggValueVTs;
915 ComputeValueVTs(TLI, AggTy, AggValueVTs);
916
917 for (unsigned i = 0; i < VTIndex; i++)
918 ResultReg += TLI.getNumRegisters(FuncInfo.Fn->getContext(), AggValueVTs[i]);
919
920 UpdateValueMap(EVI, ResultReg);
921 return true;
922}
923
924bool
Dan Gohman46510a72010-04-15 01:51:59 +0000925FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000926 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000927 case Instruction::Add:
928 return SelectBinaryOp(I, ISD::ADD);
929 case Instruction::FAdd:
930 return SelectBinaryOp(I, ISD::FADD);
931 case Instruction::Sub:
932 return SelectBinaryOp(I, ISD::SUB);
933 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000934 // FNeg is currently represented in LLVM IR as a special case of FSub.
935 if (BinaryOperator::isFNeg(I))
936 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000937 return SelectBinaryOp(I, ISD::FSUB);
938 case Instruction::Mul:
939 return SelectBinaryOp(I, ISD::MUL);
940 case Instruction::FMul:
941 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000942 case Instruction::SDiv:
943 return SelectBinaryOp(I, ISD::SDIV);
944 case Instruction::UDiv:
945 return SelectBinaryOp(I, ISD::UDIV);
946 case Instruction::FDiv:
947 return SelectBinaryOp(I, ISD::FDIV);
948 case Instruction::SRem:
949 return SelectBinaryOp(I, ISD::SREM);
950 case Instruction::URem:
951 return SelectBinaryOp(I, ISD::UREM);
952 case Instruction::FRem:
953 return SelectBinaryOp(I, ISD::FREM);
954 case Instruction::Shl:
955 return SelectBinaryOp(I, ISD::SHL);
956 case Instruction::LShr:
957 return SelectBinaryOp(I, ISD::SRL);
958 case Instruction::AShr:
959 return SelectBinaryOp(I, ISD::SRA);
960 case Instruction::And:
961 return SelectBinaryOp(I, ISD::AND);
962 case Instruction::Or:
963 return SelectBinaryOp(I, ISD::OR);
964 case Instruction::Xor:
965 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000966
Dan Gohman3df24e62008-09-03 23:12:08 +0000967 case Instruction::GetElementPtr:
968 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000969
Dan Gohman3df24e62008-09-03 23:12:08 +0000970 case Instruction::Br: {
Dan Gohman46510a72010-04-15 01:51:59 +0000971 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000972
Dan Gohman3df24e62008-09-03 23:12:08 +0000973 if (BI->isUnconditional()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000974 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohmana4160c32010-07-07 16:29:44 +0000975 MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc];
Stuart Hastings3bf91252010-06-17 22:43:56 +0000976 FastEmitBranch(MSucc, BI->getDebugLoc());
Dan Gohman3df24e62008-09-03 23:12:08 +0000977 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000978 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000979
980 // Conditional branches are not handed yet.
981 // Halt "fast" selection and bail.
982 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000983 }
984
Dan Gohman087c8502008-09-05 01:08:41 +0000985 case Instruction::Unreachable:
986 // Nothing to emit.
987 return true;
988
Dan Gohman0586d912008-09-10 20:11:02 +0000989 case Instruction::Alloca:
990 // FunctionLowering has the static-sized case covered.
Dan Gohmana4160c32010-07-07 16:29:44 +0000991 if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I)))
Dan Gohman0586d912008-09-10 20:11:02 +0000992 return true;
993
994 // Dynamic-sized alloca is not handled yet.
995 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000996
Dan Gohman33134c42008-09-25 17:05:24 +0000997 case Instruction::Call:
998 return SelectCall(I);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000999
Dan Gohman3df24e62008-09-03 23:12:08 +00001000 case Instruction::BitCast:
1001 return SelectBitCast(I);
1002
1003 case Instruction::FPToSI:
1004 return SelectCast(I, ISD::FP_TO_SINT);
1005 case Instruction::ZExt:
1006 return SelectCast(I, ISD::ZERO_EXTEND);
1007 case Instruction::SExt:
1008 return SelectCast(I, ISD::SIGN_EXTEND);
1009 case Instruction::Trunc:
1010 return SelectCast(I, ISD::TRUNCATE);
1011 case Instruction::SIToFP:
1012 return SelectCast(I, ISD::SINT_TO_FP);
1013
1014 case Instruction::IntToPtr: // Deliberate fall-through.
1015 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +00001016 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1017 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +00001018 if (DstVT.bitsGT(SrcVT))
1019 return SelectCast(I, ISD::ZERO_EXTEND);
1020 if (DstVT.bitsLT(SrcVT))
1021 return SelectCast(I, ISD::TRUNCATE);
1022 unsigned Reg = getRegForValue(I->getOperand(0));
1023 if (Reg == 0) return false;
1024 UpdateValueMap(I, Reg);
1025 return true;
1026 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +00001027
Eli Friedman2586b8f2011-05-16 20:27:46 +00001028 case Instruction::ExtractValue:
1029 return SelectExtractValue(I);
1030
Dan Gohmanba5be5c2010-04-20 15:00:41 +00001031 case Instruction::PHI:
1032 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
1033
Dan Gohman3df24e62008-09-03 23:12:08 +00001034 default:
1035 // Unhandled instruction. Halt "fast" selection and bail.
1036 return false;
1037 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001038}
1039
Dan Gohmana4160c32010-07-07 16:29:44 +00001040FastISel::FastISel(FunctionLoweringInfo &funcInfo)
Dan Gohman84023e02010-07-10 09:00:22 +00001041 : FuncInfo(funcInfo),
Dan Gohmana4160c32010-07-07 16:29:44 +00001042 MRI(FuncInfo.MF->getRegInfo()),
1043 MFI(*FuncInfo.MF->getFrameInfo()),
1044 MCP(*FuncInfo.MF->getConstantPool()),
1045 TM(FuncInfo.MF->getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +00001046 TD(*TM.getTargetData()),
1047 TII(*TM.getInstrInfo()),
Dan Gohmana7a0ed72010-05-05 23:58:35 +00001048 TLI(*TM.getTargetLowering()),
Dan Gohman84023e02010-07-10 09:00:22 +00001049 TRI(*TM.getRegisterInfo()) {
Dan Gohmanbb466332008-08-20 21:05:57 +00001050}
1051
Dan Gohmane285a742008-08-14 21:51:29 +00001052FastISel::~FastISel() {}
1053
Owen Anderson825b72b2009-08-11 20:47:22 +00001054unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001055 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001056 return 0;
1057}
1058
Owen Anderson825b72b2009-08-11 20:47:22 +00001059unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001060 unsigned,
1061 unsigned /*Op0*/, bool /*Op0IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001062 return 0;
1063}
1064
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001065unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001066 unsigned,
1067 unsigned /*Op0*/, bool /*Op0IsKill*/,
1068 unsigned /*Op1*/, bool /*Op1IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001069 return 0;
1070}
1071
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001072unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001073 return 0;
1074}
1075
Owen Anderson825b72b2009-08-11 20:47:22 +00001076unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman46510a72010-04-15 01:51:59 +00001077 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001078 return 0;
1079}
1080
Owen Anderson825b72b2009-08-11 20:47:22 +00001081unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001082 unsigned,
1083 unsigned /*Op0*/, bool /*Op0IsKill*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001084 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001085 return 0;
1086}
1087
Owen Anderson825b72b2009-08-11 20:47:22 +00001088unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001089 unsigned,
1090 unsigned /*Op0*/, bool /*Op0IsKill*/,
Dan Gohman46510a72010-04-15 01:51:59 +00001091 const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001092 return 0;
1093}
1094
Owen Anderson825b72b2009-08-11 20:47:22 +00001095unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001096 unsigned,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001097 unsigned /*Op0*/, bool /*Op0IsKill*/,
1098 unsigned /*Op1*/, bool /*Op1IsKill*/,
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001099 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001100 return 0;
1101}
1102
1103/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
1104/// to emit an instruction with an immediate operand using FastEmit_ri.
1105/// If that fails, it materializes the immediate into a register and try
1106/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001107unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001108 unsigned Op0, bool Op0IsKill,
1109 uint64_t Imm, MVT ImmType) {
Chris Lattner602fc062011-04-17 20:23:29 +00001110 // If this is a multiply by a power of two, emit this as a shift left.
1111 if (Opcode == ISD::MUL && isPowerOf2_64(Imm)) {
1112 Opcode = ISD::SHL;
1113 Imm = Log2_64(Imm);
Chris Lattner090ca912011-04-18 06:55:51 +00001114 } else if (Opcode == ISD::UDIV && isPowerOf2_64(Imm)) {
1115 // div x, 8 -> srl x, 3
1116 Opcode = ISD::SRL;
1117 Imm = Log2_64(Imm);
Chris Lattner602fc062011-04-17 20:23:29 +00001118 }
Owen Andersond74ea772011-04-22 23:38:06 +00001119
Chris Lattner602fc062011-04-17 20:23:29 +00001120 // Horrible hack (to be removed), check to make sure shift amounts are
1121 // in-range.
1122 if ((Opcode == ISD::SHL || Opcode == ISD::SRA || Opcode == ISD::SRL) &&
1123 Imm >= VT.getSizeInBits())
1124 return 0;
Owen Andersond74ea772011-04-22 23:38:06 +00001125
Evan Cheng83785c82008-08-20 22:45:34 +00001126 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001127 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +00001128 if (ResultReg != 0)
1129 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001130 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Eli Friedmanb2b03fc2011-04-29 23:34:52 +00001131 if (MaterialReg == 0) {
1132 // This is a bit ugly/slow, but failing here means falling out of
1133 // fast-isel, which would be very slow.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001134 IntegerType *ITy = IntegerType::get(FuncInfo.Fn->getContext(),
Eli Friedmanb2b03fc2011-04-29 23:34:52 +00001135 VT.getSizeInBits());
1136 MaterialReg = getRegForValue(ConstantInt::get(ITy, Imm));
1137 }
Dan Gohmana6cb6412010-05-11 23:54:07 +00001138 return FastEmit_rr(VT, VT, Opcode,
1139 Op0, Op0IsKill,
1140 MaterialReg, /*Kill=*/true);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001141}
1142
1143unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
1144 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +00001145}
1146
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001147unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +00001148 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001149 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001150 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001151
Dan Gohman84023e02010-07-10 09:00:22 +00001152 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001153 return ResultReg;
1154}
1155
1156unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
1157 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001158 unsigned Op0, bool Op0IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001159 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001160 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001161
Evan Cheng5960e4e2008-09-08 08:38:20 +00001162 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001163 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1164 .addReg(Op0, Op0IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001165 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001166 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1167 .addReg(Op0, Op0IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001168 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1169 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001170 }
1171
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001172 return ResultReg;
1173}
1174
1175unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
1176 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001177 unsigned Op0, bool Op0IsKill,
1178 unsigned Op1, bool Op1IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001179 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001180 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001181
Evan Cheng5960e4e2008-09-08 08:38:20 +00001182 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001183 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001184 .addReg(Op0, Op0IsKill * RegState::Kill)
1185 .addReg(Op1, Op1IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001186 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001187 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001188 .addReg(Op0, Op0IsKill * RegState::Kill)
1189 .addReg(Op1, Op1IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001190 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1191 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001192 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001193 return ResultReg;
1194}
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001195
Owen Andersond71867a2011-05-05 17:59:04 +00001196unsigned FastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
1197 const TargetRegisterClass *RC,
1198 unsigned Op0, bool Op0IsKill,
1199 unsigned Op1, bool Op1IsKill,
1200 unsigned Op2, bool Op2IsKill) {
1201 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001202 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Andersond71867a2011-05-05 17:59:04 +00001203
1204 if (II.getNumDefs() >= 1)
1205 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1206 .addReg(Op0, Op0IsKill * RegState::Kill)
1207 .addReg(Op1, Op1IsKill * RegState::Kill)
1208 .addReg(Op2, Op2IsKill * RegState::Kill);
1209 else {
1210 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1211 .addReg(Op0, Op0IsKill * RegState::Kill)
1212 .addReg(Op1, Op1IsKill * RegState::Kill)
1213 .addReg(Op2, Op2IsKill * RegState::Kill);
1214 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1215 ResultReg).addReg(II.ImplicitDefs[0]);
1216 }
1217 return ResultReg;
1218}
1219
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001220unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
1221 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001222 unsigned Op0, bool Op0IsKill,
1223 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001224 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001225 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001226
Evan Cheng5960e4e2008-09-08 08:38:20 +00001227 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001228 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001229 .addReg(Op0, Op0IsKill * RegState::Kill)
1230 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001231 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001232 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001233 .addReg(Op0, Op0IsKill * RegState::Kill)
1234 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001235 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1236 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001237 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001238 return ResultReg;
1239}
1240
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001241unsigned FastISel::FastEmitInst_rii(unsigned MachineInstOpcode,
1242 const TargetRegisterClass *RC,
1243 unsigned Op0, bool Op0IsKill,
1244 uint64_t Imm1, uint64_t Imm2) {
1245 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001246 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001247
1248 if (II.getNumDefs() >= 1)
1249 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1250 .addReg(Op0, Op0IsKill * RegState::Kill)
1251 .addImm(Imm1)
1252 .addImm(Imm2);
1253 else {
1254 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1255 .addReg(Op0, Op0IsKill * RegState::Kill)
1256 .addImm(Imm1)
1257 .addImm(Imm2);
1258 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1259 ResultReg).addReg(II.ImplicitDefs[0]);
1260 }
1261 return ResultReg;
1262}
1263
Dan Gohman10df0fa2008-08-27 01:09:54 +00001264unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
1265 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001266 unsigned Op0, bool Op0IsKill,
1267 const ConstantFP *FPImm) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001268 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001269 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001270
Evan Cheng5960e4e2008-09-08 08:38:20 +00001271 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001272 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001273 .addReg(Op0, Op0IsKill * RegState::Kill)
1274 .addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001275 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001276 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001277 .addReg(Op0, Op0IsKill * RegState::Kill)
1278 .addFPImm(FPImm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001279 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1280 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001281 }
Dan Gohman10df0fa2008-08-27 01:09:54 +00001282 return ResultReg;
1283}
1284
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001285unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
1286 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001287 unsigned Op0, bool Op0IsKill,
1288 unsigned Op1, bool Op1IsKill,
1289 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001290 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001291 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001292
Evan Cheng5960e4e2008-09-08 08:38:20 +00001293 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001294 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001295 .addReg(Op0, Op0IsKill * RegState::Kill)
1296 .addReg(Op1, Op1IsKill * RegState::Kill)
1297 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001298 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001299 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001300 .addReg(Op0, Op0IsKill * RegState::Kill)
1301 .addReg(Op1, Op1IsKill * RegState::Kill)
1302 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001303 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1304 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001305 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001306 return ResultReg;
1307}
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001308
1309unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1310 const TargetRegisterClass *RC,
1311 uint64_t Imm) {
1312 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001313 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001314
Evan Cheng5960e4e2008-09-08 08:38:20 +00001315 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001316 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001317 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001318 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001319 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1320 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001321 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001322 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001323}
Owen Anderson8970f002008-08-27 22:30:02 +00001324
Owen Andersond74ea772011-04-22 23:38:06 +00001325unsigned FastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
1326 const TargetRegisterClass *RC,
1327 uint64_t Imm1, uint64_t Imm2) {
1328 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001329 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Andersond74ea772011-04-22 23:38:06 +00001330
1331 if (II.getNumDefs() >= 1)
1332 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1333 .addImm(Imm1).addImm(Imm2);
1334 else {
1335 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm1).addImm(Imm2);
1336 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1337 ResultReg).addReg(II.ImplicitDefs[0]);
1338 }
1339 return ResultReg;
1340}
1341
Owen Anderson825b72b2009-08-11 20:47:22 +00001342unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001343 unsigned Op0, bool Op0IsKill,
1344 uint32_t Idx) {
Evan Cheng536ab132009-01-22 09:10:11 +00001345 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001346 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
1347 "Cannot yet extract from physregs");
Jakob Stoklund Olesenee0d5d42012-05-20 06:38:37 +00001348 const TargetRegisterClass *RC = MRI.getRegClass(Op0);
1349 MRI.constrainRegClass(Op0, TRI.getSubClassWithSubReg(RC, Idx));
Dan Gohman84023e02010-07-10 09:00:22 +00001350 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
1351 DL, TII.get(TargetOpcode::COPY), ResultReg)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001352 .addReg(Op0, getKillRegState(Op0IsKill), Idx);
Owen Anderson8970f002008-08-27 22:30:02 +00001353 return ResultReg;
1354}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001355
1356/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1357/// with all but the least significant bit set to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001358unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) {
1359 return FastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1);
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001360}
Dan Gohmanf81eca02010-04-22 20:46:50 +00001361
1362/// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks.
1363/// Emit code to ensure constants are copied into registers when needed.
1364/// Remember the virtual registers that need to be added to the Machine PHI
1365/// nodes as input. We cannot just directly add them, because expansion
1366/// might result in multiple MBB's for one BB. As such, the start of the
1367/// BB might correspond to a different MBB than the end.
1368bool FastISel::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
1369 const TerminatorInst *TI = LLVMBB->getTerminator();
1370
1371 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohmana4160c32010-07-07 16:29:44 +00001372 unsigned OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001373
1374 // Check successor nodes' PHI nodes that expect a constant to be available
1375 // from this block.
1376 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
1377 const BasicBlock *SuccBB = TI->getSuccessor(succ);
1378 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmana4160c32010-07-07 16:29:44 +00001379 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Dan Gohmanf81eca02010-04-22 20:46:50 +00001380
1381 // If this terminator has multiple identical successors (common for
1382 // switches), only handle each succ once.
1383 if (!SuccsHandled.insert(SuccMBB)) continue;
1384
1385 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
1386
1387 // At this point we know that there is a 1-1 correspondence between LLVM PHI
1388 // nodes and Machine PHI nodes, but the incoming operands have not been
1389 // emitted yet.
1390 for (BasicBlock::const_iterator I = SuccBB->begin();
1391 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanfb95f892010-05-07 01:10:20 +00001392
Dan Gohmanf81eca02010-04-22 20:46:50 +00001393 // Ignore dead phi's.
1394 if (PN->use_empty()) continue;
1395
1396 // Only handle legal types. Two interesting things to note here. First,
1397 // by bailing out early, we may leave behind some dead instructions,
1398 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001399 // own moves. Second, this check is necessary because FastISel doesn't
Dan Gohman89496d02010-07-02 00:10:16 +00001400 // use CreateRegs to create registers, so it always creates
Dan Gohmanf81eca02010-04-22 20:46:50 +00001401 // exactly one register for each non-void instruction.
1402 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
1403 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
Chad Rosier2f2d1d72012-02-04 00:39:19 +00001404 // Handle integer promotions, though, because they're common and easy.
1405 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Dan Gohmanf81eca02010-04-22 20:46:50 +00001406 VT = TLI.getTypeToTransformTo(LLVMBB->getContext(), VT);
1407 else {
Dan Gohmana4160c32010-07-07 16:29:44 +00001408 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001409 return false;
1410 }
1411 }
1412
1413 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
1414
Dan Gohmanfb95f892010-05-07 01:10:20 +00001415 // Set the DebugLoc for the copy. Prefer the location of the operand
1416 // if there is one; use the location of the PHI otherwise.
1417 DL = PN->getDebugLoc();
1418 if (const Instruction *Inst = dyn_cast<Instruction>(PHIOp))
1419 DL = Inst->getDebugLoc();
1420
Dan Gohmanf81eca02010-04-22 20:46:50 +00001421 unsigned Reg = getRegForValue(PHIOp);
1422 if (Reg == 0) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001423 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001424 return false;
1425 }
Dan Gohmana4160c32010-07-07 16:29:44 +00001426 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohmanfb95f892010-05-07 01:10:20 +00001427 DL = DebugLoc();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001428 }
1429 }
1430
1431 return true;
1432}