blob: b986a12a3d676e3cc1caeff5baaaca4844e31c2c [file] [log] [blame]
Alyssa Rosenzweigeceaea42020-03-02 19:47:11 -05001/*
2 * Copyright (C) 2020 Collabora Ltd.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors (Collabora):
24 * Alyssa Rosenzweig <alyssa.rosenzweig@collabora.com>
25 */
26
27#ifndef __BIFROST_COMPILER_H
28#define __BIFROST_COMPILER_H
29
Alyssa Rosenzweig29acd7b2020-03-02 20:40:52 -050030#include "bifrost.h"
Alyssa Rosenzweig7ac62122020-03-02 20:38:26 -050031#include "compiler/nir/nir.h"
Alyssa Rosenzweig9b8cb9f2020-03-09 20:19:29 -040032#include "panfrost/util/pan_ir.h"
Alyssa Rosenzweig7ac62122020-03-02 20:38:26 -050033
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050034/* Bifrost opcodes are tricky -- the same op may exist on both FMA and
35 * ADD with two completely different opcodes, and opcodes can be varying
36 * length in some cases. Then we have different opcodes for int vs float
37 * and then sometimes even for different typesizes. Further, virtually
38 * every op has a number of flags which depend on the op. In constrast
39 * to Midgard where you have a strict ALU/LDST/TEX division and within
40 * ALU you have strict int/float and that's it... here it's a *lot* more
41 * involved. As such, we use something much higher level for our IR,
42 * encoding "classes" of operations, letting the opcode details get
43 * sorted out at emit time.
44 *
45 * Please keep this list alphabetized. Please use a dictionary if you
46 * don't know how to do that.
47 */
48
49enum bi_class {
50 BI_ADD,
51 BI_ATEST,
52 BI_BRANCH,
53 BI_CMP,
54 BI_BLEND,
55 BI_BITWISE,
Alyssa Rosenzweige0a51d52020-03-22 17:31:23 -040056 BI_COMBINE,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050057 BI_CONVERT,
58 BI_CSEL,
59 BI_DISCARD,
60 BI_FMA,
Alyssa Rosenzweig6b7077e2020-03-19 16:58:48 -040061 BI_FMOV,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050062 BI_FREXP,
Alyssa Rosenzweig1a94dae2020-05-04 14:00:13 -040063 BI_IMATH,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050064 BI_LOAD,
Alyssa Rosenzweig1ead0d32020-03-06 09:52:09 -050065 BI_LOAD_UNIFORM,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050066 BI_LOAD_ATTR,
67 BI_LOAD_VAR,
68 BI_LOAD_VAR_ADDRESS,
69 BI_MINMAX,
70 BI_MOV,
Alyssa Rosenzweig62c8c342020-04-14 12:33:08 -040071 BI_REDUCE_FMA,
Alyssa Rosenzweigee561f02020-04-24 19:10:44 -040072 BI_SELECT,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050073 BI_STORE,
74 BI_STORE_VAR,
Alyssa Rosenzweigaf013782020-04-14 12:21:25 -040075 BI_SPECIAL, /* _FAST on supported GPUs */
Alyssa Rosenzweigaf013782020-04-14 12:21:25 -040076 BI_TABLE,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050077 BI_TEX,
78 BI_ROUND,
Chris Forbesa0a70872020-07-26 15:54:14 -070079 BI_IMUL,
Alyssa Rosenzweig7ac62122020-03-02 20:38:26 -050080 BI_NUM_CLASSES
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050081};
82
Alyssa Rosenzweig7ac62122020-03-02 20:38:26 -050083/* Properties of a class... */
84extern unsigned bi_class_props[BI_NUM_CLASSES];
85
86/* abs/neg/outmod valid for a float op */
87#define BI_MODS (1 << 0)
88
Alyssa Rosenzweig6627b202020-05-01 18:13:54 -040089/* Accepts a bi_cond */
90#define BI_CONDITIONAL (1 << 1)
Alyssa Rosenzweig34165c72020-03-02 20:46:37 -050091
Alyssa Rosenzweigd69bf8d2020-03-02 20:52:36 -050092/* Accepts a bifrost_roundmode */
93#define BI_ROUNDMODE (1 << 2)
94
Alyssa Rosenzweig99f3c1f2020-03-02 21:53:13 -050095/* Can be scheduled to FMA */
96#define BI_SCHED_FMA (1 << 3)
97
98/* Can be scheduled to ADD */
99#define BI_SCHED_ADD (1 << 4)
100
101/* Most ALU ops can do either, actually */
102#define BI_SCHED_ALL (BI_SCHED_FMA | BI_SCHED_ADD)
103
Alyssa Rosenzweigc70a1982020-03-03 08:16:50 -0500104/* Along with setting BI_SCHED_ADD, eats up the entire cycle, so FMA must be
105 * nopped out. Used for _FAST operations. */
106#define BI_SCHED_SLOW (1 << 5)
107
Alyssa Rosenzweig5896db92020-03-03 08:35:51 -0500108/* Swizzling allowed for the 8/16-bit source */
109#define BI_SWIZZLABLE (1 << 6)
110
Alyssa Rosenzweig07228a62020-03-03 13:55:33 -0500111/* For scheduling purposes this is a high latency instruction and must be at
112 * the end of a clause. Implies ADD */
Alyssa Rosenzweige323df02020-03-18 13:42:12 -0400113#define BI_SCHED_HI_LATENCY (1 << 7)
Alyssa Rosenzweig07228a62020-03-03 13:55:33 -0500114
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400115/* Intrinsic is vectorized and acts with `vector_channels` components */
Alyssa Rosenzweige1d95332020-03-11 21:41:57 -0400116#define BI_VECTOR (1 << 8)
117
Alyssa Rosenzweigd4fbf752020-03-18 12:08:28 -0400118/* Use a data register for src0/dest respectively, bypassing the usual
119 * register accessor. Mutually exclusive. */
120#define BI_DATA_REG_SRC (1 << 9)
121#define BI_DATA_REG_DEST (1 << 10)
122
Alyssa Rosenzweigbd19e762020-03-30 12:25:20 -0400123/* Quirk: cannot encode multiple abs on FMA in fp16 mode */
124#define BI_NO_ABS_ABS_FP16_FMA (1 << 11)
125
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500126/* It can't get any worse than csel4... can it? */
127#define BIR_SRC_COUNT 4
128
Alyssa Rosenzweig9643b9d2020-03-02 21:48:51 -0500129/* BI_LD_VARY */
130struct bi_load_vary {
Alyssa Rosenzweig9643b9d2020-03-02 21:48:51 -0500131 enum bifrost_interp_mode interp_mode;
132 bool reuse;
133 bool flat;
134};
135
Alyssa Rosenzweig47451bb2020-03-03 13:48:13 -0500136/* BI_BRANCH encoding the details of the branch itself as well as a pointer to
137 * the target. We forward declare bi_block since this is mildly circular (not
138 * strictly, but this order of the file makes more sense I think)
139 *
140 * We define our own enum of conditions since the conditions in the hardware
141 * packed in crazy ways that would make manipulation unweildly (meaning changes
142 * based on port swapping, etc), so we defer dealing with that until emit time.
143 * Likewise, we expose NIR types instead of the crazy branch types, although
144 * the restrictions do eventually apply of course. */
145
146struct bi_block;
147
148enum bi_cond {
149 BI_COND_ALWAYS,
150 BI_COND_LT,
151 BI_COND_LE,
152 BI_COND_GE,
153 BI_COND_GT,
154 BI_COND_EQ,
155 BI_COND_NE,
156};
157
Alyssa Rosenzweig6f5b7882020-07-31 17:29:50 -0400158/* Segments, as synced with ISA. Used as an immediate in LOAD/STORE
159 * instructions for address calculation, and directly in SEG_ADD/SEG_SUB
160 * instructions. */
161
162enum bi_segment {
163 /* No segment (use global addressing, offset from GPU VA 0x0) */
164 BI_SEGMENT_NONE = 1,
165
166 /* Within workgroup local memory (shared memory). Relative to
167 * wls_base_pointer in the draw's thread storage descriptor */
168 BI_SEGMENT_WLS = 2,
169
170 /* Within one of the bound uniform buffers. Low 32-bits are the index
171 * within the uniform buffer; high 32-bits are the index of the uniform
172 * buffer itself. Relative to the uniform_array_pointer indexed within
173 * the draw's uniform remap table indexed by the high 32-bits. */
174 BI_SEGMENT_UBO = 4,
175
176 /* Within thread local storage (for spilling). Relative to
177 * tls_base_pointer in the draw's thread storage descriptor */
178 BI_SEGMENT_TLS = 7
179};
180
Alyssa Rosenzweig44ebc272020-03-03 07:58:05 -0500181/* Opcodes within a class */
182enum bi_minmax_op {
183 BI_MINMAX_MIN,
184 BI_MINMAX_MAX
185};
186
187enum bi_bitwise_op {
188 BI_BITWISE_AND,
189 BI_BITWISE_OR,
190 BI_BITWISE_XOR
191};
192
Alyssa Rosenzweigcf3c3562020-05-04 14:04:35 -0400193enum bi_imath_op {
194 BI_IMATH_ADD,
195 BI_IMATH_SUB,
196};
197
Chris Forbesa0a70872020-07-26 15:54:14 -0700198enum bi_imul_op {
199 BI_IMUL_IMUL,
200};
201
Alyssa Rosenzweigaf013782020-04-14 12:21:25 -0400202enum bi_table_op {
203 /* fp32 log2() with low precision, suitable for GL or half_log2() in
204 * CL. In the first argument, takes x. Letting u be such that x =
205 * 2^{-m} u with m integer and 0.75 <= u < 1.5, returns
206 * log2(u) / (u - 1). */
207
208 BI_TABLE_LOG2_U_OVER_U_1_LOW,
209};
210
Alyssa Rosenzweig62c8c342020-04-14 12:33:08 -0400211enum bi_reduce_op {
212 /* Takes two fp32 arguments and returns x + frexp(y). Used in
213 * low-precision log2 argument reduction on newer models. */
214
215 BI_REDUCE_ADD_FREXPM,
216};
217
Alyssa Rosenzweige067fd72020-04-14 12:37:29 -0400218enum bi_frexp_op {
219 BI_FREXPE_LOG,
220};
221
Alyssa Rosenzweigb674e392020-03-09 21:20:03 -0400222enum bi_special_op {
223 BI_SPECIAL_FRCP,
224 BI_SPECIAL_FRSQ,
Alyssa Rosenzweigcc611562020-04-14 12:22:28 -0400225
226 /* fp32 exp2() with low precision, suitable for half_exp2() in CL or
227 * exp2() in GL. In the first argument, it takes f2i_rte(x * 2^24). In
228 * the second, it takes x itself. */
229 BI_SPECIAL_EXP2_LOW,
Chris Forbes1882b1e2020-07-27 11:51:31 -0700230 BI_SPECIAL_IABS,
Alyssa Rosenzweigb674e392020-03-09 21:20:03 -0400231};
232
Alyssa Rosenzweigf85746a2020-04-21 12:26:42 -0400233enum bi_tex_op {
234 BI_TEX_NORMAL,
235 BI_TEX_COMPACT,
236 BI_TEX_DUAL
237};
238
Alyssa Rosenzweig9b415bf2020-04-28 13:48:37 -0400239struct bi_bitwise {
240 bool src_invert[2];
241 bool rshift; /* false for lshift */
242};
243
Alyssa Rosenzweigfc634dc2020-04-30 16:08:01 -0400244struct bi_texture {
245 /* Constant indices. Indirect would need to be in src[..] like normal,
246 * we can reserve some sentinels there for that for future. */
247 unsigned texture_index, sampler_index;
Alyssa Rosenzweig67d89562020-08-03 12:47:57 -0400248
249 /* Should the LOD be computed based on neighboring pixels? Only valid
250 * in fragment shaders. */
251 bool compute_lod;
Alyssa Rosenzweigfc634dc2020-04-30 16:08:01 -0400252};
253
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500254typedef struct {
255 struct list_head link; /* Must be first */
256 enum bi_class type;
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500257
Alyssa Rosenzweigfbbe3d42020-04-27 16:04:05 -0400258 /* Indices, see pan_ssa_index etc. Note zero is special cased
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500259 * to "no argument" */
260 unsigned dest;
261 unsigned src[BIR_SRC_COUNT];
Alyssa Rosenzweig29acd7b2020-03-02 20:40:52 -0500262
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400263 /* 32-bit word offset for destination, added to the register number in
264 * RA when lowering combines */
265 unsigned dest_offset;
266
Alyssa Rosenzweig795646d2020-03-09 14:09:04 -0400267 /* If one of the sources has BIR_INDEX_CONSTANT */
Alyssa Rosenzweigb5bdd892020-03-03 07:47:29 -0500268 union {
269 uint64_t u64;
270 uint32_t u32;
271 uint16_t u16[2];
272 uint8_t u8[4];
273 } constant;
274
Alyssa Rosenzweig29acd7b2020-03-02 20:40:52 -0500275 /* Floating-point modifiers, type/class permitting. If not
276 * allowed for the type/class, these are ignored. */
277 enum bifrost_outmod outmod;
278 bool src_abs[BIR_SRC_COUNT];
279 bool src_neg[BIR_SRC_COUNT];
Alyssa Rosenzweigd69bf8d2020-03-02 20:52:36 -0500280
281 /* Round mode (requires BI_ROUNDMODE) */
282 enum bifrost_roundmode roundmode;
Alyssa Rosenzweigb93aec62020-03-02 20:53:47 -0500283
Alyssa Rosenzweigc42002d2020-03-02 22:03:05 -0500284 /* Destination type. Usually the type of the instruction
285 * itself, but if sources and destination have different
286 * types, the type of the destination wins (so f2i would be
287 * int). Zero if there is no destination. Bitsize included */
288 nir_alu_type dest_type;
289
Alyssa Rosenzweig8929fe02020-03-03 08:37:15 -0500290 /* Source types if required by the class */
291 nir_alu_type src_types[BIR_SRC_COUNT];
292
Alyssa Rosenzweig8dd3a812020-07-31 18:48:27 -0400293 /* register_format if applicable */
294 nir_alu_type format;
295
Alyssa Rosenzweig795646d2020-03-09 14:09:04 -0400296 /* If the source type is 8-bit or 16-bit such that SIMD is possible,
297 * and the class has BI_SWIZZLABLE, this is a swizzle in the usual
298 * sense. On non-SIMD instructions, it can be used for component
299 * selection, so we don't have to special case extraction. */
300 uint8_t swizzle[BIR_SRC_COUNT][NIR_MAX_VEC_COMPONENTS];
Alyssa Rosenzweig5896db92020-03-03 08:35:51 -0500301
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400302 /* For VECTOR ops, how many channels are written? */
303 unsigned vector_channels;
304
Alyssa Rosenzweig6627b202020-05-01 18:13:54 -0400305 /* The comparison op. BI_COND_ALWAYS may not be valid. */
306 enum bi_cond cond;
307
Alyssa Rosenzweig6f5b7882020-07-31 17:29:50 -0400308 /* For memory ops, base address */
309 enum bi_segment segment;
310
Alyssa Rosenzweig44ebc272020-03-03 07:58:05 -0500311 /* A class-specific op from which the actual opcode can be derived
312 * (along with the above information) */
313
314 union {
315 enum bi_minmax_op minmax;
316 enum bi_bitwise_op bitwise;
Alyssa Rosenzweigb674e392020-03-09 21:20:03 -0400317 enum bi_special_op special;
Alyssa Rosenzweig62c8c342020-04-14 12:33:08 -0400318 enum bi_reduce_op reduce;
Alyssa Rosenzweigaf013782020-04-14 12:21:25 -0400319 enum bi_table_op table;
Alyssa Rosenzweige067fd72020-04-14 12:37:29 -0400320 enum bi_frexp_op frexp;
Alyssa Rosenzweigf85746a2020-04-21 12:26:42 -0400321 enum bi_tex_op texture;
Alyssa Rosenzweigcf3c3562020-05-04 14:04:35 -0400322 enum bi_imath_op imath;
Chris Forbesa0a70872020-07-26 15:54:14 -0700323 enum bi_imul_op imul;
Alyssa Rosenzweig4570c342020-04-14 16:13:53 -0400324
325 /* For FMA/ADD, should we add a biased exponent? */
326 bool mscale;
Alyssa Rosenzweig44ebc272020-03-03 07:58:05 -0500327 } op;
328
Alyssa Rosenzweigb93aec62020-03-02 20:53:47 -0500329 /* Union for class-specific information */
330 union {
331 enum bifrost_minmax_mode minmax;
Alyssa Rosenzweig9643b9d2020-03-02 21:48:51 -0500332 struct bi_load_vary load_vary;
Alyssa Rosenzweig6627b202020-05-01 18:13:54 -0400333 struct bi_block *branch_target;
Alyssa Rosenzweig92a4f262020-03-06 09:25:58 -0500334
335 /* For BLEND -- the location 0-7 */
336 unsigned blend_location;
Alyssa Rosenzweig9b415bf2020-04-28 13:48:37 -0400337
338 struct bi_bitwise bitwise;
Alyssa Rosenzweigfc634dc2020-04-30 16:08:01 -0400339 struct bi_texture texture;
Alyssa Rosenzweigb93aec62020-03-02 20:53:47 -0500340 };
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500341} bi_instruction;
342
Alyssa Rosenzweig79f30d82020-05-05 14:23:41 -0400343/* Represents the assignment of ports for a given bi_bundle */
344
Alyssa Rosenzweigdd96b452020-05-05 14:30:06 -0400345typedef struct {
Alyssa Rosenzweig79f30d82020-05-05 14:23:41 -0400346 /* Register to assign to each port */
347 unsigned port[4];
348
349 /* Read ports can be disabled */
350 bool enabled[2];
351
352 /* Should we write FMA? what about ADD? If only a single port is
353 * enabled it is in port 2, else ADD/FMA is 2/3 respectively */
354 bool write_fma, write_add;
355
356 /* Should we read with port 3? */
357 bool read_port3;
358
359 /* Packed uniform/constant */
360 uint8_t uniform_constant;
361
362 /* Whether writes are actually for the last instruction */
363 bool first_instruction;
Alyssa Rosenzweigdd96b452020-05-05 14:30:06 -0400364} bi_registers;
Alyssa Rosenzweig79f30d82020-05-05 14:23:41 -0400365
Alyssa Rosenzweig59f8f202020-05-05 14:17:58 -0400366/* A bi_bundle contains two paired instruction pointers. If a slot is unfilled,
Alyssa Rosenzweigb042dde2020-05-05 14:28:53 -0400367 * leave it NULL; the emitter will fill in a nop. Instructions reference
368 * registers via ports which are assigned per bundle.
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500369 */
370
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500371typedef struct {
Alyssa Rosenzweigdd96b452020-05-05 14:30:06 -0400372 bi_registers regs;
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500373 bi_instruction *fma;
374 bi_instruction *add;
375} bi_bundle;
376
Alyssa Rosenzweig64bedbf2020-05-28 13:48:46 -0400377struct bi_block;
378
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500379typedef struct {
380 struct list_head link;
381
Alyssa Rosenzweig64bedbf2020-05-28 13:48:46 -0400382 /* Link back up for branch calculations */
383 struct bi_block *block;
384
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500385 /* A clause can have 8 instructions in bundled FMA/ADD sense, so there
Alyssa Rosenzweigc3de28b2020-05-05 17:29:24 -0400386 * can be 8 bundles. */
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500387
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500388 unsigned bundle_count;
Alyssa Rosenzweigc3de28b2020-05-05 17:29:24 -0400389 bi_bundle bundles[8];
Alyssa Rosenzweigfba1d122020-03-03 08:09:18 -0500390
391 /* For scoreboarding -- the clause ID (this is not globally unique!)
392 * and its dependencies in terms of other clauses, computed during
393 * scheduling and used when emitting code. Dependencies expressed as a
394 * bitfield matching the hardware, except shifted by a clause (the
395 * shift back to the ISA's off-by-one encoding is worked out when
396 * emitting clauses) */
397 unsigned scoreboard_id;
398 uint8_t dependencies;
399
400 /* Back-to-back corresponds directly to the back-to-back bit. Branch
401 * conditional corresponds to the branch conditional bit except that in
402 * the emitted code it's always set if back-to-bit is, whereas we use
403 * the actual value (without back-to-back so to speak) internally */
404 bool back_to_back;
405 bool branch_conditional;
406
Alyssa Rosenzweig42af9f42020-03-18 12:18:30 -0400407 /* Assigned data register */
408 unsigned data_register;
409
Alyssa Rosenzweigfba1d122020-03-03 08:09:18 -0500410 /* Corresponds to the usual bit but shifted by a clause */
411 bool data_register_write_barrier;
Alyssa Rosenzweigd3370bd2020-03-03 13:01:41 -0500412
Alyssa Rosenzweiga658a4f2020-05-05 16:15:16 -0400413 /* Constants read by this clause. ISA limit. Must satisfy:
414 *
415 * constant_count + bundle_count <= 13
416 *
417 * Also implicitly constant_count <= bundle_count since a bundle only
418 * reads a single constant.
419 */
Alyssa Rosenzweigd3370bd2020-03-03 13:01:41 -0500420 uint64_t constants[8];
421 unsigned constant_count;
Alyssa Rosenzweig42af9f42020-03-18 12:18:30 -0400422
Alyssa Rosenzweig627872e2020-05-28 12:53:22 -0400423 /* Branches encode a constant offset relative to the program counter
424 * with some magic flags. By convention, if there is a branch, its
425 * constant will be last. Set this flag to indicate this is required.
426 */
427 bool branch_constant;
428
Alyssa Rosenzweig42af9f42020-03-18 12:18:30 -0400429 /* What type of high latency instruction is here, basically */
430 unsigned clause_type;
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500431} bi_clause;
432
433typedef struct bi_block {
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400434 pan_block base; /* must be first */
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500435
436 /* If true, uses clauses; if false, uses instructions */
437 bool scheduled;
Alyssa Rosenzweigb329f8c2020-03-06 19:25:00 -0500438 struct list_head clauses; /* list of bi_clause */
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500439} bi_block;
440
Alyssa Rosenzweigeceaea42020-03-02 19:47:11 -0500441typedef struct {
442 nir_shader *nir;
Alyssa Rosenzweig0d291842020-03-05 10:11:39 -0500443 gl_shader_stage stage;
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500444 struct list_head blocks; /* list of bi_block */
Alyssa Rosenzweig218785c2020-03-10 16:20:18 -0400445 struct panfrost_sysvals sysvals;
Alyssa Rosenzweig0b26cb12020-03-03 14:27:05 -0500446 uint32_t quirks;
Alyssa Rosenzweig83c45622020-03-05 10:25:19 -0500447
448 /* During NIR->BIR */
Alyssa Rosenzweigd86659c2020-03-06 09:43:43 -0500449 nir_function_impl *impl;
Alyssa Rosenzweig83c45622020-03-05 10:25:19 -0500450 bi_block *current_block;
Alyssa Rosenzweig55dab922020-03-05 16:44:49 -0500451 bi_block *after_block;
Alyssa Rosenzweig987aea12020-03-05 17:03:53 -0500452 bi_block *break_block;
453 bi_block *continue_block;
Alyssa Rosenzweigdabb6c62020-03-06 09:26:44 -0500454 bool emitted_atest;
Alyssa Rosenzweig1a8f1a32020-04-23 19:26:01 -0400455 nir_alu_type *blend_types;
Alyssa Rosenzweig83c45622020-03-05 10:25:19 -0500456
Alyssa Rosenzweigd86659c2020-03-06 09:43:43 -0500457 /* For creating temporaries */
458 unsigned temp_alloc;
459
Alyssa Rosenzweig56e1c602020-03-11 14:54:49 -0400460 /* Analysis results */
461 bool has_liveness;
462
Alyssa Rosenzweig83c45622020-03-05 10:25:19 -0500463 /* Stats for shader-db */
464 unsigned instruction_count;
Alyssa Rosenzweig987aea12020-03-05 17:03:53 -0500465 unsigned loop_count;
Alyssa Rosenzweig55dab922020-03-05 16:44:49 -0500466} bi_context;
467
468static inline bi_instruction *
469bi_emit(bi_context *ctx, bi_instruction ins)
470{
471 bi_instruction *u = rzalloc(ctx, bi_instruction);
472 memcpy(u, &ins, sizeof(ins));
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400473 list_addtail(&u->link, &ctx->current_block->base.instructions);
Alyssa Rosenzweig55dab922020-03-05 16:44:49 -0500474 return u;
475}
476
Alyssa Rosenzweig58a51c42020-03-19 17:21:34 -0400477static inline bi_instruction *
478bi_emit_before(bi_context *ctx, bi_instruction *tag, bi_instruction ins)
479{
480 bi_instruction *u = rzalloc(ctx, bi_instruction);
481 memcpy(u, &ins, sizeof(ins));
482 list_addtail(&u->link, &tag->link);
483 return u;
484}
485
Alyssa Rosenzweig55dab922020-03-05 16:44:49 -0500486static inline void
487bi_remove_instruction(bi_instruction *ins)
488{
489 list_del(&ins->link);
490}
Alyssa Rosenzweigeceaea42020-03-02 19:47:11 -0500491
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500492/* If high bits are set, instead of SSA/registers, we have specials indexed by
493 * the low bits if necessary.
494 *
495 * Fixed register: do not allocate register, do not collect $200.
496 * Uniform: access a uniform register given by low bits.
Alyssa Rosenzweig11bccb02020-03-21 18:42:58 -0400497 * Constant: access the specified constant (specifies a bit offset / shift)
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500498 * Zero: special cased to avoid wasting a constant
Alyssa Rosenzweigcd40e182020-03-18 09:57:32 -0400499 * Passthrough: a bifrost_packed_src to passthrough T/T0/T1
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500500 */
501
502#define BIR_INDEX_REGISTER (1 << 31)
503#define BIR_INDEX_UNIFORM (1 << 30)
504#define BIR_INDEX_CONSTANT (1 << 29)
505#define BIR_INDEX_ZERO (1 << 28)
Alyssa Rosenzweigcd40e182020-03-18 09:57:32 -0400506#define BIR_INDEX_PASS (1 << 27)
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500507
508/* Keep me synced please so we can check src & BIR_SPECIAL */
509
510#define BIR_SPECIAL ((BIR_INDEX_REGISTER | BIR_INDEX_UNIFORM) | \
Alyssa Rosenzweigcd40e182020-03-18 09:57:32 -0400511 (BIR_INDEX_CONSTANT | BIR_INDEX_ZERO | BIR_INDEX_PASS))
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500512
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500513static inline unsigned
Alyssa Rosenzweig0bff6e52020-03-11 14:51:57 -0400514bi_max_temp(bi_context *ctx)
515{
516 unsigned alloc = MAX2(ctx->impl->reg_alloc, ctx->impl->ssa_alloc);
Alyssa Rosenzweige8139ef2020-03-11 20:39:36 -0400517 return ((alloc + 2 + ctx->temp_alloc) << 1);
Alyssa Rosenzweig0bff6e52020-03-11 14:51:57 -0400518}
519
520static inline unsigned
Alyssa Rosenzweigd86659c2020-03-06 09:43:43 -0500521bi_make_temp(bi_context *ctx)
522{
523 return (ctx->impl->ssa_alloc + 1 + ctx->temp_alloc++) << 1;
524}
525
526static inline unsigned
527bi_make_temp_reg(bi_context *ctx)
528{
Alyssa Rosenzweigfbbe3d42020-04-27 16:04:05 -0400529 return ((ctx->impl->reg_alloc + ctx->temp_alloc++) << 1) | PAN_IS_REG;
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500530}
531
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500532/* Iterators for Bifrost IR */
533
534#define bi_foreach_block(ctx, v) \
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400535 list_for_each_entry(pan_block, v, &ctx->blocks, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500536
537#define bi_foreach_block_from(ctx, from, v) \
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400538 list_for_each_entry_from(pan_block, v, from, &ctx->blocks, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500539
Alyssa Rosenzweiga4273152020-05-28 15:01:38 -0400540#define bi_foreach_block_from_rev(ctx, from, v) \
541 list_for_each_entry_from_rev(pan_block, v, from, &ctx->blocks, link)
542
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500543#define bi_foreach_instr_in_block(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400544 list_for_each_entry(bi_instruction, v, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500545
546#define bi_foreach_instr_in_block_rev(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400547 list_for_each_entry_rev(bi_instruction, v, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500548
549#define bi_foreach_instr_in_block_safe(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400550 list_for_each_entry_safe(bi_instruction, v, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500551
552#define bi_foreach_instr_in_block_safe_rev(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400553 list_for_each_entry_safe_rev(bi_instruction, v, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500554
555#define bi_foreach_instr_in_block_from(block, v, from) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400556 list_for_each_entry_from(bi_instruction, v, from, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500557
558#define bi_foreach_instr_in_block_from_rev(block, v, from) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400559 list_for_each_entry_from_rev(bi_instruction, v, from, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500560
561#define bi_foreach_clause_in_block(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400562 list_for_each_entry(bi_clause, v, &(block)->clauses, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500563
Alyssa Rosenzweig64c49ab2020-05-28 13:49:41 -0400564#define bi_foreach_clause_in_block_from(block, v, from) \
565 list_for_each_entry_from(bi_clause, v, from, &(block)->clauses, link)
566
567#define bi_foreach_clause_in_block_from_rev(block, v, from) \
568 list_for_each_entry_from_rev(bi_clause, v, from, &(block)->clauses, link)
569
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500570#define bi_foreach_instr_global(ctx, v) \
571 bi_foreach_block(ctx, v_block) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400572 bi_foreach_instr_in_block((bi_block *) v_block, v)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500573
574#define bi_foreach_instr_global_safe(ctx, v) \
575 bi_foreach_block(ctx, v_block) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400576 bi_foreach_instr_in_block_safe((bi_block *) v_block, v)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500577
578/* Based on set_foreach, expanded with automatic type casts */
579
580#define bi_foreach_predecessor(blk, v) \
581 struct set_entry *_entry_##v; \
582 bi_block *v; \
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400583 for (_entry_##v = _mesa_set_next_entry(blk->base.predecessors, NULL), \
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500584 v = (bi_block *) (_entry_##v ? _entry_##v->key : NULL); \
585 _entry_##v != NULL; \
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400586 _entry_##v = _mesa_set_next_entry(blk->base.predecessors, _entry_##v), \
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500587 v = (bi_block *) (_entry_##v ? _entry_##v->key : NULL))
588
589#define bi_foreach_src(ins, v) \
590 for (unsigned v = 0; v < ARRAY_SIZE(ins->src); ++v)
591
Alyssa Rosenzweig6e0479a2020-03-11 14:48:55 -0400592static inline bi_instruction *
593bi_prev_op(bi_instruction *ins)
594{
595 return list_last_entry(&(ins->link), bi_instruction, link);
596}
597
598static inline bi_instruction *
599bi_next_op(bi_instruction *ins)
600{
601 return list_first_entry(&(ins->link), bi_instruction, link);
602}
603
Alyssa Rosenzweig9269c852020-03-12 14:16:22 -0400604static inline pan_block *
605pan_next_block(pan_block *block)
606{
607 return list_first_entry(&(block->link), pan_block, link);
608}
609
Alyssa Rosenzweig8e522062020-04-14 18:52:21 -0400610/* Special functions */
611
612void bi_emit_fexp2(bi_context *ctx, nir_alu_instr *instr);
Alyssa Rosenzweig031ad0e2020-04-14 19:50:24 -0400613void bi_emit_flog2(bi_context *ctx, nir_alu_instr *instr);
Alyssa Rosenzweig8e522062020-04-14 18:52:21 -0400614
Alyssa Rosenzweig5d16a812020-03-04 09:19:06 -0500615/* BIR manipulation */
616
617bool bi_has_outmod(bi_instruction *ins);
618bool bi_has_source_mods(bi_instruction *ins);
619bool bi_is_src_swizzled(bi_instruction *ins, unsigned s);
Alyssa Rosenzweige94754a2020-03-11 14:40:01 -0400620bool bi_has_arg(bi_instruction *ins, unsigned arg);
Alyssa Rosenzweige1d95332020-03-11 21:41:57 -0400621uint16_t bi_from_bytemask(uint16_t bytemask, unsigned bytes);
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400622unsigned bi_get_component_count(bi_instruction *ins, signed s);
Alyssa Rosenzweige6230072020-03-11 14:46:01 -0400623uint16_t bi_bytemask_of_read_components(bi_instruction *ins, unsigned node);
Alyssa Rosenzweig11bccb02020-03-21 18:42:58 -0400624uint64_t bi_get_immediate(bi_instruction *ins, unsigned index);
Alyssa Rosenzweig375a7d02020-03-27 14:40:30 -0400625bool bi_writes_component(bi_instruction *ins, unsigned comp);
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400626unsigned bi_writemask(bi_instruction *ins);
Alyssa Rosenzweig5d16a812020-03-04 09:19:06 -0500627
Alyssa Rosenzweigb329f8c2020-03-06 19:25:00 -0500628/* BIR passes */
629
Alyssa Rosenzweige0a51d52020-03-22 17:31:23 -0400630void bi_lower_combine(bi_context *ctx, bi_block *block);
Alyssa Rosenzweig58f91712020-03-11 15:10:32 -0400631bool bi_opt_dead_code_eliminate(bi_context *ctx, bi_block *block);
Alyssa Rosenzweigb329f8c2020-03-06 19:25:00 -0500632void bi_schedule(bi_context *ctx);
Alyssa Rosenzweige8139ef2020-03-11 20:39:36 -0400633void bi_register_allocate(bi_context *ctx);
Alyssa Rosenzweigb329f8c2020-03-06 19:25:00 -0500634
Alyssa Rosenzweig56e1c602020-03-11 14:54:49 -0400635/* Liveness */
636
637void bi_compute_liveness(bi_context *ctx);
638void bi_liveness_ins_update(uint16_t *live, bi_instruction *ins, unsigned max);
639void bi_invalidate_liveness(bi_context *ctx);
640bool bi_is_live_after(bi_context *ctx, bi_block *block, bi_instruction *start, int src);
641
Alyssa Rosenzweig2a4e4472020-05-05 17:58:16 -0400642/* Layout */
643
644bool bi_can_insert_bundle(bi_clause *clause, bool constant);
Alyssa Rosenzweigb3ae0882020-05-05 18:20:08 -0400645unsigned bi_clause_quadwords(bi_clause *clause);
Alyssa Rosenzweig682b63c2020-05-28 13:49:59 -0400646signed bi_block_offset(bi_context *ctx, bi_clause *start, bi_block *target);
Alyssa Rosenzweig2a4e4472020-05-05 17:58:16 -0400647
Alyssa Rosenzweig9269c852020-03-12 14:16:22 -0400648/* Code emit */
649
650void bi_pack(bi_context *ctx, struct util_dynarray *emission);
651
Alyssa Rosenzweigeceaea42020-03-02 19:47:11 -0500652#endif