blob: 7c7467f7bfcb7e8cdff98bbf1c69e56ed9fd80cd [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Dipen Dudhatbeba93e2011-01-19 12:46:27 +05302 * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
Kumar Gala39aaca12009-03-19 02:46:19 -05003 *
wdenk42d1f032003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Xianghua Xiao, (X.Xiao@motorola.com)
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
wdenk42d1f032003-10-15 23:53:47 +000011 */
12
13#include <common.h>
14#include <ppc_asm.tmpl>
Haiying Wanga52d2f82011-02-11 01:25:30 -060015#include <linux/compiler.h>
wdenk42d1f032003-10-15 23:53:47 +000016#include <asm/processor.h>
Trent Piephoada591d2008-12-03 15:16:37 -080017#include <asm/io.h>
wdenk42d1f032003-10-15 23:53:47 +000018
Wolfgang Denkd87080b2006-03-31 18:32:53 +020019DECLARE_GLOBAL_DATA_PTR;
20
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +053021
22#ifndef CONFIG_SYS_FSL_NUM_CC_PLLS
23#define CONFIG_SYS_FSL_NUM_CC_PLLS 6
24#endif
wdenk42d1f032003-10-15 23:53:47 +000025/* --------------------------------------------------------------- */
26
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +053027void get_sys_info(sys_info_t *sys_info)
wdenk42d1f032003-10-15 23:53:47 +000028{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020029 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Gala800c73c2012-10-08 07:44:06 +000030#ifdef CONFIG_FSL_IFC
31 struct fsl_ifc *ifc_regs = (void *)CONFIG_SYS_IFC_ADDR;
32 u32 ccr;
33#endif
Kumar Gala39aaca12009-03-19 02:46:19 -050034#ifdef CONFIG_FSL_CORENET
35 volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
Timur Tabifbb9ecf2011-08-05 16:15:24 -050036 unsigned int cpu;
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +053037#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
38 int cc_group[12] = CONFIG_SYS_FSL_CLUSTER_CLOCKS;
39#endif
Kumar Gala39aaca12009-03-19 02:46:19 -050040
41 const u8 core_cplx_PLL[16] = {
42 [ 0] = 0, /* CC1 PPL / 1 */
43 [ 1] = 0, /* CC1 PPL / 2 */
44 [ 2] = 0, /* CC1 PPL / 4 */
45 [ 4] = 1, /* CC2 PPL / 1 */
46 [ 5] = 1, /* CC2 PPL / 2 */
47 [ 6] = 1, /* CC2 PPL / 4 */
48 [ 8] = 2, /* CC3 PPL / 1 */
49 [ 9] = 2, /* CC3 PPL / 2 */
50 [10] = 2, /* CC3 PPL / 4 */
51 [12] = 3, /* CC4 PPL / 1 */
52 [13] = 3, /* CC4 PPL / 2 */
53 [14] = 3, /* CC4 PPL / 4 */
54 };
55
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +053056 const u8 core_cplx_pll_div[16] = {
Kumar Gala39aaca12009-03-19 02:46:19 -050057 [ 0] = 1, /* CC1 PPL / 1 */
58 [ 1] = 2, /* CC1 PPL / 2 */
59 [ 2] = 4, /* CC1 PPL / 4 */
60 [ 4] = 1, /* CC2 PPL / 1 */
61 [ 5] = 2, /* CC2 PPL / 2 */
62 [ 6] = 4, /* CC2 PPL / 4 */
63 [ 8] = 1, /* CC3 PPL / 1 */
64 [ 9] = 2, /* CC3 PPL / 2 */
65 [10] = 4, /* CC3 PPL / 4 */
66 [12] = 1, /* CC4 PPL / 1 */
67 [13] = 2, /* CC4 PPL / 2 */
68 [14] = 4, /* CC4 PPL / 4 */
69 };
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +053070 uint i, freq_c_pll[CONFIG_SYS_FSL_NUM_CC_PLLS];
71#if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV)
72 uint rcw_tmp;
73#endif
74 uint ratio[CONFIG_SYS_FSL_NUM_CC_PLLS];
Kumar Gala39aaca12009-03-19 02:46:19 -050075 unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080076 uint mem_pll_rat;
Kumar Gala39aaca12009-03-19 02:46:19 -050077
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +053078 sys_info->freq_systembus = sysclk;
York Sun98ffa192012-10-08 07:44:31 +000079#ifdef CONFIG_DDR_CLK_FREQ
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +053080 sys_info->freq_ddrbus = CONFIG_DDR_CLK_FREQ;
York Sun98ffa192012-10-08 07:44:31 +000081#else
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +053082 sys_info->freq_ddrbus = sysclk;
York Sun98ffa192012-10-08 07:44:31 +000083#endif
Kumar Gala39aaca12009-03-19 02:46:19 -050084
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +053085 sys_info->freq_systembus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
York Sunf77329c2012-10-08 07:44:09 +000086 mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
87 FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT)
88 & FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
Zang Roy-R61911e88f4212013-11-28 13:23:37 +080089 /* T4240/T4160 Rev2.0 MEM_PLL_RAT uses a value which is half of
90 * T4240/T4160 Rev1.0. eg. It's 12 in Rev1.0, however, for Rev2.0
91 * it uses 6.
92 */
93#if defined(CONFIG_PPC_T4240) || defined(CONFIG_PPC_T4160)
94 if (SVR_MAJ(get_svr()) >= 2)
95 mem_pll_rat *= 2;
96#endif
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080097 if (mem_pll_rat > 2)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +053098 sys_info->freq_ddrbus *= mem_pll_rat;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080099 else
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530100 sys_info->freq_ddrbus = sys_info->freq_systembus * mem_pll_rat;
Kumar Gala39aaca12009-03-19 02:46:19 -0500101
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530102 for (i = 0; i < CONFIG_SYS_FSL_NUM_CC_PLLS; i++) {
103 ratio[i] = (in_be32(&clk->pllcgsr[i].pllcngsr) >> 1) & 0x3f;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +0800104 if (ratio[i] > 4)
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530105 freq_c_pll[i] = sysclk * ratio[i];
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +0800106 else
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530107 freq_c_pll[i] = sys_info->freq_systembus * ratio[i];
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +0800108 }
York Sun9a653a92012-10-08 07:44:11 +0000109#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
110 /*
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530111 * As per CHASSIS2 architeture total 12 clusters are posible and
York Sun9a653a92012-10-08 07:44:11 +0000112 * Each cluster has up to 4 cores, sharing the same PLL selection.
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530113 * The cluster clock assignment is SoC defined.
114 *
115 * Total 4 clock groups are possible with 3 PLLs each.
116 * as per array indices, clock group A has 0, 1, 2 numbered PLLs &
117 * clock group B has 3, 4, 6 and so on.
118 *
119 * Clock group A having PLL1, PLL2, PLL3, feeding cores of any cluster
120 * depends upon the SoC architeture. Same applies to other
121 * clock groups and clusters.
122 *
York Sun9a653a92012-10-08 07:44:11 +0000123 */
124 for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
York Sunf6981432013-03-25 07:40:07 +0000125 int cluster = fsl_qoriq_core_to_cluster(cpu);
126 u32 c_pll_sel = (in_be32(&clk->clkcsr[cluster].clkcncsr) >> 27)
York Sun9a653a92012-10-08 07:44:11 +0000127 & 0xf;
128 u32 cplx_pll = core_cplx_PLL[c_pll_sel];
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530129 cplx_pll += cc_group[cluster] - 1;
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530130 sys_info->freq_processor[cpu] =
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530131 freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
York Sun9a653a92012-10-08 07:44:11 +0000132 }
Shengzhou Liu629d6b32013-11-22 17:39:10 +0800133#if defined(CONFIG_PPC_B4860) || defined(CONFIG_PPC_T2080)
Sandeep Singh0cb33252013-03-25 07:33:09 +0000134#define FM1_CLK_SEL 0xe0000000
135#define FM1_CLK_SHIFT 29
136#else
York Sun9a653a92012-10-08 07:44:11 +0000137#define PME_CLK_SEL 0xe0000000
138#define PME_CLK_SHIFT 29
139#define FM1_CLK_SEL 0x1c000000
140#define FM1_CLK_SHIFT 26
Sandeep Singh0cb33252013-03-25 07:33:09 +0000141#endif
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530142#if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV)
York Sun9a653a92012-10-08 07:44:11 +0000143 rcw_tmp = in_be32(&gur->rcwsr[7]);
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530144#endif
York Sun9a653a92012-10-08 07:44:11 +0000145
146#ifdef CONFIG_SYS_DPAA_PME
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530147#ifndef CONFIG_PME_PLAT_CLK_DIV
York Sun9a653a92012-10-08 07:44:11 +0000148 switch ((rcw_tmp & PME_CLK_SEL) >> PME_CLK_SHIFT) {
149 case 1:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530150 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK];
York Sun9a653a92012-10-08 07:44:11 +0000151 break;
152 case 2:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530153 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000154 break;
155 case 3:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530156 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000157 break;
158 case 4:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530159 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 4;
York Sun9a653a92012-10-08 07:44:11 +0000160 break;
161 case 6:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530162 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000163 break;
164 case 7:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530165 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000166 break;
167 default:
168 printf("Error: Unknown PME clock select!\n");
169 case 0:
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530170 sys_info->freq_pme = sys_info->freq_systembus / 2;
York Sun9a653a92012-10-08 07:44:11 +0000171 break;
172
173 }
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530174#else
175 sys_info->freq_pme = sys_info->freq_systembus / CONFIG_SYS_PME_CLK;
176
177#endif
York Sun9a653a92012-10-08 07:44:11 +0000178#endif
179
Haiying Wang990e1a82012-10-11 07:13:39 +0000180#ifdef CONFIG_SYS_DPAA_QBMAN
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530181 sys_info->freq_qman = sys_info->freq_systembus / 2;
Haiying Wang990e1a82012-10-11 07:13:39 +0000182#endif
183
York Sun9a653a92012-10-08 07:44:11 +0000184#ifdef CONFIG_SYS_DPAA_FMAN
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530185#ifndef CONFIG_FM_PLAT_CLK_DIV
York Sun9a653a92012-10-08 07:44:11 +0000186 switch ((rcw_tmp & FM1_CLK_SEL) >> FM1_CLK_SHIFT) {
187 case 1:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530188 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK];
York Sun9a653a92012-10-08 07:44:11 +0000189 break;
190 case 2:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530191 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000192 break;
193 case 3:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530194 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000195 break;
196 case 4:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530197 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 4;
York Sun9a653a92012-10-08 07:44:11 +0000198 break;
Sandeep Singh0cb33252013-03-25 07:33:09 +0000199 case 5:
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530200 sys_info->freq_fman[0] = sys_info->freq_systembus;
Sandeep Singh0cb33252013-03-25 07:33:09 +0000201 break;
York Sun9a653a92012-10-08 07:44:11 +0000202 case 6:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530203 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000204 break;
205 case 7:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530206 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000207 break;
208 default:
209 printf("Error: Unknown FMan1 clock select!\n");
210 case 0:
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530211 sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
York Sun9a653a92012-10-08 07:44:11 +0000212 break;
213 }
214#if (CONFIG_SYS_NUM_FMAN) == 2
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530215#ifdef CONFIG_SYS_FM2_CLK
York Sun9a653a92012-10-08 07:44:11 +0000216#define FM2_CLK_SEL 0x00000038
217#define FM2_CLK_SHIFT 3
218 rcw_tmp = in_be32(&gur->rcwsr[15]);
219 switch ((rcw_tmp & FM2_CLK_SEL) >> FM2_CLK_SHIFT) {
220 case 1:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530221 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1];
York Sun9a653a92012-10-08 07:44:11 +0000222 break;
223 case 2:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530224 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000225 break;
226 case 3:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530227 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000228 break;
229 case 4:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530230 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 4;
York Sun9a653a92012-10-08 07:44:11 +0000231 break;
Shaohui Xiec1015c62013-11-28 13:52:51 +0800232 case 5:
233 sys_info->freq_fman[1] = sys_info->freq_systembus;
234 break;
York Sun9a653a92012-10-08 07:44:11 +0000235 case 6:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530236 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000237 break;
238 case 7:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530239 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000240 break;
241 default:
242 printf("Error: Unknown FMan2 clock select!\n");
243 case 0:
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530244 sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
York Sun9a653a92012-10-08 07:44:11 +0000245 break;
246 }
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530247#endif
York Sun9a653a92012-10-08 07:44:11 +0000248#endif /* CONFIG_SYS_NUM_FMAN == 2 */
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530249#else
250 sys_info->freq_fman[0] = sys_info->freq_systembus / CONFIG_SYS_FM1_CLK;
251#endif
252#endif
York Sun9a653a92012-10-08 07:44:11 +0000253
254#else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
255
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500256 for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
York Sunf6981432013-03-25 07:40:07 +0000257 u32 c_pll_sel = (in_be32(&clk->clkcsr[cpu].clkcncsr) >> 27)
258 & 0xf;
Kumar Gala39aaca12009-03-19 02:46:19 -0500259 u32 cplx_pll = core_cplx_PLL[c_pll_sel];
260
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530261 sys_info->freq_processor[cpu] =
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530262 freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
Kumar Gala39aaca12009-03-19 02:46:19 -0500263 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500264#define PME_CLK_SEL 0x80000000
265#define FM1_CLK_SEL 0x40000000
266#define FM2_CLK_SEL 0x20000000
Kumar Galab5c87532011-02-16 02:03:29 -0600267#define HWA_ASYNC_DIV 0x04000000
268#if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
269#define HWA_CC_PLL 1
Timur Tabi49054432012-10-05 11:09:19 +0000270#elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 3)
271#define HWA_CC_PLL 2
Kumar Galab5c87532011-02-16 02:03:29 -0600272#elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
Wolfgang Denkcd6881b2011-05-19 22:21:41 +0200273#define HWA_CC_PLL 2
Kumar Galab5c87532011-02-16 02:03:29 -0600274#else
275#error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
276#endif
Kumar Gala39aaca12009-03-19 02:46:19 -0500277 rcw_tmp = in_be32(&gur->rcwsr[7]);
278
279#ifdef CONFIG_SYS_DPAA_PME
Kumar Galab5c87532011-02-16 02:03:29 -0600280 if (rcw_tmp & PME_CLK_SEL) {
281 if (rcw_tmp & HWA_ASYNC_DIV)
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530282 sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 4;
Kumar Galab5c87532011-02-16 02:03:29 -0600283 else
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530284 sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600285 } else {
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530286 sys_info->freq_pme = sys_info->freq_systembus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600287 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500288#endif
289
290#ifdef CONFIG_SYS_DPAA_FMAN
Kumar Galab5c87532011-02-16 02:03:29 -0600291 if (rcw_tmp & FM1_CLK_SEL) {
292 if (rcw_tmp & HWA_ASYNC_DIV)
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530293 sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 4;
Kumar Galab5c87532011-02-16 02:03:29 -0600294 else
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530295 sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600296 } else {
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530297 sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600298 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500299#if (CONFIG_SYS_NUM_FMAN) == 2
Kumar Galab5c87532011-02-16 02:03:29 -0600300 if (rcw_tmp & FM2_CLK_SEL) {
301 if (rcw_tmp & HWA_ASYNC_DIV)
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530302 sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 4;
Kumar Galab5c87532011-02-16 02:03:29 -0600303 else
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530304 sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600305 } else {
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530306 sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600307 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500308#endif
309#endif
310
Shaohui Xie3e83fc92013-03-25 07:33:25 +0000311#ifdef CONFIG_SYS_DPAA_QBMAN
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530312 sys_info->freq_qman = sys_info->freq_systembus / 2;
Shaohui Xie3e83fc92013-03-25 07:33:25 +0000313#endif
314
York Sun9a653a92012-10-08 07:44:11 +0000315#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
316
317#else /* CONFIG_FSL_CORENET */
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530318 uint plat_ratio, e500_ratio, half_freq_systembus;
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500319 int i;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400320#ifdef CONFIG_QE
Haiying Wanga52d2f82011-02-11 01:25:30 -0600321 __maybe_unused u32 qe_ratio;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400322#endif
wdenk42d1f032003-10-15 23:53:47 +0000323
324 plat_ratio = (gur->porpllsr) & 0x0000003e;
325 plat_ratio >>= 1;
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530326 sys_info->freq_systembus = plat_ratio * CONFIG_SYS_CLK_FREQ;
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500327
328 /* Divide before multiply to avoid integer
329 * overflow for processor speeds above 2GHz */
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530330 half_freq_systembus = sys_info->freq_systembus/2;
Poonam Aggrwal0e870982009-07-31 12:08:14 +0530331 for (i = 0; i < cpu_numcores(); i++) {
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500332 e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530333 sys_info->freq_processor[i] = e500_ratio * half_freq_systembus;
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500334 }
James Yanga3e77fa2008-02-08 18:05:08 -0600335
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530336 /* Note: freq_ddrbus is the MCLK frequency, not the data rate. */
337 sys_info->freq_ddrbus = sys_info->freq_systembus;
Kumar Galad4357932007-12-07 04:59:26 -0600338
339#ifdef CONFIG_DDR_CLK_FREQ
340 {
Jason Jinc0391112008-09-27 14:40:57 +0800341 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
342 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
Kumar Galad4357932007-12-07 04:59:26 -0600343 if (ddr_ratio != 0x7)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530344 sys_info->freq_ddrbus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
Kumar Galad4357932007-12-07 04:59:26 -0600345 }
346#endif
Trent Piephoada591d2008-12-03 15:16:37 -0800347
Haiying Wangb3d7f202009-05-20 12:30:29 -0400348#ifdef CONFIG_QE
York Sunbe7bebe2012-08-10 11:07:26 +0000349#if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530350 sys_info->freq_qe = sys_info->freq_systembus;
Haiying Wanga52d2f82011-02-11 01:25:30 -0600351#else
Haiying Wangb3d7f202009-05-20 12:30:29 -0400352 qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
353 >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530354 sys_info->freq_qe = qe_ratio * CONFIG_SYS_CLK_FREQ;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400355#endif
Haiying Wanga52d2f82011-02-11 01:25:30 -0600356#endif
Haiying Wangb3d7f202009-05-20 12:30:29 -0400357
Haiying Wang24995d82011-01-20 22:26:31 +0000358#ifdef CONFIG_SYS_DPAA_FMAN
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530359 sys_info->freq_fman[0] = sys_info->freq_systembus;
Haiying Wang24995d82011-01-20 22:26:31 +0000360#endif
361
362#endif /* CONFIG_FSL_CORENET */
363
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530364#if defined(CONFIG_FSL_LBC)
York Sun9a653a92012-10-08 07:44:11 +0000365 uint lcrr_div;
Trent Piephoada591d2008-12-03 15:16:37 -0800366#if defined(CONFIG_SYS_LBC_LCRR)
367 /* We will program LCRR to this value later */
368 lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
369#else
Becky Brucef51cdaf2010-06-17 11:37:20 -0500370 lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV;
Trent Piephoada591d2008-12-03 15:16:37 -0800371#endif
372 if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
Dave Liu0fd2fa62009-11-17 20:49:05 +0800373#if defined(CONFIG_FSL_CORENET)
374 /* If this is corenet based SoC, bit-representation
375 * for four times the clock divider values.
376 */
377 lcrr_div *= 4;
378#elif !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \
Trent Piephoada591d2008-12-03 15:16:37 -0800379 !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560)
380 /*
381 * Yes, the entire PQ38 family use the same
382 * bit-representation for twice the clock divider values.
383 */
384 lcrr_div *= 2;
385#endif
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530386 sys_info->freq_localbus = sys_info->freq_systembus / lcrr_div;
Trent Piephoada591d2008-12-03 15:16:37 -0800387 } else {
388 /* In case anyone cares what the unknown value is */
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530389 sys_info->freq_localbus = lcrr_div;
Trent Piephoada591d2008-12-03 15:16:37 -0800390 }
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530391#endif
Kumar Gala800c73c2012-10-08 07:44:06 +0000392
393#if defined(CONFIG_FSL_IFC)
394 ccr = in_be32(&ifc_regs->ifc_ccr);
395 ccr = ((ccr & IFC_CCR_CLK_DIV_MASK) >> IFC_CCR_CLK_DIV_SHIFT) + 1;
396
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530397 sys_info->freq_localbus = sys_info->freq_systembus / ccr;
Kumar Gala800c73c2012-10-08 07:44:06 +0000398#endif
wdenk42d1f032003-10-15 23:53:47 +0000399}
400
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500401
wdenk42d1f032003-10-15 23:53:47 +0000402int get_clocks (void)
403{
wdenk42d1f032003-10-15 23:53:47 +0000404 sys_info_t sys_info;
Timur Tabi88353a92008-04-04 11:15:58 -0500405#ifdef CONFIG_MPC8544
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200406 volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
Timur Tabi88353a92008-04-04 11:15:58 -0500407#endif
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500408#if defined(CONFIG_CPM2)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200409 volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
wdenk42d1f032003-10-15 23:53:47 +0000410 uint sccr, dfbrg;
411
412 /* set VCO = 4 * BRG */
Kumar Galaaafeefb2007-11-28 00:36:33 -0600413 cpm->im_cpm_intctl.sccr &= 0xfffffffc;
414 sccr = cpm->im_cpm_intctl.sccr;
wdenk42d1f032003-10-15 23:53:47 +0000415 dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
416#endif
417 get_sys_info (&sys_info);
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530418 gd->cpu_clk = sys_info.freq_processor[0];
419 gd->bus_clk = sys_info.freq_systembus;
420 gd->mem_clk = sys_info.freq_ddrbus;
421 gd->arch.lbc_clk = sys_info.freq_localbus;
Timur Tabi88353a92008-04-04 11:15:58 -0500422
Haiying Wangb3d7f202009-05-20 12:30:29 -0400423#ifdef CONFIG_QE
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530424 gd->arch.qe_clk = sys_info.freq_qe;
Simon Glass45bae2e2012-12-13 20:48:50 +0000425 gd->arch.brg_clk = gd->arch.qe_clk / 2;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400426#endif
Timur Tabi88353a92008-04-04 11:15:58 -0500427 /*
428 * The base clock for I2C depends on the actual SOC. Unfortunately,
429 * there is no pattern that can be used to determine the frequency, so
430 * the only choice is to look up the actual SOC number and use the value
431 * for that SOC. This information is taken from application note
432 * AN2919.
433 */
434#if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
Tang Yuantianf62b1232013-09-06 10:45:40 +0800435 defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555) || \
436 defined(CONFIG_P1022)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530437 gd->arch.i2c1_clk = sys_info.freq_systembus;
Timur Tabi88353a92008-04-04 11:15:58 -0500438#elif defined(CONFIG_MPC8544)
439 /*
440 * On the 8544, the I2C clock is the same as the SEC clock. This can be
441 * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
442 * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
443 * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
444 * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
445 */
446 if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530447 gd->arch.i2c1_clk = sys_info.freq_systembus / 3;
Kumar Gala42653b82008-10-16 21:58:49 -0500448 else
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530449 gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
Timur Tabi88353a92008-04-04 11:15:58 -0500450#else
451 /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530452 gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
Timur Tabi88353a92008-04-04 11:15:58 -0500453#endif
Simon Glass609e6ec2012-12-13 20:48:49 +0000454 gd->arch.i2c2_clk = gd->arch.i2c1_clk;
Timur Tabi943afa22008-01-09 14:35:26 -0600455
Dipen Dudhat6b9ea082009-09-01 17:27:00 +0530456#if defined(CONFIG_FSL_ESDHC)
Priyanka Jain7d640e92011-02-08 15:45:25 +0530457#if defined(CONFIG_MPC8569) || defined(CONFIG_P1010) ||\
458 defined(CONFIG_P1014)
Simon Glasse9adeca2012-12-13 20:49:05 +0000459 gd->arch.sdhc_clk = gd->bus_clk;
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400460#else
Simon Glasse9adeca2012-12-13 20:49:05 +0000461 gd->arch.sdhc_clk = gd->bus_clk / 2;
Kumar Galaef50d6c2008-08-12 11:14:19 -0500462#endif
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400463#endif /* defined(CONFIG_FSL_ESDHC) */
Kumar Galaef50d6c2008-08-12 11:14:19 -0500464
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500465#if defined(CONFIG_CPM2)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530466 gd->arch.vco_out = 2*sys_info.freq_systembus;
Simon Glass748cd052012-12-13 20:48:46 +0000467 gd->arch.cpm_clk = gd->arch.vco_out / 2;
468 gd->arch.scc_clk = gd->arch.vco_out / 4;
469 gd->arch.brg_clk = gd->arch.vco_out / (1 << (2 * (dfbrg + 1)));
wdenk42d1f032003-10-15 23:53:47 +0000470#endif
471
472 if(gd->cpu_clk != 0) return (0);
473 else return (1);
474}
475
476
477/********************************************
478 * get_bus_freq
479 * return system bus freq in Hz
480 *********************************************/
481ulong get_bus_freq (ulong dummy)
482{
James Yanga3e77fa2008-02-08 18:05:08 -0600483 return gd->bus_clk;
wdenk42d1f032003-10-15 23:53:47 +0000484}
Kumar Galad4357932007-12-07 04:59:26 -0600485
486/********************************************
487 * get_ddr_freq
488 * return ddr bus freq in Hz
489 *********************************************/
490ulong get_ddr_freq (ulong dummy)
491{
James Yanga3e77fa2008-02-08 18:05:08 -0600492 return gd->mem_clk;
Kumar Galad4357932007-12-07 04:59:26 -0600493}