sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 1 | |
| 2 | /*---------------------------------------------------------------*/ |
| 3 | /*--- ---*/ |
sewardj | c0ee2ed | 2004-07-27 10:29:41 +0000 | [diff] [blame] | 4 | /*--- This file (main/vex_main.c) is ---*/ |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 5 | /*--- Copyright (c) 2004 OpenWorks LLP. All rights reserved. ---*/ |
| 6 | /*--- ---*/ |
| 7 | /*---------------------------------------------------------------*/ |
| 8 | |
sewardj | f8ed9d8 | 2004-11-12 17:40:23 +0000 | [diff] [blame] | 9 | /* |
| 10 | This file is part of LibVEX, a library for dynamic binary |
| 11 | instrumentation and translation. |
| 12 | |
| 13 | Copyright (C) 2004 OpenWorks, LLP. |
| 14 | |
| 15 | This program is free software; you can redistribute it and/or modify |
| 16 | it under the terms of the GNU General Public License as published by |
| 17 | the Free Software Foundation; Version 2 dated June 1991 of the |
| 18 | license. |
| 19 | |
| 20 | This program is distributed in the hope that it will be useful, |
| 21 | but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 22 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, or liability |
| 23 | for damages. See the GNU General Public License for more details. |
| 24 | |
| 25 | Neither the names of the U.S. Department of Energy nor the |
| 26 | University of California nor the names of its contributors may be |
| 27 | used to endorse or promote products derived from this software |
| 28 | without prior written permission. |
| 29 | |
| 30 | You should have received a copy of the GNU General Public License |
| 31 | along with this program; if not, write to the Free Software |
| 32 | Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 |
| 33 | USA. |
| 34 | */ |
| 35 | |
sewardj | 887a11a | 2004-07-05 17:26:47 +0000 | [diff] [blame] | 36 | #include "libvex.h" |
sewardj | 893aada | 2004-11-29 19:57:54 +0000 | [diff] [blame] | 37 | #include "libvex_emwarn.h" |
sewardj | 81ec418 | 2004-10-25 23:15:52 +0000 | [diff] [blame] | 38 | #include "libvex_guest_x86.h" |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 39 | #include "libvex_guest_arm.h" |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 40 | |
sewardj | c0ee2ed | 2004-07-27 10:29:41 +0000 | [diff] [blame] | 41 | #include "main/vex_globals.h" |
| 42 | #include "main/vex_util.h" |
| 43 | #include "host-generic/h_generic_regs.h" |
sewardj | edf4d69 | 2004-08-17 13:52:58 +0000 | [diff] [blame] | 44 | #include "ir/iropt.h" |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 45 | |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 46 | #include "host-x86/hdefs.h" |
| 47 | |
| 48 | #include "guest-x86/gdefs.h" |
| 49 | #include "guest-arm/gdefs.h" |
| 50 | |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 51 | |
| 52 | /* This file contains the top level interface to the library. */ |
| 53 | |
| 54 | /* --------- Initialise the library. --------- */ |
| 55 | |
| 56 | /* Exported to library client. */ |
| 57 | |
sewardj | d887b86 | 2005-01-17 18:34:34 +0000 | [diff] [blame^] | 58 | const HChar* LibVEX_Version ( void ) |
sewardj | 80f5fce | 2004-12-20 04:37:50 +0000 | [diff] [blame] | 59 | { |
| 60 | return |
| 61 | #include "main/vex_svnversion.h" |
| 62 | ; |
| 63 | } |
| 64 | |
| 65 | |
| 66 | /* Exported to library client. */ |
| 67 | |
sewardj | 0861374 | 2004-10-25 13:01:45 +0000 | [diff] [blame] | 68 | void LibVEX_default_VexControl ( /*OUT*/ VexControl* vcon ) |
| 69 | { |
| 70 | vcon->iropt_verbosity = 0; |
| 71 | vcon->iropt_level = 2; |
| 72 | vcon->iropt_precise_memory_exns = False; |
| 73 | vcon->iropt_unroll_thresh = 120; |
| 74 | vcon->guest_max_insns = 50; |
| 75 | vcon->guest_chase_thresh = 10; |
| 76 | } |
| 77 | |
| 78 | |
| 79 | /* Exported to library client. */ |
| 80 | |
sewardj | 887a11a | 2004-07-05 17:26:47 +0000 | [diff] [blame] | 81 | void LibVEX_Init ( |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 82 | /* failure exit function */ |
sewardj | 2b51587 | 2004-07-05 20:50:45 +0000 | [diff] [blame] | 83 | __attribute__ ((noreturn)) |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 84 | void (*failure_exit) ( void ), |
| 85 | /* logging output function */ |
| 86 | void (*log_bytes) ( Char*, Int nbytes ), |
| 87 | /* debug paranoia level */ |
| 88 | Int debuglevel, |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 89 | /* Are we supporting valgrind checking? */ |
| 90 | Bool valgrind_support, |
sewardj | 0861374 | 2004-10-25 13:01:45 +0000 | [diff] [blame] | 91 | /* Control ... */ |
| 92 | /*READONLY*/VexControl* vcon |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 93 | ) |
| 94 | { |
sewardj | 0861374 | 2004-10-25 13:01:45 +0000 | [diff] [blame] | 95 | /* First off, do enough minimal setup so that the following |
| 96 | assertions can fail in a sane fashion, if need be. */ |
sewardj | ea602bc | 2004-10-14 21:40:12 +0000 | [diff] [blame] | 97 | vex_failure_exit = failure_exit; |
| 98 | vex_log_bytes = log_bytes; |
| 99 | |
| 100 | /* Now it's safe to check parameters for sanity. */ |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 101 | vassert(!vex_initdone); |
| 102 | vassert(failure_exit); |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 103 | vassert(log_bytes); |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 104 | vassert(debuglevel >= 0); |
sewardj | 0861374 | 2004-10-25 13:01:45 +0000 | [diff] [blame] | 105 | |
| 106 | vassert(vcon->iropt_verbosity >= 0); |
| 107 | vassert(vcon->iropt_level >= 0); |
| 108 | vassert(vcon->iropt_level <= 2); |
| 109 | vassert(vcon->iropt_unroll_thresh >= 0); |
| 110 | vassert(vcon->iropt_unroll_thresh <= 400); |
| 111 | vassert(vcon->guest_max_insns >= 1); |
| 112 | vassert(vcon->guest_max_insns <= 100); |
| 113 | vassert(vcon->guest_chase_thresh >= 0); |
| 114 | vassert(vcon->guest_chase_thresh < vcon->guest_max_insns); |
sewardj | 443cd9d | 2004-07-18 23:06:45 +0000 | [diff] [blame] | 115 | |
sewardj | 81ec418 | 2004-10-25 23:15:52 +0000 | [diff] [blame] | 116 | /* All the guest state structs must have an 8-aligned size. */ |
| 117 | vassert(0 == sizeof(VexGuestX86State) % 8); |
| 118 | |
sewardj | ea602bc | 2004-10-14 21:40:12 +0000 | [diff] [blame] | 119 | /* Check that Vex has been built with sizes of basic types as |
| 120 | stated in priv/libvex_basictypes.h. Failure of any of these is |
| 121 | a serious configuration error and should be corrected |
| 122 | immediately. If any of these assertions fail you can fully |
| 123 | expect Vex not to work properly, if at all. */ |
| 124 | |
| 125 | vassert(1 == sizeof(UChar)); |
| 126 | vassert(1 == sizeof(Char)); |
| 127 | vassert(2 == sizeof(UShort)); |
| 128 | vassert(2 == sizeof(Short)); |
| 129 | vassert(4 == sizeof(UInt)); |
| 130 | vassert(4 == sizeof(Int)); |
| 131 | vassert(8 == sizeof(ULong)); |
| 132 | vassert(8 == sizeof(Long)); |
| 133 | vassert(4 == sizeof(Float)); |
| 134 | vassert(8 == sizeof(Double)); |
| 135 | vassert(1 == sizeof(Bool)); |
| 136 | vassert(4 == sizeof(Addr32)); |
| 137 | vassert(8 == sizeof(Addr64)); |
sewardj | c9a4366 | 2004-11-30 18:51:59 +0000 | [diff] [blame] | 138 | vassert(16 == sizeof(U128)); |
sewardj | ea602bc | 2004-10-14 21:40:12 +0000 | [diff] [blame] | 139 | |
| 140 | vassert(sizeof(void*) == 4 || sizeof(void*) == 8); |
| 141 | vassert(sizeof(void*) == sizeof(int*)); |
| 142 | vassert(sizeof(void*) == sizeof(HWord)); |
| 143 | |
| 144 | /* Really start up .. */ |
sewardj | 443cd9d | 2004-07-18 23:06:45 +0000 | [diff] [blame] | 145 | vex_debuglevel = debuglevel; |
sewardj | 443cd9d | 2004-07-18 23:06:45 +0000 | [diff] [blame] | 146 | vex_valgrind_support = valgrind_support; |
sewardj | 0861374 | 2004-10-25 13:01:45 +0000 | [diff] [blame] | 147 | vex_control = *vcon; |
sewardj | 443cd9d | 2004-07-18 23:06:45 +0000 | [diff] [blame] | 148 | vex_initdone = True; |
sewardj | d887b86 | 2005-01-17 18:34:34 +0000 | [diff] [blame^] | 149 | vexSetAllocMode ( VexAllocModeTEMP ); |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 150 | } |
| 151 | |
| 152 | |
| 153 | /* --------- Make a translation. --------- */ |
| 154 | |
| 155 | /* Exported to library client. */ |
| 156 | |
sewardj | d887b86 | 2005-01-17 18:34:34 +0000 | [diff] [blame^] | 157 | VexTranslateResult LibVEX_Translate ( |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 158 | /* The instruction sets we are translating from and to. */ |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 159 | VexArch arch_guest, |
| 160 | VexSubArch subarch_guest, |
| 161 | VexArch arch_host, |
| 162 | VexSubArch subarch_host, |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 163 | /* IN: the block to translate, and its guest address. */ |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 164 | UChar* guest_bytes, |
| 165 | Addr64 guest_bytes_addr, |
| 166 | Bool (*chase_into_ok) ( Addr64 ), |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 167 | /* OUT: the number of bytes actually read */ |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 168 | Int* guest_bytes_read, |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 169 | /* IN: a place to put the resulting code, and its size */ |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 170 | UChar* host_bytes, |
| 171 | Int host_bytes_size, |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 172 | /* OUT: how much of the output area is used. */ |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 173 | Int* host_bytes_used, |
sewardj | 49651f4 | 2004-10-28 22:11:04 +0000 | [diff] [blame] | 174 | /* IN: optionally, two instrumentation functions. */ |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 175 | IRBB* (*instrument1) ( IRBB*, VexGuestLayout*, IRType hWordTy ), |
| 176 | IRBB* (*instrument2) ( IRBB*, VexGuestLayout*, IRType hWordTy ), |
| 177 | Bool cleanup_after_instrumentation, |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 178 | /* IN: optionally, an access check function for guest code. */ |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 179 | Bool (*byte_accessible) ( Addr64 ), |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 180 | /* IN: debug: trace vex activity at various points */ |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 181 | Int traceflags |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 182 | ) |
| 183 | { |
sewardj | 81bd550 | 2004-07-21 18:49:27 +0000 | [diff] [blame] | 184 | /* This the bundle of functions we need to do the back-end stuff |
| 185 | (insn selection, reg-alloc, assembly) whilst being insulated |
| 186 | from the target instruction set. */ |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 187 | HReg* available_real_regs; |
| 188 | Int n_available_real_regs; |
sewardj | 443cd9d | 2004-07-18 23:06:45 +0000 | [diff] [blame] | 189 | Bool (*isMove) (HInstr*, HReg*, HReg*); |
| 190 | void (*getRegUsage) (HRegUsage*, HInstr*); |
| 191 | void (*mapRegs) (HRegRemap*, HInstr*); |
| 192 | HInstr* (*genSpill) ( HReg, Int ); |
| 193 | HInstr* (*genReload) ( HReg, Int ); |
| 194 | void (*ppInstr) ( HInstr* ); |
| 195 | void (*ppReg) ( HReg ); |
sewardj | 9df271d | 2004-12-31 22:37:42 +0000 | [diff] [blame] | 196 | HInstrArray* (*iselBB) ( IRBB*, VexSubArch ); |
sewardj | 443cd9d | 2004-07-18 23:06:45 +0000 | [diff] [blame] | 197 | IRBB* (*bbToIR) ( UChar*, Addr64, Int*, |
sewardj | 5bd4d16 | 2004-11-10 13:02:48 +0000 | [diff] [blame] | 198 | Bool(*)(Addr64), |
sewardj | 9df271d | 2004-12-31 22:37:42 +0000 | [diff] [blame] | 199 | Bool(*)(Addr64), Bool, VexSubArch ); |
sewardj | 81bd550 | 2004-07-21 18:49:27 +0000 | [diff] [blame] | 200 | Int (*emit) ( UChar*, Int, HInstr* ); |
sewardj | 84ff065 | 2004-08-23 16:16:08 +0000 | [diff] [blame] | 201 | IRExpr* (*specHelper) ( Char*, IRExpr** ); |
sewardj | 8d2291c | 2004-10-25 14:50:21 +0000 | [diff] [blame] | 202 | Bool (*preciseMemExnsFn) ( Int, Int ); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 203 | |
sewardj | eeac841 | 2004-11-02 00:26:55 +0000 | [diff] [blame] | 204 | VexGuestLayout* guest_layout; |
| 205 | Bool host_is_bigendian = False; |
| 206 | IRBB* irbb; |
| 207 | HInstrArray* vcode; |
| 208 | HInstrArray* rcode; |
| 209 | Int i, j, k, out_used, guest_sizeB; |
| 210 | UChar insn_bytes[32]; |
sewardj | cf78790 | 2004-11-03 09:08:33 +0000 | [diff] [blame] | 211 | IRType guest_word_type; |
| 212 | IRType host_word_type; |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 213 | |
sewardj | 49651f4 | 2004-10-28 22:11:04 +0000 | [diff] [blame] | 214 | guest_layout = NULL; |
sewardj | 36ca513 | 2004-07-24 13:12:23 +0000 | [diff] [blame] | 215 | available_real_regs = NULL; |
| 216 | n_available_real_regs = 0; |
| 217 | isMove = NULL; |
| 218 | getRegUsage = NULL; |
| 219 | mapRegs = NULL; |
| 220 | genSpill = NULL; |
| 221 | genReload = NULL; |
| 222 | ppInstr = NULL; |
| 223 | ppReg = NULL; |
| 224 | iselBB = NULL; |
| 225 | bbToIR = NULL; |
| 226 | emit = NULL; |
sewardj | 84ff065 | 2004-08-23 16:16:08 +0000 | [diff] [blame] | 227 | specHelper = NULL; |
sewardj | 8d2291c | 2004-10-25 14:50:21 +0000 | [diff] [blame] | 228 | preciseMemExnsFn = NULL; |
sewardj | cf78790 | 2004-11-03 09:08:33 +0000 | [diff] [blame] | 229 | guest_word_type = Ity_INVALID; |
| 230 | host_word_type = Ity_INVALID; |
sewardj | 36ca513 | 2004-07-24 13:12:23 +0000 | [diff] [blame] | 231 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 232 | vex_traceflags = traceflags; |
sewardj | 58800ff | 2004-07-28 01:51:10 +0000 | [diff] [blame] | 233 | |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 234 | vassert(vex_initdone); |
sewardj | d887b86 | 2005-01-17 18:34:34 +0000 | [diff] [blame^] | 235 | vexClearTEMP(); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 236 | |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 237 | |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 238 | /* First off, check that the guest and host insn sets |
| 239 | are supported. */ |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 240 | |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 241 | switch (arch_host) { |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 242 | |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 243 | case VexArchX86: |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 244 | getAllocableRegs_X86 ( &n_available_real_regs, |
| 245 | &available_real_regs ); |
| 246 | isMove = (Bool(*)(HInstr*,HReg*,HReg*)) isMove_X86Instr; |
| 247 | getRegUsage = (void(*)(HRegUsage*,HInstr*)) getRegUsage_X86Instr; |
| 248 | mapRegs = (void(*)(HRegRemap*,HInstr*)) mapRegs_X86Instr; |
| 249 | genSpill = (HInstr*(*)(HReg,Int)) genSpill_X86; |
| 250 | genReload = (HInstr*(*)(HReg,Int)) genReload_X86; |
sewardj | 2b51587 | 2004-07-05 20:50:45 +0000 | [diff] [blame] | 251 | ppInstr = (void(*)(HInstr*)) ppX86Instr; |
| 252 | ppReg = (void(*)(HReg)) ppHRegX86; |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 253 | iselBB = iselBB_X86; |
sewardj | 81bd550 | 2004-07-21 18:49:27 +0000 | [diff] [blame] | 254 | emit = (Int(*)(UChar*,Int,HInstr*)) emit_X86Instr; |
sewardj | c9a6570 | 2004-07-07 16:32:57 +0000 | [diff] [blame] | 255 | host_is_bigendian = False; |
sewardj | cf78790 | 2004-11-03 09:08:33 +0000 | [diff] [blame] | 256 | host_word_type = Ity_I32; |
sewardj | 9df271d | 2004-12-31 22:37:42 +0000 | [diff] [blame] | 257 | vassert(subarch_host == VexSubArchX86_sse0 |
| 258 | || subarch_host == VexSubArchX86_sse1 |
| 259 | || subarch_host == VexSubArchX86_sse2); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 260 | break; |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 261 | |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 262 | default: |
sewardj | 887a11a | 2004-07-05 17:26:47 +0000 | [diff] [blame] | 263 | vpanic("LibVEX_Translate: unsupported target insn set"); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 264 | } |
| 265 | |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 266 | |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 267 | switch (arch_guest) { |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 268 | |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 269 | case VexArchX86: |
sewardj | 8d2291c | 2004-10-25 14:50:21 +0000 | [diff] [blame] | 270 | preciseMemExnsFn = guest_x86_state_requires_precise_mem_exns; |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 271 | bbToIR = bbToIR_X86; |
| 272 | specHelper = guest_x86_spechelper; |
sewardj | 81ec418 | 2004-10-25 23:15:52 +0000 | [diff] [blame] | 273 | guest_sizeB = sizeof(VexGuestX86State); |
sewardj | cf78790 | 2004-11-03 09:08:33 +0000 | [diff] [blame] | 274 | guest_word_type = Ity_I32; |
sewardj | 49651f4 | 2004-10-28 22:11:04 +0000 | [diff] [blame] | 275 | guest_layout = &x86guest_layout; |
sewardj | 9df271d | 2004-12-31 22:37:42 +0000 | [diff] [blame] | 276 | vassert(subarch_guest == VexSubArchX86_sse0 |
| 277 | || subarch_guest == VexSubArchX86_sse1 |
| 278 | || subarch_guest == VexSubArchX86_sse2); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 279 | break; |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 280 | |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 281 | case VexArchARM: |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 282 | preciseMemExnsFn = guest_arm_state_requires_precise_mem_exns; |
sewardj | c2c8716 | 2004-11-25 13:07:02 +0000 | [diff] [blame] | 283 | bbToIR = bbToIR_ARM; |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 284 | specHelper = guest_arm_spechelper; |
| 285 | guest_sizeB = sizeof(VexGuestARMState); |
| 286 | guest_word_type = Ity_I32; |
| 287 | guest_layout = &armGuest_layout; |
| 288 | break; |
| 289 | |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 290 | default: |
sewardj | 887a11a | 2004-07-05 17:26:47 +0000 | [diff] [blame] | 291 | vpanic("LibVEX_Translate: unsupported guest insn set"); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 292 | } |
| 293 | |
sewardj | 9df271d | 2004-12-31 22:37:42 +0000 | [diff] [blame] | 294 | /* yet more sanity checks ... */ |
| 295 | if (arch_guest == VexArchX86 && arch_host == VexArchX86) { |
| 296 | /* doesn't necessarily have to be true, but if it isn't it means |
| 297 | we are simulating one flavour of x86 on a different one, which |
| 298 | is pretty strange. */ |
| 299 | vassert(subarch_guest == subarch_host); |
| 300 | } |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 301 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 302 | if (vex_traceflags & VEX_TRACE_FE) |
| 303 | vex_printf("\n------------------------" |
| 304 | " Front end " |
| 305 | "------------------------\n\n"); |
| 306 | |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 307 | irbb = bbToIR ( guest_bytes, |
| 308 | guest_bytes_addr, |
| 309 | guest_bytes_read, |
sewardj | c9a6570 | 2004-07-07 16:32:57 +0000 | [diff] [blame] | 310 | byte_accessible, |
sewardj | 5bd4d16 | 2004-11-10 13:02:48 +0000 | [diff] [blame] | 311 | chase_into_ok, |
sewardj | 9df271d | 2004-12-31 22:37:42 +0000 | [diff] [blame] | 312 | host_is_bigendian, |
| 313 | subarch_guest ); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 314 | |
| 315 | if (irbb == NULL) { |
| 316 | /* Access failure. */ |
sewardj | d887b86 | 2005-01-17 18:34:34 +0000 | [diff] [blame^] | 317 | vexClearTEMP(); |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 318 | vex_traceflags = 0; |
sewardj | d887b86 | 2005-01-17 18:34:34 +0000 | [diff] [blame^] | 319 | return VexTransAccessFail; |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 320 | } |
sewardj | aa59f94 | 2004-10-09 09:34:36 +0000 | [diff] [blame] | 321 | |
| 322 | /* If debugging, show the raw guest bytes for this bb. */ |
sewardj | 109ffdb | 2004-12-10 21:45:38 +0000 | [diff] [blame] | 323 | if (0 || (vex_traceflags & VEX_TRACE_FE)) { |
sewardj | aa59f94 | 2004-10-09 09:34:36 +0000 | [diff] [blame] | 324 | UChar* p = guest_bytes; |
sewardj | aa59f94 | 2004-10-09 09:34:36 +0000 | [diff] [blame] | 325 | vex_printf(". 0 %llx %d\n.", guest_bytes_addr, *guest_bytes_read ); |
| 326 | for (i = 0; i < *guest_bytes_read; i++) |
| 327 | vex_printf(" %02x", (Int)p[i] ); |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 328 | vex_printf("\n\n"); |
sewardj | aa59f94 | 2004-10-09 09:34:36 +0000 | [diff] [blame] | 329 | } |
| 330 | |
| 331 | /* Sanity check the initial IR. */ |
sewardj | b923075 | 2004-12-29 19:25:06 +0000 | [diff] [blame] | 332 | sanityCheckIRBB( irbb, "initial IR", |
| 333 | False/*can be non-flat*/, guest_word_type ); |
sewardj | e8e9d73 | 2004-07-16 21:03:45 +0000 | [diff] [blame] | 334 | |
sewardj | edf4d69 | 2004-08-17 13:52:58 +0000 | [diff] [blame] | 335 | /* Clean it up, hopefully a lot. */ |
sewardj | 8d2291c | 2004-10-25 14:50:21 +0000 | [diff] [blame] | 336 | irbb = do_iropt_BB ( irbb, specHelper, preciseMemExnsFn, |
| 337 | guest_bytes_addr ); |
sewardj | b923075 | 2004-12-29 19:25:06 +0000 | [diff] [blame] | 338 | sanityCheckIRBB( irbb, "after initial iropt", |
| 339 | True/*must be flat*/, guest_word_type ); |
sewardj | edf4d69 | 2004-08-17 13:52:58 +0000 | [diff] [blame] | 340 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 341 | if (vex_traceflags & VEX_TRACE_OPT1) { |
| 342 | vex_printf("\n------------------------" |
| 343 | " After pre-instr IR optimisation " |
| 344 | "------------------------\n\n"); |
sewardj | edf4d69 | 2004-08-17 13:52:58 +0000 | [diff] [blame] | 345 | ppIRBB ( irbb ); |
| 346 | vex_printf("\n"); |
| 347 | } |
| 348 | |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 349 | /* Get the thing instrumented. */ |
sewardj | 49651f4 | 2004-10-28 22:11:04 +0000 | [diff] [blame] | 350 | if (instrument1) |
sewardj | cf78790 | 2004-11-03 09:08:33 +0000 | [diff] [blame] | 351 | irbb = (*instrument1)(irbb, guest_layout, host_word_type); |
sewardj | 49651f4 | 2004-10-28 22:11:04 +0000 | [diff] [blame] | 352 | if (instrument2) |
sewardj | cf78790 | 2004-11-03 09:08:33 +0000 | [diff] [blame] | 353 | irbb = (*instrument2)(irbb, guest_layout, host_word_type); |
sewardj | 49651f4 | 2004-10-28 22:11:04 +0000 | [diff] [blame] | 354 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 355 | if (vex_traceflags & VEX_TRACE_INST) { |
| 356 | vex_printf("\n------------------------" |
| 357 | " After instrumentation " |
| 358 | "------------------------\n\n"); |
| 359 | ppIRBB ( irbb ); |
| 360 | vex_printf("\n"); |
| 361 | } |
| 362 | |
sewardj | 49651f4 | 2004-10-28 22:11:04 +0000 | [diff] [blame] | 363 | if (instrument1 || instrument2) |
sewardj | b923075 | 2004-12-29 19:25:06 +0000 | [diff] [blame] | 364 | sanityCheckIRBB( irbb, "after instrumentation", |
| 365 | True/*must be flat*/, guest_word_type ); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 366 | |
sewardj | 9578a8b | 2004-11-04 19:44:48 +0000 | [diff] [blame] | 367 | /* Do a post-instrumentation cleanup pass. */ |
| 368 | if (cleanup_after_instrumentation) { |
| 369 | do_deadcode_BB( irbb ); |
| 370 | irbb = cprop_BB( irbb ); |
| 371 | do_deadcode_BB( irbb ); |
sewardj | b923075 | 2004-12-29 19:25:06 +0000 | [diff] [blame] | 372 | sanityCheckIRBB( irbb, "after post-instrumentation cleanup", |
| 373 | True/*must be flat*/, guest_word_type ); |
sewardj | 9578a8b | 2004-11-04 19:44:48 +0000 | [diff] [blame] | 374 | } |
| 375 | |
| 376 | if (vex_traceflags & VEX_TRACE_OPT2) { |
| 377 | vex_printf("\n------------------------" |
| 378 | " After post-instr IR optimisation " |
| 379 | "------------------------\n\n"); |
| 380 | ppIRBB ( irbb ); |
| 381 | vex_printf("\n"); |
| 382 | } |
| 383 | |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 384 | /* Turn it into virtual-registerised code. */ |
sewardj | 49651f4 | 2004-10-28 22:11:04 +0000 | [diff] [blame] | 385 | do_deadcode_BB( irbb ); |
| 386 | do_treebuild_BB( irbb ); |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 387 | |
| 388 | if (vex_traceflags & VEX_TRACE_TREES) { |
| 389 | vex_printf("\n------------------------" |
| 390 | " After tree-building " |
| 391 | "------------------------\n\n"); |
| 392 | ppIRBB ( irbb ); |
| 393 | vex_printf("\n"); |
| 394 | } |
| 395 | |
| 396 | if (vex_traceflags & VEX_TRACE_VCODE) |
| 397 | vex_printf("\n------------------------" |
| 398 | " Instruction selection " |
| 399 | "------------------------\n"); |
| 400 | |
sewardj | 9df271d | 2004-12-31 22:37:42 +0000 | [diff] [blame] | 401 | vcode = iselBB ( irbb, subarch_host ); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 402 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 403 | if (vex_traceflags & VEX_TRACE_VCODE) |
| 404 | vex_printf("\n"); |
| 405 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 406 | if (vex_traceflags & VEX_TRACE_VCODE) { |
sewardj | 1f40a0a | 2004-07-21 12:28:07 +0000 | [diff] [blame] | 407 | for (i = 0; i < vcode->arr_used; i++) { |
| 408 | vex_printf("%3d ", i); |
| 409 | ppInstr(vcode->arr[i]); |
| 410 | vex_printf("\n"); |
| 411 | } |
sewardj | fbcaf33 | 2004-07-08 01:46:01 +0000 | [diff] [blame] | 412 | vex_printf("\n"); |
| 413 | } |
sewardj | fbcaf33 | 2004-07-08 01:46:01 +0000 | [diff] [blame] | 414 | |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 415 | /* Register allocate. */ |
| 416 | rcode = doRegisterAllocation ( vcode, available_real_regs, |
| 417 | n_available_real_regs, |
| 418 | isMove, getRegUsage, mapRegs, |
sewardj | 81ec418 | 2004-10-25 23:15:52 +0000 | [diff] [blame] | 419 | genSpill, genReload, guest_sizeB, |
sewardj | 2b51587 | 2004-07-05 20:50:45 +0000 | [diff] [blame] | 420 | ppInstr, ppReg ); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 421 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 422 | if (vex_traceflags & VEX_TRACE_RCODE) { |
| 423 | vex_printf("\n------------------------" |
| 424 | " Register-allocated code " |
| 425 | "------------------------\n\n"); |
sewardj | 1f40a0a | 2004-07-21 12:28:07 +0000 | [diff] [blame] | 426 | for (i = 0; i < rcode->arr_used; i++) { |
| 427 | vex_printf("%3d ", i); |
| 428 | ppInstr(rcode->arr[i]); |
| 429 | vex_printf("\n"); |
| 430 | } |
sewardj | fbcaf33 | 2004-07-08 01:46:01 +0000 | [diff] [blame] | 431 | vex_printf("\n"); |
| 432 | } |
sewardj | fbcaf33 | 2004-07-08 01:46:01 +0000 | [diff] [blame] | 433 | |
sewardj | 81bd550 | 2004-07-21 18:49:27 +0000 | [diff] [blame] | 434 | /* Assemble */ |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 435 | if (vex_traceflags & VEX_TRACE_ASM) { |
| 436 | vex_printf("\n------------------------" |
| 437 | " Assembly " |
| 438 | "------------------------\n\n"); |
| 439 | } |
| 440 | |
sewardj | 81bd550 | 2004-07-21 18:49:27 +0000 | [diff] [blame] | 441 | out_used = 0; /* tracks along the host_bytes array */ |
| 442 | for (i = 0; i < rcode->arr_used; i++) { |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 443 | if (vex_traceflags & VEX_TRACE_ASM) { |
sewardj | bad34a9 | 2004-07-22 01:14:11 +0000 | [diff] [blame] | 444 | ppInstr(rcode->arr[i]); |
| 445 | vex_printf("\n"); |
| 446 | } |
sewardj | 81bd550 | 2004-07-21 18:49:27 +0000 | [diff] [blame] | 447 | j = (*emit)( insn_bytes, 32, rcode->arr[i] ); |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 448 | if (vex_traceflags & VEX_TRACE_ASM) { |
sewardj | bad34a9 | 2004-07-22 01:14:11 +0000 | [diff] [blame] | 449 | for (k = 0; k < j; k++) |
sewardj | 86898e8 | 2004-07-22 17:26:12 +0000 | [diff] [blame] | 450 | if (insn_bytes[k] < 16) |
| 451 | vex_printf("0%x ", (UInt)insn_bytes[k]); |
| 452 | else |
| 453 | vex_printf("%x ", (UInt)insn_bytes[k]); |
sewardj | bad34a9 | 2004-07-22 01:14:11 +0000 | [diff] [blame] | 454 | vex_printf("\n\n"); |
| 455 | } |
sewardj | 81bd550 | 2004-07-21 18:49:27 +0000 | [diff] [blame] | 456 | if (out_used + j > host_bytes_size) { |
sewardj | d887b86 | 2005-01-17 18:34:34 +0000 | [diff] [blame^] | 457 | vexClearTEMP(); |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 458 | vex_traceflags = 0; |
sewardj | d887b86 | 2005-01-17 18:34:34 +0000 | [diff] [blame^] | 459 | return VexTransOutputFull; |
sewardj | 81bd550 | 2004-07-21 18:49:27 +0000 | [diff] [blame] | 460 | } |
| 461 | for (k = 0; k < j; k++) { |
| 462 | host_bytes[out_used] = insn_bytes[k]; |
| 463 | out_used++; |
| 464 | } |
| 465 | vassert(out_used <= host_bytes_size); |
| 466 | } |
| 467 | *host_bytes_used = out_used; |
| 468 | |
sewardj | d887b86 | 2005-01-17 18:34:34 +0000 | [diff] [blame^] | 469 | vexClearTEMP(); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 470 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 471 | vex_traceflags = 0; |
sewardj | d887b86 | 2005-01-17 18:34:34 +0000 | [diff] [blame^] | 472 | return VexTransOK; |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 473 | } |
| 474 | |
| 475 | |
sewardj | 893aada | 2004-11-29 19:57:54 +0000 | [diff] [blame] | 476 | /* --------- Emulation warnings. --------- */ |
| 477 | |
| 478 | HChar* LibVEX_EmWarn_string ( VexEmWarn ew ) |
| 479 | { |
| 480 | switch (ew) { |
| 481 | case EmWarn_NONE: |
| 482 | return "none"; |
| 483 | case EmWarn_X86_x87exns: |
| 484 | return "Unmasking x87 FP exceptions"; |
sewardj | 893aada | 2004-11-29 19:57:54 +0000 | [diff] [blame] | 485 | case EmWarn_X86_x87precision: |
| 486 | return "Selection of non-80-bit x87 FP precision"; |
| 487 | case EmWarn_X86_sseExns: |
sewardj | 5edfc26 | 2004-12-15 12:13:52 +0000 | [diff] [blame] | 488 | return "Unmasking SSE FP exceptions"; |
| 489 | case EmWarn_X86_fz: |
| 490 | return "Setting %mxcsr.fz (SSE flush-underflows-to-zero mode)"; |
| 491 | case EmWarn_X86_daz: |
| 492 | return "Setting %mxcsr.daz (SSE treat-denormals-as-zero mode)"; |
sewardj | 893aada | 2004-11-29 19:57:54 +0000 | [diff] [blame] | 493 | default: |
| 494 | vpanic("LibVEX_EmWarn_string: unknown warning"); |
| 495 | } |
| 496 | } |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 497 | |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 498 | /* --------- Arch/Subarch names. --------- */ |
| 499 | |
| 500 | const HChar* LibVEX_ppVexArch ( VexArch arch ) |
| 501 | { |
| 502 | switch (arch) { |
| 503 | case VexArch_INVALID: return "INVALID"; |
| 504 | case VexArchX86: return "X86"; |
| 505 | case VexArchAMD64: return "AMD64"; |
| 506 | case VexArchARM: return "ARM"; |
| 507 | default: return "VexArch???"; |
| 508 | } |
| 509 | } |
| 510 | |
| 511 | const HChar* LibVEX_ppVexSubArch ( VexSubArch subarch ) |
| 512 | { |
| 513 | switch (subarch) { |
| 514 | case VexSubArch_INVALID: return "INVALID"; |
| 515 | case VexSubArch_NONE: return "NONE"; |
| 516 | case VexSubArchX86_sse0: return "x86-sse0"; |
| 517 | case VexSubArchX86_sse1: return "x86-sse1"; |
| 518 | case VexSubArchX86_sse2: return "x86-sse2"; |
| 519 | case VexSubArchARM_v4: return "arm-v4"; |
| 520 | default: return "VexSubArch???"; |
| 521 | } |
| 522 | } |
| 523 | |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 524 | /*---------------------------------------------------------------*/ |
sewardj | c0ee2ed | 2004-07-27 10:29:41 +0000 | [diff] [blame] | 525 | /*--- end main/vex_main.c ---*/ |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 526 | /*---------------------------------------------------------------*/ |