blob: 04a8a3ed3007a63bf6d95ea8c52de47fb3085244 [file] [log] [blame]
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001/*
2 * XGL
3 *
4 * Copyright (C) 2014 LunarG, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
Chia-I Wu44e42362014-09-02 08:32:09 +080023 *
24 * Authors:
25 * Courtney Goeltzenleuchter <courtney@lunarg.com>
26 * Chia-I Wu <olv@lunarg.com>
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -060027 */
28
29#ifndef PIPELINE_H
30#define PIPELINE_H
31
32#include "intel.h"
33#include "obj.h"
Chia-I Wuf8385062015-01-04 16:27:24 +080034#include "desc.h"
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -060035#include "dev.h"
36
Chia-I Wua4d1b392014-10-10 13:57:29 +080037enum intel_pipeline_shader_use {
38 INTEL_SHADER_USE_VID = (1 << 0),
39 INTEL_SHADER_USE_IID = (1 << 1),
40
41 INTEL_SHADER_USE_KILL = (1 << 2),
Cody Northrope238deb2015-01-26 14:41:36 -070042 INTEL_SHADER_USE_DEPTH = (1 << 3),
43 INTEL_SHADER_USE_W = (1 << 4),
44};
45
46/* This order must match Pixel Shader Computed Depth Mode in 3DSTATE_WM */
47enum intel_computed_depth_mode {
48 INTEL_COMPUTED_DEPTH_MODE_NONE,
49 INTEL_COMPUTED_DEPTH_MODE_ON,
50 INTEL_COMPUTED_DEPTH_MODE_ON_GE,
51 INTEL_COMPUTED_DEPTH_MODE_ON_LE
Chia-I Wua4d1b392014-10-10 13:57:29 +080052};
53
Chia-I Wuf8385062015-01-04 16:27:24 +080054enum intel_pipeline_rmap_slot_type {
55 INTEL_PIPELINE_RMAP_UNUSED,
56 INTEL_PIPELINE_RMAP_RT,
57 INTEL_PIPELINE_RMAP_SURFACE,
58 INTEL_PIPELINE_RMAP_SAMPLER,
59};
60
Chia-I Wu20983762014-09-02 12:07:28 +080061struct intel_pipeline_rmap_slot {
Chia-I Wuf8385062015-01-04 16:27:24 +080062 enum intel_pipeline_rmap_slot_type type;
Chia-I Wu1f7540b2014-08-22 13:56:18 +080063
64 union {
Chia-I Wuf8385062015-01-04 16:27:24 +080065 uint32_t rt;
66 struct {
67 struct intel_desc_offset offset;
68 int dynamic_offset_index;
69 } surface;
70 struct intel_desc_offset sampler;
Chia-I Wu1f7540b2014-08-22 13:56:18 +080071 } u;
72};
73
74/**
75 * Shader resource mapping.
76 */
Chia-I Wu20983762014-09-02 12:07:28 +080077struct intel_pipeline_rmap {
Chia-I Wu1f7540b2014-08-22 13:56:18 +080078 /* this is not an intel_obj */
79
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -060080 uint32_t rt_count;
81 uint32_t texture_resource_count;
82 uint32_t resource_count;
83 uint32_t uav_count;
84 uint32_t sampler_count;
Chia-I Wu1f7540b2014-08-22 13:56:18 +080085
86 /*
87 * rt_count slots +
88 * resource_count slots +
89 * uav_count slots +
Chia-I Wu3b04af52014-11-08 10:48:20 +080090 * sampler_count slots
Chia-I Wu1f7540b2014-08-22 13:56:18 +080091 */
Chia-I Wu20983762014-09-02 12:07:28 +080092 struct intel_pipeline_rmap_slot *slots;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -060093 uint32_t slot_count;
Chia-I Wu1f7540b2014-08-22 13:56:18 +080094};
95
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -060096#define SHADER_VERTEX_FLAG (1 << XGL_SHADER_STAGE_VERTEX)
97#define SHADER_TESS_CONTROL_FLAG (1 << XGL_SHADER_STAGE_TESS_CONTROL)
98#define SHADER_TESS_EVAL_FLAG (1 << XGL_SHADER_STAGE_TESS_EVALUATION)
99#define SHADER_GEOMETRY_FLAG (1 << XGL_SHADER_STAGE_GEOMETRY)
100#define SHADER_FRAGMENT_FLAG (1 << XGL_SHADER_STAGE_FRAGMENT)
101#define SHADER_COMPUTE_FLAG (1 << XGL_SHADER_STAGE_COMPUTE)
102
Chia-I Wuf2b6d722014-09-02 08:52:27 +0800103struct intel_pipeline_shader {
104 /* this is not an intel_obj */
105
Courtney Goeltzenleuchterd85c1d62014-08-27 14:04:53 -0600106 void *pCode;
107 uint32_t codeSize;
Courtney Goeltzenleuchterc4ef6142014-08-29 16:25:30 -0600108
109 /*
110 * must grab everything we need from shader object as that
111 * can go away after the pipeline is created
112 */
113 XGL_FLAGS uses;
GregF8cd81832014-11-18 18:01:01 -0700114 uint64_t inputs_read;
115 uint64_t outputs_written;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600116 uint32_t outputs_offset;
117 uint32_t generic_input_start;
Courtney Goeltzenleuchterc4ef6142014-08-29 16:25:30 -0600118
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600119 bool32_t enable_user_clip;
120 bool32_t reads_user_clip;
GregFfd4c1f92014-11-07 15:32:52 -0700121
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600122 uint32_t in_count;
123 uint32_t out_count;
Courtney Goeltzenleuchterc4ef6142014-08-29 16:25:30 -0600124
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600125 uint32_t sampler_count;
126 uint32_t surface_count;
Courtney Goeltzenleuchterc4ef6142014-08-29 16:25:30 -0600127
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600128 uint32_t ubo_start;
129 uint32_t urb_grf_start;
Cody Northrope86574e2015-02-24 14:15:29 -0700130 uint32_t urb_grf_start_16;
131
132 /* If present, where does the SIMD16 kernel start? */
133 uint32_t offset_16;
Courtney Goeltzenleuchterc4ef6142014-08-29 16:25:30 -0600134
135 XGL_FLAGS barycentric_interps;
Chia-I Wu39026c92014-09-02 10:03:19 +0800136
Chia-I Wub1024732014-12-19 13:00:29 +0800137 XGL_GPU_SIZE per_thread_scratch_size;
138
Cody Northrope238deb2015-01-26 14:41:36 -0700139 enum intel_computed_depth_mode computed_depth_mode;
140
Chia-I Wu20983762014-09-02 12:07:28 +0800141 struct intel_pipeline_rmap *rmap;
Chia-I Wu5667d6f2014-12-11 22:37:37 +0800142
143 /* these are set up by the driver */
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600144 uint32_t max_threads;
Chia-I Wub1024732014-12-19 13:00:29 +0800145 XGL_GPU_SIZE scratch_offset;
Courtney Goeltzenleuchterd85c1d62014-08-27 14:04:53 -0600146};
147
Chia-I Wu1638c1c2014-08-29 14:01:16 +0800148/*
149 * On GEN6, there are
150 *
151 * - 3DSTATE_URB (3)
Chia-I Wu24693712014-11-08 11:54:47 +0800152 * - 3DSTATE_VERTEX_ELEMENTS (1+2*INTEL_MAX_VERTEX_ELEMENT_COUNT)
Tony Barbourfa6cac72015-01-16 14:27:35 -0700153 * - 3DSTATE_SAMPLE_MASK (2)
Chia-I Wu1638c1c2014-08-29 14:01:16 +0800154 *
155 * On GEN7, there are
156 *
157 * - 3DSTATE_URB_x (2*4)
Chia-I Wu24693712014-11-08 11:54:47 +0800158 * - 3DSTATE_VERTEX_ELEMENTS (1+2*INTEL_MAX_VERTEX_ELEMENT_COUNT)
Tony Barbourfa6cac72015-01-16 14:27:35 -0700159 * - 3DSTATE_SBE (14)
Chia-I Wu1638c1c2014-08-29 14:01:16 +0800160 * - 3DSTATE_HS (7)
161 * - 3DSTATE_TE (4)
162 * - 3DSTATE_DS (6)
Tony Barbourfa6cac72015-01-16 14:27:35 -0700163 * - 3DSTATE_SAMPLE_MASK (2)
Chia-I Wu1638c1c2014-08-29 14:01:16 +0800164 */
Chia-I Wu1d125092014-10-08 08:49:38 +0800165#define INTEL_PSO_CMD_ENTRIES 128
Courtney Goeltzenleuchter814cd292014-08-28 13:16:27 -0600166
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600167/**
168 * 3D pipeline.
169 */
170struct intel_pipeline {
171 struct intel_obj obj;
172
173 struct intel_dev *dev;
174
Chia-I Wu24693712014-11-08 11:54:47 +0800175 XGL_VERTEX_INPUT_BINDING_DESCRIPTION vb[INTEL_MAX_VERTEX_BINDING_COUNT];
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600176 uint32_t vb_count;
Chia-I Wu1d125092014-10-08 08:49:38 +0800177
Chia-I Wube0a3d92014-09-02 13:20:59 +0800178 /* XGL_PIPELINE_IA_STATE_CREATE_INFO */
179 XGL_PRIMITIVE_TOPOLOGY topology;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600180 int prim_type;
Chia-I Wube0a3d92014-09-02 13:20:59 +0800181 bool disable_vs_cache;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600182 bool primitive_restart;
183 uint32_t primitive_restart_index;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600184 /* Index of provoking vertex for each prim type */
185 int provoking_vertex_tri;
186 int provoking_vertex_trifan;
187 int provoking_vertex_line;
188
189 // TODO: This should probably be Intel HW state, not XGL state.
190 /* Depth Buffer format */
191 XGL_FORMAT db_format;
192
Chia-I Wub6386202015-03-24 11:13:06 +0800193 bool depth_zero_to_one;
194
Tony Barbourfa6cac72015-01-16 14:27:35 -0700195 XGL_PIPELINE_CB_STATE_CREATE_INFO cb_state;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600196
197 // XGL_PIPELINE_RS_STATE_CREATE_INFO rs_state;
198 bool depthClipEnable;
199 bool rasterizerDiscardEnable;
Chia-I Wudb3fbc42015-03-24 10:55:40 +0800200 bool use_rs_point_size;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600201
202 XGL_PIPELINE_TESS_STATE_CREATE_INFO tess_state;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600203
204 uint32_t active_shaders;
Chia-I Wuf2b6d722014-09-02 08:52:27 +0800205 struct intel_pipeline_shader vs;
Chia-I Wu95959fb2014-09-02 11:01:03 +0800206 struct intel_pipeline_shader tcs;
207 struct intel_pipeline_shader tes;
Chia-I Wuf2b6d722014-09-02 08:52:27 +0800208 struct intel_pipeline_shader gs;
209 struct intel_pipeline_shader fs;
Chia-I Wu95959fb2014-09-02 11:01:03 +0800210 struct intel_pipeline_shader cs;
Chia-I Wub1024732014-12-19 13:00:29 +0800211 XGL_GPU_SIZE scratch_size;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600212
Chia-I Wu8370b402014-08-29 12:28:37 +0800213 uint32_t wa_flags;
214
Courtney Goeltzenleuchter814cd292014-08-28 13:16:27 -0600215 uint32_t cmds[INTEL_PSO_CMD_ENTRIES];
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600216 uint32_t cmd_len;
Tony Barbourfa6cac72015-01-16 14:27:35 -0700217
Courtney Goeltzenleuchterdf13a4d2015-02-11 14:14:45 -0700218 bool dual_source_blend_enable;
219
Tony Barbourfa6cac72015-01-16 14:27:35 -0700220 /* The following are only partial HW commands that will need
221 * more processing before sending to the HW
222 */
223 // XGL_PIPELINE_DS_STATE_CREATE_INFO ds_state
224 bool stencilTestEnable;
225 uint32_t cmd_depth_stencil;
226 uint32_t cmd_depth_test;
227
228 uint32_t cmd_sf_fill;
229 uint32_t cmd_clip_cull;
230 uint32_t cmd_sf_cull;
231 uint32_t cmd_cb[2 * INTEL_MAX_RENDER_TARGETS];
232 uint32_t sample_count;
233 uint32_t cmd_sample_mask;
Chia-I Wuf85def42015-01-29 00:34:24 +0800234
235 uint32_t cmd_3dstate_sbe[14];
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600236};
237
238static inline struct intel_pipeline *intel_pipeline(XGL_PIPELINE pipeline)
239{
240 return (struct intel_pipeline *) pipeline;
241}
242
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600243static inline struct intel_pipeline *intel_pipeline_from_base(struct intel_base *base)
244{
245 return (struct intel_pipeline *) base;
246}
247
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600248static inline struct intel_pipeline *intel_pipeline_from_obj(struct intel_obj *obj)
249{
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600250 return intel_pipeline_from_base(&obj->base);
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600251}
252
Chia-I Wu9fe3ec42014-10-17 09:49:16 +0800253struct intel_pipeline_shader *intel_pipeline_shader_create_meta(struct intel_dev *dev,
254 enum intel_dev_meta_shader id);
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800255void intel_pipeline_shader_destroy(struct intel_dev *dev,
256 struct intel_pipeline_shader *sh);
Chia-I Wu9fe3ec42014-10-17 09:49:16 +0800257
Chia-I Wu38d1ddf2015-03-02 10:51:39 -0700258void intel_pipeline_init_default_sample_patterns(const struct intel_dev *dev,
259 uint8_t *pat_1x, uint8_t *pat_2x,
260 uint8_t *pat_4x, uint8_t *pat_8x,
261 uint8_t *pat_16x);
262
Chia-I Wuf2b6d722014-09-02 08:52:27 +0800263#endif /* PIPELINE_H */