blob: 08c1853803503b93400740fb84b29da385effc27 [file] [log] [blame]
Meng Wang43bbb872018-12-10 12:32:05 +08001// SPDX-License-Identifier: GPL-2.0-only
Vatsal Bucha39ead2c2018-12-14 12:22:46 +05302/* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
Laxminath Kasam989fccf2018-06-15 16:53:31 +05303 */
4
5#include <linux/module.h>
6#include <linux/init.h>
7#include <linux/clk.h>
8#include <linux/io.h>
9#include <linux/platform_device.h>
10#include <linux/regmap.h>
Sudheer Papothi7601cc62019-03-30 03:00:52 +053011#include <linux/pm_runtime.h>
Laxminath Kasam989fccf2018-06-15 16:53:31 +053012#include <sound/soc.h>
13#include <sound/soc-dapm.h>
14#include <sound/tlv.h>
Sudheer Papothia3e969d2018-10-27 06:22:10 +053015#include <soc/swr-common.h>
Laxminath Kasamfb0d6832018-09-22 01:49:52 +053016#include <soc/swr-wcd.h>
Meng Wang11a25cf2018-10-31 14:11:26 +080017#include <asoc/msm-cdc-pinctrl.h>
Laxminath Kasam989fccf2018-06-15 16:53:31 +053018#include "bolero-cdc.h"
19#include "bolero-cdc-registers.h"
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -070020#include "bolero-clk-rsc.h"
Laxminath Kasam989fccf2018-06-15 16:53:31 +053021
Sudheer Papothi7601cc62019-03-30 03:00:52 +053022#define AUTO_SUSPEND_DELAY 50 /* delay in msec */
Laxminath Kasam989fccf2018-06-15 16:53:31 +053023#define TX_MACRO_MAX_OFFSET 0x1000
24
25#define NUM_DECIMATORS 8
26
27#define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
28 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
29 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
30#define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
31 SNDRV_PCM_FMTBIT_S24_LE |\
32 SNDRV_PCM_FMTBIT_S24_3LE)
33
34#define TX_HPF_CUT_OFF_FREQ_MASK 0x60
35#define CF_MIN_3DB_4HZ 0x0
36#define CF_MIN_3DB_75HZ 0x1
37#define CF_MIN_3DB_150HZ 0x2
38
39#define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
40#define TX_MACRO_MCLK_FREQ 9600000
41#define TX_MACRO_TX_PATH_OFFSET 0x80
Laxminath Kasam497a6512018-09-17 16:11:52 +053042#define TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
43#define TX_MACRO_ADC_MUX_CFG_OFFSET 0x2
Laxminath Kasam989fccf2018-06-15 16:53:31 +053044
45#define TX_MACRO_TX_UNMUTE_DELAY_MS 40
46
47static int tx_unmute_delay = TX_MACRO_TX_UNMUTE_DELAY_MS;
48module_param(tx_unmute_delay, int, 0664);
49MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
50
51static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
52
53static int tx_macro_hw_params(struct snd_pcm_substream *substream,
54 struct snd_pcm_hw_params *params,
55 struct snd_soc_dai *dai);
56static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
57 unsigned int *tx_num, unsigned int *tx_slot,
58 unsigned int *rx_num, unsigned int *rx_slot);
59
60#define TX_MACRO_SWR_STRING_LEN 80
61#define TX_MACRO_CHILD_DEVICES_MAX 3
62
63/* Hold instance to soundwire platform device */
64struct tx_macro_swr_ctrl_data {
65 struct platform_device *tx_swr_pdev;
66};
67
68struct tx_macro_swr_ctrl_platform_data {
69 void *handle; /* holds codec private data */
70 int (*read)(void *handle, int reg);
71 int (*write)(void *handle, int reg, int val);
72 int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
73 int (*clk)(void *handle, bool enable);
74 int (*handle_irq)(void *handle,
75 irqreturn_t (*swrm_irq_handler)(int irq,
76 void *data),
77 void *swrm_handle,
78 int action);
79};
80
81enum {
Laxminath Kasam59c7a1d2018-08-09 16:11:17 +053082 TX_MACRO_AIF_INVALID = 0,
83 TX_MACRO_AIF1_CAP,
Laxminath Kasam989fccf2018-06-15 16:53:31 +053084 TX_MACRO_AIF2_CAP,
Karthikeyan Manif3bb8182019-07-11 14:38:54 -070085 TX_MACRO_AIF3_CAP,
Laxminath Kasam989fccf2018-06-15 16:53:31 +053086 TX_MACRO_MAX_DAIS
87};
88
89enum {
90 TX_MACRO_DEC0,
91 TX_MACRO_DEC1,
92 TX_MACRO_DEC2,
93 TX_MACRO_DEC3,
94 TX_MACRO_DEC4,
95 TX_MACRO_DEC5,
96 TX_MACRO_DEC6,
97 TX_MACRO_DEC7,
98 TX_MACRO_DEC_MAX,
99};
100
101enum {
102 TX_MACRO_CLK_DIV_2,
103 TX_MACRO_CLK_DIV_3,
104 TX_MACRO_CLK_DIV_4,
105 TX_MACRO_CLK_DIV_6,
106 TX_MACRO_CLK_DIV_8,
107 TX_MACRO_CLK_DIV_16,
108};
109
Laxminath Kasam497a6512018-09-17 16:11:52 +0530110enum {
111 MSM_DMIC,
112 SWR_MIC,
113 ANC_FB_TUNE1
114};
115
Sudheer Papothia7397942019-03-19 03:14:23 +0530116enum {
117 TX_MCLK,
118 VA_MCLK,
119};
120
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530121struct tx_mute_work {
122 struct tx_macro_priv *tx_priv;
123 u32 decimator;
124 struct delayed_work dwork;
125};
126
127struct hpf_work {
128 struct tx_macro_priv *tx_priv;
129 u8 decimator;
130 u8 hpf_cut_off_freq;
131 struct delayed_work dwork;
132};
133
134struct tx_macro_priv {
135 struct device *dev;
136 bool dec_active[NUM_DECIMATORS];
137 int tx_mclk_users;
138 int swr_clk_users;
Ramprasad Katkam452772a2019-01-07 17:30:36 +0530139 bool dapm_mclk_enable;
Ramprasad Katkama4c747b2018-12-11 19:15:53 +0530140 bool reset_swr;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530141 struct mutex mclk_lock;
142 struct mutex swr_clk_lock;
Meng Wang15c825d2018-09-06 10:49:18 +0800143 struct snd_soc_component *component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530144 struct device_node *tx_swr_gpio_p;
145 struct tx_macro_swr_ctrl_data *swr_ctrl_data;
146 struct tx_macro_swr_ctrl_platform_data swr_plat_data;
147 struct work_struct tx_macro_add_child_devices_work;
148 struct hpf_work tx_hpf_work[NUM_DECIMATORS];
149 struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
150 s32 dmic_0_1_clk_cnt;
151 s32 dmic_2_3_clk_cnt;
152 s32 dmic_4_5_clk_cnt;
153 s32 dmic_6_7_clk_cnt;
154 u16 dmic_clk_div;
155 unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
156 unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
157 char __iomem *tx_io_base;
158 struct platform_device *pdev_child_devices
159 [TX_MACRO_CHILD_DEVICES_MAX];
160 int child_count;
Sudheer Papothie456c2c2019-03-05 07:08:45 +0530161 int tx_swr_clk_cnt;
162 int va_swr_clk_cnt;
Sudheer Papothicf3b4062019-05-10 10:48:43 +0530163 int va_clk_status;
164 int tx_clk_status;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530165};
166
Meng Wang15c825d2018-09-06 10:49:18 +0800167static bool tx_macro_get_data(struct snd_soc_component *component,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530168 struct device **tx_dev,
169 struct tx_macro_priv **tx_priv,
170 const char *func_name)
171{
Meng Wang15c825d2018-09-06 10:49:18 +0800172 *tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530173 if (!(*tx_dev)) {
Meng Wang15c825d2018-09-06 10:49:18 +0800174 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530175 "%s: null device for macro!\n", func_name);
176 return false;
177 }
178
179 *tx_priv = dev_get_drvdata((*tx_dev));
180 if (!(*tx_priv)) {
Meng Wang15c825d2018-09-06 10:49:18 +0800181 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530182 "%s: priv is null for macro!\n", func_name);
183 return false;
184 }
185
Meng Wang15c825d2018-09-06 10:49:18 +0800186 if (!(*tx_priv)->component) {
187 dev_err(component->dev,
188 "%s: tx_priv->component not initialized!\n", func_name);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530189 return false;
190 }
191
192 return true;
193}
194
195static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
196 bool mclk_enable)
197{
198 struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
199 int ret = 0;
200
Tanya Dixit8530fb92018-09-14 16:01:25 +0530201 if (regmap == NULL) {
202 dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
203 return -EINVAL;
204 }
205
Laxminath Kasamb7f823c2018-08-02 13:23:11 +0530206 dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
207 __func__, mclk_enable, tx_priv->tx_mclk_users);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530208
209 mutex_lock(&tx_priv->mclk_lock);
210 if (mclk_enable) {
211 if (tx_priv->tx_mclk_users == 0) {
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -0700212 ret = bolero_clk_rsc_request_clock(tx_priv->dev,
213 TX_CORE_CLK,
214 TX_CORE_CLK,
215 true);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530216 if (ret < 0) {
Ramprasad Katkam14efed62019-03-07 13:16:50 +0530217 dev_err_ratelimited(tx_priv->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530218 "%s: request clock enable failed\n",
219 __func__);
220 goto exit;
221 }
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -0700222 bolero_clk_rsc_fs_gen_request(tx_priv->dev,
223 true);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530224 regcache_mark_dirty(regmap);
225 regcache_sync_region(regmap,
226 TX_START_OFFSET,
227 TX_MAX_OFFSET);
228 /* 9.6MHz MCLK, set value 0x00 if other frequency */
229 regmap_update_bits(regmap,
230 BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
231 regmap_update_bits(regmap,
232 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
233 0x01, 0x01);
234 regmap_update_bits(regmap,
235 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
236 0x01, 0x01);
237 }
238 tx_priv->tx_mclk_users++;
239 } else {
240 if (tx_priv->tx_mclk_users <= 0) {
241 dev_err(tx_priv->dev, "%s: clock already disabled\n",
242 __func__);
243 tx_priv->tx_mclk_users = 0;
244 goto exit;
245 }
246 tx_priv->tx_mclk_users--;
247 if (tx_priv->tx_mclk_users == 0) {
248 regmap_update_bits(regmap,
249 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
250 0x01, 0x00);
251 regmap_update_bits(regmap,
252 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
253 0x01, 0x00);
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -0700254 bolero_clk_rsc_fs_gen_request(tx_priv->dev,
255 false);
256
257 bolero_clk_rsc_request_clock(tx_priv->dev,
258 TX_CORE_CLK,
259 TX_CORE_CLK,
260 false);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530261 }
262 }
263exit:
264 mutex_unlock(&tx_priv->mclk_lock);
265 return ret;
266}
267
Sudheer Papothie456c2c2019-03-05 07:08:45 +0530268static int tx_macro_va_swr_clk_event(struct snd_soc_dapm_widget *w,
269 struct snd_kcontrol *kcontrol, int event)
270{
271 struct device *tx_dev = NULL;
272 struct tx_macro_priv *tx_priv = NULL;
273 struct snd_soc_component *component =
274 snd_soc_dapm_to_component(w->dapm);
275
276 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
277 return -EINVAL;
278
279 if (SND_SOC_DAPM_EVENT_ON(event))
280 ++tx_priv->va_swr_clk_cnt;
281 if (SND_SOC_DAPM_EVENT_OFF(event))
282 --tx_priv->va_swr_clk_cnt;
283
284 return 0;
285}
286
287static int tx_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
288 struct snd_kcontrol *kcontrol, int event)
289{
290 struct device *tx_dev = NULL;
291 struct tx_macro_priv *tx_priv = NULL;
292 struct snd_soc_component *component =
293 snd_soc_dapm_to_component(w->dapm);
294
295 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
296 return -EINVAL;
297
298 if (SND_SOC_DAPM_EVENT_ON(event))
299 ++tx_priv->tx_swr_clk_cnt;
300 if (SND_SOC_DAPM_EVENT_OFF(event))
301 --tx_priv->tx_swr_clk_cnt;
302
303 return 0;
304}
305
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530306static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
307 struct snd_kcontrol *kcontrol, int event)
308{
Meng Wang15c825d2018-09-06 10:49:18 +0800309 struct snd_soc_component *component =
310 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530311 int ret = 0;
312 struct device *tx_dev = NULL;
313 struct tx_macro_priv *tx_priv = NULL;
314
Meng Wang15c825d2018-09-06 10:49:18 +0800315 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530316 return -EINVAL;
317
318 dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
319 switch (event) {
320 case SND_SOC_DAPM_PRE_PMU:
321 ret = tx_macro_mclk_enable(tx_priv, 1);
Ramprasad Katkam452772a2019-01-07 17:30:36 +0530322 if (ret)
323 tx_priv->dapm_mclk_enable = false;
324 else
325 tx_priv->dapm_mclk_enable = true;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530326 break;
327 case SND_SOC_DAPM_POST_PMD:
Ramprasad Katkam452772a2019-01-07 17:30:36 +0530328 if (tx_priv->dapm_mclk_enable)
329 ret = tx_macro_mclk_enable(tx_priv, 0);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530330 break;
331 default:
332 dev_err(tx_priv->dev,
333 "%s: invalid DAPM event %d\n", __func__, event);
334 ret = -EINVAL;
335 }
336 return ret;
337}
338
Meng Wang15c825d2018-09-06 10:49:18 +0800339static int tx_macro_event_handler(struct snd_soc_component *component,
340 u16 event, u32 data)
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530341{
342 struct device *tx_dev = NULL;
343 struct tx_macro_priv *tx_priv = NULL;
344
Meng Wang15c825d2018-09-06 10:49:18 +0800345 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530346 return -EINVAL;
347
348 switch (event) {
349 case BOLERO_MACRO_EVT_SSR_DOWN:
Karthikeyan Mani3bd80a52019-06-04 23:40:16 -0700350 if (tx_priv->swr_ctrl_data) {
351 swrm_wcd_notify(
352 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
353 SWR_DEVICE_DOWN, NULL);
354 swrm_wcd_notify(
355 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
356 SWR_DEVICE_SSR_DOWN, NULL);
357 }
Meng Wangbf1fe8f2019-06-26 15:39:41 +0800358 if (!pm_runtime_status_suspended(tx_dev))
359 bolero_runtime_suspend(tx_dev);
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530360 break;
361 case BOLERO_MACRO_EVT_SSR_UP:
Ramprasad Katkama4c747b2018-12-11 19:15:53 +0530362 /* reset swr after ssr/pdr */
363 tx_priv->reset_swr = true;
Karthikeyan Mani3bd80a52019-06-04 23:40:16 -0700364 if (tx_priv->swr_ctrl_data)
365 swrm_wcd_notify(
366 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
367 SWR_DEVICE_SSR_UP, NULL);
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530368 break;
Meng Wang8ef0cc22019-05-08 15:12:56 +0800369 case BOLERO_MACRO_EVT_CLK_RESET:
370 bolero_rsc_clk_reset(tx_dev, TX_CORE_CLK);
371 break;
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530372 }
373 return 0;
374}
375
Meng Wang15c825d2018-09-06 10:49:18 +0800376static int tx_macro_reg_wake_irq(struct snd_soc_component *component,
Aditya Bavanaric4e96122018-11-14 14:46:38 +0530377 u32 data)
378{
379 struct device *tx_dev = NULL;
380 struct tx_macro_priv *tx_priv = NULL;
381 u32 ipc_wakeup = data;
382 int ret = 0;
383
Meng Wang15c825d2018-09-06 10:49:18 +0800384 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Aditya Bavanaric4e96122018-11-14 14:46:38 +0530385 return -EINVAL;
386
Karthikeyan Mani3bd80a52019-06-04 23:40:16 -0700387 if (tx_priv->swr_ctrl_data)
388 ret = swrm_wcd_notify(
389 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
390 SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
Aditya Bavanaric4e96122018-11-14 14:46:38 +0530391
392 return ret;
393}
394
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530395static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
396{
397 struct delayed_work *hpf_delayed_work = NULL;
398 struct hpf_work *hpf_work = NULL;
399 struct tx_macro_priv *tx_priv = NULL;
Meng Wang15c825d2018-09-06 10:49:18 +0800400 struct snd_soc_component *component = NULL;
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530401 u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530402 u8 hpf_cut_off_freq = 0;
Laxminath Kasam497a6512018-09-17 16:11:52 +0530403 u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530404
405 hpf_delayed_work = to_delayed_work(work);
406 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
407 tx_priv = hpf_work->tx_priv;
Meng Wang15c825d2018-09-06 10:49:18 +0800408 component = tx_priv->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530409 hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
410
411 dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
412 TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530413 hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
414 TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530415
Meng Wang15c825d2018-09-06 10:49:18 +0800416 dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530417 __func__, hpf_work->decimator, hpf_cut_off_freq);
418
Laxminath Kasam497a6512018-09-17 16:11:52 +0530419 adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
420 TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800421 if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
Laxminath Kasam497a6512018-09-17 16:11:52 +0530422 adc_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
423 TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800424 adc_n = snd_soc_component_read32(component, adc_reg) &
Laxminath Kasam497a6512018-09-17 16:11:52 +0530425 TX_MACRO_SWR_MIC_MUX_SEL_MASK;
426 if (adc_n >= BOLERO_ADC_MAX)
427 goto tx_hpf_set;
428 /* analog mic clear TX hold */
Meng Wang15c825d2018-09-06 10:49:18 +0800429 bolero_clear_amic_tx_hold(component->dev, adc_n);
Laxminath Kasam497a6512018-09-17 16:11:52 +0530430 }
431tx_hpf_set:
Meng Wang15c825d2018-09-06 10:49:18 +0800432 snd_soc_component_update_bits(component,
433 dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
434 hpf_cut_off_freq << 5);
435 snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530436 /* Minimum 1 clk cycle delay is required as per HW spec */
437 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800438 snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530439}
440
441static void tx_macro_mute_update_callback(struct work_struct *work)
442{
443 struct tx_mute_work *tx_mute_dwork = NULL;
Meng Wang15c825d2018-09-06 10:49:18 +0800444 struct snd_soc_component *component = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530445 struct tx_macro_priv *tx_priv = NULL;
446 struct delayed_work *delayed_work = NULL;
Xiaojun Sangd155fdc2018-10-11 15:11:59 +0800447 u16 tx_vol_ctl_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530448 u8 decimator = 0;
449
450 delayed_work = to_delayed_work(work);
451 tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
452 tx_priv = tx_mute_dwork->tx_priv;
Meng Wang15c825d2018-09-06 10:49:18 +0800453 component = tx_priv->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530454 decimator = tx_mute_dwork->decimator;
455
456 tx_vol_ctl_reg =
457 BOLERO_CDC_TX0_TX_PATH_CTL +
458 TX_MACRO_TX_PATH_OFFSET * decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800459 snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530460 dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
461 __func__, decimator);
462}
463
464static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
465 struct snd_ctl_elem_value *ucontrol)
466{
467 struct snd_soc_dapm_widget *widget =
468 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800469 struct snd_soc_component *component =
470 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530471 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
472 unsigned int val = 0;
473 u16 mic_sel_reg = 0;
474
475 val = ucontrol->value.enumerated.item[0];
476 if (val > e->items - 1)
477 return -EINVAL;
478
Meng Wang15c825d2018-09-06 10:49:18 +0800479 dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530480 widget->name, val);
481
482 switch (e->reg) {
483 case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
484 mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
485 break;
486 case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
487 mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
488 break;
489 case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
490 mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
491 break;
492 case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
493 mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
494 break;
495 case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
496 mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
497 break;
498 case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
499 mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
500 break;
501 case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
502 mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
503 break;
504 case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
505 mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
506 break;
507 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800508 dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530509 __func__, e->reg);
510 return -EINVAL;
511 }
Laxminath Kasam497a6512018-09-17 16:11:52 +0530512 if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530513 if (val != 0) {
514 if (val < 5)
Meng Wang15c825d2018-09-06 10:49:18 +0800515 snd_soc_component_update_bits(component,
516 mic_sel_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530517 1 << 7, 0x0 << 7);
518 else
Meng Wang15c825d2018-09-06 10:49:18 +0800519 snd_soc_component_update_bits(component,
520 mic_sel_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530521 1 << 7, 0x1 << 7);
522 }
523 } else {
524 /* DMIC selected */
525 if (val != 0)
Meng Wang15c825d2018-09-06 10:49:18 +0800526 snd_soc_component_update_bits(component, mic_sel_reg,
527 1 << 7, 1 << 7);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530528 }
529
530 return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
531}
532
533static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
534 struct snd_ctl_elem_value *ucontrol)
535{
536 struct snd_soc_dapm_widget *widget =
537 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800538 struct snd_soc_component *component =
539 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530540 struct soc_multi_mixer_control *mixer =
541 ((struct soc_multi_mixer_control *)kcontrol->private_value);
542 u32 dai_id = widget->shift;
543 u32 dec_id = mixer->shift;
544 struct device *tx_dev = NULL;
545 struct tx_macro_priv *tx_priv = NULL;
546
Meng Wang15c825d2018-09-06 10:49:18 +0800547 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530548 return -EINVAL;
549
550 if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
551 ucontrol->value.integer.value[0] = 1;
552 else
553 ucontrol->value.integer.value[0] = 0;
554 return 0;
555}
556
557static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
558 struct snd_ctl_elem_value *ucontrol)
559{
560 struct snd_soc_dapm_widget *widget =
561 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800562 struct snd_soc_component *component =
563 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530564 struct snd_soc_dapm_update *update = NULL;
565 struct soc_multi_mixer_control *mixer =
566 ((struct soc_multi_mixer_control *)kcontrol->private_value);
567 u32 dai_id = widget->shift;
568 u32 dec_id = mixer->shift;
569 u32 enable = ucontrol->value.integer.value[0];
570 struct device *tx_dev = NULL;
571 struct tx_macro_priv *tx_priv = NULL;
572
Meng Wang15c825d2018-09-06 10:49:18 +0800573 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530574 return -EINVAL;
575
576 if (enable) {
577 set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
578 tx_priv->active_ch_cnt[dai_id]++;
579 } else {
580 tx_priv->active_ch_cnt[dai_id]--;
581 clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
582 }
583 snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
584
585 return 0;
586}
587
588static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
589 struct snd_kcontrol *kcontrol, int event)
590{
Meng Wang15c825d2018-09-06 10:49:18 +0800591 struct snd_soc_component *component =
592 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530593 u8 dmic_clk_en = 0x01;
594 u16 dmic_clk_reg = 0;
595 s32 *dmic_clk_cnt = NULL;
596 unsigned int dmic = 0;
597 int ret = 0;
598 char *wname = NULL;
599 struct device *tx_dev = NULL;
600 struct tx_macro_priv *tx_priv = NULL;
601
Meng Wang15c825d2018-09-06 10:49:18 +0800602 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530603 return -EINVAL;
604
605 wname = strpbrk(w->name, "01234567");
606 if (!wname) {
Meng Wang15c825d2018-09-06 10:49:18 +0800607 dev_err(component->dev, "%s: widget not found\n", __func__);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530608 return -EINVAL;
609 }
610
611 ret = kstrtouint(wname, 10, &dmic);
612 if (ret < 0) {
Meng Wang15c825d2018-09-06 10:49:18 +0800613 dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530614 __func__);
615 return -EINVAL;
616 }
617
618 switch (dmic) {
619 case 0:
620 case 1:
621 dmic_clk_cnt = &(tx_priv->dmic_0_1_clk_cnt);
622 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
623 break;
624 case 2:
625 case 3:
626 dmic_clk_cnt = &(tx_priv->dmic_2_3_clk_cnt);
627 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
628 break;
629 case 4:
630 case 5:
631 dmic_clk_cnt = &(tx_priv->dmic_4_5_clk_cnt);
632 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
633 break;
634 case 6:
635 case 7:
636 dmic_clk_cnt = &(tx_priv->dmic_6_7_clk_cnt);
637 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
638 break;
639 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800640 dev_err(component->dev, "%s: Invalid DMIC Selection\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530641 __func__);
642 return -EINVAL;
643 }
Meng Wang15c825d2018-09-06 10:49:18 +0800644 dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530645 __func__, event, dmic, *dmic_clk_cnt);
646
647 switch (event) {
648 case SND_SOC_DAPM_PRE_PMU:
649 (*dmic_clk_cnt)++;
650 if (*dmic_clk_cnt == 1) {
Meng Wang15c825d2018-09-06 10:49:18 +0800651 snd_soc_component_update_bits(component,
652 BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
Ramprasad Katkam9c2394a2018-08-23 13:13:48 +0530653 0x80, 0x00);
654
Meng Wang15c825d2018-09-06 10:49:18 +0800655 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530656 0x0E, tx_priv->dmic_clk_div << 0x1);
Meng Wang15c825d2018-09-06 10:49:18 +0800657 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530658 dmic_clk_en, dmic_clk_en);
659 }
660 break;
661 case SND_SOC_DAPM_POST_PMD:
662 (*dmic_clk_cnt)--;
663 if (*dmic_clk_cnt == 0)
Meng Wang15c825d2018-09-06 10:49:18 +0800664 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530665 dmic_clk_en, 0);
666 break;
667 }
668
669 return 0;
670}
671
672static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
673 struct snd_kcontrol *kcontrol, int event)
674{
Meng Wang15c825d2018-09-06 10:49:18 +0800675 struct snd_soc_component *component =
676 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530677 unsigned int decimator = 0;
678 u16 tx_vol_ctl_reg = 0;
679 u16 dec_cfg_reg = 0;
680 u16 hpf_gate_reg = 0;
681 u16 tx_gain_ctl_reg = 0;
682 u8 hpf_cut_off_freq = 0;
683 struct device *tx_dev = NULL;
684 struct tx_macro_priv *tx_priv = NULL;
685
Meng Wang15c825d2018-09-06 10:49:18 +0800686 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530687 return -EINVAL;
688
689 decimator = w->shift;
690
Meng Wang15c825d2018-09-06 10:49:18 +0800691 dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530692 w->name, decimator);
693
694 tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
695 TX_MACRO_TX_PATH_OFFSET * decimator;
696 hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
697 TX_MACRO_TX_PATH_OFFSET * decimator;
698 dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
699 TX_MACRO_TX_PATH_OFFSET * decimator;
700 tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
701 TX_MACRO_TX_PATH_OFFSET * decimator;
702
703 switch (event) {
704 case SND_SOC_DAPM_PRE_PMU:
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530705 /* Enable TX PGA Mute */
Meng Wang15c825d2018-09-06 10:49:18 +0800706 snd_soc_component_update_bits(component,
707 tx_vol_ctl_reg, 0x10, 0x10);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530708 break;
709 case SND_SOC_DAPM_POST_PMU:
Meng Wang15c825d2018-09-06 10:49:18 +0800710 snd_soc_component_update_bits(component,
711 tx_vol_ctl_reg, 0x20, 0x20);
712 snd_soc_component_update_bits(component,
713 hpf_gate_reg, 0x01, 0x00);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530714
Meng Wang15c825d2018-09-06 10:49:18 +0800715 hpf_cut_off_freq = (
716 snd_soc_component_read32(component, dec_cfg_reg) &
717 TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
718
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530719 tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
Meng Wang15c825d2018-09-06 10:49:18 +0800720 hpf_cut_off_freq;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530721
722 if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
Meng Wang15c825d2018-09-06 10:49:18 +0800723 snd_soc_component_update_bits(component, dec_cfg_reg,
724 TX_HPF_CUT_OFF_FREQ_MASK,
725 CF_MIN_3DB_150HZ << 5);
726
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530727 /* schedule work queue to Remove Mute */
728 schedule_delayed_work(&tx_priv->tx_mute_dwork[decimator].dwork,
729 msecs_to_jiffies(tx_unmute_delay));
730 if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530731 CF_MIN_3DB_150HZ) {
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530732 schedule_delayed_work(
733 &tx_priv->tx_hpf_work[decimator].dwork,
Mangesh Kunchamwar3d4eec42019-03-05 15:06:48 +0530734 msecs_to_jiffies(50));
Meng Wang15c825d2018-09-06 10:49:18 +0800735 snd_soc_component_update_bits(component,
736 hpf_gate_reg, 0x02, 0x02);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530737 /*
738 * Minimum 1 clk cycle delay is required as per HW spec
739 */
740 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800741 snd_soc_component_update_bits(component,
742 hpf_gate_reg, 0x02, 0x00);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530743 }
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530744 /* apply gain after decimator is enabled */
Meng Wang15c825d2018-09-06 10:49:18 +0800745 snd_soc_component_write(component, tx_gain_ctl_reg,
746 snd_soc_component_read32(component,
747 tx_gain_ctl_reg));
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530748 break;
749 case SND_SOC_DAPM_PRE_PMD:
750 hpf_cut_off_freq =
751 tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
Meng Wang15c825d2018-09-06 10:49:18 +0800752 snd_soc_component_update_bits(component,
753 tx_vol_ctl_reg, 0x10, 0x10);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530754 if (cancel_delayed_work_sync(
755 &tx_priv->tx_hpf_work[decimator].dwork)) {
756 if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
Meng Wang15c825d2018-09-06 10:49:18 +0800757 snd_soc_component_update_bits(
758 component, dec_cfg_reg,
759 TX_HPF_CUT_OFF_FREQ_MASK,
760 hpf_cut_off_freq << 5);
761 snd_soc_component_update_bits(component,
762 hpf_gate_reg,
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530763 0x02, 0x02);
764 /*
765 * Minimum 1 clk cycle delay is required
766 * as per HW spec
767 */
768 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800769 snd_soc_component_update_bits(component,
770 hpf_gate_reg,
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530771 0x02, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530772 }
773 }
774 cancel_delayed_work_sync(
775 &tx_priv->tx_mute_dwork[decimator].dwork);
776 break;
777 case SND_SOC_DAPM_POST_PMD:
Meng Wang15c825d2018-09-06 10:49:18 +0800778 snd_soc_component_update_bits(component, tx_vol_ctl_reg,
779 0x20, 0x00);
780 snd_soc_component_update_bits(component, tx_vol_ctl_reg,
781 0x10, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530782 break;
783 }
784 return 0;
785}
786
787static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
788 struct snd_kcontrol *kcontrol, int event)
789{
790 return 0;
791}
792
793static int tx_macro_hw_params(struct snd_pcm_substream *substream,
794 struct snd_pcm_hw_params *params,
795 struct snd_soc_dai *dai)
796{
797 int tx_fs_rate = -EINVAL;
Meng Wang15c825d2018-09-06 10:49:18 +0800798 struct snd_soc_component *component = dai->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530799 u32 decimator = 0;
Laxminath Kasamb7f823c2018-08-02 13:23:11 +0530800 u32 sample_rate = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530801 u16 tx_fs_reg = 0;
802 struct device *tx_dev = NULL;
803 struct tx_macro_priv *tx_priv = NULL;
804
Meng Wang15c825d2018-09-06 10:49:18 +0800805 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530806 return -EINVAL;
807
808 pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
809 dai->name, dai->id, params_rate(params),
810 params_channels(params));
811
812 sample_rate = params_rate(params);
813 switch (sample_rate) {
814 case 8000:
815 tx_fs_rate = 0;
816 break;
817 case 16000:
818 tx_fs_rate = 1;
819 break;
820 case 32000:
821 tx_fs_rate = 3;
822 break;
823 case 48000:
824 tx_fs_rate = 4;
825 break;
826 case 96000:
827 tx_fs_rate = 5;
828 break;
829 case 192000:
830 tx_fs_rate = 6;
831 break;
832 case 384000:
833 tx_fs_rate = 7;
834 break;
835 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800836 dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530837 __func__, params_rate(params));
838 return -EINVAL;
839 }
840 for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
841 TX_MACRO_DEC_MAX) {
842 if (decimator >= 0) {
843 tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
844 TX_MACRO_TX_PATH_OFFSET * decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800845 dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530846 __func__, decimator, sample_rate);
Meng Wang15c825d2018-09-06 10:49:18 +0800847 snd_soc_component_update_bits(component, tx_fs_reg,
848 0x0F, tx_fs_rate);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530849 } else {
Meng Wang15c825d2018-09-06 10:49:18 +0800850 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530851 "%s: ERROR: Invalid decimator: %d\n",
852 __func__, decimator);
853 return -EINVAL;
854 }
855 }
856 return 0;
857}
858
859static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
860 unsigned int *tx_num, unsigned int *tx_slot,
861 unsigned int *rx_num, unsigned int *rx_slot)
862{
Meng Wang15c825d2018-09-06 10:49:18 +0800863 struct snd_soc_component *component = dai->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530864 struct device *tx_dev = NULL;
865 struct tx_macro_priv *tx_priv = NULL;
866
Meng Wang15c825d2018-09-06 10:49:18 +0800867 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530868 return -EINVAL;
869
870 switch (dai->id) {
871 case TX_MACRO_AIF1_CAP:
872 case TX_MACRO_AIF2_CAP:
Karthikeyan Manif3bb8182019-07-11 14:38:54 -0700873 case TX_MACRO_AIF3_CAP:
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530874 *tx_slot = tx_priv->active_ch_mask[dai->id];
875 *tx_num = tx_priv->active_ch_cnt[dai->id];
876 break;
877 default:
878 dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
879 break;
880 }
881 return 0;
882}
883
884static struct snd_soc_dai_ops tx_macro_dai_ops = {
885 .hw_params = tx_macro_hw_params,
886 .get_channel_map = tx_macro_get_channel_map,
887};
888
889static struct snd_soc_dai_driver tx_macro_dai[] = {
890 {
891 .name = "tx_macro_tx1",
892 .id = TX_MACRO_AIF1_CAP,
893 .capture = {
894 .stream_name = "TX_AIF1 Capture",
895 .rates = TX_MACRO_RATES,
896 .formats = TX_MACRO_FORMATS,
897 .rate_max = 192000,
898 .rate_min = 8000,
899 .channels_min = 1,
900 .channels_max = 8,
901 },
902 .ops = &tx_macro_dai_ops,
903 },
904 {
905 .name = "tx_macro_tx2",
906 .id = TX_MACRO_AIF2_CAP,
907 .capture = {
908 .stream_name = "TX_AIF2 Capture",
909 .rates = TX_MACRO_RATES,
910 .formats = TX_MACRO_FORMATS,
911 .rate_max = 192000,
912 .rate_min = 8000,
913 .channels_min = 1,
914 .channels_max = 8,
915 },
916 .ops = &tx_macro_dai_ops,
917 },
Karthikeyan Manif3bb8182019-07-11 14:38:54 -0700918 {
919 .name = "tx_macro_tx3",
920 .id = TX_MACRO_AIF3_CAP,
921 .capture = {
922 .stream_name = "TX_AIF3 Capture",
923 .rates = TX_MACRO_RATES,
924 .formats = TX_MACRO_FORMATS,
925 .rate_max = 192000,
926 .rate_min = 8000,
927 .channels_min = 1,
928 .channels_max = 8,
929 },
930 .ops = &tx_macro_dai_ops,
931 },
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530932};
933
934#define STRING(name) #name
935#define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
936static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
937static const struct snd_kcontrol_new name##_mux = \
938 SOC_DAPM_ENUM(STRING(name), name##_enum)
939
940#define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
941static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
942static const struct snd_kcontrol_new name##_mux = \
943 SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
944
945#define TX_MACRO_DAPM_MUX(name, shift, kctl) \
946 SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
947
948static const char * const adc_mux_text[] = {
949 "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
950};
951
952TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
953 0, adc_mux_text);
954TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
955 0, adc_mux_text);
956TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
957 0, adc_mux_text);
958TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
959 0, adc_mux_text);
960TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
961 0, adc_mux_text);
962TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
963 0, adc_mux_text);
964TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
965 0, adc_mux_text);
966TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
967 0, adc_mux_text);
968
969
970static const char * const dmic_mux_text[] = {
971 "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
972 "DMIC4", "DMIC5", "DMIC6", "DMIC7"
973};
974
975TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
976 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
977 tx_macro_put_dec_enum);
978
979TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
980 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
981 tx_macro_put_dec_enum);
982
983TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
984 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
985 tx_macro_put_dec_enum);
986
987TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
988 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
989 tx_macro_put_dec_enum);
990
991TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
992 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
993 tx_macro_put_dec_enum);
994
995TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
996 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
997 tx_macro_put_dec_enum);
998
999TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
1000 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
1001 tx_macro_put_dec_enum);
1002
1003TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
1004 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
1005 tx_macro_put_dec_enum);
1006
1007static const char * const smic_mux_text[] = {
Sudheer Papothi324b4952019-06-11 04:14:51 +05301008 "ZERO", "ADC0", "ADC1", "ADC2", "ADC3", "SWR_DMIC0",
1009 "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3", "SWR_DMIC4",
1010 "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301011};
1012
1013TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
1014 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1015 tx_macro_put_dec_enum);
1016
1017TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
1018 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1019 tx_macro_put_dec_enum);
1020
1021TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
1022 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1023 tx_macro_put_dec_enum);
1024
1025TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
1026 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1027 tx_macro_put_dec_enum);
1028
1029TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
1030 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1031 tx_macro_put_dec_enum);
1032
1033TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
1034 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1035 tx_macro_put_dec_enum);
1036
1037TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
1038 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1039 tx_macro_put_dec_enum);
1040
1041TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
1042 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1043 tx_macro_put_dec_enum);
1044
1045static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
1046 SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
1047 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1048 SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
1049 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1050 SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
1051 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1052 SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
1053 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1054 SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
1055 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1056 SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
1057 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1058 SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
1059 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1060 SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
1061 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1062};
1063
1064static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
1065 SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
1066 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1067 SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
1068 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1069 SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
1070 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1071 SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
1072 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1073 SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
1074 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1075 SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
1076 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1077 SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
1078 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1079 SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
1080 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1081};
1082
Karthikeyan Manif3bb8182019-07-11 14:38:54 -07001083static const struct snd_kcontrol_new tx_aif3_cap_mixer[] = {
1084 SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
1085 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1086 SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
1087 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1088 SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
1089 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1090 SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
1091 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1092 SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
1093 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1094 SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
1095 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1096 SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
1097 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1098 SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
1099 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1100};
1101
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301102static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
1103 SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
1104 SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
1105
1106 SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
1107 SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
1108
Karthikeyan Manif3bb8182019-07-11 14:38:54 -07001109 SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
1110 SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0),
1111
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301112 SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
1113 tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
1114
1115 SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
1116 tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
1117
Karthikeyan Manif3bb8182019-07-11 14:38:54 -07001118 SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0,
1119 tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
1120
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301121
1122 TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
1123 TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
1124 TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
1125 TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
1126 TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
1127 TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
1128 TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
1129 TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
1130
1131 TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
1132 TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
1133 TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
1134 TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
1135 TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
1136 TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
1137 TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
1138 TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
1139
1140 SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
1141 tx_macro_enable_micbias,
1142 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1143 SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
1144 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1145 SND_SOC_DAPM_POST_PMD),
1146
1147 SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
1148 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1149 SND_SOC_DAPM_POST_PMD),
1150
1151 SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
1152 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1153 SND_SOC_DAPM_POST_PMD),
1154
1155 SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
1156 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1157 SND_SOC_DAPM_POST_PMD),
1158
1159 SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
1160 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1161 SND_SOC_DAPM_POST_PMD),
1162
1163 SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
1164 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1165 SND_SOC_DAPM_POST_PMD),
1166
1167 SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
1168 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1169 SND_SOC_DAPM_POST_PMD),
1170
1171 SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
1172 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1173 SND_SOC_DAPM_POST_PMD),
1174
1175 SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
1176 SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
1177 SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
1178 SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
1179 SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
1180 SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
1181 SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
1182 SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
1183 SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
1184 SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
1185 SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
1186 SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
1187
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301188 SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301189 TX_MACRO_DEC0, 0,
1190 &tx_dec0_mux, tx_macro_enable_dec,
1191 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1192 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1193
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301194 SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301195 TX_MACRO_DEC1, 0,
1196 &tx_dec1_mux, tx_macro_enable_dec,
1197 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1198 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1199
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301200 SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301201 TX_MACRO_DEC2, 0,
1202 &tx_dec2_mux, tx_macro_enable_dec,
1203 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1204 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1205
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301206 SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301207 TX_MACRO_DEC3, 0,
1208 &tx_dec3_mux, tx_macro_enable_dec,
1209 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1210 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1211
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301212 SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301213 TX_MACRO_DEC4, 0,
1214 &tx_dec4_mux, tx_macro_enable_dec,
1215 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1216 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1217
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301218 SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301219 TX_MACRO_DEC5, 0,
1220 &tx_dec5_mux, tx_macro_enable_dec,
1221 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1222 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1223
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301224 SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301225 TX_MACRO_DEC6, 0,
1226 &tx_dec6_mux, tx_macro_enable_dec,
1227 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1228 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1229
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301230 SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301231 TX_MACRO_DEC7, 0,
1232 &tx_dec7_mux, tx_macro_enable_dec,
1233 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1234 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1235
1236 SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
1237 tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301238
1239 SND_SOC_DAPM_SUPPLY_S("TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
1240 tx_macro_tx_swr_clk_event,
1241 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1242
1243 SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
1244 tx_macro_va_swr_clk_event,
1245 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301246};
1247
1248static const struct snd_soc_dapm_route tx_audio_map[] = {
1249 {"TX_AIF1 CAP", NULL, "TX_MCLK"},
1250 {"TX_AIF2 CAP", NULL, "TX_MCLK"},
Karthikeyan Manif3bb8182019-07-11 14:38:54 -07001251 {"TX_AIF3 CAP", NULL, "TX_MCLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301252
1253 {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
1254 {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
Karthikeyan Manif3bb8182019-07-11 14:38:54 -07001255 {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301256
1257 {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
1258 {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
1259 {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
1260 {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
1261 {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
1262 {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
1263 {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
1264 {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
1265
1266 {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
1267 {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
1268 {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
1269 {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
1270 {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
1271 {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
1272 {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
1273 {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
1274
Karthikeyan Manif3bb8182019-07-11 14:38:54 -07001275 {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
1276 {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
1277 {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
1278 {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
1279 {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
1280 {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
1281 {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
1282 {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
1283
Laxminath Kasamfc281ad2018-08-06 20:19:40 +05301284 {"TX DEC0 MUX", NULL, "TX_MCLK"},
1285 {"TX DEC1 MUX", NULL, "TX_MCLK"},
1286 {"TX DEC2 MUX", NULL, "TX_MCLK"},
1287 {"TX DEC3 MUX", NULL, "TX_MCLK"},
1288 {"TX DEC4 MUX", NULL, "TX_MCLK"},
1289 {"TX DEC5 MUX", NULL, "TX_MCLK"},
1290 {"TX DEC6 MUX", NULL, "TX_MCLK"},
1291 {"TX DEC7 MUX", NULL, "TX_MCLK"},
1292
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301293 {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
1294 {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
1295 {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
1296 {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
1297 {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
1298 {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
1299 {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
1300 {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
1301 {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
1302
1303 {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301304 {"TX SMIC MUX0", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301305 {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
1306 {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
1307 {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
1308 {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
1309 {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
1310 {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
1311 {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
1312 {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
1313 {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
1314 {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
1315 {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
1316 {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
1317
1318 {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
1319 {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
1320 {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
1321 {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
1322 {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
1323 {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
1324 {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
1325 {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
1326 {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
1327
1328 {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301329 {"TX SMIC MUX1", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301330 {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
1331 {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
1332 {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
1333 {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
1334 {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
1335 {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
1336 {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
1337 {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
1338 {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
1339 {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
1340 {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
1341 {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
1342
1343 {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
1344 {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
1345 {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
1346 {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
1347 {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
1348 {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
1349 {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
1350 {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
1351 {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
1352
1353 {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301354 {"TX SMIC MUX2", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301355 {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
1356 {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
1357 {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
1358 {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
1359 {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
1360 {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
1361 {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
1362 {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
1363 {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
1364 {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
1365 {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
1366 {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
1367
1368 {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
1369 {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
1370 {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
1371 {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
1372 {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
1373 {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
1374 {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
1375 {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
1376 {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
1377
1378 {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301379 {"TX SMIC MUX3", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301380 {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
1381 {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
1382 {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
1383 {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
1384 {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
1385 {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
1386 {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
1387 {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
1388 {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
1389 {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
1390 {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
1391 {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
1392
1393 {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
1394 {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
1395 {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
1396 {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
1397 {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
1398 {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
1399 {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
1400 {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
1401 {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
1402
1403 {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301404 {"TX SMIC MUX4", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301405 {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
1406 {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
1407 {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
1408 {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
1409 {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
1410 {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
1411 {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
1412 {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
1413 {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
1414 {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
1415 {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
1416 {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
1417
1418 {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
1419 {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
1420 {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
1421 {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
1422 {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
1423 {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
1424 {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
1425 {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
1426 {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
1427
1428 {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301429 {"TX SMIC MUX5", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301430 {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
1431 {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
1432 {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
1433 {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
1434 {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
1435 {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
1436 {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
1437 {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
1438 {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
1439 {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
1440 {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
1441 {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
1442
1443 {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
1444 {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
1445 {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
1446 {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
1447 {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
1448 {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
1449 {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
1450 {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
1451 {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
1452
1453 {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301454 {"TX SMIC MUX6", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301455 {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
1456 {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
1457 {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
1458 {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
1459 {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
1460 {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
1461 {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
1462 {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
1463 {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
1464 {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
1465 {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
1466 {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
1467
1468 {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
1469 {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
1470 {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
1471 {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
1472 {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
1473 {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
1474 {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
1475 {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
1476 {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
1477
1478 {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301479 {"TX SMIC MUX7", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301480 {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
1481 {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
1482 {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
1483 {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
1484 {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
1485 {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
1486 {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
1487 {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
1488 {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
1489 {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
1490 {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
1491 {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
1492};
1493
1494static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
1495 SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
1496 BOLERO_CDC_TX0_TX_VOL_CTL,
1497 0, -84, 40, digital_gain),
1498 SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
1499 BOLERO_CDC_TX1_TX_VOL_CTL,
1500 0, -84, 40, digital_gain),
1501 SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
1502 BOLERO_CDC_TX2_TX_VOL_CTL,
1503 0, -84, 40, digital_gain),
1504 SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
1505 BOLERO_CDC_TX3_TX_VOL_CTL,
1506 0, -84, 40, digital_gain),
1507 SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
1508 BOLERO_CDC_TX4_TX_VOL_CTL,
1509 0, -84, 40, digital_gain),
1510 SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
1511 BOLERO_CDC_TX5_TX_VOL_CTL,
1512 0, -84, 40, digital_gain),
1513 SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
1514 BOLERO_CDC_TX6_TX_VOL_CTL,
1515 0, -84, 40, digital_gain),
1516 SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
1517 BOLERO_CDC_TX7_TX_VOL_CTL,
1518 0, -84, 40, digital_gain),
1519};
1520
Sudheer Papothia7397942019-03-19 03:14:23 +05301521static int tx_macro_tx_va_mclk_enable(struct tx_macro_priv *tx_priv,
1522 struct regmap *regmap, int clk_type,
1523 bool enable)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301524{
Meng Wang69b55c82019-05-29 11:04:29 +08001525 int ret = 0, clk_tx_ret = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301526
Sudheer Papothi7601cc62019-03-30 03:00:52 +05301527 dev_dbg(tx_priv->dev,
1528 "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
Sudheer Papothia7397942019-03-19 03:14:23 +05301529 __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
Sudheer Papothi7601cc62019-03-30 03:00:52 +05301530 (enable ? "enable" : "disable"), tx_priv->tx_mclk_users);
Tanya Dixit8530fb92018-09-14 16:01:25 +05301531
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301532 if (enable) {
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301533 if (tx_priv->swr_clk_users == 0)
Karthikeyan Mani01f1ba42019-02-26 18:48:15 -08001534 msm_cdc_pinctrl_select_active_state(
1535 tx_priv->tx_swr_gpio_p);
Sudheer Papothia7397942019-03-19 03:14:23 +05301536
Meng Wang69b55c82019-05-29 11:04:29 +08001537 clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301538 TX_CORE_CLK,
1539 TX_CORE_CLK,
1540 true);
1541 if (clk_type == TX_MCLK) {
1542 ret = tx_macro_mclk_enable(tx_priv, 1);
1543 if (ret < 0) {
1544 if (tx_priv->swr_clk_users == 0)
1545 msm_cdc_pinctrl_select_sleep_state(
1546 tx_priv->tx_swr_gpio_p);
1547 dev_err_ratelimited(tx_priv->dev,
1548 "%s: request clock enable failed\n",
1549 __func__);
1550 goto done;
1551 }
1552 }
1553 if (clk_type == VA_MCLK) {
Sudheer Papothia7397942019-03-19 03:14:23 +05301554 ret = bolero_clk_rsc_request_clock(tx_priv->dev,
1555 TX_CORE_CLK,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301556 VA_CORE_CLK,
Sudheer Papothia7397942019-03-19 03:14:23 +05301557 true);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301558 if (ret < 0) {
1559 if (tx_priv->swr_clk_users == 0)
Sudheer Papothia7397942019-03-19 03:14:23 +05301560 msm_cdc_pinctrl_select_sleep_state(
1561 tx_priv->tx_swr_gpio_p);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301562 dev_err_ratelimited(tx_priv->dev,
1563 "%s: swr request clk failed\n",
1564 __func__);
1565 goto done;
Sudheer Papothia7397942019-03-19 03:14:23 +05301566 }
Sudheer Papothi296867b2019-06-20 09:24:09 +05301567 bolero_clk_rsc_fs_gen_request(tx_priv->dev,
1568 true);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301569 if (tx_priv->tx_mclk_users == 0) {
1570 regmap_update_bits(regmap,
1571 BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK,
1572 0x01, 0x01);
1573 regmap_update_bits(regmap,
1574 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
1575 0x01, 0x01);
1576 regmap_update_bits(regmap,
1577 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
1578 0x01, 0x01);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301579 }
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301580 }
1581 if (tx_priv->swr_clk_users == 0) {
Sudheer Papothi7601cc62019-03-30 03:00:52 +05301582 dev_dbg(tx_priv->dev, "%s: reset_swr: %d\n",
1583 __func__, tx_priv->reset_swr);
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05301584 if (tx_priv->reset_swr)
1585 regmap_update_bits(regmap,
1586 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1587 0x02, 0x02);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301588 regmap_update_bits(regmap,
1589 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1590 0x01, 0x01);
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05301591 if (tx_priv->reset_swr)
1592 regmap_update_bits(regmap,
1593 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1594 0x02, 0x00);
1595 tx_priv->reset_swr = false;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301596 }
Meng Wang69b55c82019-05-29 11:04:29 +08001597 if (!clk_tx_ret)
1598 ret = bolero_clk_rsc_request_clock(tx_priv->dev,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301599 TX_CORE_CLK,
1600 TX_CORE_CLK,
1601 false);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301602 tx_priv->swr_clk_users++;
1603 } else {
1604 if (tx_priv->swr_clk_users <= 0) {
Sudheer Papothia7397942019-03-19 03:14:23 +05301605 dev_err_ratelimited(tx_priv->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301606 "tx swrm clock users already 0\n");
1607 tx_priv->swr_clk_users = 0;
Sudheer Papothia7397942019-03-19 03:14:23 +05301608 return 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301609 }
Meng Wang69b55c82019-05-29 11:04:29 +08001610 clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301611 TX_CORE_CLK,
1612 TX_CORE_CLK,
1613 true);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301614 tx_priv->swr_clk_users--;
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301615 if (tx_priv->swr_clk_users == 0)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301616 regmap_update_bits(regmap,
1617 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1618 0x01, 0x00);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301619 if (clk_type == TX_MCLK)
1620 tx_macro_mclk_enable(tx_priv, 0);
1621 if (clk_type == VA_MCLK) {
1622 if (tx_priv->tx_mclk_users == 0) {
1623 regmap_update_bits(regmap,
1624 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
1625 0x01, 0x00);
1626 regmap_update_bits(regmap,
1627 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
1628 0x01, 0x00);
Sudheer Papothia7397942019-03-19 03:14:23 +05301629 }
Sudheer Papothi296867b2019-06-20 09:24:09 +05301630 bolero_clk_rsc_fs_gen_request(tx_priv->dev,
1631 false);
Sudheer Papothia7397942019-03-19 03:14:23 +05301632 ret = bolero_clk_rsc_request_clock(tx_priv->dev,
1633 TX_CORE_CLK,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301634 VA_CORE_CLK,
Sudheer Papothia7397942019-03-19 03:14:23 +05301635 false);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301636 if (ret < 0) {
1637 dev_err_ratelimited(tx_priv->dev,
1638 "%s: swr request clk failed\n",
1639 __func__);
1640 goto done;
1641 }
1642 }
Meng Wang69b55c82019-05-29 11:04:29 +08001643 if (!clk_tx_ret)
1644 ret = bolero_clk_rsc_request_clock(tx_priv->dev,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301645 TX_CORE_CLK,
1646 TX_CORE_CLK,
1647 false);
1648 if (tx_priv->swr_clk_users == 0)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301649 msm_cdc_pinctrl_select_sleep_state(
1650 tx_priv->tx_swr_gpio_p);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301651 }
Sudheer Papothia7397942019-03-19 03:14:23 +05301652 return 0;
1653
1654done:
Meng Wang69b55c82019-05-29 11:04:29 +08001655 if (!clk_tx_ret)
1656 bolero_clk_rsc_request_clock(tx_priv->dev,
Sudheer Papothia7397942019-03-19 03:14:23 +05301657 TX_CORE_CLK,
1658 TX_CORE_CLK,
1659 false);
1660 return ret;
1661}
1662
1663static int tx_macro_swrm_clock(void *handle, bool enable)
1664{
1665 struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
1666 struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
1667 int ret = 0;
1668
1669 if (regmap == NULL) {
1670 dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
1671 return -EINVAL;
1672 }
1673
1674 mutex_lock(&tx_priv->swr_clk_lock);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301675 dev_dbg(tx_priv->dev,
1676 "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
1677 __func__, (enable ? "enable" : "disable"),
1678 tx_priv->tx_swr_clk_cnt, tx_priv->va_swr_clk_cnt);
Sudheer Papothia7397942019-03-19 03:14:23 +05301679
1680 if (enable) {
Sudheer Papothi7601cc62019-03-30 03:00:52 +05301681 pm_runtime_get_sync(tx_priv->dev);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301682 if (tx_priv->va_swr_clk_cnt && !tx_priv->tx_swr_clk_cnt) {
Sudheer Papothia7397942019-03-19 03:14:23 +05301683 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1684 VA_MCLK, enable);
1685 if (ret)
1686 goto done;
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301687 tx_priv->va_clk_status++;
Sudheer Papothia7397942019-03-19 03:14:23 +05301688 } else {
Sudheer Papothia7397942019-03-19 03:14:23 +05301689 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1690 TX_MCLK, enable);
1691 if (ret)
1692 goto done;
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301693 tx_priv->tx_clk_status++;
Sudheer Papothia7397942019-03-19 03:14:23 +05301694 }
Sudheer Papothi7601cc62019-03-30 03:00:52 +05301695 pm_runtime_mark_last_busy(tx_priv->dev);
1696 pm_runtime_put_autosuspend(tx_priv->dev);
Sudheer Papothia7397942019-03-19 03:14:23 +05301697 } else {
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301698 if (tx_priv->va_clk_status && !tx_priv->tx_clk_status) {
Sudheer Papothia7397942019-03-19 03:14:23 +05301699 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1700 VA_MCLK, enable);
1701 if (ret)
1702 goto done;
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301703 --tx_priv->va_clk_status;
1704 } else if (!tx_priv->va_clk_status && tx_priv->tx_clk_status) {
Sudheer Papothia7397942019-03-19 03:14:23 +05301705 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1706 TX_MCLK, enable);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301707 if (ret)
1708 goto done;
1709 --tx_priv->tx_clk_status;
1710 } else if (tx_priv->va_clk_status && tx_priv->tx_clk_status) {
1711 if (!tx_priv->va_swr_clk_cnt && tx_priv->tx_swr_clk_cnt) {
1712 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1713 VA_MCLK, enable);
Sudheer Papothia7397942019-03-19 03:14:23 +05301714 if (ret)
1715 goto done;
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301716 --tx_priv->va_clk_status;
1717 } else {
1718 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1719 TX_MCLK, enable);
1720 if (ret)
1721 goto done;
1722 --tx_priv->tx_clk_status;
Sudheer Papothia7397942019-03-19 03:14:23 +05301723 }
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301724
1725 } else {
1726 dev_dbg(tx_priv->dev,
1727 "%s: Both clocks are disabled\n", __func__);
Sudheer Papothia7397942019-03-19 03:14:23 +05301728 }
1729 }
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301730
1731 dev_dbg(tx_priv->dev,
1732 "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
1733 __func__, tx_priv->swr_clk_users, tx_priv->tx_clk_status,
1734 tx_priv->va_clk_status);
Sudheer Papothia7397942019-03-19 03:14:23 +05301735done:
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301736 mutex_unlock(&tx_priv->swr_clk_lock);
1737 return ret;
1738}
1739
1740static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
1741 struct tx_macro_priv *tx_priv)
1742{
1743 u32 div_factor = TX_MACRO_CLK_DIV_2;
1744 u32 mclk_rate = TX_MACRO_MCLK_FREQ;
1745
1746 if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
1747 mclk_rate % dmic_sample_rate != 0)
1748 goto undefined_rate;
1749
1750 div_factor = mclk_rate / dmic_sample_rate;
1751
1752 switch (div_factor) {
1753 case 2:
1754 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
1755 break;
1756 case 3:
1757 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
1758 break;
1759 case 4:
1760 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
1761 break;
1762 case 6:
1763 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
1764 break;
1765 case 8:
1766 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
1767 break;
1768 case 16:
1769 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
1770 break;
1771 default:
1772 /* Any other DIV factor is invalid */
1773 goto undefined_rate;
1774 }
1775
1776 /* Valid dmic DIV factors */
1777 dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
1778 __func__, div_factor, mclk_rate);
1779
1780 return dmic_sample_rate;
1781
1782undefined_rate:
1783 dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
1784 __func__, dmic_sample_rate, mclk_rate);
1785 dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
1786
1787 return dmic_sample_rate;
1788}
1789
Meng Wang15c825d2018-09-06 10:49:18 +08001790static int tx_macro_init(struct snd_soc_component *component)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301791{
Meng Wang15c825d2018-09-06 10:49:18 +08001792 struct snd_soc_dapm_context *dapm =
1793 snd_soc_component_get_dapm(component);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301794 int ret = 0, i = 0;
1795 struct device *tx_dev = NULL;
1796 struct tx_macro_priv *tx_priv = NULL;
1797
Meng Wang15c825d2018-09-06 10:49:18 +08001798 tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301799 if (!tx_dev) {
Meng Wang15c825d2018-09-06 10:49:18 +08001800 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301801 "%s: null device for macro!\n", __func__);
1802 return -EINVAL;
1803 }
1804 tx_priv = dev_get_drvdata(tx_dev);
1805 if (!tx_priv) {
Meng Wang15c825d2018-09-06 10:49:18 +08001806 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301807 "%s: priv is null for macro!\n", __func__);
1808 return -EINVAL;
1809 }
1810 ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
1811 ARRAY_SIZE(tx_macro_dapm_widgets));
1812 if (ret < 0) {
1813 dev_err(tx_dev, "%s: Failed to add controls\n", __func__);
1814 return ret;
1815 }
1816
1817 ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
1818 ARRAY_SIZE(tx_audio_map));
1819 if (ret < 0) {
1820 dev_err(tx_dev, "%s: Failed to add routes\n", __func__);
1821 return ret;
1822 }
1823
1824 ret = snd_soc_dapm_new_widgets(dapm->card);
1825 if (ret < 0) {
1826 dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
1827 return ret;
1828 }
1829
Meng Wang15c825d2018-09-06 10:49:18 +08001830 ret = snd_soc_add_component_controls(component, tx_macro_snd_controls,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301831 ARRAY_SIZE(tx_macro_snd_controls));
1832 if (ret < 0) {
1833 dev_err(tx_dev, "%s: Failed to add snd_ctls\n", __func__);
1834 return ret;
1835 }
Laxminath Kasam638b5602018-09-24 13:19:52 +05301836
1837 snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
1838 snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
Karthikeyan Manif3bb8182019-07-11 14:38:54 -07001839 snd_soc_dapm_ignore_suspend(dapm, "TX_AIF3 Capture");
Laxminath Kasam638b5602018-09-24 13:19:52 +05301840 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC0");
1841 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC1");
1842 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC2");
1843 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC3");
Vatsal Bucha39ead2c2018-12-14 12:22:46 +05301844 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC0");
1845 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC1");
1846 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC2");
1847 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC3");
1848 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC4");
1849 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC5");
1850 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC6");
1851 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC7");
Laxminath Kasam638b5602018-09-24 13:19:52 +05301852 snd_soc_dapm_sync(dapm);
1853
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301854 for (i = 0; i < NUM_DECIMATORS; i++) {
1855 tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
1856 tx_priv->tx_hpf_work[i].decimator = i;
1857 INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
1858 tx_macro_tx_hpf_corner_freq_callback);
1859 }
1860
1861 for (i = 0; i < NUM_DECIMATORS; i++) {
1862 tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
1863 tx_priv->tx_mute_dwork[i].decimator = i;
1864 INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
1865 tx_macro_mute_update_callback);
1866 }
Meng Wang15c825d2018-09-06 10:49:18 +08001867 tx_priv->component = component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301868
1869 return 0;
1870}
1871
Meng Wang15c825d2018-09-06 10:49:18 +08001872static int tx_macro_deinit(struct snd_soc_component *component)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301873{
1874 struct device *tx_dev = NULL;
1875 struct tx_macro_priv *tx_priv = NULL;
1876
Meng Wang15c825d2018-09-06 10:49:18 +08001877 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301878 return -EINVAL;
1879
Meng Wang15c825d2018-09-06 10:49:18 +08001880 tx_priv->component = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301881 return 0;
1882}
1883
1884static void tx_macro_add_child_devices(struct work_struct *work)
1885{
1886 struct tx_macro_priv *tx_priv = NULL;
1887 struct platform_device *pdev = NULL;
1888 struct device_node *node = NULL;
1889 struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
1890 int ret = 0;
1891 u16 count = 0, ctrl_num = 0;
1892 struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
1893 char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
1894 bool tx_swr_master_node = false;
1895
1896 tx_priv = container_of(work, struct tx_macro_priv,
1897 tx_macro_add_child_devices_work);
1898 if (!tx_priv) {
1899 pr_err("%s: Memory for tx_priv does not exist\n",
1900 __func__);
1901 return;
1902 }
1903
1904 if (!tx_priv->dev) {
1905 pr_err("%s: tx dev does not exist\n", __func__);
1906 return;
1907 }
1908
1909 if (!tx_priv->dev->of_node) {
1910 dev_err(tx_priv->dev,
1911 "%s: DT node for tx_priv does not exist\n", __func__);
1912 return;
1913 }
1914
1915 platdata = &tx_priv->swr_plat_data;
1916 tx_priv->child_count = 0;
1917
1918 for_each_available_child_of_node(tx_priv->dev->of_node, node) {
1919 tx_swr_master_node = false;
1920 if (strnstr(node->name, "tx_swr_master",
1921 strlen("tx_swr_master")) != NULL)
1922 tx_swr_master_node = true;
1923
1924 if (tx_swr_master_node)
1925 strlcpy(plat_dev_name, "tx_swr_ctrl",
1926 (TX_MACRO_SWR_STRING_LEN - 1));
1927 else
1928 strlcpy(plat_dev_name, node->name,
1929 (TX_MACRO_SWR_STRING_LEN - 1));
1930
1931 pdev = platform_device_alloc(plat_dev_name, -1);
1932 if (!pdev) {
1933 dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
1934 __func__);
1935 ret = -ENOMEM;
1936 goto err;
1937 }
1938 pdev->dev.parent = tx_priv->dev;
1939 pdev->dev.of_node = node;
1940
1941 if (tx_swr_master_node) {
1942 ret = platform_device_add_data(pdev, platdata,
1943 sizeof(*platdata));
1944 if (ret) {
1945 dev_err(&pdev->dev,
1946 "%s: cannot add plat data ctrl:%d\n",
1947 __func__, ctrl_num);
1948 goto fail_pdev_add;
1949 }
1950 }
1951
1952 ret = platform_device_add(pdev);
1953 if (ret) {
1954 dev_err(&pdev->dev,
1955 "%s: Cannot add platform device\n",
1956 __func__);
1957 goto fail_pdev_add;
1958 }
1959
1960 if (tx_swr_master_node) {
1961 temp = krealloc(swr_ctrl_data,
1962 (ctrl_num + 1) * sizeof(
1963 struct tx_macro_swr_ctrl_data),
1964 GFP_KERNEL);
1965 if (!temp) {
1966 ret = -ENOMEM;
1967 goto fail_pdev_add;
1968 }
1969 swr_ctrl_data = temp;
1970 swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
1971 ctrl_num++;
1972 dev_dbg(&pdev->dev,
1973 "%s: Added soundwire ctrl device(s)\n",
1974 __func__);
1975 tx_priv->swr_ctrl_data = swr_ctrl_data;
1976 }
1977 if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
1978 tx_priv->pdev_child_devices[
1979 tx_priv->child_count++] = pdev;
1980 else
1981 goto err;
1982 }
1983 return;
1984fail_pdev_add:
1985 for (count = 0; count < tx_priv->child_count; count++)
1986 platform_device_put(tx_priv->pdev_child_devices[count]);
1987err:
1988 return;
1989}
1990
Sudheer Papothia3e969d2018-10-27 06:22:10 +05301991static int tx_macro_set_port_map(struct snd_soc_component *component,
1992 u32 usecase, u32 size, void *data)
1993{
1994 struct device *tx_dev = NULL;
1995 struct tx_macro_priv *tx_priv = NULL;
1996 struct swrm_port_config port_cfg;
1997 int ret = 0;
1998
1999 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
2000 return -EINVAL;
2001
2002 memset(&port_cfg, 0, sizeof(port_cfg));
2003 port_cfg.uc = usecase;
2004 port_cfg.size = size;
2005 port_cfg.params = data;
2006
Karthikeyan Mani3bd80a52019-06-04 23:40:16 -07002007 if (tx_priv->swr_ctrl_data)
2008 ret = swrm_wcd_notify(
2009 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
2010 SWR_SET_PORT_MAP, &port_cfg);
Sudheer Papothia3e969d2018-10-27 06:22:10 +05302011
2012 return ret;
2013}
2014
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302015static void tx_macro_init_ops(struct macro_ops *ops,
2016 char __iomem *tx_io_base)
2017{
2018 memset(ops, 0, sizeof(struct macro_ops));
2019 ops->init = tx_macro_init;
2020 ops->exit = tx_macro_deinit;
2021 ops->io_base = tx_io_base;
2022 ops->dai_ptr = tx_macro_dai;
2023 ops->num_dais = ARRAY_SIZE(tx_macro_dai);
Laxminath Kasamfb0d6832018-09-22 01:49:52 +05302024 ops->event_handler = tx_macro_event_handler;
Aditya Bavanaric4e96122018-11-14 14:46:38 +05302025 ops->reg_wake_irq = tx_macro_reg_wake_irq;
Sudheer Papothia3e969d2018-10-27 06:22:10 +05302026 ops->set_port_map = tx_macro_set_port_map;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302027}
2028
2029static int tx_macro_probe(struct platform_device *pdev)
2030{
2031 struct macro_ops ops = {0};
2032 struct tx_macro_priv *tx_priv = NULL;
2033 u32 tx_base_addr = 0, sample_rate = 0;
2034 char __iomem *tx_io_base = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302035 int ret = 0;
2036 const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
Karthikeyan Mani3bd80a52019-06-04 23:40:16 -07002037 u32 is_used_tx_swr_gpio = 1;
2038 const char *is_used_tx_swr_gpio_dt = "qcom,is-used-swr-gpio";
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302039
2040 tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
2041 GFP_KERNEL);
2042 if (!tx_priv)
2043 return -ENOMEM;
2044 platform_set_drvdata(pdev, tx_priv);
2045
2046 tx_priv->dev = &pdev->dev;
2047 ret = of_property_read_u32(pdev->dev.of_node, "reg",
2048 &tx_base_addr);
2049 if (ret) {
2050 dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
2051 __func__, "reg");
2052 return ret;
2053 }
2054 dev_set_drvdata(&pdev->dev, tx_priv);
Karthikeyan Mani3bd80a52019-06-04 23:40:16 -07002055 if (of_find_property(pdev->dev.of_node, is_used_tx_swr_gpio_dt,
2056 NULL)) {
2057 ret = of_property_read_u32(pdev->dev.of_node,
2058 is_used_tx_swr_gpio_dt,
2059 &is_used_tx_swr_gpio);
2060 if (ret) {
2061 dev_err(&pdev->dev, "%s: error reading %s in dt\n",
2062 __func__, is_used_tx_swr_gpio_dt);
2063 is_used_tx_swr_gpio = 1;
2064 }
2065 }
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302066 tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
2067 "qcom,tx-swr-gpios", 0);
Karthikeyan Mani3bd80a52019-06-04 23:40:16 -07002068 if (!tx_priv->tx_swr_gpio_p && is_used_tx_swr_gpio) {
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302069 dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
2070 __func__);
2071 return -EINVAL;
2072 }
Karthikeyan Mani326536d2019-06-03 13:29:43 -07002073 if (msm_cdc_pinctrl_get_state(tx_priv->tx_swr_gpio_p) < 0) {
2074 dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
2075 __func__);
2076 return -EPROBE_DEFER;
2077 }
2078
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302079 tx_io_base = devm_ioremap(&pdev->dev,
2080 tx_base_addr, TX_MACRO_MAX_OFFSET);
2081 if (!tx_io_base) {
2082 dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
2083 return -ENOMEM;
2084 }
2085 tx_priv->tx_io_base = tx_io_base;
2086 ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
2087 &sample_rate);
2088 if (ret) {
2089 dev_err(&pdev->dev,
2090 "%s: could not find sample_rate entry in dt\n",
2091 __func__);
2092 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
2093 } else {
2094 if (tx_macro_validate_dmic_sample_rate(
2095 sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
2096 return -EINVAL;
2097 }
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05302098 tx_priv->reset_swr = true;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302099 INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
2100 tx_macro_add_child_devices);
2101 tx_priv->swr_plat_data.handle = (void *) tx_priv;
2102 tx_priv->swr_plat_data.read = NULL;
2103 tx_priv->swr_plat_data.write = NULL;
2104 tx_priv->swr_plat_data.bulk_write = NULL;
2105 tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
2106 tx_priv->swr_plat_data.handle_irq = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302107
2108 mutex_init(&tx_priv->mclk_lock);
2109 mutex_init(&tx_priv->swr_clk_lock);
2110 tx_macro_init_ops(&ops, tx_io_base);
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -07002111 ops.clk_id_req = TX_CORE_CLK;
2112 ops.default_clk_id = TX_CORE_CLK;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302113 ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
2114 if (ret) {
2115 dev_err(&pdev->dev,
2116 "%s: register macro failed\n", __func__);
2117 goto err_reg_macro;
2118 }
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -07002119
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302120 schedule_work(&tx_priv->tx_macro_add_child_devices_work);
Sudheer Papothi7601cc62019-03-30 03:00:52 +05302121 pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
2122 pm_runtime_use_autosuspend(&pdev->dev);
2123 pm_runtime_set_suspended(&pdev->dev);
Sudheer Papothi296867b2019-06-20 09:24:09 +05302124 pm_suspend_ignore_children(&pdev->dev, true);
Sudheer Papothi7601cc62019-03-30 03:00:52 +05302125 pm_runtime_enable(&pdev->dev);
2126
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302127 return 0;
2128err_reg_macro:
2129 mutex_destroy(&tx_priv->mclk_lock);
2130 mutex_destroy(&tx_priv->swr_clk_lock);
2131 return ret;
2132}
2133
2134static int tx_macro_remove(struct platform_device *pdev)
2135{
2136 struct tx_macro_priv *tx_priv = NULL;
2137 u16 count = 0;
2138
2139 tx_priv = platform_get_drvdata(pdev);
2140
2141 if (!tx_priv)
2142 return -EINVAL;
2143
Karthikeyan Mani3bd80a52019-06-04 23:40:16 -07002144 if (tx_priv->swr_ctrl_data)
2145 kfree(tx_priv->swr_ctrl_data);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302146 for (count = 0; count < tx_priv->child_count &&
2147 count < TX_MACRO_CHILD_DEVICES_MAX; count++)
2148 platform_device_unregister(tx_priv->pdev_child_devices[count]);
2149
Sudheer Papothi7601cc62019-03-30 03:00:52 +05302150 pm_runtime_disable(&pdev->dev);
2151 pm_runtime_set_suspended(&pdev->dev);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302152 mutex_destroy(&tx_priv->mclk_lock);
2153 mutex_destroy(&tx_priv->swr_clk_lock);
2154 bolero_unregister_macro(&pdev->dev, TX_MACRO);
2155 return 0;
2156}
2157
2158
2159static const struct of_device_id tx_macro_dt_match[] = {
2160 {.compatible = "qcom,tx-macro"},
2161 {}
2162};
2163
Sudheer Papothi7601cc62019-03-30 03:00:52 +05302164static const struct dev_pm_ops bolero_dev_pm_ops = {
2165 SET_RUNTIME_PM_OPS(
2166 bolero_runtime_suspend,
2167 bolero_runtime_resume,
2168 NULL
2169 )
2170};
2171
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302172static struct platform_driver tx_macro_driver = {
2173 .driver = {
2174 .name = "tx_macro",
2175 .owner = THIS_MODULE,
Sudheer Papothi7601cc62019-03-30 03:00:52 +05302176 .pm = &bolero_dev_pm_ops,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302177 .of_match_table = tx_macro_dt_match,
Xiaojun Sang53cd13a2018-06-29 15:14:37 +08002178 .suppress_bind_attrs = true,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302179 },
2180 .probe = tx_macro_probe,
2181 .remove = tx_macro_remove,
2182};
2183
2184module_platform_driver(tx_macro_driver);
2185
2186MODULE_DESCRIPTION("TX macro driver");
2187MODULE_LICENSE("GPL v2");