blob: ef0172badbc4233ce283d561dcfbbe208ab03633 [file] [log] [blame]
Vivek126db5d2018-07-25 22:05:04 +05301/*
Karunakar Dasineni1f1acf52018-12-27 09:27:46 -08002 * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
Vivek126db5d2018-07-25 22:05:04 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for
5 * any purpose with or without fee is hereby granted, provided that the
6 * above copyright notice and this permission notice appear in all
7 * copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
10 * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
11 * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
12 * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
13 * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
14 * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
15 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
16 * PERFORMANCE OF THIS SOFTWARE.
17 */
18
19/**
20 * DOC: This file contains definitions of Data Path configuration.
21 */
22
23#ifndef _CFG_DP_H_
24#define _CFG_DP_H_
25
26#include "cfg_define.h"
27
28#define WLAN_CFG_MAX_CLIENTS 64
Pratik Gandhi4cce3e02018-09-05 19:43:11 +053029#define WLAN_CFG_MAX_CLIENTS_MIN 8
Vivek126db5d2018-07-25 22:05:04 +053030#define WLAN_CFG_MAX_CLIENTS_MAX 64
31
32/* Change this to a lower value to enforce scattered idle list mode */
33#define WLAN_CFG_MAX_ALLOC_SIZE 0x200000
sumedh baikady3c05f972019-04-18 15:30:30 -070034#define WLAN_CFG_MAX_ALLOC_SIZE_MIN 0x80000
Vivek126db5d2018-07-25 22:05:04 +053035#define WLAN_CFG_MAX_ALLOC_SIZE_MAX 0x200000
36
37#define WLAN_CFG_NUM_TCL_DATA_RINGS 3
38#define WLAN_CFG_NUM_TCL_DATA_RINGS_MIN 3
39#define WLAN_CFG_NUM_TCL_DATA_RINGS_MAX 3
40
hangtian04f0ad42019-06-07 11:04:02 +080041#if defined(QCA_LL_TX_FLOW_CONTROL_V2) || \
42 defined(QCA_LL_PDEV_TX_FLOW_CONTROL)
jitiphil60ac9aa2018-10-05 19:54:04 +053043#define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 10
44#define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 15
Vivek126db5d2018-07-25 22:05:04 +053045#else
jitiphil60ac9aa2018-10-05 19:54:04 +053046#define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 0
47#define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 0
Vivek126db5d2018-07-25 22:05:04 +053048#endif
Vivek126db5d2018-07-25 22:05:04 +053049
50#define WLAN_CFG_PER_PDEV_TX_RING_MIN 0
51#define WLAN_CFG_PER_PDEV_TX_RING_MAX 1
52
Vevek Venkatesan4a6c3e82019-06-24 14:29:19 +053053#if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
Vivek126db5d2018-07-25 22:05:04 +053054#define WLAN_CFG_PER_PDEV_RX_RING 0
55#define WLAN_CFG_PER_PDEV_LMAC_RING 0
jitiphil60ac9aa2018-10-05 19:54:04 +053056#define WLAN_LRO_ENABLE 0
Venkata Sharath Chandra Manchala8d583a82019-04-21 12:32:24 -070057#define WLAN_CFG_MAC_PER_TARGET 2
Vivek126db5d2018-07-25 22:05:04 +053058#ifdef IPA_OFFLOAD
Mohit Khanna81179cb2018-08-16 20:50:43 -070059/* Size of TCL TX Ring */
60#define WLAN_CFG_TX_RING_SIZE 1024
jitiphil60ac9aa2018-10-05 19:54:04 +053061#define WLAN_CFG_PER_PDEV_TX_RING 0
62#define WLAN_CFG_IPA_UC_TX_BUF_SIZE 2048
63#define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 3000
64#define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 1024
Vivek126db5d2018-07-25 22:05:04 +053065#else
66#define WLAN_CFG_TX_RING_SIZE 512
jitiphil60ac9aa2018-10-05 19:54:04 +053067#define WLAN_CFG_PER_PDEV_TX_RING 1
68#define WLAN_CFG_IPA_UC_TX_BUF_SIZE 0
69#define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 0
70#define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 0
Vivek126db5d2018-07-25 22:05:04 +053071#endif
72#define WLAN_CFG_TX_COMP_RING_SIZE 1024
73
74/* Tx Descriptor and Tx Extension Descriptor pool sizes */
75#define WLAN_CFG_NUM_TX_DESC 1024
76#define WLAN_CFG_NUM_TX_EXT_DESC 1024
77
78/* Interrupt Mitigation - Batch threshold in terms of number of frames */
79#define WLAN_CFG_INT_BATCH_THRESHOLD_TX 1
80#define WLAN_CFG_INT_BATCH_THRESHOLD_RX 1
81#define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER 1
82
83/* Interrupt Mitigation - Timer threshold in us */
84#define WLAN_CFG_INT_TIMER_THRESHOLD_TX 8
85#define WLAN_CFG_INT_TIMER_THRESHOLD_RX 8
86#define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER 8
Vivek126db5d2018-07-25 22:05:04 +053087#endif
88
Venkata Sharath Chandra Manchalacb6d0c02019-05-16 17:33:18 -070089#define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING 256
90#define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING 256
91
Vivek126db5d2018-07-25 22:05:04 +053092#define WLAN_CFG_PER_PDEV_RX_RING_MIN 0
93#define WLAN_CFG_PER_PDEV_RX_RING_MAX 0
94
95#define WLAN_CFG_PER_PDEV_LMAC_RING_MIN 0
96#define WLAN_CFG_PER_PDEV_LMAC_RING_MAX 1
97
98#define WLAN_CFG_TX_RING_SIZE_MIN 512
99#define WLAN_CFG_TX_RING_SIZE_MAX 2048
100
Pratik Gandhi4cce3e02018-09-05 19:43:11 +0530101#define WLAN_CFG_TX_COMP_RING_SIZE_MIN 512
Vivek126db5d2018-07-25 22:05:04 +0530102#define WLAN_CFG_TX_COMP_RING_SIZE_MAX 0x80000
103
104#define WLAN_CFG_NUM_TX_DESC_MIN 1024
Shashikala Prabhu550e69c2019-03-13 17:41:17 +0530105#define WLAN_CFG_NUM_TX_DESC_MAX 32768
Vivek126db5d2018-07-25 22:05:04 +0530106
107#define WLAN_CFG_NUM_TX_EXT_DESC_MIN 1024
108#define WLAN_CFG_NUM_TX_EXT_DESC_MAX 0x80000
109
110#define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN 1
111#define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX 256
112
113#define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN 1
114#define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX 128
115
Venkata Sharath Chandra Manchalacb6d0c02019-05-16 17:33:18 -0700116#define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MIN 1
117#define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MAX 128
118
119#define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MIN 1
120#define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MAX 128
121
Vivek126db5d2018-07-25 22:05:04 +0530122#define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN 1
123#define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX 1
124
125#define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN 8
126#define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX 100
127
128#define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN 8
129#define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX 500
130
131#define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN 8
132#define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX 1000
133
Venkata Sharath Chandra Manchalacb6d0c02019-05-16 17:33:18 -0700134#define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN 8
135#define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX 500
136
137#define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN 8
138#define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX 500
139
Aniruddha Paul7d991b32018-09-03 17:40:00 +0530140#define WLAN_CFG_NSS_TX_COMP_RING_SIZE 0x2000
141#define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN 0x2000
Aniruddha Paul1b267242019-03-15 12:01:06 +0530142#define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX 0xc000
Vivek126db5d2018-07-25 22:05:04 +0530143
144#ifdef QCA_LL_TX_FLOW_CONTROL_V2
145
146/* Per vdev pools */
147#define WLAN_CFG_NUM_TX_DESC_POOL 3
148#define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
149
150#else /* QCA_LL_TX_FLOW_CONTROL_V2 */
151
152#ifdef TX_PER_PDEV_DESC_POOL
153#define WLAN_CFG_NUM_TX_DESC_POOL MAX_PDEV_CNT
154#define WLAN_CFG_NUM_TXEXT_DESC_POOL MAX_PDEV_CNT
155
156#else /* TX_PER_PDEV_DESC_POOL */
157
158#define WLAN_CFG_NUM_TX_DESC_POOL 3
159#define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
160
161#endif /* TX_PER_PDEV_DESC_POOL */
162#endif /* QCA_LL_TX_FLOW_CONTROL_V2 */
163
164#define WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN 1
165#define WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX 4
166
167#define WLAN_CFG_HTT_PKT_TYPE 2
168#define WLAN_CFG_HTT_PKT_TYPE_MIN 2
169#define WLAN_CFG_HTT_PKT_TYPE_MAX 2
170
171#define WLAN_CFG_MAX_PEER_ID 64
172#define WLAN_CFG_MAX_PEER_ID_MIN 64
173#define WLAN_CFG_MAX_PEER_ID_MAX 64
174
175#define WLAN_CFG_RX_DEFRAG_TIMEOUT 100
176#define WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN 100
177#define WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX 100
178
179#define WLAN_CFG_NUM_TCL_DATA_RINGS 3
180#define WLAN_CFG_NUM_TCL_DATA_RINGS_MIN 3
181#define WLAN_CFG_NUM_TCL_DATA_RINGS_MAX 3
182
183#define WLAN_CFG_NUM_REO_DEST_RING 4
184#define WLAN_CFG_NUM_REO_DEST_RING_MIN 4
185#define WLAN_CFG_NUM_REO_DEST_RING_MAX 4
186
187#define WLAN_CFG_WBM_RELEASE_RING_SIZE 64
188#define WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN 64
189#define WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX 64
190
191#define WLAN_CFG_TCL_CMD_RING_SIZE 32
192#define WLAN_CFG_TCL_CMD_RING_SIZE_MIN 32
193#define WLAN_CFG_TCL_CMD_RING_SIZE_MAX 32
194
195#define WLAN_CFG_TCL_STATUS_RING_SIZE 32
196#define WLAN_CFG_TCL_STATUS_RING_SIZE_MIN 32
197#define WLAN_CFG_TCL_STATUS_RING_SIZE_MAX 32
198
199#if defined(QCA_WIFI_QCA6290)
200#define WLAN_CFG_REO_DST_RING_SIZE 1024
201#else
202#define WLAN_CFG_REO_DST_RING_SIZE 2048
203#endif
204
205#define WLAN_CFG_REO_DST_RING_SIZE_MIN 1024
206#define WLAN_CFG_REO_DST_RING_SIZE_MAX 2048
207
208#define WLAN_CFG_REO_REINJECT_RING_SIZE 32
209#define WLAN_CFG_REO_REINJECT_RING_SIZE_MIN 32
210#define WLAN_CFG_REO_REINJECT_RING_SIZE_MAX 32
211
212#define WLAN_CFG_RX_RELEASE_RING_SIZE 1024
Pratik Gandhi4cce3e02018-09-05 19:43:11 +0530213#define WLAN_CFG_RX_RELEASE_RING_SIZE_MIN 8
Tallapragada Kalyan0ef58ee2019-03-29 17:18:47 +0530214#if defined(QCA_WIFI_QCA6390)
Vivek126db5d2018-07-25 22:05:04 +0530215#define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 1024
Tallapragada Kalyan0ef58ee2019-03-29 17:18:47 +0530216#else
217#define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 8192
218#endif
Vivek126db5d2018-07-25 22:05:04 +0530219
220#define WLAN_CFG_REO_EXCEPTION_RING_SIZE 128
221#define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN 128
222#define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX 128
223
Karunakar Dasineni26ebbe42018-05-31 07:59:10 -0700224#define WLAN_CFG_REO_CMD_RING_SIZE 128
Vivek126db5d2018-07-25 22:05:04 +0530225#define WLAN_CFG_REO_CMD_RING_SIZE_MIN 64
Karunakar Dasineni26ebbe42018-05-31 07:59:10 -0700226#define WLAN_CFG_REO_CMD_RING_SIZE_MAX 128
Vivek126db5d2018-07-25 22:05:04 +0530227
Karunakar Dasineni26ebbe42018-05-31 07:59:10 -0700228#define WLAN_CFG_REO_STATUS_RING_SIZE 256
Vivek126db5d2018-07-25 22:05:04 +0530229#define WLAN_CFG_REO_STATUS_RING_SIZE_MIN 128
Karunakar Dasineni1f1acf52018-12-27 09:27:46 -0800230#define WLAN_CFG_REO_STATUS_RING_SIZE_MAX 2048
Vivek126db5d2018-07-25 22:05:04 +0530231
232#define WLAN_CFG_RXDMA_BUF_RING_SIZE 1024
233#define WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN 1024
234#define WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX 1024
235
236#define WLAN_CFG_RXDMA_REFILL_RING_SIZE 4096
Pratik Gandhi4cce3e02018-09-05 19:43:11 +0530237#define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN 16
Vivek126db5d2018-07-25 22:05:04 +0530238#define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX 4096
239
Prathyusha Guduri36ce8172019-07-19 19:43:39 +0530240#define WLAN_CFG_TX_DESC_LIMIT_0 0
241#define WLAN_CFG_TX_DESC_LIMIT_0_MIN 4096
242#define WLAN_CFG_TX_DESC_LIMIT_0_MAX 32768
243
244#define WLAN_CFG_TX_DESC_LIMIT_1 0
245#define WLAN_CFG_TX_DESC_LIMIT_1_MIN 4096
246#define WLAN_CFG_TX_DESC_LIMIT_1_MAX 32768
247
248#define WLAN_CFG_TX_DESC_LIMIT_2 0
249#define WLAN_CFG_TX_DESC_LIMIT_2_MIN 4096
250#define WLAN_CFG_TX_DESC_LIMIT_2_MAX 32768
251
Prathyusha Guduriaed67e12019-07-21 23:55:52 +0530252#define WLAN_CFG_TX_DEVICE_LIMIT 65536
253#define WLAN_CFG_TX_DEVICE_LIMIT_MIN 16384
254#define WLAN_CFG_TX_DEVICE_LIMIT_MAX 65536
255
Prathyusha Guduriabac9ee2019-07-24 23:49:45 +0530256#define WLAN_CFG_TX_SW_INTERNODE_QUEUE 1024
257#define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN 128
258#define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX 1024
259
Vivek126db5d2018-07-25 22:05:04 +0530260#define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE 4096
Pratik Gandhi4cce3e02018-09-05 19:43:11 +0530261#define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN 16
Kai Chen692850b2018-12-05 15:06:07 -0800262#define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX 8192
Vivek126db5d2018-07-25 22:05:04 +0530263
264#define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE 2048
Pratik Gandhi4cce3e02018-09-05 19:43:11 +0530265#define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN 48
Kai Chen692850b2018-12-05 15:06:07 -0800266#define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX 8192
Vivek126db5d2018-07-25 22:05:04 +0530267
268#define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE 1024
Pratik Gandhi4cce3e02018-09-05 19:43:11 +0530269#define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN 16
Kai Chen692850b2018-12-05 15:06:07 -0800270#define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX 8192
Vivek126db5d2018-07-25 22:05:04 +0530271
272#define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE 4096
273#define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN 4096
Kai Chen692850b2018-12-05 15:06:07 -0800274#define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX 16384
Vivek126db5d2018-07-25 22:05:04 +0530275
276#define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE 1024
277#define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN 1024
Karunakar Dasineni79768452018-09-07 11:32:34 -0700278#define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX 8192
Vivek126db5d2018-07-25 22:05:04 +0530279
Mainak Sen95502732019-07-25 00:48:59 +0530280/**
281 * Allocate as many RX descriptors as buffers in the SW2RXDMA
282 * ring. This value may need to be tuned later.
283 */
284#if defined(QCA_HOST2FW_RXBUF_RING)
285#define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
286#define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
287#define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 1
288
289/**
290 * For low memory AP cases using 1 will reduce the rx descriptors memory req
291 */
292#elif defined(QCA_LOWMEM_CONFIG) || defined(QCA_512M_CONFIG)
293#define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
294#define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
295#define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
296
297/**
298 * AP use cases need to allocate more RX Descriptors than the number of
299 * entries avaialable in the SW2RXDMA buffer replenish ring. This is to account
300 * for frames sitting in REO queues, HW-HW DMA rings etc. Hence using a
301 * multiplication factor of 3, to allocate three times as many RX descriptors
302 * as RX buffers.
303 */
304#else
305#define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 3
306#define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
307#define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
308#endif //QCA_HOST2FW_RXBUF_RING
309
Vivek126db5d2018-07-25 22:05:04 +0530310/* DP INI Declerations */
311#define CFG_DP_HTT_PACKET_TYPE \
312 CFG_INI_UINT("dp_htt_packet_type", \
313 WLAN_CFG_HTT_PKT_TYPE_MIN, \
314 WLAN_CFG_HTT_PKT_TYPE_MAX, \
315 WLAN_CFG_HTT_PKT_TYPE, \
316 CFG_VALUE_OR_DEFAULT, "DP HTT packet type")
317
318#define CFG_DP_INT_BATCH_THRESHOLD_OTHER \
319 CFG_INI_UINT("dp_int_batch_threshold_other", \
Karunakar Dasineni2b7628c2018-10-23 22:59:37 -0700320 WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN, \
321 WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX, \
322 WLAN_CFG_INT_BATCH_THRESHOLD_OTHER, \
Venkata Sharath Chandra Manchalacb6d0c02019-05-16 17:33:18 -0700323 CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Other")
Vivek126db5d2018-07-25 22:05:04 +0530324
325#define CFG_DP_INT_BATCH_THRESHOLD_RX \
326 CFG_INI_UINT("dp_int_batch_threshold_rx", \
327 WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN, \
328 WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX, \
329 WLAN_CFG_INT_BATCH_THRESHOLD_RX, \
Venkata Sharath Chandra Manchalacb6d0c02019-05-16 17:33:18 -0700330 CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Rx")
Vivek126db5d2018-07-25 22:05:04 +0530331
332#define CFG_DP_INT_BATCH_THRESHOLD_TX \
333 CFG_INI_UINT("dp_int_batch_threshold_tx", \
334 WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN, \
335 WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX, \
336 WLAN_CFG_INT_BATCH_THRESHOLD_TX, \
337 CFG_VALUE_OR_DEFAULT, "DP INT threshold Tx")
338
339#define CFG_DP_INT_TIMER_THRESHOLD_OTHER \
340 CFG_INI_UINT("dp_int_timer_threshold_other", \
341 WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN, \
342 WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX, \
343 WLAN_CFG_INT_TIMER_THRESHOLD_OTHER, \
344 CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Other")
345
346#define CFG_DP_INT_TIMER_THRESHOLD_RX \
347 CFG_INI_UINT("dp_int_timer_threshold_rx", \
348 WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN, \
349 WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX, \
350 WLAN_CFG_INT_TIMER_THRESHOLD_RX, \
351 CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Rx")
352
Venkata Sharath Chandra Manchalacb6d0c02019-05-16 17:33:18 -0700353#define CFG_DP_INT_TIMER_THRESHOLD_REO_RING \
354 CFG_INI_UINT("dp_int_timer_threshold_reo_ring", \
355 WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN, \
356 WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX, \
357 WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING, \
358 CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Reo ring")
359
360#define CFG_DP_INT_TIMER_THRESHOLD_WBM_RELEASE_RING \
361 CFG_INI_UINT("dp_int_timer_threshold_wbm_release_ring", \
362 WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN, \
363 WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX, \
364 WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING, \
365 CFG_VALUE_OR_DEFAULT, "DP INT timer threshold wbm release ring")
366
Vivek126db5d2018-07-25 22:05:04 +0530367#define CFG_DP_INT_TIMER_THRESHOLD_TX \
368 CFG_INI_UINT("dp_int_timer_threshold_tx", \
369 WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN, \
370 WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX, \
371 WLAN_CFG_INT_TIMER_THRESHOLD_TX, \
372 CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Tx")
373
374#define CFG_DP_MAX_ALLOC_SIZE \
375 CFG_INI_UINT("dp_max_alloc_size", \
376 WLAN_CFG_MAX_ALLOC_SIZE_MIN, \
377 WLAN_CFG_MAX_ALLOC_SIZE_MAX, \
378 WLAN_CFG_MAX_ALLOC_SIZE, \
379 CFG_VALUE_OR_DEFAULT, "DP Max Alloc Size")
380
381#define CFG_DP_MAX_CLIENTS \
382 CFG_INI_UINT("dp_max_clients", \
383 WLAN_CFG_MAX_CLIENTS_MIN, \
384 WLAN_CFG_MAX_CLIENTS_MAX, \
385 WLAN_CFG_MAX_CLIENTS, \
386 CFG_VALUE_OR_DEFAULT, "DP Max Clients")
387
388#define CFG_DP_MAX_PEER_ID \
389 CFG_INI_UINT("dp_max_peer_id", \
390 WLAN_CFG_MAX_PEER_ID_MIN, \
391 WLAN_CFG_MAX_PEER_ID_MAX, \
392 WLAN_CFG_MAX_PEER_ID, \
393 CFG_VALUE_OR_DEFAULT, "DP Max Peer ID")
394
395#define CFG_DP_REO_DEST_RINGS \
396 CFG_INI_UINT("dp_reo_dest_rings", \
397 WLAN_CFG_NUM_REO_DEST_RING_MIN, \
398 WLAN_CFG_NUM_REO_DEST_RING_MAX, \
399 WLAN_CFG_NUM_REO_DEST_RING, \
400 CFG_VALUE_OR_DEFAULT, "DP REO Destination Rings")
401
402#define CFG_DP_TCL_DATA_RINGS \
403 CFG_INI_UINT("dp_tcl_data_rings", \
404 WLAN_CFG_NUM_TCL_DATA_RINGS_MIN, \
405 WLAN_CFG_NUM_TCL_DATA_RINGS_MAX, \
406 WLAN_CFG_NUM_TCL_DATA_RINGS, \
407 CFG_VALUE_OR_DEFAULT, "DP TCL Data Rings")
408
409#define CFG_DP_TX_DESC \
410 CFG_INI_UINT("dp_tx_desc", \
411 WLAN_CFG_NUM_TX_DESC_MIN, \
412 WLAN_CFG_NUM_TX_DESC_MAX, \
413 WLAN_CFG_NUM_TX_DESC, \
414 CFG_VALUE_OR_DEFAULT, "DP Tx Descriptors")
415
416#define CFG_DP_TX_EXT_DESC \
417 CFG_INI_UINT("dp_tx_ext_desc", \
418 WLAN_CFG_NUM_TX_EXT_DESC_MIN, \
419 WLAN_CFG_NUM_TX_EXT_DESC_MAX, \
420 WLAN_CFG_NUM_TX_EXT_DESC, \
421 CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors")
422
423#define CFG_DP_TX_EXT_DESC_POOLS \
424 CFG_INI_UINT("dp_tx_ext_desc_pool", \
425 WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN, \
426 WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX, \
427 WLAN_CFG_NUM_TXEXT_DESC_POOL, \
428 CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors Pool")
429
430#define CFG_DP_PDEV_RX_RING \
431 CFG_INI_UINT("dp_pdev_rx_ring", \
432 WLAN_CFG_PER_PDEV_RX_RING_MIN, \
433 WLAN_CFG_PER_PDEV_RX_RING_MAX, \
434 WLAN_CFG_PER_PDEV_RX_RING, \
435 CFG_VALUE_OR_DEFAULT, "DP PDEV Rx Ring")
436
437#define CFG_DP_PDEV_TX_RING \
438 CFG_INI_UINT("dp_pdev_tx_ring", \
439 WLAN_CFG_PER_PDEV_TX_RING_MIN, \
440 WLAN_CFG_PER_PDEV_TX_RING_MAX, \
441 WLAN_CFG_PER_PDEV_TX_RING, \
442 CFG_VALUE_OR_DEFAULT, \
443 "DP PDEV Tx Ring")
444
445#define CFG_DP_RX_DEFRAG_TIMEOUT \
446 CFG_INI_UINT("dp_rx_defrag_timeout", \
447 WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN, \
448 WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX, \
449 WLAN_CFG_RX_DEFRAG_TIMEOUT, \
450 CFG_VALUE_OR_DEFAULT, "DP Rx Defrag Timeout")
451
452#define CFG_DP_TX_COMPL_RING_SIZE \
453 CFG_INI_UINT("dp_tx_compl_ring_size", \
454 WLAN_CFG_TX_COMP_RING_SIZE_MIN, \
455 WLAN_CFG_TX_COMP_RING_SIZE_MAX, \
456 WLAN_CFG_TX_COMP_RING_SIZE, \
457 CFG_VALUE_OR_DEFAULT, "DP Tx Completion Ring Size")
458
459#define CFG_DP_TX_RING_SIZE \
460 CFG_INI_UINT("dp_tx_ring_size", \
461 WLAN_CFG_TX_RING_SIZE_MIN,\
462 WLAN_CFG_TX_RING_SIZE_MAX,\
463 WLAN_CFG_TX_RING_SIZE,\
464 CFG_VALUE_OR_DEFAULT, "DP Tx Ring Size")
465
466#define CFG_DP_NSS_COMP_RING_SIZE \
467 CFG_INI_UINT("dp_nss_comp_ring_size", \
468 WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN, \
469 WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX, \
470 WLAN_CFG_NSS_TX_COMP_RING_SIZE, \
471 CFG_VALUE_OR_DEFAULT, "DP NSS completion Ring Size")
472
473#define CFG_DP_PDEV_LMAC_RING \
474 CFG_INI_UINT("dp_pdev_lmac_ring", \
475 WLAN_CFG_PER_PDEV_LMAC_RING_MIN, \
476 WLAN_CFG_PER_PDEV_LMAC_RING_MAX, \
477 WLAN_CFG_PER_PDEV_LMAC_RING, \
478 CFG_VALUE_OR_DEFAULT, "DP pdev LMAC ring")
479
480#define CFG_DP_BASE_HW_MAC_ID \
481 CFG_INI_UINT("dp_base_hw_macid", \
482 0, 1, 1, \
483 CFG_VALUE_OR_DEFAULT, "DP Base HW Mac ID")
484
Vivek126db5d2018-07-25 22:05:04 +0530485#define CFG_DP_RX_HASH \
486 CFG_INI_BOOL("dp_rx_hash", true, \
487 "DP Rx Hash")
488
489#define CFG_DP_TSO \
490 CFG_INI_BOOL("TSOEnable", false, \
491 "DP TSO Enabled")
492
Akshay Kosigia4f6e172018-09-03 21:42:27 +0530493#define CFG_DP_LRO \
494 CFG_INI_BOOL("LROEnable", WLAN_LRO_ENABLE, \
495 "DP LRO Enable")
496
497#define CFG_DP_SG \
498 CFG_INI_BOOL("dp_sg_support", false, \
499 "DP SG Enable")
500
501#define CFG_DP_GRO \
502 CFG_INI_BOOL("GROEnable", false, \
503 "DP GRO Enable")
504
505#define CFG_DP_OL_TX_CSUM \
506 CFG_INI_BOOL("dp_offload_tx_csum_support", false, \
507 "DP tx csum Enable")
508
509#define CFG_DP_OL_RX_CSUM \
510 CFG_INI_BOOL("dp_offload_rx_csum_support", false, \
511 "DP rx csum Enable")
512
513#define CFG_DP_RAWMODE \
514 CFG_INI_BOOL("dp_rawmode_support", false, \
515 "DP rawmode Enable")
516
517#define CFG_DP_PEER_FLOW_CTRL \
518 CFG_INI_BOOL("dp_peer_flow_control_support", false, \
519 "DP peer flow ctrl Enable")
520
Vivek126db5d2018-07-25 22:05:04 +0530521#define CFG_DP_NAPI \
Vivek7047d0d2019-07-09 19:30:40 +0530522 CFG_INI_BOOL("dp_napi_enabled", PLATFORM_VALUE(true, false), \
Vivek126db5d2018-07-25 22:05:04 +0530523 "DP Napi Enabled")
524
525#define CFG_DP_TCP_UDP_CKSUM_OFFLOAD \
jitiphil60ac9aa2018-10-05 19:54:04 +0530526 CFG_INI_BOOL("gEnableIpTcpUdpChecksumOffload", true, \
Vivek126db5d2018-07-25 22:05:04 +0530527 "DP TCP UDP Checksum Offload")
528
529#define CFG_DP_DEFRAG_TIMEOUT_CHECK \
530 CFG_INI_BOOL("dp_defrag_timeout_check", true, \
531 "DP Defrag Timeout Check")
532
533#define CFG_DP_WBM_RELEASE_RING \
534 CFG_INI_UINT("dp_wbm_release_ring", \
535 WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN, \
536 WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX, \
537 WLAN_CFG_WBM_RELEASE_RING_SIZE, \
538 CFG_VALUE_OR_DEFAULT, "DP WBM Release Ring")
539
540#define CFG_DP_TCL_CMD_RING \
541 CFG_INI_UINT("dp_tcl_cmd_ring", \
542 WLAN_CFG_TCL_CMD_RING_SIZE_MIN, \
543 WLAN_CFG_TCL_CMD_RING_SIZE_MAX, \
544 WLAN_CFG_TCL_CMD_RING_SIZE, \
545 CFG_VALUE_OR_DEFAULT, "DP TCL command ring")
546
547#define CFG_DP_TCL_STATUS_RING \
548 CFG_INI_UINT("dp_tcl_status_ring",\
549 WLAN_CFG_TCL_STATUS_RING_SIZE_MIN, \
550 WLAN_CFG_TCL_STATUS_RING_SIZE_MAX, \
551 WLAN_CFG_TCL_STATUS_RING_SIZE, \
552 CFG_VALUE_OR_DEFAULT, "DP TCL status ring")
553
554#define CFG_DP_REO_REINJECT_RING \
555 CFG_INI_UINT("dp_reo_reinject_ring", \
556 WLAN_CFG_REO_REINJECT_RING_SIZE_MIN, \
557 WLAN_CFG_REO_REINJECT_RING_SIZE_MAX, \
558 WLAN_CFG_REO_REINJECT_RING_SIZE, \
559 CFG_VALUE_OR_DEFAULT, "DP REO reinject ring")
560
561#define CFG_DP_RX_RELEASE_RING \
562 CFG_INI_UINT("dp_rx_release_ring", \
563 WLAN_CFG_RX_RELEASE_RING_SIZE_MIN, \
564 WLAN_CFG_RX_RELEASE_RING_SIZE_MAX, \
565 WLAN_CFG_RX_RELEASE_RING_SIZE, \
566 CFG_VALUE_OR_DEFAULT, "DP Rx release ring")
567
568#define CFG_DP_REO_EXCEPTION_RING \
569 CFG_INI_UINT("dp_reo_exception_ring", \
570 WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN, \
571 WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX, \
572 WLAN_CFG_REO_EXCEPTION_RING_SIZE, \
573 CFG_VALUE_OR_DEFAULT, "DP REO exception ring")
574
575#define CFG_DP_REO_CMD_RING \
576 CFG_INI_UINT("dp_reo_cmd_ring", \
577 WLAN_CFG_REO_CMD_RING_SIZE_MIN, \
578 WLAN_CFG_REO_CMD_RING_SIZE_MAX, \
579 WLAN_CFG_REO_CMD_RING_SIZE, \
580 CFG_VALUE_OR_DEFAULT, "DP REO command ring")
581
582#define CFG_DP_REO_STATUS_RING \
583 CFG_INI_UINT("dp_reo_status_ring", \
584 WLAN_CFG_REO_STATUS_RING_SIZE_MIN, \
585 WLAN_CFG_REO_STATUS_RING_SIZE_MAX, \
586 WLAN_CFG_REO_STATUS_RING_SIZE, \
587 CFG_VALUE_OR_DEFAULT, "DP REO status ring")
588
589#define CFG_DP_RXDMA_BUF_RING \
590 CFG_INI_UINT("dp_rxdma_buf_ring", \
591 WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN, \
592 WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX, \
593 WLAN_CFG_RXDMA_BUF_RING_SIZE, \
594 CFG_VALUE_OR_DEFAULT, "DP RXDMA buffer ring")
595
596#define CFG_DP_RXDMA_REFILL_RING \
597 CFG_INI_UINT("dp_rxdma_refill_ring", \
598 WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN, \
599 WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX, \
600 WLAN_CFG_RXDMA_REFILL_RING_SIZE, \
601 CFG_VALUE_OR_DEFAULT, "DP RXDMA refilll ring")
602
Prathyusha Guduri36ce8172019-07-19 19:43:39 +0530603#define CFG_DP_TX_DESC_LIMIT_0 \
604 CFG_INI_UINT("dp_tx_desc_limit_0", \
605 WLAN_CFG_TX_DESC_LIMIT_0_MIN, \
606 WLAN_CFG_TX_DESC_LIMIT_0_MAX, \
607 WLAN_CFG_TX_DESC_LIMIT_0, \
608 CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 0")
609
610#define CFG_DP_TX_DESC_LIMIT_1 \
611 CFG_INI_UINT("dp_tx_desc_limit_1", \
612 WLAN_CFG_TX_DESC_LIMIT_1_MIN, \
613 WLAN_CFG_TX_DESC_LIMIT_1_MAX, \
614 WLAN_CFG_TX_DESC_LIMIT_1, \
615 CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 1")
616
617#define CFG_DP_TX_DESC_LIMIT_2 \
618 CFG_INI_UINT("dp_tx_desc_limit_2", \
619 WLAN_CFG_TX_DESC_LIMIT_2_MIN, \
620 WLAN_CFG_TX_DESC_LIMIT_2_MAX, \
621 WLAN_CFG_TX_DESC_LIMIT_2, \
622 CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 2")
623
Prathyusha Guduriaed67e12019-07-21 23:55:52 +0530624#define CFG_DP_TX_DEVICE_LIMIT \
625 CFG_INI_UINT("dp_tx_device_limit", \
626 WLAN_CFG_TX_DEVICE_LIMIT_MIN, \
627 WLAN_CFG_TX_DEVICE_LIMIT_MAX, \
628 WLAN_CFG_TX_DEVICE_LIMIT, \
629 CFG_VALUE_OR_DEFAULT, "DP TX DEVICE limit")
630
Prathyusha Guduriabac9ee2019-07-24 23:49:45 +0530631#define CFG_DP_TX_SW_INTERNODE_QUEUE \
632 CFG_INI_UINT("dp_tx_sw_internode_queue", \
633 WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN, \
634 WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX, \
635 WLAN_CFG_TX_SW_INTERNODE_QUEUE, \
636 CFG_VALUE_OR_DEFAULT, "DP TX SW internode queue")
637
Vivek126db5d2018-07-25 22:05:04 +0530638#define CFG_DP_RXDMA_MONITOR_BUF_RING \
639 CFG_INI_UINT("dp_rxdma_monitor_buf_ring", \
640 WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN, \
641 WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX, \
642 WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE, \
643 CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor buffer ring")
644
645#define CFG_DP_RXDMA_MONITOR_DST_RING \
646 CFG_INI_UINT("dp_rxdma_monitor_dst_ring", \
647 WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN, \
648 WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX, \
649 WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE, \
650 CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
651
652#define CFG_DP_RXDMA_MONITOR_STATUS_RING \
653 CFG_INI_UINT("dp_rxdma_monitor_status_ring", \
654 WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN, \
655 WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX, \
656 WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE, \
657 CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor status ring")
658
659#define CFG_DP_RXDMA_MONITOR_DESC_RING \
660 CFG_INI_UINT("dp_rxdma_monitor_desc_ring", \
661 WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN, \
662 WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX, \
663 WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE, \
664 CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
665
666#define CFG_DP_RXDMA_ERR_DST_RING \
667 CFG_INI_UINT("dp_rxdma_err_dst_ring", \
668 WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN, \
669 WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX, \
670 WLAN_CFG_RXDMA_ERR_DST_RING_SIZE, \
671 CFG_VALUE_OR_DEFAULT, "RXDMA err destination ring")
672
Krunal Soni03ba0f52019-02-12 11:44:46 -0800673#define CFG_DP_PER_PKT_LOGGING \
674 CFG_INI_UINT("enable_verbose_debug", \
675 0, 0xffff, 0, \
676 CFG_VALUE_OR_DEFAULT, "Enable excessive per packet logging")
677
jitiphil60ac9aa2018-10-05 19:54:04 +0530678#define CFG_DP_TX_FLOW_START_QUEUE_OFFSET \
679 CFG_INI_UINT("TxFlowStartQueueOffset", \
680 0, 30, WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET, \
681 CFG_VALUE_OR_DEFAULT, "Start queue offset")
682
683#define CFG_DP_TX_FLOW_STOP_QUEUE_TH \
684 CFG_INI_UINT("TxFlowStopQueueThreshold", \
685 0, 50, 15, \
686 CFG_VALUE_OR_DEFAULT, "Stop queue Threshold")
687
688#define CFG_DP_IPA_UC_TX_BUF_SIZE \
689 CFG_INI_UINT("IpaUcTxBufSize", \
690 0, 4096, WLAN_CFG_IPA_UC_TX_BUF_SIZE, \
691 CFG_VALUE_OR_DEFAULT, "IPA tx buffer size")
692
693#define CFG_DP_IPA_UC_TX_PARTITION_BASE \
694 CFG_INI_UINT("IpaUcTxPartitionBase", \
695 0, 9000, WLAN_CFG_IPA_UC_TX_PARTITION_BASE, \
696 CFG_VALUE_OR_DEFAULT, "IPA tx partition base")
697
698#define CFG_DP_IPA_UC_RX_IND_RING_COUNT \
699 CFG_INI_UINT("IpaUcRxIndRingCount", \
700 0, 2048, WLAN_CFG_IPA_UC_RX_IND_RING_COUNT, \
701 CFG_VALUE_OR_DEFAULT, "IPA rx indication ring count")
702
703#define CFG_DP_REORDER_OFFLOAD_SUPPORT \
704 CFG_INI_UINT("gReorderOffloadSupported", \
705 0, 1, 1, \
706 CFG_VALUE_OR_DEFAULT, "Packet reordering offload to firmware")
707
708#define CFG_DP_AP_STA_SECURITY_SEPERATION \
709 CFG_INI_BOOL("gDisableIntraBssFwd", \
710 false, "Disable intrs BSS Rx packets")
711
712#define CFG_DP_ENABLE_DATA_STALL_DETECTION \
713 CFG_INI_BOOL("gEnableDataStallDetection", \
714 true, "Enable/Disable Data stall detection")
715
Mainak Sen95502732019-07-25 00:48:59 +0530716#define CFG_DP_RX_SW_DESC_WEIGHT \
717 CFG_INI_UINT("dp_rx_sw_desc_weight", \
718 WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN, \
719 WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX, \
720 WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE, \
721 CFG_VALUE_OR_DEFAULT, "DP RX SW DESC weight")
722
Vivek126db5d2018-07-25 22:05:04 +0530723#define CFG_DP \
724 CFG(CFG_DP_HTT_PACKET_TYPE) \
725 CFG(CFG_DP_INT_BATCH_THRESHOLD_OTHER) \
726 CFG(CFG_DP_INT_BATCH_THRESHOLD_RX) \
727 CFG(CFG_DP_INT_BATCH_THRESHOLD_TX) \
728 CFG(CFG_DP_INT_TIMER_THRESHOLD_OTHER) \
729 CFG(CFG_DP_INT_TIMER_THRESHOLD_RX) \
730 CFG(CFG_DP_INT_TIMER_THRESHOLD_TX) \
731 CFG(CFG_DP_MAX_ALLOC_SIZE) \
732 CFG(CFG_DP_MAX_CLIENTS) \
733 CFG(CFG_DP_MAX_PEER_ID) \
734 CFG(CFG_DP_REO_DEST_RINGS) \
735 CFG(CFG_DP_TCL_DATA_RINGS) \
736 CFG(CFG_DP_TX_DESC) \
737 CFG(CFG_DP_TX_EXT_DESC) \
738 CFG(CFG_DP_TX_EXT_DESC_POOLS) \
739 CFG(CFG_DP_PDEV_RX_RING) \
740 CFG(CFG_DP_PDEV_TX_RING) \
741 CFG(CFG_DP_RX_DEFRAG_TIMEOUT) \
742 CFG(CFG_DP_TX_COMPL_RING_SIZE) \
743 CFG(CFG_DP_TX_RING_SIZE) \
744 CFG(CFG_DP_NSS_COMP_RING_SIZE) \
745 CFG(CFG_DP_PDEV_LMAC_RING) \
746 CFG(CFG_DP_BASE_HW_MAC_ID) \
Vivek126db5d2018-07-25 22:05:04 +0530747 CFG(CFG_DP_RX_HASH) \
748 CFG(CFG_DP_TSO) \
Akshay Kosigia4f6e172018-09-03 21:42:27 +0530749 CFG(CFG_DP_LRO) \
750 CFG(CFG_DP_SG) \
751 CFG(CFG_DP_GRO) \
752 CFG(CFG_DP_OL_TX_CSUM) \
753 CFG(CFG_DP_OL_RX_CSUM) \
754 CFG(CFG_DP_RAWMODE) \
755 CFG(CFG_DP_PEER_FLOW_CTRL) \
Vivek126db5d2018-07-25 22:05:04 +0530756 CFG(CFG_DP_NAPI) \
757 CFG(CFG_DP_TCP_UDP_CKSUM_OFFLOAD) \
758 CFG(CFG_DP_DEFRAG_TIMEOUT_CHECK) \
759 CFG(CFG_DP_WBM_RELEASE_RING) \
760 CFG(CFG_DP_TCL_CMD_RING) \
761 CFG(CFG_DP_TCL_STATUS_RING) \
762 CFG(CFG_DP_REO_REINJECT_RING) \
763 CFG(CFG_DP_RX_RELEASE_RING) \
764 CFG(CFG_DP_REO_EXCEPTION_RING) \
765 CFG(CFG_DP_REO_CMD_RING) \
766 CFG(CFG_DP_REO_STATUS_RING) \
767 CFG(CFG_DP_RXDMA_BUF_RING) \
768 CFG(CFG_DP_RXDMA_REFILL_RING) \
Prathyusha Guduri36ce8172019-07-19 19:43:39 +0530769 CFG(CFG_DP_TX_DESC_LIMIT_0) \
770 CFG(CFG_DP_TX_DESC_LIMIT_1) \
771 CFG(CFG_DP_TX_DESC_LIMIT_2) \
Prathyusha Guduriaed67e12019-07-21 23:55:52 +0530772 CFG(CFG_DP_TX_DEVICE_LIMIT) \
Prathyusha Guduriabac9ee2019-07-24 23:49:45 +0530773 CFG(CFG_DP_TX_SW_INTERNODE_QUEUE) \
Vivek126db5d2018-07-25 22:05:04 +0530774 CFG(CFG_DP_RXDMA_MONITOR_BUF_RING) \
775 CFG(CFG_DP_RXDMA_MONITOR_DST_RING) \
776 CFG(CFG_DP_RXDMA_MONITOR_STATUS_RING) \
777 CFG(CFG_DP_RXDMA_MONITOR_DESC_RING) \
jitiphil60ac9aa2018-10-05 19:54:04 +0530778 CFG(CFG_DP_RXDMA_ERR_DST_RING) \
Krunal Soni03ba0f52019-02-12 11:44:46 -0800779 CFG(CFG_DP_PER_PKT_LOGGING) \
jitiphil60ac9aa2018-10-05 19:54:04 +0530780 CFG(CFG_DP_TX_FLOW_START_QUEUE_OFFSET) \
781 CFG(CFG_DP_TX_FLOW_STOP_QUEUE_TH) \
782 CFG(CFG_DP_IPA_UC_TX_BUF_SIZE) \
783 CFG(CFG_DP_IPA_UC_TX_PARTITION_BASE) \
784 CFG(CFG_DP_IPA_UC_RX_IND_RING_COUNT) \
785 CFG(CFG_DP_REORDER_OFFLOAD_SUPPORT) \
786 CFG(CFG_DP_AP_STA_SECURITY_SEPERATION) \
Mainak Sen95502732019-07-25 00:48:59 +0530787 CFG(CFG_DP_ENABLE_DATA_STALL_DETECTION) \
788 CFG(CFG_DP_RX_SW_DESC_WEIGHT)
789
Vivek126db5d2018-07-25 22:05:04 +0530790
791#endif /* _CFG_DP_H_ */