blob: 997f28a5c3c9ca32801d76c036219d3830b22542 [file] [log] [blame]
Tom Stellardca166212017-01-30 21:56:46 +00001//===- AMDGPULegalizerInfo.cpp -----------------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellardca166212017-01-30 21:56:46 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the Machinelegalizer class for
10/// AMDGPU.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
David Blaikie36a0f222018-03-23 23:58:31 +000014#include "AMDGPU.h"
Craig Topper2fa14362018-03-29 17:21:10 +000015#include "AMDGPULegalizerInfo.h"
Matt Arsenault85803362018-03-17 15:17:41 +000016#include "AMDGPUTargetMachine.h"
Matt Arsenaulta8b43392019-02-08 02:40:47 +000017#include "SIMachineFunctionInfo.h"
18
19#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000020#include "llvm/CodeGen/TargetOpcodes.h"
Craig Topper2fa14362018-03-29 17:21:10 +000021#include "llvm/CodeGen/ValueTypes.h"
Tom Stellardca166212017-01-30 21:56:46 +000022#include "llvm/IR/DerivedTypes.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "llvm/IR/Type.h"
Tom Stellardca166212017-01-30 21:56:46 +000024#include "llvm/Support/Debug.h"
25
26using namespace llvm;
Daniel Sanders9ade5592018-01-29 17:37:29 +000027using namespace LegalizeActions;
Matt Arsenault990f5072019-01-25 00:51:00 +000028using namespace LegalizeMutations;
Matt Arsenault7ac79ed2019-01-20 19:45:18 +000029using namespace LegalityPredicates;
Tom Stellardca166212017-01-30 21:56:46 +000030
Matt Arsenaultd9141892019-02-07 19:10:15 +000031
32static LegalityPredicate isMultiple32(unsigned TypeIdx,
33 unsigned MaxSize = 512) {
34 return [=](const LegalityQuery &Query) {
35 const LLT Ty = Query.Types[TypeIdx];
36 const LLT EltTy = Ty.getScalarType();
37 return Ty.getSizeInBits() <= MaxSize && EltTy.getSizeInBits() % 32 == 0;
38 };
39}
40
Matt Arsenault18ec3822019-02-11 22:00:39 +000041static LegalityPredicate isSmallOddVector(unsigned TypeIdx) {
42 return [=](const LegalityQuery &Query) {
43 const LLT Ty = Query.Types[TypeIdx];
44 return Ty.isVector() &&
45 Ty.getNumElements() % 2 != 0 &&
46 Ty.getElementType().getSizeInBits() < 32;
47 };
48}
49
50static LegalizeMutation oneMoreElement(unsigned TypeIdx) {
51 return [=](const LegalityQuery &Query) {
52 const LLT Ty = Query.Types[TypeIdx];
53 const LLT EltTy = Ty.getElementType();
54 return std::make_pair(TypeIdx, LLT::vector(Ty.getNumElements() + 1, EltTy));
55 };
56}
57
Matt Arsenault26b7e852019-02-19 16:30:19 +000058static LegalizeMutation fewerEltsToSize64Vector(unsigned TypeIdx) {
59 return [=](const LegalityQuery &Query) {
60 const LLT Ty = Query.Types[TypeIdx];
61 const LLT EltTy = Ty.getElementType();
62 unsigned Size = Ty.getSizeInBits();
63 unsigned Pieces = (Size + 63) / 64;
64 unsigned NewNumElts = (Ty.getNumElements() + 1) / Pieces;
65 return std::make_pair(TypeIdx, LLT::scalarOrVector(NewNumElts, EltTy));
66 };
67}
68
69static LegalityPredicate vectorWiderThan(unsigned TypeIdx, unsigned Size) {
70 return [=](const LegalityQuery &Query) {
71 const LLT QueryTy = Query.Types[TypeIdx];
72 return QueryTy.isVector() && QueryTy.getSizeInBits() > Size;
73 };
74}
75
Matt Arsenaultb4c95b32019-02-19 17:03:09 +000076static LegalityPredicate numElementsNotEven(unsigned TypeIdx) {
77 return [=](const LegalityQuery &Query) {
78 const LLT QueryTy = Query.Types[TypeIdx];
79 return QueryTy.isVector() && QueryTy.getNumElements() % 2 != 0;
80 };
81}
Matt Arsenault18ec3822019-02-11 22:00:39 +000082
Tom Stellard5bfbae52018-07-11 20:59:01 +000083AMDGPULegalizerInfo::AMDGPULegalizerInfo(const GCNSubtarget &ST,
Matt Arsenaultc3fe46b2018-03-08 16:24:16 +000084 const GCNTargetMachine &TM) {
Tom Stellardca166212017-01-30 21:56:46 +000085 using namespace TargetOpcode;
86
Matt Arsenault85803362018-03-17 15:17:41 +000087 auto GetAddrSpacePtr = [&TM](unsigned AS) {
88 return LLT::pointer(AS, TM.getPointerSizeInBits(AS));
89 };
90
91 const LLT S1 = LLT::scalar(1);
Matt Arsenault888aa5d2019-02-03 00:07:33 +000092 const LLT S8 = LLT::scalar(8);
Matt Arsenault45991592019-01-18 21:33:50 +000093 const LLT S16 = LLT::scalar(16);
Tom Stellardca166212017-01-30 21:56:46 +000094 const LLT S32 = LLT::scalar(32);
95 const LLT S64 = LLT::scalar(64);
Matt Arsenaultca676342019-01-25 02:36:32 +000096 const LLT S128 = LLT::scalar(128);
Matt Arsenaultff6a9a22019-01-20 18:40:36 +000097 const LLT S256 = LLT::scalar(256);
Tom Stellardeebbfc22018-06-30 04:09:44 +000098 const LLT S512 = LLT::scalar(512);
Matt Arsenault85803362018-03-17 15:17:41 +000099
Matt Arsenaultbee2ad72018-12-21 03:03:11 +0000100 const LLT V2S16 = LLT::vector(2, 16);
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000101 const LLT V4S16 = LLT::vector(4, 16);
102 const LLT V8S16 = LLT::vector(8, 16);
Matt Arsenaultbee2ad72018-12-21 03:03:11 +0000103
104 const LLT V2S32 = LLT::vector(2, 32);
105 const LLT V3S32 = LLT::vector(3, 32);
106 const LLT V4S32 = LLT::vector(4, 32);
107 const LLT V5S32 = LLT::vector(5, 32);
108 const LLT V6S32 = LLT::vector(6, 32);
109 const LLT V7S32 = LLT::vector(7, 32);
110 const LLT V8S32 = LLT::vector(8, 32);
111 const LLT V9S32 = LLT::vector(9, 32);
112 const LLT V10S32 = LLT::vector(10, 32);
113 const LLT V11S32 = LLT::vector(11, 32);
114 const LLT V12S32 = LLT::vector(12, 32);
115 const LLT V13S32 = LLT::vector(13, 32);
116 const LLT V14S32 = LLT::vector(14, 32);
117 const LLT V15S32 = LLT::vector(15, 32);
118 const LLT V16S32 = LLT::vector(16, 32);
119
120 const LLT V2S64 = LLT::vector(2, 64);
121 const LLT V3S64 = LLT::vector(3, 64);
122 const LLT V4S64 = LLT::vector(4, 64);
123 const LLT V5S64 = LLT::vector(5, 64);
124 const LLT V6S64 = LLT::vector(6, 64);
125 const LLT V7S64 = LLT::vector(7, 64);
126 const LLT V8S64 = LLT::vector(8, 64);
127
128 std::initializer_list<LLT> AllS32Vectors =
129 {V2S32, V3S32, V4S32, V5S32, V6S32, V7S32, V8S32,
130 V9S32, V10S32, V11S32, V12S32, V13S32, V14S32, V15S32, V16S32};
131 std::initializer_list<LLT> AllS64Vectors =
132 {V2S64, V3S64, V4S64, V5S64, V6S64, V7S64, V8S64};
133
Matt Arsenault85803362018-03-17 15:17:41 +0000134 const LLT GlobalPtr = GetAddrSpacePtr(AMDGPUAS::GLOBAL_ADDRESS);
135 const LLT ConstantPtr = GetAddrSpacePtr(AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenault685d1e82018-03-17 15:17:45 +0000136 const LLT LocalPtr = GetAddrSpacePtr(AMDGPUAS::LOCAL_ADDRESS);
Matt Arsenault0da63502018-08-31 05:49:54 +0000137 const LLT FlatPtr = GetAddrSpacePtr(AMDGPUAS::FLAT_ADDRESS);
138 const LLT PrivatePtr = GetAddrSpacePtr(AMDGPUAS::PRIVATE_ADDRESS);
Matt Arsenault85803362018-03-17 15:17:41 +0000139
Matt Arsenault934e5342018-12-13 20:34:15 +0000140 const LLT CodePtr = FlatPtr;
141
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000142 const std::initializer_list<LLT> AddrSpaces64 = {
143 GlobalPtr, ConstantPtr, FlatPtr
144 };
145
146 const std::initializer_list<LLT> AddrSpaces32 = {
147 LocalPtr, PrivatePtr
Matt Arsenault685d1e82018-03-17 15:17:45 +0000148 };
Tom Stellardca166212017-01-30 21:56:46 +0000149
Matt Arsenaultadc40ba2019-01-08 01:22:47 +0000150 setAction({G_BRCOND, S1}, Legal);
151
Matt Arsenault2e0ee472019-02-21 15:48:13 +0000152 // TODO: All multiples of 32, vectors of pointers, all v2s16 pairs, more
153 // elements for v3s16
154 getActionDefinitionsBuilder(G_PHI)
155 .legalFor({S32, S64, V2S16, V4S16, S1, S128, S256})
156 .legalFor(AllS32Vectors)
157 .legalFor(AllS64Vectors)
158 .legalFor(AddrSpaces64)
159 .legalFor(AddrSpaces32)
160 .clampScalar(0, S32, S256)
161 .widenScalarToNextPow2(0, 32)
Matt Arsenaultd3093c22019-02-28 00:16:32 +0000162 .clampMaxNumElements(0, S32, 16)
Matt Arsenault72bcf152019-02-28 00:01:05 +0000163 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
Matt Arsenault2e0ee472019-02-21 15:48:13 +0000164 .legalIf(isPointer(0));
165
166
Matt Arsenault3e08b772019-01-25 04:53:57 +0000167 getActionDefinitionsBuilder({G_ADD, G_SUB, G_MUL, G_UMULH, G_SMULH})
Matt Arsenault5d622fb2019-01-25 03:23:04 +0000168 .legalFor({S32})
Matt Arsenault211e89d2019-01-27 00:52:51 +0000169 .clampScalar(0, S32, S32)
Matt Arsenault5d622fb2019-01-25 03:23:04 +0000170 .scalarize(0);
Matt Arsenault43398832018-12-20 01:35:49 +0000171
Matt Arsenault26a6c742019-01-26 23:47:07 +0000172 // Report legal for any types we can handle anywhere. For the cases only legal
173 // on the SALU, RegBankSelect will be able to re-legalize.
Matt Arsenault43398832018-12-20 01:35:49 +0000174 getActionDefinitionsBuilder({G_AND, G_OR, G_XOR})
Matt Arsenault26a6c742019-01-26 23:47:07 +0000175 .legalFor({S32, S1, S64, V2S32, V2S16, V4S16})
176 .clampScalar(0, S32, S64)
Matt Arsenault26b7e852019-02-19 16:30:19 +0000177 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
178 .fewerElementsIf(vectorWiderThan(0, 32), fewerEltsToSize64Vector(0))
Matt Arsenaultf4bfe4c2019-02-25 21:32:48 +0000179 .widenScalarToNextPow2(0)
Matt Arsenault26a6c742019-01-26 23:47:07 +0000180 .scalarize(0);
Tom Stellardee6e6452017-06-12 20:54:56 +0000181
Matt Arsenault68c668a2019-01-08 01:09:09 +0000182 getActionDefinitionsBuilder({G_UADDO, G_SADDO, G_USUBO, G_SSUBO,
183 G_UADDE, G_SADDE, G_USUBE, G_SSUBE})
Matt Arsenault4d475942019-01-26 23:44:51 +0000184 .legalFor({{S32, S1}})
185 .clampScalar(0, S32, S32);
Matt Arsenault2cc15b62019-01-08 01:03:58 +0000186
Matt Arsenault7ac79ed2019-01-20 19:45:18 +0000187 getActionDefinitionsBuilder(G_BITCAST)
188 .legalForCartesianProduct({S32, V2S16})
189 .legalForCartesianProduct({S64, V2S32, V4S16})
190 .legalForCartesianProduct({V2S64, V4S32})
191 // Don't worry about the size constraint.
192 .legalIf(all(isPointer(0), isPointer(1)));
Tom Stellardff63ee02017-06-19 13:15:45 +0000193
Matt Arsenault00ccd132019-02-12 14:54:55 +0000194 if (ST.has16BitInsts()) {
195 getActionDefinitionsBuilder(G_FCONSTANT)
196 .legalFor({S32, S64, S16})
197 .clampScalar(0, S16, S64);
198 } else {
199 getActionDefinitionsBuilder(G_FCONSTANT)
200 .legalFor({S32, S64})
201 .clampScalar(0, S32, S64);
202 }
Tom Stellardeebbfc22018-06-30 04:09:44 +0000203
Matt Arsenaultb3feccd2018-06-25 15:42:12 +0000204 getActionDefinitionsBuilder(G_IMPLICIT_DEF)
Matt Arsenaultd9141892019-02-07 19:10:15 +0000205 .legalFor({S1, S32, S64, V2S32, V4S32, V2S16, V4S16, GlobalPtr,
206 ConstantPtr, LocalPtr, FlatPtr, PrivatePtr})
Matt Arsenault18ec3822019-02-11 22:00:39 +0000207 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
Matt Arsenaultd9141892019-02-07 19:10:15 +0000208 .clampScalarOrElt(0, S32, S512)
Matt Arsenault0f2debb2019-02-08 14:46:27 +0000209 .legalIf(isMultiple32(0))
Matt Arsenault82b10392019-02-25 20:46:06 +0000210 .widenScalarToNextPow2(0, 32)
211 .clampMaxNumElements(0, S32, 16);
Matt Arsenaultb3feccd2018-06-25 15:42:12 +0000212
Matt Arsenaultabdc4f22018-03-17 15:17:48 +0000213
Tom Stellarde0424122017-06-03 01:13:33 +0000214 // FIXME: i1 operands to intrinsics should always be legal, but other i1
215 // values may not be legal. We need to figure out how to distinguish
216 // between these two scenarios.
Matt Arsenault45991592019-01-18 21:33:50 +0000217 getActionDefinitionsBuilder(G_CONSTANT)
Matt Arsenault2065c942019-02-02 23:33:49 +0000218 .legalFor({S1, S32, S64, GlobalPtr,
219 LocalPtr, ConstantPtr, PrivatePtr, FlatPtr })
Matt Arsenault45991592019-01-18 21:33:50 +0000220 .clampScalar(0, S32, S64)
Matt Arsenault2065c942019-02-02 23:33:49 +0000221 .widenScalarToNextPow2(0)
222 .legalIf(isPointer(0));
Matt Arsenault06cbb272018-03-01 19:16:52 +0000223
Matt Arsenaultc94e26c2018-12-18 09:46:13 +0000224 setAction({G_FRAME_INDEX, PrivatePtr}, Legal);
225
Matt Arsenault93fdec72019-02-07 18:03:11 +0000226 auto &FPOpActions = getActionDefinitionsBuilder(
Matt Arsenault9dba67f2019-02-11 17:05:20 +0000227 { G_FADD, G_FMUL, G_FNEG, G_FABS, G_FMA, G_FCANONICALIZE})
Matt Arsenault93fdec72019-02-07 18:03:11 +0000228 .legalFor({S32, S64});
229
230 if (ST.has16BitInsts()) {
231 if (ST.hasVOP3PInsts())
232 FPOpActions.legalFor({S16, V2S16});
233 else
234 FPOpActions.legalFor({S16});
235 }
236
237 if (ST.hasVOP3PInsts())
238 FPOpActions.clampMaxNumElements(0, S16, 2);
239 FPOpActions
240 .scalarize(0)
241 .clampScalar(0, ST.has16BitInsts() ? S16 : S32, S64);
Tom Stellardd0c6cf22017-10-27 23:57:41 +0000242
Matt Arsenaultc0f75692019-02-07 18:14:39 +0000243 if (ST.has16BitInsts()) {
244 getActionDefinitionsBuilder(G_FSQRT)
245 .legalFor({S32, S64, S16})
246 .scalarize(0)
247 .clampScalar(0, S16, S64);
248 } else {
249 getActionDefinitionsBuilder(G_FSQRT)
250 .legalFor({S32, S64})
251 .scalarize(0)
252 .clampScalar(0, S32, S64);
253 }
254
Matt Arsenaultdff33c32018-12-20 00:37:02 +0000255 getActionDefinitionsBuilder(G_FPTRUNC)
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000256 .legalFor({{S32, S64}, {S16, S32}})
257 .scalarize(0);
Matt Arsenaultdff33c32018-12-20 00:37:02 +0000258
Matt Arsenault24563ef2019-01-20 18:34:24 +0000259 getActionDefinitionsBuilder(G_FPEXT)
260 .legalFor({{S64, S32}, {S32, S16}})
Matt Arsenaultca676342019-01-25 02:36:32 +0000261 .lowerFor({{S64, S16}}) // FIXME: Implement
262 .scalarize(0);
Matt Arsenault24563ef2019-01-20 18:34:24 +0000263
Matt Arsenault1448f562019-05-17 12:19:52 +0000264 getActionDefinitionsBuilder(G_FCOPYSIGN)
265 .legalForCartesianProduct({S16, S32, S64}, {S16, S32, S64})
266 .scalarize(0);
267
Matt Arsenault745fd9f2019-01-20 19:10:31 +0000268 getActionDefinitionsBuilder(G_FSUB)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000269 // Use actual fsub instruction
270 .legalFor({S32})
271 // Must use fadd + fneg
272 .lowerFor({S64, S16, V2S16})
Matt Arsenault990f5072019-01-25 00:51:00 +0000273 .scalarize(0)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000274 .clampScalar(0, S32, S64);
Matt Arsenaulte01e7c82018-12-18 09:19:03 +0000275
Matt Arsenault24563ef2019-01-20 18:34:24 +0000276 getActionDefinitionsBuilder({G_SEXT, G_ZEXT, G_ANYEXT})
Matt Arsenault46ffe682019-01-20 19:28:20 +0000277 .legalFor({{S64, S32}, {S32, S16}, {S64, S16},
Matt Arsenaultca676342019-01-25 02:36:32 +0000278 {S32, S1}, {S64, S1}, {S16, S1},
279 // FIXME: Hack
Matt Arsenaultf4bfe4c2019-02-25 21:32:48 +0000280 {S64, LLT::scalar(33)},
Matt Arsenault888aa5d2019-02-03 00:07:33 +0000281 {S32, S8}, {S128, S32}, {S128, S64}, {S32, LLT::scalar(24)}})
Matt Arsenaultca676342019-01-25 02:36:32 +0000282 .scalarize(0);
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000283
Matt Arsenaultfb671642019-01-22 00:20:17 +0000284 getActionDefinitionsBuilder({G_SITOFP, G_UITOFP})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000285 .legalFor({{S32, S32}, {S64, S32}})
Matt Arsenault02b5ca82019-05-17 23:05:13 +0000286 .lowerFor({{S32, S64}})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000287 .scalarize(0);
Matt Arsenaultdd022ce2018-03-01 19:04:25 +0000288
Matt Arsenaultfb671642019-01-22 00:20:17 +0000289 getActionDefinitionsBuilder({G_FPTOSI, G_FPTOUI})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000290 .legalFor({{S32, S32}, {S32, S64}})
291 .scalarize(0);
Tom Stellard33445762018-02-07 04:47:59 +0000292
Matt Arsenault6aebcd52019-05-17 12:20:01 +0000293 getActionDefinitionsBuilder(G_INTRINSIC_ROUND)
Matt Arsenault2e5f9002019-01-27 00:12:21 +0000294 .legalFor({S32, S64})
295 .scalarize(0);
Matt Arsenaultf4c21c52018-12-21 03:14:45 +0000296
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000297 if (ST.getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS) {
Matt Arsenaulta510b572019-05-17 12:20:05 +0000298 getActionDefinitionsBuilder({G_INTRINSIC_TRUNC, G_FCEIL, G_FRINT})
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000299 .legalFor({S32, S64})
300 .clampScalar(0, S32, S64)
301 .scalarize(0);
302 } else {
Matt Arsenaulta510b572019-05-17 12:20:05 +0000303 getActionDefinitionsBuilder({G_INTRINSIC_TRUNC, G_FCEIL, G_FRINT})
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000304 .legalFor({S32})
305 .customFor({S64})
306 .clampScalar(0, S32, S64)
307 .scalarize(0);
308 }
Tom Stellardca166212017-01-30 21:56:46 +0000309
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000310 getActionDefinitionsBuilder(G_GEP)
311 .legalForCartesianProduct(AddrSpaces64, {S64})
312 .legalForCartesianProduct(AddrSpaces32, {S32})
313 .scalarize(0);
Matt Arsenault3b9a82f2019-01-25 04:54:00 +0000314
Matt Arsenault934e5342018-12-13 20:34:15 +0000315 setAction({G_BLOCK_ADDR, CodePtr}, Legal);
316
Matt Arsenault58f9d3d2019-02-02 23:35:15 +0000317 getActionDefinitionsBuilder(G_ICMP)
318 .legalForCartesianProduct(
319 {S1}, {S32, S64, GlobalPtr, LocalPtr, ConstantPtr, PrivatePtr, FlatPtr})
320 .legalFor({{S1, S32}, {S1, S64}})
321 .widenScalarToNextPow2(1)
322 .clampScalar(1, S32, S64)
323 .scalarize(0)
324 .legalIf(all(typeIs(0, S1), isPointer(1)));
325
326 getActionDefinitionsBuilder(G_FCMP)
Matt Arsenault1b1e6852019-01-25 02:59:34 +0000327 .legalFor({{S1, S32}, {S1, S64}})
328 .widenScalarToNextPow2(1)
329 .clampScalar(1, S32, S64)
Matt Arsenaultded2f822019-01-26 23:54:53 +0000330 .scalarize(0);
Matt Arsenault1b1e6852019-01-25 02:59:34 +0000331
Matt Arsenault95fd95c2019-01-25 04:03:38 +0000332 // FIXME: fexp, flog2, flog10 needs to be custom lowered.
333 getActionDefinitionsBuilder({G_FPOW, G_FEXP, G_FEXP2,
334 G_FLOG, G_FLOG2, G_FLOG10})
335 .legalFor({S32})
336 .scalarize(0);
Tom Stellard8cd60a52017-06-06 14:16:50 +0000337
Matt Arsenaultd5684f72019-01-31 02:09:57 +0000338 // The 64-bit versions produce 32-bit results, but only on the SALU.
339 getActionDefinitionsBuilder({G_CTLZ, G_CTLZ_ZERO_UNDEF,
340 G_CTTZ, G_CTTZ_ZERO_UNDEF,
341 G_CTPOP})
342 .legalFor({{S32, S32}, {S32, S64}})
343 .clampScalar(0, S32, S32)
Matt Arsenault75e30c42019-02-20 16:42:52 +0000344 .clampScalar(1, S32, S64)
Matt Arsenaultb10fa8d2019-02-21 15:22:20 +0000345 .scalarize(0)
346 .widenScalarToNextPow2(0, 32)
347 .widenScalarToNextPow2(1, 32);
Matt Arsenaultd5684f72019-01-31 02:09:57 +0000348
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +0000349 // TODO: Expand for > s32
350 getActionDefinitionsBuilder(G_BSWAP)
351 .legalFor({S32})
352 .clampScalar(0, S32, S32)
353 .scalarize(0);
Matt Arsenaultd5684f72019-01-31 02:09:57 +0000354
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000355
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000356 auto smallerThan = [](unsigned TypeIdx0, unsigned TypeIdx1) {
357 return [=](const LegalityQuery &Query) {
358 return Query.Types[TypeIdx0].getSizeInBits() <
359 Query.Types[TypeIdx1].getSizeInBits();
360 };
361 };
362
363 auto greaterThan = [](unsigned TypeIdx0, unsigned TypeIdx1) {
364 return [=](const LegalityQuery &Query) {
365 return Query.Types[TypeIdx0].getSizeInBits() >
366 Query.Types[TypeIdx1].getSizeInBits();
367 };
368 };
369
Tom Stellard7c650782018-10-05 04:34:09 +0000370 getActionDefinitionsBuilder(G_INTTOPTR)
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000371 // List the common cases
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000372 .legalForCartesianProduct(AddrSpaces64, {S64})
373 .legalForCartesianProduct(AddrSpaces32, {S32})
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000374 .scalarize(0)
375 // Accept any address space as long as the size matches
376 .legalIf(sameSize(0, 1))
377 .widenScalarIf(smallerThan(1, 0),
378 [](const LegalityQuery &Query) {
379 return std::make_pair(1, LLT::scalar(Query.Types[0].getSizeInBits()));
380 })
381 .narrowScalarIf(greaterThan(1, 0),
382 [](const LegalityQuery &Query) {
383 return std::make_pair(1, LLT::scalar(Query.Types[0].getSizeInBits()));
384 });
Matt Arsenault85803362018-03-17 15:17:41 +0000385
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000386 getActionDefinitionsBuilder(G_PTRTOINT)
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000387 // List the common cases
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000388 .legalForCartesianProduct(AddrSpaces64, {S64})
389 .legalForCartesianProduct(AddrSpaces32, {S32})
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000390 .scalarize(0)
391 // Accept any address space as long as the size matches
392 .legalIf(sameSize(0, 1))
393 .widenScalarIf(smallerThan(0, 1),
394 [](const LegalityQuery &Query) {
395 return std::make_pair(0, LLT::scalar(Query.Types[1].getSizeInBits()));
396 })
397 .narrowScalarIf(
398 greaterThan(0, 1),
399 [](const LegalityQuery &Query) {
400 return std::make_pair(0, LLT::scalar(Query.Types[1].getSizeInBits()));
401 });
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000402
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000403 if (ST.hasFlatAddressSpace()) {
404 getActionDefinitionsBuilder(G_ADDRSPACE_CAST)
405 .scalarize(0)
406 .custom();
407 }
408
Matt Arsenault85803362018-03-17 15:17:41 +0000409 getActionDefinitionsBuilder({G_LOAD, G_STORE})
Matt Arsenault18619af2019-01-29 18:13:02 +0000410 .narrowScalarIf([](const LegalityQuery &Query) {
411 unsigned Size = Query.Types[0].getSizeInBits();
412 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
413 return (Size > 32 && MemSize < Size);
414 },
415 [](const LegalityQuery &Query) {
416 return std::make_pair(0, LLT::scalar(32));
417 })
Matt Arsenault045bc9a2019-01-30 02:35:38 +0000418 .fewerElementsIf([=, &ST](const LegalityQuery &Query) {
419 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000420 return (MemSize == 96) &&
421 Query.Types[0].isVector() &&
Matt Arsenault045bc9a2019-01-30 02:35:38 +0000422 ST.getGeneration() < AMDGPUSubtarget::SEA_ISLANDS;
423 },
424 [=](const LegalityQuery &Query) {
425 return std::make_pair(0, V2S32);
426 })
Matt Arsenault85803362018-03-17 15:17:41 +0000427 .legalIf([=, &ST](const LegalityQuery &Query) {
428 const LLT &Ty0 = Query.Types[0];
429
Matt Arsenault18619af2019-01-29 18:13:02 +0000430 unsigned Size = Ty0.getSizeInBits();
431 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
Matt Arsenaulteb2603c2019-02-02 23:39:13 +0000432 if (Size < 32 || (Size > 32 && MemSize < Size))
Matt Arsenault18619af2019-01-29 18:13:02 +0000433 return false;
434
435 if (Ty0.isVector() && Size != MemSize)
436 return false;
437
Matt Arsenault85803362018-03-17 15:17:41 +0000438 // TODO: Decompose private loads into 4-byte components.
439 // TODO: Illegal flat loads on SI
Matt Arsenault18619af2019-01-29 18:13:02 +0000440 switch (MemSize) {
441 case 8:
442 case 16:
443 return Size == 32;
Matt Arsenault85803362018-03-17 15:17:41 +0000444 case 32:
445 case 64:
446 case 128:
447 return true;
448
449 case 96:
450 // XXX hasLoadX3
451 return (ST.getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS);
452
453 case 256:
454 case 512:
455 // TODO: constant loads
456 default:
457 return false;
458 }
Matt Arsenault18619af2019-01-29 18:13:02 +0000459 })
460 .clampScalar(0, S32, S64);
Matt Arsenault85803362018-03-17 15:17:41 +0000461
462
Matt Arsenault530d05e2019-02-14 22:41:09 +0000463 // FIXME: Handle alignment requirements.
Matt Arsenault6614f852019-01-22 19:02:10 +0000464 auto &ExtLoads = getActionDefinitionsBuilder({G_SEXTLOAD, G_ZEXTLOAD})
Matt Arsenault530d05e2019-02-14 22:41:09 +0000465 .legalForTypesWithMemDesc({
466 {S32, GlobalPtr, 8, 8},
467 {S32, GlobalPtr, 16, 8},
468 {S32, LocalPtr, 8, 8},
469 {S32, LocalPtr, 16, 8},
470 {S32, PrivatePtr, 8, 8},
471 {S32, PrivatePtr, 16, 8}});
Matt Arsenault6614f852019-01-22 19:02:10 +0000472 if (ST.hasFlatAddressSpace()) {
Matt Arsenault530d05e2019-02-14 22:41:09 +0000473 ExtLoads.legalForTypesWithMemDesc({{S32, FlatPtr, 8, 8},
474 {S32, FlatPtr, 16, 8}});
Matt Arsenault6614f852019-01-22 19:02:10 +0000475 }
476
477 ExtLoads.clampScalar(0, S32, S32)
478 .widenScalarToNextPow2(0)
479 .unsupportedIfMemSizeNotPow2()
480 .lower();
481
Matt Arsenault36d40922018-12-20 00:33:49 +0000482 auto &Atomics = getActionDefinitionsBuilder(
483 {G_ATOMICRMW_XCHG, G_ATOMICRMW_ADD, G_ATOMICRMW_SUB,
484 G_ATOMICRMW_AND, G_ATOMICRMW_OR, G_ATOMICRMW_XOR,
485 G_ATOMICRMW_MAX, G_ATOMICRMW_MIN, G_ATOMICRMW_UMAX,
486 G_ATOMICRMW_UMIN, G_ATOMIC_CMPXCHG})
487 .legalFor({{S32, GlobalPtr}, {S32, LocalPtr},
488 {S64, GlobalPtr}, {S64, LocalPtr}});
489 if (ST.hasFlatAddressSpace()) {
490 Atomics.legalFor({{S32, FlatPtr}, {S64, FlatPtr}});
491 }
Tom Stellardca166212017-01-30 21:56:46 +0000492
Matt Arsenault96e47012019-01-18 21:42:55 +0000493 // TODO: Pointer types, any 32-bit or 64-bit vector
494 getActionDefinitionsBuilder(G_SELECT)
Matt Arsenault10547232019-02-04 14:04:52 +0000495 .legalForCartesianProduct({S32, S64, V2S32, V2S16, V4S16,
496 GlobalPtr, LocalPtr, FlatPtr, PrivatePtr,
497 LLT::vector(2, LocalPtr), LLT::vector(2, PrivatePtr)}, {S1})
Matt Arsenault990f5072019-01-25 00:51:00 +0000498 .clampScalar(0, S32, S64)
Matt Arsenaultb4c95b32019-02-19 17:03:09 +0000499 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
500 .fewerElementsIf(numElementsNotEven(0), scalarize(0))
Matt Arsenaultdc6c7852019-01-30 04:19:31 +0000501 .scalarize(1)
Matt Arsenault2491f822019-02-02 23:31:50 +0000502 .clampMaxNumElements(0, S32, 2)
503 .clampMaxNumElements(0, LocalPtr, 2)
504 .clampMaxNumElements(0, PrivatePtr, 2)
Matt Arsenaultb4c95b32019-02-19 17:03:09 +0000505 .scalarize(0)
Matt Arsenault4ed6cca2019-04-05 14:03:04 +0000506 .widenScalarToNextPow2(0)
Matt Arsenault2491f822019-02-02 23:31:50 +0000507 .legalIf(all(isPointer(0), typeIs(1, S1)));
Tom Stellard2860a422017-06-07 13:54:51 +0000508
Matt Arsenault4c5e8f512019-01-22 22:00:19 +0000509 // TODO: Only the low 4/5/6 bits of the shift amount are observed, so we can
510 // be more flexible with the shift amount type.
511 auto &Shifts = getActionDefinitionsBuilder({G_SHL, G_LSHR, G_ASHR})
512 .legalFor({{S32, S32}, {S64, S32}});
Matt Arsenaultf6cab162019-01-30 03:36:25 +0000513 if (ST.has16BitInsts()) {
Matt Arsenaultc83b8232019-02-07 17:38:00 +0000514 if (ST.hasVOP3PInsts()) {
515 Shifts.legalFor({{S16, S32}, {S16, S16}, {V2S16, V2S16}})
516 .clampMaxNumElements(0, S16, 2);
517 } else
518 Shifts.legalFor({{S16, S32}, {S16, S16}});
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +0000519
520 Shifts.clampScalar(1, S16, S32);
Matt Arsenaultf6cab162019-01-30 03:36:25 +0000521 Shifts.clampScalar(0, S16, S64);
Matt Arsenaultb0a22702019-02-08 15:06:24 +0000522 Shifts.widenScalarToNextPow2(0, 16);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +0000523 } else {
524 // Make sure we legalize the shift amount type first, as the general
525 // expansion for the shifted type will produce much worse code if it hasn't
526 // been truncated already.
527 Shifts.clampScalar(1, S32, S32);
Matt Arsenault4c5e8f512019-01-22 22:00:19 +0000528 Shifts.clampScalar(0, S32, S64);
Matt Arsenaultb0a22702019-02-08 15:06:24 +0000529 Shifts.widenScalarToNextPow2(0, 32);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +0000530 }
531 Shifts.scalarize(0);
Tom Stellardca166212017-01-30 21:56:46 +0000532
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000533 for (unsigned Op : {G_EXTRACT_VECTOR_ELT, G_INSERT_VECTOR_ELT}) {
Matt Arsenault63786292019-01-22 20:38:15 +0000534 unsigned VecTypeIdx = Op == G_EXTRACT_VECTOR_ELT ? 1 : 0;
535 unsigned EltTypeIdx = Op == G_EXTRACT_VECTOR_ELT ? 0 : 1;
536 unsigned IdxTypeIdx = 2;
537
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000538 getActionDefinitionsBuilder(Op)
539 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenault63786292019-01-22 20:38:15 +0000540 const LLT &VecTy = Query.Types[VecTypeIdx];
541 const LLT &IdxTy = Query.Types[IdxTypeIdx];
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000542 return VecTy.getSizeInBits() % 32 == 0 &&
543 VecTy.getSizeInBits() <= 512 &&
544 IdxTy.getSizeInBits() == 32;
Matt Arsenault63786292019-01-22 20:38:15 +0000545 })
546 .clampScalar(EltTypeIdx, S32, S64)
547 .clampScalar(VecTypeIdx, S32, S64)
548 .clampScalar(IdxTypeIdx, S32, S32);
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000549 }
550
Matt Arsenault63786292019-01-22 20:38:15 +0000551 getActionDefinitionsBuilder(G_EXTRACT_VECTOR_ELT)
552 .unsupportedIf([=](const LegalityQuery &Query) {
553 const LLT &EltTy = Query.Types[1].getElementType();
554 return Query.Types[0] != EltTy;
555 });
556
Matt Arsenaultc4d07552019-02-20 16:11:22 +0000557 for (unsigned Op : {G_EXTRACT, G_INSERT}) {
558 unsigned BigTyIdx = Op == G_EXTRACT ? 1 : 0;
559 unsigned LitTyIdx = Op == G_EXTRACT ? 0 : 1;
560
561 // FIXME: Doesn't handle extract of illegal sizes.
562 getActionDefinitionsBuilder(Op)
Matt Arsenault91be65b2019-02-07 17:25:51 +0000563 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenaultc4d07552019-02-20 16:11:22 +0000564 const LLT BigTy = Query.Types[BigTyIdx];
565 const LLT LitTy = Query.Types[LitTyIdx];
566 return (BigTy.getSizeInBits() % 32 == 0) &&
567 (LitTy.getSizeInBits() % 16 == 0);
568 })
Matt Arsenault91be65b2019-02-07 17:25:51 +0000569 .widenScalarIf(
Matt Arsenaultc4d07552019-02-20 16:11:22 +0000570 [=](const LegalityQuery &Query) {
571 const LLT BigTy = Query.Types[BigTyIdx];
572 return (BigTy.getScalarSizeInBits() < 16);
573 },
574 LegalizeMutations::widenScalarOrEltToNextPow2(BigTyIdx, 16))
575 .widenScalarIf(
576 [=](const LegalityQuery &Query) {
577 const LLT LitTy = Query.Types[LitTyIdx];
578 return (LitTy.getScalarSizeInBits() < 16);
579 },
580 LegalizeMutations::widenScalarOrEltToNextPow2(LitTyIdx, 16))
Matt Arsenault2b6f76f2019-04-22 15:22:46 +0000581 .moreElementsIf(isSmallOddVector(BigTyIdx), oneMoreElement(BigTyIdx))
582 .widenScalarToNextPow2(BigTyIdx, 32);
583
Matt Arsenaultc4d07552019-02-20 16:11:22 +0000584 }
Matt Arsenault71272e62018-03-05 16:25:15 +0000585
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000586 // TODO: vectors of pointers
Amara Emerson5ec14602018-12-10 18:44:58 +0000587 getActionDefinitionsBuilder(G_BUILD_VECTOR)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000588 .legalForCartesianProduct(AllS32Vectors, {S32})
589 .legalForCartesianProduct(AllS64Vectors, {S64})
590 .clampNumElements(0, V16S32, V16S32)
591 .clampNumElements(0, V2S64, V8S64)
592 .minScalarSameAs(1, 0)
593 // FIXME: Sort of a hack to make progress on other legalizations.
594 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenault2491f822019-02-02 23:31:50 +0000595 return Query.Types[0].getScalarSizeInBits() <= 32 ||
596 Query.Types[0].getScalarSizeInBits() == 64;
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000597 });
Matt Arsenaultbee2ad72018-12-21 03:03:11 +0000598
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000599 // TODO: Support any combination of v2s32
600 getActionDefinitionsBuilder(G_CONCAT_VECTORS)
601 .legalFor({{V4S32, V2S32},
602 {V8S32, V2S32},
603 {V8S32, V4S32},
604 {V4S64, V2S64},
605 {V4S16, V2S16},
606 {V8S16, V2S16},
Matt Arsenault2491f822019-02-02 23:31:50 +0000607 {V8S16, V4S16},
608 {LLT::vector(4, LocalPtr), LLT::vector(2, LocalPtr)},
609 {LLT::vector(4, PrivatePtr), LLT::vector(2, PrivatePtr)}});
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000610
Matt Arsenault503afda2018-03-12 13:35:43 +0000611 // Merge/Unmerge
612 for (unsigned Op : {G_MERGE_VALUES, G_UNMERGE_VALUES}) {
613 unsigned BigTyIdx = Op == G_MERGE_VALUES ? 0 : 1;
614 unsigned LitTyIdx = Op == G_MERGE_VALUES ? 1 : 0;
615
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000616 auto notValidElt = [=](const LegalityQuery &Query, unsigned TypeIdx) {
617 const LLT &Ty = Query.Types[TypeIdx];
618 if (Ty.isVector()) {
619 const LLT &EltTy = Ty.getElementType();
620 if (EltTy.getSizeInBits() < 8 || EltTy.getSizeInBits() > 64)
621 return true;
622 if (!isPowerOf2_32(EltTy.getSizeInBits()))
623 return true;
624 }
625 return false;
626 };
627
Matt Arsenault503afda2018-03-12 13:35:43 +0000628 getActionDefinitionsBuilder(Op)
Matt Arsenaultd8d193d2019-01-29 23:17:35 +0000629 .widenScalarToNextPow2(LitTyIdx, /*Min*/ 16)
630 // Clamp the little scalar to s8-s256 and make it a power of 2. It's not
631 // worth considering the multiples of 64 since 2*192 and 2*384 are not
632 // valid.
633 .clampScalar(LitTyIdx, S16, S256)
634 .widenScalarToNextPow2(LitTyIdx, /*Min*/ 32)
635
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000636 // Break up vectors with weird elements into scalars
637 .fewerElementsIf(
638 [=](const LegalityQuery &Query) { return notValidElt(Query, 0); },
Matt Arsenault990f5072019-01-25 00:51:00 +0000639 scalarize(0))
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000640 .fewerElementsIf(
641 [=](const LegalityQuery &Query) { return notValidElt(Query, 1); },
Matt Arsenault990f5072019-01-25 00:51:00 +0000642 scalarize(1))
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000643 .clampScalar(BigTyIdx, S32, S512)
644 .widenScalarIf(
645 [=](const LegalityQuery &Query) {
646 const LLT &Ty = Query.Types[BigTyIdx];
647 return !isPowerOf2_32(Ty.getSizeInBits()) &&
648 Ty.getSizeInBits() % 16 != 0;
649 },
650 [=](const LegalityQuery &Query) {
651 // Pick the next power of 2, or a multiple of 64 over 128.
652 // Whichever is smaller.
653 const LLT &Ty = Query.Types[BigTyIdx];
654 unsigned NewSizeInBits = 1 << Log2_32_Ceil(Ty.getSizeInBits() + 1);
655 if (NewSizeInBits >= 256) {
656 unsigned RoundedTo = alignTo<64>(Ty.getSizeInBits() + 1);
657 if (RoundedTo < NewSizeInBits)
658 NewSizeInBits = RoundedTo;
659 }
660 return std::make_pair(BigTyIdx, LLT::scalar(NewSizeInBits));
661 })
Matt Arsenault503afda2018-03-12 13:35:43 +0000662 .legalIf([=](const LegalityQuery &Query) {
663 const LLT &BigTy = Query.Types[BigTyIdx];
664 const LLT &LitTy = Query.Types[LitTyIdx];
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000665
666 if (BigTy.isVector() && BigTy.getSizeInBits() < 32)
667 return false;
668 if (LitTy.isVector() && LitTy.getSizeInBits() < 32)
669 return false;
670
671 return BigTy.getSizeInBits() % 16 == 0 &&
672 LitTy.getSizeInBits() % 16 == 0 &&
Matt Arsenault503afda2018-03-12 13:35:43 +0000673 BigTy.getSizeInBits() <= 512;
674 })
675 // Any vectors left are the wrong size. Scalarize them.
Matt Arsenault990f5072019-01-25 00:51:00 +0000676 .scalarize(0)
677 .scalarize(1);
Matt Arsenault503afda2018-03-12 13:35:43 +0000678 }
679
Tom Stellardca166212017-01-30 21:56:46 +0000680 computeTables();
Roman Tereshin76c29c62018-05-31 16:16:48 +0000681 verify(*ST.getInstrInfo());
Tom Stellardca166212017-01-30 21:56:46 +0000682}
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000683
684bool AMDGPULegalizerInfo::legalizeCustom(MachineInstr &MI,
685 MachineRegisterInfo &MRI,
686 MachineIRBuilder &MIRBuilder,
687 GISelChangeObserver &Observer) const {
688 switch (MI.getOpcode()) {
689 case TargetOpcode::G_ADDRSPACE_CAST:
690 return legalizeAddrSpaceCast(MI, MRI, MIRBuilder);
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000691 case TargetOpcode::G_FRINT:
692 return legalizeFrint(MI, MRI, MIRBuilder);
Matt Arsenaulta510b572019-05-17 12:20:05 +0000693 case TargetOpcode::G_FCEIL:
694 return legalizeFceil(MI, MRI, MIRBuilder);
Matt Arsenault6aebcd52019-05-17 12:20:01 +0000695 case TargetOpcode::G_INTRINSIC_TRUNC:
696 return legalizeIntrinsicTrunc(MI, MRI, MIRBuilder);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000697 default:
698 return false;
699 }
700
701 llvm_unreachable("expected switch to return");
702}
703
704unsigned AMDGPULegalizerInfo::getSegmentAperture(
705 unsigned AS,
706 MachineRegisterInfo &MRI,
707 MachineIRBuilder &MIRBuilder) const {
708 MachineFunction &MF = MIRBuilder.getMF();
709 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
710 const LLT S32 = LLT::scalar(32);
711
712 if (ST.hasApertureRegs()) {
713 // FIXME: Use inline constants (src_{shared, private}_base) instead of
714 // getreg.
715 unsigned Offset = AS == AMDGPUAS::LOCAL_ADDRESS ?
716 AMDGPU::Hwreg::OFFSET_SRC_SHARED_BASE :
717 AMDGPU::Hwreg::OFFSET_SRC_PRIVATE_BASE;
718 unsigned WidthM1 = AS == AMDGPUAS::LOCAL_ADDRESS ?
719 AMDGPU::Hwreg::WIDTH_M1_SRC_SHARED_BASE :
720 AMDGPU::Hwreg::WIDTH_M1_SRC_PRIVATE_BASE;
721 unsigned Encoding =
722 AMDGPU::Hwreg::ID_MEM_BASES << AMDGPU::Hwreg::ID_SHIFT_ |
723 Offset << AMDGPU::Hwreg::OFFSET_SHIFT_ |
724 WidthM1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_;
725
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000726 unsigned ApertureReg = MRI.createGenericVirtualRegister(S32);
727 unsigned GetReg = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
728
729 MIRBuilder.buildInstr(AMDGPU::S_GETREG_B32)
730 .addDef(GetReg)
731 .addImm(Encoding);
732 MRI.setType(GetReg, S32);
733
Amara Emerson946b1242019-04-15 05:04:20 +0000734 auto ShiftAmt = MIRBuilder.buildConstant(S32, WidthM1 + 1);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000735 MIRBuilder.buildInstr(TargetOpcode::G_SHL)
736 .addDef(ApertureReg)
737 .addUse(GetReg)
Amara Emerson946b1242019-04-15 05:04:20 +0000738 .addUse(ShiftAmt.getReg(0));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000739
740 return ApertureReg;
741 }
742
743 unsigned QueuePtr = MRI.createGenericVirtualRegister(
744 LLT::pointer(AMDGPUAS::CONSTANT_ADDRESS, 64));
745
746 // FIXME: Placeholder until we can track the input registers.
747 MIRBuilder.buildConstant(QueuePtr, 0xdeadbeef);
748
749 // Offset into amd_queue_t for group_segment_aperture_base_hi /
750 // private_segment_aperture_base_hi.
751 uint32_t StructOffset = (AS == AMDGPUAS::LOCAL_ADDRESS) ? 0x40 : 0x44;
752
753 // FIXME: Don't use undef
754 Value *V = UndefValue::get(PointerType::get(
755 Type::getInt8Ty(MF.getFunction().getContext()),
756 AMDGPUAS::CONSTANT_ADDRESS));
757
758 MachinePointerInfo PtrInfo(V, StructOffset);
759 MachineMemOperand *MMO = MF.getMachineMemOperand(
760 PtrInfo,
761 MachineMemOperand::MOLoad |
762 MachineMemOperand::MODereferenceable |
763 MachineMemOperand::MOInvariant,
764 4,
765 MinAlign(64, StructOffset));
766
767 unsigned LoadResult = MRI.createGenericVirtualRegister(S32);
768 unsigned LoadAddr = AMDGPU::NoRegister;
769
770 MIRBuilder.materializeGEP(LoadAddr, QueuePtr, LLT::scalar(64), StructOffset);
771 MIRBuilder.buildLoad(LoadResult, LoadAddr, *MMO);
772 return LoadResult;
773}
774
775bool AMDGPULegalizerInfo::legalizeAddrSpaceCast(
776 MachineInstr &MI, MachineRegisterInfo &MRI,
777 MachineIRBuilder &MIRBuilder) const {
778 MachineFunction &MF = MIRBuilder.getMF();
779
780 MIRBuilder.setInstr(MI);
781
782 unsigned Dst = MI.getOperand(0).getReg();
783 unsigned Src = MI.getOperand(1).getReg();
784
785 LLT DstTy = MRI.getType(Dst);
786 LLT SrcTy = MRI.getType(Src);
787 unsigned DestAS = DstTy.getAddressSpace();
788 unsigned SrcAS = SrcTy.getAddressSpace();
789
790 // TODO: Avoid reloading from the queue ptr for each cast, or at least each
791 // vector element.
792 assert(!DstTy.isVector());
793
794 const AMDGPUTargetMachine &TM
795 = static_cast<const AMDGPUTargetMachine &>(MF.getTarget());
796
797 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
798 if (ST.getTargetLowering()->isNoopAddrSpaceCast(SrcAS, DestAS)) {
Matt Arsenaultdc88a2c2019-02-08 14:16:11 +0000799 MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::G_BITCAST));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000800 return true;
801 }
802
803 if (SrcAS == AMDGPUAS::FLAT_ADDRESS) {
804 assert(DestAS == AMDGPUAS::LOCAL_ADDRESS ||
805 DestAS == AMDGPUAS::PRIVATE_ADDRESS);
806 unsigned NullVal = TM.getNullPointerValue(DestAS);
807
Amara Emerson946b1242019-04-15 05:04:20 +0000808 auto SegmentNull = MIRBuilder.buildConstant(DstTy, NullVal);
809 auto FlatNull = MIRBuilder.buildConstant(SrcTy, 0);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000810
811 unsigned PtrLo32 = MRI.createGenericVirtualRegister(DstTy);
812
813 // Extract low 32-bits of the pointer.
814 MIRBuilder.buildExtract(PtrLo32, Src, 0);
815
816 unsigned CmpRes = MRI.createGenericVirtualRegister(LLT::scalar(1));
Amara Emerson946b1242019-04-15 05:04:20 +0000817 MIRBuilder.buildICmp(CmpInst::ICMP_NE, CmpRes, Src, FlatNull.getReg(0));
818 MIRBuilder.buildSelect(Dst, CmpRes, PtrLo32, SegmentNull.getReg(0));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000819
820 MI.eraseFromParent();
821 return true;
822 }
823
824 assert(SrcAS == AMDGPUAS::LOCAL_ADDRESS ||
825 SrcAS == AMDGPUAS::PRIVATE_ADDRESS);
826
Amara Emerson946b1242019-04-15 05:04:20 +0000827 auto SegmentNull =
828 MIRBuilder.buildConstant(SrcTy, TM.getNullPointerValue(SrcAS));
829 auto FlatNull =
830 MIRBuilder.buildConstant(DstTy, TM.getNullPointerValue(DestAS));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000831
832 unsigned ApertureReg = getSegmentAperture(DestAS, MRI, MIRBuilder);
833
834 unsigned CmpRes = MRI.createGenericVirtualRegister(LLT::scalar(1));
Amara Emerson946b1242019-04-15 05:04:20 +0000835 MIRBuilder.buildICmp(CmpInst::ICMP_NE, CmpRes, Src, SegmentNull.getReg(0));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000836
837 unsigned BuildPtr = MRI.createGenericVirtualRegister(DstTy);
838
839 // Coerce the type of the low half of the result so we can use merge_values.
840 unsigned SrcAsInt = MRI.createGenericVirtualRegister(LLT::scalar(32));
841 MIRBuilder.buildInstr(TargetOpcode::G_PTRTOINT)
842 .addDef(SrcAsInt)
843 .addUse(Src);
844
845 // TODO: Should we allow mismatched types but matching sizes in merges to
846 // avoid the ptrtoint?
847 MIRBuilder.buildMerge(BuildPtr, {SrcAsInt, ApertureReg});
Amara Emerson946b1242019-04-15 05:04:20 +0000848 MIRBuilder.buildSelect(Dst, CmpRes, BuildPtr, FlatNull.getReg(0));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000849
850 MI.eraseFromParent();
851 return true;
852}
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000853
854bool AMDGPULegalizerInfo::legalizeFrint(
855 MachineInstr &MI, MachineRegisterInfo &MRI,
856 MachineIRBuilder &MIRBuilder) const {
857 MIRBuilder.setInstr(MI);
858
859 unsigned Src = MI.getOperand(1).getReg();
860 LLT Ty = MRI.getType(Src);
861 assert(Ty.isScalar() && Ty.getSizeInBits() == 64);
862
863 APFloat C1Val(APFloat::IEEEdouble(), "0x1.0p+52");
864 APFloat C2Val(APFloat::IEEEdouble(), "0x1.fffffffffffffp+51");
865
866 auto C1 = MIRBuilder.buildFConstant(Ty, C1Val);
867 auto CopySign = MIRBuilder.buildFCopysign(Ty, C1, Src);
868
869 // TODO: Should this propagate fast-math-flags?
870 auto Tmp1 = MIRBuilder.buildFAdd(Ty, Src, CopySign);
871 auto Tmp2 = MIRBuilder.buildFSub(Ty, Tmp1, CopySign);
872
873 auto C2 = MIRBuilder.buildFConstant(Ty, C2Val);
874 auto Fabs = MIRBuilder.buildFAbs(Ty, Src);
875
876 auto Cond = MIRBuilder.buildFCmp(CmpInst::FCMP_OGT, LLT::scalar(1), Fabs, C2);
877 MIRBuilder.buildSelect(MI.getOperand(0).getReg(), Cond, Src, Tmp2);
878 return true;
879}
Matt Arsenault6aebcd52019-05-17 12:20:01 +0000880
Matt Arsenaulta510b572019-05-17 12:20:05 +0000881bool AMDGPULegalizerInfo::legalizeFceil(
882 MachineInstr &MI, MachineRegisterInfo &MRI,
883 MachineIRBuilder &B) const {
884 B.setInstr(MI);
885
Matt Arsenault1a02d302019-05-17 12:59:27 +0000886 const LLT S1 = LLT::scalar(1);
887 const LLT S64 = LLT::scalar(64);
888
Matt Arsenaulta510b572019-05-17 12:20:05 +0000889 unsigned Src = MI.getOperand(1).getReg();
Matt Arsenault1a02d302019-05-17 12:59:27 +0000890 assert(MRI.getType(Src) == S64);
Matt Arsenaulta510b572019-05-17 12:20:05 +0000891
892 // result = trunc(src)
893 // if (src > 0.0 && src != result)
894 // result += 1.0
895
Matt Arsenaulta510b572019-05-17 12:20:05 +0000896 auto Trunc = B.buildInstr(TargetOpcode::G_INTRINSIC_TRUNC, {S64}, {Src});
897
Matt Arsenaulta510b572019-05-17 12:20:05 +0000898 const auto Zero = B.buildFConstant(S64, 0.0);
899 const auto One = B.buildFConstant(S64, 1.0);
900 auto Lt0 = B.buildFCmp(CmpInst::FCMP_OGT, S1, Src, Zero);
901 auto NeTrunc = B.buildFCmp(CmpInst::FCMP_ONE, S1, Src, Trunc);
902 auto And = B.buildAnd(S1, Lt0, NeTrunc);
903 auto Add = B.buildSelect(S64, And, One, Zero);
904
905 // TODO: Should this propagate fast-math-flags?
906 B.buildFAdd(MI.getOperand(0).getReg(), Trunc, Add);
907 return true;
908}
909
Matt Arsenault6aebcd52019-05-17 12:20:01 +0000910static MachineInstrBuilder extractF64Exponent(unsigned Hi,
911 MachineIRBuilder &B) {
912 const unsigned FractBits = 52;
913 const unsigned ExpBits = 11;
914 LLT S32 = LLT::scalar(32);
915
916 auto Const0 = B.buildConstant(S32, FractBits - 32);
917 auto Const1 = B.buildConstant(S32, ExpBits);
918
919 auto ExpPart = B.buildIntrinsic(Intrinsic::amdgcn_ubfe, {S32}, false)
920 .addUse(Const0.getReg(0))
921 .addUse(Const1.getReg(0));
922
923 return B.buildSub(S32, ExpPart, B.buildConstant(S32, 1023));
924}
925
926bool AMDGPULegalizerInfo::legalizeIntrinsicTrunc(
927 MachineInstr &MI, MachineRegisterInfo &MRI,
928 MachineIRBuilder &B) const {
929 B.setInstr(MI);
930
Matt Arsenault1a02d302019-05-17 12:59:27 +0000931 const LLT S1 = LLT::scalar(1);
932 const LLT S32 = LLT::scalar(32);
933 const LLT S64 = LLT::scalar(64);
Matt Arsenault6aebcd52019-05-17 12:20:01 +0000934
Matt Arsenault1a02d302019-05-17 12:59:27 +0000935 unsigned Src = MI.getOperand(1).getReg();
936 assert(MRI.getType(Src) == S64);
Matt Arsenault6aebcd52019-05-17 12:20:01 +0000937
938 // TODO: Should this use extract since the low half is unused?
939 auto Unmerge = B.buildUnmerge({S32, S32}, Src);
940 unsigned Hi = Unmerge.getReg(1);
941
942 // Extract the upper half, since this is where we will find the sign and
943 // exponent.
944 auto Exp = extractF64Exponent(Hi, B);
945
946 const unsigned FractBits = 52;
947
948 // Extract the sign bit.
949 const auto SignBitMask = B.buildConstant(S32, UINT32_C(1) << 31);
950 auto SignBit = B.buildAnd(S32, Hi, SignBitMask);
951
952 const auto FractMask = B.buildConstant(S64, (UINT64_C(1) << FractBits) - 1);
953
954 const auto Zero32 = B.buildConstant(S32, 0);
955
956 // Extend back to 64-bits.
957 auto SignBit64 = B.buildMerge(S64, {Zero32.getReg(0), SignBit.getReg(0)});
958
959 auto Shr = B.buildAShr(S64, FractMask, Exp);
960 auto Not = B.buildNot(S64, Shr);
961 auto Tmp0 = B.buildAnd(S64, Src, Not);
962 auto FiftyOne = B.buildConstant(S32, FractBits - 1);
963
964 auto ExpLt0 = B.buildICmp(CmpInst::ICMP_SLT, S1, Exp, Zero32);
965 auto ExpGt51 = B.buildICmp(CmpInst::ICMP_SGT, S1, Exp, FiftyOne);
966
967 auto Tmp1 = B.buildSelect(S64, ExpLt0, SignBit64, Tmp0);
968 B.buildSelect(MI.getOperand(0).getReg(), ExpGt51, Src, Tmp1);
969 return true;
970}