blob: 5a093eab52ef9b1b327a04478a1b42f04d38f5a9 [file] [log] [blame]
David Greene509be1f2010-02-09 23:52:19 +00001//======- X86InstrFragmentsSIMD.td - x86 ISA -------------*- tablegen -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
Dale Johannesendd224d22010-09-30 23:57:10 +000018def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
19def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000020
21//===----------------------------------------------------------------------===//
22// SSE specific DAG Nodes.
23//===----------------------------------------------------------------------===//
24
25def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
26 SDTCisFP<0>, SDTCisInt<2> ]>;
27def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
28 SDTCisFP<1>, SDTCisVT<3, i8>]>;
29
30def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
31def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
32def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
35 [SDNPCommutative, SDNPAssociative]>;
36def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
37 [SDNPCommutative, SDNPAssociative]>;
38def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
39def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
40def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000041def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
David Greene03264ef2010-07-12 23:41:28 +000042def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
43def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Stuart Hastingsbe605492011-06-03 23:53:54 +000044def X86cmpss : SDNode<"X86ISD::FSETCCss", SDTX86Cmpss>;
45def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
David Greene03264ef2010-07-12 23:41:28 +000046def X86pshufb : SDNode<"X86ISD::PSHUFB",
47 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000049def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000050 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000051 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +000052def X86psignb : SDNode<"X86ISD::PSIGNB",
Nate Begeman97b72c92010-12-17 22:55:37 +000053 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
54 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +000055def X86psignw : SDNode<"X86ISD::PSIGNW",
Nate Begeman97b72c92010-12-17 22:55:37 +000056 SDTypeProfile<1, 2, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
57 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +000058def X86psignd : SDNode<"X86ISD::PSIGND",
Nate Begeman97b72c92010-12-17 22:55:37 +000059 SDTypeProfile<1, 2, [SDTCisVT<0, v4i32>, SDTCisSameAs<0,1>,
60 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000061def X86pextrb : SDNode<"X86ISD::PEXTRB",
62 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
63def X86pextrw : SDNode<"X86ISD::PEXTRW",
64 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
65def X86pinsrb : SDNode<"X86ISD::PINSRB",
66 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
67 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
68def X86pinsrw : SDNode<"X86ISD::PINSRW",
69 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
70 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
71def X86insrtps : SDNode<"X86ISD::INSERTPS",
72 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
73 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
74def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
75 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
76def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +000077 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
David Greene03264ef2010-07-12 23:41:28 +000078def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
79def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
80def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
81def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
82def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
83def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
84def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
85def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
86def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
87def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
88def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
89def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
90
91def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000092 SDTCisVec<1>,
93 SDTCisSameAs<2, 1>]>;
David Greene03264ef2010-07-12 23:41:28 +000094def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000095def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +000096
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +000097// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
98// translated into one of the target nodes below during lowering.
99// Note: this is a work in progress...
100def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
101def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
102 SDTCisSameAs<0,2>]>;
103
104def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
105 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
106def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
107 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
108
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000109def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
110
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000111def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
112
113def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
114def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
115def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
116
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000117def X86Shufpd : SDNode<"X86ISD::SHUFPD", SDTShuff3OpI>;
118def X86Shufps : SDNode<"X86ISD::SHUFPS", SDTShuff3OpI>;
119
120def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
121def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
122def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
123
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000124def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
125def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
126
127def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000128def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000129def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000130def X86Movhlpd : SDNode<"X86ISD::MOVHLPD", SDTShuff2Op>;
131
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000132def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
133def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000134
Bruno Cardoso Lopesf8fe47b2011-07-26 22:03:40 +0000135def X86Unpcklps : SDNode<"X86ISD::UNPCKLPS", SDTShuff2Op>;
136def X86Unpcklpd : SDNode<"X86ISD::UNPCKLPD", SDTShuff2Op>;
David Greenedd567b22011-03-02 17:23:43 +0000137def X86Unpcklpsy : SDNode<"X86ISD::VUNPCKLPSY", SDTShuff2Op>;
138def X86Unpcklpdy : SDNode<"X86ISD::VUNPCKLPDY", SDTShuff2Op>;
Bruno Cardoso Lopesf8fe47b2011-07-26 22:03:40 +0000139
140def X86Unpckhps : SDNode<"X86ISD::UNPCKHPS", SDTShuff2Op>;
141def X86Unpckhpd : SDNode<"X86ISD::UNPCKHPD", SDTShuff2Op>;
142def X86Unpckhpsy : SDNode<"X86ISD::VUNPCKHPSY", SDTShuff2Op>;
143def X86Unpckhpdy : SDNode<"X86ISD::VUNPCKHPDY", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000144
145def X86Punpcklbw : SDNode<"X86ISD::PUNPCKLBW", SDTShuff2Op>;
146def X86Punpcklwd : SDNode<"X86ISD::PUNPCKLWD", SDTShuff2Op>;
147def X86Punpckldq : SDNode<"X86ISD::PUNPCKLDQ", SDTShuff2Op>;
148def X86Punpcklqdq : SDNode<"X86ISD::PUNPCKLQDQ", SDTShuff2Op>;
149
150def X86Punpckhbw : SDNode<"X86ISD::PUNPCKHBW", SDTShuff2Op>;
151def X86Punpckhwd : SDNode<"X86ISD::PUNPCKHWD", SDTShuff2Op>;
152def X86Punpckhdq : SDNode<"X86ISD::PUNPCKHDQ", SDTShuff2Op>;
153def X86Punpckhqdq : SDNode<"X86ISD::PUNPCKHQDQ", SDTShuff2Op>;
154
Bruno Cardoso Lopes27a30a72011-07-27 00:56:34 +0000155def X86VPermilps : SDNode<"X86ISD::VPERMILPS", SDTShuff2OpI>;
156def X86VPermilpsy : SDNode<"X86ISD::VPERMILPSY", SDTShuff2OpI>;
157def X86VPermilpd : SDNode<"X86ISD::VPERMILPD", SDTShuff2OpI>;
158def X86VPermilpdy : SDNode<"X86ISD::VPERMILPDY", SDTShuff2OpI>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000159
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000160def X86VPerm2f128 : SDNode<"X86ISD::VPERM2F128", SDTShuff3OpI>;
161
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000162def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
163
David Greene03264ef2010-07-12 23:41:28 +0000164//===----------------------------------------------------------------------===//
165// SSE Complex Patterns
166//===----------------------------------------------------------------------===//
167
168// These are 'extloads' from a scalar to the low element of a vector, zeroing
169// the top elements. These are used for the SSE 'ss' and 'sd' instruction
170// forms.
171def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000172 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
173 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000174def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000175 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
176 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000177
178def ssmem : Operand<v4f32> {
179 let PrintMethod = "printf32mem";
180 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
181 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000182 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000183}
184def sdmem : Operand<v2f64> {
185 let PrintMethod = "printf64mem";
186 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
187 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000188 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000189}
190
191//===----------------------------------------------------------------------===//
192// SSE pattern fragments
193//===----------------------------------------------------------------------===//
194
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000195// 128-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000196def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
197def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
198def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
199def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
200
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000201// 256-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000202def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
203def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
204def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
205def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
206
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000207// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000208def alignedstore : PatFrag<(ops node:$val, node:$ptr),
209 (store node:$val, node:$ptr), [{
210 return cast<StoreSDNode>(N)->getAlignment() >= 16;
211}]>;
212
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000213// Like 'store', but always requires 256-bit vector alignment.
214def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
215 (store node:$val, node:$ptr), [{
216 return cast<StoreSDNode>(N)->getAlignment() >= 32;
217}]>;
218
219// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000220def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
221 return cast<LoadSDNode>(N)->getAlignment() >= 16;
222}]>;
223
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000224// Like 'load', but always requires 256-bit vector alignment.
225def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
226 return cast<LoadSDNode>(N)->getAlignment() >= 32;
227}]>;
228
David Greene03264ef2010-07-12 23:41:28 +0000229def alignedloadfsf32 : PatFrag<(ops node:$ptr),
230 (f32 (alignedload node:$ptr))>;
231def alignedloadfsf64 : PatFrag<(ops node:$ptr),
232 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000233
234// 128-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000235def alignedloadv4f32 : PatFrag<(ops node:$ptr),
236 (v4f32 (alignedload node:$ptr))>;
237def alignedloadv2f64 : PatFrag<(ops node:$ptr),
238 (v2f64 (alignedload node:$ptr))>;
239def alignedloadv4i32 : PatFrag<(ops node:$ptr),
240 (v4i32 (alignedload node:$ptr))>;
241def alignedloadv2i64 : PatFrag<(ops node:$ptr),
242 (v2i64 (alignedload node:$ptr))>;
243
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000244// 256-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000245def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000246 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000247def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000248 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000249def alignedloadv8i32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000250 (v8i32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000251def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000252 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000253
254// Like 'load', but uses special alignment checks suitable for use in
255// memory operands in most SSE instructions, which are required to
256// be naturally aligned on some targets but not on others. If the subtarget
257// allows unaligned accesses, match any load, though this may require
258// setting a feature bit in the processor (on startup, for example).
259// Opteron 10h and later implement such a feature.
260def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
261 return Subtarget->hasVectorUAMem()
262 || cast<LoadSDNode>(N)->getAlignment() >= 16;
263}]>;
264
265def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
266def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000267
268// 128-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000269def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
270def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
271def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
272def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Dale Johannesen1eea3512010-09-13 21:15:43 +0000273def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000274def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
275
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000276// 256-bit memop pattern fragments
Bruno Cardoso Lopes9de0ca72010-07-19 23:32:44 +0000277def memopv32i8 : PatFrag<(ops node:$ptr), (v32i8 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000278def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
279def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000280def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
281def memopv8i32 : PatFrag<(ops node:$ptr), (v8i32 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000282
283// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
284// 16-byte boundary.
285// FIXME: 8 byte alignment for mmx reads is not required
286def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
287 return cast<LoadSDNode>(N)->getAlignment() >= 8;
288}]>;
289
Dale Johannesendd224d22010-09-30 23:57:10 +0000290def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000291
292// MOVNT Support
293// Like 'store', but requires the non-temporal bit to be set
294def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
295 (st node:$val, node:$ptr), [{
296 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
297 return ST->isNonTemporal();
298 return false;
299}]>;
300
301def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
302 (st node:$val, node:$ptr), [{
303 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
304 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
305 ST->getAddressingMode() == ISD::UNINDEXED &&
306 ST->getAlignment() >= 16;
307 return false;
308}]>;
309
310def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
311 (st node:$val, node:$ptr), [{
312 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
313 return ST->isNonTemporal() &&
314 ST->getAlignment() < 16;
315 return false;
316}]>;
317
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000318// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000319def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
320def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
321def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
322def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
323def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
324def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
325
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000326// 256-bit bitconvert pattern fragments
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000327def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000328def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000329
David Greene03264ef2010-07-12 23:41:28 +0000330def vzmovl_v2i64 : PatFrag<(ops node:$src),
331 (bitconvert (v2i64 (X86vzmovl
332 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
333def vzmovl_v4i32 : PatFrag<(ops node:$src),
334 (bitconvert (v4i32 (X86vzmovl
335 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
336
337def vzload_v2i64 : PatFrag<(ops node:$src),
338 (bitconvert (v2i64 (X86vzload node:$src)))>;
339
340
341def fp32imm0 : PatLeaf<(f32 fpimm), [{
342 return N->isExactlyValue(+0.0);
343}]>;
344
345// BYTE_imm - Transform bit immediates into byte immediates.
346def BYTE_imm : SDNodeXForm<imm, [{
347 // Transformation function: imm >> 3
348 return getI32Imm(N->getZExtValue() >> 3);
349}]>;
350
351// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
352// SHUFP* etc. imm.
353def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
354 return getI8Imm(X86::getShuffleSHUFImmediate(N));
355}]>;
356
357// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
358// PSHUFHW imm.
359def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
360 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
361}]>;
362
363// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
364// PSHUFLW imm.
365def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
366 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
367}]>;
368
369// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
370// a PALIGNR imm.
371def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
372 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
373}]>;
374
David Greenec4da1102011-02-03 15:50:00 +0000375// EXTRACT_get_vextractf128_imm xform function: convert extract_subvector index
376// to VEXTRACTF128 imm.
377def EXTRACT_get_vextractf128_imm : SDNodeXForm<extract_subvector, [{
378 return getI8Imm(X86::getExtractVEXTRACTF128Immediate(N));
379}]>;
380
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +0000381// INSERT_get_vinsertf128_imm xform function: convert insert_subvector index to
David Greene653f1ee2011-02-04 16:08:29 +0000382// VINSERTF128 imm.
383def INSERT_get_vinsertf128_imm : SDNodeXForm<insert_subvector, [{
384 return getI8Imm(X86::getInsertVINSERTF128Immediate(N));
385}]>;
386
David Greene03264ef2010-07-12 23:41:28 +0000387def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
388 (vector_shuffle node:$lhs, node:$rhs), [{
389 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
390 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
391}]>;
392
393def movddup : PatFrag<(ops node:$lhs, node:$rhs),
394 (vector_shuffle node:$lhs, node:$rhs), [{
395 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
396}]>;
397
398def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
399 (vector_shuffle node:$lhs, node:$rhs), [{
400 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
401}]>;
402
403def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
404 (vector_shuffle node:$lhs, node:$rhs), [{
405 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
406}]>;
407
408def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
409 (vector_shuffle node:$lhs, node:$rhs), [{
410 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
411}]>;
412
413def movlp : PatFrag<(ops node:$lhs, node:$rhs),
414 (vector_shuffle node:$lhs, node:$rhs), [{
415 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
416}]>;
417
418def movl : PatFrag<(ops node:$lhs, node:$rhs),
419 (vector_shuffle node:$lhs, node:$rhs), [{
420 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
421}]>;
422
David Greene03264ef2010-07-12 23:41:28 +0000423def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
424 (vector_shuffle node:$lhs, node:$rhs), [{
425 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
426}]>;
427
428def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
429 (vector_shuffle node:$lhs, node:$rhs), [{
430 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
431}]>;
432
David Greene03264ef2010-07-12 23:41:28 +0000433def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
434 (vector_shuffle node:$lhs, node:$rhs), [{
435 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
436}], SHUFFLE_get_shuf_imm>;
437
438def shufp : PatFrag<(ops node:$lhs, node:$rhs),
439 (vector_shuffle node:$lhs, node:$rhs), [{
440 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
441}], SHUFFLE_get_shuf_imm>;
442
443def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
444 (vector_shuffle node:$lhs, node:$rhs), [{
445 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
446}], SHUFFLE_get_pshufhw_imm>;
447
448def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
449 (vector_shuffle node:$lhs, node:$rhs), [{
450 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
451}], SHUFFLE_get_pshuflw_imm>;
452
David Greenec4da1102011-02-03 15:50:00 +0000453def vextractf128_extract : PatFrag<(ops node:$bigvec, node:$index),
454 (extract_subvector node:$bigvec,
455 node:$index), [{
456 return X86::isVEXTRACTF128Index(N);
457}], EXTRACT_get_vextractf128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000458
459def vinsertf128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
460 node:$index),
461 (insert_subvector node:$bigvec, node:$smallvec,
462 node:$index), [{
463 return X86::isVINSERTF128Index(N);
464}], INSERT_get_vinsertf128_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000465