blob: 196e6e1d999851282a19e5fef73b7c4b5fd9f073 [file] [log] [blame]
Eugene Zelenko59e12822017-08-08 00:47:13 +00001//===- SIMachineFunctionInfo.cpp - SI Machine Function Info ---------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
Tom Stellard75aadc22012-12-11 21:25:42 +00007//===----------------------------------------------------------------------===//
8
Tom Stellard75aadc22012-12-11 21:25:42 +00009#include "SIMachineFunctionInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000010#include "AMDGPUArgumentUsageInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000011#include "AMDGPUSubtarget.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000012#include "SIRegisterInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000013#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000014#include "Utils/AMDGPUBaseInfo.h"
15#include "llvm/ADT/Optional.h"
16#include "llvm/CodeGen/MachineBasicBlock.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000018#include "llvm/CodeGen/MachineFunction.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000020#include "llvm/IR/CallingConv.h"
Tom Stellardeba61072014-05-02 15:41:42 +000021#include "llvm/IR/Function.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000022#include <cassert>
23#include <vector>
Tom Stellardc149dc02013-11-27 21:23:35 +000024
25#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000026
27using namespace llvm;
28
29SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000030 : AMDGPUMachineFunction(MF),
Matt Arsenault055e4dc2019-03-29 19:14:54 +000031 Mode(MF.getFunction()),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000032 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000033 DispatchPtr(false),
34 QueuePtr(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000035 KernargSegmentPtr(false),
Matt Arsenault8d718dc2016-07-22 17:01:30 +000036 DispatchID(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000037 FlatScratchInit(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000038 WorkGroupIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000039 WorkGroupIDY(false),
40 WorkGroupIDZ(false),
41 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000042 PrivateSegmentWaveByteOffset(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000043 WorkItemIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000044 WorkItemIDY(false),
Tom Stellard2f3f9852017-01-25 01:25:13 +000045 WorkItemIDZ(false),
Matt Arsenault817c2532017-08-03 23:12:44 +000046 ImplicitBufferPtr(false),
Tim Renouf13229152017-09-29 09:49:35 +000047 ImplicitArgPtr(false),
Matt Arsenault923712b2018-02-09 16:57:57 +000048 GITPtrHigh(0xffffffff),
49 HighBitsOf32BitAddress(0) {
Tom Stellard5bfbae52018-07-11 20:59:01 +000050 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matthias Braunf1caa282017-12-15 22:22:58 +000051 const Function &F = MF.getFunction();
52 FlatWorkGroupSizes = ST.getFlatWorkGroupSizes(F);
53 WavesPerEU = ST.getWavesPerEU(F);
Matt Arsenault49affb82015-11-25 20:55:12 +000054
Stanislav Mekhanoshind4b500c2018-05-31 05:36:04 +000055 Occupancy = getMaxWavesPerEU();
56 limitOccupancy(MF);
Matt Arsenault4bec7d42018-07-20 09:05:08 +000057 CallingConv::ID CC = F.getCallingConv();
58
59 if (CC == CallingConv::AMDGPU_KERNEL || CC == CallingConv::SPIR_KERNEL) {
60 if (!F.arg_empty())
61 KernargSegmentPtr = true;
62 WorkGroupIDX = true;
63 WorkItemIDX = true;
64 } else if (CC == CallingConv::AMDGPU_PS) {
65 PSInputAddr = AMDGPU::getInitialPSInputAddr(F);
66 }
Stanislav Mekhanoshind4b500c2018-05-31 05:36:04 +000067
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000068 if (!isEntryFunction()) {
69 // Non-entry functions have no special inputs for now, other registers
70 // required for scratch access.
71 ScratchRSrcReg = AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3;
72 ScratchWaveOffsetReg = AMDGPU::SGPR4;
73 FrameOffsetReg = AMDGPU::SGPR5;
Matt Arsenaultf28683c2017-06-26 17:53:59 +000074 StackPtrOffsetReg = AMDGPU::SGPR32;
Matt Arsenault1cc47f82017-07-18 16:44:56 +000075
Matt Arsenault8623e8d2017-08-03 23:00:29 +000076 ArgInfo.PrivateSegmentBuffer =
77 ArgDescriptor::createRegister(ScratchRSrcReg);
78 ArgInfo.PrivateSegmentWaveByteOffset =
79 ArgDescriptor::createRegister(ScratchWaveOffsetReg);
80
Matthias Braunf1caa282017-12-15 22:22:58 +000081 if (F.hasFnAttribute("amdgpu-implicitarg-ptr"))
Matt Arsenault9166ce82017-07-28 15:52:08 +000082 ImplicitArgPtr = true;
83 } else {
Matt Arsenault1ea04022018-05-29 19:35:00 +000084 if (F.hasFnAttribute("amdgpu-implicitarg-ptr")) {
Matt Arsenault9166ce82017-07-28 15:52:08 +000085 KernargSegmentPtr = true;
Matt Arsenault4bec7d42018-07-20 09:05:08 +000086 MaxKernArgAlign = std::max(ST.getAlignmentForImplicitArgPtr(),
87 MaxKernArgAlign);
Matt Arsenault1ea04022018-05-29 19:35:00 +000088 }
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000089 }
Marek Olsakfccabaf2016-01-13 11:45:36 +000090
Matt Arsenaultaa6fb4c2019-02-21 23:27:46 +000091 if (F.hasFnAttribute("amdgpu-work-group-id-x"))
Matt Arsenaulte15855d2017-07-17 22:35:50 +000092 WorkGroupIDX = true;
Matt Arsenaultaa6fb4c2019-02-21 23:27:46 +000093
94 if (F.hasFnAttribute("amdgpu-work-group-id-y"))
Matt Arsenault49affb82015-11-25 20:55:12 +000095 WorkGroupIDY = true;
Matt Arsenaultaa6fb4c2019-02-21 23:27:46 +000096
97 if (F.hasFnAttribute("amdgpu-work-group-id-z"))
Matt Arsenault49affb82015-11-25 20:55:12 +000098 WorkGroupIDZ = true;
Matt Arsenaultaa6fb4c2019-02-21 23:27:46 +000099
100 if (F.hasFnAttribute("amdgpu-work-item-id-x"))
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000101 WorkItemIDX = true;
Matt Arsenaultaa6fb4c2019-02-21 23:27:46 +0000102
103 if (F.hasFnAttribute("amdgpu-work-item-id-y"))
Matt Arsenault49affb82015-11-25 20:55:12 +0000104 WorkItemIDY = true;
Matt Arsenaultaa6fb4c2019-02-21 23:27:46 +0000105
106 if (F.hasFnAttribute("amdgpu-work-item-id-z"))
Matt Arsenault49affb82015-11-25 20:55:12 +0000107 WorkItemIDZ = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000108
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000109 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
Matt Arsenault1cc47f82017-07-18 16:44:56 +0000110 bool HasStackObjects = FrameInfo.hasStackObjects();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000111
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000112 if (isEntryFunction()) {
113 // X, XY, and XYZ are the only supported combinations, so make sure Y is
114 // enabled if Z is.
115 if (WorkItemIDZ)
116 WorkItemIDY = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000117
Scott Linderc6c62722018-10-31 18:54:06 +0000118 PrivateSegmentWaveByteOffset = true;
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000119
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000120 // HS and GS always have the scratch wave offset in SGPR5 on GFX9.
121 if (ST.getGeneration() >= AMDGPUSubtarget::GFX9 &&
122 (CC == CallingConv::AMDGPU_HS || CC == CallingConv::AMDGPU_GS))
Scott Linderc6c62722018-10-31 18:54:06 +0000123 ArgInfo.PrivateSegmentWaveByteOffset =
124 ArgDescriptor::createRegister(AMDGPU::SGPR5);
Marek Olsak584d2c02017-05-04 22:25:20 +0000125 }
126
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000127 bool isAmdHsaOrMesa = ST.isAmdHsaOrMesa(F);
128 if (isAmdHsaOrMesa) {
Scott Linderc6c62722018-10-31 18:54:06 +0000129 PrivateSegmentBuffer = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000130
Matthias Braunf1caa282017-12-15 22:22:58 +0000131 if (F.hasFnAttribute("amdgpu-dispatch-ptr"))
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000132 DispatchPtr = true;
Matt Arsenault48ab5262016-04-25 19:27:18 +0000133
Matthias Braunf1caa282017-12-15 22:22:58 +0000134 if (F.hasFnAttribute("amdgpu-queue-ptr"))
Matt Arsenault48ab5262016-04-25 19:27:18 +0000135 QueuePtr = true;
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000136
Matthias Braunf1caa282017-12-15 22:22:58 +0000137 if (F.hasFnAttribute("amdgpu-dispatch-id"))
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000138 DispatchID = true;
Matt Arsenaultceafc552018-05-29 17:42:50 +0000139 } else if (ST.isMesaGfxShader(F)) {
Scott Linderc6c62722018-10-31 18:54:06 +0000140 ImplicitBufferPtr = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000141 }
142
Matthias Braunf1caa282017-12-15 22:22:58 +0000143 if (F.hasFnAttribute("amdgpu-kernarg-segment-ptr"))
Matt Arsenault23e4df62017-07-14 00:11:13 +0000144 KernargSegmentPtr = true;
145
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000146 if (ST.hasFlatAddressSpace() && isEntryFunction() && isAmdHsaOrMesa) {
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000147 // TODO: This could be refined a lot. The attribute is a poor way of
148 // detecting calls that may require it before argument lowering.
Matthias Braunf1caa282017-12-15 22:22:58 +0000149 if (HasStackObjects || F.hasFnAttribute("amdgpu-flat-scratch"))
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000150 FlatScratchInit = true;
151 }
Tim Renouf13229152017-09-29 09:49:35 +0000152
Matthias Braunf1caa282017-12-15 22:22:58 +0000153 Attribute A = F.getFnAttribute("amdgpu-git-ptr-high");
Tim Renouf13229152017-09-29 09:49:35 +0000154 StringRef S = A.getValueAsString();
155 if (!S.empty())
156 S.consumeInteger(0, GITPtrHigh);
Matt Arsenault923712b2018-02-09 16:57:57 +0000157
158 A = F.getFnAttribute("amdgpu-32bit-address-high-bits");
159 S = A.getValueAsString();
160 if (!S.empty())
161 S.consumeInteger(0, HighBitsOf32BitAddress);
Matt Arsenault49affb82015-11-25 20:55:12 +0000162}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000163
Stanislav Mekhanoshind4b500c2018-05-31 05:36:04 +0000164void SIMachineFunctionInfo::limitOccupancy(const MachineFunction &MF) {
165 limitOccupancy(getMaxWavesPerEU());
Tom Stellard5bfbae52018-07-11 20:59:01 +0000166 const GCNSubtarget& ST = MF.getSubtarget<GCNSubtarget>();
Stanislav Mekhanoshind4b500c2018-05-31 05:36:04 +0000167 limitOccupancy(ST.getOccupancyWithLocalMemSize(getLDSSize(),
168 MF.getFunction()));
169}
170
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000171unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
172 const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000173 ArgInfo.PrivateSegmentBuffer =
174 ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
175 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000176 NumUserSGPRs += 4;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000177 return ArgInfo.PrivateSegmentBuffer.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000178}
179
180unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000181 ArgInfo.DispatchPtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
182 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000183 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000184 return ArgInfo.DispatchPtr.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000185}
186
187unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000188 ArgInfo.QueuePtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
189 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000190 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000191 return ArgInfo.QueuePtr.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000192}
193
194unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000195 ArgInfo.KernargSegmentPtr
196 = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
197 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000198 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000199 return ArgInfo.KernargSegmentPtr.getRegister();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000200}
201
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000202unsigned SIMachineFunctionInfo::addDispatchID(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000203 ArgInfo.DispatchID = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
204 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000205 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000206 return ArgInfo.DispatchID.getRegister();
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000207}
208
Matt Arsenault296b8492016-02-12 06:31:30 +0000209unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000210 ArgInfo.FlatScratchInit = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
211 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault296b8492016-02-12 06:31:30 +0000212 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000213 return ArgInfo.FlatScratchInit.getRegister();
Matt Arsenault296b8492016-02-12 06:31:30 +0000214}
215
Matt Arsenault10fc0622017-06-26 03:01:31 +0000216unsigned SIMachineFunctionInfo::addImplicitBufferPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000217 ArgInfo.ImplicitBufferPtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
218 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Tom Stellard2f3f9852017-01-25 01:25:13 +0000219 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000220 return ArgInfo.ImplicitBufferPtr.getRegister();
Tom Stellard2f3f9852017-01-25 01:25:13 +0000221}
222
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000223static bool isCalleeSavedReg(const MCPhysReg *CSRegs, MCPhysReg Reg) {
224 for (unsigned I = 0; CSRegs[I]; ++I) {
225 if (CSRegs[I] == Reg)
226 return true;
227 }
228
229 return false;
230}
231
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000232/// Reserve a slice of a VGPR to support spilling for FrameIndex \p FI.
233bool SIMachineFunctionInfo::allocateSGPRSpillToVGPR(MachineFunction &MF,
234 int FI) {
235 std::vector<SpilledReg> &SpillLanes = SGPRToVGPRSpills[FI];
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +0000236
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000237 // This has already been allocated.
238 if (!SpillLanes.empty())
239 return true;
240
Tom Stellard5bfbae52018-07-11 20:59:01 +0000241 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000242 const SIRegisterInfo *TRI = ST.getRegisterInfo();
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000243 MachineFrameInfo &FrameInfo = MF.getFrameInfo();
244 MachineRegisterInfo &MRI = MF.getRegInfo();
245 unsigned WaveSize = ST.getWavefrontSize();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000246
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000247 unsigned Size = FrameInfo.getObjectSize(FI);
248 assert(Size >= 4 && Size <= 64 && "invalid sgpr spill size");
249 assert(TRI->spillSGPRToVGPR() && "not spilling SGPRs to VGPRs");
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000250
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000251 int NumLanes = Size / 4;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000252
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000253 const MCPhysReg *CSRegs = TRI->getCalleeSavedRegs(&MF);
254
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000255 // Make sure to handle the case where a wide SGPR spill may span between two
256 // VGPRs.
257 for (int I = 0; I < NumLanes; ++I, ++NumVGPRSpillLanes) {
258 unsigned LaneVGPR;
259 unsigned VGPRIndex = (NumVGPRSpillLanes % WaveSize);
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000260
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000261 if (VGPRIndex == 0) {
262 LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass, MF);
263 if (LaneVGPR == AMDGPU::NoRegister) {
Tim Renouf6cb007f2017-09-11 08:31:32 +0000264 // We have no VGPRs left for spilling SGPRs. Reset because we will not
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000265 // partially spill the SGPR to VGPRs.
266 SGPRToVGPRSpills.erase(FI);
267 NumVGPRSpillLanes -= I;
268 return false;
269 }
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000270
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000271 Optional<int> CSRSpillFI;
Matt Arsenault17f33382018-03-27 19:42:55 +0000272 if ((FrameInfo.hasCalls() || !isEntryFunction()) && CSRegs &&
273 isCalleeSavedReg(CSRegs, LaneVGPR)) {
274 CSRSpillFI = FrameInfo.CreateSpillStackObject(4, 4);
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000275 }
276
277 SpillVGPRs.push_back(SGPRSpillVGPRCSR(LaneVGPR, CSRSpillFI));
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000278
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000279 // Add this register as live-in to all blocks to avoid machine verifer
280 // complaining about use of an undefined physical register.
281 for (MachineBasicBlock &BB : MF)
282 BB.addLiveIn(LaneVGPR);
283 } else {
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000284 LaneVGPR = SpillVGPRs.back().VGPR;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000285 }
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000286
287 SpillLanes.push_back(SpilledReg(LaneVGPR, VGPRIndex));
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000288 }
289
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000290 return true;
291}
292
293void SIMachineFunctionInfo::removeSGPRToVGPRFrameIndices(MachineFrameInfo &MFI) {
294 for (auto &R : SGPRToVGPRSpills)
295 MFI.RemoveStackObject(R.first);
Tom Stellardc149dc02013-11-27 21:23:35 +0000296}
Tom Stellard44b30b42018-05-22 02:03:23 +0000297
298
299/// \returns VGPR used for \p Dim' work item ID.
300unsigned SIMachineFunctionInfo::getWorkItemIDVGPR(unsigned Dim) const {
301 switch (Dim) {
302 case 0:
303 assert(hasWorkItemIDX());
304 return AMDGPU::VGPR0;
305 case 1:
306 assert(hasWorkItemIDY());
307 return AMDGPU::VGPR1;
308 case 2:
309 assert(hasWorkItemIDZ());
310 return AMDGPU::VGPR2;
311 }
312 llvm_unreachable("unexpected dimension");
313}
314
315MCPhysReg SIMachineFunctionInfo::getNextUserSGPR() const {
316 assert(NumSystemSGPRs == 0 && "System SGPRs must be added after user SGPRs");
317 return AMDGPU::SGPR0 + NumUserSGPRs;
318}
319
320MCPhysReg SIMachineFunctionInfo::getNextSystemSGPR() const {
321 return AMDGPU::SGPR0 + NumUserSGPRs + NumSystemSGPRs;
322}
Matt Arsenaultbc6d07c2019-03-14 22:54:43 +0000323
324static yaml::StringValue regToString(unsigned Reg,
325 const TargetRegisterInfo &TRI) {
326 yaml::StringValue Dest;
Tim Renouf8723a562019-03-18 19:00:46 +0000327 {
328 raw_string_ostream OS(Dest.Value);
329 OS << printReg(Reg, &TRI);
330 }
Matt Arsenaultbc6d07c2019-03-14 22:54:43 +0000331 return Dest;
332}
333
334yaml::SIMachineFunctionInfo::SIMachineFunctionInfo(
335 const llvm::SIMachineFunctionInfo& MFI,
336 const TargetRegisterInfo &TRI)
337 : ExplicitKernArgSize(MFI.getExplicitKernArgSize()),
338 MaxKernArgAlign(MFI.getMaxKernArgAlign()),
339 LDSSize(MFI.getLDSSize()),
340 IsEntryFunction(MFI.isEntryFunction()),
341 NoSignedZerosFPMath(MFI.hasNoSignedZerosFPMath()),
342 MemoryBound(MFI.isMemoryBound()),
343 WaveLimiter(MFI.needsWaveLimiter()),
344 ScratchRSrcReg(regToString(MFI.getScratchRSrcReg(), TRI)),
345 ScratchWaveOffsetReg(regToString(MFI.getScratchWaveOffsetReg(), TRI)),
346 FrameOffsetReg(regToString(MFI.getFrameOffsetReg(), TRI)),
347 StackPtrOffsetReg(regToString(MFI.getStackPtrOffsetReg(), TRI)) {}
348
349void yaml::SIMachineFunctionInfo::mappingImpl(yaml::IO &YamlIO) {
350 MappingTraits<SIMachineFunctionInfo>::mapping(YamlIO, *this);
351}
352
353bool SIMachineFunctionInfo::initializeBaseYamlFields(
354 const yaml::SIMachineFunctionInfo &YamlMFI) {
355 ExplicitKernArgSize = YamlMFI.ExplicitKernArgSize;
356 MaxKernArgAlign = YamlMFI.MaxKernArgAlign;
357 LDSSize = YamlMFI.LDSSize;
358 IsEntryFunction = YamlMFI.IsEntryFunction;
359 NoSignedZerosFPMath = YamlMFI.NoSignedZerosFPMath;
360 MemoryBound = YamlMFI.MemoryBound;
361 WaveLimiter = YamlMFI.WaveLimiter;
362 return false;
363}