blob: 3fd5a6c07ce3c56a023227f5f247831141b96c57 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000011#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
12#define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
Tom Stellard75aadc22012-12-11 21:25:42 +000013
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000014#include "llvm/Target/TargetMachine.h"
15
Tom Stellard75aadc22012-12-11 21:25:42 +000016namespace llvm {
17
Tom Stellard75aadc22012-12-11 21:25:42 +000018class AMDGPUTargetMachine;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000019class FunctionPass;
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +000020class GCNTargetMachine;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000021class ModulePass;
22class Pass;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000023class Target;
24class TargetMachine;
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +000025class TargetOptions;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000026class PassRegistry;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000027class Module;
Tom Stellard75aadc22012-12-11 21:25:42 +000028
29// R600 Passes
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000030FunctionPass *createR600VectorRegMerger();
31FunctionPass *createR600ExpandSpecialInstrsPass();
Tom Stellard1de55822013-12-11 17:51:41 +000032FunctionPass *createR600EmitClauseMarkers();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000033FunctionPass *createR600ClauseMergePass();
34FunctionPass *createR600Packetizer();
35FunctionPass *createR600ControlFlowFinalizer();
Tom Stellardf2ba9722013-12-11 17:51:47 +000036FunctionPass *createAMDGPUCFGStructurizerPass();
Tom Stellard20287692017-08-08 04:57:55 +000037FunctionPass *createR600ISelDag(TargetMachine *TM, CodeGenOpt::Level OptLevel);
Tom Stellard75aadc22012-12-11 21:25:42 +000038
39// SI Passes
Tom Stellardf8794352012-12-19 22:10:31 +000040FunctionPass *createSIAnnotateControlFlowPass();
Tom Stellard6596ba72014-11-21 22:06:37 +000041FunctionPass *createSIFoldOperandsPass();
Sam Koltonf60ad582017-03-21 12:51:34 +000042FunctionPass *createSIPeepholeSDWAPass();
Tom Stellard1bd80722014-04-30 15:31:33 +000043FunctionPass *createSILowerI1CopiesPass();
Tom Stellard1aaad692014-07-21 16:55:33 +000044FunctionPass *createSIShrinkInstructionsPass();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000045FunctionPass *createSILoadStoreOptimizerPass();
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000046FunctionPass *createSIWholeQuadModePass();
Tom Stellard28d13a42015-05-12 17:13:02 +000047FunctionPass *createSIFixControlFlowLiveIntervalsPass();
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +000048FunctionPass *createSIOptimizeExecMaskingPreRAPass();
Matt Arsenault782c03b2015-11-03 22:30:13 +000049FunctionPass *createSIFixSGPRCopiesPass();
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +000050FunctionPass *createSIMemoryLegalizerPass();
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000051FunctionPass *createSIDebuggerInsertNopsPass();
Kannan Narayananacb089e2017-04-12 03:25:12 +000052FunctionPass *createSIInsertWaitcntsPass();
Connor Abbott92638ab2017-08-04 18:36:52 +000053FunctionPass *createSIFixWWMLivenessPass();
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +000054FunctionPass *createAMDGPUSimplifyLibCallsPass(const TargetOptions &);
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +000055FunctionPass *createAMDGPUUseNativeCallsPass();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000056FunctionPass *createAMDGPUCodeGenPreparePass();
Jan Sjodina06bfe02017-05-15 20:18:37 +000057FunctionPass *createAMDGPUMachineCFGStructurizerPass();
Matt Arsenaultc06574f2017-07-28 18:40:05 +000058FunctionPass *createAMDGPURewriteOutArgumentsPass();
Jan Sjodina06bfe02017-05-15 20:18:37 +000059
Matt Arsenault7016f132017-08-03 22:30:46 +000060void initializeAMDGPUDAGToDAGISelPass(PassRegistry&);
61
Jan Sjodina06bfe02017-05-15 20:18:37 +000062void initializeAMDGPUMachineCFGStructurizerPass(PassRegistry&);
63extern char &AMDGPUMachineCFGStructurizerID;
Tom Stellard75aadc22012-12-11 21:25:42 +000064
Matt Arsenault746e0652017-06-02 18:02:42 +000065void initializeAMDGPUAlwaysInlinePass(PassRegistry&);
66
Matt Arsenault6b930462017-07-13 21:43:42 +000067Pass *createAMDGPUAnnotateKernelFeaturesPass();
Matt Arsenault39319482015-11-06 18:01:57 +000068void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &);
69extern char &AMDGPUAnnotateKernelFeaturesID;
70
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000071ModulePass *createAMDGPULowerIntrinsicsPass();
Matt Arsenault0699ef32017-02-09 22:00:42 +000072void initializeAMDGPULowerIntrinsicsPass(PassRegistry &);
73extern char &AMDGPULowerIntrinsicsID;
74
Matt Arsenault372d7962018-05-18 21:35:00 +000075ModulePass *createAMDGPULowerKernelAttributesPass();
76void initializeAMDGPULowerKernelAttributesPass(PassRegistry &);
77extern char &AMDGPULowerKernelAttributesID;
78
Matt Arsenaultc06574f2017-07-28 18:40:05 +000079void initializeAMDGPURewriteOutArgumentsPass(PassRegistry &);
80extern char &AMDGPURewriteOutArgumentsID;
81
Tom Stellarda2f57be2017-08-02 22:19:45 +000082void initializeR600ClauseMergePassPass(PassRegistry &);
83extern char &R600ClauseMergePassID;
84
85void initializeR600ControlFlowFinalizerPass(PassRegistry &);
86extern char &R600ControlFlowFinalizerID;
87
88void initializeR600ExpandSpecialInstrsPassPass(PassRegistry &);
89extern char &R600ExpandSpecialInstrsPassID;
90
91void initializeR600VectorRegMergerPass(PassRegistry &);
92extern char &R600VectorRegMergerID;
93
94void initializeR600PacketizerPass(PassRegistry &);
95extern char &R600PacketizerID;
96
Tom Stellard6596ba72014-11-21 22:06:37 +000097void initializeSIFoldOperandsPass(PassRegistry &);
98extern char &SIFoldOperandsID;
99
Sam Koltonf60ad582017-03-21 12:51:34 +0000100void initializeSIPeepholeSDWAPass(PassRegistry &);
101extern char &SIPeepholeSDWAID;
102
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000103void initializeSIShrinkInstructionsPass(PassRegistry&);
104extern char &SIShrinkInstructionsID;
105
Matt Arsenault782c03b2015-11-03 22:30:13 +0000106void initializeSIFixSGPRCopiesPass(PassRegistry &);
107extern char &SIFixSGPRCopiesID;
108
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000109void initializeSIFixVGPRCopiesPass(PassRegistry &);
110extern char &SIFixVGPRCopiesID;
111
Tom Stellard1bd80722014-04-30 15:31:33 +0000112void initializeSILowerI1CopiesPass(PassRegistry &);
113extern char &SILowerI1CopiesID;
114
Matt Arsenault41033282014-10-10 22:01:59 +0000115void initializeSILoadStoreOptimizerPass(PassRegistry &);
116extern char &SILoadStoreOptimizerID;
117
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000118void initializeSIWholeQuadModePass(PassRegistry &);
119extern char &SIWholeQuadModeID;
120
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000121void initializeSILowerControlFlowPass(PassRegistry &);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000122extern char &SILowerControlFlowID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000123
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000124void initializeSIInsertSkipsPass(PassRegistry &);
125extern char &SIInsertSkipsPassID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000126
Matt Arsenaulte6740752016-09-29 01:44:16 +0000127void initializeSIOptimizeExecMaskingPass(PassRegistry &);
128extern char &SIOptimizeExecMaskingID;
129
Connor Abbott92638ab2017-08-04 18:36:52 +0000130void initializeSIFixWWMLivenessPass(PassRegistry &);
131extern char &SIFixWWMLivenessID;
132
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000133void initializeAMDGPUSimplifyLibCallsPass(PassRegistry &);
134extern char &AMDGPUSimplifyLibCallsID;
135
136void initializeAMDGPUUseNativeCallsPass(PassRegistry &);
137extern char &AMDGPUUseNativeCallsID;
138
Tom Stellard75aadc22012-12-11 21:25:42 +0000139// Passes common to R600 and SI
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000140FunctionPass *createAMDGPUPromoteAlloca();
Matt Arsenaulte0132462016-01-30 05:19:45 +0000141void initializeAMDGPUPromoteAllocaPass(PassRegistry&);
142extern char &AMDGPUPromoteAllocaID;
143
Tom Stellardf8794352012-12-19 22:10:31 +0000144Pass *createAMDGPUStructurizeCFGPass();
Matt Arsenault7016f132017-08-03 22:30:46 +0000145FunctionPass *createAMDGPUISelDag(
146 TargetMachine *TM = nullptr,
147 CodeGenOpt::Level OptLevel = CodeGenOpt::Default);
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000148ModulePass *createAMDGPUAlwaysInlinePass(bool GlobalOpt = true);
Matt Arsenault432aaea2018-05-13 10:04:48 +0000149ModulePass *createR600OpenCLImageTypeLoweringPass();
Tom Stellarda6f24c62015-12-15 20:55:55 +0000150FunctionPass *createAMDGPUAnnotateUniformValues();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000151
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000152ModulePass* createAMDGPUUnifyMetadataPass();
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000153void initializeAMDGPUUnifyMetadataPass(PassRegistry&);
154extern char &AMDGPUUnifyMetadataID;
155
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000156void initializeSIOptimizeExecMaskingPreRAPass(PassRegistry&);
157extern char &SIOptimizeExecMaskingPreRAID;
158
Tom Stellarda6f24c62015-12-15 20:55:55 +0000159void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&);
160extern char &AMDGPUAnnotateUniformValuesPassID;
Tom Stellardb2de94e2014-07-02 20:53:48 +0000161
Matt Arsenault86de4862016-06-24 07:07:55 +0000162void initializeAMDGPUCodeGenPreparePass(PassRegistry&);
163extern char &AMDGPUCodeGenPrepareID;
164
Tom Stellard77a17772016-01-20 15:48:27 +0000165void initializeSIAnnotateControlFlowPass(PassRegistry&);
166extern char &SIAnnotateControlFlowPassID;
167
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000168void initializeSIMemoryLegalizerPass(PassRegistry&);
169extern char &SIMemoryLegalizerID;
170
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +0000171void initializeSIDebuggerInsertNopsPass(PassRegistry&);
172extern char &SIDebuggerInsertNopsID;
Tom Stellardcc7067a62016-03-03 03:53:29 +0000173
Kannan Narayananacb089e2017-04-12 03:25:12 +0000174void initializeSIInsertWaitcntsPass(PassRegistry&);
175extern char &SIInsertWaitcntsID;
176
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000177void initializeAMDGPUUnifyDivergentExitNodesPass(PassRegistry&);
178extern char &AMDGPUUnifyDivergentExitNodesID;
179
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000180ImmutablePass *createAMDGPUAAWrapperPass();
181void initializeAMDGPUAAWrapperPassPass(PassRegistry&);
182
Matt Arsenault7016f132017-08-03 22:30:46 +0000183void initializeAMDGPUArgumentUsageInfoPass(PassRegistry &);
184
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000185Pass *createAMDGPUFunctionInliningPass();
186void initializeAMDGPUInlinerPass(PassRegistry&);
187
Yaxun Liude4b88d2017-10-10 19:39:48 +0000188ModulePass *createAMDGPUOpenCLEnqueuedBlockLoweringPass();
189void initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(PassRegistry &);
190extern char &AMDGPUOpenCLEnqueuedBlockLoweringID;
191
Mehdi Aminif42454b2016-10-09 23:00:34 +0000192Target &getTheAMDGPUTarget();
193Target &getTheGCNTarget();
Tom Stellard75aadc22012-12-11 21:25:42 +0000194
Tom Stellard067c8152014-07-21 14:01:14 +0000195namespace AMDGPU {
196enum TargetIndex {
Tom Stellard95292bb2015-01-20 17:49:47 +0000197 TI_CONSTDATA_START,
198 TI_SCRATCH_RSRC_DWORD0,
199 TI_SCRATCH_RSRC_DWORD1,
200 TI_SCRATCH_RSRC_DWORD2,
201 TI_SCRATCH_RSRC_DWORD3
Tom Stellard067c8152014-07-21 14:01:14 +0000202};
203}
204
Tom Stellard75aadc22012-12-11 21:25:42 +0000205} // End namespace llvm
206
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000207/// OpenCL uses address spaces to differentiate between
208/// various memory regions on the hardware. On the CPU
209/// all of the address spaces point to the same memory,
210/// however on the GPU, each address space points to
Alp Tokercb402912014-01-24 17:20:08 +0000211/// a separate piece of memory that is unique from other
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000212/// memory locations.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000213struct AMDGPUAS {
214 // The following address space values depend on the triple environment.
215 unsigned PRIVATE_ADDRESS; ///< Address space for private memory.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000216 unsigned FLAT_ADDRESS; ///< Address space for flat memory.
217 unsigned REGION_ADDRESS; ///< Address space for region memory.
218
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000219 enum : unsigned {
220 // The maximum value for flat, generic, local, private, constant and region.
221 MAX_COMMON_ADDRESS = 5,
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000222
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000223 GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0).
Yaxun Liu0124b542018-02-13 18:00:25 +0000224 CONSTANT_ADDRESS = 4, ///< Address space for constant memory (VTX2)
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000225 LOCAL_ADDRESS = 3, ///< Address space for local memory.
Matt Arsenault923712b2018-02-09 16:57:57 +0000226
227 CONSTANT_ADDRESS_32BIT = 6, ///< Address space for 32-bit constant memory
228
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000229 /// Address space for direct addressible parameter memory (CONST0)
230 PARAM_D_ADDRESS = 6,
231 /// Address space for indirect addressible parameter memory (VTX1)
232 PARAM_I_ADDRESS = 7,
Tom Stellard1e803092013-07-23 01:48:18 +0000233
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000234 // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on
235 // this order to be able to dynamically index a constant buffer, for
236 // example:
237 //
238 // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
Tom Stellard1e803092013-07-23 01:48:18 +0000239
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000240 CONSTANT_BUFFER_0 = 8,
241 CONSTANT_BUFFER_1 = 9,
242 CONSTANT_BUFFER_2 = 10,
243 CONSTANT_BUFFER_3 = 11,
244 CONSTANT_BUFFER_4 = 12,
245 CONSTANT_BUFFER_5 = 13,
246 CONSTANT_BUFFER_6 = 14,
247 CONSTANT_BUFFER_7 = 15,
248 CONSTANT_BUFFER_8 = 16,
249 CONSTANT_BUFFER_9 = 17,
250 CONSTANT_BUFFER_10 = 18,
251 CONSTANT_BUFFER_11 = 19,
252 CONSTANT_BUFFER_12 = 20,
253 CONSTANT_BUFFER_13 = 21,
254 CONSTANT_BUFFER_14 = 22,
255 CONSTANT_BUFFER_15 = 23,
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000256
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000257 // Some places use this if the address space can't be determined.
258 UNKNOWN_ADDRESS_SPACE = ~0u,
259 };
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000260};
261
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000262namespace llvm {
263namespace AMDGPU {
264AMDGPUAS getAMDGPUAS(const Module &M);
265AMDGPUAS getAMDGPUAS(const TargetMachine &TM);
266AMDGPUAS getAMDGPUAS(Triple T);
267} // namespace AMDGPU
268} // namespace llvm
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000269
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000270#endif