blob: f832338fdb402141b7f22b8ed150c617c01dd990 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000011#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
12#define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
Tom Stellard75aadc22012-12-11 21:25:42 +000013
Matt Arsenault678e1112017-04-10 17:58:06 +000014#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000015#include "llvm/Target/TargetMachine.h"
16
Tom Stellard75aadc22012-12-11 21:25:42 +000017namespace llvm {
18
Tom Stellard75aadc22012-12-11 21:25:42 +000019class AMDGPUTargetMachine;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000020class FunctionPass;
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +000021class GCNTargetMachine;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000022class ModulePass;
23class Pass;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000024class Target;
25class TargetMachine;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000026class PassRegistry;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000027class Module;
Tom Stellard75aadc22012-12-11 21:25:42 +000028
29// R600 Passes
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000030FunctionPass *createR600VectorRegMerger();
31FunctionPass *createR600ExpandSpecialInstrsPass();
Tom Stellard1de55822013-12-11 17:51:41 +000032FunctionPass *createR600EmitClauseMarkers();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000033FunctionPass *createR600ClauseMergePass();
34FunctionPass *createR600Packetizer();
35FunctionPass *createR600ControlFlowFinalizer();
Tom Stellardf2ba9722013-12-11 17:51:47 +000036FunctionPass *createAMDGPUCFGStructurizerPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000037
38// SI Passes
Tom Stellardf8794352012-12-19 22:10:31 +000039FunctionPass *createSIAnnotateControlFlowPass();
Tom Stellard6596ba72014-11-21 22:06:37 +000040FunctionPass *createSIFoldOperandsPass();
Sam Koltonf60ad582017-03-21 12:51:34 +000041FunctionPass *createSIPeepholeSDWAPass();
Tom Stellard1bd80722014-04-30 15:31:33 +000042FunctionPass *createSILowerI1CopiesPass();
Tom Stellard1aaad692014-07-21 16:55:33 +000043FunctionPass *createSIShrinkInstructionsPass();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000044FunctionPass *createSILoadStoreOptimizerPass();
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000045FunctionPass *createSIWholeQuadModePass();
Tom Stellard28d13a42015-05-12 17:13:02 +000046FunctionPass *createSIFixControlFlowLiveIntervalsPass();
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +000047FunctionPass *createSIOptimizeExecMaskingPreRAPass();
Matt Arsenault782c03b2015-11-03 22:30:13 +000048FunctionPass *createSIFixSGPRCopiesPass();
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +000049FunctionPass *createSIMemoryLegalizerPass();
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000050FunctionPass *createSIDebuggerInsertNopsPass();
Tom Stellard6e1967e2016-02-05 17:42:38 +000051FunctionPass *createSIInsertWaitsPass();
Kannan Narayananacb089e2017-04-12 03:25:12 +000052FunctionPass *createSIInsertWaitcntsPass();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000053FunctionPass *createAMDGPUCodeGenPreparePass();
Jan Sjodina06bfe02017-05-15 20:18:37 +000054FunctionPass *createAMDGPUMachineCFGStructurizerPass();
Matt Arsenaultc06574f2017-07-28 18:40:05 +000055FunctionPass *createAMDGPURewriteOutArgumentsPass();
Jan Sjodina06bfe02017-05-15 20:18:37 +000056
Matt Arsenault7016f132017-08-03 22:30:46 +000057void initializeAMDGPUDAGToDAGISelPass(PassRegistry&);
58
Jan Sjodina06bfe02017-05-15 20:18:37 +000059void initializeAMDGPUMachineCFGStructurizerPass(PassRegistry&);
60extern char &AMDGPUMachineCFGStructurizerID;
Tom Stellard75aadc22012-12-11 21:25:42 +000061
Matt Arsenault746e0652017-06-02 18:02:42 +000062void initializeAMDGPUAlwaysInlinePass(PassRegistry&);
63
Matt Arsenault6b930462017-07-13 21:43:42 +000064Pass *createAMDGPUAnnotateKernelFeaturesPass();
Matt Arsenault39319482015-11-06 18:01:57 +000065void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &);
66extern char &AMDGPUAnnotateKernelFeaturesID;
67
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000068ModulePass *createAMDGPULowerIntrinsicsPass();
Matt Arsenault0699ef32017-02-09 22:00:42 +000069void initializeAMDGPULowerIntrinsicsPass(PassRegistry &);
70extern char &AMDGPULowerIntrinsicsID;
71
Matt Arsenaultc06574f2017-07-28 18:40:05 +000072void initializeAMDGPURewriteOutArgumentsPass(PassRegistry &);
73extern char &AMDGPURewriteOutArgumentsID;
74
Tom Stellarda2f57be2017-08-02 22:19:45 +000075void initializeR600ClauseMergePassPass(PassRegistry &);
76extern char &R600ClauseMergePassID;
77
78void initializeR600ControlFlowFinalizerPass(PassRegistry &);
79extern char &R600ControlFlowFinalizerID;
80
81void initializeR600ExpandSpecialInstrsPassPass(PassRegistry &);
82extern char &R600ExpandSpecialInstrsPassID;
83
84void initializeR600VectorRegMergerPass(PassRegistry &);
85extern char &R600VectorRegMergerID;
86
87void initializeR600PacketizerPass(PassRegistry &);
88extern char &R600PacketizerID;
89
Tom Stellard6596ba72014-11-21 22:06:37 +000090void initializeSIFoldOperandsPass(PassRegistry &);
91extern char &SIFoldOperandsID;
92
Sam Koltonf60ad582017-03-21 12:51:34 +000093void initializeSIPeepholeSDWAPass(PassRegistry &);
94extern char &SIPeepholeSDWAID;
95
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +000096void initializeSIShrinkInstructionsPass(PassRegistry&);
97extern char &SIShrinkInstructionsID;
98
Matt Arsenault782c03b2015-11-03 22:30:13 +000099void initializeSIFixSGPRCopiesPass(PassRegistry &);
100extern char &SIFixSGPRCopiesID;
101
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000102void initializeSIFixVGPRCopiesPass(PassRegistry &);
103extern char &SIFixVGPRCopiesID;
104
Tom Stellard1bd80722014-04-30 15:31:33 +0000105void initializeSILowerI1CopiesPass(PassRegistry &);
106extern char &SILowerI1CopiesID;
107
Matt Arsenault41033282014-10-10 22:01:59 +0000108void initializeSILoadStoreOptimizerPass(PassRegistry &);
109extern char &SILoadStoreOptimizerID;
110
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000111void initializeSIWholeQuadModePass(PassRegistry &);
112extern char &SIWholeQuadModeID;
113
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000114void initializeSILowerControlFlowPass(PassRegistry &);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000115extern char &SILowerControlFlowID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000116
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000117void initializeSIInsertSkipsPass(PassRegistry &);
118extern char &SIInsertSkipsPassID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000119
Matt Arsenaulte6740752016-09-29 01:44:16 +0000120void initializeSIOptimizeExecMaskingPass(PassRegistry &);
121extern char &SIOptimizeExecMaskingID;
122
Tom Stellard75aadc22012-12-11 21:25:42 +0000123// Passes common to R600 and SI
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000124FunctionPass *createAMDGPUPromoteAlloca();
Matt Arsenaulte0132462016-01-30 05:19:45 +0000125void initializeAMDGPUPromoteAllocaPass(PassRegistry&);
126extern char &AMDGPUPromoteAllocaID;
127
Tom Stellardf8794352012-12-19 22:10:31 +0000128Pass *createAMDGPUStructurizeCFGPass();
Matt Arsenault7016f132017-08-03 22:30:46 +0000129FunctionPass *createAMDGPUISelDag(
130 TargetMachine *TM = nullptr,
131 CodeGenOpt::Level OptLevel = CodeGenOpt::Default);
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000132ModulePass *createAMDGPUAlwaysInlinePass(bool GlobalOpt = true);
Tom Stellardfd253952015-08-07 23:19:30 +0000133ModulePass *createAMDGPUOpenCLImageTypeLoweringPass();
Tom Stellarda6f24c62015-12-15 20:55:55 +0000134FunctionPass *createAMDGPUAnnotateUniformValues();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000135
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000136ModulePass* createAMDGPUUnifyMetadataPass();
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000137void initializeAMDGPUUnifyMetadataPass(PassRegistry&);
138extern char &AMDGPUUnifyMetadataID;
139
Tom Stellard28d13a42015-05-12 17:13:02 +0000140void initializeSIFixControlFlowLiveIntervalsPass(PassRegistry&);
141extern char &SIFixControlFlowLiveIntervalsID;
142
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000143void initializeSIOptimizeExecMaskingPreRAPass(PassRegistry&);
144extern char &SIOptimizeExecMaskingPreRAID;
145
Tom Stellarda6f24c62015-12-15 20:55:55 +0000146void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&);
147extern char &AMDGPUAnnotateUniformValuesPassID;
Tom Stellardb2de94e2014-07-02 20:53:48 +0000148
Matt Arsenault86de4862016-06-24 07:07:55 +0000149void initializeAMDGPUCodeGenPreparePass(PassRegistry&);
150extern char &AMDGPUCodeGenPrepareID;
151
Tom Stellard77a17772016-01-20 15:48:27 +0000152void initializeSIAnnotateControlFlowPass(PassRegistry&);
153extern char &SIAnnotateControlFlowPassID;
154
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000155void initializeSIMemoryLegalizerPass(PassRegistry&);
156extern char &SIMemoryLegalizerID;
157
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +0000158void initializeSIDebuggerInsertNopsPass(PassRegistry&);
159extern char &SIDebuggerInsertNopsID;
Tom Stellardcc7067a62016-03-03 03:53:29 +0000160
Tom Stellard6e1967e2016-02-05 17:42:38 +0000161void initializeSIInsertWaitsPass(PassRegistry&);
162extern char &SIInsertWaitsID;
163
Kannan Narayananacb089e2017-04-12 03:25:12 +0000164void initializeSIInsertWaitcntsPass(PassRegistry&);
165extern char &SIInsertWaitcntsID;
166
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000167void initializeAMDGPUUnifyDivergentExitNodesPass(PassRegistry&);
168extern char &AMDGPUUnifyDivergentExitNodesID;
169
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000170ImmutablePass *createAMDGPUAAWrapperPass();
171void initializeAMDGPUAAWrapperPassPass(PassRegistry&);
172
Matt Arsenault7016f132017-08-03 22:30:46 +0000173void initializeAMDGPUArgumentUsageInfoPass(PassRegistry &);
174
Mehdi Aminif42454b2016-10-09 23:00:34 +0000175Target &getTheAMDGPUTarget();
176Target &getTheGCNTarget();
Tom Stellard75aadc22012-12-11 21:25:42 +0000177
Tom Stellard067c8152014-07-21 14:01:14 +0000178namespace AMDGPU {
179enum TargetIndex {
Tom Stellard95292bb2015-01-20 17:49:47 +0000180 TI_CONSTDATA_START,
181 TI_SCRATCH_RSRC_DWORD0,
182 TI_SCRATCH_RSRC_DWORD1,
183 TI_SCRATCH_RSRC_DWORD2,
184 TI_SCRATCH_RSRC_DWORD3
Tom Stellard067c8152014-07-21 14:01:14 +0000185};
186}
187
Tom Stellard75aadc22012-12-11 21:25:42 +0000188} // End namespace llvm
189
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000190/// OpenCL uses address spaces to differentiate between
191/// various memory regions on the hardware. On the CPU
192/// all of the address spaces point to the same memory,
193/// however on the GPU, each address space points to
Alp Tokercb402912014-01-24 17:20:08 +0000194/// a separate piece of memory that is unique from other
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000195/// memory locations.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000196struct AMDGPUAS {
197 // The following address space values depend on the triple environment.
198 unsigned PRIVATE_ADDRESS; ///< Address space for private memory.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000199 unsigned FLAT_ADDRESS; ///< Address space for flat memory.
200 unsigned REGION_ADDRESS; ///< Address space for region memory.
201
202 // The maximum value for flat, generic, local, private, constant and region.
203 const static unsigned MAX_COMMON_ADDRESS = 5;
204
205 const static unsigned GLOBAL_ADDRESS = 1; ///< Address space for global memory (RAT0, VTX0).
Yaxun Liu76ae47c2017-04-06 19:17:32 +0000206 const static unsigned CONSTANT_ADDRESS = 2; ///< Address space for constant memory (VTX2)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000207 const static unsigned LOCAL_ADDRESS = 3; ///< Address space for local memory.
208 const static unsigned PARAM_D_ADDRESS = 6; ///< Address space for direct addressible parameter memory (CONST0)
209 const static unsigned PARAM_I_ADDRESS = 7; ///< Address space for indirect addressible parameter memory (VTX1)
Tom Stellard1e803092013-07-23 01:48:18 +0000210
211 // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on this
212 // order to be able to dynamically index a constant buffer, for example:
213 //
214 // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
215
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000216 const static unsigned CONSTANT_BUFFER_0 = 8;
217 const static unsigned CONSTANT_BUFFER_1 = 9;
218 const static unsigned CONSTANT_BUFFER_2 = 10;
219 const static unsigned CONSTANT_BUFFER_3 = 11;
220 const static unsigned CONSTANT_BUFFER_4 = 12;
221 const static unsigned CONSTANT_BUFFER_5 = 13;
222 const static unsigned CONSTANT_BUFFER_6 = 14;
223 const static unsigned CONSTANT_BUFFER_7 = 15;
224 const static unsigned CONSTANT_BUFFER_8 = 16;
225 const static unsigned CONSTANT_BUFFER_9 = 17;
226 const static unsigned CONSTANT_BUFFER_10 = 18;
227 const static unsigned CONSTANT_BUFFER_11 = 19;
228 const static unsigned CONSTANT_BUFFER_12 = 20;
229 const static unsigned CONSTANT_BUFFER_13 = 21;
230 const static unsigned CONSTANT_BUFFER_14 = 22;
231 const static unsigned CONSTANT_BUFFER_15 = 23;
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000232
233 // Some places use this if the address space can't be determined.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000234 const static unsigned UNKNOWN_ADDRESS_SPACE = ~0u;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000235};
236
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000237namespace llvm {
238namespace AMDGPU {
239AMDGPUAS getAMDGPUAS(const Module &M);
240AMDGPUAS getAMDGPUAS(const TargetMachine &TM);
241AMDGPUAS getAMDGPUAS(Triple T);
242} // namespace AMDGPU
243} // namespace llvm
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000244
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000245#endif