blob: 19974712e2f7caf7e14f57c3087488560f98b86b [file] [log] [blame]
Matt Arsenault0c90e952015-11-06 18:17:45 +00001//=====-- AMDGPUSubtarget.h - Define Subtarget for AMDGPU ------*- C++ -*-====//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// AMDGPU specific subclass of TargetSubtarget.
Tom Stellard75aadc22012-12-11 21:25:42 +000012//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault0c90e952015-11-06 18:17:45 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
16#define LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
Matt Arsenaultf59e5382015-11-06 18:23:00 +000017
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000018#include "AMDGPU.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000019#include "AMDGPUCallLowering.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000020#include "R600FrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000021#include "R600ISelLowering.h"
22#include "R600InstrInfo.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000023#include "SIFrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "SIISelLowering.h"
25#include "SIInstrInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000026#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000027#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000028#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
29#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
30#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000031#include "llvm/CodeGen/MachineFunction.h"
Matt Arsenault56684d42016-08-11 17:31:42 +000032#include "llvm/CodeGen/SelectionDAGTargetInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000033#include "llvm/MC/MCInstrItineraries.h"
34#include "llvm/Support/MathExtras.h"
35#include <cassert>
36#include <cstdint>
37#include <memory>
38#include <utility>
Tom Stellard75aadc22012-12-11 21:25:42 +000039
40#define GET_SUBTARGETINFO_HEADER
41#include "AMDGPUGenSubtargetInfo.inc"
Tom Stellardc5a154d2018-06-28 23:47:12 +000042#define GET_SUBTARGETINFO_HEADER
43#include "R600GenSubtargetInfo.inc"
Tom Stellard75aadc22012-12-11 21:25:42 +000044
Tom Stellard75aadc22012-12-11 21:25:42 +000045namespace llvm {
46
Matt Arsenault43e92fe2016-06-24 06:30:11 +000047class StringRef;
Tom Stellarde99fb652015-01-20 19:33:04 +000048
Tom Stellard5bfbae52018-07-11 20:59:01 +000049class AMDGPUSubtarget {
50public:
51 enum Generation {
52 R600 = 0,
53 R700 = 1,
Matt Arsenault4bec7d42018-07-20 09:05:08 +000054 EVERGREEN = 2,
Tom Stellard5bfbae52018-07-11 20:59:01 +000055 NORTHERN_ISLANDS = 3,
56 SOUTHERN_ISLANDS = 4,
57 SEA_ISLANDS = 5,
58 VOLCANIC_ISLANDS = 6,
59 GFX9 = 7
60 };
61
Tom Stellardc5a154d2018-06-28 23:47:12 +000062private:
63 Triple TargetTriple;
64
65protected:
Tom Stellardc5a154d2018-06-28 23:47:12 +000066 bool Has16BitInsts;
67 bool HasMadMixInsts;
68 bool FP32Denormals;
69 bool FPExceptions;
70 bool HasSDWA;
71 bool HasVOP3PInsts;
72 bool HasMulI24;
73 bool HasMulU24;
Matt Arsenault6c7ba822018-08-15 21:03:55 +000074 bool HasInv2PiInlineImm;
Tom Stellardc5a154d2018-06-28 23:47:12 +000075 bool HasFminFmaxLegacy;
76 bool EnablePromoteAlloca;
David Stuttard20de3e92018-09-14 10:27:19 +000077 bool HasTrigReducedRange;
Tom Stellardc5a154d2018-06-28 23:47:12 +000078 int LocalMemorySize;
79 unsigned WavefrontSize;
80
81public:
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +000082 AMDGPUSubtarget(const Triple &TT);
Tom Stellardc5a154d2018-06-28 23:47:12 +000083
Tom Stellard5bfbae52018-07-11 20:59:01 +000084 static const AMDGPUSubtarget &get(const MachineFunction &MF);
85 static const AMDGPUSubtarget &get(const TargetMachine &TM,
Matt Arsenault4bec7d42018-07-20 09:05:08 +000086 const Function &F);
Tom Stellardc5a154d2018-06-28 23:47:12 +000087
88 /// \returns Default range flat work group size for a calling convention.
89 std::pair<unsigned, unsigned> getDefaultFlatWorkGroupSize(CallingConv::ID CC) const;
90
91 /// \returns Subtarget's default pair of minimum/maximum flat work group sizes
92 /// for function \p F, or minimum/maximum flat work group sizes explicitly
93 /// requested using "amdgpu-flat-work-group-size" attribute attached to
94 /// function \p F.
95 ///
96 /// \returns Subtarget's default values if explicitly requested values cannot
97 /// be converted to integer, or violate subtarget's specifications.
98 std::pair<unsigned, unsigned> getFlatWorkGroupSizes(const Function &F) const;
99
100 /// \returns Subtarget's default pair of minimum/maximum number of waves per
101 /// execution unit for function \p F, or minimum/maximum number of waves per
102 /// execution unit explicitly requested using "amdgpu-waves-per-eu" attribute
103 /// attached to function \p F.
104 ///
105 /// \returns Subtarget's default values if explicitly requested values cannot
106 /// be converted to integer, violate subtarget's specifications, or are not
107 /// compatible with minimum/maximum number of waves limited by flat work group
108 /// size, register usage, and/or lds usage.
109 std::pair<unsigned, unsigned> getWavesPerEU(const Function &F) const;
110
111 /// Return the amount of LDS that can be used that will not restrict the
112 /// occupancy lower than WaveCount.
113 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
114 const Function &) const;
115
116 /// Inverse of getMaxLocalMemWithWaveCount. Return the maximum wavecount if
117 /// the given LDS memory size is the only constraint.
118 unsigned getOccupancyWithLocalMemSize(uint32_t Bytes, const Function &) const;
119
120 unsigned getOccupancyWithLocalMemSize(const MachineFunction &MF) const;
121
122 bool isAmdHsaOS() const {
123 return TargetTriple.getOS() == Triple::AMDHSA;
124 }
125
126 bool isAmdPalOS() const {
127 return TargetTriple.getOS() == Triple::AMDPAL;
128 }
129
Tom Stellardec4feae2018-07-06 17:16:17 +0000130 bool isMesa3DOS() const {
131 return TargetTriple.getOS() == Triple::Mesa3D;
132 }
133
134 bool isMesaKernel(const Function &F) const {
135 return isMesa3DOS() && !AMDGPU::isShader(F.getCallingConv());
136 }
137
138 bool isAmdCodeObjectV2(const Function &F) const {
139 return isAmdHsaOS() || isMesaKernel(F);
140 }
141
Tom Stellardc5a154d2018-06-28 23:47:12 +0000142 bool has16BitInsts() const {
143 return Has16BitInsts;
144 }
145
146 bool hasMadMixInsts() const {
147 return HasMadMixInsts;
148 }
149
150 bool hasFP32Denormals() const {
151 return FP32Denormals;
152 }
153
154 bool hasFPExceptions() const {
155 return FPExceptions;
156 }
157
158 bool hasSDWA() const {
159 return HasSDWA;
160 }
161
162 bool hasVOP3PInsts() const {
163 return HasVOP3PInsts;
164 }
165
166 bool hasMulI24() const {
167 return HasMulI24;
168 }
169
170 bool hasMulU24() const {
171 return HasMulU24;
172 }
173
Matt Arsenault6c7ba822018-08-15 21:03:55 +0000174 bool hasInv2PiInlineImm() const {
175 return HasInv2PiInlineImm;
176 }
177
Tom Stellardc5a154d2018-06-28 23:47:12 +0000178 bool hasFminFmaxLegacy() const {
179 return HasFminFmaxLegacy;
180 }
181
David Stuttard20de3e92018-09-14 10:27:19 +0000182 bool hasTrigReducedRange() const {
183 return HasTrigReducedRange;
184 }
185
Tom Stellardc5a154d2018-06-28 23:47:12 +0000186 bool isPromoteAllocaEnabled() const {
187 return EnablePromoteAlloca;
188 }
189
190 unsigned getWavefrontSize() const {
191 return WavefrontSize;
192 }
193
194 int getLocalMemorySize() const {
195 return LocalMemorySize;
196 }
197
198 unsigned getAlignmentForImplicitArgPtr() const {
199 return isAmdHsaOS() ? 8 : 4;
200 }
201
Tom Stellardec4feae2018-07-06 17:16:17 +0000202 /// Returns the offset in bytes from the start of the input buffer
203 /// of the first explicit kernel argument.
204 unsigned getExplicitKernelArgOffset(const Function &F) const {
205 return isAmdCodeObjectV2(F) ? 0 : 36;
206 }
207
Tom Stellardc5a154d2018-06-28 23:47:12 +0000208 /// \returns Maximum number of work groups per compute unit supported by the
209 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000210 virtual unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000211
212 /// \returns Minimum flat work group size supported by the subtarget.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000213 virtual unsigned getMinFlatWorkGroupSize() const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000214
215 /// \returns Maximum flat work group size supported by the subtarget.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000216 virtual unsigned getMaxFlatWorkGroupSize() const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000217
218 /// \returns Maximum number of waves per execution unit supported by the
219 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000220 virtual unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000221
222 /// \returns Minimum number of waves per execution unit supported by the
223 /// subtarget.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000224 virtual unsigned getMinWavesPerEU() const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000225
226 unsigned getMaxWavesPerEU() const { return 10; }
227
228 /// Creates value range metadata on an workitemid.* inrinsic call or load.
229 bool makeLIDRangeMetadata(Instruction *I) const;
230
Matt Arsenault4bec7d42018-07-20 09:05:08 +0000231 /// \returns Number of bytes of arguments that are passed to a shader or
232 /// kernel in addition to the explicit ones declared for the function.
233 unsigned getImplicitArgNumBytes(const Function &F) const {
234 if (isMesaKernel(F))
235 return 16;
236 return AMDGPU::getIntegerAttribute(F, "amdgpu-implicitarg-num-bytes", 0);
237 }
238 uint64_t getExplicitKernArgSize(const Function &F,
239 unsigned &MaxAlign) const;
240 unsigned getKernArgSegmentSize(const Function &F,
241 unsigned &MaxAlign) const;
242
Tom Stellard5bfbae52018-07-11 20:59:01 +0000243 virtual ~AMDGPUSubtarget() {}
Tom Stellardc5a154d2018-06-28 23:47:12 +0000244};
245
Tom Stellard5bfbae52018-07-11 20:59:01 +0000246class GCNSubtarget : public AMDGPUGenSubtargetInfo,
247 public AMDGPUSubtarget {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000248public:
Marek Olsak4d00dd22015-03-09 15:48:09 +0000249 enum {
Tom Stellard347ac792015-06-26 21:15:07 +0000250 ISAVersion0_0_0,
Wei Ding7c3e5112017-06-10 03:53:19 +0000251 ISAVersion6_0_0,
252 ISAVersion6_0_1,
Tom Stellard347ac792015-06-26 21:15:07 +0000253 ISAVersion7_0_0,
254 ISAVersion7_0_1,
Yaxun Liu94add852016-10-26 16:37:56 +0000255 ISAVersion7_0_2,
Wei Ding7c3e5112017-06-10 03:53:19 +0000256 ISAVersion7_0_3,
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +0000257 ISAVersion7_0_4,
Changpeng Fangc16be002016-01-13 20:39:25 +0000258 ISAVersion8_0_1,
Changpeng Fang98317d22016-10-11 16:00:47 +0000259 ISAVersion8_0_2,
Yaxun Liu94add852016-10-26 16:37:56 +0000260 ISAVersion8_0_3,
Yaxun Liu94add852016-10-26 16:37:56 +0000261 ISAVersion8_1_0,
Matt Arsenaulte823d922017-02-18 18:29:53 +0000262 ISAVersion9_0_0,
Matt Arsenault0084adc2018-04-30 19:08:16 +0000263 ISAVersion9_0_2,
264 ISAVersion9_0_4,
Konstantin Zhuravlyov1501af42018-05-01 18:47:48 +0000265 ISAVersion9_0_6,
Tom Stellard347ac792015-06-26 21:15:07 +0000266 };
267
Wei Ding205bfdb2017-02-10 02:15:29 +0000268 enum TrapHandlerAbi {
269 TrapHandlerAbiNone = 0,
270 TrapHandlerAbiHsa = 1
271 };
272
Wei Dingf2cce022017-02-22 23:22:19 +0000273 enum TrapID {
274 TrapIDHardwareReserved = 0,
275 TrapIDHSADebugTrap = 1,
276 TrapIDLLVMTrap = 2,
277 TrapIDLLVMDebugTrap = 3,
278 TrapIDDebugBreakpoint = 7,
279 TrapIDDebugReserved8 = 8,
280 TrapIDDebugReservedFE = 0xfe,
281 TrapIDDebugReservedFF = 0xff
Wei Ding205bfdb2017-02-10 02:15:29 +0000282 };
283
284 enum TrapRegValues {
Wei Dingf2cce022017-02-22 23:22:19 +0000285 LLVMTrapHandlerRegValue = 1
Wei Ding205bfdb2017-02-10 02:15:29 +0000286 };
287
Tom Stellardc5a154d2018-06-28 23:47:12 +0000288private:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000289 /// GlobalISel related APIs.
290 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
291 std::unique_ptr<InstructionSelector> InstSelector;
292 std::unique_ptr<LegalizerInfo> Legalizer;
293 std::unique_ptr<RegisterBankInfo> RegBankInfo;
294
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000295protected:
296 // Basic subtarget description.
297 Triple TargetTriple;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000298 unsigned Gen;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000299 unsigned IsaVersion;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000300 int LDSBankCount;
301 unsigned MaxPrivateElementSize;
302
303 // Possibly statically set by tablegen, but may want to be overridden.
Matt Arsenaultb035a572015-01-29 19:34:25 +0000304 bool FastFMAF32;
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000305 bool HalfRate64Ops;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000306
307 // Dynamially set bits that enable features.
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000308 bool FP64FP16Denormals;
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000309 bool DX10Clamp;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000310 bool FlatForGlobal;
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000311 bool AutoWaitcntBeforeBarrier;
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000312 bool CodeObjectV3;
Tom Stellard64a9d082016-10-14 18:10:39 +0000313 bool UnalignedScratchAccess;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000314 bool UnalignedBufferAccess;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000315 bool HasApertureRegs;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000316 bool EnableXNACK;
Wei Ding205bfdb2017-02-10 02:15:29 +0000317 bool TrapHandler;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000318 bool DebuggerInsertNops;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000319 bool DebuggerEmitPrologue;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000320
321 // Used as options.
Matt Arsenault45b98182017-11-15 00:45:43 +0000322 bool EnableHugePrivateBuffer;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000323 bool EnableVGPRSpilling;
Matt Arsenault41033282014-10-10 22:01:59 +0000324 bool EnableLoadStoreOpt;
Matt Arsenault706f9302015-07-06 16:01:58 +0000325 bool EnableUnsafeDSOffsetFolding;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000326 bool EnableSIScheduler;
Marek Olsaka9a58fa2018-04-10 22:48:23 +0000327 bool EnableDS128;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000328 bool DumpCode;
329
330 // Subtarget statically properties set by tablegen
331 bool FP64;
Jan Vesely39aeab42017-12-04 23:07:28 +0000332 bool FMA;
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000333 bool MIMG_R128;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000334 bool IsGCN;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000335 bool GCN3Encoding;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000336 bool CIInsts;
Matt Arsenault96b67842018-08-07 07:28:46 +0000337 bool VIInsts;
Matt Arsenault2021f082017-02-18 19:12:26 +0000338 bool GFX9Insts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000339 bool SGPRInitBug;
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000340 bool HasSMemRealTime;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000341 bool HasIntClamp;
Matt Arsenault0084adc2018-04-30 19:08:16 +0000342 bool HasFmaMixInsts;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000343 bool HasMovrel;
344 bool HasVGPRIndexMode;
Matt Arsenault7b647552016-10-28 21:55:15 +0000345 bool HasScalarStores;
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000346 bool HasScalarAtomics;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000347 bool HasSDWAOmod;
348 bool HasSDWAScalar;
349 bool HasSDWASdst;
350 bool HasSDWAMac;
Sam Koltona179d252017-06-27 15:02:23 +0000351 bool HasSDWAOutModsVOPC;
Sam Kolton07dbde22017-01-20 10:01:25 +0000352 bool HasDPP;
Ryan Taylor1f334d02018-08-28 15:07:30 +0000353 bool HasR128A16;
Matt Arsenault0084adc2018-04-30 19:08:16 +0000354 bool HasDLInsts;
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000355 bool D16PreservesUnusedBits;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000356 bool FlatAddressSpace;
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000357 bool FlatInstOffsets;
358 bool FlatGlobalInsts;
359 bool FlatScratchInsts;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000360 bool AddNoCarryInsts;
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000361 bool HasUnpackedD16VMem;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000362 bool R600ALUInst;
363 bool CaymanISA;
364 bool CFALUBug;
365 bool HasVertexCache;
366 short TexVTXClauseSize;
Alexander Timofeev18009562016-12-08 17:28:47 +0000367 bool ScalarizeGlobal;
Tom Stellard75aadc22012-12-11 21:25:42 +0000368
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000369 // Dummy feature to use for assembler in tablegen.
370 bool FeatureDisable;
371
Matt Arsenault56684d42016-08-11 17:31:42 +0000372 SelectionDAGTargetInfo TSInfo;
Tom Stellard5bfbae52018-07-11 20:59:01 +0000373private:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000374 SIInstrInfo InstrInfo;
Tom Stellard752ddbd2018-07-11 22:15:15 +0000375 SITargetLowering TLInfo;
Tom Stellard5bfbae52018-07-11 20:59:01 +0000376 SIFrameLowering FrameLowering;
Tom Stellard75aadc22012-12-11 21:25:42 +0000377
378public:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000379 GCNSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
380 const GCNTargetMachine &TM);
381 ~GCNSubtarget() override;
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000382
Tom Stellard5bfbae52018-07-11 20:59:01 +0000383 GCNSubtarget &initializeSubtargetDependencies(const Triple &TT,
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000384 StringRef GPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000385
Tom Stellard5bfbae52018-07-11 20:59:01 +0000386 const SIInstrInfo *getInstrInfo() const override {
387 return &InstrInfo;
388 }
Tom Stellard000c5af2016-04-14 19:09:28 +0000389
Tom Stellardc5a154d2018-06-28 23:47:12 +0000390 const SIFrameLowering *getFrameLowering() const override {
391 return &FrameLowering;
392 }
393
Tom Stellard5bfbae52018-07-11 20:59:01 +0000394 const SITargetLowering *getTargetLowering() const override {
395 return &TLInfo;
396 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000397
Tom Stellard5bfbae52018-07-11 20:59:01 +0000398 const SIRegisterInfo *getRegisterInfo() const override {
399 return &InstrInfo.getRegisterInfo();
400 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000401
402 const CallLowering *getCallLowering() const override {
403 return CallLoweringInfo.get();
404 }
405
406 const InstructionSelector *getInstructionSelector() const override {
407 return InstSelector.get();
408 }
409
410 const LegalizerInfo *getLegalizerInfo() const override {
411 return Legalizer.get();
412 }
413
414 const RegisterBankInfo *getRegBankInfo() const override {
415 return RegBankInfo.get();
Eric Christopherd9134482014-08-04 21:25:23 +0000416 }
Matt Arsenaultd782d052014-06-27 17:57:00 +0000417
Matt Arsenault56684d42016-08-11 17:31:42 +0000418 // Nothing implemented, just prevent crashes on use.
419 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
420 return &TSInfo;
421 }
422
Craig Topperee7b0f32014-04-30 05:53:27 +0000423 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000424
Matt Arsenaultd782d052014-06-27 17:57:00 +0000425 Generation getGeneration() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000426 return (Generation)Gen;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000427 }
428
Matt Arsenault4eea3f32017-11-13 22:55:05 +0000429 unsigned getWavefrontSizeLog2() const {
430 return Log2_32(WavefrontSize);
431 }
432
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000433 int getLDSBankCount() const {
434 return LDSBankCount;
435 }
436
437 unsigned getMaxPrivateElementSize() const {
438 return MaxPrivateElementSize;
439 }
440
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000441 bool hasIntClamp() const {
442 return HasIntClamp;
443 }
444
Jan Veselyd1c9b612017-12-04 22:57:29 +0000445 bool hasFP64() const {
Matt Arsenaultd782d052014-06-27 17:57:00 +0000446 return FP64;
447 }
448
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000449 bool hasMIMG_R128() const {
450 return MIMG_R128;
451 }
452
Tom Stellardc5a154d2018-06-28 23:47:12 +0000453 bool hasHWFP64() const {
454 return FP64;
455 }
456
Matt Arsenaultb035a572015-01-29 19:34:25 +0000457 bool hasFastFMAF32() const {
458 return FastFMAF32;
459 }
460
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000461 bool hasHalfRate64Ops() const {
462 return HalfRate64Ops;
463 }
464
Matt Arsenault88701812016-06-09 23:42:48 +0000465 bool hasAddr64() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000466 return (getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS);
Matt Arsenault88701812016-06-09 23:42:48 +0000467 }
468
Matt Arsenaultfae02982014-03-17 18:58:11 +0000469 bool hasBFE() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000470 return true;
Matt Arsenaultfae02982014-03-17 18:58:11 +0000471 }
472
Matt Arsenault6e439652014-06-10 19:00:20 +0000473 bool hasBFI() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000474 return true;
Matt Arsenault6e439652014-06-10 19:00:20 +0000475 }
476
Matt Arsenaultfae02982014-03-17 18:58:11 +0000477 bool hasBFM() const {
478 return hasBFE();
479 }
480
Matt Arsenault60425062014-06-10 19:18:28 +0000481 bool hasBCNT(unsigned Size) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000482 return true;
Tom Stellard50122a52014-04-07 19:45:41 +0000483 }
484
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000485 bool hasFFBL() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000486 return true;
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000487 }
488
489 bool hasFFBH() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000490 return true;
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000491 }
492
Matt Arsenault10268f92017-02-27 22:40:39 +0000493 bool hasMed3_16() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000494 return getGeneration() >= AMDGPUSubtarget::GFX9;
Matt Arsenault10268f92017-02-27 22:40:39 +0000495 }
496
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000497 bool hasMin3Max3_16() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000498 return getGeneration() >= AMDGPUSubtarget::GFX9;
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000499 }
500
Matt Arsenault0084adc2018-04-30 19:08:16 +0000501 bool hasFmaMixInsts() const {
502 return HasFmaMixInsts;
503 }
504
Jan Vesely808fff52015-04-30 17:15:56 +0000505 bool hasCARRY() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000506 return true;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000507 }
508
Jan Vesely39aeab42017-12-04 23:07:28 +0000509 bool hasFMA() const {
510 return FMA;
511 }
512
Wei Ding205bfdb2017-02-10 02:15:29 +0000513 TrapHandlerAbi getTrapHandlerAbi() const {
514 return isAmdHsaOS() ? TrapHandlerAbiHsa : TrapHandlerAbiNone;
515 }
516
Matt Arsenault45b98182017-11-15 00:45:43 +0000517 bool enableHugePrivateBuffer() const {
518 return EnableHugePrivateBuffer;
519 }
520
Matt Arsenault706f9302015-07-06 16:01:58 +0000521 bool unsafeDSOffsetFoldingEnabled() const {
522 return EnableUnsafeDSOffsetFolding;
523 }
524
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000525 bool dumpCode() const {
526 return DumpCode;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000527 }
528
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000529 /// Return the amount of LDS that can be used that will not restrict the
530 /// occupancy lower than WaveCount.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000531 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
532 const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000533
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000534 bool hasFP16Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000535 return FP64FP16Denormals;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000536 }
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000537
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000538 bool hasFP64Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000539 return FP64FP16Denormals;
Matt Arsenault24ee0782016-02-12 02:40:47 +0000540 }
541
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +0000542 bool supportsMinMaxDenormModes() const {
543 return getGeneration() >= AMDGPUSubtarget::GFX9;
544 }
545
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000546 bool enableDX10Clamp() const {
547 return DX10Clamp;
548 }
549
550 bool enableIEEEBit(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000551 return AMDGPU::isCompute(MF.getFunction().getCallingConv());
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000552 }
553
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000554 bool useFlatForGlobal() const {
555 return FlatForGlobal;
Tom Stellardec87f842015-05-25 16:15:54 +0000556 }
557
Farhana Aleena7cb3112018-03-09 17:41:39 +0000558 /// \returns If target supports ds_read/write_b128 and user enables generation
559 /// of ds_read/write_b128.
Marek Olsaka9a58fa2018-04-10 22:48:23 +0000560 bool useDS128() const {
561 return CIInsts && EnableDS128;
Farhana Aleena7cb3112018-03-09 17:41:39 +0000562 }
563
Matt Arsenaultcaf0ed42017-11-30 00:52:40 +0000564 /// \returns If MUBUF instructions always perform range checking, even for
565 /// buffer resources used for private memory access.
566 bool privateMemoryResourceIsRangeChecked() const {
567 return getGeneration() < AMDGPUSubtarget::GFX9;
568 }
569
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000570 bool hasAutoWaitcntBeforeBarrier() const {
571 return AutoWaitcntBeforeBarrier;
572 }
573
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000574 bool hasCodeObjectV3() const {
575 return CodeObjectV3;
576 }
577
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000578 bool hasUnalignedBufferAccess() const {
579 return UnalignedBufferAccess;
580 }
581
Tom Stellard64a9d082016-10-14 18:10:39 +0000582 bool hasUnalignedScratchAccess() const {
583 return UnalignedScratchAccess;
584 }
585
Matt Arsenaulte823d922017-02-18 18:29:53 +0000586 bool hasApertureRegs() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000587 return HasApertureRegs;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000588 }
589
Wei Ding205bfdb2017-02-10 02:15:29 +0000590 bool isTrapHandlerEnabled() const {
591 return TrapHandler;
592 }
593
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000594 bool isXNACKEnabled() const {
595 return EnableXNACK;
596 }
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000597
Matt Arsenaultb6491cc2017-01-31 01:20:54 +0000598 bool hasFlatAddressSpace() const {
599 return FlatAddressSpace;
600 }
601
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000602 bool hasFlatInstOffsets() const {
603 return FlatInstOffsets;
604 }
605
606 bool hasFlatGlobalInsts() const {
607 return FlatGlobalInsts;
608 }
609
610 bool hasFlatScratchInsts() const {
611 return FlatScratchInsts;
612 }
613
Mark Searlesf0b93f12018-06-04 16:51:59 +0000614 bool hasFlatLgkmVMemCountInOrder() const {
615 return getGeneration() > GFX9;
616 }
617
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000618 bool hasD16LoadStore() const {
619 return getGeneration() >= GFX9;
620 }
621
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000622 /// Return if most LDS instructions have an m0 use that require m0 to be
623 /// iniitalized.
624 bool ldsRequiresM0Init() const {
625 return getGeneration() < GFX9;
626 }
627
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000628 bool hasAddNoCarry() const {
629 return AddNoCarryInsts;
630 }
631
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000632 bool hasUnpackedD16VMem() const {
633 return HasUnpackedD16VMem;
634 }
635
Tom Stellard2f3f9852017-01-25 01:25:13 +0000636 // Covers VS/PS/CS graphics shaders
Matt Arsenaultceafc552018-05-29 17:42:50 +0000637 bool isMesaGfxShader(const Function &F) const {
638 return isMesa3DOS() && AMDGPU::isShader(F.getCallingConv());
Tom Stellard2f3f9852017-01-25 01:25:13 +0000639 }
640
Matt Arsenault4f6318f2017-11-06 17:04:37 +0000641 bool hasMad64_32() const {
642 return getGeneration() >= SEA_ISLANDS;
643 }
644
Sam Kolton3c4933f2017-06-22 06:26:41 +0000645 bool hasSDWAOmod() const {
646 return HasSDWAOmod;
647 }
648
649 bool hasSDWAScalar() const {
650 return HasSDWAScalar;
651 }
652
653 bool hasSDWASdst() const {
654 return HasSDWASdst;
655 }
656
657 bool hasSDWAMac() const {
658 return HasSDWAMac;
659 }
660
Sam Koltona179d252017-06-27 15:02:23 +0000661 bool hasSDWAOutModsVOPC() const {
662 return HasSDWAOutModsVOPC;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000663 }
664
Mark Searles2a19af62018-04-26 16:11:19 +0000665 bool vmemWriteNeedsExpWaitcnt() const {
666 return getGeneration() < SEA_ISLANDS;
667 }
668
Matt Arsenault0084adc2018-04-30 19:08:16 +0000669 bool hasDLInsts() const {
670 return HasDLInsts;
671 }
672
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000673 bool d16PreservesUnusedBits() const {
674 return D16PreservesUnusedBits;
675 }
676
Matt Arsenault869fec22017-04-17 19:48:24 +0000677 // Scratch is allocated in 256 dword per wave blocks for the entire
678 // wavefront. When viewed from the perspecive of an arbitrary workitem, this
679 // is 4-byte aligned.
Matt Arsenaultffb132e2018-03-29 20:22:04 +0000680 //
681 // Only 4-byte alignment is really needed to access anything. Transformations
682 // on the pointer value itself may rely on the alignment / known low bits of
683 // the pointer. Set this to something above the minimum to avoid needing
684 // dynamic realignment in common cases.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000685 unsigned getStackAlignment() const {
Matt Arsenaultffb132e2018-03-29 20:22:04 +0000686 return 16;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000687 }
Tom Stellard347ac792015-06-26 21:15:07 +0000688
Craig Topper5656db42014-04-29 07:57:24 +0000689 bool enableMachineScheduler() const override {
Tom Stellard83f0bce2015-01-29 16:55:25 +0000690 return true;
Andrew Trick978674b2013-09-20 05:14:41 +0000691 }
692
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000693 bool enableSubRegLiveness() const override {
694 return true;
695 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000696
Tom Stellardc5a154d2018-06-28 23:47:12 +0000697 void setScalarizeGlobalBehavior(bool b) { ScalarizeGlobal = b; }
698 bool getScalarizeGlobalBehavior() const { return ScalarizeGlobal; }
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000699
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000700 /// \returns Number of execution units per compute unit supported by the
701 /// subtarget.
702 unsigned getEUsPerCU() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000703 return AMDGPU::IsaInfo::getEUsPerCU(this);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000704 }
705
706 /// \returns Maximum number of waves per compute unit supported by the
707 /// subtarget without any kind of limitation.
708 unsigned getMaxWavesPerCU() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000709 return AMDGPU::IsaInfo::getMaxWavesPerCU(this);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000710 }
711
712 /// \returns Maximum number of waves per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000713 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000714 unsigned getMaxWavesPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000715 return AMDGPU::IsaInfo::getMaxWavesPerCU(this, FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000716 }
717
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000718 /// \returns Maximum number of waves per execution unit supported by the
719 /// subtarget without any kind of limitation.
720 unsigned getMaxWavesPerEU() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000721 return AMDGPU::IsaInfo::getMaxWavesPerEU();
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000722 }
723
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000724 /// \returns Number of waves per work group supported by the subtarget and
725 /// limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000726 unsigned getWavesPerWorkGroup(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000727 return AMDGPU::IsaInfo::getWavesPerWorkGroup(this, FlatWorkGroupSize);
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000728 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000729
Tom Stellardc5a154d2018-06-28 23:47:12 +0000730 // static wrappers
731 static bool hasHalfRate64Ops(const TargetSubtargetInfo &STI);
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000732
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000733 // XXX - Why is this here if it isn't in the default pass set?
734 bool enableEarlyIfConversion() const override {
735 return true;
736 }
737
Tom Stellard83f0bce2015-01-29 16:55:25 +0000738 void overrideSchedPolicy(MachineSchedPolicy &Policy,
Tom Stellard83f0bce2015-01-29 16:55:25 +0000739 unsigned NumRegionInstrs) const override;
740
Tom Stellardc5a154d2018-06-28 23:47:12 +0000741 bool isVGPRSpillingEnabled(const Function &F) const;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000742
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000743 unsigned getMaxNumUserSGPRs() const {
744 return 16;
745 }
746
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000747 bool hasSMemRealTime() const {
748 return HasSMemRealTime;
749 }
750
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000751 bool hasMovrel() const {
752 return HasMovrel;
753 }
754
755 bool hasVGPRIndexMode() const {
756 return HasVGPRIndexMode;
757 }
758
Marek Olsake22fdb92017-03-21 17:00:32 +0000759 bool useVGPRIndexMode(bool UserEnable) const {
760 return !hasMovrel() || (UserEnable && hasVGPRIndexMode());
761 }
762
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000763 bool hasScalarCompareEq64() const {
764 return getGeneration() >= VOLCANIC_ISLANDS;
765 }
766
Matt Arsenault7b647552016-10-28 21:55:15 +0000767 bool hasScalarStores() const {
768 return HasScalarStores;
769 }
770
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000771 bool hasScalarAtomics() const {
772 return HasScalarAtomics;
773 }
774
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000775
Sam Kolton07dbde22017-01-20 10:01:25 +0000776 bool hasDPP() const {
777 return HasDPP;
778 }
779
Ryan Taylor1f334d02018-08-28 15:07:30 +0000780 bool hasR128A16() const {
781 return HasR128A16;
782 }
783
Tom Stellardde008d32016-01-21 04:28:34 +0000784 bool enableSIScheduler() const {
785 return EnableSIScheduler;
786 }
787
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000788 bool debuggerSupported() const {
Konstantin Zhuravlyove004b3d2018-06-21 20:28:19 +0000789 return debuggerInsertNops() && debuggerEmitPrologue();
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000790 }
791
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000792 bool debuggerInsertNops() const {
793 return DebuggerInsertNops;
794 }
795
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000796 bool debuggerEmitPrologue() const {
797 return DebuggerEmitPrologue;
798 }
799
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000800 bool loadStoreOptEnabled() const {
801 return EnableLoadStoreOpt;
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000802 }
803
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000804 bool hasSGPRInitBug() const {
805 return SGPRInitBug;
Matt Arsenault41003af2015-11-30 21:16:07 +0000806 }
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000807
Tom Stellardb133fbb2016-10-27 23:05:31 +0000808 bool has12DWordStoreHazard() const {
809 return getGeneration() != AMDGPUSubtarget::SOUTHERN_ISLANDS;
810 }
811
Matt Arsenaulte823d922017-02-18 18:29:53 +0000812 bool hasSMovFedHazard() const {
813 return getGeneration() >= AMDGPUSubtarget::GFX9;
814 }
815
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000816 bool hasReadM0MovRelInterpHazard() const {
Matt Arsenaulte823d922017-02-18 18:29:53 +0000817 return getGeneration() >= AMDGPUSubtarget::GFX9;
818 }
819
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000820 bool hasReadM0SendMsgHazard() const {
821 return getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS;
822 }
823
Tom Stellardc5a154d2018-06-28 23:47:12 +0000824 /// Return the maximum number of waves per SIMD for kernels using \p SGPRs
825 /// SGPRs
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000826 unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const;
827
Tom Stellardc5a154d2018-06-28 23:47:12 +0000828 /// Return the maximum number of waves per SIMD for kernels using \p VGPRs
829 /// VGPRs
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000830 unsigned getOccupancyWithNumVGPRs(unsigned VGPRs) const;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000831
Matt Arsenaulte823d922017-02-18 18:29:53 +0000832 /// \returns true if the flat_scratch register should be initialized with the
833 /// pointer to the wave's scratch memory rather than a size and offset.
834 bool flatScratchIsPointer() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000835 return getGeneration() >= AMDGPUSubtarget::GFX9;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000836 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000837
Tim Renouf832f90f2018-02-26 14:46:43 +0000838 /// \returns true if the machine has merged shaders in which s0-s7 are
839 /// reserved by the hardware and user SGPRs start at s8
840 bool hasMergedShaders() const {
841 return getGeneration() >= GFX9;
842 }
843
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000844 /// \returns SGPR allocation granularity supported by the subtarget.
845 unsigned getSGPRAllocGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000846 return AMDGPU::IsaInfo::getSGPRAllocGranule(this);
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000847 }
848
849 /// \returns SGPR encoding granularity supported by the subtarget.
850 unsigned getSGPREncodingGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000851 return AMDGPU::IsaInfo::getSGPREncodingGranule(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000852 }
853
854 /// \returns Total number of SGPRs supported by the subtarget.
855 unsigned getTotalNumSGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000856 return AMDGPU::IsaInfo::getTotalNumSGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000857 }
858
859 /// \returns Addressable number of SGPRs supported by the subtarget.
860 unsigned getAddressableNumSGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000861 return AMDGPU::IsaInfo::getAddressableNumSGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000862 }
863
864 /// \returns Minimum number of SGPRs that meets the given number of waves per
865 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000866 unsigned getMinNumSGPRs(unsigned WavesPerEU) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000867 return AMDGPU::IsaInfo::getMinNumSGPRs(this, WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000868 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000869
870 /// \returns Maximum number of SGPRs that meets the given number of waves per
871 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000872 unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000873 return AMDGPU::IsaInfo::getMaxNumSGPRs(this, WavesPerEU, Addressable);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000874 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000875
876 /// \returns Reserved number of SGPRs for given function \p MF.
877 unsigned getReservedNumSGPRs(const MachineFunction &MF) const;
878
879 /// \returns Maximum number of SGPRs that meets number of waves per execution
880 /// unit requirement for function \p MF, or number of SGPRs explicitly
881 /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF.
882 ///
883 /// \returns Value that meets number of waves per execution unit requirement
884 /// if explicitly requested value cannot be converted to integer, violates
885 /// subtarget's specifications, or does not meet number of waves per execution
886 /// unit requirement.
887 unsigned getMaxNumSGPRs(const MachineFunction &MF) const;
888
889 /// \returns VGPR allocation granularity supported by the subtarget.
890 unsigned getVGPRAllocGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000891 return AMDGPU::IsaInfo::getVGPRAllocGranule(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000892 }
893
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000894 /// \returns VGPR encoding granularity supported by the subtarget.
895 unsigned getVGPREncodingGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000896 return AMDGPU::IsaInfo::getVGPREncodingGranule(this);
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000897 }
898
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000899 /// \returns Total number of VGPRs supported by the subtarget.
900 unsigned getTotalNumVGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000901 return AMDGPU::IsaInfo::getTotalNumVGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000902 }
903
904 /// \returns Addressable number of VGPRs supported by the subtarget.
905 unsigned getAddressableNumVGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000906 return AMDGPU::IsaInfo::getAddressableNumVGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000907 }
908
909 /// \returns Minimum number of VGPRs that meets given number of waves per
910 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000911 unsigned getMinNumVGPRs(unsigned WavesPerEU) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000912 return AMDGPU::IsaInfo::getMinNumVGPRs(this, WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000913 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000914
915 /// \returns Maximum number of VGPRs that meets given number of waves per
916 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000917 unsigned getMaxNumVGPRs(unsigned WavesPerEU) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000918 return AMDGPU::IsaInfo::getMaxNumVGPRs(this, WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000919 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000920
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000921 /// \returns Maximum number of VGPRs that meets number of waves per execution
922 /// unit requirement for function \p MF, or number of VGPRs explicitly
923 /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF.
924 ///
925 /// \returns Value that meets number of waves per execution unit requirement
926 /// if explicitly requested value cannot be converted to integer, violates
927 /// subtarget's specifications, or does not meet number of waves per execution
928 /// unit requirement.
929 unsigned getMaxNumVGPRs(const MachineFunction &MF) const;
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000930
931 void getPostRAMutations(
932 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations)
933 const override;
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000934
935 /// \returns Maximum number of work groups per compute unit supported by the
936 /// subtarget and limited by given \p FlatWorkGroupSize.
937 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const override {
938 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(this, FlatWorkGroupSize);
939 }
940
941 /// \returns Minimum flat work group size supported by the subtarget.
942 unsigned getMinFlatWorkGroupSize() const override {
943 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(this);
944 }
945
946 /// \returns Maximum flat work group size supported by the subtarget.
947 unsigned getMaxFlatWorkGroupSize() const override {
948 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(this);
949 }
950
951 /// \returns Maximum number of waves per execution unit supported by the
952 /// subtarget and limited by given \p FlatWorkGroupSize.
953 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const override {
954 return AMDGPU::IsaInfo::getMaxWavesPerEU(this, FlatWorkGroupSize);
955 }
956
957 /// \returns Minimum number of waves per execution unit supported by the
958 /// subtarget.
959 unsigned getMinWavesPerEU() const override {
960 return AMDGPU::IsaInfo::getMinWavesPerEU(this);
961 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000962};
963
Tom Stellardc5a154d2018-06-28 23:47:12 +0000964class R600Subtarget final : public R600GenSubtargetInfo,
Tom Stellard5bfbae52018-07-11 20:59:01 +0000965 public AMDGPUSubtarget {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000966private:
967 R600InstrInfo InstrInfo;
968 R600FrameLowering FrameLowering;
969 bool FMA;
970 bool CaymanISA;
971 bool CFALUBug;
972 bool DX10Clamp;
973 bool HasVertexCache;
974 bool R600ALUInst;
975 bool FP64;
976 short TexVTXClauseSize;
977 Generation Gen;
978 R600TargetLowering TLInfo;
979 InstrItineraryData InstrItins;
980 SelectionDAGTargetInfo TSInfo;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000981
982public:
983 R600Subtarget(const Triple &TT, StringRef CPU, StringRef FS,
984 const TargetMachine &TM);
985
986 const R600InstrInfo *getInstrInfo() const override { return &InstrInfo; }
987
988 const R600FrameLowering *getFrameLowering() const override {
989 return &FrameLowering;
990 }
991
992 const R600TargetLowering *getTargetLowering() const override {
993 return &TLInfo;
994 }
995
996 const R600RegisterInfo *getRegisterInfo() const override {
997 return &InstrInfo.getRegisterInfo();
998 }
999
1000 const InstrItineraryData *getInstrItineraryData() const override {
1001 return &InstrItins;
1002 }
1003
1004 // Nothing implemented, just prevent crashes on use.
1005 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
1006 return &TSInfo;
1007 }
1008
1009 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
1010
1011 Generation getGeneration() const {
1012 return Gen;
1013 }
1014
1015 unsigned getStackAlignment() const {
1016 return 4;
1017 }
1018
1019 R600Subtarget &initializeSubtargetDependencies(const Triple &TT,
1020 StringRef GPU, StringRef FS);
1021
1022 bool hasBFE() const {
1023 return (getGeneration() >= EVERGREEN);
1024 }
1025
1026 bool hasBFI() const {
1027 return (getGeneration() >= EVERGREEN);
1028 }
1029
1030 bool hasBCNT(unsigned Size) const {
1031 if (Size == 32)
1032 return (getGeneration() >= EVERGREEN);
1033
1034 return false;
1035 }
1036
1037 bool hasBORROW() const {
1038 return (getGeneration() >= EVERGREEN);
1039 }
1040
1041 bool hasCARRY() const {
1042 return (getGeneration() >= EVERGREEN);
1043 }
1044
1045 bool hasCaymanISA() const {
1046 return CaymanISA;
1047 }
1048
1049 bool hasFFBL() const {
1050 return (getGeneration() >= EVERGREEN);
1051 }
1052
1053 bool hasFFBH() const {
1054 return (getGeneration() >= EVERGREEN);
1055 }
1056
1057 bool hasFMA() const { return FMA; }
1058
Tom Stellardc5a154d2018-06-28 23:47:12 +00001059 bool hasCFAluBug() const { return CFALUBug; }
1060
1061 bool hasVertexCache() const { return HasVertexCache; }
1062
1063 short getTexVTXClauseSize() const { return TexVTXClauseSize; }
1064
Tom Stellardc5a154d2018-06-28 23:47:12 +00001065 bool enableMachineScheduler() const override {
1066 return true;
1067 }
1068
1069 bool enableSubRegLiveness() const override {
1070 return true;
1071 }
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001072
1073 /// \returns Maximum number of work groups per compute unit supported by the
1074 /// subtarget and limited by given \p FlatWorkGroupSize.
1075 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const override {
1076 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(this, FlatWorkGroupSize);
1077 }
1078
1079 /// \returns Minimum flat work group size supported by the subtarget.
1080 unsigned getMinFlatWorkGroupSize() const override {
1081 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(this);
1082 }
1083
1084 /// \returns Maximum flat work group size supported by the subtarget.
1085 unsigned getMaxFlatWorkGroupSize() const override {
1086 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(this);
1087 }
1088
1089 /// \returns Maximum number of waves per execution unit supported by the
1090 /// subtarget and limited by given \p FlatWorkGroupSize.
1091 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const override {
1092 return AMDGPU::IsaInfo::getMaxWavesPerEU(this, FlatWorkGroupSize);
1093 }
1094
1095 /// \returns Minimum number of waves per execution unit supported by the
1096 /// subtarget.
1097 unsigned getMinWavesPerEU() const override {
1098 return AMDGPU::IsaInfo::getMinWavesPerEU(this);
1099 }
Tom Stellardc5a154d2018-06-28 23:47:12 +00001100};
1101
Eugene Zelenko2bc2f332016-12-09 22:06:55 +00001102} // end namespace llvm
Tom Stellard75aadc22012-12-11 21:25:42 +00001103
Eugene Zelenko2bc2f332016-12-09 22:06:55 +00001104#endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H