blob: e4ca445cafef1b441bc6340ed1a564a94b79b636 [file] [log] [blame]
Daniel Dunbar71475772009-07-17 20:42:00 +00001//===-- X86AsmParser.cpp - Parse X86 assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng11424442011-07-26 00:24:13 +000010#include "MCTargetDesc/X86BaseInfo.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000011#include "X86AsmInstrumentation.h"
Evgeniy Stepanove3804d42014-02-28 12:28:07 +000012#include "X86AsmParserCommon.h"
13#include "X86Operand.h"
Craig Topper690d8ea2013-07-24 07:33:14 +000014#include "llvm/ADT/STLExtras.h"
Chris Lattner1261b812010-09-22 04:11:10 +000015#include "llvm/ADT/SmallString.h"
16#include "llvm/ADT/SmallVector.h"
Chris Lattner1261b812010-09-22 04:11:10 +000017#include "llvm/ADT/StringSwitch.h"
18#include "llvm/ADT/Twine.h"
Chad Rosier8a244662013-04-02 20:02:33 +000019#include "llvm/MC/MCContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCExpr.h"
21#include "llvm/MC/MCInst.h"
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000022#include "llvm/MC/MCInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/MC/MCParser/MCAsmLexer.h"
24#include "llvm/MC/MCParser/MCAsmParser.h"
25#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000026#include "llvm/MC/MCParser/MCTargetAsmParser.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000027#include "llvm/MC/MCRegisterInfo.h"
Michael Zuckerman02ecd432015-12-13 17:07:23 +000028#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/MC/MCStreamer.h"
30#include "llvm/MC/MCSubtargetInfo.h"
31#include "llvm/MC/MCSymbol.h"
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000032#include "llvm/Support/SourceMgr.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000033#include "llvm/Support/TargetRegistry.h"
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +000034#include "llvm/Support/raw_ostream.h"
Reid Kleckner7b1e1a02014-07-30 22:23:11 +000035#include <algorithm>
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000036#include <memory>
Evan Cheng4d1ca962011-07-08 01:53:10 +000037
Daniel Dunbar71475772009-07-17 20:42:00 +000038using namespace llvm;
39
40namespace {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000041
Chad Rosier5362af92013-04-16 18:15:40 +000042static const char OpPrecedence[] = {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000043 0, // IC_OR
Michael Kupersteine3de07a2015-06-14 12:59:45 +000044 1, // IC_XOR
45 2, // IC_AND
46 3, // IC_LSHIFT
47 3, // IC_RSHIFT
48 4, // IC_PLUS
49 4, // IC_MINUS
50 5, // IC_MULTIPLY
51 5, // IC_DIVIDE
52 6, // IC_RPAREN
53 7, // IC_LPAREN
Chad Rosier5362af92013-04-16 18:15:40 +000054 0, // IC_IMM
55 0 // IC_REGISTER
56};
57
Devang Patel4a6e7782012-01-12 18:03:40 +000058class X86AsmParser : public MCTargetAsmParser {
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000059 const MCInstrInfo &MII;
Chad Rosierf0e87202012-10-25 20:41:34 +000060 ParseInstructionInfo *InstInfo;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000061 std::unique_ptr<X86AsmInstrumentation> Instrumentation;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +000062
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000063private:
Alp Tokera5b88a52013-12-02 16:06:06 +000064 SMLoc consumeToken() {
Rafael Espindola961d4692014-11-11 05:18:41 +000065 MCAsmParser &Parser = getParser();
Alp Tokera5b88a52013-12-02 16:06:06 +000066 SMLoc Result = Parser.getTok().getLoc();
67 Parser.Lex();
68 return Result;
69 }
70
Chad Rosier5362af92013-04-16 18:15:40 +000071 enum InfixCalculatorTok {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000072 IC_OR = 0,
Michael Kupersteine3de07a2015-06-14 12:59:45 +000073 IC_XOR,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000074 IC_AND,
Kevin Enderbyd6b10712014-02-06 01:21:15 +000075 IC_LSHIFT,
76 IC_RSHIFT,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000077 IC_PLUS,
Chad Rosier5362af92013-04-16 18:15:40 +000078 IC_MINUS,
79 IC_MULTIPLY,
80 IC_DIVIDE,
81 IC_RPAREN,
82 IC_LPAREN,
83 IC_IMM,
84 IC_REGISTER
85 };
86
87 class InfixCalculator {
88 typedef std::pair< InfixCalculatorTok, int64_t > ICToken;
89 SmallVector<InfixCalculatorTok, 4> InfixOperatorStack;
90 SmallVector<ICToken, 4> PostfixStack;
Michael Liao5bf95782014-12-04 05:20:33 +000091
Chad Rosier5362af92013-04-16 18:15:40 +000092 public:
93 int64_t popOperand() {
94 assert (!PostfixStack.empty() && "Poped an empty stack!");
95 ICToken Op = PostfixStack.pop_back_val();
96 assert ((Op.first == IC_IMM || Op.first == IC_REGISTER)
97 && "Expected and immediate or register!");
98 return Op.second;
99 }
100 void pushOperand(InfixCalculatorTok Op, int64_t Val = 0) {
101 assert ((Op == IC_IMM || Op == IC_REGISTER) &&
102 "Unexpected operand!");
103 PostfixStack.push_back(std::make_pair(Op, Val));
104 }
Michael Liao5bf95782014-12-04 05:20:33 +0000105
Jakub Staszak9c349222013-08-08 15:48:46 +0000106 void popOperator() { InfixOperatorStack.pop_back(); }
Chad Rosier5362af92013-04-16 18:15:40 +0000107 void pushOperator(InfixCalculatorTok Op) {
108 // Push the new operator if the stack is empty.
109 if (InfixOperatorStack.empty()) {
110 InfixOperatorStack.push_back(Op);
111 return;
112 }
Michael Liao5bf95782014-12-04 05:20:33 +0000113
Chad Rosier5362af92013-04-16 18:15:40 +0000114 // Push the new operator if it has a higher precedence than the operator
115 // on the top of the stack or the operator on the top of the stack is a
116 // left parentheses.
117 unsigned Idx = InfixOperatorStack.size() - 1;
118 InfixCalculatorTok StackOp = InfixOperatorStack[Idx];
119 if (OpPrecedence[Op] > OpPrecedence[StackOp] || StackOp == IC_LPAREN) {
120 InfixOperatorStack.push_back(Op);
121 return;
122 }
Michael Liao5bf95782014-12-04 05:20:33 +0000123
Chad Rosier5362af92013-04-16 18:15:40 +0000124 // The operator on the top of the stack has higher precedence than the
125 // new operator.
126 unsigned ParenCount = 0;
127 while (1) {
128 // Nothing to process.
129 if (InfixOperatorStack.empty())
130 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000131
Chad Rosier5362af92013-04-16 18:15:40 +0000132 Idx = InfixOperatorStack.size() - 1;
133 StackOp = InfixOperatorStack[Idx];
134 if (!(OpPrecedence[StackOp] >= OpPrecedence[Op] || ParenCount))
135 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000136
Chad Rosier5362af92013-04-16 18:15:40 +0000137 // If we have an even parentheses count and we see a left parentheses,
138 // then stop processing.
139 if (!ParenCount && StackOp == IC_LPAREN)
140 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000141
Chad Rosier5362af92013-04-16 18:15:40 +0000142 if (StackOp == IC_RPAREN) {
143 ++ParenCount;
Jakub Staszak9c349222013-08-08 15:48:46 +0000144 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000145 } else if (StackOp == IC_LPAREN) {
146 --ParenCount;
Jakub Staszak9c349222013-08-08 15:48:46 +0000147 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000148 } else {
Jakub Staszak9c349222013-08-08 15:48:46 +0000149 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000150 PostfixStack.push_back(std::make_pair(StackOp, 0));
151 }
152 }
153 // Push the new operator.
154 InfixOperatorStack.push_back(Op);
155 }
Marina Yatsinaa0e02412015-08-10 11:33:10 +0000156
Chad Rosier5362af92013-04-16 18:15:40 +0000157 int64_t execute() {
158 // Push any remaining operators onto the postfix stack.
159 while (!InfixOperatorStack.empty()) {
160 InfixCalculatorTok StackOp = InfixOperatorStack.pop_back_val();
161 if (StackOp != IC_LPAREN && StackOp != IC_RPAREN)
162 PostfixStack.push_back(std::make_pair(StackOp, 0));
163 }
Michael Liao5bf95782014-12-04 05:20:33 +0000164
Chad Rosier5362af92013-04-16 18:15:40 +0000165 if (PostfixStack.empty())
166 return 0;
Michael Liao5bf95782014-12-04 05:20:33 +0000167
Chad Rosier5362af92013-04-16 18:15:40 +0000168 SmallVector<ICToken, 16> OperandStack;
169 for (unsigned i = 0, e = PostfixStack.size(); i != e; ++i) {
170 ICToken Op = PostfixStack[i];
171 if (Op.first == IC_IMM || Op.first == IC_REGISTER) {
172 OperandStack.push_back(Op);
173 } else {
174 assert (OperandStack.size() > 1 && "Too few operands.");
175 int64_t Val;
176 ICToken Op2 = OperandStack.pop_back_val();
177 ICToken Op1 = OperandStack.pop_back_val();
178 switch (Op.first) {
179 default:
180 report_fatal_error("Unexpected operator!");
181 break;
182 case IC_PLUS:
183 Val = Op1.second + Op2.second;
184 OperandStack.push_back(std::make_pair(IC_IMM, Val));
185 break;
186 case IC_MINUS:
187 Val = Op1.second - Op2.second;
188 OperandStack.push_back(std::make_pair(IC_IMM, Val));
189 break;
190 case IC_MULTIPLY:
191 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
192 "Multiply operation with an immediate and a register!");
193 Val = Op1.second * Op2.second;
194 OperandStack.push_back(std::make_pair(IC_IMM, Val));
195 break;
196 case IC_DIVIDE:
197 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
198 "Divide operation with an immediate and a register!");
199 assert (Op2.second != 0 && "Division by zero!");
200 Val = Op1.second / Op2.second;
201 OperandStack.push_back(std::make_pair(IC_IMM, Val));
202 break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000203 case IC_OR:
204 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
205 "Or operation with an immediate and a register!");
206 Val = Op1.second | Op2.second;
207 OperandStack.push_back(std::make_pair(IC_IMM, Val));
208 break;
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000209 case IC_XOR:
210 assert(Op1.first == IC_IMM && Op2.first == IC_IMM &&
211 "Xor operation with an immediate and a register!");
212 Val = Op1.second ^ Op2.second;
213 OperandStack.push_back(std::make_pair(IC_IMM, Val));
214 break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000215 case IC_AND:
216 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
217 "And operation with an immediate and a register!");
218 Val = Op1.second & Op2.second;
219 OperandStack.push_back(std::make_pair(IC_IMM, Val));
220 break;
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000221 case IC_LSHIFT:
222 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
223 "Left shift operation with an immediate and a register!");
224 Val = Op1.second << Op2.second;
225 OperandStack.push_back(std::make_pair(IC_IMM, Val));
226 break;
227 case IC_RSHIFT:
228 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
229 "Right shift operation with an immediate and a register!");
230 Val = Op1.second >> Op2.second;
231 OperandStack.push_back(std::make_pair(IC_IMM, Val));
232 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000233 }
234 }
235 }
236 assert (OperandStack.size() == 1 && "Expected a single result.");
237 return OperandStack.pop_back_val().second;
238 }
239 };
240
241 enum IntelExprState {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000242 IES_OR,
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000243 IES_XOR,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000244 IES_AND,
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000245 IES_LSHIFT,
246 IES_RSHIFT,
Chad Rosier5362af92013-04-16 18:15:40 +0000247 IES_PLUS,
248 IES_MINUS,
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000249 IES_NOT,
Chad Rosier5362af92013-04-16 18:15:40 +0000250 IES_MULTIPLY,
251 IES_DIVIDE,
252 IES_LBRAC,
253 IES_RBRAC,
254 IES_LPAREN,
255 IES_RPAREN,
256 IES_REGISTER,
Chad Rosier5362af92013-04-16 18:15:40 +0000257 IES_INTEGER,
Chad Rosier5362af92013-04-16 18:15:40 +0000258 IES_IDENTIFIER,
259 IES_ERROR
260 };
261
262 class IntelExprStateMachine {
Chad Rosier31246272013-04-17 21:01:45 +0000263 IntelExprState State, PrevState;
Chad Rosier5362af92013-04-16 18:15:40 +0000264 unsigned BaseReg, IndexReg, TmpReg, Scale;
Chad Rosierbfb70992013-04-17 00:11:46 +0000265 int64_t Imm;
Chad Rosier5362af92013-04-16 18:15:40 +0000266 const MCExpr *Sym;
267 StringRef SymName;
Chad Rosierbfb70992013-04-17 00:11:46 +0000268 bool StopOnLBrac, AddImmPrefix;
Chad Rosier5362af92013-04-16 18:15:40 +0000269 InfixCalculator IC;
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000270 InlineAsmIdentifierInfo Info;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +0000271
Chad Rosier5362af92013-04-16 18:15:40 +0000272 public:
Chad Rosierbfb70992013-04-17 00:11:46 +0000273 IntelExprStateMachine(int64_t imm, bool stoponlbrac, bool addimmprefix) :
Chad Rosier31246272013-04-17 21:01:45 +0000274 State(IES_PLUS), PrevState(IES_ERROR), BaseReg(0), IndexReg(0), TmpReg(0),
Craig Topper062a2ba2014-04-25 05:30:21 +0000275 Scale(1), Imm(imm), Sym(nullptr), StopOnLBrac(stoponlbrac),
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000276 AddImmPrefix(addimmprefix) { Info.clear(); }
Michael Liao5bf95782014-12-04 05:20:33 +0000277
Chad Rosier5362af92013-04-16 18:15:40 +0000278 unsigned getBaseReg() { return BaseReg; }
279 unsigned getIndexReg() { return IndexReg; }
280 unsigned getScale() { return Scale; }
281 const MCExpr *getSym() { return Sym; }
282 StringRef getSymName() { return SymName; }
Chad Rosierbfb70992013-04-17 00:11:46 +0000283 int64_t getImm() { return Imm + IC.execute(); }
Chad Rosieredb1dc82013-05-09 23:48:53 +0000284 bool isValidEndState() {
285 return State == IES_RBRAC || State == IES_INTEGER;
286 }
Chad Rosierbfb70992013-04-17 00:11:46 +0000287 bool getStopOnLBrac() { return StopOnLBrac; }
288 bool getAddImmPrefix() { return AddImmPrefix; }
Chad Rosier31246272013-04-17 21:01:45 +0000289 bool hadError() { return State == IES_ERROR; }
Chad Rosierbfb70992013-04-17 00:11:46 +0000290
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000291 InlineAsmIdentifierInfo &getIdentifierInfo() {
292 return Info;
293 }
294
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000295 void onOr() {
296 IntelExprState CurrState = State;
297 switch (State) {
298 default:
299 State = IES_ERROR;
300 break;
301 case IES_INTEGER:
302 case IES_RPAREN:
303 case IES_REGISTER:
304 State = IES_OR;
305 IC.pushOperator(IC_OR);
306 break;
307 }
308 PrevState = CurrState;
309 }
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000310 void onXor() {
311 IntelExprState CurrState = State;
312 switch (State) {
313 default:
314 State = IES_ERROR;
315 break;
316 case IES_INTEGER:
317 case IES_RPAREN:
318 case IES_REGISTER:
319 State = IES_XOR;
320 IC.pushOperator(IC_XOR);
321 break;
322 }
323 PrevState = CurrState;
324 }
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000325 void onAnd() {
326 IntelExprState CurrState = State;
327 switch (State) {
328 default:
329 State = IES_ERROR;
330 break;
331 case IES_INTEGER:
332 case IES_RPAREN:
333 case IES_REGISTER:
334 State = IES_AND;
335 IC.pushOperator(IC_AND);
336 break;
337 }
338 PrevState = CurrState;
339 }
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000340 void onLShift() {
341 IntelExprState CurrState = State;
342 switch (State) {
343 default:
344 State = IES_ERROR;
345 break;
346 case IES_INTEGER:
347 case IES_RPAREN:
348 case IES_REGISTER:
349 State = IES_LSHIFT;
350 IC.pushOperator(IC_LSHIFT);
351 break;
352 }
353 PrevState = CurrState;
354 }
355 void onRShift() {
356 IntelExprState CurrState = State;
357 switch (State) {
358 default:
359 State = IES_ERROR;
360 break;
361 case IES_INTEGER:
362 case IES_RPAREN:
363 case IES_REGISTER:
364 State = IES_RSHIFT;
365 IC.pushOperator(IC_RSHIFT);
366 break;
367 }
368 PrevState = CurrState;
369 }
Chad Rosier5362af92013-04-16 18:15:40 +0000370 void onPlus() {
Chad Rosier31246272013-04-17 21:01:45 +0000371 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000372 switch (State) {
373 default:
374 State = IES_ERROR;
375 break;
376 case IES_INTEGER:
377 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000378 case IES_REGISTER:
379 State = IES_PLUS;
Chad Rosier5362af92013-04-16 18:15:40 +0000380 IC.pushOperator(IC_PLUS);
Chad Rosier31246272013-04-17 21:01:45 +0000381 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
382 // If we already have a BaseReg, then assume this is the IndexReg with
383 // a scale of 1.
384 if (!BaseReg) {
385 BaseReg = TmpReg;
386 } else {
387 assert (!IndexReg && "BaseReg/IndexReg already set!");
388 IndexReg = TmpReg;
389 Scale = 1;
390 }
391 }
Chad Rosier5362af92013-04-16 18:15:40 +0000392 break;
393 }
Chad Rosier31246272013-04-17 21:01:45 +0000394 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000395 }
396 void onMinus() {
Chad Rosier31246272013-04-17 21:01:45 +0000397 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000398 switch (State) {
399 default:
400 State = IES_ERROR;
401 break;
402 case IES_PLUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000403 case IES_NOT:
Chad Rosier31246272013-04-17 21:01:45 +0000404 case IES_MULTIPLY:
405 case IES_DIVIDE:
Chad Rosier5362af92013-04-16 18:15:40 +0000406 case IES_LPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000407 case IES_RPAREN:
Chad Rosier31246272013-04-17 21:01:45 +0000408 case IES_LBRAC:
409 case IES_RBRAC:
410 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000411 case IES_REGISTER:
412 State = IES_MINUS;
Chad Rosier31246272013-04-17 21:01:45 +0000413 // Only push the minus operator if it is not a unary operator.
414 if (!(CurrState == IES_PLUS || CurrState == IES_MINUS ||
415 CurrState == IES_MULTIPLY || CurrState == IES_DIVIDE ||
416 CurrState == IES_LPAREN || CurrState == IES_LBRAC))
417 IC.pushOperator(IC_MINUS);
418 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
419 // If we already have a BaseReg, then assume this is the IndexReg with
420 // a scale of 1.
421 if (!BaseReg) {
422 BaseReg = TmpReg;
423 } else {
424 assert (!IndexReg && "BaseReg/IndexReg already set!");
425 IndexReg = TmpReg;
426 Scale = 1;
427 }
Chad Rosier5362af92013-04-16 18:15:40 +0000428 }
Chad Rosier5362af92013-04-16 18:15:40 +0000429 break;
430 }
Chad Rosier31246272013-04-17 21:01:45 +0000431 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000432 }
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000433 void onNot() {
434 IntelExprState CurrState = State;
435 switch (State) {
436 default:
437 State = IES_ERROR;
438 break;
439 case IES_PLUS:
440 case IES_NOT:
441 State = IES_NOT;
442 break;
443 }
444 PrevState = CurrState;
445 }
Chad Rosier5362af92013-04-16 18:15:40 +0000446 void onRegister(unsigned Reg) {
Chad Rosier31246272013-04-17 21:01:45 +0000447 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000448 switch (State) {
449 default:
450 State = IES_ERROR;
451 break;
452 case IES_PLUS:
453 case IES_LPAREN:
454 State = IES_REGISTER;
455 TmpReg = Reg;
456 IC.pushOperand(IC_REGISTER);
457 break;
Chad Rosier31246272013-04-17 21:01:45 +0000458 case IES_MULTIPLY:
459 // Index Register - Scale * Register
460 if (PrevState == IES_INTEGER) {
461 assert (!IndexReg && "IndexReg already set!");
462 State = IES_REGISTER;
463 IndexReg = Reg;
464 // Get the scale and replace the 'Scale * Register' with '0'.
465 Scale = IC.popOperand();
466 IC.pushOperand(IC_IMM);
467 IC.popOperator();
468 } else {
469 State = IES_ERROR;
470 }
Chad Rosier5362af92013-04-16 18:15:40 +0000471 break;
472 }
Chad Rosier31246272013-04-17 21:01:45 +0000473 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000474 }
Chad Rosier95ce8892013-04-19 18:39:50 +0000475 void onIdentifierExpr(const MCExpr *SymRef, StringRef SymRefName) {
Chad Rosierdb003992013-04-18 16:28:19 +0000476 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000477 switch (State) {
478 default:
479 State = IES_ERROR;
480 break;
481 case IES_PLUS:
482 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000483 case IES_NOT:
Chad Rosier5362af92013-04-16 18:15:40 +0000484 State = IES_INTEGER;
485 Sym = SymRef;
486 SymName = SymRefName;
487 IC.pushOperand(IC_IMM);
488 break;
489 }
490 }
Kevin Enderby9d117022014-01-23 21:52:41 +0000491 bool onInteger(int64_t TmpInt, StringRef &ErrMsg) {
Chad Rosier31246272013-04-17 21:01:45 +0000492 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000493 switch (State) {
494 default:
495 State = IES_ERROR;
496 break;
497 case IES_PLUS:
498 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000499 case IES_NOT:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000500 case IES_OR:
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000501 case IES_XOR:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000502 case IES_AND:
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000503 case IES_LSHIFT:
504 case IES_RSHIFT:
Chad Rosier5362af92013-04-16 18:15:40 +0000505 case IES_DIVIDE:
Chad Rosier31246272013-04-17 21:01:45 +0000506 case IES_MULTIPLY:
Chad Rosier5362af92013-04-16 18:15:40 +0000507 case IES_LPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000508 State = IES_INTEGER;
Chad Rosier31246272013-04-17 21:01:45 +0000509 if (PrevState == IES_REGISTER && CurrState == IES_MULTIPLY) {
510 // Index Register - Register * Scale
511 assert (!IndexReg && "IndexReg already set!");
512 IndexReg = TmpReg;
513 Scale = TmpInt;
Kevin Enderby9d117022014-01-23 21:52:41 +0000514 if(Scale != 1 && Scale != 2 && Scale != 4 && Scale != 8) {
515 ErrMsg = "scale factor in address must be 1, 2, 4 or 8";
516 return true;
517 }
Chad Rosier31246272013-04-17 21:01:45 +0000518 // Get the scale and replace the 'Register * Scale' with '0'.
519 IC.popOperator();
520 } else if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000521 PrevState == IES_OR || PrevState == IES_AND ||
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000522 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
Chad Rosier31246272013-04-17 21:01:45 +0000523 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000524 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000525 PrevState == IES_NOT || PrevState == IES_XOR) &&
Chad Rosier31246272013-04-17 21:01:45 +0000526 CurrState == IES_MINUS) {
527 // Unary minus. No need to pop the minus operand because it was never
528 // pushed.
529 IC.pushOperand(IC_IMM, -TmpInt); // Push -Imm.
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000530 } else if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
531 PrevState == IES_OR || PrevState == IES_AND ||
532 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
533 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
534 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000535 PrevState == IES_NOT || PrevState == IES_XOR) &&
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000536 CurrState == IES_NOT) {
537 // Unary not. No need to pop the not operand because it was never
538 // pushed.
539 IC.pushOperand(IC_IMM, ~TmpInt); // Push ~Imm.
Chad Rosier31246272013-04-17 21:01:45 +0000540 } else {
541 IC.pushOperand(IC_IMM, TmpInt);
542 }
Chad Rosier5362af92013-04-16 18:15:40 +0000543 break;
544 }
Chad Rosier31246272013-04-17 21:01:45 +0000545 PrevState = CurrState;
Kevin Enderby9d117022014-01-23 21:52:41 +0000546 return false;
Chad Rosier5362af92013-04-16 18:15:40 +0000547 }
548 void onStar() {
Chad Rosierdb003992013-04-18 16:28:19 +0000549 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000550 switch (State) {
551 default:
552 State = IES_ERROR;
553 break;
554 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000555 case IES_REGISTER:
Chad Rosier5362af92013-04-16 18:15:40 +0000556 case IES_RPAREN:
557 State = IES_MULTIPLY;
558 IC.pushOperator(IC_MULTIPLY);
559 break;
560 }
561 }
562 void onDivide() {
Chad Rosierdb003992013-04-18 16:28:19 +0000563 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000564 switch (State) {
565 default:
566 State = IES_ERROR;
567 break;
568 case IES_INTEGER:
Chad Rosier31246272013-04-17 21:01:45 +0000569 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000570 State = IES_DIVIDE;
571 IC.pushOperator(IC_DIVIDE);
572 break;
573 }
574 }
575 void onLBrac() {
Chad Rosierdb003992013-04-18 16:28:19 +0000576 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000577 switch (State) {
578 default:
579 State = IES_ERROR;
580 break;
581 case IES_RBRAC:
582 State = IES_PLUS;
583 IC.pushOperator(IC_PLUS);
584 break;
585 }
586 }
587 void onRBrac() {
Chad Rosier31246272013-04-17 21:01:45 +0000588 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000589 switch (State) {
590 default:
591 State = IES_ERROR;
592 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000593 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000594 case IES_REGISTER:
Chad Rosier31246272013-04-17 21:01:45 +0000595 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000596 State = IES_RBRAC;
Chad Rosier31246272013-04-17 21:01:45 +0000597 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
598 // If we already have a BaseReg, then assume this is the IndexReg with
599 // a scale of 1.
600 if (!BaseReg) {
601 BaseReg = TmpReg;
602 } else {
603 assert (!IndexReg && "BaseReg/IndexReg already set!");
604 IndexReg = TmpReg;
605 Scale = 1;
606 }
Chad Rosier5362af92013-04-16 18:15:40 +0000607 }
608 break;
609 }
Chad Rosier31246272013-04-17 21:01:45 +0000610 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000611 }
612 void onLParen() {
Chad Rosier31246272013-04-17 21:01:45 +0000613 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000614 switch (State) {
615 default:
616 State = IES_ERROR;
617 break;
618 case IES_PLUS:
619 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000620 case IES_NOT:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000621 case IES_OR:
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000622 case IES_XOR:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000623 case IES_AND:
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000624 case IES_LSHIFT:
625 case IES_RSHIFT:
Chad Rosier5362af92013-04-16 18:15:40 +0000626 case IES_MULTIPLY:
627 case IES_DIVIDE:
Chad Rosier5362af92013-04-16 18:15:40 +0000628 case IES_LPAREN:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000629 // FIXME: We don't handle this type of unary minus or not, yet.
Chad Rosierdb003992013-04-18 16:28:19 +0000630 if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000631 PrevState == IES_OR || PrevState == IES_AND ||
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000632 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
Chad Rosierdb003992013-04-18 16:28:19 +0000633 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000634 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000635 PrevState == IES_NOT || PrevState == IES_XOR) &&
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000636 (CurrState == IES_MINUS || CurrState == IES_NOT)) {
Chad Rosierdb003992013-04-18 16:28:19 +0000637 State = IES_ERROR;
638 break;
639 }
Chad Rosier5362af92013-04-16 18:15:40 +0000640 State = IES_LPAREN;
641 IC.pushOperator(IC_LPAREN);
642 break;
643 }
Chad Rosier31246272013-04-17 21:01:45 +0000644 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000645 }
646 void onRParen() {
Chad Rosierdb003992013-04-18 16:28:19 +0000647 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000648 switch (State) {
649 default:
650 State = IES_ERROR;
651 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000652 case IES_INTEGER:
Chad Rosier31246272013-04-17 21:01:45 +0000653 case IES_REGISTER:
Chad Rosier5362af92013-04-16 18:15:40 +0000654 case IES_RPAREN:
655 State = IES_RPAREN;
656 IC.pushOperator(IC_RPAREN);
657 break;
658 }
659 }
660 };
661
Nirav Dave2364748a2016-09-16 18:30:20 +0000662 bool Error(SMLoc L, const Twine &Msg, SMRange Range = None,
Chad Rosier4453e842012-10-12 23:09:25 +0000663 bool MatchingInlineAsm = false) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000664 MCAsmParser &Parser = getParser();
Nirav Dave2364748a2016-09-16 18:30:20 +0000665 if (MatchingInlineAsm) {
666 if (!getLexer().isAtStartOfStatement())
667 Parser.eatToEndOfStatement();
668 return false;
669 }
670 return Parser.Error(L, Msg, Range);
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000671 }
672
David Blaikie960ea3f2014-06-08 16:18:35 +0000673 std::nullptr_t ErrorOperand(SMLoc Loc, StringRef Msg) {
Devang Patel41b9dde2012-01-17 18:00:18 +0000674 Error(Loc, Msg);
Craig Topper062a2ba2014-04-25 05:30:21 +0000675 return nullptr;
Devang Patel41b9dde2012-01-17 18:00:18 +0000676 }
677
David Blaikie960ea3f2014-06-08 16:18:35 +0000678 std::unique_ptr<X86Operand> DefaultMemSIOperand(SMLoc Loc);
679 std::unique_ptr<X86Operand> DefaultMemDIOperand(SMLoc Loc);
Marina Yatsinab9f4f622016-01-19 15:37:56 +0000680 bool IsSIReg(unsigned Reg);
681 unsigned GetSIDIForRegClass(unsigned RegClassID, unsigned Reg, bool IsSIReg);
682 void
683 AddDefaultSrcDestOperands(OperandVector &Operands,
684 std::unique_ptr<llvm::MCParsedAsmOperand> &&Src,
685 std::unique_ptr<llvm::MCParsedAsmOperand> &&Dst);
686 bool VerifyAndAdjustOperands(OperandVector &OrigOperands,
687 OperandVector &FinalOperands);
David Blaikie960ea3f2014-06-08 16:18:35 +0000688 std::unique_ptr<X86Operand> ParseOperand();
689 std::unique_ptr<X86Operand> ParseATTOperand();
690 std::unique_ptr<X86Operand> ParseIntelOperand();
691 std::unique_ptr<X86Operand> ParseIntelOffsetOfOperator();
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000692 bool ParseIntelDotOperator(const MCExpr *Disp, const MCExpr *&NewDisp);
David Blaikie960ea3f2014-06-08 16:18:35 +0000693 std::unique_ptr<X86Operand> ParseIntelOperator(unsigned OpKind);
694 std::unique_ptr<X86Operand>
695 ParseIntelSegmentOverride(unsigned SegReg, SMLoc Start, unsigned Size);
Elena Demikhovsky18fd4962015-03-02 15:00:34 +0000696 std::unique_ptr<X86Operand> ParseRoundingModeOp(SMLoc Start, SMLoc End);
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000697 bool ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End);
Nirav Dave8601ac12016-08-02 17:56:03 +0000698 std::unique_ptr<X86Operand>
699 ParseIntelBracExpression(unsigned SegReg, SMLoc Start, int64_t ImmDisp,
700 bool isSymbol, unsigned Size);
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000701 bool ParseIntelIdentifier(const MCExpr *&Val, StringRef &Identifier,
702 InlineAsmIdentifierInfo &Info,
703 bool IsUnevaluatedOperand, SMLoc &End);
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000704
David Blaikie960ea3f2014-06-08 16:18:35 +0000705 std::unique_ptr<X86Operand> ParseMemOperand(unsigned SegReg, SMLoc StartLoc);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000706
David Blaikie960ea3f2014-06-08 16:18:35 +0000707 std::unique_ptr<X86Operand>
708 CreateMemForInlineAsm(unsigned SegReg, const MCExpr *Disp, unsigned BaseReg,
709 unsigned IndexReg, unsigned Scale, SMLoc Start,
710 SMLoc End, unsigned Size, StringRef Identifier,
711 InlineAsmIdentifierInfo &Info);
Chad Rosier7ca135b2013-03-19 21:11:56 +0000712
Michael Zuckerman02ecd432015-12-13 17:07:23 +0000713 bool parseDirectiveEven(SMLoc L);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000714 bool ParseDirectiveWord(unsigned Size, SMLoc L);
Evan Cheng481ebb02011-07-27 00:38:12 +0000715 bool ParseDirectiveCode(StringRef IDVal, SMLoc L);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000716
David Blaikie960ea3f2014-06-08 16:18:35 +0000717 bool processInstruction(MCInst &Inst, const OperandVector &Ops);
Devang Patelde47cce2012-01-18 22:42:29 +0000718
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000719 /// Wrapper around MCStreamer::EmitInstruction(). Possibly adds
720 /// instrumentation around Inst.
David Blaikie960ea3f2014-06-08 16:18:35 +0000721 void EmitInstruction(MCInst &Inst, OperandVector &Operands, MCStreamer &Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000722
Chad Rosier49963552012-10-13 00:26:04 +0000723 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000724 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000725 uint64_t &ErrorInfo,
Craig Topper39012cc2014-03-09 18:03:14 +0000726 bool MatchingInlineAsm) override;
Chad Rosier9cb988f2012-08-09 22:04:55 +0000727
Reid Klecknerf6fb7802014-08-26 20:32:34 +0000728 void MatchFPUWaitAlias(SMLoc IDLoc, X86Operand &Op, OperandVector &Operands,
729 MCStreamer &Out, bool MatchingInlineAsm);
730
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000731 bool ErrorMissingFeature(SMLoc IDLoc, uint64_t ErrorInfo,
Reid Klecknerf6fb7802014-08-26 20:32:34 +0000732 bool MatchingInlineAsm);
733
734 bool MatchAndEmitATTInstruction(SMLoc IDLoc, unsigned &Opcode,
735 OperandVector &Operands, MCStreamer &Out,
736 uint64_t &ErrorInfo,
737 bool MatchingInlineAsm);
738
739 bool MatchAndEmitIntelInstruction(SMLoc IDLoc, unsigned &Opcode,
740 OperandVector &Operands, MCStreamer &Out,
741 uint64_t &ErrorInfo,
742 bool MatchingInlineAsm);
743
Craig Topperfd38cbe2014-08-30 16:48:34 +0000744 bool OmitRegisterFromClobberLists(unsigned RegNo) override;
Nico Weber42f79db2014-07-17 20:24:55 +0000745
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000746 /// Parses AVX512 specific operand primitives: masked registers ({%k<NUM>}, {z})
747 /// and memory broadcasting ({1to<NUM>}) primitives, updating Operands vector if required.
748 /// \return \c true if no parsing errors occurred, \c false otherwise.
David Blaikie960ea3f2014-06-08 16:18:35 +0000749 bool HandleAVX512Operand(OperandVector &Operands,
750 const MCParsedAsmOperand &Op);
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000751
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000752 bool is64BitMode() const {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000753 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000754 return getSTI().getFeatureBits()[X86::Mode64Bit];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000755 }
Craig Topper3c80d622014-01-06 04:55:54 +0000756 bool is32BitMode() const {
757 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000758 return getSTI().getFeatureBits()[X86::Mode32Bit];
Craig Topper3c80d622014-01-06 04:55:54 +0000759 }
760 bool is16BitMode() const {
761 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000762 return getSTI().getFeatureBits()[X86::Mode16Bit];
Craig Topper3c80d622014-01-06 04:55:54 +0000763 }
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000764 void SwitchMode(unsigned mode) {
Akira Hatanakab11ef082015-11-14 06:35:56 +0000765 MCSubtargetInfo &STI = copySTI();
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000766 FeatureBitset AllModes({X86::Mode64Bit, X86::Mode32Bit, X86::Mode16Bit});
767 FeatureBitset OldMode = STI.getFeatureBits() & AllModes;
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000768 unsigned FB = ComputeAvailableFeatures(
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000769 STI.ToggleFeature(OldMode.flip(mode)));
Evan Cheng481ebb02011-07-27 00:38:12 +0000770 setAvailableFeatures(FB);
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +0000771
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000772 assert(FeatureBitset({mode}) == (STI.getFeatureBits() & AllModes));
Evan Cheng481ebb02011-07-27 00:38:12 +0000773 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000774
Reid Kleckner5b37c182014-08-01 20:21:24 +0000775 unsigned getPointerWidth() {
776 if (is16BitMode()) return 16;
777 if (is32BitMode()) return 32;
778 if (is64BitMode()) return 64;
779 llvm_unreachable("invalid mode");
780 }
781
Chad Rosierc2f055d2013-04-18 16:13:18 +0000782 bool isParsingIntelSyntax() {
783 return getParser().getAssemblerDialect();
784 }
785
Daniel Dunbareefe8612010-07-19 05:44:09 +0000786 /// @name Auto-generated Matcher Functions
787 /// {
Michael J. Spencer530ce852010-10-09 11:00:50 +0000788
Chris Lattner3e4582a2010-09-06 19:11:01 +0000789#define GET_ASSEMBLER_HEADER
790#include "X86GenAsmMatcher.inc"
Michael J. Spencer530ce852010-10-09 11:00:50 +0000791
Daniel Dunbar00331992009-07-29 00:02:19 +0000792 /// }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000793
794public:
Akira Hatanakab11ef082015-11-14 06:35:56 +0000795 X86AsmParser(const MCSubtargetInfo &sti, MCAsmParser &Parser,
Rafael Espindola961d4692014-11-11 05:18:41 +0000796 const MCInstrInfo &mii, const MCTargetOptions &Options)
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000797 : MCTargetAsmParser(Options, sti), MII(mii), InstInfo(nullptr) {
Michael J. Spencer530ce852010-10-09 11:00:50 +0000798
Daniel Dunbareefe8612010-07-19 05:44:09 +0000799 // Initialize the set of available features.
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000800 setAvailableFeatures(ComputeAvailableFeatures(getSTI().getFeatureBits()));
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000801 Instrumentation.reset(
802 CreateX86AsmInstrumentation(Options, Parser.getContext(), STI));
Daniel Dunbareefe8612010-07-19 05:44:09 +0000803 }
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000804
Craig Topper39012cc2014-03-09 18:03:14 +0000805 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000806
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000807 void SetFrameRegister(unsigned RegNo) override;
808
David Blaikie960ea3f2014-06-08 16:18:35 +0000809 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
810 SMLoc NameLoc, OperandVector &Operands) override;
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000811
Craig Topper39012cc2014-03-09 18:03:14 +0000812 bool ParseDirective(AsmToken DirectiveID) override;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000813};
Chris Lattner4eb9df02009-07-29 06:33:53 +0000814} // end anonymous namespace
815
Sean Callanan86c11812010-01-23 00:40:33 +0000816/// @name Auto-generated Match Functions
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000817/// {
Sean Callanan86c11812010-01-23 00:40:33 +0000818
Chris Lattner60db0a62010-02-09 00:34:28 +0000819static unsigned MatchRegisterName(StringRef Name);
Sean Callanan86c11812010-01-23 00:40:33 +0000820
821/// }
Chris Lattner4eb9df02009-07-29 06:33:53 +0000822
Kevin Enderbybc570f22014-01-23 22:34:42 +0000823static bool CheckBaseRegAndIndexReg(unsigned BaseReg, unsigned IndexReg,
824 StringRef &ErrMsg) {
825 // If we have both a base register and an index register make sure they are
826 // both 64-bit or 32-bit registers.
827 // To support VSIB, IndexReg can be 128-bit or 256-bit registers.
828 if (BaseReg != 0 && IndexReg != 0) {
829 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg) &&
830 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
831 X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg)) &&
832 IndexReg != X86::RIZ) {
833 ErrMsg = "base register is 64-bit, but index register is not";
834 return true;
835 }
836 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg) &&
837 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
838 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) &&
839 IndexReg != X86::EIZ){
840 ErrMsg = "base register is 32-bit, but index register is not";
841 return true;
842 }
843 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg)) {
844 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg) ||
845 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) {
846 ErrMsg = "base register is 16-bit, but index register is not";
847 return true;
848 }
849 if (((BaseReg == X86::BX || BaseReg == X86::BP) &&
850 IndexReg != X86::SI && IndexReg != X86::DI) ||
851 ((BaseReg == X86::SI || BaseReg == X86::DI) &&
852 IndexReg != X86::BX && IndexReg != X86::BP)) {
853 ErrMsg = "invalid 16-bit base/index register combination";
854 return true;
855 }
856 }
857 }
858 return false;
859}
860
Devang Patel4a6e7782012-01-12 18:03:40 +0000861bool X86AsmParser::ParseRegister(unsigned &RegNo,
862 SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000863 MCAsmParser &Parser = getParser();
Chris Lattnercc2ad082010-01-15 18:27:19 +0000864 RegNo = 0;
Benjamin Kramere3d658b2012-09-07 14:51:35 +0000865 const AsmToken &PercentTok = Parser.getTok();
866 StartLoc = PercentTok.getLoc();
867
868 // If we encounter a %, ignore it. This code handles registers with and
869 // without the prefix, unprefixed registers can occur in cfi directives.
870 if (!isParsingIntelSyntax() && PercentTok.is(AsmToken::Percent))
Devang Patel41b9dde2012-01-17 18:00:18 +0000871 Parser.Lex(); // Eat percent token.
Kevin Enderby7d912182009-09-03 17:15:07 +0000872
Sean Callanan936b0d32010-01-19 21:44:56 +0000873 const AsmToken &Tok = Parser.getTok();
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000874 EndLoc = Tok.getEndLoc();
875
Devang Patelce6a2ca2012-01-20 22:32:05 +0000876 if (Tok.isNot(AsmToken::Identifier)) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000877 if (isParsingIntelSyntax()) return true;
Benjamin Kramer1930b002011-10-16 12:10:27 +0000878 return Error(StartLoc, "invalid register name",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000879 SMRange(StartLoc, EndLoc));
Devang Patelce6a2ca2012-01-20 22:32:05 +0000880 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000881
Kevin Enderby7d912182009-09-03 17:15:07 +0000882 RegNo = MatchRegisterName(Tok.getString());
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000883
Chris Lattner1261b812010-09-22 04:11:10 +0000884 // If the match failed, try the register name as lowercase.
885 if (RegNo == 0)
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000886 RegNo = MatchRegisterName(Tok.getString().lower());
Michael J. Spencer530ce852010-10-09 11:00:50 +0000887
Michael Kupersteincdb076b2015-07-30 10:10:25 +0000888 // The "flags" register cannot be referenced directly.
889 // Treat it as an identifier instead.
890 if (isParsingInlineAsm() && isParsingIntelSyntax() && RegNo == X86::EFLAGS)
891 RegNo = 0;
892
Evan Chengeda1d4f2011-07-27 23:22:03 +0000893 if (!is64BitMode()) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000894 // FIXME: This should be done using Requires<Not64BitMode> and
Evan Chengeda1d4f2011-07-27 23:22:03 +0000895 // Requires<In64BitMode> so "eiz" usage in 64-bit instructions can be also
896 // checked.
897 // FIXME: Check AH, CH, DH, BH cannot be used in an instruction requiring a
898 // REX prefix.
899 if (RegNo == X86::RIZ ||
900 X86MCRegisterClasses[X86::GR64RegClassID].contains(RegNo) ||
901 X86II::isX86_64NonExtLowByteReg(RegNo) ||
Craig Topper6acca802016-08-27 17:13:37 +0000902 X86II::isX86_64ExtendedReg(RegNo))
Benjamin Kramer1930b002011-10-16 12:10:27 +0000903 return Error(StartLoc, "register %"
904 + Tok.getString() + " is only available in 64-bit mode",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000905 SMRange(StartLoc, EndLoc));
Craig Topper29c22732016-02-26 05:29:32 +0000906 } else if (!getSTI().getFeatureBits()[X86::FeatureAVX512]) {
907 if (X86II::is32ExtendedReg(RegNo))
908 return Error(StartLoc, "register %"
Craig Topperd50b5f82016-02-26 06:50:24 +0000909 + Tok.getString() + " is only available with AVX512",
Craig Topper29c22732016-02-26 05:29:32 +0000910 SMRange(StartLoc, EndLoc));
Evan Chengeda1d4f2011-07-27 23:22:03 +0000911 }
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +0000912
Chris Lattner1261b812010-09-22 04:11:10 +0000913 // Parse "%st" as "%st(0)" and "%st(1)", which is multiple tokens.
914 if (RegNo == 0 && (Tok.getString() == "st" || Tok.getString() == "ST")) {
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000915 RegNo = X86::ST0;
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000916 Parser.Lex(); // Eat 'st'
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000917
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000918 // Check to see if we have '(4)' after %st.
919 if (getLexer().isNot(AsmToken::LParen))
920 return false;
921 // Lex the paren.
922 getParser().Lex();
923
924 const AsmToken &IntTok = Parser.getTok();
925 if (IntTok.isNot(AsmToken::Integer))
926 return Error(IntTok.getLoc(), "expected stack index");
927 switch (IntTok.getIntVal()) {
928 case 0: RegNo = X86::ST0; break;
929 case 1: RegNo = X86::ST1; break;
930 case 2: RegNo = X86::ST2; break;
931 case 3: RegNo = X86::ST3; break;
932 case 4: RegNo = X86::ST4; break;
933 case 5: RegNo = X86::ST5; break;
934 case 6: RegNo = X86::ST6; break;
935 case 7: RegNo = X86::ST7; break;
936 default: return Error(IntTok.getLoc(), "invalid stack index");
937 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000938
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000939 if (getParser().Lex().isNot(AsmToken::RParen))
940 return Error(Parser.getTok().getLoc(), "expected ')'");
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000941
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000942 EndLoc = Parser.getTok().getEndLoc();
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000943 Parser.Lex(); // Eat ')'
944 return false;
945 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000946
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000947 EndLoc = Parser.getTok().getEndLoc();
948
Chris Lattner80486622010-06-24 07:29:18 +0000949 // If this is "db[0-7]", match it as an alias
950 // for dr[0-7].
951 if (RegNo == 0 && Tok.getString().size() == 3 &&
952 Tok.getString().startswith("db")) {
953 switch (Tok.getString()[2]) {
954 case '0': RegNo = X86::DR0; break;
955 case '1': RegNo = X86::DR1; break;
956 case '2': RegNo = X86::DR2; break;
957 case '3': RegNo = X86::DR3; break;
958 case '4': RegNo = X86::DR4; break;
959 case '5': RegNo = X86::DR5; break;
960 case '6': RegNo = X86::DR6; break;
961 case '7': RegNo = X86::DR7; break;
962 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000963
Chris Lattner80486622010-06-24 07:29:18 +0000964 if (RegNo != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000965 EndLoc = Parser.getTok().getEndLoc();
Chris Lattner80486622010-06-24 07:29:18 +0000966 Parser.Lex(); // Eat it.
967 return false;
968 }
969 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000970
Devang Patelce6a2ca2012-01-20 22:32:05 +0000971 if (RegNo == 0) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000972 if (isParsingIntelSyntax()) return true;
Benjamin Kramer1930b002011-10-16 12:10:27 +0000973 return Error(StartLoc, "invalid register name",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000974 SMRange(StartLoc, EndLoc));
Devang Patelce6a2ca2012-01-20 22:32:05 +0000975 }
Daniel Dunbar00331992009-07-29 00:02:19 +0000976
Sean Callanana83fd7d2010-01-19 20:27:46 +0000977 Parser.Lex(); // Eat identifier token.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000978 return false;
Daniel Dunbar71475772009-07-17 20:42:00 +0000979}
980
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000981void X86AsmParser::SetFrameRegister(unsigned RegNo) {
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000982 Instrumentation->SetInitialFrameRegister(RegNo);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000983}
984
David Blaikie960ea3f2014-06-08 16:18:35 +0000985std::unique_ptr<X86Operand> X86AsmParser::DefaultMemSIOperand(SMLoc Loc) {
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000986 unsigned basereg =
987 is64BitMode() ? X86::RSI : (is32BitMode() ? X86::ESI : X86::SI);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000988 const MCExpr *Disp = MCConstantExpr::create(0, getContext());
Craig Topper055845f2015-01-02 07:02:25 +0000989 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
990 /*BaseReg=*/basereg, /*IndexReg=*/0, /*Scale=*/1,
991 Loc, Loc, 0);
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000992}
993
David Blaikie960ea3f2014-06-08 16:18:35 +0000994std::unique_ptr<X86Operand> X86AsmParser::DefaultMemDIOperand(SMLoc Loc) {
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000995 unsigned basereg =
996 is64BitMode() ? X86::RDI : (is32BitMode() ? X86::EDI : X86::DI);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000997 const MCExpr *Disp = MCConstantExpr::create(0, getContext());
Craig Topper055845f2015-01-02 07:02:25 +0000998 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
999 /*BaseReg=*/basereg, /*IndexReg=*/0, /*Scale=*/1,
1000 Loc, Loc, 0);
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001001}
1002
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001003bool X86AsmParser::IsSIReg(unsigned Reg) {
1004 switch (Reg) {
Craig Topper4d187632016-02-26 05:29:39 +00001005 default: llvm_unreachable("Only (R|E)SI and (R|E)DI are expected!");
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001006 case X86::RSI:
1007 case X86::ESI:
1008 case X86::SI:
1009 return true;
1010 case X86::RDI:
1011 case X86::EDI:
1012 case X86::DI:
1013 return false;
1014 }
1015}
1016
1017unsigned X86AsmParser::GetSIDIForRegClass(unsigned RegClassID, unsigned Reg,
1018 bool IsSIReg) {
1019 switch (RegClassID) {
Craig Topper4d187632016-02-26 05:29:39 +00001020 default: llvm_unreachable("Unexpected register class");
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001021 case X86::GR64RegClassID:
1022 return IsSIReg ? X86::RSI : X86::RDI;
1023 case X86::GR32RegClassID:
1024 return IsSIReg ? X86::ESI : X86::EDI;
1025 case X86::GR16RegClassID:
1026 return IsSIReg ? X86::SI : X86::DI;
1027 }
1028}
1029
Michael Kupersteinffcc7662015-07-23 10:23:48 +00001030void X86AsmParser::AddDefaultSrcDestOperands(
1031 OperandVector& Operands, std::unique_ptr<llvm::MCParsedAsmOperand> &&Src,
1032 std::unique_ptr<llvm::MCParsedAsmOperand> &&Dst) {
1033 if (isParsingIntelSyntax()) {
1034 Operands.push_back(std::move(Dst));
1035 Operands.push_back(std::move(Src));
1036 }
1037 else {
1038 Operands.push_back(std::move(Src));
1039 Operands.push_back(std::move(Dst));
1040 }
1041}
1042
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001043bool X86AsmParser::VerifyAndAdjustOperands(OperandVector &OrigOperands,
1044 OperandVector &FinalOperands) {
1045
1046 if (OrigOperands.size() > 1) {
Craig Topperd55f4bc2016-02-16 07:45:07 +00001047 // Check if sizes match, OrigOperands also contains the instruction name
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001048 assert(OrigOperands.size() == FinalOperands.size() + 1 &&
Craig Topperd55f4bc2016-02-16 07:45:07 +00001049 "Operand size mismatch");
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001050
Marina Yatsinaff262fa2016-01-21 11:37:06 +00001051 SmallVector<std::pair<SMLoc, std::string>, 2> Warnings;
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001052 // Verify types match
1053 int RegClassID = -1;
1054 for (unsigned int i = 0; i < FinalOperands.size(); ++i) {
1055 X86Operand &OrigOp = static_cast<X86Operand &>(*OrigOperands[i + 1]);
1056 X86Operand &FinalOp = static_cast<X86Operand &>(*FinalOperands[i]);
1057
1058 if (FinalOp.isReg() &&
1059 (!OrigOp.isReg() || FinalOp.getReg() != OrigOp.getReg()))
1060 // Return false and let a normal complaint about bogus operands happen
1061 return false;
1062
1063 if (FinalOp.isMem()) {
1064
1065 if (!OrigOp.isMem())
1066 // Return false and let a normal complaint about bogus operands happen
1067 return false;
1068
1069 unsigned OrigReg = OrigOp.Mem.BaseReg;
1070 unsigned FinalReg = FinalOp.Mem.BaseReg;
1071
1072 // If we've already encounterd a register class, make sure all register
1073 // bases are of the same register class
1074 if (RegClassID != -1 &&
1075 !X86MCRegisterClasses[RegClassID].contains(OrigReg)) {
1076 return Error(OrigOp.getStartLoc(),
1077 "mismatching source and destination index registers");
1078 }
1079
1080 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(OrigReg))
1081 RegClassID = X86::GR64RegClassID;
1082 else if (X86MCRegisterClasses[X86::GR32RegClassID].contains(OrigReg))
1083 RegClassID = X86::GR32RegClassID;
1084 else if (X86MCRegisterClasses[X86::GR16RegClassID].contains(OrigReg))
1085 RegClassID = X86::GR16RegClassID;
Marina Yatsina701938d2016-01-20 14:03:47 +00001086 else
Craig Topper5a62f7e2016-02-16 07:28:03 +00001087 // Unexpected register class type
Marina Yatsina701938d2016-01-20 14:03:47 +00001088 // Return false and let a normal complaint about bogus operands happen
1089 return false;
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001090
1091 bool IsSI = IsSIReg(FinalReg);
1092 FinalReg = GetSIDIForRegClass(RegClassID, FinalReg, IsSI);
1093
1094 if (FinalReg != OrigReg) {
1095 std::string RegName = IsSI ? "ES:(R|E)SI" : "ES:(R|E)DI";
Marina Yatsinaff262fa2016-01-21 11:37:06 +00001096 Warnings.push_back(std::make_pair(
1097 OrigOp.getStartLoc(),
1098 "memory operand is only for determining the size, " + RegName +
1099 " will be used for the location"));
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001100 }
1101
1102 FinalOp.Mem.Size = OrigOp.Mem.Size;
1103 FinalOp.Mem.SegReg = OrigOp.Mem.SegReg;
1104 FinalOp.Mem.BaseReg = FinalReg;
1105 }
1106 }
1107
Marina Yatsinaff262fa2016-01-21 11:37:06 +00001108 // Produce warnings only if all the operands passed the adjustment - prevent
1109 // legal cases like "movsd (%rax), %xmm0" mistakenly produce warnings
Craig Topper16d7eb22016-02-16 07:45:04 +00001110 for (auto &WarningMsg : Warnings) {
1111 Warning(WarningMsg.first, WarningMsg.second);
Marina Yatsinaff262fa2016-01-21 11:37:06 +00001112 }
1113
1114 // Remove old operands
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001115 for (unsigned int i = 0; i < FinalOperands.size(); ++i)
1116 OrigOperands.pop_back();
1117 }
1118 // OrigOperands.append(FinalOperands.begin(), FinalOperands.end());
1119 for (unsigned int i = 0; i < FinalOperands.size(); ++i)
1120 OrigOperands.push_back(std::move(FinalOperands[i]));
1121
1122 return false;
1123}
1124
David Blaikie960ea3f2014-06-08 16:18:35 +00001125std::unique_ptr<X86Operand> X86AsmParser::ParseOperand() {
Devang Patel9a9bb5c2012-01-30 20:02:42 +00001126 if (isParsingIntelSyntax())
Devang Patel46831de2012-01-12 01:36:43 +00001127 return ParseIntelOperand();
1128 return ParseATTOperand();
1129}
1130
Devang Patel41b9dde2012-01-17 18:00:18 +00001131/// getIntelMemOperandSize - Return intel memory operand size.
1132static unsigned getIntelMemOperandSize(StringRef OpStr) {
Chad Rosierb6b8e962012-09-11 21:10:25 +00001133 unsigned Size = StringSwitch<unsigned>(OpStr)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001134 .Cases("BYTE", "byte", 8)
1135 .Cases("WORD", "word", 16)
1136 .Cases("DWORD", "dword", 32)
Marina Yatsina497d44a2015-12-07 13:09:20 +00001137 .Cases("FWORD", "fword", 48)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001138 .Cases("QWORD", "qword", 64)
Michael Zuckerman9beca2e2015-08-24 10:26:54 +00001139 .Cases("MMWORD","mmword", 64)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001140 .Cases("XWORD", "xword", 80)
Michael Kuperstein69e40a42015-07-19 11:03:08 +00001141 .Cases("TBYTE", "tbyte", 80)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001142 .Cases("XMMWORD", "xmmword", 128)
1143 .Cases("YMMWORD", "ymmword", 256)
Craig Topper9ac290a2014-01-17 07:37:39 +00001144 .Cases("ZMMWORD", "zmmword", 512)
Craig Topper2d4b3c92014-01-17 07:44:10 +00001145 .Cases("OPAQUE", "opaque", -1U) // needs to be non-zero, but doesn't matter
Chad Rosierb6b8e962012-09-11 21:10:25 +00001146 .Default(0);
1147 return Size;
Devang Patel46831de2012-01-12 01:36:43 +00001148}
1149
David Blaikie960ea3f2014-06-08 16:18:35 +00001150std::unique_ptr<X86Operand> X86AsmParser::CreateMemForInlineAsm(
1151 unsigned SegReg, const MCExpr *Disp, unsigned BaseReg, unsigned IndexReg,
1152 unsigned Scale, SMLoc Start, SMLoc End, unsigned Size, StringRef Identifier,
1153 InlineAsmIdentifierInfo &Info) {
Reid Kleckner5b37c182014-08-01 20:21:24 +00001154 // If we found a decl other than a VarDecl, then assume it is a FuncDecl or
1155 // some other label reference.
1156 if (isa<MCSymbolRefExpr>(Disp) && Info.OpDecl && !Info.IsVarDecl) {
1157 // Insert an explicit size if the user didn't have one.
1158 if (!Size) {
1159 Size = getPointerWidth();
Craig Topper7d5b2312015-10-10 05:25:02 +00001160 InstInfo->AsmRewrites->emplace_back(AOK_SizeDirective, Start,
1161 /*Len=*/0, Size);
Reid Kleckner5b37c182014-08-01 20:21:24 +00001162 }
1163
1164 // Create an absolute memory reference in order to match against
1165 // instructions taking a PC relative operand.
Craig Topper055845f2015-01-02 07:02:25 +00001166 return X86Operand::CreateMem(getPointerWidth(), Disp, Start, End, Size,
1167 Identifier, Info.OpDecl);
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001168 }
1169
1170 // We either have a direct symbol reference, or an offset from a symbol. The
1171 // parser always puts the symbol on the LHS, so look there for size
1172 // calculation purposes.
1173 const MCBinaryExpr *BinOp = dyn_cast<MCBinaryExpr>(Disp);
1174 bool IsSymRef =
1175 isa<MCSymbolRefExpr>(BinOp ? BinOp->getLHS() : Disp);
1176 if (IsSymRef) {
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001177 if (!Size) {
1178 Size = Info.Type * 8; // Size is in terms of bits in this context.
1179 if (Size)
Craig Topper7d5b2312015-10-10 05:25:02 +00001180 InstInfo->AsmRewrites->emplace_back(AOK_SizeDirective, Start,
1181 /*Len=*/0, Size);
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001182 }
Chad Rosier7ca135b2013-03-19 21:11:56 +00001183 }
1184
Chad Rosier7ca135b2013-03-19 21:11:56 +00001185 // When parsing inline assembly we set the base register to a non-zero value
Chad Rosier175d0ae2013-04-12 18:21:18 +00001186 // if we don't know the actual value at this time. This is necessary to
Chad Rosier7ca135b2013-03-19 21:11:56 +00001187 // get the matching correct in some cases.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001188 BaseReg = BaseReg ? BaseReg : 1;
Craig Topper055845f2015-01-02 07:02:25 +00001189 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
1190 IndexReg, Scale, Start, End, Size, Identifier,
1191 Info.OpDecl);
Chad Rosier7ca135b2013-03-19 21:11:56 +00001192}
1193
Chad Rosierd383db52013-04-12 20:20:54 +00001194static void
Craig Topper7143d802015-10-10 05:25:06 +00001195RewriteIntelBracExpression(SmallVectorImpl<AsmRewrite> &AsmRewrites,
Chad Rosierd383db52013-04-12 20:20:54 +00001196 StringRef SymName, int64_t ImmDisp,
1197 int64_t FinalImmDisp, SMLoc &BracLoc,
1198 SMLoc &StartInBrac, SMLoc &End) {
1199 // Remove the '[' and ']' from the IR string.
Craig Topper7143d802015-10-10 05:25:06 +00001200 AsmRewrites.emplace_back(AOK_Skip, BracLoc, 1);
1201 AsmRewrites.emplace_back(AOK_Skip, End, 1);
Chad Rosierd383db52013-04-12 20:20:54 +00001202
1203 // If ImmDisp is non-zero, then we parsed a displacement before the
1204 // bracketed expression (i.e., ImmDisp [ BaseReg + Scale*IndexReg + Disp])
1205 // If ImmDisp doesn't match the displacement computed by the state machine
1206 // then we have an additional displacement in the bracketed expression.
1207 if (ImmDisp != FinalImmDisp) {
1208 if (ImmDisp) {
1209 // We have an immediate displacement before the bracketed expression.
1210 // Adjust this to match the final immediate displacement.
1211 bool Found = false;
Craig Topper7143d802015-10-10 05:25:06 +00001212 for (AsmRewrite &AR : AsmRewrites) {
1213 if (AR.Loc.getPointer() > BracLoc.getPointer())
Chad Rosierd383db52013-04-12 20:20:54 +00001214 continue;
Craig Topper7143d802015-10-10 05:25:06 +00001215 if (AR.Kind == AOK_ImmPrefix || AR.Kind == AOK_Imm) {
Chad Rosierbfb70992013-04-17 00:11:46 +00001216 assert (!Found && "ImmDisp already rewritten.");
Craig Topper7143d802015-10-10 05:25:06 +00001217 AR.Kind = AOK_Imm;
1218 AR.Len = BracLoc.getPointer() - AR.Loc.getPointer();
1219 AR.Val = FinalImmDisp;
Chad Rosierd383db52013-04-12 20:20:54 +00001220 Found = true;
1221 break;
1222 }
1223 }
1224 assert (Found && "Unable to rewrite ImmDisp.");
Duncan Sands0480b9b2013-05-13 07:50:47 +00001225 (void)Found;
Chad Rosierd383db52013-04-12 20:20:54 +00001226 } else {
1227 // We have a symbolic and an immediate displacement, but no displacement
Chad Rosierbfb70992013-04-17 00:11:46 +00001228 // before the bracketed expression. Put the immediate displacement
Chad Rosierd383db52013-04-12 20:20:54 +00001229 // before the bracketed expression.
Craig Topper7143d802015-10-10 05:25:06 +00001230 AsmRewrites.emplace_back(AOK_Imm, BracLoc, 0, FinalImmDisp);
Chad Rosierd383db52013-04-12 20:20:54 +00001231 }
1232 }
1233 // Remove all the ImmPrefix rewrites within the brackets.
Craig Topper7143d802015-10-10 05:25:06 +00001234 for (AsmRewrite &AR : AsmRewrites) {
1235 if (AR.Loc.getPointer() < StartInBrac.getPointer())
Chad Rosierd383db52013-04-12 20:20:54 +00001236 continue;
Craig Topper7143d802015-10-10 05:25:06 +00001237 if (AR.Kind == AOK_ImmPrefix)
1238 AR.Kind = AOK_Delete;
Chad Rosierd383db52013-04-12 20:20:54 +00001239 }
1240 const char *SymLocPtr = SymName.data();
Michael Liao5bf95782014-12-04 05:20:33 +00001241 // Skip everything before the symbol.
Chad Rosierd383db52013-04-12 20:20:54 +00001242 if (unsigned Len = SymLocPtr - StartInBrac.getPointer()) {
1243 assert(Len > 0 && "Expected a non-negative length.");
Craig Topper7d5b2312015-10-10 05:25:02 +00001244 AsmRewrites.emplace_back(AOK_Skip, StartInBrac, Len);
Chad Rosierd383db52013-04-12 20:20:54 +00001245 }
1246 // Skip everything after the symbol.
1247 if (unsigned Len = End.getPointer() - (SymLocPtr + SymName.size())) {
1248 SMLoc Loc = SMLoc::getFromPointer(SymLocPtr + SymName.size());
1249 assert(Len > 0 && "Expected a non-negative length.");
Craig Topper7d5b2312015-10-10 05:25:02 +00001250 AsmRewrites.emplace_back(AOK_Skip, Loc, Len);
Chad Rosierd383db52013-04-12 20:20:54 +00001251 }
1252}
1253
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001254bool X86AsmParser::ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001255 MCAsmParser &Parser = getParser();
Chad Rosier6844ea02012-10-24 22:13:37 +00001256 const AsmToken &Tok = Parser.getTok();
Chad Rosier51afe632012-06-27 22:34:28 +00001257
Marina Yatsina8dfd5cb2015-12-24 12:09:51 +00001258 AsmToken::TokenKind PrevTK = AsmToken::Error;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001259 bool Done = false;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001260 while (!Done) {
1261 bool UpdateLocLex = true;
1262
1263 // The period in the dot operator (e.g., [ebx].foo.bar) is parsed as an
1264 // identifier. Don't try an parse it as a register.
Nirav Dave8601ac12016-08-02 17:56:03 +00001265 if (PrevTK != AsmToken::Error && Tok.getString().startswith("."))
Chad Rosier5c118fd2013-01-14 22:31:35 +00001266 break;
Michael Liao5bf95782014-12-04 05:20:33 +00001267
Chad Rosierbfb70992013-04-17 00:11:46 +00001268 // If we're parsing an immediate expression, we don't expect a '['.
1269 if (SM.getStopOnLBrac() && getLexer().getKind() == AsmToken::LBrac)
1270 break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001271
David Majnemer6a5b8122014-06-19 01:25:43 +00001272 AsmToken::TokenKind TK = getLexer().getKind();
1273 switch (TK) {
Chad Rosier5c118fd2013-01-14 22:31:35 +00001274 default: {
1275 if (SM.isValidEndState()) {
1276 Done = true;
1277 break;
1278 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001279 return Error(Tok.getLoc(), "unknown token in expression");
Chad Rosier5c118fd2013-01-14 22:31:35 +00001280 }
Chad Rosierbfb70992013-04-17 00:11:46 +00001281 case AsmToken::EndOfStatement: {
1282 Done = true;
1283 break;
1284 }
David Majnemer6a5b8122014-06-19 01:25:43 +00001285 case AsmToken::String:
Chad Rosier5c118fd2013-01-14 22:31:35 +00001286 case AsmToken::Identifier: {
Chad Rosier175d0ae2013-04-12 18:21:18 +00001287 // This could be a register or a symbolic displacement.
1288 unsigned TmpReg;
Chad Rosier95ce8892013-04-19 18:39:50 +00001289 const MCExpr *Val;
Chad Rosier152749c2013-04-12 18:54:20 +00001290 SMLoc IdentLoc = Tok.getLoc();
1291 StringRef Identifier = Tok.getString();
David Majnemer6a5b8122014-06-19 01:25:43 +00001292 if (TK != AsmToken::String && !ParseRegister(TmpReg, IdentLoc, End)) {
Chad Rosier5c118fd2013-01-14 22:31:35 +00001293 SM.onRegister(TmpReg);
1294 UpdateLocLex = false;
1295 break;
Chad Rosier95ce8892013-04-19 18:39:50 +00001296 } else {
1297 if (!isParsingInlineAsm()) {
1298 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001299 return Error(Tok.getLoc(), "Unexpected identifier!");
Chad Rosier95ce8892013-04-19 18:39:50 +00001300 } else {
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001301 // This is a dot operator, not an adjacent identifier.
Marina Yatsina8dfd5cb2015-12-24 12:09:51 +00001302 if (Identifier.find('.') != StringRef::npos &&
1303 PrevTK == AsmToken::RBrac) {
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001304 return false;
1305 } else {
1306 InlineAsmIdentifierInfo &Info = SM.getIdentifierInfo();
1307 if (ParseIntelIdentifier(Val, Identifier, Info,
1308 /*Unevaluated=*/false, End))
1309 return true;
1310 }
Chad Rosier95ce8892013-04-19 18:39:50 +00001311 }
1312 SM.onIdentifierExpr(Val, Identifier);
Chad Rosier5c118fd2013-01-14 22:31:35 +00001313 UpdateLocLex = false;
1314 break;
1315 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001316 return Error(Tok.getLoc(), "Unexpected identifier!");
Chad Rosier5c118fd2013-01-14 22:31:35 +00001317 }
Kevin Enderby36eba252013-12-19 23:16:14 +00001318 case AsmToken::Integer: {
Kevin Enderby9d117022014-01-23 21:52:41 +00001319 StringRef ErrMsg;
Chad Rosierbfb70992013-04-17 00:11:46 +00001320 if (isParsingInlineAsm() && SM.getAddImmPrefix())
Craig Topper7d5b2312015-10-10 05:25:02 +00001321 InstInfo->AsmRewrites->emplace_back(AOK_ImmPrefix, Tok.getLoc());
Kevin Enderby36eba252013-12-19 23:16:14 +00001322 // Look for 'b' or 'f' following an Integer as a directional label
1323 SMLoc Loc = getTok().getLoc();
1324 int64_t IntVal = getTok().getIntVal();
1325 End = consumeToken();
1326 UpdateLocLex = false;
1327 if (getLexer().getKind() == AsmToken::Identifier) {
1328 StringRef IDVal = getTok().getString();
1329 if (IDVal == "f" || IDVal == "b") {
1330 MCSymbol *Sym =
Jim Grosbach6f482002015-05-18 18:43:14 +00001331 getContext().getDirectionalLocalSymbol(IntVal, IDVal == "b");
Kevin Enderby36eba252013-12-19 23:16:14 +00001332 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
Michael Liao5bf95782014-12-04 05:20:33 +00001333 const MCExpr *Val =
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001334 MCSymbolRefExpr::create(Sym, Variant, getContext());
Kevin Enderby36eba252013-12-19 23:16:14 +00001335 if (IDVal == "b" && Sym->isUndefined())
1336 return Error(Loc, "invalid reference to undefined symbol");
1337 StringRef Identifier = Sym->getName();
1338 SM.onIdentifierExpr(Val, Identifier);
1339 End = consumeToken();
1340 } else {
Kevin Enderby9d117022014-01-23 21:52:41 +00001341 if (SM.onInteger(IntVal, ErrMsg))
1342 return Error(Loc, ErrMsg);
Kevin Enderby36eba252013-12-19 23:16:14 +00001343 }
1344 } else {
Kevin Enderby9d117022014-01-23 21:52:41 +00001345 if (SM.onInteger(IntVal, ErrMsg))
1346 return Error(Loc, ErrMsg);
Kevin Enderby36eba252013-12-19 23:16:14 +00001347 }
Chad Rosier5c118fd2013-01-14 22:31:35 +00001348 break;
Kevin Enderby36eba252013-12-19 23:16:14 +00001349 }
Chad Rosier5c118fd2013-01-14 22:31:35 +00001350 case AsmToken::Plus: SM.onPlus(); break;
1351 case AsmToken::Minus: SM.onMinus(); break;
Ehsan Akhgari4103da62014-07-04 19:13:05 +00001352 case AsmToken::Tilde: SM.onNot(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001353 case AsmToken::Star: SM.onStar(); break;
Chad Rosier4a7005e2013-04-05 16:28:55 +00001354 case AsmToken::Slash: SM.onDivide(); break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +00001355 case AsmToken::Pipe: SM.onOr(); break;
Michael Kupersteine3de07a2015-06-14 12:59:45 +00001356 case AsmToken::Caret: SM.onXor(); break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +00001357 case AsmToken::Amp: SM.onAnd(); break;
Kevin Enderbyd6b10712014-02-06 01:21:15 +00001358 case AsmToken::LessLess:
1359 SM.onLShift(); break;
1360 case AsmToken::GreaterGreater:
1361 SM.onRShift(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001362 case AsmToken::LBrac: SM.onLBrac(); break;
1363 case AsmToken::RBrac: SM.onRBrac(); break;
Chad Rosier4a7005e2013-04-05 16:28:55 +00001364 case AsmToken::LParen: SM.onLParen(); break;
1365 case AsmToken::RParen: SM.onRParen(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001366 }
Chad Rosier31246272013-04-17 21:01:45 +00001367 if (SM.hadError())
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001368 return Error(Tok.getLoc(), "unknown token in expression");
Chad Rosier31246272013-04-17 21:01:45 +00001369
Alp Tokera5b88a52013-12-02 16:06:06 +00001370 if (!Done && UpdateLocLex)
1371 End = consumeToken();
Marina Yatsina8dfd5cb2015-12-24 12:09:51 +00001372
1373 PrevTK = TK;
Devang Patel41b9dde2012-01-17 18:00:18 +00001374 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001375 return false;
Chad Rosier5362af92013-04-16 18:15:40 +00001376}
1377
David Blaikie960ea3f2014-06-08 16:18:35 +00001378std::unique_ptr<X86Operand>
1379X86AsmParser::ParseIntelBracExpression(unsigned SegReg, SMLoc Start,
Nirav Dave8601ac12016-08-02 17:56:03 +00001380 int64_t ImmDisp, bool isSymbol,
1381 unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001382 MCAsmParser &Parser = getParser();
Chad Rosier5362af92013-04-16 18:15:40 +00001383 const AsmToken &Tok = Parser.getTok();
1384 SMLoc BracLoc = Tok.getLoc(), End = Tok.getEndLoc();
1385 if (getLexer().isNot(AsmToken::LBrac))
1386 return ErrorOperand(BracLoc, "Expected '[' token!");
1387 Parser.Lex(); // Eat '['
1388
Nirav Davea6c75952016-07-14 17:37:05 +00001389 SMLoc StartInBrac = Parser.getTok().getLoc();
Chad Rosier5362af92013-04-16 18:15:40 +00001390 // Parse [ Symbol + ImmDisp ] and [ BaseReg + Scale*IndexReg + ImmDisp ]. We
1391 // may have already parsed an immediate displacement before the bracketed
1392 // expression.
Chad Rosierbfb70992013-04-17 00:11:46 +00001393 IntelExprStateMachine SM(ImmDisp, /*StopOnLBrac=*/false, /*AddImmPrefix=*/true);
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001394 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001395 return nullptr;
Devang Patel41b9dde2012-01-17 18:00:18 +00001396
Craig Topper062a2ba2014-04-25 05:30:21 +00001397 const MCExpr *Disp = nullptr;
Chad Rosier175d0ae2013-04-12 18:21:18 +00001398 if (const MCExpr *Sym = SM.getSym()) {
Chad Rosierd383db52013-04-12 20:20:54 +00001399 // A symbolic displacement.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001400 Disp = Sym;
Chad Rosierd383db52013-04-12 20:20:54 +00001401 if (isParsingInlineAsm())
Craig Topper7143d802015-10-10 05:25:06 +00001402 RewriteIntelBracExpression(*InstInfo->AsmRewrites, SM.getSymName(),
Chad Rosier5362af92013-04-16 18:15:40 +00001403 ImmDisp, SM.getImm(), BracLoc, StartInBrac,
Chad Rosierd383db52013-04-12 20:20:54 +00001404 End);
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001405 }
1406
1407 if (SM.getImm() || !Disp) {
Jim Grosbach13760bd2015-05-30 01:25:56 +00001408 const MCExpr *Imm = MCConstantExpr::create(SM.getImm(), getContext());
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001409 if (Disp)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001410 Disp = MCBinaryExpr::createAdd(Disp, Imm, getContext());
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001411 else
1412 Disp = Imm; // An immediate displacement only.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001413 }
Devang Pateld0930ff2012-01-20 21:21:01 +00001414
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001415 // Parse struct field access. Intel requires a dot, but MSVC doesn't. MSVC
1416 // will in fact do global lookup the field name inside all global typedefs,
1417 // but we don't emulate that.
Nirav Davea6c75952016-07-14 17:37:05 +00001418 if ((Parser.getTok().getKind() == AsmToken::Identifier ||
1419 Parser.getTok().getKind() == AsmToken::Dot ||
1420 Parser.getTok().getKind() == AsmToken::Real) &&
1421 Parser.getTok().getString().find('.') != StringRef::npos) {
Chad Rosier911c1f32012-10-25 17:37:43 +00001422 const MCExpr *NewDisp;
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001423 if (ParseIntelDotOperator(Disp, NewDisp))
Craig Topper062a2ba2014-04-25 05:30:21 +00001424 return nullptr;
Michael Liao5bf95782014-12-04 05:20:33 +00001425
Chad Rosier70f47592013-04-10 20:07:47 +00001426 End = Tok.getEndLoc();
Chad Rosier911c1f32012-10-25 17:37:43 +00001427 Parser.Lex(); // Eat the field.
1428 Disp = NewDisp;
1429 }
Chad Rosier5dcb4662012-10-24 22:21:50 +00001430
Nirav Dave8601ac12016-08-02 17:56:03 +00001431 if (isSymbol) {
1432 if (SM.getSym()) {
1433 Error(Start, "cannot use more than one symbol in memory operand");
1434 return nullptr;
1435 }
1436 if (SM.getBaseReg()) {
1437 Error(Start, "cannot use base register with variable reference");
1438 return nullptr;
1439 }
1440 if (SM.getIndexReg()) {
1441 Error(Start, "cannot use index register with variable reference");
1442 return nullptr;
1443 }
1444 }
1445
Chad Rosier5c118fd2013-01-14 22:31:35 +00001446 int BaseReg = SM.getBaseReg();
1447 int IndexReg = SM.getIndexReg();
Chad Rosier175d0ae2013-04-12 18:21:18 +00001448 int Scale = SM.getScale();
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001449 if (!isParsingInlineAsm()) {
1450 // handle [-42]
1451 if (!BaseReg && !IndexReg) {
1452 if (!SegReg)
Craig Topper055845f2015-01-02 07:02:25 +00001453 return X86Operand::CreateMem(getPointerWidth(), Disp, Start, End, Size);
1454 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
1455 Start, End, Size);
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001456 }
Kevin Enderbybc570f22014-01-23 22:34:42 +00001457 StringRef ErrMsg;
1458 if (CheckBaseRegAndIndexReg(BaseReg, IndexReg, ErrMsg)) {
1459 Error(StartInBrac, ErrMsg);
Craig Topper062a2ba2014-04-25 05:30:21 +00001460 return nullptr;
Kevin Enderbybc570f22014-01-23 22:34:42 +00001461 }
Craig Topper055845f2015-01-02 07:02:25 +00001462 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
1463 IndexReg, Scale, Start, End, Size);
Chad Rosier5c118fd2013-01-14 22:31:35 +00001464 }
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001465
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001466 InlineAsmIdentifierInfo &Info = SM.getIdentifierInfo();
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001467 return CreateMemForInlineAsm(SegReg, Disp, BaseReg, IndexReg, Scale, Start,
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001468 End, Size, SM.getSymName(), Info);
Devang Patel41b9dde2012-01-17 18:00:18 +00001469}
1470
Chad Rosier8a244662013-04-02 20:02:33 +00001471// Inline assembly may use variable names with namespace alias qualifiers.
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001472bool X86AsmParser::ParseIntelIdentifier(const MCExpr *&Val,
1473 StringRef &Identifier,
1474 InlineAsmIdentifierInfo &Info,
1475 bool IsUnevaluatedOperand, SMLoc &End) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001476 MCAsmParser &Parser = getParser();
Reid Klecknerc2b92542015-08-26 21:57:25 +00001477 assert(isParsingInlineAsm() && "Expected to be parsing inline assembly.");
Craig Topper062a2ba2014-04-25 05:30:21 +00001478 Val = nullptr;
Chad Rosier8a244662013-04-02 20:02:33 +00001479
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001480 StringRef LineBuf(Identifier.data());
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001481 void *Result =
1482 SemaCallback->LookupInlineAsmIdentifier(LineBuf, Info, IsUnevaluatedOperand);
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001483
Chad Rosier8a244662013-04-02 20:02:33 +00001484 const AsmToken &Tok = Parser.getTok();
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001485 SMLoc Loc = Tok.getLoc();
John McCallf73981b2013-05-03 00:15:41 +00001486
1487 // Advance the token stream until the end of the current token is
1488 // after the end of what the frontend claimed.
1489 const char *EndPtr = Tok.getLoc().getPointer() + LineBuf.size();
Reid Klecknerc2b92542015-08-26 21:57:25 +00001490 do {
John McCallf73981b2013-05-03 00:15:41 +00001491 End = Tok.getEndLoc();
1492 getLexer().Lex();
Reid Klecknerc2b92542015-08-26 21:57:25 +00001493 } while (End.getPointer() < EndPtr);
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001494 Identifier = LineBuf;
1495
Reid Klecknerc2b92542015-08-26 21:57:25 +00001496 // The frontend should end parsing on an assembler token boundary, unless it
1497 // failed parsing.
1498 assert((End.getPointer() == EndPtr || !Result) &&
1499 "frontend claimed part of a token?");
1500
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001501 // If the identifier lookup was unsuccessful, assume that we are dealing with
1502 // a label.
1503 if (!Result) {
Ehsan Akhgaribb6bb072014-09-22 20:40:36 +00001504 StringRef InternalName =
1505 SemaCallback->LookupInlineAsmLabel(Identifier, getSourceManager(),
1506 Loc, false);
1507 assert(InternalName.size() && "We should have an internal name here.");
1508 // Push a rewrite for replacing the identifier name with the internal name.
Craig Topper7d5b2312015-10-10 05:25:02 +00001509 InstInfo->AsmRewrites->emplace_back(AOK_Label, Loc, Identifier.size(),
1510 InternalName);
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001511 }
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001512
1513 // Create the symbol reference.
Jim Grosbach6f482002015-05-18 18:43:14 +00001514 MCSymbol *Sym = getContext().getOrCreateSymbol(Identifier);
Chad Rosier8a244662013-04-02 20:02:33 +00001515 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
Jim Grosbach13760bd2015-05-30 01:25:56 +00001516 Val = MCSymbolRefExpr::create(Sym, Variant, getParser().getContext());
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001517 return false;
Chad Rosier8a244662013-04-02 20:02:33 +00001518}
1519
David Majnemeraa34d792013-08-27 21:56:17 +00001520/// \brief Parse intel style segment override.
David Blaikie960ea3f2014-06-08 16:18:35 +00001521std::unique_ptr<X86Operand>
1522X86AsmParser::ParseIntelSegmentOverride(unsigned SegReg, SMLoc Start,
1523 unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001524 MCAsmParser &Parser = getParser();
David Majnemeraa34d792013-08-27 21:56:17 +00001525 assert(SegReg != 0 && "Tried to parse a segment override without a segment!");
1526 const AsmToken &Tok = Parser.getTok(); // Eat colon.
1527 if (Tok.isNot(AsmToken::Colon))
1528 return ErrorOperand(Tok.getLoc(), "Expected ':' token!");
1529 Parser.Lex(); // Eat ':'
Devang Patel41b9dde2012-01-17 18:00:18 +00001530
David Majnemeraa34d792013-08-27 21:56:17 +00001531 int64_t ImmDisp = 0;
Chad Rosier1530ba52013-03-27 21:49:56 +00001532 if (getLexer().is(AsmToken::Integer)) {
David Majnemeraa34d792013-08-27 21:56:17 +00001533 ImmDisp = Tok.getIntVal();
1534 AsmToken ImmDispToken = Parser.Lex(); // Eat the integer.
1535
Chad Rosier1530ba52013-03-27 21:49:56 +00001536 if (isParsingInlineAsm())
Craig Topper7d5b2312015-10-10 05:25:02 +00001537 InstInfo->AsmRewrites->emplace_back(AOK_ImmPrefix, ImmDispToken.getLoc());
David Majnemeraa34d792013-08-27 21:56:17 +00001538
1539 if (getLexer().isNot(AsmToken::LBrac)) {
1540 // An immediate following a 'segment register', 'colon' token sequence can
1541 // be followed by a bracketed expression. If it isn't we know we have our
1542 // final segment override.
Jim Grosbach13760bd2015-05-30 01:25:56 +00001543 const MCExpr *Disp = MCConstantExpr::create(ImmDisp, getContext());
Craig Topper055845f2015-01-02 07:02:25 +00001544 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp,
1545 /*BaseReg=*/0, /*IndexReg=*/0, /*Scale=*/1,
1546 Start, ImmDispToken.getEndLoc(), Size);
David Majnemeraa34d792013-08-27 21:56:17 +00001547 }
Chad Rosier1530ba52013-03-27 21:49:56 +00001548 }
1549
Chad Rosier91c82662012-10-24 17:22:29 +00001550 if (getLexer().is(AsmToken::LBrac))
Nirav Dave8601ac12016-08-02 17:56:03 +00001551 return ParseIntelBracExpression(SegReg, Start, ImmDisp, false, Size);
Devang Patel880bc162012-01-23 18:31:58 +00001552
David Majnemeraa34d792013-08-27 21:56:17 +00001553 const MCExpr *Val;
1554 SMLoc End;
1555 if (!isParsingInlineAsm()) {
1556 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001557 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
David Majnemeraa34d792013-08-27 21:56:17 +00001558
Craig Topper055845f2015-01-02 07:02:25 +00001559 return X86Operand::CreateMem(getPointerWidth(), Val, Start, End, Size);
Devang Patel880bc162012-01-23 18:31:58 +00001560 }
Devang Patel41b9dde2012-01-17 18:00:18 +00001561
David Majnemeraa34d792013-08-27 21:56:17 +00001562 InlineAsmIdentifierInfo Info;
1563 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001564 if (ParseIntelIdentifier(Val, Identifier, Info,
1565 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001566 return nullptr;
David Majnemeraa34d792013-08-27 21:56:17 +00001567 return CreateMemForInlineAsm(/*SegReg=*/0, Val, /*BaseReg=*/0,/*IndexReg=*/0,
1568 /*Scale=*/1, Start, End, Size, Identifier, Info);
1569}
1570
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001571//ParseRoundingModeOp - Parse AVX-512 rounding mode operand
1572std::unique_ptr<X86Operand>
1573X86AsmParser::ParseRoundingModeOp(SMLoc Start, SMLoc End) {
1574 MCAsmParser &Parser = getParser();
1575 const AsmToken &Tok = Parser.getTok();
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001576 // Eat "{" and mark the current place.
1577 const SMLoc consumedToken = consumeToken();
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001578 if (Tok.getIdentifier().startswith("r")){
1579 int rndMode = StringSwitch<int>(Tok.getIdentifier())
1580 .Case("rn", X86::STATIC_ROUNDING::TO_NEAREST_INT)
1581 .Case("rd", X86::STATIC_ROUNDING::TO_NEG_INF)
1582 .Case("ru", X86::STATIC_ROUNDING::TO_POS_INF)
1583 .Case("rz", X86::STATIC_ROUNDING::TO_ZERO)
1584 .Default(-1);
1585 if (-1 == rndMode)
1586 return ErrorOperand(Tok.getLoc(), "Invalid rounding mode.");
1587 Parser.Lex(); // Eat "r*" of r*-sae
1588 if (!getLexer().is(AsmToken::Minus))
1589 return ErrorOperand(Tok.getLoc(), "Expected - at this point");
1590 Parser.Lex(); // Eat "-"
1591 Parser.Lex(); // Eat the sae
1592 if (!getLexer().is(AsmToken::RCurly))
1593 return ErrorOperand(Tok.getLoc(), "Expected } at this point");
1594 Parser.Lex(); // Eat "}"
1595 const MCExpr *RndModeOp =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001596 MCConstantExpr::create(rndMode, Parser.getContext());
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001597 return X86Operand::CreateImm(RndModeOp, Start, End);
1598 }
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001599 if(Tok.getIdentifier().equals("sae")){
1600 Parser.Lex(); // Eat the sae
1601 if (!getLexer().is(AsmToken::RCurly))
1602 return ErrorOperand(Tok.getLoc(), "Expected } at this point");
1603 Parser.Lex(); // Eat "}"
1604 return X86Operand::CreateToken("{sae}", consumedToken);
1605 }
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001606 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
1607}
Chad Rosier91c82662012-10-24 17:22:29 +00001608
Chad Rosier5dcb4662012-10-24 22:21:50 +00001609/// Parse the '.' operator.
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001610bool X86AsmParser::ParseIntelDotOperator(const MCExpr *Disp,
Chad Rosiercc541e82013-04-19 15:57:00 +00001611 const MCExpr *&NewDisp) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001612 MCAsmParser &Parser = getParser();
Chad Rosier70f47592013-04-10 20:07:47 +00001613 const AsmToken &Tok = Parser.getTok();
Chad Rosier6241c1a2013-04-17 21:14:38 +00001614 int64_t OrigDispVal, DotDispVal;
Chad Rosier911c1f32012-10-25 17:37:43 +00001615
1616 // FIXME: Handle non-constant expressions.
Chad Rosiercc541e82013-04-19 15:57:00 +00001617 if (const MCConstantExpr *OrigDisp = dyn_cast<MCConstantExpr>(Disp))
Chad Rosier911c1f32012-10-25 17:37:43 +00001618 OrigDispVal = OrigDisp->getValue();
Chad Rosiercc541e82013-04-19 15:57:00 +00001619 else
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001620 return Error(Tok.getLoc(), "Non-constant offsets are not supported!");
Chad Rosier5dcb4662012-10-24 22:21:50 +00001621
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001622 // Drop the optional '.'.
1623 StringRef DotDispStr = Tok.getString();
1624 if (DotDispStr.startswith("."))
1625 DotDispStr = DotDispStr.drop_front(1);
Chad Rosier5dcb4662012-10-24 22:21:50 +00001626
Chad Rosier5dcb4662012-10-24 22:21:50 +00001627 // .Imm gets lexed as a real.
1628 if (Tok.is(AsmToken::Real)) {
1629 APInt DotDisp;
1630 DotDispStr.getAsInteger(10, DotDisp);
Chad Rosier911c1f32012-10-25 17:37:43 +00001631 DotDispVal = DotDisp.getZExtValue();
Chad Rosiercc541e82013-04-19 15:57:00 +00001632 } else if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) {
Chad Rosier240b7b92012-10-25 21:51:10 +00001633 unsigned DotDisp;
1634 std::pair<StringRef, StringRef> BaseMember = DotDispStr.split('.');
1635 if (SemaCallback->LookupInlineAsmField(BaseMember.first, BaseMember.second,
Chad Rosiercc541e82013-04-19 15:57:00 +00001636 DotDisp))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001637 return Error(Tok.getLoc(), "Unable to lookup field reference!");
Chad Rosier240b7b92012-10-25 21:51:10 +00001638 DotDispVal = DotDisp;
Chad Rosiercc541e82013-04-19 15:57:00 +00001639 } else
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001640 return Error(Tok.getLoc(), "Unexpected token type!");
Chad Rosier911c1f32012-10-25 17:37:43 +00001641
Chad Rosier240b7b92012-10-25 21:51:10 +00001642 if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) {
1643 SMLoc Loc = SMLoc::getFromPointer(DotDispStr.data());
1644 unsigned Len = DotDispStr.size();
1645 unsigned Val = OrigDispVal + DotDispVal;
Craig Topper7d5b2312015-10-10 05:25:02 +00001646 InstInfo->AsmRewrites->emplace_back(AOK_DotOperator, Loc, Len, Val);
Chad Rosier911c1f32012-10-25 17:37:43 +00001647 }
1648
Jim Grosbach13760bd2015-05-30 01:25:56 +00001649 NewDisp = MCConstantExpr::create(OrigDispVal + DotDispVal, getContext());
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001650 return false;
Chad Rosier5dcb4662012-10-24 22:21:50 +00001651}
1652
Chad Rosier91c82662012-10-24 17:22:29 +00001653/// Parse the 'offset' operator. This operator is used to specify the
1654/// location rather then the content of a variable.
David Blaikie960ea3f2014-06-08 16:18:35 +00001655std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOffsetOfOperator() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001656 MCAsmParser &Parser = getParser();
Chad Rosier18785852013-04-09 20:58:48 +00001657 const AsmToken &Tok = Parser.getTok();
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001658 SMLoc OffsetOfLoc = Tok.getLoc();
Chad Rosier91c82662012-10-24 17:22:29 +00001659 Parser.Lex(); // Eat offset.
Chad Rosier91c82662012-10-24 17:22:29 +00001660
Chad Rosier91c82662012-10-24 17:22:29 +00001661 const MCExpr *Val;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001662 InlineAsmIdentifierInfo Info;
Chad Rosier18785852013-04-09 20:58:48 +00001663 SMLoc Start = Tok.getLoc(), End;
Chad Rosierae7ecd62013-04-11 23:37:34 +00001664 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001665 if (ParseIntelIdentifier(Val, Identifier, Info,
1666 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001667 return nullptr;
Chad Rosierae7ecd62013-04-11 23:37:34 +00001668
Chad Rosiere2f03772012-10-26 16:09:20 +00001669 // Don't emit the offset operator.
Craig Topper7d5b2312015-10-10 05:25:02 +00001670 InstInfo->AsmRewrites->emplace_back(AOK_Skip, OffsetOfLoc, 7);
Chad Rosiere2f03772012-10-26 16:09:20 +00001671
Chad Rosier91c82662012-10-24 17:22:29 +00001672 // The offset operator will have an 'r' constraint, thus we need to create
1673 // register operand to ensure proper matching. Just pick a GPR based on
1674 // the size of a pointer.
Craig Topper3c80d622014-01-06 04:55:54 +00001675 unsigned RegNo =
1676 is64BitMode() ? X86::RBX : (is32BitMode() ? X86::EBX : X86::BX);
Chad Rosiera4bc9432013-01-10 22:10:27 +00001677 return X86Operand::CreateReg(RegNo, Start, End, /*GetAddress=*/true,
Chad Rosier732b8372013-04-22 22:04:25 +00001678 OffsetOfLoc, Identifier, Info.OpDecl);
Devang Patel41b9dde2012-01-17 18:00:18 +00001679}
1680
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001681enum IntelOperatorKind {
1682 IOK_LENGTH,
1683 IOK_SIZE,
1684 IOK_TYPE
1685};
1686
1687/// Parse the 'LENGTH', 'TYPE' and 'SIZE' operators. The LENGTH operator
1688/// returns the number of elements in an array. It returns the value 1 for
1689/// non-array variables. The SIZE operator returns the size of a C or C++
1690/// variable. A variable's size is the product of its LENGTH and TYPE. The
1691/// TYPE operator returns the size of a C or C++ type or variable. If the
1692/// variable is an array, TYPE returns the size of a single element.
David Blaikie960ea3f2014-06-08 16:18:35 +00001693std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOperator(unsigned OpKind) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001694 MCAsmParser &Parser = getParser();
Chad Rosier18785852013-04-09 20:58:48 +00001695 const AsmToken &Tok = Parser.getTok();
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001696 SMLoc TypeLoc = Tok.getLoc();
1697 Parser.Lex(); // Eat operator.
Chad Rosier11c42f22012-10-26 18:04:20 +00001698
Craig Topper062a2ba2014-04-25 05:30:21 +00001699 const MCExpr *Val = nullptr;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001700 InlineAsmIdentifierInfo Info;
Chad Rosier18785852013-04-09 20:58:48 +00001701 SMLoc Start = Tok.getLoc(), End;
Chad Rosierb67f8052013-04-11 23:57:04 +00001702 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001703 if (ParseIntelIdentifier(Val, Identifier, Info,
1704 /*Unevaluated=*/true, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001705 return nullptr;
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001706
1707 if (!Info.OpDecl)
1708 return ErrorOperand(Start, "unable to lookup expression");
Chad Rosier11c42f22012-10-26 18:04:20 +00001709
Chad Rosierf6675c32013-04-22 17:01:46 +00001710 unsigned CVal = 0;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001711 switch(OpKind) {
1712 default: llvm_unreachable("Unexpected operand kind!");
1713 case IOK_LENGTH: CVal = Info.Length; break;
1714 case IOK_SIZE: CVal = Info.Size; break;
1715 case IOK_TYPE: CVal = Info.Type; break;
1716 }
Chad Rosier11c42f22012-10-26 18:04:20 +00001717
1718 // Rewrite the type operator and the C or C++ type or variable in terms of an
1719 // immediate. E.g. TYPE foo -> $$4
1720 unsigned Len = End.getPointer() - TypeLoc.getPointer();
Craig Topper7d5b2312015-10-10 05:25:02 +00001721 InstInfo->AsmRewrites->emplace_back(AOK_Imm, TypeLoc, Len, CVal);
Chad Rosier11c42f22012-10-26 18:04:20 +00001722
Jim Grosbach13760bd2015-05-30 01:25:56 +00001723 const MCExpr *Imm = MCConstantExpr::create(CVal, getContext());
Chad Rosierf3c04f62013-03-19 21:58:18 +00001724 return X86Operand::CreateImm(Imm, Start, End);
Chad Rosier11c42f22012-10-26 18:04:20 +00001725}
1726
David Blaikie960ea3f2014-06-08 16:18:35 +00001727std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOperand() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001728 MCAsmParser &Parser = getParser();
Chad Rosier70f47592013-04-10 20:07:47 +00001729 const AsmToken &Tok = Parser.getTok();
David Majnemeraa34d792013-08-27 21:56:17 +00001730 SMLoc Start, End;
Chad Rosier91c82662012-10-24 17:22:29 +00001731
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001732 // Offset, length, type and size operators.
1733 if (isParsingInlineAsm()) {
Chad Rosier99e54642013-04-19 17:32:29 +00001734 StringRef AsmTokStr = Tok.getString();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001735 if (AsmTokStr == "offset" || AsmTokStr == "OFFSET")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001736 return ParseIntelOffsetOfOperator();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001737 if (AsmTokStr == "length" || AsmTokStr == "LENGTH")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001738 return ParseIntelOperator(IOK_LENGTH);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001739 if (AsmTokStr == "size" || AsmTokStr == "SIZE")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001740 return ParseIntelOperator(IOK_SIZE);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001741 if (AsmTokStr == "type" || AsmTokStr == "TYPE")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001742 return ParseIntelOperator(IOK_TYPE);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001743 }
Chad Rosier11c42f22012-10-26 18:04:20 +00001744
Marina Yatsina4b1aea02015-12-03 12:17:03 +00001745 bool PtrInOperand = false;
David Majnemeraa34d792013-08-27 21:56:17 +00001746 unsigned Size = getIntelMemOperandSize(Tok.getString());
1747 if (Size) {
1748 Parser.Lex(); // Eat operand size (e.g., byte, word).
1749 if (Tok.getString() != "PTR" && Tok.getString() != "ptr")
Reid Kleckner71ff3f22014-08-01 00:59:22 +00001750 return ErrorOperand(Tok.getLoc(), "Expected 'PTR' or 'ptr' token!");
David Majnemeraa34d792013-08-27 21:56:17 +00001751 Parser.Lex(); // Eat ptr.
Marina Yatsina4b1aea02015-12-03 12:17:03 +00001752 PtrInOperand = true;
David Majnemeraa34d792013-08-27 21:56:17 +00001753 }
Nirav Dave8601ac12016-08-02 17:56:03 +00001754
David Majnemeraa34d792013-08-27 21:56:17 +00001755 Start = Tok.getLoc();
1756
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001757 // rounding mode token
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001758 if (getSTI().getFeatureBits()[X86::FeatureAVX512] &&
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001759 getLexer().is(AsmToken::LCurly))
1760 return ParseRoundingModeOp(Start, End);
1761
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001762 // Register.
Devang Patelce6a2ca2012-01-20 22:32:05 +00001763 unsigned RegNo = 0;
Nirav Dave8601ac12016-08-02 17:56:03 +00001764 if (getLexer().is(AsmToken::Identifier) &&
1765 !ParseRegister(RegNo, Start, End)) {
Chad Rosier0397edd2012-10-04 23:59:38 +00001766 // If this is a segment register followed by a ':', then this is the start
David Majnemeraa34d792013-08-27 21:56:17 +00001767 // of a segment override, otherwise this is a normal register reference.
Marina Yatsina4b1aea02015-12-03 12:17:03 +00001768 // In case it is a normal register and there is ptr in the operand this
1769 // is an error
1770 if (getLexer().isNot(AsmToken::Colon)){
1771 if (PtrInOperand){
1772 return ErrorOperand(Start, "expected memory operand after "
1773 "'ptr', found register operand instead");
1774 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00001775 return X86Operand::CreateReg(RegNo, Start, End);
Marina Yatsina4b1aea02015-12-03 12:17:03 +00001776 }
David Majnemeraa34d792013-08-27 21:56:17 +00001777 return ParseIntelSegmentOverride(/*SegReg=*/RegNo, Start, Size);
Devang Patel46831de2012-01-12 01:36:43 +00001778 }
1779
Nirav Dave8601ac12016-08-02 17:56:03 +00001780 // Immediates and Memory
1781
1782 // Parse [ BaseReg + Scale*IndexReg + Disp ].
1783 if (getLexer().is(AsmToken::LBrac))
1784 return ParseIntelBracExpression(/*SegReg=*/0, Start, /*ImmDisp=*/0, false,
1785 Size);
1786
1787 AsmToken StartTok = Tok;
1788 IntelExprStateMachine SM(/*Imm=*/0, /*StopOnLBrac=*/true,
1789 /*AddImmPrefix=*/false);
1790 if (ParseIntelExpression(SM, End))
1791 return nullptr;
1792
1793 bool isSymbol = SM.getSym() && SM.getSym()->getKind() != MCExpr::Constant;
1794 int64_t Imm = SM.getImm();
1795 if (SM.getSym() && SM.getSym()->getKind() == MCExpr::Constant)
1796 SM.getSym()->evaluateAsAbsolute(Imm);
1797
1798 if (StartTok.isNot(AsmToken::Identifier) &&
1799 StartTok.isNot(AsmToken::String) && isParsingInlineAsm()) {
1800 unsigned Len = Tok.getLoc().getPointer() - Start.getPointer();
1801 if (StartTok.getString().size() == Len)
1802 // Just add a prefix if this wasn't a complex immediate expression.
1803 InstInfo->AsmRewrites->emplace_back(AOK_ImmPrefix, Start);
1804 else
1805 // Otherwise, rewrite the complex expression as a single immediate.
1806 InstInfo->AsmRewrites->emplace_back(AOK_Imm, Start, Len, Imm);
1807 }
1808
1809 if (getLexer().isNot(AsmToken::LBrac)) {
1810 // If a directional label (ie. 1f or 2b) was parsed above from
1811 // ParseIntelExpression() then SM.getSym() was set to a pointer to
1812 // to the MCExpr with the directional local symbol and this is a
1813 // memory operand not an immediate operand.
1814 if (isSymbol) {
1815 if (isParsingInlineAsm())
1816 return CreateMemForInlineAsm(/*SegReg=*/0, SM.getSym(), /*BaseReg=*/0,
1817 /*IndexReg=*/0,
1818 /*Scale=*/1, Start, End, Size,
1819 SM.getSymName(), SM.getIdentifierInfo());
1820 return X86Operand::CreateMem(getPointerWidth(), SM.getSym(), Start, End,
1821 Size);
1822 }
1823
1824 const MCExpr *ImmExpr = MCConstantExpr::create(Imm, getContext());
1825 return X86Operand::CreateImm(ImmExpr, Start, End);
1826 }
1827
1828 // Only positive immediates are valid.
1829 if (Imm < 0)
1830 return ErrorOperand(Start, "expected a positive immediate displacement "
1831 "before bracketed expr.");
1832
1833 return ParseIntelBracExpression(/*SegReg=*/0, Start, Imm, isSymbol, Size);
Devang Patel46831de2012-01-12 01:36:43 +00001834}
1835
David Blaikie960ea3f2014-06-08 16:18:35 +00001836std::unique_ptr<X86Operand> X86AsmParser::ParseATTOperand() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001837 MCAsmParser &Parser = getParser();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001838 switch (getLexer().getKind()) {
1839 default:
Chris Lattnerb9270732010-04-17 18:56:34 +00001840 // Parse a memory operand with no segment register.
1841 return ParseMemOperand(0, Parser.getTok().getLoc());
Chris Lattnercc2ad082010-01-15 18:27:19 +00001842 case AsmToken::Percent: {
Chris Lattnerb9270732010-04-17 18:56:34 +00001843 // Read the register.
Chris Lattnercc2ad082010-01-15 18:27:19 +00001844 unsigned RegNo;
Chris Lattner0c2538f2010-01-15 18:51:29 +00001845 SMLoc Start, End;
Craig Topper062a2ba2014-04-25 05:30:21 +00001846 if (ParseRegister(RegNo, Start, End)) return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001847 if (RegNo == X86::EIZ || RegNo == X86::RIZ) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001848 Error(Start, "%eiz and %riz can only be used as index registers",
1849 SMRange(Start, End));
Craig Topper062a2ba2014-04-25 05:30:21 +00001850 return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001851 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001852
Chris Lattnerb9270732010-04-17 18:56:34 +00001853 // If this is a segment register followed by a ':', then this is the start
1854 // of a memory reference, otherwise this is a normal register reference.
1855 if (getLexer().isNot(AsmToken::Colon))
1856 return X86Operand::CreateReg(RegNo, Start, End);
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001857
Reid Kleckner0c5da972014-07-31 23:03:22 +00001858 if (!X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(RegNo))
1859 return ErrorOperand(Start, "invalid segment register");
1860
Chris Lattnerb9270732010-04-17 18:56:34 +00001861 getParser().Lex(); // Eat the colon.
1862 return ParseMemOperand(RegNo, Start);
Chris Lattnercc2ad082010-01-15 18:27:19 +00001863 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001864 case AsmToken::Dollar: {
1865 // $42 -> immediate.
Sean Callanan936b0d32010-01-19 21:44:56 +00001866 SMLoc Start = Parser.getTok().getLoc(), End;
Sean Callanana83fd7d2010-01-19 20:27:46 +00001867 Parser.Lex();
Daniel Dunbar73da11e2009-08-31 08:08:38 +00001868 const MCExpr *Val;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001869 if (getParser().parseExpression(Val, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001870 return nullptr;
Chris Lattner528d00b2010-01-15 19:28:38 +00001871 return X86Operand::CreateImm(Val, Start, End);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001872 }
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001873 case AsmToken::LCurly:{
1874 SMLoc Start = Parser.getTok().getLoc(), End;
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001875 if (getSTI().getFeatureBits()[X86::FeatureAVX512])
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001876 return ParseRoundingModeOp(Start, End);
Nirav Dave8601ac12016-08-02 17:56:03 +00001877 return ErrorOperand(Start, "Unexpected '{' in expression");
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001878 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001879 }
Daniel Dunbar2b11c7d2009-07-20 20:01:54 +00001880}
1881
David Blaikie960ea3f2014-06-08 16:18:35 +00001882bool X86AsmParser::HandleAVX512Operand(OperandVector &Operands,
1883 const MCParsedAsmOperand &Op) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001884 MCAsmParser &Parser = getParser();
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001885 if(getSTI().getFeatureBits()[X86::FeatureAVX512]) {
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001886 if (getLexer().is(AsmToken::LCurly)) {
1887 // Eat "{" and mark the current place.
1888 const SMLoc consumedToken = consumeToken();
1889 // Distinguish {1to<NUM>} from {%k<NUM>}.
1890 if(getLexer().is(AsmToken::Integer)) {
1891 // Parse memory broadcasting ({1to<NUM>}).
1892 if (getLexer().getTok().getIntVal() != 1)
Nirav Dave2364748a2016-09-16 18:30:20 +00001893 return !TokError("Expected 1to<NUM> at this point");
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001894 Parser.Lex(); // Eat "1" of 1to8
1895 if (!getLexer().is(AsmToken::Identifier) ||
1896 !getLexer().getTok().getIdentifier().startswith("to"))
Nirav Dave2364748a2016-09-16 18:30:20 +00001897 return !TokError("Expected 1to<NUM> at this point");
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001898 // Recognize only reasonable suffixes.
1899 const char *BroadcastPrimitive =
1900 StringSwitch<const char*>(getLexer().getTok().getIdentifier())
Robert Khasanovbfa01312014-07-21 14:54:21 +00001901 .Case("to2", "{1to2}")
1902 .Case("to4", "{1to4}")
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001903 .Case("to8", "{1to8}")
1904 .Case("to16", "{1to16}")
Craig Topper062a2ba2014-04-25 05:30:21 +00001905 .Default(nullptr);
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001906 if (!BroadcastPrimitive)
Nirav Dave2364748a2016-09-16 18:30:20 +00001907 return !TokError("Invalid memory broadcast primitive.");
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001908 Parser.Lex(); // Eat "toN" of 1toN
1909 if (!getLexer().is(AsmToken::RCurly))
Nirav Dave2364748a2016-09-16 18:30:20 +00001910 return !TokError("Expected } at this point");
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001911 Parser.Lex(); // Eat "}"
1912 Operands.push_back(X86Operand::CreateToken(BroadcastPrimitive,
1913 consumedToken));
1914 // No AVX512 specific primitives can pass
1915 // after memory broadcasting, so return.
1916 return true;
1917 } else {
1918 // Parse mask register {%k1}
1919 Operands.push_back(X86Operand::CreateToken("{", consumedToken));
David Blaikie960ea3f2014-06-08 16:18:35 +00001920 if (std::unique_ptr<X86Operand> Op = ParseOperand()) {
1921 Operands.push_back(std::move(Op));
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001922 if (!getLexer().is(AsmToken::RCurly))
Nirav Dave2364748a2016-09-16 18:30:20 +00001923 return !TokError("Expected } at this point");
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001924 Operands.push_back(X86Operand::CreateToken("}", consumeToken()));
1925
1926 // Parse "zeroing non-masked" semantic {z}
1927 if (getLexer().is(AsmToken::LCurly)) {
1928 Operands.push_back(X86Operand::CreateToken("{z}", consumeToken()));
1929 if (!getLexer().is(AsmToken::Identifier) ||
1930 getLexer().getTok().getIdentifier() != "z")
Nirav Dave2364748a2016-09-16 18:30:20 +00001931 return !TokError("Expected z at this point");
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001932 Parser.Lex(); // Eat the z
1933 if (!getLexer().is(AsmToken::RCurly))
Nirav Dave2364748a2016-09-16 18:30:20 +00001934 return !TokError("Expected } at this point");
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001935 Parser.Lex(); // Eat the }
1936 }
1937 }
1938 }
1939 }
1940 }
1941 return true;
1942}
1943
Chris Lattnerb9270732010-04-17 18:56:34 +00001944/// ParseMemOperand: segment: disp(basereg, indexreg, scale). The '%ds:' prefix
1945/// has already been parsed if present.
David Blaikie960ea3f2014-06-08 16:18:35 +00001946std::unique_ptr<X86Operand> X86AsmParser::ParseMemOperand(unsigned SegReg,
1947 SMLoc MemStart) {
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001948
Rafael Espindola961d4692014-11-11 05:18:41 +00001949 MCAsmParser &Parser = getParser();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001950 // We have to disambiguate a parenthesized expression "(4+5)" from the start
1951 // of a memory operand with a missing displacement "(%ebx)" or "(,%eax)". The
Chris Lattner807a3bc2010-01-24 01:07:33 +00001952 // only way to do this without lookahead is to eat the '(' and see what is
1953 // after it.
Jim Grosbach13760bd2015-05-30 01:25:56 +00001954 const MCExpr *Disp = MCConstantExpr::create(0, getParser().getContext());
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001955 if (getLexer().isNot(AsmToken::LParen)) {
Chris Lattnere17df0b2010-01-15 19:39:23 +00001956 SMLoc ExprEnd;
Craig Topper062a2ba2014-04-25 05:30:21 +00001957 if (getParser().parseExpression(Disp, ExprEnd)) return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001958
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001959 // After parsing the base expression we could either have a parenthesized
1960 // memory address or not. If not, return now. If so, eat the (.
1961 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbara4fc8d92009-07-31 22:22:54 +00001962 // Unless we have a segment register, treat this as an immediate.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001963 if (SegReg == 0)
Craig Topper055845f2015-01-02 07:02:25 +00001964 return X86Operand::CreateMem(getPointerWidth(), Disp, MemStart, ExprEnd);
1965 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
1966 MemStart, ExprEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001967 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001968
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001969 // Eat the '('.
Sean Callanana83fd7d2010-01-19 20:27:46 +00001970 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001971 } else {
1972 // Okay, we have a '('. We don't know if this is an expression or not, but
1973 // so we have to eat the ( to see beyond it.
Sean Callanan936b0d32010-01-19 21:44:56 +00001974 SMLoc LParenLoc = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00001975 Parser.Lex(); // Eat the '('.
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001976
Kevin Enderby7d912182009-09-03 17:15:07 +00001977 if (getLexer().is(AsmToken::Percent) || getLexer().is(AsmToken::Comma)) {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001978 // Nothing to do here, fall into the code below with the '(' part of the
1979 // memory operand consumed.
1980 } else {
Chris Lattner528d00b2010-01-15 19:28:38 +00001981 SMLoc ExprEnd;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001982
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001983 // It must be an parenthesized expression, parse it now.
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001984 if (getParser().parseParenExpression(Disp, ExprEnd))
Craig Topper062a2ba2014-04-25 05:30:21 +00001985 return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001986
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001987 // After parsing the base expression we could either have a parenthesized
1988 // memory address or not. If not, return now. If so, eat the (.
1989 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbara4fc8d92009-07-31 22:22:54 +00001990 // Unless we have a segment register, treat this as an immediate.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001991 if (SegReg == 0)
Craig Topper055845f2015-01-02 07:02:25 +00001992 return X86Operand::CreateMem(getPointerWidth(), Disp, LParenLoc,
1993 ExprEnd);
1994 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
1995 MemStart, ExprEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001996 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001997
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001998 // Eat the '('.
Sean Callanana83fd7d2010-01-19 20:27:46 +00001999 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002000 }
2001 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002002
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002003 // If we reached here, then we just ate the ( of the memory operand. Process
2004 // the rest of the memory operand.
Daniel Dunbar3ebf8482009-07-31 20:53:16 +00002005 unsigned BaseReg = 0, IndexReg = 0, Scale = 1;
David Woodhouse6dbda442014-01-08 12:58:28 +00002006 SMLoc IndexLoc, BaseLoc;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002007
Chris Lattner0c2538f2010-01-15 18:51:29 +00002008 if (getLexer().is(AsmToken::Percent)) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00002009 SMLoc StartLoc, EndLoc;
David Woodhouse6dbda442014-01-08 12:58:28 +00002010 BaseLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00002011 if (ParseRegister(BaseReg, StartLoc, EndLoc)) return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00002012 if (BaseReg == X86::EIZ || BaseReg == X86::RIZ) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00002013 Error(StartLoc, "eiz and riz can only be used as index registers",
2014 SMRange(StartLoc, EndLoc));
Craig Topper062a2ba2014-04-25 05:30:21 +00002015 return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00002016 }
Chris Lattner0c2538f2010-01-15 18:51:29 +00002017 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002018
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002019 if (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00002020 Parser.Lex(); // Eat the comma.
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00002021 IndexLoc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002022
2023 // Following the comma we should have either an index register, or a scale
2024 // value. We don't support the later form, but we want to parse it
2025 // correctly.
2026 //
2027 // Not that even though it would be completely consistent to support syntax
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00002028 // like "1(%eax,,1)", the assembler doesn't. Use "eiz" or "riz" for this.
Kevin Enderby7d912182009-09-03 17:15:07 +00002029 if (getLexer().is(AsmToken::Percent)) {
Chris Lattner0c2538f2010-01-15 18:51:29 +00002030 SMLoc L;
Craig Topper062a2ba2014-04-25 05:30:21 +00002031 if (ParseRegister(IndexReg, L, L)) return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002032
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002033 if (getLexer().isNot(AsmToken::RParen)) {
2034 // Parse the scale amount:
2035 // ::= ',' [scale-expression]
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002036 if (getLexer().isNot(AsmToken::Comma)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00002037 Error(Parser.getTok().getLoc(),
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002038 "expected comma in scale expression");
Craig Topper062a2ba2014-04-25 05:30:21 +00002039 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002040 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00002041 Parser.Lex(); // Eat the comma.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002042
2043 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00002044 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002045
2046 int64_t ScaleVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002047 if (getParser().parseAbsoluteExpression(ScaleVal)){
Kevin Enderbydeed5aa2012-03-09 22:24:10 +00002048 Error(Loc, "expected scale expression");
Craig Topper062a2ba2014-04-25 05:30:21 +00002049 return nullptr;
Craig Topper6bf3ed42012-07-18 04:59:16 +00002050 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002051
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002052 // Validate the scale amount.
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00002053 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg) &&
David Woodhouse6dbda442014-01-08 12:58:28 +00002054 ScaleVal != 1) {
2055 Error(Loc, "scale factor in 16-bit address must be 1");
Craig Topper062a2ba2014-04-25 05:30:21 +00002056 return nullptr;
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00002057 }
2058 if (ScaleVal != 1 && ScaleVal != 2 && ScaleVal != 4 &&
2059 ScaleVal != 8) {
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002060 Error(Loc, "scale factor in address must be 1, 2, 4 or 8");
Craig Topper062a2ba2014-04-25 05:30:21 +00002061 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002062 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002063 Scale = (unsigned)ScaleVal;
2064 }
2065 }
2066 } else if (getLexer().isNot(AsmToken::RParen)) {
Daniel Dunbar94b84a12010-08-24 19:13:38 +00002067 // A scale amount without an index is ignored.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002068 // index.
Sean Callanan936b0d32010-01-19 21:44:56 +00002069 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002070
2071 int64_t Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002072 if (getParser().parseAbsoluteExpression(Value))
Craig Topper062a2ba2014-04-25 05:30:21 +00002073 return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002074
Daniel Dunbar94b84a12010-08-24 19:13:38 +00002075 if (Value != 1)
2076 Warning(Loc, "scale factor without index register is ignored");
2077 Scale = 1;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002078 }
2079 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002080
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002081 // Ok, we've eaten the memory operand, verify we have a ')' and eat it too.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002082 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00002083 Error(Parser.getTok().getLoc(), "unexpected token in memory operand");
Craig Topper062a2ba2014-04-25 05:30:21 +00002084 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002085 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002086 SMLoc MemEnd = Parser.getTok().getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00002087 Parser.Lex(); // Eat the ')'.
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002088
David Woodhouse6dbda442014-01-08 12:58:28 +00002089 // Check for use of invalid 16-bit registers. Only BX/BP/SI/DI are allowed,
2090 // and then only in non-64-bit modes. Except for DX, which is a special case
2091 // because an unofficial form of in/out instructions uses it.
2092 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg) &&
2093 (is64BitMode() || (BaseReg != X86::BX && BaseReg != X86::BP &&
2094 BaseReg != X86::SI && BaseReg != X86::DI)) &&
2095 BaseReg != X86::DX) {
2096 Error(BaseLoc, "invalid 16-bit base register");
Craig Topper062a2ba2014-04-25 05:30:21 +00002097 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00002098 }
2099 if (BaseReg == 0 &&
2100 X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg)) {
2101 Error(IndexLoc, "16-bit memory operand may not include only index register");
Craig Topper062a2ba2014-04-25 05:30:21 +00002102 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00002103 }
Kevin Enderbybc570f22014-01-23 22:34:42 +00002104
2105 StringRef ErrMsg;
2106 if (CheckBaseRegAndIndexReg(BaseReg, IndexReg, ErrMsg)) {
2107 Error(BaseLoc, ErrMsg);
Craig Topper062a2ba2014-04-25 05:30:21 +00002108 return nullptr;
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00002109 }
2110
Reid Klecknerb7e2f602014-07-31 23:26:35 +00002111 if (SegReg || BaseReg || IndexReg)
Craig Topper055845f2015-01-02 07:02:25 +00002112 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
2113 IndexReg, Scale, MemStart, MemEnd);
2114 return X86Operand::CreateMem(getPointerWidth(), Disp, MemStart, MemEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002115}
2116
David Blaikie960ea3f2014-06-08 16:18:35 +00002117bool X86AsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
2118 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002119 MCAsmParser &Parser = getParser();
Chad Rosierf0e87202012-10-25 20:41:34 +00002120 InstInfo = &Info;
Chris Lattner2cb092d2010-10-30 19:23:13 +00002121 StringRef PatchedName = Name;
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002122
Chris Lattner7e8a99b2010-11-28 20:23:50 +00002123 // FIXME: Hack to recognize setneb as setne.
2124 if (PatchedName.startswith("set") && PatchedName.endswith("b") &&
2125 PatchedName != "setb" && PatchedName != "setnb")
2126 PatchedName = PatchedName.substr(0, Name.size()-1);
Chad Rosier51afe632012-06-27 22:34:28 +00002127
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002128 // FIXME: Hack to recognize cmp<comparison code>{ss,sd,ps,pd}.
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00002129 if ((PatchedName.startswith("cmp") || PatchedName.startswith("vcmp")) &&
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002130 (PatchedName.endswith("ss") || PatchedName.endswith("sd") ||
2131 PatchedName.endswith("ps") || PatchedName.endswith("pd"))) {
Craig Toppera0a603e2012-03-29 07:11:23 +00002132 bool IsVCMP = PatchedName[0] == 'v';
Craig Topper78c424d2015-02-15 07:13:48 +00002133 unsigned CCIdx = IsVCMP ? 4 : 3;
2134 unsigned ComparisonCode = StringSwitch<unsigned>(
2135 PatchedName.slice(CCIdx, PatchedName.size() - 2))
Craig Toppera0a603e2012-03-29 07:11:23 +00002136 .Case("eq", 0x00)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002137 .Case("eq_oq", 0x00)
Craig Toppera0a603e2012-03-29 07:11:23 +00002138 .Case("lt", 0x01)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002139 .Case("lt_os", 0x01)
Craig Toppera0a603e2012-03-29 07:11:23 +00002140 .Case("le", 0x02)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002141 .Case("le_os", 0x02)
Craig Toppera0a603e2012-03-29 07:11:23 +00002142 .Case("unord", 0x03)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002143 .Case("unord_q", 0x03)
Craig Toppera0a603e2012-03-29 07:11:23 +00002144 .Case("neq", 0x04)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002145 .Case("neq_uq", 0x04)
Craig Toppera0a603e2012-03-29 07:11:23 +00002146 .Case("nlt", 0x05)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002147 .Case("nlt_us", 0x05)
Craig Toppera0a603e2012-03-29 07:11:23 +00002148 .Case("nle", 0x06)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002149 .Case("nle_us", 0x06)
Craig Toppera0a603e2012-03-29 07:11:23 +00002150 .Case("ord", 0x07)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002151 .Case("ord_q", 0x07)
Craig Toppera0a603e2012-03-29 07:11:23 +00002152 /* AVX only from here */
2153 .Case("eq_uq", 0x08)
2154 .Case("nge", 0x09)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002155 .Case("nge_us", 0x09)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00002156 .Case("ngt", 0x0A)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002157 .Case("ngt_us", 0x0A)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00002158 .Case("false", 0x0B)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002159 .Case("false_oq", 0x0B)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00002160 .Case("neq_oq", 0x0C)
2161 .Case("ge", 0x0D)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002162 .Case("ge_os", 0x0D)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00002163 .Case("gt", 0x0E)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002164 .Case("gt_os", 0x0E)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00002165 .Case("true", 0x0F)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002166 .Case("true_uq", 0x0F)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00002167 .Case("eq_os", 0x10)
2168 .Case("lt_oq", 0x11)
2169 .Case("le_oq", 0x12)
2170 .Case("unord_s", 0x13)
2171 .Case("neq_us", 0x14)
2172 .Case("nlt_uq", 0x15)
2173 .Case("nle_uq", 0x16)
2174 .Case("ord_s", 0x17)
2175 .Case("eq_us", 0x18)
2176 .Case("nge_uq", 0x19)
2177 .Case("ngt_uq", 0x1A)
2178 .Case("false_os", 0x1B)
2179 .Case("neq_os", 0x1C)
2180 .Case("ge_oq", 0x1D)
2181 .Case("gt_oq", 0x1E)
2182 .Case("true_us", 0x1F)
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002183 .Default(~0U);
Craig Topper78c424d2015-02-15 07:13:48 +00002184 if (ComparisonCode != ~0U && (IsVCMP || ComparisonCode < 8)) {
Craig Topper43860832015-02-14 21:54:03 +00002185
Craig Topper78c424d2015-02-15 07:13:48 +00002186 Operands.push_back(X86Operand::CreateToken(PatchedName.slice(0, CCIdx),
Craig Topper43860832015-02-14 21:54:03 +00002187 NameLoc));
2188
Jim Grosbach13760bd2015-05-30 01:25:56 +00002189 const MCExpr *ImmOp = MCConstantExpr::create(ComparisonCode,
Craig Topper43860832015-02-14 21:54:03 +00002190 getParser().getContext());
2191 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2192
2193 PatchedName = PatchedName.substr(PatchedName.size() - 2);
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002194 }
2195 }
Bruno Cardoso Lopesea0e05a2010-07-23 18:41:12 +00002196
Craig Topper78c424d2015-02-15 07:13:48 +00002197 // FIXME: Hack to recognize vpcmp<comparison code>{ub,uw,ud,uq,b,w,d,q}.
2198 if (PatchedName.startswith("vpcmp") &&
2199 (PatchedName.endswith("b") || PatchedName.endswith("w") ||
2200 PatchedName.endswith("d") || PatchedName.endswith("q"))) {
2201 unsigned CCIdx = PatchedName.drop_back().back() == 'u' ? 2 : 1;
2202 unsigned ComparisonCode = StringSwitch<unsigned>(
2203 PatchedName.slice(5, PatchedName.size() - CCIdx))
2204 .Case("eq", 0x0) // Only allowed on unsigned. Checked below.
2205 .Case("lt", 0x1)
2206 .Case("le", 0x2)
2207 //.Case("false", 0x3) // Not a documented alias.
2208 .Case("neq", 0x4)
2209 .Case("nlt", 0x5)
2210 .Case("nle", 0x6)
2211 //.Case("true", 0x7) // Not a documented alias.
2212 .Default(~0U);
2213 if (ComparisonCode != ~0U && (ComparisonCode != 0 || CCIdx == 2)) {
2214 Operands.push_back(X86Operand::CreateToken("vpcmp", NameLoc));
2215
Jim Grosbach13760bd2015-05-30 01:25:56 +00002216 const MCExpr *ImmOp = MCConstantExpr::create(ComparisonCode,
Craig Topper78c424d2015-02-15 07:13:48 +00002217 getParser().getContext());
2218 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2219
2220 PatchedName = PatchedName.substr(PatchedName.size() - CCIdx);
2221 }
2222 }
2223
Craig Topper916708f2015-02-13 07:42:25 +00002224 // FIXME: Hack to recognize vpcom<comparison code>{ub,uw,ud,uq,b,w,d,q}.
2225 if (PatchedName.startswith("vpcom") &&
2226 (PatchedName.endswith("b") || PatchedName.endswith("w") ||
2227 PatchedName.endswith("d") || PatchedName.endswith("q"))) {
Craig Topper78c424d2015-02-15 07:13:48 +00002228 unsigned CCIdx = PatchedName.drop_back().back() == 'u' ? 2 : 1;
2229 unsigned ComparisonCode = StringSwitch<unsigned>(
2230 PatchedName.slice(5, PatchedName.size() - CCIdx))
Craig Topper916708f2015-02-13 07:42:25 +00002231 .Case("lt", 0x0)
2232 .Case("le", 0x1)
2233 .Case("gt", 0x2)
2234 .Case("ge", 0x3)
2235 .Case("eq", 0x4)
2236 .Case("neq", 0x5)
2237 .Case("false", 0x6)
2238 .Case("true", 0x7)
2239 .Default(~0U);
Craig Topper78c424d2015-02-15 07:13:48 +00002240 if (ComparisonCode != ~0U) {
Craig Topper916708f2015-02-13 07:42:25 +00002241 Operands.push_back(X86Operand::CreateToken("vpcom", NameLoc));
2242
Jim Grosbach13760bd2015-05-30 01:25:56 +00002243 const MCExpr *ImmOp = MCConstantExpr::create(ComparisonCode,
Craig Topper916708f2015-02-13 07:42:25 +00002244 getParser().getContext());
2245 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2246
Craig Topper78c424d2015-02-15 07:13:48 +00002247 PatchedName = PatchedName.substr(PatchedName.size() - CCIdx);
Craig Topper916708f2015-02-13 07:42:25 +00002248 }
2249 }
2250
Daniel Dunbar3e0c9792010-02-10 21:19:28 +00002251 Operands.push_back(X86Operand::CreateToken(PatchedName, NameLoc));
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002252
Chris Lattner086a83a2010-09-08 05:17:37 +00002253 // Determine whether this is an instruction prefix.
2254 bool isPrefix =
Chris Lattner2cb092d2010-10-30 19:23:13 +00002255 Name == "lock" || Name == "rep" ||
2256 Name == "repe" || Name == "repz" ||
Rafael Espindolaf6c05b12010-11-23 11:23:24 +00002257 Name == "repne" || Name == "repnz" ||
Rafael Espindolaeab08002010-11-27 20:29:45 +00002258 Name == "rex64" || Name == "data16";
Michael J. Spencer530ce852010-10-09 11:00:50 +00002259
Marina Yatsina5f5de9f2016-03-07 18:11:16 +00002260 bool CurlyAsEndOfStatement = false;
Chris Lattner086a83a2010-09-08 05:17:37 +00002261 // This does the actual operand parsing. Don't parse any more if we have a
2262 // prefix juxtaposed with an operation like "lock incl 4(%rax)", because we
2263 // just want to parse the "lock" as the first instruction and the "incl" as
2264 // the next one.
2265 if (getLexer().isNot(AsmToken::EndOfStatement) && !isPrefix) {
Daniel Dunbar71527c12009-08-11 05:00:25 +00002266
2267 // Parse '*' modifier.
Alp Tokera5b88a52013-12-02 16:06:06 +00002268 if (getLexer().is(AsmToken::Star))
2269 Operands.push_back(X86Operand::CreateToken("*", consumeToken()));
Daniel Dunbar71527c12009-08-11 05:00:25 +00002270
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002271 // Read the operands.
2272 while(1) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002273 if (std::unique_ptr<X86Operand> Op = ParseOperand()) {
2274 Operands.push_back(std::move(Op));
2275 if (!HandleAVX512Operand(Operands, *Operands.back()))
Elena Demikhovsky89529742013-09-12 08:55:00 +00002276 return true;
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002277 } else {
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002278 return true;
Elena Demikhovsky89529742013-09-12 08:55:00 +00002279 }
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002280 // check for comma and eat it
2281 if (getLexer().is(AsmToken::Comma))
2282 Parser.Lex();
2283 else
2284 break;
2285 }
Elena Demikhovsky89529742013-09-12 08:55:00 +00002286
Marina Yatsina5f5de9f2016-03-07 18:11:16 +00002287 // In MS inline asm curly braces mark the begining/end of a block, therefore
2288 // they should be interepreted as end of statement
2289 CurlyAsEndOfStatement =
2290 isParsingIntelSyntax() && isParsingInlineAsm() &&
2291 (getLexer().is(AsmToken::LCurly) || getLexer().is(AsmToken::RCurly));
2292 if (getLexer().isNot(AsmToken::EndOfStatement) && !CurlyAsEndOfStatement)
Nirav Dave2364748a2016-09-16 18:30:20 +00002293 return TokError("unexpected token in argument list");
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002294 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002295
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002296 // Consume the EndOfStatement or the prefix separator Slash
Elena Demikhovsky9f09b3e2014-02-20 07:00:10 +00002297 if (getLexer().is(AsmToken::EndOfStatement) ||
2298 (isPrefix && getLexer().is(AsmToken::Slash)))
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002299 Parser.Lex();
Marina Yatsina5f5de9f2016-03-07 18:11:16 +00002300 else if (CurlyAsEndOfStatement)
2301 // Add an actual EndOfStatement before the curly brace
2302 Info.AsmRewrites->emplace_back(AOK_EndOfStatement,
2303 getLexer().getTok().getLoc(), 0);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002304
Michael Zuckermanfd3fe9e2015-11-12 16:58:51 +00002305 // This is for gas compatibility and cannot be done in td.
2306 // Adding "p" for some floating point with no argument.
2307 // For example: fsub --> fsubp
2308 bool IsFp =
2309 Name == "fsub" || Name == "fdiv" || Name == "fsubr" || Name == "fdivr";
2310 if (IsFp && Operands.size() == 1) {
2311 const char *Repl = StringSwitch<const char *>(Name)
2312 .Case("fsub", "fsubp")
2313 .Case("fdiv", "fdivp")
2314 .Case("fsubr", "fsubrp")
2315 .Case("fdivr", "fdivrp");
2316 static_cast<X86Operand &>(*Operands[0]).setTokenValue(Repl);
2317 }
2318
Nirav Davef45fd2b2016-08-08 18:01:04 +00002319 // Moving a 32 or 16 bit value into a segment register has the same
2320 // behavior. Modify such instructions to always take shorter form.
2321 if ((Name == "mov" || Name == "movw" || Name == "movl") &&
2322 (Operands.size() == 3)) {
2323 X86Operand &Op1 = (X86Operand &)*Operands[1];
2324 X86Operand &Op2 = (X86Operand &)*Operands[2];
2325 SMLoc Loc = Op1.getEndLoc();
2326 if (Op1.isReg() && Op2.isReg() &&
2327 X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(
2328 Op2.getReg()) &&
2329 (X86MCRegisterClasses[X86::GR16RegClassID].contains(Op1.getReg()) ||
2330 X86MCRegisterClasses[X86::GR32RegClassID].contains(Op1.getReg()))) {
2331 // Change instruction name to match new instruction.
2332 if (Name != "mov" && Name[3] == (is16BitMode() ? 'l' : 'w')) {
2333 Name = is16BitMode() ? "movw" : "movl";
2334 Operands[0] = X86Operand::CreateToken(Name, NameLoc);
2335 }
2336 // Select the correct equivalent 16-/32-bit source register.
2337 unsigned Reg =
2338 getX86SubSuperRegisterOrZero(Op1.getReg(), is16BitMode() ? 16 : 32);
2339 Operands[1] = X86Operand::CreateReg(Reg, Loc, Loc);
2340 }
2341 }
2342
Nirav Dave8e103802016-06-29 19:54:27 +00002343 // This is a terrible hack to handle "out[s]?[bwl]? %al, (%dx)" ->
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002344 // "outb %al, %dx". Out doesn't take a memory form, but this is a widely
2345 // documented form in various unofficial manuals, so a lot of code uses it.
Nirav Dave8e103802016-06-29 19:54:27 +00002346 if ((Name == "outb" || Name == "outsb" || Name == "outw" || Name == "outsw" ||
2347 Name == "outl" || Name == "outsl" || Name == "out" || Name == "outs") &&
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002348 Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002349 X86Operand &Op = (X86Operand &)*Operands.back();
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002350 if (Op.isMem() && Op.Mem.SegReg == 0 &&
2351 isa<MCConstantExpr>(Op.Mem.Disp) &&
2352 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
2353 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
2354 SMLoc Loc = Op.getEndLoc();
2355 Operands.back() = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002356 }
2357 }
Nirav Dave8e103802016-06-29 19:54:27 +00002358 // Same hack for "in[s]?[bwl]? (%dx), %al" -> "inb %dx, %al".
2359 if ((Name == "inb" || Name == "insb" || Name == "inw" || Name == "insw" ||
2360 Name == "inl" || Name == "insl" || Name == "in" || Name == "ins") &&
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002361 Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002362 X86Operand &Op = (X86Operand &)*Operands[1];
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002363 if (Op.isMem() && Op.Mem.SegReg == 0 &&
2364 isa<MCConstantExpr>(Op.Mem.Disp) &&
2365 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
2366 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
2367 SMLoc Loc = Op.getEndLoc();
David Blaikie960ea3f2014-06-08 16:18:35 +00002368 Operands[1] = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002369 }
2370 }
David Woodhouse4ce66062014-01-22 15:08:55 +00002371
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002372 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 2> TmpOperands;
2373 bool HadVerifyError = false;
2374
David Woodhouse4ce66062014-01-22 15:08:55 +00002375 // Append default arguments to "ins[bwld]"
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002376 if (Name.startswith("ins") &&
2377 (Operands.size() == 1 || Operands.size() == 3) &&
2378 (Name == "insb" || Name == "insw" || Name == "insl" || Name == "insd" ||
2379 Name == "ins")) {
2380
2381 AddDefaultSrcDestOperands(TmpOperands,
Michael Kupersteinffcc7662015-07-23 10:23:48 +00002382 X86Operand::CreateReg(X86::DX, NameLoc, NameLoc),
2383 DefaultMemDIOperand(NameLoc));
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002384 HadVerifyError = VerifyAndAdjustOperands(Operands, TmpOperands);
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002385 }
2386
David Woodhousec472b812014-01-22 15:08:49 +00002387 // Append default arguments to "outs[bwld]"
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002388 if (Name.startswith("outs") &&
2389 (Operands.size() == 1 || Operands.size() == 3) &&
David Woodhousec472b812014-01-22 15:08:49 +00002390 (Name == "outsb" || Name == "outsw" || Name == "outsl" ||
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002391 Name == "outsd" || Name == "outs")) {
2392 AddDefaultSrcDestOperands(TmpOperands, DefaultMemSIOperand(NameLoc),
Michael Kupersteinffcc7662015-07-23 10:23:48 +00002393 X86Operand::CreateReg(X86::DX, NameLoc, NameLoc));
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002394 HadVerifyError = VerifyAndAdjustOperands(Operands, TmpOperands);
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002395 }
2396
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00002397 // Transform "lods[bwlq]" into "lods[bwlq] ($SIREG)" for appropriate
2398 // values of $SIREG according to the mode. It would be nice if this
2399 // could be achieved with InstAlias in the tables.
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002400 if (Name.startswith("lods") &&
2401 (Operands.size() == 1 || Operands.size() == 2) &&
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002402 (Name == "lods" || Name == "lodsb" || Name == "lodsw" ||
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002403 Name == "lodsl" || Name == "lodsd" || Name == "lodsq")) {
2404 TmpOperands.push_back(DefaultMemSIOperand(NameLoc));
2405 HadVerifyError = VerifyAndAdjustOperands(Operands, TmpOperands);
2406 }
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00002407
David Woodhouseb33c2ef2014-01-22 15:08:21 +00002408 // Transform "stos[bwlq]" into "stos[bwlq] ($DIREG)" for appropriate
2409 // values of $DIREG according to the mode. It would be nice if this
2410 // could be achieved with InstAlias in the tables.
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002411 if (Name.startswith("stos") &&
2412 (Operands.size() == 1 || Operands.size() == 2) &&
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002413 (Name == "stos" || Name == "stosb" || Name == "stosw" ||
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002414 Name == "stosl" || Name == "stosd" || Name == "stosq")) {
2415 TmpOperands.push_back(DefaultMemDIOperand(NameLoc));
2416 HadVerifyError = VerifyAndAdjustOperands(Operands, TmpOperands);
2417 }
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002418
David Woodhouse20fe4802014-01-22 15:08:27 +00002419 // Transform "scas[bwlq]" into "scas[bwlq] ($DIREG)" for appropriate
2420 // values of $DIREG according to the mode. It would be nice if this
2421 // could be achieved with InstAlias in the tables.
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002422 if (Name.startswith("scas") &&
2423 (Operands.size() == 1 || Operands.size() == 2) &&
David Woodhouse20fe4802014-01-22 15:08:27 +00002424 (Name == "scas" || Name == "scasb" || Name == "scasw" ||
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002425 Name == "scasl" || Name == "scasd" || Name == "scasq")) {
2426 TmpOperands.push_back(DefaultMemDIOperand(NameLoc));
2427 HadVerifyError = VerifyAndAdjustOperands(Operands, TmpOperands);
2428 }
David Woodhouse20fe4802014-01-22 15:08:27 +00002429
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002430 // Add default SI and DI operands to "cmps[bwlq]".
2431 if (Name.startswith("cmps") &&
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002432 (Operands.size() == 1 || Operands.size() == 3) &&
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002433 (Name == "cmps" || Name == "cmpsb" || Name == "cmpsw" ||
2434 Name == "cmpsl" || Name == "cmpsd" || Name == "cmpsq")) {
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002435 AddDefaultSrcDestOperands(TmpOperands, DefaultMemDIOperand(NameLoc),
2436 DefaultMemSIOperand(NameLoc));
2437 HadVerifyError = VerifyAndAdjustOperands(Operands, TmpOperands);
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002438 }
2439
David Woodhouse6f417de2014-01-22 15:08:42 +00002440 // Add default SI and DI operands to "movs[bwlq]".
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002441 if (((Name.startswith("movs") &&
2442 (Name == "movs" || Name == "movsb" || Name == "movsw" ||
2443 Name == "movsl" || Name == "movsd" || Name == "movsq")) ||
2444 (Name.startswith("smov") &&
2445 (Name == "smov" || Name == "smovb" || Name == "smovw" ||
2446 Name == "smovl" || Name == "smovd" || Name == "smovq"))) &&
2447 (Operands.size() == 1 || Operands.size() == 3)) {
2448 if (Name == "movsd" && Operands.size() == 1)
2449 Operands.back() = X86Operand::CreateToken("movsl", NameLoc);
2450 AddDefaultSrcDestOperands(TmpOperands, DefaultMemSIOperand(NameLoc),
2451 DefaultMemDIOperand(NameLoc));
2452 HadVerifyError = VerifyAndAdjustOperands(Operands, TmpOperands);
2453 }
2454
2455 // Check if we encountered an error for one the string insturctions
2456 if (HadVerifyError) {
2457 return HadVerifyError;
David Woodhouse6f417de2014-01-22 15:08:42 +00002458 }
2459
Chris Lattner4bd21712010-09-15 04:33:27 +00002460 // FIXME: Hack to handle recognize s{hr,ar,hl} $1, <op>. Canonicalize to
Chris Lattner30561ab2010-09-11 16:32:12 +00002461 // "shift <op>".
Daniel Dunbar18fc3442010-03-13 00:47:29 +00002462 if ((Name.startswith("shr") || Name.startswith("sar") ||
Chris Lattner64f91b92010-11-06 21:23:40 +00002463 Name.startswith("shl") || Name.startswith("sal") ||
2464 Name.startswith("rcl") || Name.startswith("rcr") ||
2465 Name.startswith("rol") || Name.startswith("ror")) &&
Chris Lattner4cfbcdc2010-09-06 18:32:06 +00002466 Operands.size() == 3) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002467 if (isParsingIntelSyntax()) {
Devang Patela410ed32012-01-24 21:43:36 +00002468 // Intel syntax
David Blaikie960ea3f2014-06-08 16:18:35 +00002469 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[2]);
2470 if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) &&
2471 cast<MCConstantExpr>(Op1.getImm())->getValue() == 1)
Craig Topper6bf3ed42012-07-18 04:59:16 +00002472 Operands.pop_back();
Devang Patela410ed32012-01-24 21:43:36 +00002473 } else {
David Blaikie960ea3f2014-06-08 16:18:35 +00002474 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]);
2475 if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) &&
2476 cast<MCConstantExpr>(Op1.getImm())->getValue() == 1)
Craig Topper6bf3ed42012-07-18 04:59:16 +00002477 Operands.erase(Operands.begin() + 1);
Chris Lattner4cfbcdc2010-09-06 18:32:06 +00002478 }
Daniel Dunbarfbd12cc2010-03-20 22:36:38 +00002479 }
Chad Rosier51afe632012-06-27 22:34:28 +00002480
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002481 // Transforms "int $3" into "int3" as a size optimization. We can't write an
2482 // instalias with an immediate operand yet.
2483 if (Name == "int" && Operands.size() == 2) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002484 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]);
Duncan P. N. Exon Smithd5313222015-07-23 19:27:07 +00002485 if (Op1.isImm())
2486 if (auto *CE = dyn_cast<MCConstantExpr>(Op1.getImm()))
2487 if (CE->getValue() == 3) {
2488 Operands.erase(Operands.begin() + 1);
2489 static_cast<X86Operand &>(*Operands[0]).setTokenValue("int3");
2490 }
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002491 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002492
Marina Yatsinad9658d12016-01-19 16:35:38 +00002493 // Transforms "xlat mem8" into "xlatb"
2494 if ((Name == "xlat" || Name == "xlatb") && Operands.size() == 2) {
2495 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]);
2496 if (Op1.isMem8()) {
2497 Warning(Op1.getStartLoc(), "memory operand is only for determining the "
2498 "size, (R|E)BX will be used for the location");
2499 Operands.pop_back();
2500 static_cast<X86Operand &>(*Operands[0]).setTokenValue("xlatb");
2501 }
2502 }
2503
Chris Lattnerf29c0b62010-01-14 22:21:20 +00002504 return false;
Daniel Dunbar3c2a8932009-07-20 18:55:04 +00002505}
2506
David Blaikie960ea3f2014-06-08 16:18:35 +00002507bool X86AsmParser::processInstruction(MCInst &Inst, const OperandVector &Ops) {
Aaron Ballmana81264b2016-05-23 15:52:59 +00002508 return false;
Devang Patelde47cce2012-01-18 22:42:29 +00002509}
2510
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002511static const char *getSubtargetFeatureName(uint64_t Val);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002512
David Blaikie960ea3f2014-06-08 16:18:35 +00002513void X86AsmParser::EmitInstruction(MCInst &Inst, OperandVector &Operands,
2514 MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00002515 Instrumentation->InstrumentAndEmitInstruction(Inst, Operands, getContext(),
2516 MII, Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002517}
2518
David Blaikie960ea3f2014-06-08 16:18:35 +00002519bool X86AsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
2520 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00002521 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00002522 bool MatchingInlineAsm) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002523 if (isParsingIntelSyntax())
2524 return MatchAndEmitIntelInstruction(IDLoc, Opcode, Operands, Out, ErrorInfo,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002525 MatchingInlineAsm);
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002526 return MatchAndEmitATTInstruction(IDLoc, Opcode, Operands, Out, ErrorInfo,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002527 MatchingInlineAsm);
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002528}
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002529
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002530void X86AsmParser::MatchFPUWaitAlias(SMLoc IDLoc, X86Operand &Op,
2531 OperandVector &Operands, MCStreamer &Out,
2532 bool MatchingInlineAsm) {
Chris Lattnera63292a2010-09-29 01:50:45 +00002533 // FIXME: This should be replaced with a real .td file alias mechanism.
Chad Rosier3b1336c2012-08-28 23:57:47 +00002534 // Also, MatchInstructionImpl should actually *do* the EmitInstruction
Chris Lattner4869d342010-11-06 19:57:21 +00002535 // call.
Reid Klecknerb1f2d2f2014-07-31 00:07:33 +00002536 const char *Repl = StringSwitch<const char *>(Op.getToken())
2537 .Case("finit", "fninit")
2538 .Case("fsave", "fnsave")
2539 .Case("fstcw", "fnstcw")
2540 .Case("fstcww", "fnstcw")
2541 .Case("fstenv", "fnstenv")
2542 .Case("fstsw", "fnstsw")
2543 .Case("fstsww", "fnstsw")
2544 .Case("fclex", "fnclex")
2545 .Default(nullptr);
2546 if (Repl) {
Chris Lattnera63292a2010-09-29 01:50:45 +00002547 MCInst Inst;
2548 Inst.setOpcode(X86::WAIT);
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002549 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002550 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002551 EmitInstruction(Inst, Operands, Out);
Chris Lattneradc0dbe2010-09-30 16:39:29 +00002552 Operands[0] = X86Operand::CreateToken(Repl, IDLoc);
Chris Lattnera63292a2010-09-29 01:50:45 +00002553 }
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002554}
2555
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002556bool X86AsmParser::ErrorMissingFeature(SMLoc IDLoc, uint64_t ErrorInfo,
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002557 bool MatchingInlineAsm) {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002558 assert(ErrorInfo && "Unknown missing feature!");
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002559 SmallString<126> Msg;
2560 raw_svector_ostream OS(Msg);
2561 OS << "instruction requires:";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002562 uint64_t Mask = 1;
2563 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
2564 if (ErrorInfo & Mask)
2565 OS << ' ' << getSubtargetFeatureName(ErrorInfo & Mask);
2566 Mask <<= 1;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002567 }
Nirav Dave2364748a2016-09-16 18:30:20 +00002568 return Error(IDLoc, OS.str(), SMRange(), MatchingInlineAsm);
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002569}
2570
2571bool X86AsmParser::MatchAndEmitATTInstruction(SMLoc IDLoc, unsigned &Opcode,
2572 OperandVector &Operands,
2573 MCStreamer &Out,
2574 uint64_t &ErrorInfo,
2575 bool MatchingInlineAsm) {
2576 assert(!Operands.empty() && "Unexpect empty operand list!");
2577 X86Operand &Op = static_cast<X86Operand &>(*Operands[0]);
2578 assert(Op.isToken() && "Leading operand should always be a mnemonic!");
Nirav Dave2364748a2016-09-16 18:30:20 +00002579 SMRange EmptyRange = None;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002580
2581 // First, handle aliases that expand to multiple instructions.
2582 MatchFPUWaitAlias(IDLoc, Op, Operands, Out, MatchingInlineAsm);
Michael J. Spencer530ce852010-10-09 11:00:50 +00002583
Chris Lattner628fbec2010-09-06 21:54:15 +00002584 bool WasOriginallyInvalidOperand = false;
Chris Lattnerb44fd242010-09-29 01:42:58 +00002585 MCInst Inst;
Michael J. Spencer530ce852010-10-09 11:00:50 +00002586
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002587 // First, try a direct match.
Chad Rosier2f480a82012-10-12 22:53:36 +00002588 switch (MatchInstructionImpl(Operands, Inst,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002589 ErrorInfo, MatchingInlineAsm,
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002590 isParsingIntelSyntax())) {
Craig Topper589ceee2015-01-03 08:16:34 +00002591 default: llvm_unreachable("Unexpected match result!");
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002592 case Match_Success:
Devang Patelde47cce2012-01-18 22:42:29 +00002593 // Some instructions need post-processing to, for example, tweak which
2594 // encoding is selected. Loop on it while changes happen so the
Chad Rosier51afe632012-06-27 22:34:28 +00002595 // individual transformations can chain off each other.
Chad Rosier4453e842012-10-12 23:09:25 +00002596 if (!MatchingInlineAsm)
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002597 while (processInstruction(Inst, Operands))
2598 ;
Devang Patelde47cce2012-01-18 22:42:29 +00002599
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002600 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002601 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002602 EmitInstruction(Inst, Operands, Out);
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002603 Opcode = Inst.getOpcode();
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002604 return false;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002605 case Match_MissingFeature:
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002606 return ErrorMissingFeature(IDLoc, ErrorInfo, MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002607 case Match_InvalidOperand:
2608 WasOriginallyInvalidOperand = true;
2609 break;
2610 case Match_MnemonicFail:
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002611 break;
2612 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002613
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002614 // FIXME: Ideally, we would only attempt suffix matches for things which are
2615 // valid prefixes, and we could just infer the right unambiguous
2616 // type. However, that requires substantially more matcher support than the
2617 // following hack.
Michael J. Spencer530ce852010-10-09 11:00:50 +00002618
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002619 // Change the operand to point to a temporary token.
David Blaikie960ea3f2014-06-08 16:18:35 +00002620 StringRef Base = Op.getToken();
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002621 SmallString<16> Tmp;
2622 Tmp += Base;
2623 Tmp += ' ';
Yaron Keren075759a2015-03-30 15:42:36 +00002624 Op.setTokenValue(Tmp);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002625
Chris Lattnerfab94132010-11-06 18:28:02 +00002626 // If this instruction starts with an 'f', then it is a floating point stack
2627 // instruction. These come in up to three forms for 32-bit, 64-bit, and
2628 // 80-bit floating point, which use the suffixes s,l,t respectively.
2629 //
2630 // Otherwise, we assume that this may be an integer instruction, which comes
2631 // in 8/16/32/64-bit forms using the b,w,l,q suffixes respectively.
2632 const char *Suffixes = Base[0] != 'f' ? "bwlq" : "slt\0";
Chad Rosier51afe632012-06-27 22:34:28 +00002633
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002634 // Check for the various suffix matches.
Tim Northover26bb14e2014-08-18 11:49:42 +00002635 uint64_t ErrorInfoIgnore;
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002636 uint64_t ErrorInfoMissingFeature = 0; // Init suppresses compiler warnings.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002637 unsigned Match[4];
Chad Rosier51afe632012-06-27 22:34:28 +00002638
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002639 for (unsigned I = 0, E = array_lengthof(Match); I != E; ++I) {
2640 Tmp.back() = Suffixes[I];
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002641 Match[I] = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
2642 MatchingInlineAsm, isParsingIntelSyntax());
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002643 // If this returned as a missing feature failure, remember that.
2644 if (Match[I] == Match_MissingFeature)
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002645 ErrorInfoMissingFeature = ErrorInfoIgnore;
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002646 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002647
2648 // Restore the old token.
David Blaikie960ea3f2014-06-08 16:18:35 +00002649 Op.setTokenValue(Base);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002650
2651 // If exactly one matched, then we treat that as a successful match (and the
2652 // instruction will already have been filled in correctly, since the failing
2653 // matches won't have modified it).
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002654 unsigned NumSuccessfulMatches =
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002655 std::count(std::begin(Match), std::end(Match), Match_Success);
Chris Lattnerb44fd242010-09-29 01:42:58 +00002656 if (NumSuccessfulMatches == 1) {
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002657 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002658 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002659 EmitInstruction(Inst, Operands, Out);
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002660 Opcode = Inst.getOpcode();
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002661 return false;
Chris Lattnerb44fd242010-09-29 01:42:58 +00002662 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002663
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002664 // Otherwise, the match failed, try to produce a decent error message.
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002665
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002666 // If we had multiple suffix matches, then identify this as an ambiguous
2667 // match.
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002668 if (NumSuccessfulMatches > 1) {
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002669 char MatchChars[4];
2670 unsigned NumMatches = 0;
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002671 for (unsigned I = 0, E = array_lengthof(Match); I != E; ++I)
2672 if (Match[I] == Match_Success)
2673 MatchChars[NumMatches++] = Suffixes[I];
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002674
Alp Tokere69170a2014-06-26 22:52:05 +00002675 SmallString<126> Msg;
2676 raw_svector_ostream OS(Msg);
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002677 OS << "ambiguous instructions require an explicit suffix (could be ";
2678 for (unsigned i = 0; i != NumMatches; ++i) {
2679 if (i != 0)
2680 OS << ", ";
2681 if (i + 1 == NumMatches)
2682 OS << "or ";
2683 OS << "'" << Base << MatchChars[i] << "'";
2684 }
2685 OS << ")";
Nirav Dave2364748a2016-09-16 18:30:20 +00002686 Error(IDLoc, OS.str(), EmptyRange, MatchingInlineAsm);
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002687 return true;
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002688 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002689
Chris Lattner628fbec2010-09-06 21:54:15 +00002690 // Okay, we know that none of the variants matched successfully.
Michael J. Spencer530ce852010-10-09 11:00:50 +00002691
Chris Lattner628fbec2010-09-06 21:54:15 +00002692 // If all of the instructions reported an invalid mnemonic, then the original
2693 // mnemonic was invalid.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002694 if (std::count(std::begin(Match), std::end(Match), Match_MnemonicFail) == 4) {
Chris Lattner339cc7b2010-09-06 22:11:18 +00002695 if (!WasOriginallyInvalidOperand) {
Benjamin Kramerd416bae2011-10-16 11:28:29 +00002696 return Error(IDLoc, "invalid instruction mnemonic '" + Base + "'",
Nirav Dave2364748a2016-09-16 18:30:20 +00002697 Op.getLocRange(), MatchingInlineAsm);
Chris Lattner339cc7b2010-09-06 22:11:18 +00002698 }
2699
2700 // Recover location info for the operand if we know which was the problem.
Tim Northover26bb14e2014-08-18 11:49:42 +00002701 if (ErrorInfo != ~0ULL) {
Chad Rosier49963552012-10-13 00:26:04 +00002702 if (ErrorInfo >= Operands.size())
Nirav Dave2364748a2016-09-16 18:30:20 +00002703 return Error(IDLoc, "too few operands for instruction", EmptyRange,
2704 MatchingInlineAsm);
Michael J. Spencer530ce852010-10-09 11:00:50 +00002705
David Blaikie960ea3f2014-06-08 16:18:35 +00002706 X86Operand &Operand = (X86Operand &)*Operands[ErrorInfo];
2707 if (Operand.getStartLoc().isValid()) {
2708 SMRange OperandRange = Operand.getLocRange();
2709 return Error(Operand.getStartLoc(), "invalid operand for instruction",
Chad Rosier4453e842012-10-12 23:09:25 +00002710 OperandRange, MatchingInlineAsm);
Chris Lattnera3a06812011-10-16 04:47:35 +00002711 }
Chris Lattner339cc7b2010-09-06 22:11:18 +00002712 }
2713
Nirav Dave2364748a2016-09-16 18:30:20 +00002714 return Error(IDLoc, "invalid operand for instruction", EmptyRange,
Chad Rosier4453e842012-10-12 23:09:25 +00002715 MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002716 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002717
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002718 // If one instruction matched with a missing feature, report this as a
2719 // missing feature.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002720 if (std::count(std::begin(Match), std::end(Match),
2721 Match_MissingFeature) == 1) {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002722 ErrorInfo = ErrorInfoMissingFeature;
2723 return ErrorMissingFeature(IDLoc, ErrorInfoMissingFeature,
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002724 MatchingInlineAsm);
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002725 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002726
Chris Lattner628fbec2010-09-06 21:54:15 +00002727 // If one instruction matched with an invalid operand, report this as an
2728 // operand failure.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002729 if (std::count(std::begin(Match), std::end(Match),
2730 Match_InvalidOperand) == 1) {
Nirav Dave2364748a2016-09-16 18:30:20 +00002731 return Error(IDLoc, "invalid operand for instruction", EmptyRange,
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002732 MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002733 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002734
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002735 // If all of these were an outright failure, report it in a useless way.
Chad Rosier3d4bc622012-08-21 19:36:59 +00002736 Error(IDLoc, "unknown use of instruction mnemonic without a size suffix",
Nirav Dave2364748a2016-09-16 18:30:20 +00002737 EmptyRange, MatchingInlineAsm);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002738 return true;
2739}
2740
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002741bool X86AsmParser::MatchAndEmitIntelInstruction(SMLoc IDLoc, unsigned &Opcode,
2742 OperandVector &Operands,
2743 MCStreamer &Out,
2744 uint64_t &ErrorInfo,
2745 bool MatchingInlineAsm) {
2746 assert(!Operands.empty() && "Unexpect empty operand list!");
2747 X86Operand &Op = static_cast<X86Operand &>(*Operands[0]);
2748 assert(Op.isToken() && "Leading operand should always be a mnemonic!");
2749 StringRef Mnemonic = Op.getToken();
Nirav Dave2364748a2016-09-16 18:30:20 +00002750 SMRange EmptyRange = None;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002751
2752 // First, handle aliases that expand to multiple instructions.
2753 MatchFPUWaitAlias(IDLoc, Op, Operands, Out, MatchingInlineAsm);
2754
2755 MCInst Inst;
2756
2757 // Find one unsized memory operand, if present.
2758 X86Operand *UnsizedMemOp = nullptr;
2759 for (const auto &Op : Operands) {
2760 X86Operand *X86Op = static_cast<X86Operand *>(Op.get());
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002761 if (X86Op->isMemUnsized())
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002762 UnsizedMemOp = X86Op;
2763 }
2764
2765 // Allow some instructions to have implicitly pointer-sized operands. This is
2766 // compatible with gas.
2767 if (UnsizedMemOp) {
2768 static const char *const PtrSizedInstrs[] = {"call", "jmp", "push"};
2769 for (const char *Instr : PtrSizedInstrs) {
2770 if (Mnemonic == Instr) {
Craig Topper055845f2015-01-02 07:02:25 +00002771 UnsizedMemOp->Mem.Size = getPointerWidth();
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002772 break;
2773 }
2774 }
2775 }
2776
2777 // If an unsized memory operand is present, try to match with each memory
2778 // operand size. In Intel assembly, the size is not part of the instruction
2779 // mnemonic.
2780 SmallVector<unsigned, 8> Match;
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002781 uint64_t ErrorInfoMissingFeature = 0;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002782 if (UnsizedMemOp && UnsizedMemOp->isMemUnsized()) {
Ahmed Bougachad65f7872014-12-03 02:03:26 +00002783 static const unsigned MopSizes[] = {8, 16, 32, 64, 80, 128, 256, 512};
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002784 for (unsigned Size : MopSizes) {
2785 UnsizedMemOp->Mem.Size = Size;
2786 uint64_t ErrorInfoIgnore;
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002787 unsigned LastOpcode = Inst.getOpcode();
2788 unsigned M =
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002789 MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002790 MatchingInlineAsm, isParsingIntelSyntax());
2791 if (Match.empty() || LastOpcode != Inst.getOpcode())
2792 Match.push_back(M);
2793
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002794 // If this returned as a missing feature failure, remember that.
2795 if (Match.back() == Match_MissingFeature)
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002796 ErrorInfoMissingFeature = ErrorInfoIgnore;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002797 }
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002798
2799 // Restore the size of the unsized memory operand if we modified it.
2800 if (UnsizedMemOp)
2801 UnsizedMemOp->Mem.Size = 0;
2802 }
2803
2804 // If we haven't matched anything yet, this is not a basic integer or FPU
Saleem Abdulrasoolc3f8ad32015-01-16 20:16:06 +00002805 // operation. There shouldn't be any ambiguity in our mnemonic table, so try
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002806 // matching with the unsized operand.
2807 if (Match.empty()) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002808 Match.push_back(MatchInstructionImpl(Operands, Inst, ErrorInfo,
2809 MatchingInlineAsm,
2810 isParsingIntelSyntax()));
2811 // If this returned as a missing feature failure, remember that.
2812 if (Match.back() == Match_MissingFeature)
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002813 ErrorInfoMissingFeature = ErrorInfo;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002814 }
2815
2816 // Restore the size of the unsized memory operand if we modified it.
2817 if (UnsizedMemOp)
2818 UnsizedMemOp->Mem.Size = 0;
2819
2820 // If it's a bad mnemonic, all results will be the same.
2821 if (Match.back() == Match_MnemonicFail) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002822 return Error(IDLoc, "invalid instruction mnemonic '" + Mnemonic + "'",
Nirav Dave2364748a2016-09-16 18:30:20 +00002823 Op.getLocRange(), MatchingInlineAsm);
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002824 }
2825
2826 // If exactly one matched, then we treat that as a successful match (and the
2827 // instruction will already have been filled in correctly, since the failing
2828 // matches won't have modified it).
2829 unsigned NumSuccessfulMatches =
2830 std::count(std::begin(Match), std::end(Match), Match_Success);
2831 if (NumSuccessfulMatches == 1) {
2832 // Some instructions need post-processing to, for example, tweak which
2833 // encoding is selected. Loop on it while changes happen so the individual
2834 // transformations can chain off each other.
2835 if (!MatchingInlineAsm)
2836 while (processInstruction(Inst, Operands))
2837 ;
2838 Inst.setLoc(IDLoc);
2839 if (!MatchingInlineAsm)
2840 EmitInstruction(Inst, Operands, Out);
2841 Opcode = Inst.getOpcode();
2842 return false;
2843 } else if (NumSuccessfulMatches > 1) {
2844 assert(UnsizedMemOp &&
2845 "multiple matches only possible with unsized memory operands");
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002846 return Error(UnsizedMemOp->getStartLoc(),
2847 "ambiguous operand size for instruction '" + Mnemonic + "\'",
Nirav Dave2364748a2016-09-16 18:30:20 +00002848 UnsizedMemOp->getLocRange(), MatchingInlineAsm);
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002849 }
2850
2851 // If one instruction matched with a missing feature, report this as a
2852 // missing feature.
2853 if (std::count(std::begin(Match), std::end(Match),
2854 Match_MissingFeature) == 1) {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002855 ErrorInfo = ErrorInfoMissingFeature;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002856 return ErrorMissingFeature(IDLoc, ErrorInfoMissingFeature,
2857 MatchingInlineAsm);
2858 }
2859
2860 // If one instruction matched with an invalid operand, report this as an
2861 // operand failure.
2862 if (std::count(std::begin(Match), std::end(Match),
2863 Match_InvalidOperand) == 1) {
Nirav Dave2364748a2016-09-16 18:30:20 +00002864 return Error(IDLoc, "invalid operand for instruction", EmptyRange,
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002865 MatchingInlineAsm);
2866 }
2867
2868 // If all of these were an outright failure, report it in a useless way.
Nirav Dave2364748a2016-09-16 18:30:20 +00002869 return Error(IDLoc, "unknown instruction mnemonic", EmptyRange,
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002870 MatchingInlineAsm);
2871}
2872
Nico Weber42f79db2014-07-17 20:24:55 +00002873bool X86AsmParser::OmitRegisterFromClobberLists(unsigned RegNo) {
2874 return X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(RegNo);
2875}
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002876
Devang Patel4a6e7782012-01-12 18:03:40 +00002877bool X86AsmParser::ParseDirective(AsmToken DirectiveID) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002878 MCAsmParser &Parser = getParser();
Chris Lattner72c0b592010-10-30 17:38:55 +00002879 StringRef IDVal = DirectiveID.getIdentifier();
2880 if (IDVal == ".word")
2881 return ParseDirectiveWord(2, DirectiveID.getLoc());
Evan Cheng481ebb02011-07-27 00:38:12 +00002882 else if (IDVal.startswith(".code"))
2883 return ParseDirectiveCode(IDVal, DirectiveID.getLoc());
Chad Rosier6f8d8b22012-09-10 20:54:39 +00002884 else if (IDVal.startswith(".att_syntax")) {
Reid Klecknerce63b792014-08-06 23:21:13 +00002885 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2886 if (Parser.getTok().getString() == "prefix")
2887 Parser.Lex();
2888 else if (Parser.getTok().getString() == "noprefix")
2889 return Error(DirectiveID.getLoc(), "'.att_syntax noprefix' is not "
2890 "supported: registers must have a "
2891 "'%' prefix in .att_syntax");
2892 }
Chad Rosier6f8d8b22012-09-10 20:54:39 +00002893 getParser().setAssemblerDialect(0);
2894 return false;
2895 } else if (IDVal.startswith(".intel_syntax")) {
Devang Patela173ee52012-01-31 18:14:05 +00002896 getParser().setAssemblerDialect(1);
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002897 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002898 if (Parser.getTok().getString() == "noprefix")
Craig Topper6bf3ed42012-07-18 04:59:16 +00002899 Parser.Lex();
Reid Klecknerce63b792014-08-06 23:21:13 +00002900 else if (Parser.getTok().getString() == "prefix")
2901 return Error(DirectiveID.getLoc(), "'.intel_syntax prefix' is not "
2902 "supported: registers must not have "
2903 "a '%' prefix in .intel_syntax");
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002904 }
2905 return false;
Michael Zuckerman02ecd432015-12-13 17:07:23 +00002906 } else if (IDVal == ".even")
2907 return parseDirectiveEven(DirectiveID.getLoc());
Chris Lattner72c0b592010-10-30 17:38:55 +00002908 return true;
2909}
2910
Michael Zuckerman02ecd432015-12-13 17:07:23 +00002911/// parseDirectiveEven
2912/// ::= .even
2913bool X86AsmParser::parseDirectiveEven(SMLoc L) {
2914 const MCSection *Section = getStreamer().getCurrentSection().first;
2915 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2916 TokError("unexpected token in directive");
2917 return false;
2918 }
2919 if (!Section) {
2920 getStreamer().InitSections(false);
2921 Section = getStreamer().getCurrentSection().first;
2922 }
2923 if (Section->UseCodeAlign())
2924 getStreamer().EmitCodeAlignment(2, 0);
2925 else
2926 getStreamer().EmitValueToAlignment(2, 0, 1, 0);
2927 return false;
2928}
Chris Lattner72c0b592010-10-30 17:38:55 +00002929/// ParseDirectiveWord
2930/// ::= .word [ expression (, expression)* ]
Devang Patel4a6e7782012-01-12 18:03:40 +00002931bool X86AsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002932 MCAsmParser &Parser = getParser();
Chris Lattner72c0b592010-10-30 17:38:55 +00002933 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2934 for (;;) {
2935 const MCExpr *Value;
David Majnemera375b262015-10-26 02:45:50 +00002936 SMLoc ExprLoc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002937 if (getParser().parseExpression(Value))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002938 return false;
Chad Rosier51afe632012-06-27 22:34:28 +00002939
David Majnemera375b262015-10-26 02:45:50 +00002940 if (const auto *MCE = dyn_cast<MCConstantExpr>(Value)) {
2941 assert(Size <= 8 && "Invalid size");
2942 uint64_t IntValue = MCE->getValue();
2943 if (!isUIntN(8 * Size, IntValue) && !isIntN(8 * Size, IntValue))
2944 return Error(ExprLoc, "literal value out of range for directive");
2945 getStreamer().EmitIntValue(IntValue, Size);
2946 } else {
2947 getStreamer().EmitValue(Value, Size, ExprLoc);
2948 }
Chad Rosier51afe632012-06-27 22:34:28 +00002949
Chris Lattner72c0b592010-10-30 17:38:55 +00002950 if (getLexer().is(AsmToken::EndOfStatement))
2951 break;
Chad Rosier51afe632012-06-27 22:34:28 +00002952
Chris Lattner72c0b592010-10-30 17:38:55 +00002953 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002954 if (getLexer().isNot(AsmToken::Comma)) {
2955 Error(L, "unexpected token in directive");
2956 return false;
2957 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002958 Parser.Lex();
2959 }
2960 }
Chad Rosier51afe632012-06-27 22:34:28 +00002961
Chris Lattner72c0b592010-10-30 17:38:55 +00002962 Parser.Lex();
2963 return false;
2964}
2965
Evan Cheng481ebb02011-07-27 00:38:12 +00002966/// ParseDirectiveCode
Craig Topper3c80d622014-01-06 04:55:54 +00002967/// ::= .code16 | .code32 | .code64
Devang Patel4a6e7782012-01-12 18:03:40 +00002968bool X86AsmParser::ParseDirectiveCode(StringRef IDVal, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002969 MCAsmParser &Parser = getParser();
Craig Topper3c80d622014-01-06 04:55:54 +00002970 if (IDVal == ".code16") {
Evan Cheng481ebb02011-07-27 00:38:12 +00002971 Parser.Lex();
Craig Topper3c80d622014-01-06 04:55:54 +00002972 if (!is16BitMode()) {
2973 SwitchMode(X86::Mode16Bit);
2974 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
2975 }
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002976 } else if (IDVal == ".code32") {
Craig Topper3c80d622014-01-06 04:55:54 +00002977 Parser.Lex();
2978 if (!is32BitMode()) {
2979 SwitchMode(X86::Mode32Bit);
Evan Cheng481ebb02011-07-27 00:38:12 +00002980 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
2981 }
2982 } else if (IDVal == ".code64") {
2983 Parser.Lex();
2984 if (!is64BitMode()) {
Craig Topper3c80d622014-01-06 04:55:54 +00002985 SwitchMode(X86::Mode64Bit);
Evan Cheng481ebb02011-07-27 00:38:12 +00002986 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code64);
2987 }
2988 } else {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002989 Error(L, "unknown directive " + IDVal);
2990 return false;
Evan Cheng481ebb02011-07-27 00:38:12 +00002991 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002992
Evan Cheng481ebb02011-07-27 00:38:12 +00002993 return false;
2994}
Chris Lattner72c0b592010-10-30 17:38:55 +00002995
Daniel Dunbar71475772009-07-17 20:42:00 +00002996// Force static initialization.
2997extern "C" void LLVMInitializeX86AsmParser() {
Devang Patel4a6e7782012-01-12 18:03:40 +00002998 RegisterMCAsmParser<X86AsmParser> X(TheX86_32Target);
2999 RegisterMCAsmParser<X86AsmParser> Y(TheX86_64Target);
Daniel Dunbar71475772009-07-17 20:42:00 +00003000}
Daniel Dunbar00331992009-07-29 00:02:19 +00003001
Chris Lattner3e4582a2010-09-06 19:11:01 +00003002#define GET_REGISTER_MATCHER
3003#define GET_MATCHER_IMPLEMENTATION
Jim Grosbach6f1f41b2012-11-14 18:04:47 +00003004#define GET_SUBTARGET_FEATURE_NAME
Daniel Dunbar00331992009-07-29 00:02:19 +00003005#include "X86GenAsmMatcher.inc"