| Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 1 | def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>; | 
|  | 2 |  | 
| Zoran Jovanovic | b26f889 | 2014-10-10 13:45:34 +0000 | [diff] [blame] | 3 | def simm4 : Operand<i32>; | 
| Zoran Jovanovic | 9bda2f1 | 2014-10-23 10:59:24 +0000 | [diff] [blame] | 4 | def simm7 : Operand<i32>; | 
| Zoran Jovanovic | b26f889 | 2014-10-10 13:45:34 +0000 | [diff] [blame] | 5 |  | 
| Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 6 | def simm12 : Operand<i32> { | 
|  | 7 | let DecoderMethod = "DecodeSimm12"; | 
|  | 8 | } | 
|  | 9 |  | 
| Zoran Jovanovic | c74e3eb9 | 2014-09-12 14:29:54 +0000 | [diff] [blame] | 10 | def uimm5_lsl2 : Operand<OtherVT> { | 
|  | 11 | let EncoderMethod = "getUImm5Lsl2Encoding"; | 
|  | 12 | } | 
|  | 13 |  | 
| Zoran Jovanovic | 42b8444 | 2014-10-23 11:13:59 +0000 | [diff] [blame] | 14 | def uimm6_lsl2 : Operand<i32> { | 
|  | 15 | let EncoderMethod = "getUImm6Lsl2Encoding"; | 
|  | 16 | } | 
|  | 17 |  | 
| Zoran Jovanovic | 98bd58c | 2014-10-10 14:37:30 +0000 | [diff] [blame] | 18 | def simm9_addiusp : Operand<i32> { | 
|  | 19 | let EncoderMethod = "getSImm9AddiuspValue"; | 
|  | 20 | } | 
|  | 21 |  | 
| Zoran Jovanovic | 4a00fdc | 2014-10-23 10:42:01 +0000 | [diff] [blame] | 22 | def uimm3_shift : Operand<i32> { | 
|  | 23 | let EncoderMethod = "getUImm3Mod8Encoding"; | 
|  | 24 | } | 
|  | 25 |  | 
| Zoran Jovanovic | bac3619 | 2014-10-23 11:06:34 +0000 | [diff] [blame] | 26 | def simm3_lsa2 : Operand<i32> { | 
|  | 27 | let EncoderMethod = "getSImm3Lsa2Value"; | 
|  | 28 | } | 
|  | 29 |  | 
| Zoran Jovanovic | 4a00fdc | 2014-10-23 10:42:01 +0000 | [diff] [blame] | 30 | def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>; | 
|  | 31 |  | 
| Zoran Jovanovic | 9bda2f1 | 2014-10-23 10:59:24 +0000 | [diff] [blame] | 32 | def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>; | 
|  | 33 |  | 
| Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 34 | def mem_mm_12 : Operand<i32> { | 
|  | 35 | let PrintMethod = "printMemOperand"; | 
|  | 36 | let MIOperandInfo = (ops GPR32, simm12); | 
|  | 37 | let EncoderMethod = "getMemEncodingMMImm12"; | 
|  | 38 | let ParserMatchClass = MipsMemAsmOperand; | 
|  | 39 | let OperandType = "OPERAND_MEMORY"; | 
|  | 40 | } | 
|  | 41 |  | 
| Zoran Jovanovic | 507e084 | 2013-10-29 16:38:59 +0000 | [diff] [blame] | 42 | def jmptarget_mm : Operand<OtherVT> { | 
|  | 43 | let EncoderMethod = "getJumpTargetOpValueMM"; | 
|  | 44 | } | 
|  | 45 |  | 
|  | 46 | def calltarget_mm : Operand<iPTR> { | 
|  | 47 | let EncoderMethod = "getJumpTargetOpValueMM"; | 
|  | 48 | } | 
|  | 49 |  | 
| Zoran Jovanovic | 8a80aa7 | 2013-11-04 14:53:22 +0000 | [diff] [blame] | 50 | def brtarget_mm : Operand<OtherVT> { | 
|  | 51 | let EncoderMethod = "getBranchTargetOpValueMM"; | 
|  | 52 | let OperandType   = "OPERAND_PCREL"; | 
|  | 53 | let DecoderMethod = "DecodeBranchTargetMM"; | 
|  | 54 | } | 
|  | 55 |  | 
| Zoran Jovanovic | 73ff948 | 2014-08-14 12:09:10 +0000 | [diff] [blame] | 56 | class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op, | 
|  | 57 | RegisterOperand RO> : | 
|  | 58 | InstSE<(outs), (ins RO:$rs, opnd:$offset), | 
|  | 59 | !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> { | 
|  | 60 | let isBranch = 1; | 
|  | 61 | let isTerminator = 1; | 
|  | 62 | let hasDelaySlot = 0; | 
|  | 63 | let Defs = [AT]; | 
|  | 64 | } | 
|  | 65 |  | 
| Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 66 | let canFoldAsLoad = 1 in | 
|  | 67 | class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO, | 
|  | 68 | Operand MemOpnd> : | 
|  | 69 | InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src), | 
|  | 70 | !strconcat(opstr, "\t$rt, $addr"), | 
|  | 71 | [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))], | 
|  | 72 | NoItinerary, FrmI> { | 
| Vladimir Medic | dde3d58 | 2013-09-06 12:30:36 +0000 | [diff] [blame] | 73 | let DecoderMethod = "DecodeMemMMImm12"; | 
| Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 74 | string Constraints = "$src = $rt"; | 
|  | 75 | } | 
|  | 76 |  | 
|  | 77 | class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO, | 
|  | 78 | Operand MemOpnd>: | 
|  | 79 | InstSE<(outs), (ins RO:$rt, MemOpnd:$addr), | 
|  | 80 | !strconcat(opstr, "\t$rt, $addr"), | 
| Vladimir Medic | dde3d58 | 2013-09-06 12:30:36 +0000 | [diff] [blame] | 81 | [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> { | 
|  | 82 | let DecoderMethod = "DecodeMemMMImm12"; | 
|  | 83 | } | 
| Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 84 |  | 
| Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 85 | class LLBaseMM<string opstr, RegisterOperand RO> : | 
|  | 86 | InstSE<(outs RO:$rt), (ins mem_mm_12:$addr), | 
|  | 87 | !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> { | 
| Zoran Jovanovic | 7d63392 | 2014-01-15 13:17:33 +0000 | [diff] [blame] | 88 | let DecoderMethod = "DecodeMemMMImm12"; | 
| Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 89 | let mayLoad = 1; | 
|  | 90 | } | 
|  | 91 |  | 
|  | 92 | class SCBaseMM<string opstr, RegisterOperand RO> : | 
| Zoran Jovanovic | 285cc28 | 2014-02-28 18:22:56 +0000 | [diff] [blame] | 93 | InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr), | 
| Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 94 | !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> { | 
| Zoran Jovanovic | 7d63392 | 2014-01-15 13:17:33 +0000 | [diff] [blame] | 95 | let DecoderMethod = "DecodeMemMMImm12"; | 
| Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 96 | let mayStore = 1; | 
| Zoran Jovanovic | 285cc28 | 2014-02-28 18:22:56 +0000 | [diff] [blame] | 97 | let Constraints = "$rt = $dst"; | 
| Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 98 | } | 
|  | 99 |  | 
| Zoran Jovanovic | d4cb61c | 2014-01-15 13:01:18 +0000 | [diff] [blame] | 100 | class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag, | 
|  | 101 | InstrItinClass Itin = NoItinerary> : | 
|  | 102 | InstSE<(outs RO:$rt), (ins mem_mm_12:$addr), | 
|  | 103 | !strconcat(opstr, "\t$rt, $addr"), | 
|  | 104 | [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> { | 
|  | 105 | let DecoderMethod = "DecodeMemMMImm12"; | 
|  | 106 | let canFoldAsLoad = 1; | 
|  | 107 | let mayLoad = 1; | 
|  | 108 | } | 
|  | 109 |  | 
| Zoran Jovanovic | 592239d | 2014-10-21 08:44:58 +0000 | [diff] [blame] | 110 | class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0, | 
|  | 111 | InstrItinClass Itin = NoItinerary, | 
|  | 112 | SDPatternOperator OpNode = null_frag> : | 
|  | 113 | MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt), | 
|  | 114 | !strconcat(opstr, "\t$rd, $rs, $rt"), | 
|  | 115 | [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> { | 
|  | 116 | let isCommutable = isComm; | 
|  | 117 | } | 
|  | 118 |  | 
| Zoran Jovanovic | 81ceebc | 2014-10-21 08:32:40 +0000 | [diff] [blame] | 119 | class LogicRMM16<string opstr, RegisterOperand RO, | 
|  | 120 | InstrItinClass Itin = NoItinerary, | 
|  | 121 | SDPatternOperator OpNode = null_frag> : | 
|  | 122 | MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt), | 
|  | 123 | !strconcat(opstr, "\t$rt, $rs"), | 
|  | 124 | [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> { | 
|  | 125 | let isCommutable = 1; | 
|  | 126 | let Constraints = "$rt = $dst"; | 
|  | 127 | } | 
|  | 128 |  | 
|  | 129 | class NotMM16<string opstr, RegisterOperand RO> : | 
|  | 130 | MicroMipsInst16<(outs RO:$rt), (ins RO:$rs), | 
|  | 131 | !strconcat(opstr, "\t$rt, $rs"), | 
|  | 132 | [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>; | 
|  | 133 |  | 
| Zoran Jovanovic | 4a00fdc | 2014-10-23 10:42:01 +0000 | [diff] [blame] | 134 | class ShiftIMM16<string opstr, Operand ImmOpnd, | 
|  | 135 | RegisterOperand RO, SDPatternOperator OpNode = null_frag, | 
|  | 136 | SDPatternOperator PF = null_frag, | 
|  | 137 | InstrItinClass Itin = NoItinerary> : | 
|  | 138 | MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt), | 
|  | 139 | !strconcat(opstr, "\t$rd, $rt, $shamt"), | 
|  | 140 | [(set RO:$rd, (OpNode RO:$rt, PF:$shamt))], Itin, FrmR>; | 
|  | 141 |  | 
| Zoran Jovanovic | bac3619 | 2014-10-23 11:06:34 +0000 | [diff] [blame] | 142 | class AddImmUR2<string opstr, RegisterOperand RO> : | 
|  | 143 | MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm), | 
|  | 144 | !strconcat(opstr, "\t$rd, $rs, $imm"), | 
|  | 145 | [], NoItinerary, FrmR> { | 
|  | 146 | let isCommutable = 1; | 
|  | 147 | } | 
|  | 148 |  | 
| Zoran Jovanovic | b26f889 | 2014-10-10 13:45:34 +0000 | [diff] [blame] | 149 | class AddImmUS5<string opstr, RegisterOperand RO> : | 
|  | 150 | MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm), | 
|  | 151 | !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> { | 
|  | 152 | let Constraints = "$rd = $dst"; | 
|  | 153 | let isCommutable = 1; | 
|  | 154 | } | 
|  | 155 |  | 
| Zoran Jovanovic | 42b8444 | 2014-10-23 11:13:59 +0000 | [diff] [blame] | 156 | class AddImmUR1SP<string opstr, RegisterOperand RO> : | 
|  | 157 | MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm), | 
|  | 158 | !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>; | 
|  | 159 |  | 
| Zoran Jovanovic | 98bd58c | 2014-10-10 14:37:30 +0000 | [diff] [blame] | 160 | class AddImmUSP<string opstr> : | 
|  | 161 | MicroMipsInst16<(outs), (ins simm9_addiusp:$imm), | 
|  | 162 | !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>; | 
|  | 163 |  | 
| Zoran Jovanovic | cabf0f4 | 2014-04-03 12:47:34 +0000 | [diff] [blame] | 164 | class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> : | 
|  | 165 | MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"), | 
|  | 166 | [], II_MFHI_MFLO, FrmR> { | 
|  | 167 | let Uses = [UseReg]; | 
|  | 168 | let hasSideEffects = 0; | 
|  | 169 | } | 
|  | 170 |  | 
| Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 171 | class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0, | 
|  | 172 | InstrItinClass Itin = NoItinerary> : | 
|  | 173 | MicroMipsInst16<(outs RO:$rd), (ins RO:$rs), | 
|  | 174 | !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> { | 
|  | 175 | let isCommutable = isComm; | 
|  | 176 | let isReMaterializable = 1; | 
|  | 177 | } | 
|  | 178 |  | 
| Zoran Jovanovic | 9bda2f1 | 2014-10-23 10:59:24 +0000 | [diff] [blame] | 179 | class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO, | 
|  | 180 | SDPatternOperator imm_type = null_frag> : | 
|  | 181 | MicroMipsInst16<(outs RO:$rd), (ins Od:$imm), | 
|  | 182 | !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> { | 
|  | 183 | let isReMaterializable = 1; | 
|  | 184 | } | 
|  | 185 |  | 
| Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 186 | // 16-bit Jump and Link (Call) | 
|  | 187 | class JumpLinkRegMM16<string opstr, RegisterOperand RO> : | 
|  | 188 | MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"), | 
| Zoran Jovanovic | 9b05a31 | 2014-03-31 14:00:10 +0000 | [diff] [blame] | 189 | [(MipsJmpLink RO:$rs)], IIBranch, FrmR> { | 
| Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 190 | let isCall = 1; | 
|  | 191 | let hasDelaySlot = 1; | 
|  | 192 | let Defs = [RA]; | 
|  | 193 | } | 
|  | 194 |  | 
| Zoran Jovanovic | 95e14e7 | 2014-10-10 14:02:44 +0000 | [diff] [blame] | 195 | // 16-bit Jump Reg | 
|  | 196 | class JumpRegMM16<string opstr, RegisterOperand RO> : | 
|  | 197 | MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"), | 
|  | 198 | [], IIBranch, FrmR> { | 
|  | 199 | let hasDelaySlot = 1; | 
|  | 200 | let isBranch = 1; | 
|  | 201 | let isIndirectBranch = 1; | 
|  | 202 | } | 
|  | 203 |  | 
| Zoran Jovanovic | c74e3eb9 | 2014-09-12 14:29:54 +0000 | [diff] [blame] | 204 | // Base class for JRADDIUSP instruction. | 
|  | 205 | class JumpRAddiuStackMM16 : | 
|  | 206 | MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm", | 
|  | 207 | [], IIBranch, FrmR> { | 
|  | 208 | let isTerminator = 1; | 
|  | 209 | let isBarrier = 1; | 
|  | 210 | let hasDelaySlot = 1; | 
|  | 211 | let isBranch = 1; | 
|  | 212 | let isIndirectBranch = 1; | 
|  | 213 | } | 
|  | 214 |  | 
| Zoran Jovanovic | 6097bad | 2014-10-10 13:22:28 +0000 | [diff] [blame] | 215 | // 16-bit Jump and Link (Call) - Short Delay Slot | 
|  | 216 | class JumpLinkRegSMM16<string opstr, RegisterOperand RO> : | 
|  | 217 | MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"), | 
|  | 218 | [], IIBranch, FrmR> { | 
|  | 219 | let isCall = 1; | 
|  | 220 | let hasDelaySlot = 1; | 
|  | 221 | let Defs = [RA]; | 
|  | 222 | } | 
|  | 223 |  | 
| Zoran Jovanovic | b39a174f | 2014-10-10 13:31:18 +0000 | [diff] [blame] | 224 | // 16-bit Jump Register Compact - No delay slot | 
|  | 225 | class JumpRegCMM16<string opstr, RegisterOperand RO> : | 
|  | 226 | MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"), | 
|  | 227 | [], IIBranch, FrmR> { | 
|  | 228 | let isTerminator = 1; | 
|  | 229 | let isBarrier = 1; | 
|  | 230 | let isBranch = 1; | 
|  | 231 | let isIndirectBranch = 1; | 
|  | 232 | } | 
|  | 233 |  | 
| Zoran Jovanovic | ac9ef12 | 2014-09-12 13:43:41 +0000 | [diff] [blame] | 234 | // MicroMIPS Jump and Link (Call) - Short Delay Slot | 
|  | 235 | let isCall = 1, hasDelaySlot = 1, Defs = [RA] in { | 
|  | 236 | class JumpLinkMM<string opstr, DAGOperand opnd> : | 
|  | 237 | InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"), | 
|  | 238 | [], IIBranch, FrmJ, opstr> { | 
|  | 239 | let DecoderMethod = "DecodeJumpTargetMM"; | 
|  | 240 | } | 
|  | 241 |  | 
|  | 242 | class JumpLinkRegMM<string opstr, RegisterOperand RO>: | 
|  | 243 | InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"), | 
|  | 244 | [], IIBranch, FrmR>; | 
| Zoran Jovanovic | ed6dd6b | 2014-09-12 13:51:58 +0000 | [diff] [blame] | 245 |  | 
|  | 246 | class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd, | 
|  | 247 | RegisterOperand RO> : | 
|  | 248 | InstSE<(outs), (ins RO:$rs, opnd:$offset), | 
|  | 249 | !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI, opstr>; | 
| Zoran Jovanovic | ac9ef12 | 2014-09-12 13:43:41 +0000 | [diff] [blame] | 250 | } | 
|  | 251 |  | 
| Zoran Jovanovic | 592239d | 2014-10-21 08:44:58 +0000 | [diff] [blame] | 252 | def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>, | 
|  | 253 | ARITH_FM_MM16<0>; | 
|  | 254 | def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>, | 
|  | 255 | ARITH_FM_MM16<1>; | 
| Zoran Jovanovic | 81ceebc | 2014-10-21 08:32:40 +0000 | [diff] [blame] | 256 | def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>, | 
|  | 257 | LOGIC_FM_MM16<0x2>; | 
|  | 258 | def OR16_MM  : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>, | 
|  | 259 | LOGIC_FM_MM16<0x3>; | 
|  | 260 | def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>, | 
|  | 261 | LOGIC_FM_MM16<0x1>; | 
|  | 262 | def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>; | 
| Zoran Jovanovic | 4a00fdc | 2014-10-23 10:42:01 +0000 | [diff] [blame] | 263 | def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, shl, | 
|  | 264 | immZExt2Shift, II_SLL>, SHIFT_FM_MM16<0>; | 
|  | 265 | def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, srl, | 
|  | 266 | immZExt2Shift, II_SRL>, SHIFT_FM_MM16<1>; | 
| Zoran Jovanovic | 42b8444 | 2014-10-23 11:13:59 +0000 | [diff] [blame] | 267 | def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16; | 
| Zoran Jovanovic | bac3619 | 2014-10-23 11:06:34 +0000 | [diff] [blame] | 268 | def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16; | 
| Zoran Jovanovic | b26f889 | 2014-10-10 13:45:34 +0000 | [diff] [blame] | 269 | def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16; | 
| Zoran Jovanovic | 98bd58c | 2014-10-10 14:37:30 +0000 | [diff] [blame] | 270 | def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16; | 
| Zoran Jovanovic | cabf0f4 | 2014-04-03 12:47:34 +0000 | [diff] [blame] | 271 | def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>; | 
|  | 272 | def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>; | 
| Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 273 | def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>; | 
| Zoran Jovanovic | 9bda2f1 | 2014-10-23 10:59:24 +0000 | [diff] [blame] | 274 | def LI16_MM : LoadImmMM16<"li16", simm7, GPRMM16Opnd, immLi16>, | 
|  | 275 | LI_FM_MM16, IsAsCheapAsAMove; | 
| Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 276 | def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>; | 
| Zoran Jovanovic | 6097bad | 2014-10-10 13:22:28 +0000 | [diff] [blame] | 277 | def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>; | 
| Zoran Jovanovic | b39a174f | 2014-10-10 13:31:18 +0000 | [diff] [blame] | 278 | def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>; | 
| Zoran Jovanovic | c74e3eb9 | 2014-09-12 14:29:54 +0000 | [diff] [blame] | 279 | def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>; | 
| Zoran Jovanovic | 95e14e7 | 2014-10-10 14:02:44 +0000 | [diff] [blame] | 280 | def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>; | 
| Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 281 |  | 
| Zoran Jovanovic | a0f5328 | 2014-03-20 10:41:37 +0000 | [diff] [blame] | 282 | class WaitMM<string opstr> : | 
|  | 283 | InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [], | 
|  | 284 | NoItinerary, FrmOther, opstr>; | 
|  | 285 |  | 
| Akira Hatanaka | a43b56d | 2013-08-20 20:46:51 +0000 | [diff] [blame] | 286 | let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in { | 
| Zoran Jovanovic | 73ff948 | 2014-08-14 12:09:10 +0000 | [diff] [blame] | 287 | /// Compact Branch Instructions | 
|  | 288 | def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>, | 
|  | 289 | COMPACT_BRANCH_FM_MM<0x7>; | 
|  | 290 | def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>, | 
|  | 291 | COMPACT_BRANCH_FM_MM<0x5>; | 
|  | 292 |  | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 293 | /// Arithmetic Instructions (ALU Immediate) | 
| Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 294 | def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>, | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 295 | ADDI_FM_MM<0xc>; | 
| Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 296 | def ADDi_MM  : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>, | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 297 | ADDI_FM_MM<0x4>; | 
| Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 298 | def SLTi_MM  : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>, | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 299 | SLTI_FM_MM<0x24>; | 
| Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 300 | def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>, | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 301 | SLTI_FM_MM<0x2c>; | 
| Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 302 | def ANDi_MM  : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>, | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 303 | ADDI_FM_MM<0x34>; | 
| Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 304 | def ORi_MM   : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>, | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 305 | ADDI_FM_MM<0x14>; | 
| Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 306 | def XORi_MM  : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>, | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 307 | ADDI_FM_MM<0x1c>; | 
| Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 308 | def LUi_MM   : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM; | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 309 |  | 
| Zoran Jovanovic | bd28c37 | 2013-12-25 10:14:07 +0000 | [diff] [blame] | 310 | def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>, | 
|  | 311 | LW_FM_MM<0xc>; | 
|  | 312 |  | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 313 | /// Arithmetic Instructions (3-Operand, R-Type) | 
| Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 314 | def ADDu_MM  : MMRel, ArithLogicR<"addu", GPR32Opnd>, ADD_FM_MM<0, 0x150>; | 
|  | 315 | def SUBu_MM  : MMRel, ArithLogicR<"subu", GPR32Opnd>, ADD_FM_MM<0, 0x1d0>; | 
|  | 316 | def MUL_MM   : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>; | 
|  | 317 | def ADD_MM   : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>; | 
|  | 318 | def SUB_MM   : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>; | 
|  | 319 | def SLT_MM   : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>; | 
|  | 320 | def SLTu_MM  : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>, | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 321 | ADD_FM_MM<0, 0x390>; | 
| Daniel Sanders | 4aefdc7 | 2014-01-16 17:13:57 +0000 | [diff] [blame] | 322 | def AND_MM   : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>, | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 323 | ADD_FM_MM<0, 0x250>; | 
| Daniel Sanders | 4aefdc7 | 2014-01-16 17:13:57 +0000 | [diff] [blame] | 324 | def OR_MM    : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>, | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 325 | ADD_FM_MM<0, 0x290>; | 
| Daniel Sanders | 4aefdc7 | 2014-01-16 17:13:57 +0000 | [diff] [blame] | 326 | def XOR_MM   : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>, | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 327 | ADD_FM_MM<0, 0x310>; | 
| Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 328 | def NOR_MM   : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>; | 
| Daniel Sanders | e95a137 | 2014-01-17 14:32:41 +0000 | [diff] [blame] | 329 | def MULT_MM  : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>, | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 330 | MULT_FM_MM<0x22c>; | 
| Daniel Sanders | e95a137 | 2014-01-17 14:32:41 +0000 | [diff] [blame] | 331 | def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>, | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 332 | MULT_FM_MM<0x26c>; | 
| Daniel Sanders | c7a9f8d | 2014-01-17 14:48:06 +0000 | [diff] [blame] | 333 | def SDIV_MM  : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>, | 
| Zoran Jovanovic | 3671a54 | 2013-09-14 07:15:21 +0000 | [diff] [blame] | 334 | MULT_FM_MM<0x2ac>; | 
| Daniel Sanders | c7a9f8d | 2014-01-17 14:48:06 +0000 | [diff] [blame] | 335 | def UDIV_MM  : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>, | 
| Zoran Jovanovic | 3671a54 | 2013-09-14 07:15:21 +0000 | [diff] [blame] | 336 | MULT_FM_MM<0x2ec>; | 
| Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 337 |  | 
|  | 338 | /// Shift Instructions | 
| Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 339 | def SLL_MM   : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>, | 
| Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 340 | SRA_FM_MM<0, 0>; | 
| Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 341 | def SRL_MM   : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>, | 
| Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 342 | SRA_FM_MM<0x40, 0>; | 
| Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 343 | def SRA_MM   : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>, | 
| Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 344 | SRA_FM_MM<0x80, 0>; | 
| Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 345 | def SLLV_MM  : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>, | 
| Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 346 | SRLV_FM_MM<0x10, 0>; | 
| Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 347 | def SRLV_MM  : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>, | 
| Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 348 | SRLV_FM_MM<0x50, 0>; | 
| Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 349 | def SRAV_MM  : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>, | 
| Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 350 | SRLV_FM_MM<0x90, 0>; | 
| Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 351 | def ROTR_MM  : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>, | 
| Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 352 | SRA_FM_MM<0xc0, 0>; | 
| Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 353 | def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>, | 
| Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 354 | SRLV_FM_MM<0xd0, 0>; | 
| Akira Hatanaka | f0aa6c9 | 2013-04-25 01:21:25 +0000 | [diff] [blame] | 355 |  | 
|  | 356 | /// Load and Store Instructions - aligned | 
| Vladimir Medic | dde3d58 | 2013-09-06 12:30:36 +0000 | [diff] [blame] | 357 | let DecoderMethod = "DecodeMemMMImm16" in { | 
|  | 358 | def LB_MM  : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>; | 
|  | 359 | def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>; | 
|  | 360 | def LH_MM  : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>; | 
|  | 361 | def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>; | 
|  | 362 | def LW_MM  : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>; | 
|  | 363 | def SB_MM  : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>; | 
|  | 364 | def SH_MM  : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>; | 
|  | 365 | def SW_MM  : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>; | 
|  | 366 | } | 
| Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 367 |  | 
| Daniel Sanders | 0b385ac | 2014-01-21 15:21:14 +0000 | [diff] [blame] | 368 | def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>; | 
| Zoran Jovanovic | d4cb61c | 2014-01-15 13:01:18 +0000 | [diff] [blame] | 369 |  | 
| Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 370 | /// Load and Store Instructions - unaligned | 
| Akira Hatanaka | a43b56d | 2013-08-20 20:46:51 +0000 | [diff] [blame] | 371 | def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>, | 
|  | 372 | LWL_FM_MM<0x0>; | 
|  | 373 | def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>, | 
|  | 374 | LWL_FM_MM<0x1>; | 
|  | 375 | def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>, | 
|  | 376 | LWL_FM_MM<0x8>; | 
|  | 377 | def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>, | 
|  | 378 | LWL_FM_MM<0x9>; | 
| Vladimir Medic | e0fbb44 | 2013-09-06 12:41:17 +0000 | [diff] [blame] | 379 |  | 
|  | 380 | /// Move Conditional | 
|  | 381 | def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd, | 
|  | 382 | NoItinerary>, ADD_FM_MM<0, 0x58>; | 
|  | 383 | def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd, | 
|  | 384 | NoItinerary>, ADD_FM_MM<0, 0x18>; | 
| Daniel Sanders | 4aefdc7 | 2014-01-16 17:13:57 +0000 | [diff] [blame] | 385 | def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>, | 
| Vladimir Medic | e0fbb44 | 2013-09-06 12:41:17 +0000 | [diff] [blame] | 386 | CMov_F_I_FM_MM<0x25>; | 
| Daniel Sanders | 4aefdc7 | 2014-01-16 17:13:57 +0000 | [diff] [blame] | 387 | def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>, | 
| Vladimir Medic | e0fbb44 | 2013-09-06 12:41:17 +0000 | [diff] [blame] | 388 | CMov_F_I_FM_MM<0x5>; | 
| Vladimir Medic | 457ba56 | 2013-09-06 12:53:21 +0000 | [diff] [blame] | 389 |  | 
|  | 390 | /// Move to/from HI/LO | 
|  | 391 | def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>, | 
|  | 392 | MTLO_FM_MM<0x0b5>; | 
|  | 393 | def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>, | 
|  | 394 | MTLO_FM_MM<0x0f5>; | 
| Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 395 | def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>, | 
| Vladimir Medic | 457ba56 | 2013-09-06 12:53:21 +0000 | [diff] [blame] | 396 | MFLO_FM_MM<0x035>; | 
| Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 397 | def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>, | 
| Vladimir Medic | 457ba56 | 2013-09-06 12:53:21 +0000 | [diff] [blame] | 398 | MFLO_FM_MM<0x075>; | 
| Vladimir Medic | b936da1 | 2013-09-06 13:08:00 +0000 | [diff] [blame] | 399 |  | 
|  | 400 | /// Multiply Add/Sub Instructions | 
| Daniel Sanders | e95a137 | 2014-01-17 14:32:41 +0000 | [diff] [blame] | 401 | def MADD_MM  : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>; | 
|  | 402 | def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>; | 
|  | 403 | def MSUB_MM  : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>; | 
|  | 404 | def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>; | 
| Zoran Jovanovic | ab85278 | 2013-09-14 06:49:25 +0000 | [diff] [blame] | 405 |  | 
|  | 406 | /// Count Leading | 
| Daniel Sanders | 070fd1c | 2014-05-12 12:41:59 +0000 | [diff] [blame] | 407 | def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>, | 
|  | 408 | ISA_MIPS32; | 
|  | 409 | def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>, | 
|  | 410 | ISA_MIPS32; | 
| Zoran Jovanovic | ab85278 | 2013-09-14 06:49:25 +0000 | [diff] [blame] | 411 |  | 
|  | 412 | /// Sign Ext In Register Instructions. | 
| Daniel Sanders | fcea810 | 2014-05-12 12:28:15 +0000 | [diff] [blame] | 413 | def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>, | 
|  | 414 | SEB_FM_MM<0x0ac>, ISA_MIPS32R2; | 
|  | 415 | def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>, | 
|  | 416 | SEB_FM_MM<0x0ec>, ISA_MIPS32R2; | 
| Zoran Jovanovic | ab85278 | 2013-09-14 06:49:25 +0000 | [diff] [blame] | 417 |  | 
|  | 418 | /// Word Swap Bytes Within Halfwords | 
| Daniel Sanders | 39d0051 | 2014-05-12 12:15:41 +0000 | [diff] [blame] | 419 | def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd>, SEB_FM_MM<0x1ec>, | 
|  | 420 | ISA_MIPS32R2; | 
| Zoran Jovanovic | ab85278 | 2013-09-14 06:49:25 +0000 | [diff] [blame] | 421 |  | 
|  | 422 | def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, MipsExt>, | 
|  | 423 | EXT_FM_MM<0x2c>; | 
|  | 424 | def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, MipsIns>, | 
|  | 425 | EXT_FM_MM<0x0c>; | 
| Zoran Jovanovic | 507e084 | 2013-10-29 16:38:59 +0000 | [diff] [blame] | 426 |  | 
|  | 427 | /// Jump Instructions | 
|  | 428 | let DecoderMethod = "DecodeJumpTargetMM" in { | 
|  | 429 | def J_MM        : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">, | 
|  | 430 | J_FM_MM<0x35>; | 
|  | 431 | def JAL_MM      : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>; | 
| Zoran Jovanovic | 507e084 | 2013-10-29 16:38:59 +0000 | [diff] [blame] | 432 | } | 
|  | 433 | def JR_MM   : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>; | 
| Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 434 | def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>; | 
| Zoran Jovanovic | 8a80aa7 | 2013-11-04 14:53:22 +0000 | [diff] [blame] | 435 |  | 
| Zoran Jovanovic | ac9ef12 | 2014-09-12 13:43:41 +0000 | [diff] [blame] | 436 | /// Jump Instructions - Short Delay Slot | 
|  | 437 | def JALS_MM   : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>; | 
|  | 438 | def JALRS_MM  : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>; | 
|  | 439 |  | 
| Zoran Jovanovic | 8a80aa7 | 2013-11-04 14:53:22 +0000 | [diff] [blame] | 440 | /// Branch Instructions | 
|  | 441 | def BEQ_MM  : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>, | 
|  | 442 | BEQ_FM_MM<0x25>; | 
|  | 443 | def BNE_MM  : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>, | 
|  | 444 | BEQ_FM_MM<0x2d>; | 
|  | 445 | def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>, | 
|  | 446 | BGEZ_FM_MM<0x2>; | 
|  | 447 | def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>, | 
|  | 448 | BGEZ_FM_MM<0x6>; | 
|  | 449 | def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>, | 
|  | 450 | BGEZ_FM_MM<0x4>; | 
|  | 451 | def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>, | 
|  | 452 | BGEZ_FM_MM<0x0>; | 
|  | 453 | def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>, | 
|  | 454 | BGEZAL_FM_MM<0x03>; | 
|  | 455 | def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>, | 
|  | 456 | BGEZAL_FM_MM<0x01>; | 
| Zoran Jovanovic | c18b6d1 | 2013-11-07 14:35:24 +0000 | [diff] [blame] | 457 |  | 
| Zoran Jovanovic | ed6dd6b | 2014-09-12 13:51:58 +0000 | [diff] [blame] | 458 | /// Branch Instructions - Short Delay Slot | 
|  | 459 | def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm, | 
|  | 460 | GPR32Opnd>, BGEZAL_FM_MM<0x13>; | 
|  | 461 | def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm, | 
|  | 462 | GPR32Opnd>, BGEZAL_FM_MM<0x11>; | 
|  | 463 |  | 
| Zoran Jovanovic | 8e918c3 | 2013-12-19 16:25:00 +0000 | [diff] [blame] | 464 | /// Control Instructions | 
|  | 465 | def SYNC_MM    : MMRel, SYNC_FT<"sync">, SYNC_FM_MM; | 
|  | 466 | def BREAK_MM   : MMRel, BRK_FT<"break">, BRK_FM_MM; | 
|  | 467 | def SYSCALL_MM : MMRel, SYS_FT<"syscall">, SYS_FM_MM; | 
| Zoran Jovanovic | a0f5328 | 2014-03-20 10:41:37 +0000 | [diff] [blame] | 468 | def WAIT_MM    : WaitMM<"wait">, WAIT_FM_MM; | 
| Zoran Jovanovic | 8e918c3 | 2013-12-19 16:25:00 +0000 | [diff] [blame] | 469 | def ERET_MM    : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>; | 
|  | 470 | def DERET_MM   : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>; | 
| Daniel Sanders | 387fc15 | 2014-05-13 11:45:36 +0000 | [diff] [blame] | 471 | def EI_MM      : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>, | 
|  | 472 | ISA_MIPS32R2; | 
|  | 473 | def DI_MM      : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>, | 
|  | 474 | ISA_MIPS32R2; | 
| Zoran Jovanovic | 8e918c3 | 2013-12-19 16:25:00 +0000 | [diff] [blame] | 475 |  | 
| Zoran Jovanovic | c18b6d1 | 2013-11-07 14:35:24 +0000 | [diff] [blame] | 476 | /// Trap Instructions | 
|  | 477 | def TEQ_MM  : MMRel, TEQ_FT<"teq", GPR32Opnd>, TEQ_FM_MM<0x0>; | 
|  | 478 | def TGE_MM  : MMRel, TEQ_FT<"tge", GPR32Opnd>, TEQ_FM_MM<0x08>; | 
|  | 479 | def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd>, TEQ_FM_MM<0x10>; | 
|  | 480 | def TLT_MM  : MMRel, TEQ_FT<"tlt", GPR32Opnd>, TEQ_FM_MM<0x20>; | 
|  | 481 | def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd>, TEQ_FM_MM<0x28>; | 
|  | 482 | def TNE_MM  : MMRel, TEQ_FT<"tne", GPR32Opnd>, TEQ_FM_MM<0x30>; | 
| Zoran Jovanovic | ccb70ca | 2013-11-13 13:15:03 +0000 | [diff] [blame] | 483 |  | 
|  | 484 | def TEQI_MM  : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>; | 
|  | 485 | def TGEI_MM  : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>; | 
|  | 486 | def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>; | 
|  | 487 | def TLTI_MM  : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>; | 
|  | 488 | def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>; | 
|  | 489 | def TNEI_MM  : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>; | 
| Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 490 |  | 
|  | 491 | /// Load-linked, Store-conditional | 
|  | 492 | def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>; | 
|  | 493 | def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>; | 
| Zoran Jovanovic | 4e7ac4a | 2014-09-12 13:33:33 +0000 | [diff] [blame] | 494 |  | 
|  | 495 | def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>; | 
|  | 496 | def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>; | 
|  | 497 | def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>; | 
|  | 498 | def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>; | 
| Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 499 | } | 
| Zoran Jovanovic | a0f5328 | 2014-03-20 10:41:37 +0000 | [diff] [blame] | 500 |  | 
|  | 501 | //===----------------------------------------------------------------------===// | 
|  | 502 | // MicroMips instruction aliases | 
|  | 503 | //===----------------------------------------------------------------------===// | 
|  | 504 |  | 
|  | 505 | let Predicates = [InMicroMips] in { | 
| Daniel Sanders | 7d290b0 | 2014-05-08 16:12:31 +0000 | [diff] [blame] | 506 | def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>; | 
| Zoran Jovanovic | a0f5328 | 2014-03-20 10:41:37 +0000 | [diff] [blame] | 507 | } |