blob: c8a04c02d07dfa94e9e268da66cc3cbe6f3d94e3 [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner76ac0682005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Chengcde9e302006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov383a3242007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Gordon Henriksen92319582008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000021#include "llvm/Target/TargetLowering.h"
Evan Cheng8703c412010-01-26 19:04:47 +000022#include "llvm/Target/TargetOptions.h"
Ted Kremenek2175b552008-09-03 02:54:11 +000023#include "llvm/CodeGen/FastISel.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000024#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindolae636fc02007-08-31 15:06:30 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000026
27namespace llvm {
Chris Lattner76ac0682005-11-15 00:40:23 +000028 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000029 // X86 Specific DAG Nodes
Chris Lattner76ac0682005-11-15 00:40:23 +000030 enum NodeType {
31 // Start the numbering where the builtin ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000033
Evan Chenge9fbc3f2007-12-14 02:13:44 +000034 /// BSF - Bit scan forward.
35 /// BSR - Bit scan reverse.
36 BSF,
37 BSR,
38
Evan Cheng9c249c32006-01-09 18:33:28 +000039 /// SHLD, SHRD - Double shift instructions. These correspond to
40 /// X86::SHLDxx and X86::SHRDxx instructions.
41 SHLD,
42 SHRD,
43
Evan Cheng2dd217b2006-01-31 03:14:29 +000044 /// FAND - Bitwise logical AND of floating point values. This corresponds
45 /// to X86::ANDPS or X86::ANDPD.
46 FAND,
47
Evan Cheng4363e882007-01-05 07:55:56 +000048 /// FOR - Bitwise logical OR of floating point values. This corresponds
49 /// to X86::ORPS or X86::ORPD.
50 FOR,
51
Evan Cheng72d5c252006-01-31 22:28:30 +000052 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
53 /// to X86::XORPS or X86::XORPD.
54 FXOR,
55
Evan Cheng82241c82007-01-05 21:37:56 +000056 /// FSRL - Bitwise logical right shift of floating point values. These
57 /// corresponds to X86::PSRLDQ.
Evan Cheng4363e882007-01-05 07:55:56 +000058 FSRL,
59
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000060 /// CALL - These operations represent an abstract X86 call
Chris Lattner76ac0682005-11-15 00:40:23 +000061 /// instruction, which includes a bunch of information. In particular the
62 /// operands of these node are:
63 ///
64 /// #0 - The incoming token chain
65 /// #1 - The callee
66 /// #2 - The number of arg bytes the caller pushes on the stack.
67 /// #3 - The number of arg bytes the callee pops off the stack.
68 /// #4 - The value to pass in AL/AX/EAX (optional)
69 /// #5 - The value to pass in DL/DX/EDX (optional)
70 ///
71 /// The result values of these nodes are:
72 ///
73 /// #0 - The outgoing token chain
74 /// #1 - The first register result value (optional)
75 /// #2 - The second register result value (optional)
76 ///
Chris Lattner76ac0682005-11-15 00:40:23 +000077 CALL,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000078
Michael J. Spencer9cafc872010-10-20 23:40:27 +000079 /// RDTSC_DAG - This operation implements the lowering for
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +000080 /// readcyclecounter
81 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +000082
83 /// X86 compare and logical compare instructions.
Evan Cheng80700992007-09-17 17:42:53 +000084 CMP, COMI, UCOMI,
Evan Cheng225a4d02005-12-17 01:21:05 +000085
Dan Gohman25a767d2008-12-23 22:45:23 +000086 /// X86 bit-test instructions.
87 BT,
88
Chris Lattner846c20d2010-12-20 00:59:46 +000089 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the EFLAGS
90 /// operand, usually produced by a CMP instruction.
Evan Chengc1583db2005-12-21 20:21:51 +000091 SETCC,
92
Evan Cheng0e8b9e32009-12-15 00:53:42 +000093 // Same as SETCC except it's materialized with a sbb and the value is all
94 // one's or all zero's.
Chris Lattner9edf3f52010-12-19 22:08:31 +000095 SETCC_CARRY, // R = carry_bit ? ~0 : 0
Evan Cheng0e8b9e32009-12-15 00:53:42 +000096
Stuart Hastingsbe605492011-06-03 23:53:54 +000097 /// X86 FP SETCC, implemented with CMP{cc}SS/CMP{cc}SD.
98 /// Operands are two FP values to compare; result is a mask of
99 /// 0s or 1s. Generally DTRT for C/C++ with NaNs.
100 FSETCCss, FSETCCsd,
101
Stuart Hastings9f208042011-06-01 04:39:42 +0000102 /// X86 MOVMSK{pd|ps}, extracts sign bits of two or four FP values,
103 /// result in an integer GPR. Needs masking for scalar result.
104 FGETSIGNx86,
105
Chris Lattnera492d292009-03-12 06:46:02 +0000106 /// X86 conditional moves. Operand 0 and operand 1 are the two values
107 /// to select from. Operand 2 is the condition code, and operand 3 is the
108 /// flag operand produced by a CMP or TEST instruction. It also writes a
109 /// flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000110 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000111
Dan Gohman4a683472009-03-23 15:40:10 +0000112 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
113 /// is the block to branch if condition is true, operand 2 is the
114 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengc1583db2005-12-21 20:21:51 +0000115 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000116 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000117
Dan Gohman4a683472009-03-23 15:40:10 +0000118 /// Return with a flag operand. Operand 0 is the chain operand, operand
119 /// 1 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000120 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000121
122 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
123 REP_STOS,
124
125 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
126 REP_MOVS,
Evan Cheng72d5c252006-01-31 22:28:30 +0000127
Evan Cheng5588de92006-02-18 00:15:05 +0000128 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
129 /// at function entry, used for PIC code.
130 GlobalBaseReg,
Evan Cheng1f342c22006-02-23 02:43:52 +0000131
Bill Wendling24c79f22008-09-16 21:48:12 +0000132 /// Wrapper - A wrapper node for TargetConstantPool,
133 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000134 Wrapper,
Evan Chengd5e905d2006-03-21 23:01:21 +0000135
Evan Chengae1cd752006-11-30 21:55:46 +0000136 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
137 /// relative displacements.
138 WrapperRIP,
139
Dale Johannesendd224d22010-09-30 23:57:10 +0000140 /// MOVDQ2Q - Copies a 64-bit value from the low word of an XMM vector
141 /// to an MMX vector. If you think this is too close to the previous
142 /// mnemonic, so do I; blame Intel.
143 MOVDQ2Q,
144
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000145 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
146 /// i32, corresponds to X86::PEXTRB.
147 PEXTRB,
148
Evan Chengcbffa462006-03-31 19:22:53 +0000149 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng5fd7c692006-03-31 21:55:24 +0000150 /// i32, corresponds to X86::PEXTRW.
Evan Chengcbffa462006-03-31 19:22:53 +0000151 PEXTRW,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000152
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000153 /// INSERTPS - Insert any element of a 4 x float vector into any element
154 /// of a destination 4 x floatvector.
155 INSERTPS,
156
157 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
158 /// corresponds to X86::PINSRB.
159 PINSRB,
160
Evan Cheng5fd7c692006-03-31 21:55:24 +0000161 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
162 /// corresponds to X86::PINSRW.
Chris Lattnera8288502010-02-23 02:07:48 +0000163 PINSRW, MMX_PINSRW,
Evan Cheng49683ba2006-11-10 21:43:37 +0000164
Nate Begemane684da32009-02-23 08:49:38 +0000165 /// PSHUFB - Shuffle 16 8-bit values within a vector.
166 PSHUFB,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000167
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +0000168 /// ANDNP - Bitwise Logical AND NOT of Packed FP values.
169 ANDNP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000170
Craig Topper81390be2011-11-19 07:33:10 +0000171 /// PSIGN - Copy integer sign.
172 PSIGN,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000173
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000174 /// BLENDV - Blend where the selector is an XMM.
Nadav Rotemde838da2011-09-09 20:29:17 +0000175 BLENDV,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000176
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000177 /// BLENDxx - Blend where the selector is an immediate.
178 BLENDPW,
179 BLENDPS,
180 BLENDPD,
181
Craig Topperf984efb2011-11-19 09:02:40 +0000182 /// HADD - Integer horizontal add.
183 HADD,
184
185 /// HSUB - Integer horizontal sub.
186 HSUB,
187
Duncan Sands0e4fcb82011-09-22 20:15:48 +0000188 /// FHADD - Floating point horizontal add.
189 FHADD,
190
191 /// FHSUB - Floating point horizontal sub.
192 FHSUB,
193
Evan Cheng49683ba2006-11-10 21:43:37 +0000194 /// FMAX, FMIN - Floating point max and min.
195 ///
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000196 FMAX, FMIN,
Dan Gohman57111e72007-07-10 00:05:58 +0000197
198 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
199 /// approximation. Note that these typically require refinement
200 /// in order to obtain suitable precision.
201 FRSQRT, FRCP,
202
Rafael Espindola3b2df102009-04-08 21:14:34 +0000203 // TLSADDR - Thread Local Storage.
204 TLSADDR,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000205
Hans Wennborg789acfb2012-06-01 16:27:21 +0000206 // TLSBASEADDR - Thread Local Storage. A call to get the start address
207 // of the TLS block for the current module.
208 TLSBASEADDR,
209
Eric Christopherb0e1a452010-06-03 04:07:48 +0000210 // TLSCALL - Thread Local Storage. When calling to an OS provided
211 // thunk at the address from an earlier relocation.
212 TLSCALL,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000213
Evan Cheng78af38c2008-05-08 00:57:18 +0000214 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000215 EH_RETURN,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000216
Arnold Schwaighofer7da2bce2008-03-19 16:39:45 +0000217 /// TC_RETURN - Tail call return.
218 /// operand #0 chain
219 /// operand #1 callee (register or absolute)
220 /// operand #2 stack adjustment
221 /// operand #3 optional in flag
Anton Korobeynikov91460e42007-11-16 01:31:51 +0000222 TC_RETURN,
223
Evan Cheng961339b2008-05-09 21:53:03 +0000224 // VZEXT_MOVL - Vector move low and zero extend.
225 VZEXT_MOVL,
226
Craig Topper1d471e32012-02-05 03:14:49 +0000227 // VSEXT_MOVL - Vector move low and sign extend.
Elena Demikhovskyfb449802012-02-02 09:10:43 +0000228 VSEXT_MOVL,
229
Michael Liao34107b92012-08-14 21:24:47 +0000230 // VFPEXT - Vector FP extend.
231 VFPEXT,
232
Craig Topper09462642012-01-22 19:15:14 +0000233 // VSHL, VSRL - 128-bit vector logical left / right shift
234 VSHLDQ, VSRLDQ,
235
236 // VSHL, VSRL, VSRA - Vector shift elements
237 VSHL, VSRL, VSRA,
238
239 // VSHLI, VSRLI, VSRAI - Vector shift elements by immediate
240 VSHLI, VSRLI, VSRAI,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000241
Craig Topper0b7ad762012-01-22 23:36:02 +0000242 // CMPP - Vector packed double/float comparison.
243 CMPP,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000244
Nate Begeman55b7bec2008-07-17 16:51:19 +0000245 // PCMP* - Vector integer comparisons.
Craig Topperbd4884372012-01-22 22:42:16 +0000246 PCMPEQ, PCMPGT,
Bill Wendling1a317672008-12-12 00:56:36 +0000247
Chris Lattner364bb0a2010-12-05 07:30:36 +0000248 // ADD, SUB, SMUL, etc. - Arithmetic operations with FLAGS results.
Chris Lattner846c20d2010-12-20 00:59:46 +0000249 ADD, SUB, ADC, SBB, SMUL,
Dan Gohman722b1ee2009-09-18 19:59:53 +0000250 INC, DEC, OR, XOR, AND,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000251
Craig Topper965de2c2011-10-14 07:06:56 +0000252 ANDN, // ANDN - Bitwise AND NOT with FLAGS results.
253
Craig Topper039a7902011-10-21 06:55:01 +0000254 BLSI, // BLSI - Extract lowest set isolated bit
255 BLSMSK, // BLSMSK - Get mask up to lowest set bit
256 BLSR, // BLSR - Reset lowest set bit
257
Chris Lattner364bb0a2010-12-05 07:30:36 +0000258 UMUL, // LOW, HI, FLAGS = umul LHS, RHS
Evan Chenga84a3182009-03-30 21:36:47 +0000259
260 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopherf7802a32009-07-29 00:28:05 +0000261 MUL_IMM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000262
Eric Christopherf7802a32009-07-29 00:28:05 +0000263 // PTEST - Vector bitwise comparisons
Dan Gohman0700a562009-08-15 01:38:56 +0000264 PTEST,
265
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000266 // TESTP - Vector packed fp sign bitwise comparisons
267 TESTP,
268
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000269 // Several flavors of instructions with vector shuffle behaviors.
270 PALIGN,
271 PSHUFD,
272 PSHUFHW,
273 PSHUFLW,
Craig Topper6e54ba72011-12-31 23:50:21 +0000274 SHUFP,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000275 MOVDDUP,
276 MOVSHDUP,
277 MOVSLDUP,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000278 MOVLHPS,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000279 MOVLHPD,
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000280 MOVHLPS,
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000281 MOVLPS,
282 MOVLPD,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000283 MOVSD,
284 MOVSS,
Craig Topper8d4ba192011-12-06 08:21:25 +0000285 UNPCKL,
286 UNPCKH,
Craig Topperbafd2242011-11-30 06:25:25 +0000287 VPERMILP,
Craig Topperb86fa402012-04-16 00:41:45 +0000288 VPERMV,
289 VPERMI,
Craig Topper0a672ea2011-11-30 07:47:51 +0000290 VPERM2X128,
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000291 VBROADCAST,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000292
Craig Topper1d471e32012-02-05 03:14:49 +0000293 // PMULUDQ - Vector multiply packed unsigned doubleword integers
294 PMULUDQ,
295
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000296 // FMA nodes
297 FMADD,
298 FNMADD,
299 FMSUB,
300 FNMSUB,
301 FMADDSUB,
302 FMSUBADD,
303
Dan Gohman0700a562009-08-15 01:38:56 +0000304 // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
305 // according to %al. An operator is needed so that this can be expanded
306 // with control flow.
Dan Gohman48b185d2009-09-25 20:36:54 +0000307 VASTART_SAVE_XMM_REGS,
308
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000309 // WIN_ALLOCA - Windows's _chkstk call to do stack probing.
310 WIN_ALLOCA,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000311
Rafael Espindola33530172011-08-30 19:43:21 +0000312 // SEG_ALLOCA - For allocating variable amounts of stack space when using
313 // segmented stacks. Check if the current stacklet has enough space, and
Rafael Espindola9d96c942011-09-06 19:29:31 +0000314 // falls back to heap allocation if not.
Rafael Espindola33530172011-08-30 19:43:21 +0000315 SEG_ALLOCA,
316
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000317 // WIN_FTOL - Windows's _ftol2 runtime routine to do fptoui.
318 WIN_FTOL,
319
Duncan Sands7c601de2010-11-20 11:25:00 +0000320 // Memory barrier
321 MEMBARRIER,
322 MFENCE,
323 SFENCE,
324 LFENCE,
325
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000326 // FNSTSW16r - Store FP status word into i16 register.
327 FNSTSW16r,
328
329 // SAHF - Store contents of %ah into %eflags.
330 SAHF,
331
Benjamin Kramer0ab27942012-07-12 09:31:43 +0000332 // RDRAND - Get a random integer and indicate whether it is valid in CF.
333 RDRAND,
334
Craig Topperab47fe42012-08-06 06:22:36 +0000335 // PCMP*STRI
336 PCMPISTRI,
337 PCMPESTRI,
338
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000339 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
340 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
Dan Gohman48b185d2009-09-25 20:36:54 +0000341 // Atomic 64-bit binary operations.
342 ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
343 ATOMSUB64_DAG,
344 ATOMOR64_DAG,
345 ATOMXOR64_DAG,
346 ATOMAND64_DAG,
347 ATOMNAND64_DAG,
Eric Christopher9a773822010-07-22 02:48:34 +0000348 ATOMSWAP64_DAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000349
Eli Friedman5e570422011-08-26 21:21:21 +0000350 // LCMPXCHG_DAG, LCMPXCHG8_DAG, LCMPXCHG16_DAG - Compare and swap.
Chris Lattnere479e962010-09-21 23:59:42 +0000351 LCMPXCHG_DAG,
Chris Lattner54e53292010-09-22 00:34:38 +0000352 LCMPXCHG8_DAG,
Eli Friedman5e570422011-08-26 21:21:21 +0000353 LCMPXCHG16_DAG,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000354
Chris Lattner54e53292010-09-22 00:34:38 +0000355 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Chris Lattner78f518b2010-09-22 01:05:16 +0000356 VZEXT_LOAD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000357
Chris Lattnered85da52010-09-22 01:11:26 +0000358 // FNSTCW16m - Store FP control world into i16 memory.
359 FNSTCW16m,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000360
Chris Lattner78f518b2010-09-22 01:05:16 +0000361 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
362 /// integer destination in memory and a FP reg source. This corresponds
363 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
364 /// has two inputs (token chain and address) and two outputs (int value
365 /// and token chain).
366 FP_TO_INT16_IN_MEM,
367 FP_TO_INT32_IN_MEM,
Chris Lattnera5156c32010-09-22 01:28:21 +0000368 FP_TO_INT64_IN_MEM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000369
Chris Lattnera5156c32010-09-22 01:28:21 +0000370 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
371 /// integer source in memory and FP reg result. This corresponds to the
372 /// X86::FILD*m instructions. It has three inputs (token chain, address,
373 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
374 /// also produces a flag).
375 FILD,
376 FILD_FLAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000377
Chris Lattnera5156c32010-09-22 01:28:21 +0000378 /// FLD - This instruction implements an extending load to FP stack slots.
379 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
380 /// operand, ptr to load from, and a ValueType node indicating the type
381 /// to load to.
382 FLD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000383
Chris Lattnera5156c32010-09-22 01:28:21 +0000384 /// FST - This instruction implements a truncating store to FP stack
385 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
386 /// chain operand, value to store, address, and a ValueType to store it
387 /// as.
Dan Gohman395a8982010-10-12 18:00:49 +0000388 FST,
389
390 /// VAARG_64 - This instruction grabs the address of the next argument
391 /// from a va_list. (reads and modifies the va_list in memory)
392 VAARG_64
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000393
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000394 // WARNING: Do not add anything in the end unless you want the node to
395 // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
396 // thought as target memory ops!
Chris Lattner76ac0682005-11-15 00:40:23 +0000397 };
398 }
399
Evan Cheng084a1cd2008-01-29 19:34:22 +0000400 /// Define some predicates that are used for node matching.
401 namespace X86 {
David Greenec4da1102011-02-03 15:50:00 +0000402 /// isVEXTRACTF128Index - Return true if the specified
403 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
404 /// suitable for input to VEXTRACTF128.
405 bool isVEXTRACTF128Index(SDNode *N);
406
David Greene653f1ee2011-02-04 16:08:29 +0000407 /// isVINSERTF128Index - Return true if the specified
408 /// INSERT_SUBVECTOR operand specifies a subvector insert that is
409 /// suitable for input to VINSERTF128.
410 bool isVINSERTF128Index(SDNode *N);
411
David Greenec4da1102011-02-03 15:50:00 +0000412 /// getExtractVEXTRACTF128Immediate - Return the appropriate
413 /// immediate to extract the specified EXTRACT_SUBVECTOR index
414 /// with VEXTRACTF128 instructions.
415 unsigned getExtractVEXTRACTF128Immediate(SDNode *N);
416
David Greene653f1ee2011-02-04 16:08:29 +0000417 /// getInsertVINSERTF128Immediate - Return the appropriate
418 /// immediate to insert at the specified INSERT_SUBVECTOR index
419 /// with VINSERTF128 instructions.
420 unsigned getInsertVINSERTF128Immediate(SDNode *N);
421
Evan Chenge62288f2009-07-30 08:33:02 +0000422 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
423 /// constant +0.0.
424 bool isZeroNode(SDValue Elt);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000425
426 /// isOffsetSuitableForCodeModel - Returns true of the given offset can be
427 /// fit into displacement field of the instruction.
428 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
429 bool hasSymbolicDisplacement = true);
Evan Cheng3a0c5e52011-06-23 17:54:54 +0000430
431
432 /// isCalleePop - Determines whether the callee is required to pop its
433 /// own arguments. Callee pop is necessary to support tail calls.
434 bool isCalleePop(CallingConv::ID CallingConv,
435 bool is64Bit, bool IsVarArg, bool TailCallOpt);
Evan Cheng084a1cd2008-01-29 19:34:22 +0000436 }
437
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000438 //===--------------------------------------------------------------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +0000439 // X86TargetLowering - X86 Implementation of the TargetLowering interface
440 class X86TargetLowering : public TargetLowering {
Chris Lattner76ac0682005-11-15 00:40:23 +0000441 public:
Dan Gohmaneabd6472008-05-14 01:58:56 +0000442 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattner76ac0682005-11-15 00:40:23 +0000443
Chris Lattner4bfbe932010-01-26 05:02:42 +0000444 virtual unsigned getJumpTableEncoding() const;
Chris Lattner9c1efcd2010-01-25 23:38:14 +0000445
Owen Andersonb2c80da2011-02-25 21:41:48 +0000446 virtual MVT getShiftAmountTy(EVT LHSTy) const { return MVT::i8; }
447
Chris Lattner4bfbe932010-01-26 05:02:42 +0000448 virtual const MCExpr *
449 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
450 const MachineBasicBlock *MBB, unsigned uid,
451 MCContext &Ctx) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000452
Evan Cheng797d56f2007-11-09 01:32:10 +0000453 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
454 /// jumptable.
Chris Lattner4bfbe932010-01-26 05:02:42 +0000455 virtual SDValue getPICJumpTableRelocBase(SDValue Table,
456 SelectionDAG &DAG) const;
Chris Lattner8a785d72010-01-26 06:28:43 +0000457 virtual const MCExpr *
458 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
459 unsigned JTI, MCContext &Ctx) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000460
Chris Lattner74f5bcf2007-02-26 04:01:25 +0000461 /// getStackPtrReg - Return the stack pointer register we are using: either
462 /// ESP or RSP.
463 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng35abd842008-01-23 23:17:41 +0000464
465 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
466 /// function arguments in the caller parameter area. For X86, aggregates
467 /// that contains are placed at 16-byte boundaries while the rest are at
468 /// 4-byte boundaries.
Chris Lattner229907c2011-07-18 04:54:35 +0000469 virtual unsigned getByValTypeAlignment(Type *Ty) const;
Evan Chengef377ad2008-05-15 08:39:06 +0000470
471 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000472 /// and store operations as a result of memset, memcpy, and memmove
473 /// lowering. If DstAlign is zero that means it's safe to destination
474 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
475 /// means there isn't a need to check it against alignment requirement,
476 /// probably because the source does not need to be loaded. If
Lang Hames58dba012011-10-26 23:50:43 +0000477 /// 'IsZeroVal' is true, that means it's safe to return a
Evan Cheng61399372010-04-02 19:36:14 +0000478 /// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengebe47c82010-04-08 07:37:57 +0000479 /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
480 /// constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000481 /// It returns EVT::Other if the type should be determined using generic
482 /// target-independent logic.
Evan Cheng61399372010-04-02 19:36:14 +0000483 virtual EVT
Evan Chengebe47c82010-04-08 07:37:57 +0000484 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Lang Hames58dba012011-10-26 23:50:43 +0000485 bool IsZeroVal, bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +0000486 MachineFunction &MF) const;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000487
488 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
489 /// unaligned memory accesses. of the specified type.
490 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const {
491 return true;
492 }
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000493
Chris Lattner76ac0682005-11-15 00:40:23 +0000494 /// LowerOperation - Provide custom lowering hooks for some operations.
495 ///
Dan Gohman21cea8a2010-04-17 15:26:15 +0000496 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000497
Duncan Sands6ed40142008-12-01 11:39:25 +0000498 /// ReplaceNodeResults - Replace the results of node with an illegal result
499 /// type with new values built out of custom code.
Chris Lattnerf81d5882007-11-24 07:07:01 +0000500 ///
Duncan Sands6ed40142008-12-01 11:39:25 +0000501 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000502 SelectionDAG &DAG) const;
Chris Lattnerf81d5882007-11-24 07:07:01 +0000503
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000504
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000505 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Evan Cheng5987cfb2006-07-07 08:33:52 +0000506
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000507 /// isTypeDesirableForOp - Return true if the target has native support for
508 /// the specified value type and it is 'desirable' to use the type for the
509 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
510 /// instruction encodings are longer and some i16 instructions are slow.
511 virtual bool isTypeDesirableForOp(unsigned Opc, EVT VT) const;
512
513 /// isTypeDesirable - Return true if the target has native support for the
514 /// specified value type and it is 'desirable' to use the type. e.g. On x86
515 /// i16 is legal, but undesirable since i16 instruction encodings are longer
516 /// and some i16 instructions are slow.
517 virtual bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const;
Evan Chengaf56fac2010-04-16 06:14:10 +0000518
Dan Gohman25c16532010-05-01 00:01:06 +0000519 virtual MachineBasicBlock *
520 EmitInstrWithCustomInserter(MachineInstr *MI,
521 MachineBasicBlock *MBB) const;
Evan Cheng339edad2006-01-11 00:33:36 +0000522
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000523
Evan Cheng6af02632005-12-20 06:22:03 +0000524 /// getTargetNodeName - This method returns the name of a target specific
525 /// DAG node.
526 virtual const char *getTargetNodeName(unsigned Opcode) const;
527
Duncan Sandsf2641e12011-09-06 19:07:46 +0000528 /// getSetCCResultType - Return the value type to use for ISD::SETCC.
529 virtual EVT getSetCCResultType(EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000530
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000531 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
532 /// in Mask are known to be either zero or one and return them in the
Nate Begeman8a77efe2006-02-16 21:11:51 +0000533 /// KnownZero/KnownOne bitsets.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000534 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000535 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +0000536 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +0000537 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000538 unsigned Depth = 0) const;
Evan Cheng2609d5e2008-05-12 19:56:52 +0000539
Owen Anderson5e65dfb2010-09-21 20:42:50 +0000540 // ComputeNumSignBitsForTargetNode - Determine the number of bits in the
541 // operation that are sign bits.
542 virtual unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
543 unsigned Depth) const;
544
Evan Cheng2609d5e2008-05-12 19:56:52 +0000545 virtual bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000546 isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000547
Dan Gohman21cea8a2010-04-17 15:26:15 +0000548 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000549
Chris Lattner5849d222009-07-20 17:51:36 +0000550 virtual bool ExpandInlineAsm(CallInst *CI) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000551
Chris Lattnerd6855142007-03-25 02:14:49 +0000552 ConstraintType getConstraintType(const std::string &Constraint) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000553
John Thompsone8360b72010-10-29 17:29:13 +0000554 /// Examine constraint string and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +0000555 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000556 virtual ConstraintWeight getSingleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +0000557 AsmOperandInfo &info, const char *constraint) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000558
Owen Anderson53aa7a92009-08-10 22:56:29 +0000559 virtual const char *LowerXConstraint(EVT ConstraintVT) const;
Dale Johannesen2b3bc302008-01-29 02:21:21 +0000560
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000561 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chenge0add202008-09-24 00:05:32 +0000562 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
563 /// true it means one of the asm constraint of the inline asm instruction
564 /// being processed is 'm'.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000565 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +0000566 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000567 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +0000568 SelectionDAG &DAG) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000569
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000570 /// getRegForInlineAsmConstraint - Given a physical register constraint
571 /// (e.g. {edx}), return the register number and the register class for the
572 /// register. This should only be used for C_Register constraints. On
573 /// error, this returns a register number of 0.
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000574 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +0000575 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000576 EVT VT) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000577
Chris Lattner1eb94d92007-03-30 23:15:24 +0000578 /// isLegalAddressingMode - Return true if the addressing mode represented
579 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattner229907c2011-07-18 04:54:35 +0000580 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Chris Lattner1eb94d92007-03-30 23:15:24 +0000581
Evan Chengf579bec2012-07-17 06:53:39 +0000582 /// isLegalICmpImmediate - Return true if the specified immediate is legal
583 /// icmp immediate, that is the target has icmp instructions which can
584 /// compare a register against the immediate without having to materialize
585 /// the immediate into a register.
586 virtual bool isLegalICmpImmediate(int64_t Imm) const;
587
588 /// isLegalAddImmediate - Return true if the specified immediate is legal
589 /// add immediate, that is the target has add instructions which can
590 /// add a register and the immediate without having to materialize
591 /// the immediate into a register.
592 virtual bool isLegalAddImmediate(int64_t Imm) const;
593
Evan Cheng7f3d0242007-10-26 01:56:11 +0000594 /// isTruncateFree - Return true if it's free to truncate a value of
595 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
596 /// register EAX to i16 by referencing its sub-register AX.
Chris Lattner229907c2011-07-18 04:54:35 +0000597 virtual bool isTruncateFree(Type *Ty1, Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000598 virtual bool isTruncateFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000599
600 /// isZExtFree - Return true if any actual instruction that defines a
601 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
602 /// register. This does not necessarily include registers defined in
603 /// unknown ways, such as incoming arguments, or copies from unknown
604 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
605 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
606 /// all instructions that define 32-bit values implicit zero-extend the
607 /// result out to 64 bits.
Chris Lattner229907c2011-07-18 04:54:35 +0000608 virtual bool isZExtFree(Type *Ty1, Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000609 virtual bool isZExtFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000610
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000611 /// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
612 /// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
613 /// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
614 /// is expanded to mul + add.
615 virtual bool isFMAFasterThanMulAndAdd(EVT) const { return true; }
616
Evan Chenga9cda8a2009-05-28 00:35:15 +0000617 /// isNarrowingProfitable - Return true if it's profitable to narrow
618 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
619 /// from i32 to i8 but not from i32 to i16.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000620 virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const;
Evan Chenga9cda8a2009-05-28 00:35:15 +0000621
Evan Cheng16993aa2009-10-27 19:56:55 +0000622 /// isFPImmLegal - Returns true if the target can instruction select the
623 /// specified FP immediate natively. If false, the legalizer will
624 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000625 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000626
Evan Cheng68ad48b2006-03-22 18:59:22 +0000627 /// isShuffleMaskLegal - Targets can use this to indicate that they only
628 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000629 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
630 /// values are assumed to be legal.
Nate Begeman5f829d82009-04-29 05:20:52 +0000631 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000632 EVT VT) const;
Evan Cheng60f0b892006-04-20 08:58:49 +0000633
634 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
635 /// used by Targets can use this to indicate if there is a suitable
636 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
637 /// pool entry.
Nate Begeman5f829d82009-04-29 05:20:52 +0000638 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000639 EVT VT) const;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000640
641 /// ShouldShrinkFPConstant - If true, then instruction selection should
642 /// seek to shrink the FP constant of the specified type to a smaller type
643 /// in order to save space and / or reduce runtime.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000644 virtual bool ShouldShrinkFPConstant(EVT VT) const {
Evan Cheng0a62cb42008-03-05 01:30:59 +0000645 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
646 // expensive than a straight movsd. On the other hand, it's important to
647 // shrink long double fp constant since fldt is very slow.
Owen Anderson9f944592009-08-11 20:47:22 +0000648 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000649 }
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000650
Dan Gohman4df9d9c2010-05-11 16:21:03 +0000651 const X86Subtarget* getSubtarget() const {
Dan Gohman544ab2c2008-04-12 04:36:06 +0000652 return Subtarget;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000653 }
654
Chris Lattner7dc00e82008-01-18 06:52:41 +0000655 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
656 /// computed in an SSE register, not on the X87 floating point stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000657 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson9f944592009-08-11 20:47:22 +0000658 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
659 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner7dc00e82008-01-18 06:52:41 +0000660 }
Dan Gohman4619e932008-08-19 21:32:53 +0000661
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000662 /// isTargetFTOL - Return true if the target uses the MSVC _ftol2 routine
663 /// for fptoui.
664 bool isTargetFTOL() const {
665 return Subtarget->isTargetWindows() && !Subtarget->is64Bit();
666 }
667
668 /// isIntegerTypeFTOL - Return true if the MSVC _ftol2 routine should be
669 /// used for fptoui to the given type.
670 bool isIntegerTypeFTOL(EVT VT) const {
671 return isTargetFTOL() && VT == MVT::i64;
672 }
673
Dan Gohman4619e932008-08-19 21:32:53 +0000674 /// createFastISel - This method returns a target specific FastISel object,
675 /// or null if the target does not support "fast" ISel.
Bob Wilson3e6fa462012-08-03 04:06:28 +0000676 virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
677 const TargetLibraryInfo *libInfo) const;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000678
Eric Christopher2ad0c772010-07-06 05:18:56 +0000679 /// getStackCookieLocation - Return true if the target stores stack
680 /// protector cookies at a fixed offset in some non-standard address
681 /// space, and populates the address space and offset as
682 /// appropriate.
683 virtual bool getStackCookieLocation(unsigned &AddressSpace, unsigned &Offset) const;
684
Stuart Hastingse0d34262011-06-06 23:15:58 +0000685 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
686 SelectionDAG &DAG) const;
687
Evan Chengd4218b82010-07-26 21:50:05 +0000688 protected:
689 std::pair<const TargetRegisterClass*, uint8_t>
690 findRepresentativeClass(EVT VT) const;
691
Chris Lattner76ac0682005-11-15 00:40:23 +0000692 private:
Evan Chenga9467aa2006-04-25 20:13:52 +0000693 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
694 /// make the right decision when generating code for different targets.
695 const X86Subtarget *Subtarget;
Dan Gohmaneabd6472008-05-14 01:58:56 +0000696 const X86RegisterInfo *RegInfo;
Anton Korobeynikov6acb2212008-09-09 18:22:57 +0000697 const TargetData *TD;
Evan Chenga9467aa2006-04-25 20:13:52 +0000698
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000699 /// X86StackPtr - X86 physical register used as stack ptr.
700 unsigned X86StackPtr;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000701
702 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
Dale Johannesene36c4002007-09-23 14:52:20 +0000703 /// floating point ops.
704 /// When SSE is available, use it for f32 operations.
705 /// When SSE2 is available, use it for f64 operations.
706 bool X86ScalarSSEf32;
707 bool X86ScalarSSEf64;
Evan Cheng084a1cd2008-01-29 19:34:22 +0000708
Evan Cheng16993aa2009-10-27 19:56:55 +0000709 /// LegalFPImmediates - A list of legal fp immediates.
710 std::vector<APFloat> LegalFPImmediates;
711
712 /// addLegalFPImmediate - Indicate that this x86 target can instruction
713 /// select the specified FP immediate natively.
714 void addLegalFPImmediate(const APFloat& Imm) {
715 LegalFPImmediates.push_back(Imm);
716 }
717
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000718 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000719 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000720 const SmallVectorImpl<ISD::InputArg> &Ins,
721 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000722 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000723 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000724 CallingConv::ID CallConv,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000725 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
726 DebugLoc dl, SelectionDAG &DAG,
727 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000728 unsigned i) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000729 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
730 DebugLoc dl, SelectionDAG &DAG,
731 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000732 ISD::ArgFlagsTy Flags) const;
Rafael Espindolae636fc02007-08-31 15:06:30 +0000733
Gordon Henriksen92319582008-01-05 16:56:59 +0000734 // Call lowering helpers.
Evan Cheng67a69dd2010-01-27 00:07:07 +0000735
736 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
737 /// for tail call optimization. Targets which want to do tail call
738 /// optimization should implement this function.
Evan Cheng6f36a082010-02-02 23:55:14 +0000739 bool IsEligibleForTailCallOptimization(SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000740 CallingConv::ID CalleeCC,
741 bool isVarArg,
Evan Chengae5edee2010-03-15 18:54:48 +0000742 bool isCalleeStructRet,
743 bool isCallerStructRet,
Evan Cheng85476f32010-01-27 06:25:16 +0000744 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000745 const SmallVectorImpl<SDValue> &OutVals,
Evan Cheng85476f32010-01-27 06:25:16 +0000746 const SmallVectorImpl<ISD::InputArg> &Ins,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000747 SelectionDAG& DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000748 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000749 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
750 SDValue Chain, bool IsTailCall, bool Is64Bit,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000751 int FPDiff, DebugLoc dl) const;
Arnold Schwaighofer634fc9a2008-04-12 18:11:06 +0000752
Dan Gohman21cea8a2010-04-17 15:26:15 +0000753 unsigned GetAlignedArgumentStackSize(unsigned StackSize,
754 SelectionDAG &DAG) const;
Evan Chengcde9e302006-01-27 08:10:46 +0000755
Eli Friedmandfe4f252009-05-23 09:59:16 +0000756 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
NAKAMURA Takumibdf94872012-02-25 03:37:25 +0000757 bool isSigned,
758 bool isReplace) const;
Evan Cheng493b8822009-12-09 21:00:30 +0000759
760 SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000761 SelectionDAG &DAG) const;
762 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
763 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
764 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
765 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
766 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
767 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
768 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
769 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
David Greeneb6f16112011-01-26 15:38:49 +0000770 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
David Greenebab5e6e2011-01-26 19:13:22 +0000771 SDValue LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000772 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
773 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Dale Johannesen021052a2009-02-04 20:06:27 +0000774 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
775 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000776 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
777 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
778 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem8f971c22011-05-11 08:12:09 +0000779 SDValue LowerShiftParts(SDValue Op, SelectionDAG &DAG) const;
Wesley Peck527da1b2010-11-23 03:31:01 +0000780 SDValue LowerBITCAST(SDValue op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000781 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
782 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
783 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const;
784 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const;
785 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
786 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
787 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const;
788 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG) const;
789 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Stuart Hastings9f208042011-06-01 04:39:42 +0000790 SDValue LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng9c8cd8c2010-04-21 01:47:12 +0000791 SDValue LowerToBT(SDValue And, ISD::CondCode CC,
792 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000793 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
794 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) const;
795 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
796 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
797 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const;
798 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
799 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
800 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
801 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
802 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const;
803 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Benjamin Kramer0ab27942012-07-12 09:31:43 +0000804 SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000805 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
806 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
807 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const;
808 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000809 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
810 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000811 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
812 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const;
Chandler Carruth7e9453e2011-12-24 10:55:54 +0000813 SDValue LowerCTLZ_ZERO_UNDEF(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000814 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) const;
Craig Topperde926222011-08-24 06:14:18 +0000815 SDValue LowerADD(SDValue Op, SelectionDAG &DAG) const;
816 SDValue LowerSUB(SDValue Op, SelectionDAG &DAG) const;
817 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem8f971c22011-05-11 08:12:09 +0000818 SDValue LowerShift(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000819 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) const;
Bill Wendling66835472008-11-24 19:21:46 +0000820
Dan Gohman21cea8a2010-04-17 15:26:15 +0000821 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const;
822 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const;
823 SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG) const;
Eric Christopher9a773822010-07-22 02:48:34 +0000824 SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const;
Eli Friedman26a48482011-07-27 22:21:52 +0000825 SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem771f2962011-07-14 11:11:14 +0000826 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovsky0e48c702012-02-01 07:56:44 +0000827 SDValue PerformTruncateCombine(SDNode* N, SelectionDAG &DAG, DAGCombinerInfo &DCI) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000828
Bruno Cardoso Lopes9f20e7a2010-08-21 01:32:18 +0000829 // Utility functions to help LowerVECTOR_SHUFFLE
830 SDValue LowerVECTOR_SHUFFLEv8i16(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotemb801ca32012-04-09 07:45:58 +0000831 SDValue LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const;
832 SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes9f20e7a2010-08-21 01:32:18 +0000833
Michael Liao34107b92012-08-14 21:24:47 +0000834 SDValue LowerVectorFpExtend(SDValue &Op, SelectionDAG &DAG) const;
835
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000836 virtual SDValue
837 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000838 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000839 const SmallVectorImpl<ISD::InputArg> &Ins,
840 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000841 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000842 virtual SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000843 LowerCall(CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000844 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000845
846 virtual SDValue
847 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000848 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000849 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000850 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000851 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000852
Evan Chengf8bad082012-04-10 01:51:00 +0000853 virtual bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const;
Evan Chengd4b08732010-11-30 23:55:39 +0000854
Evan Cheng0663f232011-03-21 01:19:09 +0000855 virtual bool mayBeEmittedAsTailCall(CallInst *CI) const;
856
Cameron Zwarich2ef0c692011-03-17 14:53:37 +0000857 virtual EVT
858 getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
859 ISD::NodeType ExtendKind) const;
Cameron Zwarichac106272011-03-16 22:20:18 +0000860
Kenneth Uildriks07119732009-11-07 02:11:54 +0000861 virtual bool
Eric Christopher0713a9d2011-06-08 23:55:35 +0000862 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
Bill Wendling318f03f2012-07-19 00:15:11 +0000863 bool isVarArg,
864 const SmallVectorImpl<ISD::OutputArg> &Outs,
865 LLVMContext &Context) const;
Kenneth Uildriks07119732009-11-07 02:11:54 +0000866
Duncan Sands6ed40142008-12-01 11:39:25 +0000867 void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000868 SelectionDAG &DAG, unsigned NewOp) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000869
Eric Christopher9fe912d2009-08-18 22:50:32 +0000870 /// Utility function to emit string processing sse4.2 instructions
871 /// that return in xmm0.
Evan Chengb82b5512009-09-19 10:09:15 +0000872 /// This takes the instruction to expand, the associated machine basic
873 /// block, the number of args, and whether or not the second arg is
874 /// in memory or not.
Eric Christopher9fe912d2009-08-18 22:50:32 +0000875 MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB,
Mon P Wangc576ee92010-04-04 03:10:48 +0000876 unsigned argNum, bool inMem) const;
Eric Christopher9fe912d2009-08-18 22:50:32 +0000877
Eric Christopherfa6657c2010-11-30 07:20:12 +0000878 /// Utility functions to emit monitor and mwait instructions. These
879 /// need to make sure that the arguments to the intrinsic are in the
880 /// correct registers.
Eric Christopher1a86e842010-11-30 08:10:28 +0000881 MachineBasicBlock *EmitMonitor(MachineInstr *MI,
882 MachineBasicBlock *BB) const;
Eric Christopherfa6657c2010-11-30 07:20:12 +0000883 MachineBasicBlock *EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const;
884
Mon P Wang3e583932008-05-05 19:05:59 +0000885 /// Utility function to emit atomic bitwise operations (and, or, xor).
Evan Chengb82b5512009-09-19 10:09:15 +0000886 /// It takes the bitwise instruction to expand, the associated machine basic
887 /// block, and the associated X86 opcodes for reg/reg and reg/imm.
Mon P Wang3e583932008-05-05 19:05:59 +0000888 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
889 MachineInstr *BInstr,
890 MachineBasicBlock *BB,
891 unsigned regOpc,
Andrew Lenharthf88d50b2008-06-14 05:48:15 +0000892 unsigned immOpc,
Dale Johannesen5afbf512008-08-19 18:47:28 +0000893 unsigned loadOpc,
894 unsigned cxchgOpc,
Dale Johannesen5afbf512008-08-19 18:47:28 +0000895 unsigned notOpc,
896 unsigned EAXreg,
Craig Topper760b1342012-02-22 05:59:10 +0000897 const TargetRegisterClass *RC,
Richard Smith3e8f1f62012-04-13 22:47:00 +0000898 bool Invert = false) const;
Dale Johannesen867d5492008-10-02 18:53:47 +0000899
900 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
901 MachineInstr *BInstr,
902 MachineBasicBlock *BB,
903 unsigned regOpcL,
904 unsigned regOpcH,
905 unsigned immOpcL,
906 unsigned immOpcH,
Richard Smith3e8f1f62012-04-13 22:47:00 +0000907 bool Invert = false) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000908
Mon P Wang3e583932008-05-05 19:05:59 +0000909 /// Utility function to emit atomic min and max. It takes the min/max
Bill Wendling189d6712009-03-26 01:46:56 +0000910 /// instruction to expand, the associated basic block, and the associated
911 /// cmov opcode for moving the min or max value.
Mon P Wang3e583932008-05-05 19:05:59 +0000912 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
913 MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +0000914 unsigned cmovOpc) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000915
Dan Gohman395a8982010-10-12 18:00:49 +0000916 // Utility function to emit the low-level va_arg code for X86-64.
917 MachineBasicBlock *EmitVAARG64WithCustomInserter(
918 MachineInstr *MI,
919 MachineBasicBlock *MBB) const;
920
Dan Gohman0700a562009-08-15 01:38:56 +0000921 /// Utility function to emit the xmm reg save portion of va_start.
922 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
923 MachineInstr *BInstr,
924 MachineBasicBlock *BB) const;
925
Chris Lattnerd5f4fcc2009-09-02 05:57:00 +0000926 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Dan Gohman25c16532010-05-01 00:01:06 +0000927 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000928
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000929 MachineBasicBlock *EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000930 MachineBasicBlock *BB) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000931
Rafael Espindola94d32532011-08-30 19:47:04 +0000932 MachineBasicBlock *EmitLoweredSegAlloca(MachineInstr *MI,
933 MachineBasicBlock *BB,
934 bool Is64Bit) const;
935
Eric Christopherb0e1a452010-06-03 04:07:48 +0000936 MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI,
937 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000938
Rafael Espindola5d882892010-11-27 20:43:02 +0000939 MachineBasicBlock *emitLoweredTLSAddr(MachineInstr *MI,
940 MachineBasicBlock *BB) const;
941
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000942 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000943 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000944 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000945
946 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000947 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000948 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000949 SelectionDAG &DAG) const;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000950
951 /// Convert a comparison if required by the subtarget.
952 SDValue ConvertCmpIfNecessary(SDValue Cmp, SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000953 };
Evan Cheng24422d42008-09-03 00:03:49 +0000954
955 namespace X86 {
Bob Wilson3e6fa462012-08-03 04:06:28 +0000956 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
957 const TargetLibraryInfo *libInfo);
Evan Cheng24422d42008-09-03 00:03:49 +0000958 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000959}
960
Chris Lattner76ac0682005-11-15 00:40:23 +0000961#endif // X86ISELLOWERING_H