blob: 23334219886eb5024bea0c0ee6060d70a1ba59a2 [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/Target/TargetOptions.h"
Evan Cheng8c5766e2006-10-04 18:33:38 +000034#include "llvm/Support/CommandLine.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000035#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000036using namespace llvm;
37
38// FIXME: temporary.
Chris Lattner76ac0682005-11-15 00:40:23 +000039static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
40 cl::desc("Enable fastcc on X86"));
Chris Lattner76ac0682005-11-15 00:40:23 +000041X86TargetLowering::X86TargetLowering(TargetMachine &TM)
42 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000043 Subtarget = &TM.getSubtarget<X86Subtarget>();
44 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000045 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000046
Chris Lattner76ac0682005-11-15 00:40:23 +000047 // Set up the TargetLowering object.
48
49 // X86 is weird, it always uses i8 for shift amounts and setcc results.
50 setShiftAmountType(MVT::i8);
51 setSetCCResultType(MVT::i8);
52 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000053 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000054 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000055 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000056
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000057 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000058 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000059 setUseUnderscoreSetJmp(false);
60 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000061 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000062 // MS runtime is weird: it exports _setjmp, but longjmp!
63 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(false);
65 } else {
66 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
68 }
69
Evan Cheng20931a72006-03-16 21:47:42 +000070 // Add legal addressing mode scale values.
71 addLegalAddressScale(8);
72 addLegalAddressScale(4);
73 addLegalAddressScale(2);
74 // Enter the ones which require both scale + index last. These are more
75 // expensive.
76 addLegalAddressScale(9);
77 addLegalAddressScale(5);
78 addLegalAddressScale(3);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +000079
Chris Lattner76ac0682005-11-15 00:40:23 +000080 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000081 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000084 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000086
Evan Cheng5d9fd972006-10-04 00:56:09 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
88
Chris Lattner76ac0682005-11-15 00:40:23 +000089 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
90 // operation.
91 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
92 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
93 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000094
Evan Cheng11b0a5d2006-09-08 06:48:29 +000095 if (Subtarget->is64Bit()) {
96 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000097 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000098 } else {
99 if (X86ScalarSSE)
100 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
101 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
102 else
103 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
104 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000105
106 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
107 // this operation.
108 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
109 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000110 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000111 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000112 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000113 else {
114 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
115 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
116 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000117
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000118 if (!Subtarget->is64Bit()) {
119 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
120 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
121 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
122 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000123
Evan Cheng08390f62006-01-30 22:13:22 +0000124 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
125 // this operation.
126 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
127 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
128
129 if (X86ScalarSSE) {
130 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
131 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000132 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000133 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000134 }
135
136 // Handle FP_TO_UINT by promoting the destination to a larger signed
137 // conversion.
138 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
139 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
140 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
141
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
143 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000144 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000145 } else {
146 if (X86ScalarSSE && !Subtarget->hasSSE3())
147 // Expand FP_TO_UINT into a select.
148 // FIXME: We would like to use a Custom expander here eventually to do
149 // the optimal thing for SSE vs. the default expansion in the legalizer.
150 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
151 else
152 // With SSE3 we can use fisttpll to convert to a signed i64.
153 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
154 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000155
Chris Lattner55c17f92006-12-05 18:22:22 +0000156 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000157 if (!X86ScalarSSE) {
158 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
159 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
160 }
Chris Lattner30107e62005-12-23 05:15:23 +0000161
Evan Cheng0d41d192006-10-30 08:02:39 +0000162 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000163 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000164 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
165 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000166 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000167 if (Subtarget->is64Bit())
168 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000170 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
172 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000173 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000174
Chris Lattner76ac0682005-11-15 00:40:23 +0000175 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
176 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
177 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
178 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
179 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
180 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
181 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
182 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
183 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000184 if (Subtarget->is64Bit()) {
185 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
186 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
187 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
188 }
189
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000190 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000191 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000192
Chris Lattner76ac0682005-11-15 00:40:23 +0000193 // These should be promoted to a larger select which is supported.
194 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
195 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000196 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000197 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
198 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
199 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
200 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
201 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
202 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
203 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
204 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
205 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000206 if (Subtarget->is64Bit()) {
207 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
208 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
209 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000210 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000211 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000212 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000213 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000214 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000215 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000216 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit()) {
218 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
219 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
220 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
221 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
222 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000223 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000224 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
225 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
226 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000227 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000228 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
229 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000230
Chris Lattner9c415362005-11-29 06:16:21 +0000231 // We don't have line number support yet.
232 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000233 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000234 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000235 if (!Subtarget->isTargetDarwin() &&
236 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000237 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000238 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000239
Nate Begemane74795c2006-01-25 18:21:52 +0000240 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
241 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000242
Nate Begemane74795c2006-01-25 18:21:52 +0000243 // Use the default implementation.
244 setOperationAction(ISD::VAARG , MVT::Other, Expand);
245 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
246 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000247 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000248 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
250 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000251 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000252
Chris Lattner76ac0682005-11-15 00:40:23 +0000253 if (X86ScalarSSE) {
254 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000255 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
256 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000257
Evan Cheng72d5c252006-01-31 22:28:30 +0000258 // Use ANDPD to simulate FABS.
259 setOperationAction(ISD::FABS , MVT::f64, Custom);
260 setOperationAction(ISD::FABS , MVT::f32, Custom);
261
262 // Use XORP to simulate FNEG.
263 setOperationAction(ISD::FNEG , MVT::f64, Custom);
264 setOperationAction(ISD::FNEG , MVT::f32, Custom);
265
Evan Cheng4363e882007-01-05 07:55:56 +0000266 // Use ANDPD and ORPD to simulate FCOPYSIGN.
267 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
268 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
269
Evan Chengd8fba3a2006-02-02 00:28:23 +0000270 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000271 setOperationAction(ISD::FSIN , MVT::f64, Expand);
272 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000273 setOperationAction(ISD::FREM , MVT::f64, Expand);
274 setOperationAction(ISD::FSIN , MVT::f32, Expand);
275 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000276 setOperationAction(ISD::FREM , MVT::f32, Expand);
277
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000278 // Expand FP immediates into loads from the stack, except for the special
279 // cases we handle.
280 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
281 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000282 addLegalFPImmediate(+0.0); // xorps / xorpd
283 } else {
284 // Set up the FP register classes.
285 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000286
Evan Cheng4363e882007-01-05 07:55:56 +0000287 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
288 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
289 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000290
Chris Lattner76ac0682005-11-15 00:40:23 +0000291 if (!UnsafeFPMath) {
292 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
293 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
294 }
295
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000296 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000297 addLegalFPImmediate(+0.0); // FLD0
298 addLegalFPImmediate(+1.0); // FLD1
299 addLegalFPImmediate(-0.0); // FLD0/FCHS
300 addLegalFPImmediate(-1.0); // FLD1/FCHS
301 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000302
Evan Cheng19264272006-03-01 01:11:20 +0000303 // First set operation action for all vector types to expand. Then we
304 // will selectively turn on ones that can be effectively codegen'd.
305 for (unsigned VT = (unsigned)MVT::Vector + 1;
306 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
307 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
308 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000309 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
310 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000311 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000312 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
313 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
314 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
316 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
317 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000318 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000319 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000321 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000322 }
323
Evan Chengbc047222006-03-22 19:22:18 +0000324 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000325 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
326 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
327 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
328
Evan Cheng19264272006-03-01 01:11:20 +0000329 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000330 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
331 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000333 }
334
Evan Chengbc047222006-03-22 19:22:18 +0000335 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000336 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
337
Evan Chengbf3df772006-10-27 18:49:08 +0000338 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
339 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
340 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
341 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000342 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
343 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
344 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000345 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000346 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000347 }
348
Evan Chengbc047222006-03-22 19:22:18 +0000349 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000350 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
351 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
352 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
353 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
354 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
355
Evan Cheng617a6a82006-04-10 07:23:14 +0000356 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
357 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
358 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000359 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
360 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
361 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000362 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000363 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
364 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
365 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
366 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000367
Evan Cheng617a6a82006-04-10 07:23:14 +0000368 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
369 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000370 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000371 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
372 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
373 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000374
Evan Cheng92232302006-04-12 21:21:57 +0000375 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
376 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
377 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
378 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
379 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
380 }
381 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
382 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
383 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
384 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
385 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
386 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
387
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000388 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000389 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
390 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
391 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
392 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
393 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
394 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
395 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000396 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
397 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000398 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
399 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000400 }
Evan Cheng92232302006-04-12 21:21:57 +0000401
402 // Custom lower v2i64 and v2f64 selects.
403 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000404 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000405 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000406 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000407 }
408
Evan Cheng78038292006-04-05 23:38:46 +0000409 // We want to custom lower some of our intrinsics.
410 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
411
Evan Cheng5987cfb2006-07-07 08:33:52 +0000412 // We have target-specific dag combine patterns for the following nodes:
413 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000414 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000415
Chris Lattner76ac0682005-11-15 00:40:23 +0000416 computeRegisterProperties();
417
Evan Cheng6a374562006-02-14 08:25:08 +0000418 // FIXME: These should be based on subtarget info. Plus, the values should
419 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000420 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
421 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
422 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000423 allowUnalignedMemoryAccesses = true; // x86 supports it!
424}
425
Chris Lattner76ac0682005-11-15 00:40:23 +0000426//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000427// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000428//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000429// StdCall calling convention seems to be standard for many Windows' API
430// routines and around. It differs from C calling convention just a little:
431// callee should clean up the stack, not caller. Symbols should be also
432// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000433
Evan Cheng24eb3f42006-04-27 05:35:28 +0000434/// AddLiveIn - This helper function adds the specified physical register to the
435/// MachineFunction as a live in value. It also creates a corresponding virtual
436/// register for it.
437static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000438 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000439 assert(RC->contains(PReg) && "Not the correct regclass!");
440 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
441 MF.addLiveIn(PReg, VReg);
442 return VReg;
443}
444
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000445/// HowToPassArgument - Returns how an formal argument of the specified type
Evan Cheng89001ad2006-04-27 08:31:10 +0000446/// should be passed. If it is through stack, returns the size of the stack
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000447/// slot; if it is through integer or XMM register, returns the number of
448/// integer or XMM registers are needed.
Evan Cheng89001ad2006-04-27 08:31:10 +0000449static void
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000450HowToPassCallArgument(MVT::ValueType ObjectVT,
451 bool ArgInReg,
452 unsigned NumIntRegs, unsigned NumXMMRegs,
453 unsigned MaxNumIntRegs,
454 unsigned &ObjSize, unsigned &ObjIntRegs,
455 unsigned &ObjXMMRegs,
456 bool AllowVectors = true) {
457 ObjSize = 0;
458 ObjIntRegs = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000459 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000460
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000461 if (MaxNumIntRegs>3) {
462 // We don't have too much registers on ia32! :)
463 MaxNumIntRegs = 3;
464 }
465
Evan Cheng48940d12006-04-27 01:32:22 +0000466 switch (ObjectVT) {
467 default: assert(0 && "Unhandled argument type!");
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000468 case MVT::i8:
469 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
470 ObjIntRegs = 1;
471 else
472 ObjSize = 1;
473 break;
474 case MVT::i16:
475 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
476 ObjIntRegs = 1;
477 else
478 ObjSize = 2;
479 break;
480 case MVT::i32:
481 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
482 ObjIntRegs = 1;
483 else
484 ObjSize = 4;
485 break;
486 case MVT::i64:
487 if (ArgInReg && (NumIntRegs+2 <= MaxNumIntRegs)) {
488 ObjIntRegs = 2;
489 } else if (ArgInReg && (NumIntRegs+1 <= MaxNumIntRegs)) {
490 ObjIntRegs = 1;
491 ObjSize = 4;
492 } else
493 ObjSize = 8;
494 case MVT::f32:
495 ObjSize = 4;
496 break;
497 case MVT::f64:
498 ObjSize = 8;
499 break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000500 case MVT::v16i8:
501 case MVT::v8i16:
502 case MVT::v4i32:
503 case MVT::v2i64:
504 case MVT::v4f32:
505 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000506 if (AllowVectors) {
507 if (NumXMMRegs < 4)
508 ObjXMMRegs = 1;
509 else
510 ObjSize = 16;
511 break;
512 } else
513 assert(0 && "Unhandled argument type [vector]!");
Evan Cheng48940d12006-04-27 01:32:22 +0000514 }
Evan Cheng48940d12006-04-27 01:32:22 +0000515}
516
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000517SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
518 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000519 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000520 MachineFunction &MF = DAG.getMachineFunction();
521 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000522 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +0000523 SmallVector<SDOperand, 8> ArgValues;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000524 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000525
Evan Cheng48940d12006-04-27 01:32:22 +0000526 // Add DAG nodes to load the arguments... On entry to a function on the X86,
527 // the stack frame looks like this:
528 //
529 // [ESP] -- return address
530 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000531 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000532 // ...
533 //
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000534 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
535 unsigned NumSRetBytes= 0; // How much bytes on stack used for struct return
536 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
537 unsigned NumIntRegs = 0; // Integer regs used for parameter passing
538
Evan Chengbfb5ea62006-05-26 19:22:06 +0000539 static const unsigned XMMArgRegs[] = {
540 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
541 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000542 static const unsigned GPRArgRegs[][3] = {
543 { X86::AL, X86::DL, X86::CL },
544 { X86::AX, X86::DX, X86::CX },
545 { X86::EAX, X86::EDX, X86::ECX }
546 };
547 static const TargetRegisterClass* GPRClasses[3] = {
548 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
549 };
550
551 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000552 SmallVector<bool, 8> ArgInRegs(NumArgs, false);
553 SmallVector<bool, 8> SRetArgs(NumArgs, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000554 if (!isVarArg) {
555 for (unsigned i = 0; i<NumArgs; ++i) {
556 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
557 ArgInRegs[i] = (Flags >> 1) & 1;
558 SRetArgs[i] = (Flags >> 2) & 1;
559 }
560 }
561
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000562 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000563 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
564 unsigned ArgIncrement = 4;
565 unsigned ObjSize = 0;
566 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000567 unsigned ObjIntRegs = 0;
568 unsigned Reg = 0;
569 SDOperand ArgValue;
570
571 HowToPassCallArgument(ObjectVT,
572 ArgInRegs[i],
573 NumIntRegs, NumXMMRegs, 3,
574 ObjSize, ObjIntRegs, ObjXMMRegs,
575 !isStdCall);
576
Evan Chenga01e7992006-05-26 18:39:59 +0000577 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000578 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000579
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000580 if (ObjIntRegs || ObjXMMRegs) {
581 switch (ObjectVT) {
582 default: assert(0 && "Unhandled argument type!");
583 case MVT::i8:
584 case MVT::i16:
585 case MVT::i32: {
586 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][NumIntRegs];
587 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
588 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
589 break;
590 }
591 case MVT::v16i8:
592 case MVT::v8i16:
593 case MVT::v4i32:
594 case MVT::v2i64:
595 case MVT::v4f32:
596 case MVT::v2f64:
597 assert(!isStdCall && "Unhandled argument type!");
598 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
599 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
600 break;
601 }
602 NumIntRegs += ObjIntRegs;
Evan Cheng17e734f2006-05-23 21:06:34 +0000603 NumXMMRegs += ObjXMMRegs;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000604 }
605 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +0000606 // XMM arguments have to be aligned on 16-byte boundary.
607 if (ObjSize == 16)
608 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000609 // Create the SelectionDAG nodes corresponding to a load from this
610 // parameter.
Evan Cheng17e734f2006-05-23 21:06:34 +0000611 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
612 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000613 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000614
615 ArgOffset += ArgIncrement; // Move on to the next argument.
616 if (SRetArgs[i])
617 NumSRetBytes += ArgIncrement;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000618 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000619
620 ArgValues.push_back(ArgValue);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000621 }
622
Evan Cheng17e734f2006-05-23 21:06:34 +0000623 ArgValues.push_back(Root);
624
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000625 // If the function takes variable number of arguments, make a frame index for
626 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000627 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000628 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000629
630 if (isStdCall && !isVarArg) {
631 BytesToPopOnReturn = ArgOffset; // Callee pops everything..
632 BytesCallerReserves = 0;
633 } else {
634 BytesToPopOnReturn = NumSRetBytes; // Callee pops hidden struct pointer.
635 BytesCallerReserves = ArgOffset;
636 }
637
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000638 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
639 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000640
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000641
642 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000643
Evan Cheng17e734f2006-05-23 21:06:34 +0000644 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000645 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
646 &ArgValues[0], ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000647}
648
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000649SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
650 bool isStdCall) {
Evan Cheng2a330942006-05-25 00:59:30 +0000651 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000652 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000653 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
654 SDOperand Callee = Op.getOperand(4);
655 MVT::ValueType RetVT= Op.Val->getValueType(0);
656 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000657
Evan Cheng2a330942006-05-25 00:59:30 +0000658 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000659 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000660 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000661 static const unsigned GPR32ArgRegs[] = {
662 X86::EAX, X86::EDX, X86::ECX
663 };
Evan Cheng88decde2006-04-28 21:29:37 +0000664
Evan Cheng2a330942006-05-25 00:59:30 +0000665 // Count how many bytes are to be pushed on the stack.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000666 unsigned NumBytes = 0;
667 // Keep track of the number of integer regs passed so far.
668 unsigned NumIntRegs = 0;
669 // Keep track of the number of XMM regs passed so far.
670 unsigned NumXMMRegs = 0;
671 // How much bytes on stack used for struct return
672 unsigned NumSRetBytes= 0;
673
674 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000675 SmallVector<bool, 8> ArgInRegs(NumOps, false);
676 SmallVector<bool, 8> SRetArgs(NumOps, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000677 for (unsigned i = 0; i<NumOps; ++i) {
678 unsigned Flags =
679 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
680 ArgInRegs[i] = (Flags >> 1) & 1;
681 SRetArgs[i] = (Flags >> 2) & 1;
682 }
683
684 // Calculate stack frame size
Evan Cheng2a330942006-05-25 00:59:30 +0000685 for (unsigned i = 0; i != NumOps; ++i) {
686 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000687 unsigned ArgIncrement = 4;
688 unsigned ObjSize = 0;
689 unsigned ObjIntRegs = 0;
690 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000691
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000692 HowToPassCallArgument(Arg.getValueType(),
693 ArgInRegs[i],
694 NumIntRegs, NumXMMRegs, 3,
695 ObjSize, ObjIntRegs, ObjXMMRegs,
696 !isStdCall);
697 if (ObjSize > 4)
698 ArgIncrement = ObjSize;
699
700 NumIntRegs += ObjIntRegs;
701 NumXMMRegs += ObjXMMRegs;
702 if (ObjSize) {
703 // XMM arguments have to be aligned on 16-byte boundary.
704 if (ObjSize == 16)
Evan Chengb92f4182006-05-26 20:37:47 +0000705 NumBytes = ((NumBytes + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000706 NumBytes += ArgIncrement;
Evan Cheng2a330942006-05-25 00:59:30 +0000707 }
Evan Cheng2a330942006-05-25 00:59:30 +0000708 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000709
Evan Cheng2a330942006-05-25 00:59:30 +0000710 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000711
Evan Cheng2a330942006-05-25 00:59:30 +0000712 // Arguments go on the stack in reverse order, as specified by the ABI.
713 unsigned ArgOffset = 0;
714 NumXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000715 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +0000716 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
717 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000718 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000719 for (unsigned i = 0; i != NumOps; ++i) {
720 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000721 unsigned ArgIncrement = 4;
722 unsigned ObjSize = 0;
723 unsigned ObjIntRegs = 0;
724 unsigned ObjXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000725
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000726 HowToPassCallArgument(Arg.getValueType(),
727 ArgInRegs[i],
728 NumIntRegs, NumXMMRegs, 3,
729 ObjSize, ObjIntRegs, ObjXMMRegs,
730 !isStdCall);
731
732 if (ObjSize > 4)
733 ArgIncrement = ObjSize;
734
735 if (Arg.getValueType() == MVT::i8 || Arg.getValueType() == MVT::i16) {
Evan Cheng2a330942006-05-25 00:59:30 +0000736 // Promote the integer to 32 bits. If the input type is signed use a
737 // sign extend, otherwise use a zero extend.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000738 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
739
740 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Evan Cheng2a330942006-05-25 00:59:30 +0000741 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000742 }
Evan Cheng2a330942006-05-25 00:59:30 +0000743
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000744 if (ObjIntRegs || ObjXMMRegs) {
745 switch (Arg.getValueType()) {
746 default: assert(0 && "Unhandled argument type!");
747 case MVT::i32:
748 RegsToPass.push_back(std::make_pair(GPR32ArgRegs[NumIntRegs], Arg));
749 break;
750 case MVT::v16i8:
751 case MVT::v8i16:
752 case MVT::v4i32:
753 case MVT::v2i64:
754 case MVT::v4f32:
755 case MVT::v2f64:
756 assert(!isStdCall && "Unhandled argument type!");
757 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
758 break;
Evan Cheng88decde2006-04-28 21:29:37 +0000759 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000760
761 NumIntRegs += ObjIntRegs;
762 NumXMMRegs += ObjXMMRegs;
763 }
764 if (ObjSize) {
765 // XMM arguments have to be aligned on 16-byte boundary.
766 if (ObjSize == 16)
767 ArgOffset = ((ArgOffset + 15) / 16) * 16;
768
769 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
770 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
771 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
772
773 ArgOffset += ArgIncrement; // Move on to the next argument.
774 if (SRetArgs[i])
775 NumSRetBytes += ArgIncrement;
Chris Lattner76ac0682005-11-15 00:40:23 +0000776 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000777 }
778
Anton Korobeynikov1b4e6012007-02-01 08:39:52 +0000779 // Sanity check: we haven't seen NumSRetBytes > 4
780 assert((NumSRetBytes<=4) &&
781 "Too much space for struct-return pointer requested");
782
Evan Cheng2a330942006-05-25 00:59:30 +0000783 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000784 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
785 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000786
Evan Cheng88decde2006-04-28 21:29:37 +0000787 // Build a sequence of copy-to-reg nodes chained together with token chain
788 // and flag operands which copy the outgoing args into registers.
789 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000790 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
791 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
792 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000793 InFlag = Chain.getValue(1);
794 }
795
Evan Cheng84a041e2007-02-21 21:18:14 +0000796 // ELF / PIC requires GOT in the EBX register before function calls via PLT
797 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000798 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
799 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000800 Chain = DAG.getCopyToReg(Chain, X86::EBX,
801 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
802 InFlag);
803 InFlag = Chain.getValue(1);
804 }
805
Evan Cheng2a330942006-05-25 00:59:30 +0000806 // If the callee is a GlobalAddress node (quite common, every direct call is)
807 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000808 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000809 // We should use extra load for direct calls to dllimported functions in
810 // non-JIT mode.
811 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
812 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000813 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
814 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +0000815 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
816
Chris Lattnere56fef92007-02-25 06:40:16 +0000817 // Returns a chain & a flag for retval copy to use.
818 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +0000819 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000820 Ops.push_back(Chain);
821 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000822
823 // Add argument registers to the end of the list so that they are known live
824 // into the call.
825 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000826 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +0000827 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +0000828
829 // Add an implicit use GOT pointer in EBX.
830 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
831 Subtarget->isPICStyleGOT())
832 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000833
Evan Cheng88decde2006-04-28 21:29:37 +0000834 if (InFlag.Val)
835 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000836
Evan Cheng2a330942006-05-25 00:59:30 +0000837 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000838 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000839 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000840
Chris Lattner8be5be82006-05-23 18:50:38 +0000841 // Create the CALLSEQ_END node.
842 unsigned NumBytesForCalleeToPush = 0;
843
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000844 if (isStdCall) {
845 if (isVarArg) {
846 NumBytesForCalleeToPush = NumSRetBytes;
847 } else {
848 NumBytesForCalleeToPush = NumBytes;
849 }
850 } else {
851 // If this is is a call to a struct-return function, the callee
852 // pops the hidden struct pointer, so we have to push it back.
853 // This is common for Darwin/X86, Linux & Mingw32 targets.
854 NumBytesForCalleeToPush = NumSRetBytes;
855 }
856
Evan Cheng2a330942006-05-25 00:59:30 +0000857 if (RetVT != MVT::Other)
Chris Lattnere56fef92007-02-25 06:40:16 +0000858 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
859 else
860 NodeTys = DAG.getVTList(MVT::Other);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000861 Ops.clear();
862 Ops.push_back(Chain);
863 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000864 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000865 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000866 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000867 if (RetVT != MVT::Other)
868 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000869
Chris Lattner35a08552007-02-25 07:10:00 +0000870 SmallVector<SDOperand, 8> ResultVals;
Evan Cheng2a330942006-05-25 00:59:30 +0000871 switch (RetVT) {
872 default: assert(0 && "Unknown value type to return!");
873 case MVT::Other: break;
874 case MVT::i8:
875 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
876 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +0000877 NodeTys = DAG.getVTList(MVT::i8, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000878 break;
879 case MVT::i16:
880 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
881 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +0000882 NodeTys = DAG.getVTList(MVT::i16, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000883 break;
884 case MVT::i32:
885 if (Op.Val->getValueType(1) == MVT::i32) {
886 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
887 ResultVals.push_back(Chain.getValue(0));
888 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
889 Chain.getValue(2)).getValue(1);
890 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +0000891 NodeTys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000892 } else {
893 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
894 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +0000895 NodeTys = DAG.getVTList(MVT::i32, MVT::Other);
Evan Cheng45e190982006-01-05 00:27:02 +0000896 }
Evan Cheng2a330942006-05-25 00:59:30 +0000897 break;
898 case MVT::v16i8:
899 case MVT::v8i16:
900 case MVT::v4i32:
901 case MVT::v2i64:
902 case MVT::v4f32:
903 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000904 assert(!isStdCall && "Unknown value type to return!");
Evan Cheng2a330942006-05-25 00:59:30 +0000905 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
906 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +0000907 NodeTys = DAG.getVTList(RetVT, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000908 break;
909 case MVT::f32:
910 case MVT::f64: {
Chris Lattner35a08552007-02-25 07:10:00 +0000911 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
912 SDOperand GROps[] = { Chain, InFlag };
913 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
Evan Cheng2a330942006-05-25 00:59:30 +0000914 Chain = RetVal.getValue(1);
915 InFlag = RetVal.getValue(2);
916 if (X86ScalarSSE) {
917 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
918 // shouldn't be necessary except that RFP cannot be live across
919 // multiple blocks. When stackifier is fixed, they can be uncoupled.
920 MachineFunction &MF = DAG.getMachineFunction();
921 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
922 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +0000923 Tys = DAG.getVTList(MVT::Other);
924 SDOperand Ops[] = {
925 Chain, RetVal, StackSlot, DAG.getValueType(RetVT), InFlag
926 };
927 Chain = DAG.getNode(X86ISD::FST, Tys, Ops, 5);
Evan Chenge71fe34d2006-10-09 20:57:25 +0000928 RetVal = DAG.getLoad(RetVT, Chain, StackSlot, NULL, 0);
Evan Cheng88decde2006-04-28 21:29:37 +0000929 Chain = RetVal.getValue(1);
Evan Cheng88decde2006-04-28 21:29:37 +0000930 }
Evan Cheng2a330942006-05-25 00:59:30 +0000931
932 if (RetVT == MVT::f32 && !X86ScalarSSE)
933 // FIXME: we would really like to remember that this FP_ROUND
934 // operation is okay to eliminate if we allow excess FP precision.
935 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
936 ResultVals.push_back(RetVal);
Chris Lattnere56fef92007-02-25 06:40:16 +0000937 NodeTys = DAG.getVTList(RetVT, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000938 break;
939 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000940 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000941
Evan Cheng2a330942006-05-25 00:59:30 +0000942 // If the function returns void, just return the chain.
943 if (ResultVals.empty())
944 return Chain;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000945
Evan Cheng2a330942006-05-25 00:59:30 +0000946 // Otherwise, merge everything together with a MERGE_VALUES node.
Evan Cheng2a330942006-05-25 00:59:30 +0000947 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000948 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
949 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000950 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000951}
952
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000953
954//===----------------------------------------------------------------------===//
955// X86-64 C Calling Convention implementation
956//===----------------------------------------------------------------------===//
957
958/// HowToPassX86_64CCCArgument - Returns how an formal argument of the specified
959/// type should be passed. If it is through stack, returns the size of the stack
960/// slot; if it is through integer or XMM register, returns the number of
961/// integer or XMM registers are needed.
962static void
963HowToPassX86_64CCCArgument(MVT::ValueType ObjectVT,
964 unsigned NumIntRegs, unsigned NumXMMRegs,
965 unsigned &ObjSize, unsigned &ObjIntRegs,
966 unsigned &ObjXMMRegs) {
967 ObjSize = 0;
968 ObjIntRegs = 0;
969 ObjXMMRegs = 0;
970
971 switch (ObjectVT) {
972 default: assert(0 && "Unhandled argument type!");
973 case MVT::i8:
974 case MVT::i16:
975 case MVT::i32:
976 case MVT::i64:
977 if (NumIntRegs < 6)
978 ObjIntRegs = 1;
979 else {
980 switch (ObjectVT) {
981 default: break;
982 case MVT::i8: ObjSize = 1; break;
983 case MVT::i16: ObjSize = 2; break;
984 case MVT::i32: ObjSize = 4; break;
985 case MVT::i64: ObjSize = 8; break;
986 }
987 }
988 break;
989 case MVT::f32:
990 case MVT::f64:
991 case MVT::v16i8:
992 case MVT::v8i16:
993 case MVT::v4i32:
994 case MVT::v2i64:
995 case MVT::v4f32:
996 case MVT::v2f64:
997 if (NumXMMRegs < 8)
998 ObjXMMRegs = 1;
999 else {
1000 switch (ObjectVT) {
1001 default: break;
1002 case MVT::f32: ObjSize = 4; break;
1003 case MVT::f64: ObjSize = 8; break;
1004 case MVT::v16i8:
1005 case MVT::v8i16:
1006 case MVT::v4i32:
1007 case MVT::v2i64:
1008 case MVT::v4f32:
1009 case MVT::v2f64: ObjSize = 16; break;
1010 }
1011 break;
1012 }
1013 }
1014}
1015
1016SDOperand
1017X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
1018 unsigned NumArgs = Op.Val->getNumValues() - 1;
1019 MachineFunction &MF = DAG.getMachineFunction();
1020 MachineFrameInfo *MFI = MF.getFrameInfo();
1021 SDOperand Root = Op.getOperand(0);
1022 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001023 SmallVector<SDOperand, 8> ArgValues;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001024
1025 // Add DAG nodes to load the arguments... On entry to a function on the X86,
1026 // the stack frame looks like this:
1027 //
1028 // [RSP] -- return address
1029 // [RSP + 8] -- first nonreg argument (leftmost lexically)
1030 // [RSP +16] -- second nonreg argument, if 1st argument is <= 8 bytes in size
1031 // ...
1032 //
1033 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1034 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1035 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1036
1037 static const unsigned GPR8ArgRegs[] = {
1038 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1039 };
1040 static const unsigned GPR16ArgRegs[] = {
1041 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1042 };
1043 static const unsigned GPR32ArgRegs[] = {
1044 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1045 };
1046 static const unsigned GPR64ArgRegs[] = {
1047 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1048 };
1049 static const unsigned XMMArgRegs[] = {
1050 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1051 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1052 };
1053
1054 for (unsigned i = 0; i < NumArgs; ++i) {
1055 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1056 unsigned ArgIncrement = 8;
1057 unsigned ObjSize = 0;
1058 unsigned ObjIntRegs = 0;
1059 unsigned ObjXMMRegs = 0;
1060
1061 // FIXME: __int128 and long double support?
1062 HowToPassX86_64CCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
1063 ObjSize, ObjIntRegs, ObjXMMRegs);
1064 if (ObjSize > 8)
1065 ArgIncrement = ObjSize;
1066
1067 unsigned Reg = 0;
1068 SDOperand ArgValue;
1069 if (ObjIntRegs || ObjXMMRegs) {
1070 switch (ObjectVT) {
1071 default: assert(0 && "Unhandled argument type!");
1072 case MVT::i8:
1073 case MVT::i16:
1074 case MVT::i32:
1075 case MVT::i64: {
1076 TargetRegisterClass *RC = NULL;
1077 switch (ObjectVT) {
1078 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001079 case MVT::i8:
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001080 RC = X86::GR8RegisterClass;
1081 Reg = GPR8ArgRegs[NumIntRegs];
1082 break;
1083 case MVT::i16:
1084 RC = X86::GR16RegisterClass;
1085 Reg = GPR16ArgRegs[NumIntRegs];
1086 break;
1087 case MVT::i32:
1088 RC = X86::GR32RegisterClass;
1089 Reg = GPR32ArgRegs[NumIntRegs];
1090 break;
1091 case MVT::i64:
1092 RC = X86::GR64RegisterClass;
1093 Reg = GPR64ArgRegs[NumIntRegs];
1094 break;
1095 }
1096 Reg = AddLiveIn(MF, Reg, RC);
1097 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1098 break;
1099 }
1100 case MVT::f32:
1101 case MVT::f64:
1102 case MVT::v16i8:
1103 case MVT::v8i16:
1104 case MVT::v4i32:
1105 case MVT::v2i64:
1106 case MVT::v4f32:
1107 case MVT::v2f64: {
1108 TargetRegisterClass *RC= (ObjectVT == MVT::f32) ?
1109 X86::FR32RegisterClass : ((ObjectVT == MVT::f64) ?
1110 X86::FR64RegisterClass : X86::VR128RegisterClass);
1111 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], RC);
1112 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1113 break;
1114 }
1115 }
1116 NumIntRegs += ObjIntRegs;
1117 NumXMMRegs += ObjXMMRegs;
1118 } else if (ObjSize) {
1119 // XMM arguments have to be aligned on 16-byte boundary.
1120 if (ObjSize == 16)
1121 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1122 // Create the SelectionDAG nodes corresponding to a load from this
1123 // parameter.
1124 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1125 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001126 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001127 ArgOffset += ArgIncrement; // Move on to the next argument.
1128 }
1129
1130 ArgValues.push_back(ArgValue);
1131 }
1132
1133 // If the function takes variable number of arguments, make a frame index for
1134 // the start of the first vararg value... for expansion of llvm.va_start.
1135 if (isVarArg) {
1136 // For X86-64, if there are vararg parameters that are passed via
1137 // registers, then we must store them to their spots on the stack so they
1138 // may be loaded by deferencing the result of va_next.
1139 VarArgsGPOffset = NumIntRegs * 8;
1140 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1141 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
1142 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1143
1144 // Store the integer parameter registers.
Chris Lattner35a08552007-02-25 07:10:00 +00001145 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001146 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1147 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1148 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1149 for (; NumIntRegs != 6; ++NumIntRegs) {
1150 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1151 X86::GR64RegisterClass);
1152 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Evan Chengab51cf22006-10-13 21:14:26 +00001153 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001154 MemOps.push_back(Store);
1155 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1156 DAG.getConstant(8, getPointerTy()));
1157 }
1158
1159 // Now store the XMM (fp + vector) parameter registers.
1160 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1161 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1162 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1163 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1164 X86::VR128RegisterClass);
1165 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Evan Chengab51cf22006-10-13 21:14:26 +00001166 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001167 MemOps.push_back(Store);
1168 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1169 DAG.getConstant(16, getPointerTy()));
1170 }
1171 if (!MemOps.empty())
1172 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1173 &MemOps[0], MemOps.size());
1174 }
1175
1176 ArgValues.push_back(Root);
1177
1178 ReturnAddrIndex = 0; // No return address slot generated yet.
1179 BytesToPopOnReturn = 0; // Callee pops nothing.
1180 BytesCallerReserves = ArgOffset;
1181
1182 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001183 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1184 &ArgValues[0], ArgValues.size());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001185}
1186
1187SDOperand
1188X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG) {
1189 SDOperand Chain = Op.getOperand(0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001190 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1191 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1192 SDOperand Callee = Op.getOperand(4);
1193 MVT::ValueType RetVT= Op.Val->getValueType(0);
1194 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1195
1196 // Count how many bytes are to be pushed on the stack.
1197 unsigned NumBytes = 0;
1198 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1199 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1200
1201 static const unsigned GPR8ArgRegs[] = {
1202 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1203 };
1204 static const unsigned GPR16ArgRegs[] = {
1205 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1206 };
1207 static const unsigned GPR32ArgRegs[] = {
1208 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1209 };
1210 static const unsigned GPR64ArgRegs[] = {
1211 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1212 };
1213 static const unsigned XMMArgRegs[] = {
1214 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1215 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1216 };
1217
1218 for (unsigned i = 0; i != NumOps; ++i) {
1219 SDOperand Arg = Op.getOperand(5+2*i);
1220 MVT::ValueType ArgVT = Arg.getValueType();
1221
1222 switch (ArgVT) {
1223 default: assert(0 && "Unknown value type!");
1224 case MVT::i8:
1225 case MVT::i16:
1226 case MVT::i32:
1227 case MVT::i64:
1228 if (NumIntRegs < 6)
1229 ++NumIntRegs;
1230 else
1231 NumBytes += 8;
1232 break;
1233 case MVT::f32:
1234 case MVT::f64:
1235 case MVT::v16i8:
1236 case MVT::v8i16:
1237 case MVT::v4i32:
1238 case MVT::v2i64:
1239 case MVT::v4f32:
1240 case MVT::v2f64:
1241 if (NumXMMRegs < 8)
1242 NumXMMRegs++;
1243 else if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1244 NumBytes += 8;
1245 else {
1246 // XMM arguments have to be aligned on 16-byte boundary.
1247 NumBytes = ((NumBytes + 15) / 16) * 16;
1248 NumBytes += 16;
1249 }
1250 break;
1251 }
1252 }
1253
1254 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1255
1256 // Arguments go on the stack in reverse order, as specified by the ABI.
1257 unsigned ArgOffset = 0;
1258 NumIntRegs = 0;
1259 NumXMMRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001260 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1261 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001262 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
1263 for (unsigned i = 0; i != NumOps; ++i) {
1264 SDOperand Arg = Op.getOperand(5+2*i);
1265 MVT::ValueType ArgVT = Arg.getValueType();
1266
1267 switch (ArgVT) {
1268 default: assert(0 && "Unexpected ValueType for argument!");
1269 case MVT::i8:
1270 case MVT::i16:
1271 case MVT::i32:
1272 case MVT::i64:
1273 if (NumIntRegs < 6) {
1274 unsigned Reg = 0;
1275 switch (ArgVT) {
1276 default: break;
1277 case MVT::i8: Reg = GPR8ArgRegs[NumIntRegs]; break;
1278 case MVT::i16: Reg = GPR16ArgRegs[NumIntRegs]; break;
1279 case MVT::i32: Reg = GPR32ArgRegs[NumIntRegs]; break;
1280 case MVT::i64: Reg = GPR64ArgRegs[NumIntRegs]; break;
1281 }
1282 RegsToPass.push_back(std::make_pair(Reg, Arg));
1283 ++NumIntRegs;
1284 } else {
1285 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1286 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001287 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001288 ArgOffset += 8;
1289 }
1290 break;
1291 case MVT::f32:
1292 case MVT::f64:
1293 case MVT::v16i8:
1294 case MVT::v8i16:
1295 case MVT::v4i32:
1296 case MVT::v2i64:
1297 case MVT::v4f32:
1298 case MVT::v2f64:
1299 if (NumXMMRegs < 8) {
1300 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1301 NumXMMRegs++;
1302 } else {
1303 if (ArgVT != MVT::f32 && ArgVT != MVT::f64) {
1304 // XMM arguments have to be aligned on 16-byte boundary.
1305 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1306 }
1307 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1308 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001309 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001310 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1311 ArgOffset += 8;
1312 else
1313 ArgOffset += 16;
1314 }
1315 }
1316 }
1317
1318 if (!MemOpChains.empty())
1319 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1320 &MemOpChains[0], MemOpChains.size());
1321
1322 // Build a sequence of copy-to-reg nodes chained together with token chain
1323 // and flag operands which copy the outgoing args into registers.
1324 SDOperand InFlag;
1325 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1326 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1327 InFlag);
1328 InFlag = Chain.getValue(1);
1329 }
1330
1331 if (isVarArg) {
1332 // From AMD64 ABI document:
1333 // For calls that may call functions that use varargs or stdargs
1334 // (prototype-less calls or calls to functions containing ellipsis (...) in
1335 // the declaration) %al is used as hidden argument to specify the number
1336 // of SSE registers used. The contents of %al do not need to match exactly
1337 // the number of registers, but must be an ubound on the number of SSE
1338 // registers used and is in the range 0 - 8 inclusive.
1339 Chain = DAG.getCopyToReg(Chain, X86::AL,
1340 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1341 InFlag = Chain.getValue(1);
1342 }
1343
1344 // If the callee is a GlobalAddress node (quite common, every direct call is)
1345 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001346 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001347 // We should use extra load for direct calls to dllimported functions in
1348 // non-JIT mode.
1349 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1350 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001351 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1352 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001353 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1354
Chris Lattnere56fef92007-02-25 06:40:16 +00001355 // Returns a chain & a flag for retval copy to use.
1356 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001357 SmallVector<SDOperand, 8> Ops;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001358 Ops.push_back(Chain);
1359 Ops.push_back(Callee);
1360
1361 // Add argument registers to the end of the list so that they are known live
1362 // into the call.
1363 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001364 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001365 RegsToPass[i].second.getValueType()));
1366
1367 if (InFlag.Val)
1368 Ops.push_back(InFlag);
1369
1370 // FIXME: Do not generate X86ISD::TAILCALL for now.
1371 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1372 NodeTys, &Ops[0], Ops.size());
1373 InFlag = Chain.getValue(1);
1374
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001375 if (RetVT != MVT::Other)
Chris Lattnere56fef92007-02-25 06:40:16 +00001376 // Returns a flag for retval copy to use.
1377 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1378 else
1379 NodeTys = DAG.getVTList(MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001380 Ops.clear();
1381 Ops.push_back(Chain);
1382 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1383 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1384 Ops.push_back(InFlag);
1385 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1386 if (RetVT != MVT::Other)
1387 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001388
Chris Lattner35a08552007-02-25 07:10:00 +00001389 SmallVector<SDOperand, 8> ResultVals;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001390 switch (RetVT) {
1391 default: assert(0 && "Unknown value type to return!");
1392 case MVT::Other: break;
1393 case MVT::i8:
1394 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1395 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001396 NodeTys = DAG.getVTList(MVT::i8, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001397 break;
1398 case MVT::i16:
1399 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1400 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001401 NodeTys = DAG.getVTList(MVT::i16, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001402 break;
1403 case MVT::i32:
1404 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1405 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001406 NodeTys = DAG.getVTList(MVT::i32, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001407 break;
1408 case MVT::i64:
1409 if (Op.Val->getValueType(1) == MVT::i64) {
1410 // FIXME: __int128 support?
1411 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1412 ResultVals.push_back(Chain.getValue(0));
1413 Chain = DAG.getCopyFromReg(Chain, X86::RDX, MVT::i64,
1414 Chain.getValue(2)).getValue(1);
1415 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001416 NodeTys = DAG.getVTList(MVT::i64, MVT::i64, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001417 } else {
1418 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1419 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001420 NodeTys = DAG.getVTList(MVT::i64, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001421 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001422 break;
1423 case MVT::f32:
1424 case MVT::f64:
1425 case MVT::v16i8:
1426 case MVT::v8i16:
1427 case MVT::v4i32:
1428 case MVT::v2i64:
1429 case MVT::v4f32:
1430 case MVT::v2f64:
1431 // FIXME: long double support?
1432 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1433 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001434 NodeTys = DAG.getVTList(RetVT, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001435 break;
1436 }
1437
1438 // If the function returns void, just return the chain.
1439 if (ResultVals.empty())
1440 return Chain;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001441
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001442 // Otherwise, merge everything together with a MERGE_VALUES node.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001443 ResultVals.push_back(Chain);
1444 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1445 &ResultVals[0], ResultVals.size());
1446 return Res.getValue(Op.ResNo);
1447}
1448
Chris Lattner76ac0682005-11-15 00:40:23 +00001449//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001450// Fast & FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +00001451//===----------------------------------------------------------------------===//
1452//
1453// The X86 'fast' calling convention passes up to two integer arguments in
1454// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1455// and requires that the callee pop its arguments off the stack (allowing proper
1456// tail calls), and has the same return value conventions as C calling convs.
1457//
1458// This calling convention always arranges for the callee pop value to be 8n+4
1459// bytes, which is needed for tail recursion elimination and stack alignment
1460// reasons.
1461//
1462// Note that this can be enhanced in the future to pass fp vals in registers
1463// (when we have a global fp allocator) and do other tricks.
1464//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001465//===----------------------------------------------------------------------===//
1466// The X86 'fastcall' calling convention passes up to two integer arguments in
1467// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1468// and requires that the callee pop its arguments off the stack (allowing proper
1469// tail calls), and has the same return value conventions as C calling convs.
1470//
1471// This calling convention always arranges for the callee pop value to be 8n+4
1472// bytes, which is needed for tail recursion elimination and stack alignment
1473// reasons.
Chris Lattner76ac0682005-11-15 00:40:23 +00001474
Evan Cheng48940d12006-04-27 01:32:22 +00001475
Evan Cheng17e734f2006-05-23 21:06:34 +00001476SDOperand
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001477X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG,
1478 bool isFastCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001479 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001480 MachineFunction &MF = DAG.getMachineFunction();
1481 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001482 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +00001483 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001484
Evan Cheng48940d12006-04-27 01:32:22 +00001485 // Add DAG nodes to load the arguments... On entry to a function the stack
1486 // frame looks like this:
1487 //
1488 // [ESP] -- return address
1489 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001490 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001491 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001492 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1493
1494 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001495 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1496 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001497 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001498 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001499
1500 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001501 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001502 };
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001503
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001504 static const unsigned GPRArgRegs[][2][2] = {
1505 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1506 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1507 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
1508 };
1509
1510 static const TargetRegisterClass* GPRClasses[3] = {
1511 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
1512 };
1513
1514 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001515 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001516 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1517 unsigned ArgIncrement = 4;
1518 unsigned ObjSize = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001519 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001520 unsigned ObjIntRegs = 0;
1521 unsigned Reg = 0;
1522 SDOperand ArgValue;
Chris Lattner76ac0682005-11-15 00:40:23 +00001523
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001524 HowToPassCallArgument(ObjectVT,
1525 true, // Use as much registers as possible
1526 NumIntRegs, NumXMMRegs,
1527 (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS),
1528 ObjSize, ObjIntRegs, ObjXMMRegs,
1529 !isFastCall);
1530
Evan Chenga01e7992006-05-26 18:39:59 +00001531 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001532 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001533
Evan Cheng17e734f2006-05-23 21:06:34 +00001534 if (ObjIntRegs || ObjXMMRegs) {
1535 switch (ObjectVT) {
1536 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001537 case MVT::i8:
Evan Cheng17e734f2006-05-23 21:06:34 +00001538 case MVT::i16:
Nick Lewycky0c497222007-01-28 15:39:16 +00001539 case MVT::i32: {
1540 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][GPRInd][NumIntRegs];
1541 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
1542 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1543 break;
1544 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001545 case MVT::v16i8:
1546 case MVT::v8i16:
1547 case MVT::v4i32:
1548 case MVT::v2i64:
1549 case MVT::v4f32:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001550 case MVT::v2f64: {
1551 assert(!isFastCall && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001552 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1553 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1554 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001555 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001556 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001557 NumIntRegs += ObjIntRegs;
1558 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001559 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001560 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001561 // XMM arguments have to be aligned on 16-byte boundary.
1562 if (ObjSize == 16)
1563 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001564 // Create the SelectionDAG nodes corresponding to a load from this
1565 // parameter.
1566 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1567 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001568 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
1569
Evan Cheng17e734f2006-05-23 21:06:34 +00001570 ArgOffset += ArgIncrement; // Move on to the next argument.
1571 }
1572
1573 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001574 }
1575
Evan Cheng17e734f2006-05-23 21:06:34 +00001576 ArgValues.push_back(Root);
1577
Chris Lattner76ac0682005-11-15 00:40:23 +00001578 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1579 // arguments and the arguments after the retaddr has been pushed are aligned.
1580 if ((ArgOffset & 7) == 0)
1581 ArgOffset += 4;
1582
1583 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001584 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001585 ReturnAddrIndex = 0; // No return address slot generated yet.
1586 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1587 BytesCallerReserves = 0;
1588
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001589 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
1590
Chris Lattner76ac0682005-11-15 00:40:23 +00001591 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001592 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001593 default: assert(0 && "Unknown type!");
1594 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00001595 case MVT::i1:
Chris Lattner76ac0682005-11-15 00:40:23 +00001596 case MVT::i8:
1597 case MVT::i16:
1598 case MVT::i32:
1599 MF.addLiveOut(X86::EAX);
1600 break;
1601 case MVT::i64:
1602 MF.addLiveOut(X86::EAX);
1603 MF.addLiveOut(X86::EDX);
1604 break;
1605 case MVT::f32:
1606 case MVT::f64:
1607 MF.addLiveOut(X86::ST0);
1608 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001609 case MVT::v16i8:
1610 case MVT::v8i16:
1611 case MVT::v4i32:
1612 case MVT::v2i64:
1613 case MVT::v4f32:
1614 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001615 assert(!isFastCall && "Unknown result type");
Evan Cheng88decde2006-04-28 21:29:37 +00001616 MF.addLiveOut(X86::XMM0);
1617 break;
1618 }
Evan Cheng88decde2006-04-28 21:29:37 +00001619
Evan Cheng17e734f2006-05-23 21:06:34 +00001620 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001621 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1622 &ArgValues[0], ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001623}
1624
Chris Lattner104aa5d2006-09-26 03:57:53 +00001625SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
1626 bool isFastCall) {
Evan Cheng2a330942006-05-25 00:59:30 +00001627 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001628 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1629 SDOperand Callee = Op.getOperand(4);
1630 MVT::ValueType RetVT= Op.Val->getValueType(0);
1631 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1632
Chris Lattner76ac0682005-11-15 00:40:23 +00001633 // Count how many bytes are to be pushed on the stack.
1634 unsigned NumBytes = 0;
1635
1636 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001637 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1638 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001639 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001640 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001641
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001642 static const unsigned GPRArgRegs[][2][2] = {
1643 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1644 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1645 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
Evan Cheng2a330942006-05-25 00:59:30 +00001646 };
1647 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001648 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001649 };
1650
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001651 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Cheng2a330942006-05-25 00:59:30 +00001652 for (unsigned i = 0; i != NumOps; ++i) {
1653 SDOperand Arg = Op.getOperand(5+2*i);
1654
1655 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001656 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001657 case MVT::i8:
1658 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001659 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001660 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1661 if (NumIntRegs < MaxNumIntRegs) {
1662 ++NumIntRegs;
1663 break;
1664 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001665 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001666 case MVT::f32:
1667 NumBytes += 4;
1668 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001669 case MVT::f64:
1670 NumBytes += 8;
1671 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001672 case MVT::v16i8:
1673 case MVT::v8i16:
1674 case MVT::v4i32:
1675 case MVT::v2i64:
1676 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001677 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001678 assert(!isFastCall && "Unknown value type!");
1679 if (NumXMMRegs < 4)
1680 NumXMMRegs++;
1681 else {
1682 // XMM arguments have to be aligned on 16-byte boundary.
1683 NumBytes = ((NumBytes + 15) / 16) * 16;
1684 NumBytes += 16;
1685 }
1686 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001687 }
Evan Cheng2a330942006-05-25 00:59:30 +00001688 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001689
1690 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1691 // arguments and the arguments after the retaddr has been pushed are aligned.
1692 if ((NumBytes & 7) == 0)
1693 NumBytes += 4;
1694
Chris Lattner62c34842006-02-13 09:00:43 +00001695 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001696
1697 // Arguments go on the stack in reverse order, as specified by the ABI.
1698 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001699 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001700 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1701 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001702 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001703 for (unsigned i = 0; i != NumOps; ++i) {
1704 SDOperand Arg = Op.getOperand(5+2*i);
1705
1706 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001707 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001708 case MVT::i8:
1709 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001710 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001711 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1712 if (NumIntRegs < MaxNumIntRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001713 unsigned RegToUse =
1714 GPRArgRegs[Arg.getValueType()-MVT::i8][GPRInd][NumIntRegs];
1715 RegsToPass.push_back(std::make_pair(RegToUse, Arg));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001716 ++NumIntRegs;
1717 break;
1718 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001719 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001720 case MVT::f32: {
1721 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001722 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001723 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001724 ArgOffset += 4;
1725 break;
1726 }
Evan Cheng2a330942006-05-25 00:59:30 +00001727 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001728 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001729 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001730 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001731 ArgOffset += 8;
1732 break;
1733 }
Evan Cheng2a330942006-05-25 00:59:30 +00001734 case MVT::v16i8:
1735 case MVT::v8i16:
1736 case MVT::v4i32:
1737 case MVT::v2i64:
1738 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001739 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001740 assert(!isFastCall && "Unexpected ValueType for argument!");
1741 if (NumXMMRegs < 4) {
1742 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1743 NumXMMRegs++;
1744 } else {
1745 // XMM arguments have to be aligned on 16-byte boundary.
1746 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1747 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1748 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1749 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1750 ArgOffset += 16;
1751 }
1752 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001753 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001754 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001755
Evan Cheng2a330942006-05-25 00:59:30 +00001756 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001757 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1758 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001759
Nate Begeman7e5496d2006-02-17 00:03:04 +00001760 // Build a sequence of copy-to-reg nodes chained together with token chain
1761 // and flag operands which copy the outgoing args into registers.
1762 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001763 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1764 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1765 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001766 InFlag = Chain.getValue(1);
1767 }
1768
Evan Cheng2a330942006-05-25 00:59:30 +00001769 // If the callee is a GlobalAddress node (quite common, every direct call is)
1770 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001771 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001772 // We should use extra load for direct calls to dllimported functions in
1773 // non-JIT mode.
1774 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1775 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001776 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1777 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001778 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1779
Evan Cheng84a041e2007-02-21 21:18:14 +00001780 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1781 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001782 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1783 Subtarget->isPICStyleGOT()) {
1784 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1785 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1786 InFlag);
1787 InFlag = Chain.getValue(1);
1788 }
1789
Chris Lattnere56fef92007-02-25 06:40:16 +00001790 // Returns a chain & a flag for retval copy to use.
1791 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001792 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001793 Ops.push_back(Chain);
1794 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001795
1796 // Add argument registers to the end of the list so that they are known live
1797 // into the call.
1798 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001799 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001800 RegsToPass[i].second.getValueType()));
1801
Evan Cheng84a041e2007-02-21 21:18:14 +00001802 // Add an implicit use GOT pointer in EBX.
1803 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1804 Subtarget->isPICStyleGOT())
1805 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1806
Nate Begeman7e5496d2006-02-17 00:03:04 +00001807 if (InFlag.Val)
1808 Ops.push_back(InFlag);
1809
1810 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001811 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001812 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001813 InFlag = Chain.getValue(1);
1814
Evan Cheng2a330942006-05-25 00:59:30 +00001815 if (RetVT != MVT::Other)
Chris Lattnere56fef92007-02-25 06:40:16 +00001816 // Returns a flag for retval copy to use.
1817 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1818 else
1819 NodeTys = DAG.getVTList(MVT::Other);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001820 Ops.clear();
1821 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001822 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1823 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001824 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001825 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001826 if (RetVT != MVT::Other)
1827 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001828
Chris Lattner35a08552007-02-25 07:10:00 +00001829 SmallVector<SDOperand, 8> ResultVals;
Evan Cheng2a330942006-05-25 00:59:30 +00001830 switch (RetVT) {
1831 default: assert(0 && "Unknown value type to return!");
1832 case MVT::Other: break;
1833 case MVT::i8:
1834 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1835 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001836 NodeTys = DAG.getVTList(MVT::i8, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001837 break;
1838 case MVT::i16:
1839 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1840 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001841 NodeTys = DAG.getVTList(MVT::i16, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001842 break;
1843 case MVT::i32:
1844 if (Op.Val->getValueType(1) == MVT::i32) {
1845 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1846 ResultVals.push_back(Chain.getValue(0));
1847 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
1848 Chain.getValue(2)).getValue(1);
1849 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001850 NodeTys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001851 } else {
1852 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1853 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001854 NodeTys = DAG.getVTList(MVT::i32, MVT::Other);
Evan Cheng172fce72006-01-06 00:43:03 +00001855 }
Evan Cheng2a330942006-05-25 00:59:30 +00001856 break;
1857 case MVT::v16i8:
1858 case MVT::v8i16:
1859 case MVT::v4i32:
1860 case MVT::v2i64:
1861 case MVT::v4f32:
1862 case MVT::v2f64:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001863 if (isFastCall) {
1864 assert(0 && "Unknown value type to return!");
1865 } else {
1866 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1867 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001868 NodeTys = DAG.getVTList(RetVT, MVT::Other);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001869 }
1870 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001871 case MVT::f32:
1872 case MVT::f64: {
Chris Lattner35a08552007-02-25 07:10:00 +00001873 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
1874 SmallVector<SDOperand, 8> Ops;
Evan Cheng2a330942006-05-25 00:59:30 +00001875 Ops.push_back(Chain);
1876 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001877 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
1878 &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001879 Chain = RetVal.getValue(1);
1880 InFlag = RetVal.getValue(2);
1881 if (X86ScalarSSE) {
1882 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
1883 // shouldn't be necessary except that RFP cannot be live across
1884 // multiple blocks. When stackifier is fixed, they can be uncoupled.
1885 MachineFunction &MF = DAG.getMachineFunction();
1886 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
1887 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00001888 Tys = DAG.getVTList(MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001889 Ops.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +00001890 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001891 Ops.push_back(RetVal);
1892 Ops.push_back(StackSlot);
1893 Ops.push_back(DAG.getValueType(RetVT));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001894 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001895 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001896 RetVal = DAG.getLoad(RetVT, Chain, StackSlot, NULL, 0);
Evan Cheng2a330942006-05-25 00:59:30 +00001897 Chain = RetVal.getValue(1);
1898 }
Evan Cheng172fce72006-01-06 00:43:03 +00001899
Evan Cheng2a330942006-05-25 00:59:30 +00001900 if (RetVT == MVT::f32 && !X86ScalarSSE)
1901 // FIXME: we would really like to remember that this FP_ROUND
1902 // operation is okay to eliminate if we allow excess FP precision.
1903 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
1904 ResultVals.push_back(RetVal);
Chris Lattnere56fef92007-02-25 06:40:16 +00001905 NodeTys = DAG.getVTList(RetVT, MVT::Other);
1906
Evan Cheng2a330942006-05-25 00:59:30 +00001907 break;
1908 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001909 }
Nate Begeman7e5496d2006-02-17 00:03:04 +00001910
Evan Cheng2a330942006-05-25 00:59:30 +00001911
1912 // If the function returns void, just return the chain.
1913 if (ResultVals.empty())
1914 return Chain;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001915
Evan Cheng2a330942006-05-25 00:59:30 +00001916 // Otherwise, merge everything together with a MERGE_VALUES node.
Evan Cheng2a330942006-05-25 00:59:30 +00001917 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001918 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1919 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001920 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001921}
1922
1923SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1924 if (ReturnAddrIndex == 0) {
1925 // Set up a frame object for the return address.
1926 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001927 if (Subtarget->is64Bit())
1928 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1929 else
1930 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001931 }
1932
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001933 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001934}
1935
1936
1937
Evan Cheng45df7f82006-01-30 23:41:35 +00001938/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1939/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001940/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1941/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001942static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001943 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1944 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001945 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001946 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001947 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1948 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1949 // X > -1 -> X == 0, jump !sign.
1950 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001951 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001952 return true;
1953 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1954 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001955 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001956 return true;
1957 }
Chris Lattner7a627672006-09-13 03:22:10 +00001958 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001959
Evan Cheng172fce72006-01-06 00:43:03 +00001960 switch (SetCCOpcode) {
1961 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001962 case ISD::SETEQ: X86CC = X86::COND_E; break;
1963 case ISD::SETGT: X86CC = X86::COND_G; break;
1964 case ISD::SETGE: X86CC = X86::COND_GE; break;
1965 case ISD::SETLT: X86CC = X86::COND_L; break;
1966 case ISD::SETLE: X86CC = X86::COND_LE; break;
1967 case ISD::SETNE: X86CC = X86::COND_NE; break;
1968 case ISD::SETULT: X86CC = X86::COND_B; break;
1969 case ISD::SETUGT: X86CC = X86::COND_A; break;
1970 case ISD::SETULE: X86CC = X86::COND_BE; break;
1971 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001972 }
1973 } else {
1974 // On a floating point condition, the flags are set as follows:
1975 // ZF PF CF op
1976 // 0 | 0 | 0 | X > Y
1977 // 0 | 0 | 1 | X < Y
1978 // 1 | 0 | 0 | X == Y
1979 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001980 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001981 switch (SetCCOpcode) {
1982 default: break;
1983 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001984 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001985 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001986 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001987 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001988 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001989 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001990 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001991 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001992 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001993 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001994 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001995 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001996 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001997 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001998 case ISD::SETNE: X86CC = X86::COND_NE; break;
1999 case ISD::SETUO: X86CC = X86::COND_P; break;
2000 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002001 }
Chris Lattner7a627672006-09-13 03:22:10 +00002002 if (Flip)
2003 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00002004 }
Evan Cheng45df7f82006-01-30 23:41:35 +00002005
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002006 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00002007}
2008
Evan Cheng339edad2006-01-11 00:33:36 +00002009/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2010/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002011/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00002012static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00002013 switch (X86CC) {
2014 default:
2015 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002016 case X86::COND_B:
2017 case X86::COND_BE:
2018 case X86::COND_E:
2019 case X86::COND_P:
2020 case X86::COND_A:
2021 case X86::COND_AE:
2022 case X86::COND_NE:
2023 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002024 return true;
2025 }
2026}
2027
Evan Chengc995b452006-04-06 23:23:56 +00002028/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00002029/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00002030static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
2031 if (Op.getOpcode() == ISD::UNDEF)
2032 return true;
2033
2034 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00002035 return (Val >= Low && Val < Hi);
2036}
2037
2038/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2039/// true if Op is undef or if its value equal to the specified value.
2040static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
2041 if (Op.getOpcode() == ISD::UNDEF)
2042 return true;
2043 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00002044}
2045
Evan Cheng68ad48b2006-03-22 18:59:22 +00002046/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2047/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2048bool X86::isPSHUFDMask(SDNode *N) {
2049 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2050
2051 if (N->getNumOperands() != 4)
2052 return false;
2053
2054 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00002055 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002056 SDOperand Arg = N->getOperand(i);
2057 if (Arg.getOpcode() == ISD::UNDEF) continue;
2058 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2059 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00002060 return false;
2061 }
2062
2063 return true;
2064}
2065
2066/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002067/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002068bool X86::isPSHUFHWMask(SDNode *N) {
2069 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2070
2071 if (N->getNumOperands() != 8)
2072 return false;
2073
2074 // Lower quadword copied in order.
2075 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002076 SDOperand Arg = N->getOperand(i);
2077 if (Arg.getOpcode() == ISD::UNDEF) continue;
2078 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2079 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00002080 return false;
2081 }
2082
2083 // Upper quadword shuffled.
2084 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002085 SDOperand Arg = N->getOperand(i);
2086 if (Arg.getOpcode() == ISD::UNDEF) continue;
2087 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2088 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002089 if (Val < 4 || Val > 7)
2090 return false;
2091 }
2092
2093 return true;
2094}
2095
2096/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002097/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002098bool X86::isPSHUFLWMask(SDNode *N) {
2099 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2100
2101 if (N->getNumOperands() != 8)
2102 return false;
2103
2104 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00002105 for (unsigned i = 4; i != 8; ++i)
2106 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00002107 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00002108
2109 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002110 for (unsigned i = 0; i != 4; ++i)
2111 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002112 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002113
2114 return true;
2115}
2116
Evan Chengd27fb3e2006-03-24 01:18:28 +00002117/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2118/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00002119static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002120 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002121
Evan Cheng60f0b892006-04-20 08:58:49 +00002122 unsigned Half = NumElems / 2;
2123 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002124 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00002125 return false;
2126 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002127 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002128 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002129
2130 return true;
2131}
2132
Evan Cheng60f0b892006-04-20 08:58:49 +00002133bool X86::isSHUFPMask(SDNode *N) {
2134 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002135 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002136}
2137
2138/// isCommutedSHUFP - Returns true if the shuffle mask is except
2139/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2140/// half elements to come from vector 1 (which would equal the dest.) and
2141/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00002142static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
2143 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002144
Chris Lattner35a08552007-02-25 07:10:00 +00002145 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00002146 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002147 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002148 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00002149 for (unsigned i = Half; i < NumOps; ++i)
2150 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00002151 return false;
2152 return true;
2153}
2154
2155static bool isCommutedSHUFP(SDNode *N) {
2156 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002157 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002158}
2159
Evan Cheng2595a682006-03-24 02:58:06 +00002160/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2161/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2162bool X86::isMOVHLPSMask(SDNode *N) {
2163 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2164
Evan Cheng1a194a52006-03-28 06:50:32 +00002165 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002166 return false;
2167
Evan Cheng1a194a52006-03-28 06:50:32 +00002168 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002169 return isUndefOrEqual(N->getOperand(0), 6) &&
2170 isUndefOrEqual(N->getOperand(1), 7) &&
2171 isUndefOrEqual(N->getOperand(2), 2) &&
2172 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002173}
2174
Evan Cheng922e1912006-11-07 22:14:24 +00002175/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2176/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2177/// <2, 3, 2, 3>
2178bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2179 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2180
2181 if (N->getNumOperands() != 4)
2182 return false;
2183
2184 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2185 return isUndefOrEqual(N->getOperand(0), 2) &&
2186 isUndefOrEqual(N->getOperand(1), 3) &&
2187 isUndefOrEqual(N->getOperand(2), 2) &&
2188 isUndefOrEqual(N->getOperand(3), 3);
2189}
2190
Evan Chengc995b452006-04-06 23:23:56 +00002191/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2192/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2193bool X86::isMOVLPMask(SDNode *N) {
2194 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2195
2196 unsigned NumElems = N->getNumOperands();
2197 if (NumElems != 2 && NumElems != 4)
2198 return false;
2199
Evan Chengac847262006-04-07 21:53:05 +00002200 for (unsigned i = 0; i < NumElems/2; ++i)
2201 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2202 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002203
Evan Chengac847262006-04-07 21:53:05 +00002204 for (unsigned i = NumElems/2; i < NumElems; ++i)
2205 if (!isUndefOrEqual(N->getOperand(i), i))
2206 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002207
2208 return true;
2209}
2210
2211/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002212/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2213/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002214bool X86::isMOVHPMask(SDNode *N) {
2215 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2216
2217 unsigned NumElems = N->getNumOperands();
2218 if (NumElems != 2 && NumElems != 4)
2219 return false;
2220
Evan Chengac847262006-04-07 21:53:05 +00002221 for (unsigned i = 0; i < NumElems/2; ++i)
2222 if (!isUndefOrEqual(N->getOperand(i), i))
2223 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002224
2225 for (unsigned i = 0; i < NumElems/2; ++i) {
2226 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002227 if (!isUndefOrEqual(Arg, i + NumElems))
2228 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002229 }
2230
2231 return true;
2232}
2233
Evan Cheng5df75882006-03-28 00:39:58 +00002234/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2235/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00002236bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2237 bool V2IsSplat = false) {
2238 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00002239 return false;
2240
Chris Lattner35a08552007-02-25 07:10:00 +00002241 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2242 SDOperand BitI = Elts[i];
2243 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002244 if (!isUndefOrEqual(BitI, j))
2245 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002246 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002247 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002248 return false;
2249 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002250 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002251 return false;
2252 }
Evan Cheng5df75882006-03-28 00:39:58 +00002253 }
2254
2255 return true;
2256}
2257
Evan Cheng60f0b892006-04-20 08:58:49 +00002258bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2259 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002260 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002261}
2262
Evan Cheng2bc32802006-03-28 02:43:26 +00002263/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2264/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00002265bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2266 bool V2IsSplat = false) {
2267 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00002268 return false;
2269
Chris Lattner35a08552007-02-25 07:10:00 +00002270 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2271 SDOperand BitI = Elts[i];
2272 SDOperand BitI1 = Elts[i+1];
2273 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00002274 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002275 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002276 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002277 return false;
2278 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002279 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002280 return false;
2281 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002282 }
2283
2284 return true;
2285}
2286
Evan Cheng60f0b892006-04-20 08:58:49 +00002287bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2288 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002289 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002290}
2291
Evan Chengf3b52c82006-04-05 07:20:06 +00002292/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2293/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2294/// <0, 0, 1, 1>
2295bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2296 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2297
2298 unsigned NumElems = N->getNumOperands();
2299 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
2300 return false;
2301
2302 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2303 SDOperand BitI = N->getOperand(i);
2304 SDOperand BitI1 = N->getOperand(i+1);
2305
Evan Chengac847262006-04-07 21:53:05 +00002306 if (!isUndefOrEqual(BitI, j))
2307 return false;
2308 if (!isUndefOrEqual(BitI1, j))
2309 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002310 }
2311
2312 return true;
2313}
2314
Evan Chenge8b51802006-04-21 01:05:10 +00002315/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2316/// specifies a shuffle of elements that is suitable for input to MOVSS,
2317/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00002318static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
2319 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002320 return false;
2321
Chris Lattner35a08552007-02-25 07:10:00 +00002322 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002323 return false;
2324
Chris Lattner35a08552007-02-25 07:10:00 +00002325 for (unsigned i = 1; i < NumElts; ++i) {
2326 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002327 return false;
2328 }
2329
2330 return true;
2331}
Evan Chengf3b52c82006-04-05 07:20:06 +00002332
Evan Chenge8b51802006-04-21 01:05:10 +00002333bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002334 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002335 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002336}
2337
Evan Chenge8b51802006-04-21 01:05:10 +00002338/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2339/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002340/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00002341static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2342 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00002343 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00002344 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002345 return false;
2346
2347 if (!isUndefOrEqual(Ops[0], 0))
2348 return false;
2349
Chris Lattner35a08552007-02-25 07:10:00 +00002350 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002351 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00002352 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2353 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2354 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00002355 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002356 }
2357
2358 return true;
2359}
2360
Evan Cheng89c5d042006-09-08 01:50:06 +00002361static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2362 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002363 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002364 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2365 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002366}
2367
Evan Cheng5d247f82006-04-14 21:59:03 +00002368/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2369/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2370bool X86::isMOVSHDUPMask(SDNode *N) {
2371 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2372
2373 if (N->getNumOperands() != 4)
2374 return false;
2375
2376 // Expect 1, 1, 3, 3
2377 for (unsigned i = 0; i < 2; ++i) {
2378 SDOperand Arg = N->getOperand(i);
2379 if (Arg.getOpcode() == ISD::UNDEF) continue;
2380 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2381 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2382 if (Val != 1) return false;
2383 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002384
2385 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002386 for (unsigned i = 2; i < 4; ++i) {
2387 SDOperand Arg = N->getOperand(i);
2388 if (Arg.getOpcode() == ISD::UNDEF) continue;
2389 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2390 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2391 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002392 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002393 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002394
Evan Cheng6222cf22006-04-15 05:37:34 +00002395 // Don't use movshdup if it can be done with a shufps.
2396 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002397}
2398
2399/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2400/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2401bool X86::isMOVSLDUPMask(SDNode *N) {
2402 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2403
2404 if (N->getNumOperands() != 4)
2405 return false;
2406
2407 // Expect 0, 0, 2, 2
2408 for (unsigned i = 0; i < 2; ++i) {
2409 SDOperand Arg = N->getOperand(i);
2410 if (Arg.getOpcode() == ISD::UNDEF) continue;
2411 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2412 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2413 if (Val != 0) return false;
2414 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002415
2416 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002417 for (unsigned i = 2; i < 4; ++i) {
2418 SDOperand Arg = N->getOperand(i);
2419 if (Arg.getOpcode() == ISD::UNDEF) continue;
2420 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2421 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2422 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002423 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002424 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002425
Evan Cheng6222cf22006-04-15 05:37:34 +00002426 // Don't use movshdup if it can be done with a shufps.
2427 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002428}
2429
Evan Chengd097e672006-03-22 02:53:00 +00002430/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2431/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002432static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002433 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2434
Evan Chengd097e672006-03-22 02:53:00 +00002435 // This is a splat operation if each element of the permute is the same, and
2436 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002437 unsigned NumElems = N->getNumOperands();
2438 SDOperand ElementBase;
2439 unsigned i = 0;
2440 for (; i != NumElems; ++i) {
2441 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002442 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002443 ElementBase = Elt;
2444 break;
2445 }
2446 }
2447
2448 if (!ElementBase.Val)
2449 return false;
2450
2451 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002452 SDOperand Arg = N->getOperand(i);
2453 if (Arg.getOpcode() == ISD::UNDEF) continue;
2454 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002455 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002456 }
2457
2458 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002459 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002460}
2461
Evan Cheng5022b342006-04-17 20:43:08 +00002462/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2463/// a splat of a single element and it's a 2 or 4 element mask.
2464bool X86::isSplatMask(SDNode *N) {
2465 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2466
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002467 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002468 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2469 return false;
2470 return ::isSplatMask(N);
2471}
2472
Evan Chenge056dd52006-10-27 21:08:32 +00002473/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2474/// specifies a splat of zero element.
2475bool X86::isSplatLoMask(SDNode *N) {
2476 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2477
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002478 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002479 if (!isUndefOrEqual(N->getOperand(i), 0))
2480 return false;
2481 return true;
2482}
2483
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002484/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2485/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2486/// instructions.
2487unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002488 unsigned NumOperands = N->getNumOperands();
2489 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2490 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002491 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002492 unsigned Val = 0;
2493 SDOperand Arg = N->getOperand(NumOperands-i-1);
2494 if (Arg.getOpcode() != ISD::UNDEF)
2495 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002496 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002497 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002498 if (i != NumOperands - 1)
2499 Mask <<= Shift;
2500 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002501
2502 return Mask;
2503}
2504
Evan Chengb7fedff2006-03-29 23:07:14 +00002505/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2506/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2507/// instructions.
2508unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2509 unsigned Mask = 0;
2510 // 8 nodes, but we only care about the last 4.
2511 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002512 unsigned Val = 0;
2513 SDOperand Arg = N->getOperand(i);
2514 if (Arg.getOpcode() != ISD::UNDEF)
2515 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002516 Mask |= (Val - 4);
2517 if (i != 4)
2518 Mask <<= 2;
2519 }
2520
2521 return Mask;
2522}
2523
2524/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2525/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2526/// instructions.
2527unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2528 unsigned Mask = 0;
2529 // 8 nodes, but we only care about the first 4.
2530 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002531 unsigned Val = 0;
2532 SDOperand Arg = N->getOperand(i);
2533 if (Arg.getOpcode() != ISD::UNDEF)
2534 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002535 Mask |= Val;
2536 if (i != 0)
2537 Mask <<= 2;
2538 }
2539
2540 return Mask;
2541}
2542
Evan Cheng59a63552006-04-05 01:47:37 +00002543/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2544/// specifies a 8 element shuffle that can be broken into a pair of
2545/// PSHUFHW and PSHUFLW.
2546static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2547 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2548
2549 if (N->getNumOperands() != 8)
2550 return false;
2551
2552 // Lower quadword shuffled.
2553 for (unsigned i = 0; i != 4; ++i) {
2554 SDOperand Arg = N->getOperand(i);
2555 if (Arg.getOpcode() == ISD::UNDEF) continue;
2556 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2557 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2558 if (Val > 4)
2559 return false;
2560 }
2561
2562 // Upper quadword shuffled.
2563 for (unsigned i = 4; i != 8; ++i) {
2564 SDOperand Arg = N->getOperand(i);
2565 if (Arg.getOpcode() == ISD::UNDEF) continue;
2566 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2567 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2568 if (Val < 4 || Val > 7)
2569 return false;
2570 }
2571
2572 return true;
2573}
2574
Evan Chengc995b452006-04-06 23:23:56 +00002575/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2576/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002577static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2578 SDOperand &V2, SDOperand &Mask,
2579 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002580 MVT::ValueType VT = Op.getValueType();
2581 MVT::ValueType MaskVT = Mask.getValueType();
2582 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2583 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002584 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002585
2586 for (unsigned i = 0; i != NumElems; ++i) {
2587 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002588 if (Arg.getOpcode() == ISD::UNDEF) {
2589 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2590 continue;
2591 }
Evan Chengc995b452006-04-06 23:23:56 +00002592 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2593 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2594 if (Val < NumElems)
2595 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2596 else
2597 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2598 }
2599
Evan Chengc415c5b2006-10-25 21:49:50 +00002600 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002601 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002602 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002603}
2604
Evan Cheng7855e4d2006-04-19 20:35:22 +00002605/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2606/// match movhlps. The lower half elements should come from upper half of
2607/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002608/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002609static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2610 unsigned NumElems = Mask->getNumOperands();
2611 if (NumElems != 4)
2612 return false;
2613 for (unsigned i = 0, e = 2; i != e; ++i)
2614 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2615 return false;
2616 for (unsigned i = 2; i != 4; ++i)
2617 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2618 return false;
2619 return true;
2620}
2621
Evan Chengc995b452006-04-06 23:23:56 +00002622/// isScalarLoadToVector - Returns true if the node is a scalar load that
2623/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002624static inline bool isScalarLoadToVector(SDNode *N) {
2625 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2626 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002627 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002628 }
2629 return false;
2630}
2631
Evan Cheng7855e4d2006-04-19 20:35:22 +00002632/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2633/// match movlp{s|d}. The lower half elements should come from lower half of
2634/// V1 (and in order), and the upper half elements should come from the upper
2635/// half of V2 (and in order). And since V1 will become the source of the
2636/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002637static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002638 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002639 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002640 // Is V2 is a vector load, don't do this transformation. We will try to use
2641 // load folding shufps op.
2642 if (ISD::isNON_EXTLoad(V2))
2643 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002644
Evan Cheng7855e4d2006-04-19 20:35:22 +00002645 unsigned NumElems = Mask->getNumOperands();
2646 if (NumElems != 2 && NumElems != 4)
2647 return false;
2648 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2649 if (!isUndefOrEqual(Mask->getOperand(i), i))
2650 return false;
2651 for (unsigned i = NumElems/2; i != NumElems; ++i)
2652 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2653 return false;
2654 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002655}
2656
Evan Cheng60f0b892006-04-20 08:58:49 +00002657/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2658/// all the same.
2659static bool isSplatVector(SDNode *N) {
2660 if (N->getOpcode() != ISD::BUILD_VECTOR)
2661 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002662
Evan Cheng60f0b892006-04-20 08:58:49 +00002663 SDOperand SplatValue = N->getOperand(0);
2664 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2665 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002666 return false;
2667 return true;
2668}
2669
Evan Cheng89c5d042006-09-08 01:50:06 +00002670/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2671/// to an undef.
2672static bool isUndefShuffle(SDNode *N) {
2673 if (N->getOpcode() != ISD::BUILD_VECTOR)
2674 return false;
2675
2676 SDOperand V1 = N->getOperand(0);
2677 SDOperand V2 = N->getOperand(1);
2678 SDOperand Mask = N->getOperand(2);
2679 unsigned NumElems = Mask.getNumOperands();
2680 for (unsigned i = 0; i != NumElems; ++i) {
2681 SDOperand Arg = Mask.getOperand(i);
2682 if (Arg.getOpcode() != ISD::UNDEF) {
2683 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2684 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2685 return false;
2686 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2687 return false;
2688 }
2689 }
2690 return true;
2691}
2692
Evan Cheng60f0b892006-04-20 08:58:49 +00002693/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2694/// that point to V2 points to its first element.
2695static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2696 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2697
2698 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002699 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002700 unsigned NumElems = Mask.getNumOperands();
2701 for (unsigned i = 0; i != NumElems; ++i) {
2702 SDOperand Arg = Mask.getOperand(i);
2703 if (Arg.getOpcode() != ISD::UNDEF) {
2704 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2705 if (Val > NumElems) {
2706 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2707 Changed = true;
2708 }
2709 }
2710 MaskVec.push_back(Arg);
2711 }
2712
2713 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002714 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2715 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002716 return Mask;
2717}
2718
Evan Chenge8b51802006-04-21 01:05:10 +00002719/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2720/// operation of specified width.
2721static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002722 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2723 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2724
Chris Lattner35a08552007-02-25 07:10:00 +00002725 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002726 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2727 for (unsigned i = 1; i != NumElems; ++i)
2728 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002729 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002730}
2731
Evan Cheng5022b342006-04-17 20:43:08 +00002732/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2733/// of specified width.
2734static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2735 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2736 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002737 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002738 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2739 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2740 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2741 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002742 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002743}
2744
Evan Cheng60f0b892006-04-20 08:58:49 +00002745/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2746/// of specified width.
2747static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2748 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2749 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2750 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002751 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002752 for (unsigned i = 0; i != Half; ++i) {
2753 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2754 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2755 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002756 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002757}
2758
Evan Chenge8b51802006-04-21 01:05:10 +00002759/// getZeroVector - Returns a vector of specified type with all zero elements.
2760///
2761static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2762 assert(MVT::isVector(VT) && "Expected a vector type");
2763 unsigned NumElems = getVectorNumElements(VT);
2764 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2765 bool isFP = MVT::isFloatingPoint(EVT);
2766 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002767 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002768 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002769}
2770
Evan Cheng5022b342006-04-17 20:43:08 +00002771/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2772///
2773static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2774 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002775 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002776 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002777 unsigned NumElems = Mask.getNumOperands();
2778 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002779 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002780 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002781 NumElems >>= 1;
2782 }
2783 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2784
2785 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002786 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002787 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002788 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002789 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2790}
2791
Evan Chenge8b51802006-04-21 01:05:10 +00002792/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2793/// constant +0.0.
2794static inline bool isZeroNode(SDOperand Elt) {
2795 return ((isa<ConstantSDNode>(Elt) &&
2796 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2797 (isa<ConstantFPSDNode>(Elt) &&
2798 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2799}
2800
Evan Cheng14215c32006-04-21 23:03:30 +00002801/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2802/// vector and zero or undef vector.
2803static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002804 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002805 bool isZero, SelectionDAG &DAG) {
2806 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002807 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2808 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2809 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002810 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002811 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002812 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2813 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002814 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002815}
2816
Evan Chengb0461082006-04-24 18:01:45 +00002817/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2818///
2819static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2820 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002821 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002822 if (NumNonZero > 8)
2823 return SDOperand();
2824
2825 SDOperand V(0, 0);
2826 bool First = true;
2827 for (unsigned i = 0; i < 16; ++i) {
2828 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2829 if (ThisIsNonZero && First) {
2830 if (NumZero)
2831 V = getZeroVector(MVT::v8i16, DAG);
2832 else
2833 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2834 First = false;
2835 }
2836
2837 if ((i & 1) != 0) {
2838 SDOperand ThisElt(0, 0), LastElt(0, 0);
2839 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2840 if (LastIsNonZero) {
2841 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2842 }
2843 if (ThisIsNonZero) {
2844 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2845 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2846 ThisElt, DAG.getConstant(8, MVT::i8));
2847 if (LastIsNonZero)
2848 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2849 } else
2850 ThisElt = LastElt;
2851
2852 if (ThisElt.Val)
2853 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002854 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002855 }
2856 }
2857
2858 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2859}
2860
2861/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2862///
2863static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2864 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002865 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002866 if (NumNonZero > 4)
2867 return SDOperand();
2868
2869 SDOperand V(0, 0);
2870 bool First = true;
2871 for (unsigned i = 0; i < 8; ++i) {
2872 bool isNonZero = (NonZeros & (1 << i)) != 0;
2873 if (isNonZero) {
2874 if (First) {
2875 if (NumZero)
2876 V = getZeroVector(MVT::v8i16, DAG);
2877 else
2878 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2879 First = false;
2880 }
2881 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002882 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002883 }
2884 }
2885
2886 return V;
2887}
2888
Evan Chenga9467aa2006-04-25 20:13:52 +00002889SDOperand
2890X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2891 // All zero's are handled with pxor.
2892 if (ISD::isBuildVectorAllZeros(Op.Val))
2893 return Op;
2894
2895 // All one's are handled with pcmpeqd.
2896 if (ISD::isBuildVectorAllOnes(Op.Val))
2897 return Op;
2898
2899 MVT::ValueType VT = Op.getValueType();
2900 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2901 unsigned EVTBits = MVT::getSizeInBits(EVT);
2902
2903 unsigned NumElems = Op.getNumOperands();
2904 unsigned NumZero = 0;
2905 unsigned NumNonZero = 0;
2906 unsigned NonZeros = 0;
2907 std::set<SDOperand> Values;
2908 for (unsigned i = 0; i < NumElems; ++i) {
2909 SDOperand Elt = Op.getOperand(i);
2910 if (Elt.getOpcode() != ISD::UNDEF) {
2911 Values.insert(Elt);
2912 if (isZeroNode(Elt))
2913 NumZero++;
2914 else {
2915 NonZeros |= (1 << i);
2916 NumNonZero++;
2917 }
2918 }
2919 }
2920
2921 if (NumNonZero == 0)
2922 // Must be a mix of zero and undef. Return a zero vector.
2923 return getZeroVector(VT, DAG);
2924
2925 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2926 if (Values.size() == 1)
2927 return SDOperand();
2928
2929 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002930 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002931 unsigned Idx = CountTrailingZeros_32(NonZeros);
2932 SDOperand Item = Op.getOperand(Idx);
2933 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2934 if (Idx == 0)
2935 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2936 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2937 NumZero > 0, DAG);
2938
2939 if (EVTBits == 32) {
2940 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2941 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2942 DAG);
2943 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2944 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002945 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002946 for (unsigned i = 0; i < NumElems; i++)
2947 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002948 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2949 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002950 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2951 DAG.getNode(ISD::UNDEF, VT), Mask);
2952 }
2953 }
2954
Evan Cheng8c5766e2006-10-04 18:33:38 +00002955 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00002956 if (EVTBits == 64)
2957 return SDOperand();
2958
2959 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2960 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002961 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2962 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002963 if (V.Val) return V;
2964 }
2965
2966 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002967 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2968 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002969 if (V.Val) return V;
2970 }
2971
2972 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002973 SmallVector<SDOperand, 8> V;
2974 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002975 if (NumElems == 4 && NumZero > 0) {
2976 for (unsigned i = 0; i < 4; ++i) {
2977 bool isZero = !(NonZeros & (1 << i));
2978 if (isZero)
2979 V[i] = getZeroVector(VT, DAG);
2980 else
2981 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2982 }
2983
2984 for (unsigned i = 0; i < 2; ++i) {
2985 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2986 default: break;
2987 case 0:
2988 V[i] = V[i*2]; // Must be a zero vector.
2989 break;
2990 case 1:
2991 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2992 getMOVLMask(NumElems, DAG));
2993 break;
2994 case 2:
2995 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2996 getMOVLMask(NumElems, DAG));
2997 break;
2998 case 3:
2999 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3000 getUnpacklMask(NumElems, DAG));
3001 break;
3002 }
3003 }
3004
Evan Cheng9fee4422006-05-16 07:21:53 +00003005 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003006 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00003007 // FIXME: we can do the same for v4f32 case when we know both parts of
3008 // the lower half come from scalar_to_vector (loadf32). We should do
3009 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00003010 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00003011 return V[0];
3012 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3013 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003014 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003015 bool Reverse = (NonZeros & 0x3) == 2;
3016 for (unsigned i = 0; i < 2; ++i)
3017 if (Reverse)
3018 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3019 else
3020 MaskVec.push_back(DAG.getConstant(i, EVT));
3021 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3022 for (unsigned i = 0; i < 2; ++i)
3023 if (Reverse)
3024 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3025 else
3026 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003027 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3028 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003029 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3030 }
3031
3032 if (Values.size() > 2) {
3033 // Expand into a number of unpckl*.
3034 // e.g. for v4f32
3035 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3036 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3037 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
3038 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
3039 for (unsigned i = 0; i < NumElems; ++i)
3040 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3041 NumElems >>= 1;
3042 while (NumElems != 0) {
3043 for (unsigned i = 0; i < NumElems; ++i)
3044 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3045 UnpckMask);
3046 NumElems >>= 1;
3047 }
3048 return V[0];
3049 }
3050
3051 return SDOperand();
3052}
3053
3054SDOperand
3055X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3056 SDOperand V1 = Op.getOperand(0);
3057 SDOperand V2 = Op.getOperand(1);
3058 SDOperand PermMask = Op.getOperand(2);
3059 MVT::ValueType VT = Op.getValueType();
3060 unsigned NumElems = PermMask.getNumOperands();
3061 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3062 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00003063 bool V1IsSplat = false;
3064 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00003065
Evan Cheng89c5d042006-09-08 01:50:06 +00003066 if (isUndefShuffle(Op.Val))
3067 return DAG.getNode(ISD::UNDEF, VT);
3068
Evan Chenga9467aa2006-04-25 20:13:52 +00003069 if (isSplatMask(PermMask.Val)) {
3070 if (NumElems <= 4) return Op;
3071 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00003072 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003073 }
3074
Evan Cheng798b3062006-10-25 20:48:19 +00003075 if (X86::isMOVLMask(PermMask.Val))
3076 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003077
Evan Cheng798b3062006-10-25 20:48:19 +00003078 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3079 X86::isMOVSLDUPMask(PermMask.Val) ||
3080 X86::isMOVHLPSMask(PermMask.Val) ||
3081 X86::isMOVHPMask(PermMask.Val) ||
3082 X86::isMOVLPMask(PermMask.Val))
3083 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003084
Evan Cheng798b3062006-10-25 20:48:19 +00003085 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3086 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00003087 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003088
Evan Chengc415c5b2006-10-25 21:49:50 +00003089 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00003090 V1IsSplat = isSplatVector(V1.Val);
3091 V2IsSplat = isSplatVector(V2.Val);
3092 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00003093 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003094 std::swap(V1IsSplat, V2IsSplat);
3095 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00003096 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00003097 }
3098
3099 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3100 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00003101 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003102 if (V2IsSplat) {
3103 // V2 is a splat, so the mask may be malformed. That is, it may point
3104 // to any V2 element. The instruction selectior won't like this. Get
3105 // a corrected mask and commute to form a proper MOVS{S|D}.
3106 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3107 if (NewMask.Val != PermMask.Val)
3108 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003109 }
Evan Cheng798b3062006-10-25 20:48:19 +00003110 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00003111 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003112
Evan Cheng949bcc92006-10-16 06:36:00 +00003113 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3114 X86::isUNPCKLMask(PermMask.Val) ||
3115 X86::isUNPCKHMask(PermMask.Val))
3116 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00003117
Evan Cheng798b3062006-10-25 20:48:19 +00003118 if (V2IsSplat) {
3119 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003120 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00003121 // new vector_shuffle with the corrected mask.
3122 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3123 if (NewMask.Val != PermMask.Val) {
3124 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3125 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3126 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3127 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3128 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3129 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003130 }
3131 }
3132 }
3133
3134 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00003135 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3136 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3137
3138 if (Commuted) {
3139 // Commute is back and try unpck* again.
3140 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3141 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3142 X86::isUNPCKLMask(PermMask.Val) ||
3143 X86::isUNPCKHMask(PermMask.Val))
3144 return Op;
3145 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003146
3147 // If VT is integer, try PSHUF* first, then SHUFP*.
3148 if (MVT::isInteger(VT)) {
3149 if (X86::isPSHUFDMask(PermMask.Val) ||
3150 X86::isPSHUFHWMask(PermMask.Val) ||
3151 X86::isPSHUFLWMask(PermMask.Val)) {
3152 if (V2.getOpcode() != ISD::UNDEF)
3153 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3154 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3155 return Op;
3156 }
3157
3158 if (X86::isSHUFPMask(PermMask.Val))
3159 return Op;
3160
3161 // Handle v8i16 shuffle high / low shuffle node pair.
3162 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3163 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3164 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003165 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003166 for (unsigned i = 0; i != 4; ++i)
3167 MaskVec.push_back(PermMask.getOperand(i));
3168 for (unsigned i = 4; i != 8; ++i)
3169 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003170 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3171 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003172 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3173 MaskVec.clear();
3174 for (unsigned i = 0; i != 4; ++i)
3175 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3176 for (unsigned i = 4; i != 8; ++i)
3177 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003178 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003179 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3180 }
3181 } else {
3182 // Floating point cases in the other order.
3183 if (X86::isSHUFPMask(PermMask.Val))
3184 return Op;
3185 if (X86::isPSHUFDMask(PermMask.Val) ||
3186 X86::isPSHUFHWMask(PermMask.Val) ||
3187 X86::isPSHUFLWMask(PermMask.Val)) {
3188 if (V2.getOpcode() != ISD::UNDEF)
3189 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3190 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3191 return Op;
3192 }
3193 }
3194
3195 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003196 MVT::ValueType MaskVT = PermMask.getValueType();
3197 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003198 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00003199 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00003200 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3201 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00003202 unsigned NumHi = 0;
3203 unsigned NumLo = 0;
3204 // If no more than two elements come from either vector. This can be
3205 // implemented with two shuffles. First shuffle gather the elements.
3206 // The second shuffle, which takes the first shuffle as both of its
3207 // vector operands, put the elements into the right order.
3208 for (unsigned i = 0; i != NumElems; ++i) {
3209 SDOperand Elt = PermMask.getOperand(i);
3210 if (Elt.getOpcode() == ISD::UNDEF) {
3211 Locs[i] = std::make_pair(-1, -1);
3212 } else {
3213 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3214 if (Val < NumElems) {
3215 Locs[i] = std::make_pair(0, NumLo);
3216 Mask1[NumLo] = Elt;
3217 NumLo++;
3218 } else {
3219 Locs[i] = std::make_pair(1, NumHi);
3220 if (2+NumHi < NumElems)
3221 Mask1[2+NumHi] = Elt;
3222 NumHi++;
3223 }
3224 }
3225 }
3226 if (NumLo <= 2 && NumHi <= 2) {
3227 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003228 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3229 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003230 for (unsigned i = 0; i != NumElems; ++i) {
3231 if (Locs[i].first == -1)
3232 continue;
3233 else {
3234 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3235 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3236 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3237 }
3238 }
3239
3240 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003241 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3242 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003243 }
3244
3245 // Break it into (shuffle shuffle_hi, shuffle_lo).
3246 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00003247 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3248 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3249 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00003250 unsigned MaskIdx = 0;
3251 unsigned LoIdx = 0;
3252 unsigned HiIdx = NumElems/2;
3253 for (unsigned i = 0; i != NumElems; ++i) {
3254 if (i == NumElems/2) {
3255 MaskPtr = &HiMask;
3256 MaskIdx = 1;
3257 LoIdx = 0;
3258 HiIdx = NumElems/2;
3259 }
3260 SDOperand Elt = PermMask.getOperand(i);
3261 if (Elt.getOpcode() == ISD::UNDEF) {
3262 Locs[i] = std::make_pair(-1, -1);
3263 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3264 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3265 (*MaskPtr)[LoIdx] = Elt;
3266 LoIdx++;
3267 } else {
3268 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3269 (*MaskPtr)[HiIdx] = Elt;
3270 HiIdx++;
3271 }
3272 }
3273
Chris Lattner3d826992006-05-16 06:45:34 +00003274 SDOperand LoShuffle =
3275 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003276 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3277 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003278 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00003279 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003280 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3281 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00003282 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00003283 for (unsigned i = 0; i != NumElems; ++i) {
3284 if (Locs[i].first == -1) {
3285 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3286 } else {
3287 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3288 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3289 }
3290 }
3291 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003292 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3293 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003294 }
3295
3296 return SDOperand();
3297}
3298
3299SDOperand
3300X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3301 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3302 return SDOperand();
3303
3304 MVT::ValueType VT = Op.getValueType();
3305 // TODO: handle v16i8.
3306 if (MVT::getSizeInBits(VT) == 16) {
3307 // Transform it so it match pextrw which produces a 32-bit result.
3308 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3309 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3310 Op.getOperand(0), Op.getOperand(1));
3311 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3312 DAG.getValueType(VT));
3313 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3314 } else if (MVT::getSizeInBits(VT) == 32) {
3315 SDOperand Vec = Op.getOperand(0);
3316 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3317 if (Idx == 0)
3318 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003319 // SHUFPS the element to the lowest double word, then movss.
3320 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003321 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003322 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3323 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3324 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3325 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003326 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3327 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003328 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003329 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003330 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003331 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003332 } else if (MVT::getSizeInBits(VT) == 64) {
3333 SDOperand Vec = Op.getOperand(0);
3334 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3335 if (Idx == 0)
3336 return Op;
3337
3338 // UNPCKHPD the element to the lowest double word, then movsd.
3339 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3340 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3341 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003342 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003343 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3344 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003345 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3346 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003347 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3348 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3349 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003350 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003351 }
3352
3353 return SDOperand();
3354}
3355
3356SDOperand
3357X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003358 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003359 // as its second argument.
3360 MVT::ValueType VT = Op.getValueType();
3361 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3362 SDOperand N0 = Op.getOperand(0);
3363 SDOperand N1 = Op.getOperand(1);
3364 SDOperand N2 = Op.getOperand(2);
3365 if (MVT::getSizeInBits(BaseVT) == 16) {
3366 if (N1.getValueType() != MVT::i32)
3367 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3368 if (N2.getValueType() != MVT::i32)
3369 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3370 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3371 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3372 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3373 if (Idx == 0) {
3374 // Use a movss.
3375 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3376 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3377 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003378 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003379 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3380 for (unsigned i = 1; i <= 3; ++i)
3381 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3382 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003383 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3384 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003385 } else {
3386 // Use two pinsrw instructions to insert a 32 bit value.
3387 Idx <<= 1;
3388 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003389 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003390 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003391 LoadSDNode *LD = cast<LoadSDNode>(N1);
3392 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3393 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003394 } else {
3395 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3396 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3397 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003398 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003399 }
3400 }
3401 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3402 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003403 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003404 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3405 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003406 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003407 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3408 }
3409 }
3410
3411 return SDOperand();
3412}
3413
3414SDOperand
3415X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3416 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3417 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3418}
3419
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003420// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003421// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3422// one of the above mentioned nodes. It has to be wrapped because otherwise
3423// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3424// be used to form addressing mode. These wrapped nodes will be selected
3425// into MOV32ri.
3426SDOperand
3427X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3428 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003429 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3430 getPointerTy(),
3431 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003432 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003433 // With PIC, the address is actually $g + Offset.
3434 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3435 !Subtarget->isPICStyleRIPRel()) {
3436 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3437 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3438 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003439 }
3440
3441 return Result;
3442}
3443
3444SDOperand
3445X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3446 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003447 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003448 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003449 // With PIC, the address is actually $g + Offset.
3450 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3451 !Subtarget->isPICStyleRIPRel()) {
3452 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3453 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3454 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003455 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003456
3457 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3458 // load the value at address GV, not the value of GV itself. This means that
3459 // the GlobalAddress must be in the base or index register of the address, not
3460 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003461 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003462 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3463 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003464
3465 return Result;
3466}
3467
3468SDOperand
3469X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3470 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003471 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003472 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003473 // With PIC, the address is actually $g + Offset.
3474 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3475 !Subtarget->isPICStyleRIPRel()) {
3476 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3477 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3478 Result);
3479 }
3480
3481 return Result;
3482}
3483
3484SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3485 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3486 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3487 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3488 // With PIC, the address is actually $g + Offset.
3489 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3490 !Subtarget->isPICStyleRIPRel()) {
3491 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3492 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3493 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003494 }
3495
3496 return Result;
3497}
3498
3499SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003500 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3501 "Not an i64 shift!");
3502 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3503 SDOperand ShOpLo = Op.getOperand(0);
3504 SDOperand ShOpHi = Op.getOperand(1);
3505 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003506 SDOperand Tmp1 = isSRA ?
3507 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3508 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003509
3510 SDOperand Tmp2, Tmp3;
3511 if (Op.getOpcode() == ISD::SHL_PARTS) {
3512 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3513 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3514 } else {
3515 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003516 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003517 }
3518
Evan Cheng4259a0f2006-09-11 02:19:56 +00003519 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3520 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3521 DAG.getConstant(32, MVT::i8));
3522 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3523 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003524
3525 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003526 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003527
Evan Cheng4259a0f2006-09-11 02:19:56 +00003528 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3529 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003530 if (Op.getOpcode() == ISD::SHL_PARTS) {
3531 Ops.push_back(Tmp2);
3532 Ops.push_back(Tmp3);
3533 Ops.push_back(CC);
3534 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003535 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003536 InFlag = Hi.getValue(1);
3537
3538 Ops.clear();
3539 Ops.push_back(Tmp3);
3540 Ops.push_back(Tmp1);
3541 Ops.push_back(CC);
3542 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003543 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003544 } else {
3545 Ops.push_back(Tmp2);
3546 Ops.push_back(Tmp3);
3547 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003548 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003549 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003550 InFlag = Lo.getValue(1);
3551
3552 Ops.clear();
3553 Ops.push_back(Tmp3);
3554 Ops.push_back(Tmp1);
3555 Ops.push_back(CC);
3556 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003557 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003558 }
3559
Evan Cheng4259a0f2006-09-11 02:19:56 +00003560 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003561 Ops.clear();
3562 Ops.push_back(Lo);
3563 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003564 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003565}
Evan Cheng6305e502006-01-12 22:54:21 +00003566
Evan Chenga9467aa2006-04-25 20:13:52 +00003567SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3568 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3569 Op.getOperand(0).getValueType() >= MVT::i16 &&
3570 "Unknown SINT_TO_FP to lower!");
3571
3572 SDOperand Result;
3573 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3574 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3575 MachineFunction &MF = DAG.getMachineFunction();
3576 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3577 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003578 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003579 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003580
3581 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003582 SDVTList Tys;
3583 if (X86ScalarSSE)
3584 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3585 else
3586 Tys = DAG.getVTList(MVT::f64, MVT::Other);
3587 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003588 Ops.push_back(Chain);
3589 Ops.push_back(StackSlot);
3590 Ops.push_back(DAG.getValueType(SrcVT));
3591 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003592 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003593
3594 if (X86ScalarSSE) {
3595 Chain = Result.getValue(1);
3596 SDOperand InFlag = Result.getValue(2);
3597
3598 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3599 // shouldn't be necessary except that RFP cannot be live across
3600 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003601 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003602 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003603 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003604 Tys = DAG.getVTList(MVT::Other);
3605 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003606 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003607 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003608 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003609 Ops.push_back(DAG.getValueType(Op.getValueType()));
3610 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003611 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003612 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003613 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003614
Evan Chenga9467aa2006-04-25 20:13:52 +00003615 return Result;
3616}
3617
3618SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3619 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3620 "Unknown FP_TO_SINT to lower!");
3621 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3622 // stack slot.
3623 MachineFunction &MF = DAG.getMachineFunction();
3624 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3625 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3626 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3627
3628 unsigned Opc;
3629 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003630 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3631 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3632 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3633 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003634 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003635
Evan Chenga9467aa2006-04-25 20:13:52 +00003636 SDOperand Chain = DAG.getEntryNode();
3637 SDOperand Value = Op.getOperand(0);
3638 if (X86ScalarSSE) {
3639 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003640 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Chris Lattner35a08552007-02-25 07:10:00 +00003641 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3642 SDOperand Ops[] = {
3643 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3644 };
3645 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003646 Chain = Value.getValue(1);
3647 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3648 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3649 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003650
Evan Chenga9467aa2006-04-25 20:13:52 +00003651 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003652 SDOperand Ops[] = { Chain, Value, StackSlot };
3653 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003654
Evan Chenga9467aa2006-04-25 20:13:52 +00003655 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003656 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003657}
3658
3659SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3660 MVT::ValueType VT = Op.getValueType();
3661 const Type *OpNTy = MVT::getTypeForValueType(VT);
3662 std::vector<Constant*> CV;
3663 if (VT == MVT::f64) {
3664 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3665 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3666 } else {
3667 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3668 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3669 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3670 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3671 }
3672 Constant *CS = ConstantStruct::get(CV);
3673 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003674 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003675 SmallVector<SDOperand, 3> Ops;
3676 Ops.push_back(DAG.getEntryNode());
3677 Ops.push_back(CPIdx);
3678 Ops.push_back(DAG.getSrcValue(NULL));
3679 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003680 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3681}
3682
3683SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3684 MVT::ValueType VT = Op.getValueType();
3685 const Type *OpNTy = MVT::getTypeForValueType(VT);
3686 std::vector<Constant*> CV;
3687 if (VT == MVT::f64) {
3688 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3689 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3690 } else {
3691 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3692 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3693 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3694 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3695 }
3696 Constant *CS = ConstantStruct::get(CV);
3697 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003698 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003699 SmallVector<SDOperand, 3> Ops;
3700 Ops.push_back(DAG.getEntryNode());
3701 Ops.push_back(CPIdx);
3702 Ops.push_back(DAG.getSrcValue(NULL));
3703 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003704 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3705}
3706
Evan Cheng4363e882007-01-05 07:55:56 +00003707SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003708 SDOperand Op0 = Op.getOperand(0);
3709 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003710 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003711 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003712 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003713
3714 // If second operand is smaller, extend it first.
3715 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3716 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3717 SrcVT = VT;
3718 }
3719
Evan Cheng4363e882007-01-05 07:55:56 +00003720 // First get the sign bit of second operand.
3721 std::vector<Constant*> CV;
3722 if (SrcVT == MVT::f64) {
3723 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3724 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3725 } else {
3726 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3727 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3728 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3729 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3730 }
3731 Constant *CS = ConstantStruct::get(CV);
3732 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003733 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003734 SmallVector<SDOperand, 3> Ops;
3735 Ops.push_back(DAG.getEntryNode());
3736 Ops.push_back(CPIdx);
3737 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003738 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3739 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003740
3741 // Shift sign bit right or left if the two operands have different types.
3742 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3743 // Op0 is MVT::f32, Op1 is MVT::f64.
3744 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3745 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3746 DAG.getConstant(32, MVT::i32));
3747 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3748 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3749 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003750 }
3751
Evan Cheng82241c82007-01-05 21:37:56 +00003752 // Clear first operand sign bit.
3753 CV.clear();
3754 if (VT == MVT::f64) {
3755 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3756 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3757 } else {
3758 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3759 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3760 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3761 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3762 }
3763 CS = ConstantStruct::get(CV);
3764 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003765 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003766 Ops.clear();
3767 Ops.push_back(DAG.getEntryNode());
3768 Ops.push_back(CPIdx);
3769 Ops.push_back(DAG.getSrcValue(NULL));
3770 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3771 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3772
3773 // Or the value with the sign bit.
3774 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003775}
3776
Evan Cheng4259a0f2006-09-11 02:19:56 +00003777SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3778 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003779 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3780 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003781 SDOperand Op0 = Op.getOperand(0);
3782 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003783 SDOperand CC = Op.getOperand(2);
3784 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003785 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3786 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003787 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003788 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003789
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003790 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003791 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003792 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003793 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003794 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003795 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003796 }
3797
3798 assert(isFP && "Illegal integer SetCC!");
3799
3800 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003801 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003802
3803 switch (SetCCOpcode) {
3804 default: assert(false && "Illegal floating point SetCC!");
3805 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003806 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003807 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003808 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003809 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003810 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003811 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3812 }
3813 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003814 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003815 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003816 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003817 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003818 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003819 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3820 }
Evan Chengc1583db2005-12-21 20:21:51 +00003821 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003822}
Evan Cheng45df7f82006-01-30 23:41:35 +00003823
Evan Chenga9467aa2006-04-25 20:13:52 +00003824SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003825 bool addTest = true;
3826 SDOperand Chain = DAG.getEntryNode();
3827 SDOperand Cond = Op.getOperand(0);
3828 SDOperand CC;
3829 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003830
Evan Cheng4259a0f2006-09-11 02:19:56 +00003831 if (Cond.getOpcode() == ISD::SETCC)
3832 Cond = LowerSETCC(Cond, DAG, Chain);
3833
3834 if (Cond.getOpcode() == X86ISD::SETCC) {
3835 CC = Cond.getOperand(0);
3836
Evan Chenga9467aa2006-04-25 20:13:52 +00003837 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003838 // (since flag operand cannot be shared). Use it as the condition setting
3839 // operand in place of the X86ISD::SETCC.
3840 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003841 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003842 // pressure reason)?
3843 SDOperand Cmp = Cond.getOperand(1);
3844 unsigned Opc = Cmp.getOpcode();
3845 bool IllegalFPCMov = !X86ScalarSSE &&
3846 MVT::isFloatingPoint(Op.getValueType()) &&
3847 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3848 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3849 !IllegalFPCMov) {
3850 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3851 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3852 addTest = false;
3853 }
3854 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003855
Evan Chenga9467aa2006-04-25 20:13:52 +00003856 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003857 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003858 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3859 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003860 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003861
Evan Cheng4259a0f2006-09-11 02:19:56 +00003862 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3863 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003864 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3865 // condition is true.
3866 Ops.push_back(Op.getOperand(2));
3867 Ops.push_back(Op.getOperand(1));
3868 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003869 Ops.push_back(Cond.getValue(1));
3870 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003871}
Evan Cheng944d1e92006-01-26 02:13:10 +00003872
Evan Chenga9467aa2006-04-25 20:13:52 +00003873SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003874 bool addTest = true;
3875 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003876 SDOperand Cond = Op.getOperand(1);
3877 SDOperand Dest = Op.getOperand(2);
3878 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003879 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3880
Evan Chenga9467aa2006-04-25 20:13:52 +00003881 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003882 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003883
3884 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003885 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003886
Evan Cheng4259a0f2006-09-11 02:19:56 +00003887 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3888 // (since flag operand cannot be shared). Use it as the condition setting
3889 // operand in place of the X86ISD::SETCC.
3890 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3891 // to use a test instead of duplicating the X86ISD::CMP (for register
3892 // pressure reason)?
3893 SDOperand Cmp = Cond.getOperand(1);
3894 unsigned Opc = Cmp.getOpcode();
3895 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3896 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3897 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3898 addTest = false;
3899 }
3900 }
Evan Chengfb22e862006-01-13 01:03:02 +00003901
Evan Chenga9467aa2006-04-25 20:13:52 +00003902 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003903 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003904 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3905 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003906 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003907 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003908 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003909}
Evan Chengae986f12006-01-11 22:15:48 +00003910
Evan Cheng2a330942006-05-25 00:59:30 +00003911SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3912 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003913
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003914 if (Subtarget->is64Bit())
3915 return LowerX86_64CCCCallTo(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00003916 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003917 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003918 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003919 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003920 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003921 if (EnableFastCC) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003922 return LowerFastCCCallTo(Op, DAG);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003923 }
3924 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003925 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003926 return LowerCCCCallTo(Op, DAG);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003927 case CallingConv::X86_StdCall:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003928 return LowerCCCCallTo(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003929 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003930 return LowerFastCCCallTo(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003931 }
Evan Cheng2a330942006-05-25 00:59:30 +00003932}
3933
Evan Chenga9467aa2006-04-25 20:13:52 +00003934SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
3935 SDOperand Copy;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003936
Evan Chenga9467aa2006-04-25 20:13:52 +00003937 switch(Op.getNumOperands()) {
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003938 default:
3939 assert(0 && "Do not know how to return this many arguments!");
3940 abort();
Chris Lattnerc070c622006-04-17 20:32:50 +00003941 case 1: // ret void.
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003942 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Op.getOperand(0),
Evan Chenga9467aa2006-04-25 20:13:52 +00003943 DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Evan Chenga3add0f2006-05-26 23:10:12 +00003944 case 3: {
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003945 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003946
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003947 if (MVT::isVector(ArgVT) ||
3948 (Subtarget->is64Bit() && MVT::isFloatingPoint(ArgVT))) {
Chris Lattnerc070c622006-04-17 20:32:50 +00003949 // Integer or FP vector result -> XMM0.
3950 if (DAG.getMachineFunction().liveout_empty())
3951 DAG.getMachineFunction().addLiveOut(X86::XMM0);
3952 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::XMM0, Op.getOperand(1),
3953 SDOperand());
3954 } else if (MVT::isInteger(ArgVT)) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003955 // Integer result -> EAX / RAX.
3956 // The C calling convention guarantees the return value has been
3957 // promoted to at least MVT::i32. The X86-64 ABI doesn't require the
3958 // value to be promoted MVT::i64. So we don't have to extend it to
3959 // 64-bit. Return the value in EAX, but mark RAX as liveout.
3960 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Chris Lattnerc070c622006-04-17 20:32:50 +00003961 if (DAG.getMachineFunction().liveout_empty())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003962 DAG.getMachineFunction().addLiveOut(Reg);
Chris Lattnerc070c622006-04-17 20:32:50 +00003963
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003964 Reg = (ArgVT == MVT::i64) ? X86::RAX : X86::EAX;
3965 Copy = DAG.getCopyToReg(Op.getOperand(0), Reg, Op.getOperand(1),
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003966 SDOperand());
Chris Lattnerc070c622006-04-17 20:32:50 +00003967 } else if (!X86ScalarSSE) {
3968 // FP return with fp-stack value.
3969 if (DAG.getMachineFunction().liveout_empty())
3970 DAG.getMachineFunction().addLiveOut(X86::ST0);
3971
Chris Lattner84141d42007-02-25 06:21:57 +00003972 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
3973 SDOperand Ops[] = { Op.getOperand(0), Op.getOperand(1) };
3974 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003975 } else {
Chris Lattnerc070c622006-04-17 20:32:50 +00003976 // FP return with ScalarSSE (return on fp-stack).
3977 if (DAG.getMachineFunction().liveout_empty())
3978 DAG.getMachineFunction().addLiveOut(X86::ST0);
3979
Evan Chenge1ce4d72006-02-01 00:20:21 +00003980 SDOperand MemLoc;
3981 SDOperand Chain = Op.getOperand(0);
Evan Cheng5659ca82006-01-31 23:19:54 +00003982 SDOperand Value = Op.getOperand(1);
3983
Evan Chenge71fe34d2006-10-09 20:57:25 +00003984 if (ISD::isNON_EXTLoad(Value.Val) &&
Evan Chenga24617f2006-02-01 01:19:32 +00003985 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
Evan Cheng5659ca82006-01-31 23:19:54 +00003986 Chain = Value.getOperand(0);
3987 MemLoc = Value.getOperand(1);
3988 } else {
3989 // Spill the value to memory and reload it into top of stack.
3990 unsigned Size = MVT::getSizeInBits(ArgVT)/8;
3991 MachineFunction &MF = DAG.getMachineFunction();
3992 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3993 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00003994 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
Evan Cheng5659ca82006-01-31 23:19:54 +00003995 }
Chris Lattner84141d42007-02-25 06:21:57 +00003996 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3997 SDOperand Ops[] = { Chain, MemLoc, DAG.getValueType(ArgVT) };
3998 Copy = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
3999
4000 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
4001 Ops[0] = Copy.getValue(1);
4002 Ops[1] = Copy;
4003 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004004 }
4005 break;
4006 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004007 case 5: {
4008 unsigned Reg1 = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
4009 unsigned Reg2 = Subtarget->is64Bit() ? X86::RDX : X86::EDX;
Chris Lattnerc070c622006-04-17 20:32:50 +00004010 if (DAG.getMachineFunction().liveout_empty()) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004011 DAG.getMachineFunction().addLiveOut(Reg1);
4012 DAG.getMachineFunction().addLiveOut(Reg2);
Chris Lattnerc070c622006-04-17 20:32:50 +00004013 }
4014
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004015 Copy = DAG.getCopyToReg(Op.getOperand(0), Reg2, Op.getOperand(3),
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004016 SDOperand());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004017 Copy = DAG.getCopyToReg(Copy, Reg1, Op.getOperand(1), Copy.getValue(1));
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004018 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004019 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004020 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004021 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004022 Copy, DAG.getConstant(getBytesToPopOnReturn(), MVT::i16),
Evan Chenga9467aa2006-04-25 20:13:52 +00004023 Copy.getValue(1));
4024}
4025
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004026SDOperand
4027X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00004028 MachineFunction &MF = DAG.getMachineFunction();
4029 const Function* Fn = MF.getFunction();
4030 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00004031 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00004032 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00004033 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
4034
Evan Cheng17e734f2006-05-23 21:06:34 +00004035 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004036 if (Subtarget->is64Bit())
4037 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00004038 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004039 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00004040 default:
4041 assert(0 && "Unsupported calling convention");
4042 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004043 if (EnableFastCC) {
4044 return LowerFastCCArguments(Op, DAG);
4045 }
4046 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00004047 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004048 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00004049 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004050 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004051 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00004052 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004053 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004054 return LowerFastCCArguments(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004055 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004056}
4057
Evan Chenga9467aa2006-04-25 20:13:52 +00004058SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
4059 SDOperand InFlag(0, 0);
4060 SDOperand Chain = Op.getOperand(0);
4061 unsigned Align =
4062 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4063 if (Align == 0) Align = 1;
4064
4065 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4066 // If not DWORD aligned, call memset if size is less than the threshold.
4067 // It knows how to align to the right boundary first.
4068 if ((Align & 3) != 0 ||
4069 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4070 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00004071 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00004072 TargetLowering::ArgListTy Args;
4073 TargetLowering::ArgListEntry Entry;
4074 Entry.Node = Op.getOperand(1);
4075 Entry.Ty = IntPtrTy;
4076 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004077 Entry.isInReg = false;
4078 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004079 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00004080 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00004081 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
4082 Entry.Ty = IntPtrTy;
4083 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004084 Entry.isInReg = false;
4085 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004086 Args.push_back(Entry);
4087 Entry.Node = Op.getOperand(3);
4088 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004089 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004090 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004091 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
4092 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00004093 }
Evan Chengd097e672006-03-22 02:53:00 +00004094
Evan Chenga9467aa2006-04-25 20:13:52 +00004095 MVT::ValueType AVT;
4096 SDOperand Count;
4097 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
4098 unsigned BytesLeft = 0;
4099 bool TwoRepStos = false;
4100 if (ValC) {
4101 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004102 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00004103
Evan Chenga9467aa2006-04-25 20:13:52 +00004104 // If the value is a constant, then we can potentially use larger sets.
4105 switch (Align & 3) {
4106 case 2: // WORD aligned
4107 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004108 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004109 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00004110 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004111 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004112 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004113 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00004114 Val = (Val << 8) | Val;
4115 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004116 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
4117 AVT = MVT::i64;
4118 ValReg = X86::RAX;
4119 Val = (Val << 32) | Val;
4120 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004121 break;
4122 default: // Byte aligned
4123 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00004124 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004125 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004126 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00004127 }
4128
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004129 if (AVT > MVT::i8) {
4130 if (I) {
4131 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4132 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4133 BytesLeft = I->getValue() % UBytes;
4134 } else {
4135 assert(AVT >= MVT::i32 &&
4136 "Do not use rep;stos if not at least DWORD aligned");
4137 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4138 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4139 TwoRepStos = true;
4140 }
4141 }
4142
Evan Chenga9467aa2006-04-25 20:13:52 +00004143 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4144 InFlag);
4145 InFlag = Chain.getValue(1);
4146 } else {
4147 AVT = MVT::i8;
4148 Count = Op.getOperand(3);
4149 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4150 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00004151 }
Evan Chengb0461082006-04-24 18:01:45 +00004152
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004153 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4154 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004155 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004156 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4157 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004158 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00004159
Chris Lattnere56fef92007-02-25 06:40:16 +00004160 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004161 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004162 Ops.push_back(Chain);
4163 Ops.push_back(DAG.getValueType(AVT));
4164 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004165 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00004166
Evan Chenga9467aa2006-04-25 20:13:52 +00004167 if (TwoRepStos) {
4168 InFlag = Chain.getValue(1);
4169 Count = Op.getOperand(3);
4170 MVT::ValueType CVT = Count.getValueType();
4171 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004172 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4173 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4174 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004175 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004176 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004177 Ops.clear();
4178 Ops.push_back(Chain);
4179 Ops.push_back(DAG.getValueType(MVT::i8));
4180 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004181 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004182 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004183 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004184 SDOperand Value;
4185 unsigned Val = ValC->getValue() & 255;
4186 unsigned Offset = I->getValue() - BytesLeft;
4187 SDOperand DstAddr = Op.getOperand(1);
4188 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004189 if (BytesLeft >= 4) {
4190 Val = (Val << 8) | Val;
4191 Val = (Val << 16) | Val;
4192 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00004193 Chain = DAG.getStore(Chain, Value,
4194 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4195 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004196 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004197 BytesLeft -= 4;
4198 Offset += 4;
4199 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004200 if (BytesLeft >= 2) {
4201 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00004202 Chain = DAG.getStore(Chain, Value,
4203 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4204 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004205 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004206 BytesLeft -= 2;
4207 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004208 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004209 if (BytesLeft == 1) {
4210 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00004211 Chain = DAG.getStore(Chain, Value,
4212 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4213 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004214 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00004215 }
Evan Cheng082c8782006-03-24 07:29:27 +00004216 }
Evan Chengebf10062006-04-03 20:53:28 +00004217
Evan Chenga9467aa2006-04-25 20:13:52 +00004218 return Chain;
4219}
Evan Chengebf10062006-04-03 20:53:28 +00004220
Evan Chenga9467aa2006-04-25 20:13:52 +00004221SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
4222 SDOperand Chain = Op.getOperand(0);
4223 unsigned Align =
4224 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4225 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004226
Evan Chenga9467aa2006-04-25 20:13:52 +00004227 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4228 // If not DWORD aligned, call memcpy if size is less than the threshold.
4229 // It knows how to align to the right boundary first.
4230 if ((Align & 3) != 0 ||
4231 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4232 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00004233 TargetLowering::ArgListTy Args;
4234 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004235 Entry.Ty = getTargetData()->getIntPtrType();
4236 Entry.isSigned = false;
4237 Entry.isInReg = false;
4238 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004239 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
4240 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
4241 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004242 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004243 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004244 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
4245 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00004246 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004247
4248 MVT::ValueType AVT;
4249 SDOperand Count;
4250 unsigned BytesLeft = 0;
4251 bool TwoRepMovs = false;
4252 switch (Align & 3) {
4253 case 2: // WORD aligned
4254 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004255 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004256 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004257 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004258 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4259 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004260 break;
4261 default: // Byte aligned
4262 AVT = MVT::i8;
4263 Count = Op.getOperand(3);
4264 break;
4265 }
4266
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004267 if (AVT > MVT::i8) {
4268 if (I) {
4269 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4270 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4271 BytesLeft = I->getValue() % UBytes;
4272 } else {
4273 assert(AVT >= MVT::i32 &&
4274 "Do not use rep;movs if not at least DWORD aligned");
4275 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4276 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4277 TwoRepMovs = true;
4278 }
4279 }
4280
Evan Chenga9467aa2006-04-25 20:13:52 +00004281 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004282 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4283 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004284 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004285 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4286 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004287 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004288 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
4289 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004290 InFlag = Chain.getValue(1);
4291
Chris Lattnere56fef92007-02-25 06:40:16 +00004292 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004293 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004294 Ops.push_back(Chain);
4295 Ops.push_back(DAG.getValueType(AVT));
4296 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004297 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004298
4299 if (TwoRepMovs) {
4300 InFlag = Chain.getValue(1);
4301 Count = Op.getOperand(3);
4302 MVT::ValueType CVT = Count.getValueType();
4303 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004304 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4305 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4306 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004307 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004308 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004309 Ops.clear();
4310 Ops.push_back(Chain);
4311 Ops.push_back(DAG.getValueType(MVT::i8));
4312 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004313 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004314 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004315 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004316 unsigned Offset = I->getValue() - BytesLeft;
4317 SDOperand DstAddr = Op.getOperand(1);
4318 MVT::ValueType DstVT = DstAddr.getValueType();
4319 SDOperand SrcAddr = Op.getOperand(2);
4320 MVT::ValueType SrcVT = SrcAddr.getValueType();
4321 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004322 if (BytesLeft >= 4) {
4323 Value = DAG.getLoad(MVT::i32, Chain,
4324 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4325 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004326 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004327 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004328 Chain = DAG.getStore(Chain, Value,
4329 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4330 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004331 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004332 BytesLeft -= 4;
4333 Offset += 4;
4334 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004335 if (BytesLeft >= 2) {
4336 Value = DAG.getLoad(MVT::i16, Chain,
4337 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4338 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004339 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004340 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004341 Chain = DAG.getStore(Chain, Value,
4342 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4343 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004344 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004345 BytesLeft -= 2;
4346 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004347 }
4348
Evan Chenga9467aa2006-04-25 20:13:52 +00004349 if (BytesLeft == 1) {
4350 Value = DAG.getLoad(MVT::i8, Chain,
4351 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4352 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004353 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004354 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004355 Chain = DAG.getStore(Chain, Value,
4356 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4357 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004358 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004359 }
Evan Chengcbffa462006-03-31 19:22:53 +00004360 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004361
4362 return Chain;
4363}
4364
4365SDOperand
4366X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00004367 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004368 SDOperand TheOp = Op.getOperand(0);
4369 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004370 if (Subtarget->is64Bit()) {
4371 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4372 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4373 MVT::i64, Copy1.getValue(2));
4374 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4375 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00004376 SDOperand Ops[] = {
4377 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4378 };
Chris Lattnere56fef92007-02-25 06:40:16 +00004379
4380 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00004381 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004382 }
Chris Lattner35a08552007-02-25 07:10:00 +00004383
4384 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4385 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4386 MVT::i32, Copy1.getValue(2));
4387 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4388 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4389 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004390}
4391
4392SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004393 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4394
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004395 if (!Subtarget->is64Bit()) {
4396 // vastart just stores the address of the VarArgsFrameIndex slot into the
4397 // memory location argument.
4398 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004399 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4400 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004401 }
4402
4403 // __va_list_tag:
4404 // gp_offset (0 - 6 * 8)
4405 // fp_offset (48 - 48 + 8 * 16)
4406 // overflow_arg_area (point to parameters coming in memory).
4407 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004408 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004409 SDOperand FIN = Op.getOperand(1);
4410 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004411 SDOperand Store = DAG.getStore(Op.getOperand(0),
4412 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004413 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004414 MemOps.push_back(Store);
4415
4416 // Store fp_offset
4417 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4418 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004419 Store = DAG.getStore(Op.getOperand(0),
4420 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004421 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004422 MemOps.push_back(Store);
4423
4424 // Store ptr to overflow_arg_area
4425 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4426 DAG.getConstant(4, getPointerTy()));
4427 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004428 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4429 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004430 MemOps.push_back(Store);
4431
4432 // Store ptr to reg_save_area.
4433 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4434 DAG.getConstant(8, getPointerTy()));
4435 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004436 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4437 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004438 MemOps.push_back(Store);
4439 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004440}
4441
4442SDOperand
4443X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4444 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4445 switch (IntNo) {
4446 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004447 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004448 case Intrinsic::x86_sse_comieq_ss:
4449 case Intrinsic::x86_sse_comilt_ss:
4450 case Intrinsic::x86_sse_comile_ss:
4451 case Intrinsic::x86_sse_comigt_ss:
4452 case Intrinsic::x86_sse_comige_ss:
4453 case Intrinsic::x86_sse_comineq_ss:
4454 case Intrinsic::x86_sse_ucomieq_ss:
4455 case Intrinsic::x86_sse_ucomilt_ss:
4456 case Intrinsic::x86_sse_ucomile_ss:
4457 case Intrinsic::x86_sse_ucomigt_ss:
4458 case Intrinsic::x86_sse_ucomige_ss:
4459 case Intrinsic::x86_sse_ucomineq_ss:
4460 case Intrinsic::x86_sse2_comieq_sd:
4461 case Intrinsic::x86_sse2_comilt_sd:
4462 case Intrinsic::x86_sse2_comile_sd:
4463 case Intrinsic::x86_sse2_comigt_sd:
4464 case Intrinsic::x86_sse2_comige_sd:
4465 case Intrinsic::x86_sse2_comineq_sd:
4466 case Intrinsic::x86_sse2_ucomieq_sd:
4467 case Intrinsic::x86_sse2_ucomilt_sd:
4468 case Intrinsic::x86_sse2_ucomile_sd:
4469 case Intrinsic::x86_sse2_ucomigt_sd:
4470 case Intrinsic::x86_sse2_ucomige_sd:
4471 case Intrinsic::x86_sse2_ucomineq_sd: {
4472 unsigned Opc = 0;
4473 ISD::CondCode CC = ISD::SETCC_INVALID;
4474 switch (IntNo) {
4475 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004476 case Intrinsic::x86_sse_comieq_ss:
4477 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004478 Opc = X86ISD::COMI;
4479 CC = ISD::SETEQ;
4480 break;
Evan Cheng78038292006-04-05 23:38:46 +00004481 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004482 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004483 Opc = X86ISD::COMI;
4484 CC = ISD::SETLT;
4485 break;
4486 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004487 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004488 Opc = X86ISD::COMI;
4489 CC = ISD::SETLE;
4490 break;
4491 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004492 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004493 Opc = X86ISD::COMI;
4494 CC = ISD::SETGT;
4495 break;
4496 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004497 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004498 Opc = X86ISD::COMI;
4499 CC = ISD::SETGE;
4500 break;
4501 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004502 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004503 Opc = X86ISD::COMI;
4504 CC = ISD::SETNE;
4505 break;
4506 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004507 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004508 Opc = X86ISD::UCOMI;
4509 CC = ISD::SETEQ;
4510 break;
4511 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004512 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004513 Opc = X86ISD::UCOMI;
4514 CC = ISD::SETLT;
4515 break;
4516 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004517 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004518 Opc = X86ISD::UCOMI;
4519 CC = ISD::SETLE;
4520 break;
4521 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004522 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004523 Opc = X86ISD::UCOMI;
4524 CC = ISD::SETGT;
4525 break;
4526 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004527 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004528 Opc = X86ISD::UCOMI;
4529 CC = ISD::SETGE;
4530 break;
4531 case Intrinsic::x86_sse_ucomineq_ss:
4532 case Intrinsic::x86_sse2_ucomineq_sd:
4533 Opc = X86ISD::UCOMI;
4534 CC = ISD::SETNE;
4535 break;
Evan Cheng78038292006-04-05 23:38:46 +00004536 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004537
Evan Chenga9467aa2006-04-25 20:13:52 +00004538 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004539 SDOperand LHS = Op.getOperand(1);
4540 SDOperand RHS = Op.getOperand(2);
4541 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004542
4543 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004544 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004545 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4546 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4547 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4548 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004549 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004550 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004551 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004552}
Evan Cheng6af02632005-12-20 06:22:03 +00004553
Nate Begemaneda59972007-01-29 22:58:52 +00004554SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4555 // Depths > 0 not supported yet!
4556 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4557 return SDOperand();
4558
4559 // Just load the return address
4560 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4561 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4562}
4563
4564SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4565 // Depths > 0 not supported yet!
4566 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4567 return SDOperand();
4568
4569 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4570 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4571 DAG.getConstant(4, getPointerTy()));
4572}
4573
Evan Chenga9467aa2006-04-25 20:13:52 +00004574/// LowerOperation - Provide custom lowering hooks for some operations.
4575///
4576SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4577 switch (Op.getOpcode()) {
4578 default: assert(0 && "Should not custom lower this!");
4579 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4580 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4581 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4582 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4583 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4584 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4585 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4586 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4587 case ISD::SHL_PARTS:
4588 case ISD::SRA_PARTS:
4589 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4590 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4591 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4592 case ISD::FABS: return LowerFABS(Op, DAG);
4593 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004594 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004595 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004596 case ISD::SELECT: return LowerSELECT(Op, DAG);
4597 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4598 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004599 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004600 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004601 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004602 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4603 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4604 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4605 case ISD::VASTART: return LowerVASTART(Op, DAG);
4606 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004607 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4608 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004609 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004610 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004611}
4612
Evan Cheng6af02632005-12-20 06:22:03 +00004613const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4614 switch (Opcode) {
4615 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004616 case X86ISD::SHLD: return "X86ISD::SHLD";
4617 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004618 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004619 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004620 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004621 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004622 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004623 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004624 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4625 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4626 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004627 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004628 case X86ISD::FST: return "X86ISD::FST";
4629 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004630 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004631 case X86ISD::CALL: return "X86ISD::CALL";
4632 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4633 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4634 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004635 case X86ISD::COMI: return "X86ISD::COMI";
4636 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004637 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004638 case X86ISD::CMOV: return "X86ISD::CMOV";
4639 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004640 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004641 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4642 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004643 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004644 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004645 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004646 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004647 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004648 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004649 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004650 case X86ISD::FMAX: return "X86ISD::FMAX";
4651 case X86ISD::FMIN: return "X86ISD::FMIN";
Evan Cheng6af02632005-12-20 06:22:03 +00004652 }
4653}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004654
Evan Cheng02612422006-07-05 22:17:51 +00004655/// isLegalAddressImmediate - Return true if the integer value or
4656/// GlobalValue can be used as the offset of the target addressing mode.
4657bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4658 // X86 allows a sign-extended 32-bit immediate field.
4659 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4660}
4661
4662bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Cheng7a9238c2006-11-29 23:48:14 +00004663 // In 64-bit mode, GV is 64-bit so it won't fit in the 32-bit displacement
4664 // field unless we are in small code model.
4665 if (Subtarget->is64Bit() &&
4666 getTargetMachine().getCodeModel() != CodeModel::Small)
Evan Cheng02612422006-07-05 22:17:51 +00004667 return false;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00004668
4669 return (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false));
Evan Cheng02612422006-07-05 22:17:51 +00004670}
4671
4672/// isShuffleMaskLegal - Targets can use this to indicate that they only
4673/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4674/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4675/// are assumed to be legal.
4676bool
4677X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4678 // Only do shuffles on 128-bit vector types for now.
4679 if (MVT::getSizeInBits(VT) == 64) return false;
4680 return (Mask.Val->getNumOperands() <= 4 ||
4681 isSplatMask(Mask.Val) ||
4682 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4683 X86::isUNPCKLMask(Mask.Val) ||
4684 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4685 X86::isUNPCKHMask(Mask.Val));
4686}
4687
4688bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4689 MVT::ValueType EVT,
4690 SelectionDAG &DAG) const {
4691 unsigned NumElts = BVOps.size();
4692 // Only do shuffles on 128-bit vector types for now.
4693 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4694 if (NumElts == 2) return true;
4695 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004696 return (isMOVLMask(&BVOps[0], 4) ||
4697 isCommutedMOVL(&BVOps[0], 4, true) ||
4698 isSHUFPMask(&BVOps[0], 4) ||
4699 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004700 }
4701 return false;
4702}
4703
4704//===----------------------------------------------------------------------===//
4705// X86 Scheduler Hooks
4706//===----------------------------------------------------------------------===//
4707
4708MachineBasicBlock *
4709X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4710 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004711 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004712 switch (MI->getOpcode()) {
4713 default: assert(false && "Unexpected instr type to insert");
4714 case X86::CMOV_FR32:
4715 case X86::CMOV_FR64:
4716 case X86::CMOV_V4F32:
4717 case X86::CMOV_V2F64:
4718 case X86::CMOV_V2I64: {
4719 // To "insert" a SELECT_CC instruction, we actually have to insert the
4720 // diamond control-flow pattern. The incoming instruction knows the
4721 // destination vreg to set, the condition code register to branch on, the
4722 // true/false values to select between, and a branch opcode to use.
4723 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4724 ilist<MachineBasicBlock>::iterator It = BB;
4725 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004726
Evan Cheng02612422006-07-05 22:17:51 +00004727 // thisMBB:
4728 // ...
4729 // TrueVal = ...
4730 // cmpTY ccX, r1, r2
4731 // bCC copy1MBB
4732 // fallthrough --> copy0MBB
4733 MachineBasicBlock *thisMBB = BB;
4734 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4735 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004736 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004737 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004738 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004739 MachineFunction *F = BB->getParent();
4740 F->getBasicBlockList().insert(It, copy0MBB);
4741 F->getBasicBlockList().insert(It, sinkMBB);
4742 // Update machine-CFG edges by first adding all successors of the current
4743 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004744 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004745 e = BB->succ_end(); i != e; ++i)
4746 sinkMBB->addSuccessor(*i);
4747 // Next, remove all successors of the current block, and add the true
4748 // and fallthrough blocks as its successors.
4749 while(!BB->succ_empty())
4750 BB->removeSuccessor(BB->succ_begin());
4751 BB->addSuccessor(copy0MBB);
4752 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004753
Evan Cheng02612422006-07-05 22:17:51 +00004754 // copy0MBB:
4755 // %FalseValue = ...
4756 // # fallthrough to sinkMBB
4757 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004758
Evan Cheng02612422006-07-05 22:17:51 +00004759 // Update machine-CFG edges
4760 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004761
Evan Cheng02612422006-07-05 22:17:51 +00004762 // sinkMBB:
4763 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4764 // ...
4765 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004766 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004767 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4768 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4769
4770 delete MI; // The pseudo instruction is gone now.
4771 return BB;
4772 }
4773
4774 case X86::FP_TO_INT16_IN_MEM:
4775 case X86::FP_TO_INT32_IN_MEM:
4776 case X86::FP_TO_INT64_IN_MEM: {
4777 // Change the floating point control register to use "round towards zero"
4778 // mode when truncating to an integer value.
4779 MachineFunction *F = BB->getParent();
4780 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004781 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004782
4783 // Load the old value of the high byte of the control word...
4784 unsigned OldCW =
4785 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004786 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004787
4788 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004789 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4790 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004791
4792 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004793 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004794
4795 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004796 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4797 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004798
4799 // Get the X86 opcode to use.
4800 unsigned Opc;
4801 switch (MI->getOpcode()) {
4802 default: assert(0 && "illegal opcode!");
4803 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4804 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4805 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4806 }
4807
4808 X86AddressMode AM;
4809 MachineOperand &Op = MI->getOperand(0);
4810 if (Op.isRegister()) {
4811 AM.BaseType = X86AddressMode::RegBase;
4812 AM.Base.Reg = Op.getReg();
4813 } else {
4814 AM.BaseType = X86AddressMode::FrameIndexBase;
4815 AM.Base.FrameIndex = Op.getFrameIndex();
4816 }
4817 Op = MI->getOperand(1);
4818 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004819 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004820 Op = MI->getOperand(2);
4821 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004822 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004823 Op = MI->getOperand(3);
4824 if (Op.isGlobalAddress()) {
4825 AM.GV = Op.getGlobal();
4826 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004827 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004828 }
Evan Cheng20350c42006-11-27 23:37:22 +00004829 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4830 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004831
4832 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004833 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004834
4835 delete MI; // The pseudo instruction is gone now.
4836 return BB;
4837 }
4838 }
4839}
4840
4841//===----------------------------------------------------------------------===//
4842// X86 Optimization Hooks
4843//===----------------------------------------------------------------------===//
4844
Nate Begeman8a77efe2006-02-16 21:11:51 +00004845void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4846 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004847 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004848 uint64_t &KnownOne,
4849 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004850 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004851 assert((Opc >= ISD::BUILTIN_OP_END ||
4852 Opc == ISD::INTRINSIC_WO_CHAIN ||
4853 Opc == ISD::INTRINSIC_W_CHAIN ||
4854 Opc == ISD::INTRINSIC_VOID) &&
4855 "Should use MaskedValueIsZero if you don't know whether Op"
4856 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004857
Evan Cheng6d196db2006-04-05 06:11:20 +00004858 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004859 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004860 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004861 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004862 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4863 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004864 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004865}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004866
Evan Cheng5987cfb2006-07-07 08:33:52 +00004867/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4868/// element of the result of the vector shuffle.
4869static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4870 MVT::ValueType VT = N->getValueType(0);
4871 SDOperand PermMask = N->getOperand(2);
4872 unsigned NumElems = PermMask.getNumOperands();
4873 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4874 i %= NumElems;
4875 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4876 return (i == 0)
4877 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4878 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4879 SDOperand Idx = PermMask.getOperand(i);
4880 if (Idx.getOpcode() == ISD::UNDEF)
4881 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4882 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4883 }
4884 return SDOperand();
4885}
4886
4887/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4888/// node is a GlobalAddress + an offset.
4889static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004890 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004891 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004892 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4893 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4894 return true;
4895 }
Evan Chengae1cd752006-11-30 21:55:46 +00004896 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004897 SDOperand N1 = N->getOperand(0);
4898 SDOperand N2 = N->getOperand(1);
4899 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4900 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4901 if (V) {
4902 Offset += V->getSignExtended();
4903 return true;
4904 }
4905 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4906 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4907 if (V) {
4908 Offset += V->getSignExtended();
4909 return true;
4910 }
4911 }
4912 }
4913 return false;
4914}
4915
4916/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4917/// + Dist * Size.
4918static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4919 MachineFrameInfo *MFI) {
4920 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4921 return false;
4922
4923 SDOperand Loc = N->getOperand(1);
4924 SDOperand BaseLoc = Base->getOperand(1);
4925 if (Loc.getOpcode() == ISD::FrameIndex) {
4926 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4927 return false;
4928 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4929 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4930 int FS = MFI->getObjectSize(FI);
4931 int BFS = MFI->getObjectSize(BFI);
4932 if (FS != BFS || FS != Size) return false;
4933 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4934 } else {
4935 GlobalValue *GV1 = NULL;
4936 GlobalValue *GV2 = NULL;
4937 int64_t Offset1 = 0;
4938 int64_t Offset2 = 0;
4939 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4940 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4941 if (isGA1 && isGA2 && GV1 == GV2)
4942 return Offset1 == (Offset2 + Dist*Size);
4943 }
4944
4945 return false;
4946}
4947
Evan Cheng79cf9a52006-07-10 21:37:44 +00004948static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4949 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004950 GlobalValue *GV;
4951 int64_t Offset;
4952 if (isGAPlusOffset(Base, GV, Offset))
4953 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4954 else {
4955 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4956 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004957 if (BFI < 0)
4958 // Fixed objects do not specify alignment, however the offsets are known.
4959 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4960 (MFI->getObjectOffset(BFI) % 16) == 0);
4961 else
4962 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004963 }
4964 return false;
4965}
4966
4967
4968/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4969/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4970/// if the load addresses are consecutive, non-overlapping, and in the right
4971/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004972static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4973 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004974 MachineFunction &MF = DAG.getMachineFunction();
4975 MachineFrameInfo *MFI = MF.getFrameInfo();
4976 MVT::ValueType VT = N->getValueType(0);
4977 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4978 SDOperand PermMask = N->getOperand(2);
4979 int NumElems = (int)PermMask.getNumOperands();
4980 SDNode *Base = NULL;
4981 for (int i = 0; i < NumElems; ++i) {
4982 SDOperand Idx = PermMask.getOperand(i);
4983 if (Idx.getOpcode() == ISD::UNDEF) {
4984 if (!Base) return SDOperand();
4985 } else {
4986 SDOperand Arg =
4987 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004988 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004989 return SDOperand();
4990 if (!Base)
4991 Base = Arg.Val;
4992 else if (!isConsecutiveLoad(Arg.Val, Base,
4993 i, MVT::getSizeInBits(EVT)/8,MFI))
4994 return SDOperand();
4995 }
4996 }
4997
Evan Cheng79cf9a52006-07-10 21:37:44 +00004998 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004999 if (isAlign16) {
5000 LoadSDNode *LD = cast<LoadSDNode>(Base);
5001 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
5002 LD->getSrcValueOffset());
5003 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005004 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00005005 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00005006 SmallVector<SDOperand, 3> Ops;
5007 Ops.push_back(Base->getOperand(0));
5008 Ops.push_back(Base->getOperand(1));
5009 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00005010 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00005011 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00005012 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00005013}
5014
Chris Lattner9259b1e2006-10-04 06:57:07 +00005015/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
5016static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
5017 const X86Subtarget *Subtarget) {
5018 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005019
Chris Lattner9259b1e2006-10-04 06:57:07 +00005020 // If we have SSE[12] support, try to form min/max nodes.
5021 if (Subtarget->hasSSE2() &&
5022 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
5023 if (Cond.getOpcode() == ISD::SETCC) {
5024 // Get the LHS/RHS of the select.
5025 SDOperand LHS = N->getOperand(1);
5026 SDOperand RHS = N->getOperand(2);
5027 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005028
Evan Cheng49683ba2006-11-10 21:43:37 +00005029 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00005030 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005031 switch (CC) {
5032 default: break;
5033 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
5034 case ISD::SETULE:
5035 case ISD::SETLE:
5036 if (!UnsafeFPMath) break;
5037 // FALL THROUGH.
5038 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
5039 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00005040 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005041 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005042
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005043 case ISD::SETOGT: // (X > Y) ? X : Y -> max
5044 case ISD::SETUGT:
5045 case ISD::SETGT:
5046 if (!UnsafeFPMath) break;
5047 // FALL THROUGH.
5048 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
5049 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00005050 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005051 break;
5052 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005053 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005054 switch (CC) {
5055 default: break;
5056 case ISD::SETOGT: // (X > Y) ? Y : X -> min
5057 case ISD::SETUGT:
5058 case ISD::SETGT:
5059 if (!UnsafeFPMath) break;
5060 // FALL THROUGH.
5061 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
5062 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00005063 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005064 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005065
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005066 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
5067 case ISD::SETULE:
5068 case ISD::SETLE:
5069 if (!UnsafeFPMath) break;
5070 // FALL THROUGH.
5071 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
5072 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00005073 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005074 break;
5075 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005076 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005077
Evan Cheng49683ba2006-11-10 21:43:37 +00005078 if (Opcode)
5079 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005080 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005081
Chris Lattner9259b1e2006-10-04 06:57:07 +00005082 }
5083
5084 return SDOperand();
5085}
5086
5087
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005088SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00005089 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005090 SelectionDAG &DAG = DCI.DAG;
5091 switch (N->getOpcode()) {
5092 default: break;
5093 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00005094 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005095 case ISD::SELECT:
5096 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00005097 }
5098
5099 return SDOperand();
5100}
5101
Evan Cheng02612422006-07-05 22:17:51 +00005102//===----------------------------------------------------------------------===//
5103// X86 Inline Assembly Support
5104//===----------------------------------------------------------------------===//
5105
Chris Lattner298ef372006-07-11 02:54:03 +00005106/// getConstraintType - Given a constraint letter, return the type of
5107/// constraint it is for this target.
5108X86TargetLowering::ConstraintType
5109X86TargetLowering::getConstraintType(char ConstraintLetter) const {
5110 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00005111 case 'A':
5112 case 'r':
5113 case 'R':
5114 case 'l':
5115 case 'q':
5116 case 'Q':
5117 case 'x':
5118 case 'Y':
5119 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00005120 default: return TargetLowering::getConstraintType(ConstraintLetter);
5121 }
5122}
5123
Chris Lattner44daa502006-10-31 20:13:11 +00005124/// isOperandValidForConstraint - Return the specified operand (possibly
5125/// modified) if the specified SDOperand is valid for the specified target
5126/// constraint letter, otherwise return null.
5127SDOperand X86TargetLowering::
5128isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
5129 switch (Constraint) {
5130 default: break;
5131 case 'i':
5132 // Literal immediates are always ok.
5133 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005134
Chris Lattner44daa502006-10-31 20:13:11 +00005135 // If we are in non-pic codegen mode, we allow the address of a global to
5136 // be used with 'i'.
5137 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
5138 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
5139 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005140
Chris Lattner44daa502006-10-31 20:13:11 +00005141 if (GA->getOpcode() != ISD::TargetGlobalAddress)
5142 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5143 GA->getOffset());
5144 return Op;
5145 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005146
Chris Lattner44daa502006-10-31 20:13:11 +00005147 // Otherwise, not valid for this mode.
5148 return SDOperand(0, 0);
5149 }
5150 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
5151}
5152
5153
Chris Lattnerc642aa52006-01-31 19:43:35 +00005154std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00005155getRegClassForInlineAsmConstraint(const std::string &Constraint,
5156 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00005157 if (Constraint.size() == 1) {
5158 // FIXME: not handling fp-stack yet!
5159 // FIXME: not handling MMX registers yet ('y' constraint).
5160 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00005161 default: break; // Unknown constraint letter
5162 case 'A': // EAX/EDX
5163 if (VT == MVT::i32 || VT == MVT::i64)
5164 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5165 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005166 case 'r': // GENERAL_REGS
5167 case 'R': // LEGACY_REGS
Chris Lattnerd139ddd2006-12-04 22:38:21 +00005168 if (VT == MVT::i64 && Subtarget->is64Bit())
5169 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
5170 X86::RSI, X86::RDI, X86::RBP, X86::RSP,
5171 X86::R8, X86::R9, X86::R10, X86::R11,
5172 X86::R12, X86::R13, X86::R14, X86::R15, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005173 if (VT == MVT::i32)
5174 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5175 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
5176 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005177 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005178 X86::SI, X86::DI, X86::BP, X86::SP, 0);
5179 else if (VT == MVT::i8)
Chris Lattnera16201c2006-12-05 17:29:40 +00005180 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005181 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005182 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005183 if (VT == MVT::i32)
5184 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5185 X86::ESI, X86::EDI, X86::EBP, 0);
5186 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005187 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005188 X86::SI, X86::DI, X86::BP, 0);
5189 else if (VT == MVT::i8)
5190 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5191 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005192 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5193 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005194 if (VT == MVT::i32)
5195 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5196 else if (VT == MVT::i16)
5197 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5198 else if (VT == MVT::i8)
5199 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5200 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005201 case 'x': // SSE_REGS if SSE1 allowed
5202 if (Subtarget->hasSSE1())
5203 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5204 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5205 0);
5206 return std::vector<unsigned>();
5207 case 'Y': // SSE_REGS if SSE2 allowed
5208 if (Subtarget->hasSSE2())
5209 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5210 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5211 0);
5212 return std::vector<unsigned>();
5213 }
5214 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005215
Chris Lattner7ad77df2006-02-22 00:56:39 +00005216 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005217}
Chris Lattner524129d2006-07-31 23:26:50 +00005218
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005219std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00005220X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5221 MVT::ValueType VT) const {
5222 // Use the default implementation in TargetLowering to convert the register
5223 // constraint into a member of a register class.
5224 std::pair<unsigned, const TargetRegisterClass*> Res;
5225 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005226
5227 // Not found as a standard register?
5228 if (Res.second == 0) {
5229 // GCC calls "st(0)" just plain "st".
5230 if (StringsEqualNoCase("{st}", Constraint)) {
5231 Res.first = X86::ST0;
5232 Res.second = X86::RSTRegisterClass;
5233 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005234
Chris Lattnerf6a69662006-10-31 19:42:44 +00005235 return Res;
5236 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005237
Chris Lattner524129d2006-07-31 23:26:50 +00005238 // Otherwise, check to see if this is a register class of the wrong value
5239 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5240 // turn into {ax},{dx}.
5241 if (Res.second->hasType(VT))
5242 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005243
Chris Lattner524129d2006-07-31 23:26:50 +00005244 // All of the single-register GCC register classes map their values onto
5245 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5246 // really want an 8-bit or 32-bit register, map to the appropriate register
5247 // class and return the appropriate register.
5248 if (Res.second != X86::GR16RegisterClass)
5249 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005250
Chris Lattner524129d2006-07-31 23:26:50 +00005251 if (VT == MVT::i8) {
5252 unsigned DestReg = 0;
5253 switch (Res.first) {
5254 default: break;
5255 case X86::AX: DestReg = X86::AL; break;
5256 case X86::DX: DestReg = X86::DL; break;
5257 case X86::CX: DestReg = X86::CL; break;
5258 case X86::BX: DestReg = X86::BL; break;
5259 }
5260 if (DestReg) {
5261 Res.first = DestReg;
5262 Res.second = Res.second = X86::GR8RegisterClass;
5263 }
5264 } else if (VT == MVT::i32) {
5265 unsigned DestReg = 0;
5266 switch (Res.first) {
5267 default: break;
5268 case X86::AX: DestReg = X86::EAX; break;
5269 case X86::DX: DestReg = X86::EDX; break;
5270 case X86::CX: DestReg = X86::ECX; break;
5271 case X86::BX: DestReg = X86::EBX; break;
5272 case X86::SI: DestReg = X86::ESI; break;
5273 case X86::DI: DestReg = X86::EDI; break;
5274 case X86::BP: DestReg = X86::EBP; break;
5275 case X86::SP: DestReg = X86::ESP; break;
5276 }
5277 if (DestReg) {
5278 Res.first = DestReg;
5279 Res.second = Res.second = X86::GR32RegisterClass;
5280 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005281 } else if (VT == MVT::i64) {
5282 unsigned DestReg = 0;
5283 switch (Res.first) {
5284 default: break;
5285 case X86::AX: DestReg = X86::RAX; break;
5286 case X86::DX: DestReg = X86::RDX; break;
5287 case X86::CX: DestReg = X86::RCX; break;
5288 case X86::BX: DestReg = X86::RBX; break;
5289 case X86::SI: DestReg = X86::RSI; break;
5290 case X86::DI: DestReg = X86::RDI; break;
5291 case X86::BP: DestReg = X86::RBP; break;
5292 case X86::SP: DestReg = X86::RSP; break;
5293 }
5294 if (DestReg) {
5295 Res.first = DestReg;
5296 Res.second = Res.second = X86::GR64RegisterClass;
5297 }
Chris Lattner524129d2006-07-31 23:26:50 +00005298 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005299
Chris Lattner524129d2006-07-31 23:26:50 +00005300 return Res;
5301}