blob: acb77943b118e1c52ae708daddc86e00f5ae2546 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
16#define LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
Chris Lattnerf22556d2005-08-16 17:14:42 +000017
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkeled6a2852013-04-05 23:29:01 +000019#include "PPCInstrInfo.h"
Bill Schmidt230b4512013-06-12 16:39:22 +000020#include "llvm/CodeGen/CallingConvLower.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000021#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineMemOperand.h"
23#include "llvm/CodeGen/MachineValueType.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000024#include "llvm/CodeGen/SelectionDAG.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000025#include "llvm/CodeGen/SelectionDAGNodes.h"
26#include "llvm/CodeGen/ValueTypes.h"
27#include "llvm/IR/Attributes.h"
28#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Function.h"
30#include "llvm/IR/InlineAsm.h"
31#include "llvm/IR/Metadata.h"
32#include "llvm/IR/Type.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000033#include "llvm/Target/TargetLowering.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000034#include <utility>
Chris Lattnerf22556d2005-08-16 17:14:42 +000035
36namespace llvm {
Eugene Zelenko8187c192017-01-13 00:58:58 +000037
Chris Lattnerb2854fa2005-08-26 20:25:03 +000038 namespace PPCISD {
Eugene Zelenko8187c192017-01-13 00:58:58 +000039
Matthias Braund04893f2015-05-07 21:33:59 +000040 enum NodeType : unsigned {
Nate Begemandebcb552007-01-26 22:40:50 +000041 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000042 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerb2854fa2005-08-26 20:25:03 +000043
44 /// FSEL - Traditional three-operand fsel node.
45 ///
46 FSEL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000047
Nate Begeman60952142005-09-06 22:03:27 +000048 /// FCFID - The FCFID instruction, taking an f64 operand and producing
49 /// and f64 value containing the FP representation of the integer that
50 /// was temporarily in the f64 operand.
51 FCFID,
Owen Andersonb2c80da2011-02-25 21:41:48 +000052
Hal Finkelf6d45f22013-04-01 17:52:07 +000053 /// Newer FCFID[US] integer-to-floating-point conversion instructions for
54 /// unsigned integers and single-precision outputs.
55 FCFIDU, FCFIDS, FCFIDUS,
56
David Majnemer08249a32013-09-26 05:22:11 +000057 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
58 /// operand, producing an f64 value containing the integer representation
59 /// of that FP value.
60 FCTIDZ, FCTIWZ,
Owen Andersonb2c80da2011-02-25 21:41:48 +000061
Hal Finkelf6d45f22013-04-01 17:52:07 +000062 /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for
Tony Jiang3a2f00b2017-01-05 15:00:45 +000063 /// unsigned integers with round toward zero.
Hal Finkelf6d45f22013-04-01 17:52:07 +000064 FCTIDUZ, FCTIWUZ,
65
Nemanja Ivanovic11049f82016-10-04 06:59:23 +000066 /// VEXTS, ByteWidth - takes an input in VSFRC and produces an output in
67 /// VSFRC that is sign-extended from ByteWidth to a 64-byte integer.
68 VEXTS,
69
Hal Finkel2e103312013-04-03 04:01:11 +000070 /// Reciprocal estimate instructions (unary FP ops).
71 FRE, FRSQRTE,
72
Nate Begeman69caef22005-12-13 22:55:22 +000073 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
74 // three v4f32 operands and producing a v4f32 result.
75 VMADDFP, VNMSUBFP,
Owen Andersonb2c80da2011-02-25 21:41:48 +000076
Chris Lattnera8713b12006-03-20 01:53:53 +000077 /// VPERM - The PPC VPERM Instruction.
78 ///
79 VPERM,
Owen Andersonb2c80da2011-02-25 21:41:48 +000080
Nemanja Ivanovic1a2b2f02016-05-04 16:04:02 +000081 /// XXSPLT - The PPC VSX splat instructions
82 ///
83 XXSPLT,
84
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +000085 /// XXINSERT - The PPC VSX insert instruction
86 ///
87 XXINSERT,
88
89 /// VECSHL - The PPC VSX shift left instruction
90 ///
91 VECSHL,
92
Hal Finkel4edc66b2015-01-03 01:16:37 +000093 /// The CMPB instruction (takes two operands of i32 or i64).
94 CMPB,
95
Chris Lattner595088a2005-11-17 07:30:41 +000096 /// Hi/Lo - These represent the high and low 16-bit parts of a global
97 /// address respectively. These nodes have two operands, the first of
98 /// which must be a TargetGlobalAddress, and the second of which must be a
99 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
100 /// though these are usually folded into other nodes.
101 Hi, Lo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000102
Ulrich Weigandad0cb912014-06-18 17:52:49 +0000103 /// The following two target-specific nodes are used for calls through
Tilmann Scheller79fef932009-12-18 13:00:15 +0000104 /// function pointers in the 64-bit SVR4 ABI.
105
Jim Laskey48850c12006-11-16 22:43:37 +0000106 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
107 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
108 /// compute an allocation on the stack.
109 DYNALLOC,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000110
Yury Gribovd7dbb662015-12-01 11:40:55 +0000111 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
112 /// compute an offset from native SP to the address of the most recent
113 /// dynamic alloca.
114 DYNAREAOFFSET,
115
Chris Lattner595088a2005-11-17 07:30:41 +0000116 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
117 /// at function entry, used for PIC code.
118 GlobalBaseReg,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000119
Tim Shen10c64e62017-05-12 19:25:37 +0000120 /// These nodes represent PPC shifts.
121 ///
122 /// For scalar types, only the last `n + 1` bits of the shift amounts
123 /// are used, where n is log2(sizeof(element) * 8). See sld/slw, etc.
124 /// for exact behaviors.
125 ///
126 /// For vector types, only the last n bits are used. See vsld.
Chris Lattnerfea33f72005-12-06 02:10:38 +0000127 SRL, SRA, SHL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000128
Hal Finkel13d104b2014-12-11 18:37:52 +0000129 /// The combination of sra[wd]i and addze used to implemented signed
130 /// integer division by a power of 2. The first operand is the dividend,
131 /// and the second is the constant shift amount (representing the
132 /// divisor).
133 SRA_ADDZE,
134
Chris Lattnereb755fc2006-05-17 19:00:46 +0000135 /// CALL - A direct function call.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000136 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel51861b42012-03-31 14:45:15 +0000137 /// SVR4 calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000138 CALL, CALL_NOP,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000139
Chris Lattnereb755fc2006-05-17 19:00:46 +0000140 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
141 /// MTCTR instruction.
142 MTCTR,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000143
Chris Lattnereb755fc2006-05-17 19:00:46 +0000144 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
145 /// BCTRL instruction.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000146 BCTRL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000147
Hal Finkelfc096c92014-12-23 22:29:40 +0000148 /// CHAIN,FLAG = BCTRL(CHAIN, ADDR, INFLAG) - The combination of a bctrl
149 /// instruction and the TOC reload required on SVR4 PPC64.
150 BCTRL_LOAD_TOC,
151
Nate Begemanb11b8e42005-12-20 00:26:01 +0000152 /// Return with a flag operand, matched by 'blr'
153 RET_FLAG,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000154
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000155 /// R32 = MFOCRF(CRREG, INFLAG) - Represents the MFOCRF instruction.
156 /// This copies the bits corresponding to the specified CRREG into the
157 /// resultant GPR. Bits corresponding to other CR regs are undefined.
158 MFOCRF,
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000159
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000160 /// Direct move from a VSX register to a GPR
161 MFVSR,
162
163 /// Direct move from a GPR to a VSX register (algebraic)
164 MTVSRA,
165
166 /// Direct move from a GPR to a VSX register (zero)
167 MTVSRZ,
168
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000169 /// Extract a subvector from signed integer vector and convert to FP.
170 /// It is primarily used to convert a (widened) illegal integer vector
171 /// type to a legal floating point vector type.
172 /// For example v2i32 -> widened to v4i32 -> v2f64
173 SINT_VEC_TO_FP,
174
175 /// Extract a subvector from unsigned integer vector and convert to FP.
176 /// As with SINT_VEC_TO_FP, used for converting illegal types.
177 UINT_VEC_TO_FP,
178
Hal Finkel940ab932014-02-28 00:27:01 +0000179 // FIXME: Remove these once the ANDI glue bug is fixed:
180 /// i1 = ANDIo_1_[EQ|GT]_BIT(i32 or i64 x) - Represents the result of the
181 /// eq or gt bit of CR0 after executing andi. x, 1. This is used to
182 /// implement truncation of i32 or i64 to i1.
183 ANDIo_1_EQ_BIT, ANDIo_1_GT_BIT,
184
Hal Finkelbbdee932014-12-02 22:01:00 +0000185 // READ_TIME_BASE - A read of the 64-bit time-base register on a 32-bit
186 // target (returns (Lo, Hi)). It takes a chain operand.
187 READ_TIME_BASE,
188
Hal Finkel756810f2013-03-21 21:37:52 +0000189 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
190 EH_SJLJ_SETJMP,
191
192 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
193 EH_SJLJ_LONGJMP,
194
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000195 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
196 /// instructions. For lack of better number, we use the opcode number
197 /// encoding for the OPC field to identify the compare. For example, 838
198 /// is VCMPGTSH.
199 VCMP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000200
Chris Lattner6961fc72006-03-26 10:06:40 +0000201 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Andersonb2c80da2011-02-25 21:41:48 +0000202 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6961fc72006-03-26 10:06:40 +0000203 /// opcode number encoding for the OPC field to identify the compare. For
204 /// example, 838 is VCMPGTSH.
Chris Lattner9754d142006-04-18 17:59:36 +0000205 VCMPo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000206
Chris Lattner9754d142006-04-18 17:59:36 +0000207 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
208 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
209 /// condition register to branch on, OPC is the branch opcode to use (e.g.
210 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
211 /// an optional input flag argument.
Chris Lattnera7976d32006-07-10 20:56:58 +0000212 COND_BRANCH,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000213
Hal Finkel25c19922013-05-15 21:37:41 +0000214 /// CHAIN = BDNZ CHAIN, DESTBB - These are used to create counter-based
215 /// loops.
216 BDNZ, BDZ,
217
Ulrich Weigand874fc622013-03-26 10:56:22 +0000218 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
219 /// towards zero. Used only as part of the long double-to-int
220 /// conversion sequence.
Dale Johannesen666323e2007-10-10 01:01:31 +0000221 FADDRTZ,
222
Ulrich Weigand874fc622013-03-26 10:56:22 +0000223 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
224 MFFS,
Evan Cheng51096af2008-04-19 01:30:48 +0000225
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000226 /// TC_RETURN - A tail call return.
227 /// operand #0 chain
228 /// operand #1 callee (register or absolute)
229 /// operand #2 stack adjustment
230 /// operand #3 optional in flag
Dan Gohman48b185d2009-09-25 20:36:54 +0000231 TC_RETURN,
232
Hal Finkel5ab37802012-08-28 02:10:27 +0000233 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
234 CR6SET,
235 CR6UNSET,
236
Roman Divacky8854e762013-12-22 09:48:38 +0000237 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by initial-exec TLS
238 /// on PPC32.
Roman Divacky32143e22013-12-20 18:08:54 +0000239 PPC32_GOT,
240
Hal Finkel7c8ae532014-07-25 17:47:22 +0000241 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by general dynamic and
Hal Finkel07462112015-02-25 18:06:45 +0000242 /// local dynamic TLS on PPC32.
Hal Finkel7c8ae532014-07-25 17:47:22 +0000243 PPC32_PICGOT,
244
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000245 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
246 /// TLS model, produces an ADDIS8 instruction that adds the GOT
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000247 /// base to sym\@got\@tprel\@ha.
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000248 ADDIS_GOT_TPREL_HA,
249
250 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000251 /// TLS model, produces a LD instruction with base register G8RReg
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000252 /// and offset sym\@got\@tprel\@l. This completes the addition that
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000253 /// finds the offset of "sym" relative to the thread pointer.
254 LD_GOT_TPREL_L,
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000255
256 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
257 /// model, produces an ADD instruction that adds the contents of
258 /// G8RReg to the thread pointer. Symbol contains a relocation
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000259 /// sym\@tls which is to be replaced by the thread pointer and
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000260 /// identifies to the linker that the instruction is part of a
261 /// TLS sequence.
262 ADD_TLS,
263
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000264 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
265 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000266 /// register to sym\@got\@tlsgd\@ha.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000267 ADDIS_TLSGD_HA,
268
Bill Schmidt82f1c772015-02-10 19:09:05 +0000269 /// %X3 = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000270 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000271 /// sym\@got\@tlsgd\@l and stores the result in X3. Hidden by
272 /// ADDIS_TLSGD_L_ADDR until after register assignment.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000273 ADDI_TLSGD_L,
274
Bill Schmidt82f1c772015-02-10 19:09:05 +0000275 /// %X3 = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
276 /// model, produces a call to __tls_get_addr(sym\@tlsgd). Hidden by
277 /// ADDIS_TLSGD_L_ADDR until after register assignment.
278 GET_TLS_ADDR,
279
280 /// G8RC = ADDI_TLSGD_L_ADDR G8RReg, Symbol, Symbol - Op that
281 /// combines ADDI_TLSGD_L and GET_TLS_ADDR until expansion following
282 /// register assignment.
283 ADDI_TLSGD_L_ADDR,
284
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000285 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
286 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000287 /// register to sym\@got\@tlsld\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000288 ADDIS_TLSLD_HA,
289
Bill Schmidt82f1c772015-02-10 19:09:05 +0000290 /// %X3 = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000291 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000292 /// sym\@got\@tlsld\@l and stores the result in X3. Hidden by
293 /// ADDIS_TLSLD_L_ADDR until after register assignment.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000294 ADDI_TLSLD_L,
295
Bill Schmidt82f1c772015-02-10 19:09:05 +0000296 /// %X3 = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS
297 /// model, produces a call to __tls_get_addr(sym\@tlsld). Hidden by
298 /// ADDIS_TLSLD_L_ADDR until after register assignment.
299 GET_TLSLD_ADDR,
300
301 /// G8RC = ADDI_TLSLD_L_ADDR G8RReg, Symbol, Symbol - Op that
302 /// combines ADDI_TLSLD_L and GET_TLSLD_ADDR until expansion
303 /// following register assignment.
304 ADDI_TLSLD_L_ADDR,
305
306 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol - For the local-dynamic TLS
307 /// model, produces an ADDIS8 instruction that adds X3 to
308 /// sym\@dtprel\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000309 ADDIS_DTPREL_HA,
310
311 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
312 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000313 /// sym\@got\@dtprel\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000314 ADDI_DTPREL_L,
315
Bill Schmidt51e79512013-02-20 15:50:31 +0000316 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtc6cbecc2013-02-20 20:41:42 +0000317 /// during instruction selection to optimize a BUILD_VECTOR into
318 /// operations on splats. This is necessary to avoid losing these
319 /// optimizations due to constant folding.
Bill Schmidt51e79512013-02-20 15:50:31 +0000320 VADD_SPLAT,
321
Bill Schmidta87a7e22013-05-14 19:35:45 +0000322 /// CHAIN = SC CHAIN, Imm128 - System call. The 7-bit unsigned
323 /// operand identifies the operating system entry point.
324 SC,
325
Bill Schmidte26236e2015-05-22 16:44:10 +0000326 /// CHAIN = CLRBHRB CHAIN - Clear branch history rolling buffer.
327 CLRBHRB,
328
329 /// GPRC, CHAIN = MFBHRBE CHAIN, Entry, Dummy - Move from branch
330 /// history rolling buffer entry.
331 MFBHRBE,
332
333 /// CHAIN = RFEBB CHAIN, State - Return from event-based branch.
334 RFEBB,
335
Bill Schmidtfae5d712014-12-09 16:35:51 +0000336 /// VSRC, CHAIN = XXSWAPD CHAIN, VSRC - Occurs only for little
337 /// endian. Maps to an xxswapd instruction that corrects an lxvd2x
338 /// or stxvd2x instruction. The chain is necessary because the
339 /// sequence replaces a load and needs to provide the same number
340 /// of outputs.
341 XXSWAPD,
342
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +0000343 /// An SDNode for swaps that are not associated with any loads/stores
344 /// and thereby have no chain.
345 SWAP_NO_CHAIN,
346
Hal Finkelc93a9a22015-02-25 01:06:45 +0000347 /// QVFPERM = This corresponds to the QPX qvfperm instruction.
348 QVFPERM,
349
350 /// QVGPCI = This corresponds to the QPX qvgpci instruction.
351 QVGPCI,
352
353 /// QVALIGNI = This corresponds to the QPX qvaligni instruction.
354 QVALIGNI,
355
356 /// QVESPLATI = This corresponds to the QPX qvesplati instruction.
357 QVESPLATI,
358
359 /// QBFLT = Access the underlying QPX floating-point boolean
360 /// representation.
361 QBFLT,
362
Owen Andersonb2c80da2011-02-25 21:41:48 +0000363 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000364 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
365 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
366 /// i32.
Hal Finkele53429a2013-03-31 01:58:02 +0000367 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000368
369 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000370 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
371 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
372 /// or i32.
Bill Schmidt34627e32012-11-27 17:35:46 +0000373 LBRX,
374
Hal Finkel60c75102013-04-01 15:37:53 +0000375 /// STFIWX - The STFIWX instruction. The first operand is an input token
376 /// chain, then an f64 value to store, then an address to store it to.
377 STFIWX,
378
Hal Finkelbeb296b2013-03-31 10:12:51 +0000379 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
380 /// load which sign-extends from a 32-bit integer value into the
381 /// destination 64-bit register.
382 LFIWAX,
383
Hal Finkelf6d45f22013-04-01 17:52:07 +0000384 /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point
385 /// load which zero-extends from a 32-bit integer value into the
386 /// destination 64-bit register.
387 LFIWZX,
388
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000389 /// GPRC, CHAIN = LXSIZX, CHAIN, Ptr, ByteWidth - This is a load of an
390 /// integer smaller than 64 bits into a VSR. The integer is zero-extended.
391 /// This can be used for converting loaded integers to floating point.
392 LXSIZX,
393
394 /// STXSIX - The STXSI[bh]X instruction. The first operand is an input
395 /// chain, then an f64 value to store, then an address to store it to,
396 /// followed by a byte-width for the store.
397 STXSIX,
398
Bill Schmidtfae5d712014-12-09 16:35:51 +0000399 /// VSRC, CHAIN = LXVD2X_LE CHAIN, Ptr - Occurs only for little endian.
400 /// Maps directly to an lxvd2x instruction that will be followed by
401 /// an xxswapd.
402 LXVD2X,
403
404 /// CHAIN = STXVD2X CHAIN, VSRC, Ptr - Occurs only for little endian.
405 /// Maps directly to an stxvd2x instruction that will be preceded by
406 /// an xxswapd.
Hal Finkelc93a9a22015-02-25 01:06:45 +0000407 STXVD2X,
408
409 /// QBRC, CHAIN = QVLFSb CHAIN, Ptr
410 /// The 4xf32 load used for v4i1 constants.
Hal Finkelcf599212015-02-25 21:36:59 +0000411 QVLFSb,
412
413 /// GPRC = TOC_ENTRY GA, TOC
414 /// Loads the entry for GA from the TOC, where the TOC base is given by
415 /// the last operand.
416 TOC_ENTRY
Chris Lattnerf424a662006-01-27 23:34:02 +0000417 };
Eugene Zelenko8187c192017-01-13 00:58:58 +0000418
419 } // end namespace PPCISD
Chris Lattner382f3562006-03-20 06:15:45 +0000420
421 /// Define some predicates that are used for node matching.
422 namespace PPC {
Eugene Zelenko8187c192017-01-13 00:58:58 +0000423
Chris Lattnere8b83b42006-04-06 17:23:16 +0000424 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
425 /// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000426 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000427 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000428
Chris Lattnere8b83b42006-04-06 17:23:16 +0000429 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
430 /// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000431 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000432 SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000433
Bill Schmidt5ed84cd2015-05-16 01:02:12 +0000434 /// isVPKUDUMShuffleMask - Return true if this is the shuffle mask for a
435 /// VPKUDUM instruction.
436 bool isVPKUDUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
437 SelectionDAG &DAG);
438
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000439 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
440 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000441 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000442 unsigned ShuffleKind, SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000443
444 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
445 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000446 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000447 unsigned ShuffleKind, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000448
Kit Barton13894c72015-06-25 15:17:40 +0000449 /// isVMRGEOShuffleMask - Return true if this is a shuffle mask suitable for
450 /// a VMRGEW or VMRGOW instruction
451 bool isVMRGEOShuffleMask(ShuffleVectorSDNode *N, bool CheckEven,
452 unsigned ShuffleKind, SelectionDAG &DAG);
453
Bill Schmidt42a69362014-08-05 20:47:25 +0000454 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the
455 /// shift amount, otherwise return -1.
456 int isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
457 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000458
Chris Lattner382f3562006-03-20 06:15:45 +0000459 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
460 /// specifies a splat of a single element that is suitable for input to
461 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000462 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000463
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +0000464 /// isXXINSERTWMask - Return true if this VECTOR_SHUFFLE can be handled by
465 /// the XXINSERTW instruction introduced in ISA 3.0. This is essentially any
466 /// shuffle of v4f32/v4i32 vectors that just inserts one element from one
467 /// vector into the other. This function will also set a couple of
468 /// output parameters for how much the source vector needs to be shifted and
469 /// what byte number needs to be specified for the instruction to put the
470 /// element in the desired location of the target vector.
471 bool isXXINSERTWMask(ShuffleVectorSDNode *N, unsigned &ShiftElts,
472 unsigned &InsertAtByte, bool &Swap, bool IsLE);
473
Chris Lattner382f3562006-03-20 06:15:45 +0000474 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
475 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +0000476 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000477
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000478 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattnerd71a1f92006-04-08 06:46:53 +0000479 /// formed by using a vspltis[bhw] instruction of the specified element
480 /// size, return the constant being splatted. The ByteSize field indicates
481 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000482 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Hal Finkelc93a9a22015-02-25 01:06:45 +0000483
484 /// If this is a qvaligni shuffle mask, return the shift
485 /// amount, otherwise return -1.
486 int isQVALIGNIShuffleMask(SDNode *N);
Eugene Zelenko8187c192017-01-13 00:58:58 +0000487
488 } // end namespace PPC
Owen Andersonb2c80da2011-02-25 21:41:48 +0000489
Nate Begeman6cca84e2005-10-16 05:39:50 +0000490 class PPCTargetLowering : public TargetLowering {
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000491 const PPCSubtarget &Subtarget;
Dan Gohman31ae5862010-04-17 14:41:14 +0000492
Chris Lattnerf22556d2005-08-16 17:14:42 +0000493 public:
Eric Christophercccae792015-01-30 22:02:31 +0000494 explicit PPCTargetLowering(const PPCTargetMachine &TM,
495 const PPCSubtarget &STI);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000496
Chris Lattner347ed8a2006-01-09 23:52:17 +0000497 /// getTargetNodeName() - This method returns the name of a target specific
498 /// DAG node.
Craig Topper0d3fa922014-04-29 07:57:37 +0000499 const char *getTargetNodeName(unsigned Opcode) const override;
Chris Lattnera801fced2006-11-08 02:15:41 +0000500
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000501 /// getPreferredVectorAction - The code we generate when vector types are
502 /// legalized by promoting the integer element type is often much worse
503 /// than code we generate if we widen the type for applicable vector types.
504 /// The issue with promoting is that the vector is scalaraized, individual
505 /// elements promoted and then the vector is rebuilt. So say we load a pair
506 /// of v4i8's and shuffle them. This will turn into a mess of 8 extending
507 /// loads, moves back into VSR's (or memory ops if we don't have moves) and
508 /// then the VPERM for the shuffle. All in all a very slow sequence.
509 TargetLoweringBase::LegalizeTypeAction getPreferredVectorAction(EVT VT)
510 const override {
Sanjay Patel1ed771f2016-09-14 16:37:15 +0000511 if (VT.getScalarSizeInBits() % 8 == 0)
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000512 return TypeWidenVector;
513 return TargetLoweringBase::getPreferredVectorAction(VT);
514 }
Eugene Zelenko8187c192017-01-13 00:58:58 +0000515
Petar Jovanovic280f7102015-12-14 17:57:33 +0000516 bool useSoftFloat() const override;
517
Mehdi Aminieaabc512015-07-09 15:12:23 +0000518 MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override {
Mehdi Amini9639d652015-07-09 02:09:20 +0000519 return MVT::i32;
520 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000521
Hal Finkel9bb61de2015-01-05 05:24:42 +0000522 bool isCheapToSpeculateCttz() const override {
523 return true;
524 }
525
526 bool isCheapToSpeculateCtlz() const override {
527 return true;
528 }
529
Pierre Gousseau051db7d2016-08-16 13:53:53 +0000530 bool isCtlzFast() const override {
531 return true;
532 }
533
Hal Finkel5ef4b032016-09-02 02:58:25 +0000534 bool hasAndNotCompare(SDValue) const override {
535 return true;
536 }
537
Sanjay Patelb2f16212017-04-05 14:09:39 +0000538 bool convertSetCCLogicToBitwiseLogic(EVT VT) const override {
539 return VT.isScalarInteger();
540 }
541
Chuang-Yu Cheng98c18942016-04-08 12:04:32 +0000542 bool supportSplitCSR(MachineFunction *MF) const override {
543 return
544 MF->getFunction()->getCallingConv() == CallingConv::CXX_FAST_TLS &&
545 MF->getFunction()->hasFnAttribute(Attribute::NoUnwind);
546 }
547
548 void initializeSplitCSR(MachineBasicBlock *Entry) const override;
549
550 void insertCopiesSplitCSR(
551 MachineBasicBlock *Entry,
552 const SmallVectorImpl<MachineBasicBlock *> &Exits) const override;
553
Scott Michela6729e82008-03-10 15:42:14 +0000554 /// getSetCCResultType - Return the ISD::SETCC ValueType
Mehdi Amini44ede332015-07-09 02:09:04 +0000555 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
556 EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000557
Hal Finkel62ac7362014-09-19 11:42:56 +0000558 /// Return true if target always beneficiates from combining into FMA for a
559 /// given value type. This must typically return false on targets where FMA
560 /// takes more cycles to execute than FADD.
561 bool enableAggressiveFMAFusion(EVT VT) const override;
562
Chris Lattnera801fced2006-11-08 02:15:41 +0000563 /// getPreIndexedAddressParts - returns true by value, base pointer and
564 /// offset pointer and addressing mode by reference if the node's address
565 /// can be legally represented as pre-indexed load / store address.
Craig Topper0d3fa922014-04-29 07:57:37 +0000566 bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
567 SDValue &Offset,
568 ISD::MemIndexedMode &AM,
569 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000570
Chris Lattnera801fced2006-11-08 02:15:41 +0000571 /// SelectAddressRegReg - Given the specified addressed, check to see if it
572 /// can be represented as an indexed [r+r] operation. Returns false if it
573 /// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000574 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000575 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000576
Chris Lattnera801fced2006-11-08 02:15:41 +0000577 /// SelectAddressRegImm - Returns true if the address N can be represented
578 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000579 /// is not better represented as reg+reg. If Aligned is true, only accept
580 /// displacements suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000581 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000582 SelectionDAG &DAG, bool Aligned) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000583
Chris Lattnera801fced2006-11-08 02:15:41 +0000584 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
585 /// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000586 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000587 SelectionDAG &DAG) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000588
Craig Topper0d3fa922014-04-29 07:57:37 +0000589 Sched::Preference getSchedulingPreference(SDNode *N) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000590
Chris Lattnerf3d06c62005-08-26 00:52:45 +0000591 /// LowerOperation - Provide custom lowering hooks for some operations.
592 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000593 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Chris Lattner57ee7c62007-11-28 18:44:47 +0000594
Duncan Sands6ed40142008-12-01 11:39:25 +0000595 /// ReplaceNodeResults - Replace the results of node with an illegal result
596 /// type with new values built out of custom code.
597 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000598 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
599 SelectionDAG &DAG) const override;
Duncan Sands6ed40142008-12-01 11:39:25 +0000600
Bill Schmidtfae5d712014-12-09 16:35:51 +0000601 SDValue expandVSXLoadForLE(SDNode *N, DAGCombinerInfo &DCI) const;
602 SDValue expandVSXStoreForLE(SDNode *N, DAGCombinerInfo &DCI) const;
603
Craig Topper0d3fa922014-04-29 07:57:37 +0000604 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000605
Hal Finkel13d104b2014-12-11 18:37:52 +0000606 SDValue BuildSDIVPow2(SDNode *N, const APInt &Divisor, SelectionDAG &DAG,
607 std::vector<SDNode *> *Created) const override;
608
Pat Gavlina717f252015-07-09 17:40:29 +0000609 unsigned getRegisterByName(const char* RegName, EVT VT,
610 SelectionDAG &DAG) const override;
Hal Finkel0d8db462014-05-11 19:29:11 +0000611
Jay Foada0653a32014-05-14 21:14:37 +0000612 void computeKnownBitsForTargetNode(const SDValue Op,
Craig Topperd0af7e82017-04-28 05:31:46 +0000613 KnownBits &Known,
Simon Pilgrim37b536e2017-03-31 11:24:16 +0000614 const APInt &DemandedElts,
Jay Foada0653a32014-05-14 21:14:37 +0000615 const SelectionDAG &DAG,
616 unsigned Depth = 0) const override;
Nate Begeman78afac22005-10-18 23:23:37 +0000617
Hal Finkel57725662015-01-03 17:58:24 +0000618 unsigned getPrefLoopAlignment(MachineLoop *ML) const override;
619
James Y Knightf44fc522016-03-16 22:12:04 +0000620 bool shouldInsertFencesForAtomic(const Instruction *I) const override {
621 return true;
622 }
623
Tim Shen04de70d2017-05-09 15:27:17 +0000624 Instruction *emitLeadingFence(IRBuilder<> &Builder, Instruction *Inst,
625 AtomicOrdering Ord) const override;
626 Instruction *emitTrailingFence(IRBuilder<> &Builder, Instruction *Inst,
627 AtomicOrdering Ord) const override;
Robin Morisset22129962014-09-23 20:46:49 +0000628
Craig Topper0d3fa922014-04-29 07:57:37 +0000629 MachineBasicBlock *
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000630 EmitInstrWithCustomInserter(MachineInstr &MI,
631 MachineBasicBlock *MBB) const override;
632 MachineBasicBlock *EmitAtomicBinary(MachineInstr &MI,
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000633 MachineBasicBlock *MBB,
634 unsigned AtomicSize,
Hal Finkel57282002016-08-28 16:17:58 +0000635 unsigned BinOpcode,
636 unsigned CmpOpcode = 0,
637 unsigned CmpPred = 0) const;
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000638 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr &MI,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000639 MachineBasicBlock *MBB,
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000640 bool is8bit,
Hal Finkel57282002016-08-28 16:17:58 +0000641 unsigned Opcode,
642 unsigned CmpOpcode = 0,
643 unsigned CmpPred = 0) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000644
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000645 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr &MI,
Hal Finkel756810f2013-03-21 21:37:52 +0000646 MachineBasicBlock *MBB) const;
647
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000648 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr &MI,
Hal Finkel756810f2013-03-21 21:37:52 +0000649 MachineBasicBlock *MBB) const;
650
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000651 ConstraintType getConstraintType(StringRef Constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000652
653 /// Examine constraint string and operand type and determine a weight value.
654 /// The operand object must already have been set up with the operand type.
655 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper0d3fa922014-04-29 07:57:37 +0000656 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000657
Eric Christopher11e4df72015-02-26 22:38:43 +0000658 std::pair<unsigned, const TargetRegisterClass *>
659 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000660 StringRef Constraint, MVT VT) const override;
Evan Cheng2dd2c652006-03-13 23:20:37 +0000661
Dale Johannesencbde4c22008-02-28 22:31:51 +0000662 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
663 /// function arguments in the caller parameter area. This is the actual
664 /// alignment, not its logarithm.
Mehdi Amini5c183d52015-07-09 02:09:28 +0000665 unsigned getByValTypeAlignment(Type *Ty,
666 const DataLayout &DL) const override;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000667
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000668 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +0000669 /// vector. If it is invalid, don't add anything to Ops.
Craig Topper0d3fa922014-04-29 07:57:37 +0000670 void LowerAsmOperandForConstraint(SDValue Op,
671 std::string &Constraint,
672 std::vector<SDValue> &Ops,
673 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000674
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000675 unsigned
676 getInlineAsmMemConstraint(StringRef ConstraintCode) const override {
Daniel Sanders08288602015-03-17 11:09:13 +0000677 if (ConstraintCode == "es")
678 return InlineAsm::Constraint_es;
679 else if (ConstraintCode == "o")
680 return InlineAsm::Constraint_o;
681 else if (ConstraintCode == "Q")
682 return InlineAsm::Constraint_Q;
683 else if (ConstraintCode == "Z")
684 return InlineAsm::Constraint_Z;
685 else if (ConstraintCode == "Zy")
686 return InlineAsm::Constraint_Zy;
687 return TargetLowering::getInlineAsmMemConstraint(ConstraintCode);
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000688 }
689
Chris Lattner1eb94d92007-03-30 23:15:24 +0000690 /// isLegalAddressingMode - Return true if the addressing mode represented
691 /// by AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000692 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM,
693 Type *Ty, unsigned AS) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000694
Hal Finkel34974ed2014-04-12 21:52:38 +0000695 /// isLegalICmpImmediate - Return true if the specified immediate is legal
696 /// icmp immediate, that is the target has icmp instructions which can
697 /// compare a register against the immediate without having to materialize
698 /// the immediate into a register.
699 bool isLegalICmpImmediate(int64_t Imm) const override;
700
701 /// isLegalAddImmediate - Return true if the specified immediate is legal
702 /// add immediate, that is the target has add instructions which can
703 /// add a register and the immediate without having to materialize
704 /// the immediate into a register.
705 bool isLegalAddImmediate(int64_t Imm) const override;
706
707 /// isTruncateFree - Return true if it's free to truncate a value of
708 /// type Ty1 to type Ty2. e.g. On PPC it's free to truncate a i64 value in
709 /// register X1 to i32 by referencing its sub-register R1.
710 bool isTruncateFree(Type *Ty1, Type *Ty2) const override;
711 bool isTruncateFree(EVT VT1, EVT VT2) const override;
712
Hal Finkel5d5d1532015-01-10 08:21:59 +0000713 bool isZExtFree(SDValue Val, EVT VT2) const override;
714
Olivier Sallenave32509692015-01-13 15:06:36 +0000715 bool isFPExtFree(EVT VT) const override;
716
Hal Finkel34974ed2014-04-12 21:52:38 +0000717 /// \brief Returns true if it is beneficial to convert a load of a constant
718 /// to just the constant itself.
719 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
720 Type *Ty) const override;
721
Sanjay Patel066f3202017-03-04 19:18:09 +0000722 bool convertSelectOfConstantsToMath() const override {
723 return true;
724 }
725
Craig Topper0d3fa922014-04-29 07:57:37 +0000726 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000727
Hal Finkel46ef7ce2014-08-13 01:15:40 +0000728 bool getTgtMemIntrinsic(IntrinsicInfo &Info,
729 const CallInst &I,
730 unsigned Intrinsic) const override;
731
Evan Chengd9929f02010-04-01 20:10:42 +0000732 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000733 /// and store operations as a result of memset, memcpy, and memmove
734 /// lowering. If DstAlign is zero that means it's safe to destination
735 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
736 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000737 /// probably because the source does not need to be loaded. If 'IsMemset' is
738 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
739 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
740 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000741 /// It returns EVT::Other if the type should be determined using generic
742 /// target-independent logic.
Craig Topper0d3fa922014-04-29 07:57:37 +0000743 EVT
NAKAMURA Takumidcc66452013-05-15 18:01:28 +0000744 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000745 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Craig Topper0d3fa922014-04-29 07:57:37 +0000746 MachineFunction &MF) const override;
Dan Gohmanc14e5222008-10-21 03:41:46 +0000747
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000748 /// Is unaligned memory access allowed for the given type, and is it fast
749 /// relative to software emulation.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000750 bool allowsMisalignedMemoryAccesses(EVT VT,
751 unsigned AddrSpace,
752 unsigned Align = 1,
753 bool *Fast = nullptr) const override;
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000754
Stephen Lin73de7bf2013-07-09 18:16:56 +0000755 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
756 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
757 /// expanded to FMAs when this method returns true, otherwise fmuladd is
758 /// expanded to fmul + fadd.
Craig Topper0d3fa922014-04-29 07:57:37 +0000759 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
Hal Finkel0a479ae2012-06-22 00:49:52 +0000760
Hal Finkel934361a2015-01-14 01:07:51 +0000761 const MCPhysReg *getScratchRegisters(CallingConv::ID CC) const override;
762
Hal Finkelb4240ca2014-03-31 17:48:16 +0000763 // Should we expand the build vector with shuffles?
Craig Topper0d3fa922014-04-29 07:57:37 +0000764 bool
Hal Finkelb4240ca2014-03-31 17:48:16 +0000765 shouldExpandBuildVectorWithShuffles(EVT VT,
Craig Topper0d3fa922014-04-29 07:57:37 +0000766 unsigned DefinedValues) const override;
Hal Finkelb4240ca2014-03-31 17:48:16 +0000767
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000768 /// createFastISel - This method returns a target-specific FastISel object,
769 /// or null if the target does not support "fast" instruction selection.
Craig Topper0d3fa922014-04-29 07:57:37 +0000770 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
771 const TargetLibraryInfo *LibInfo) const override;
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000772
Ulrich Weigand85d5df22014-07-21 00:13:26 +0000773 /// \brief Returns true if an argument of type Ty needs to be passed in a
774 /// contiguous block of registers in calling convention CallConv.
775 bool functionArgumentNeedsConsecutiveRegisters(
776 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const override {
777 // We support any array type as "consecutive" block in the parameter
778 // save area. The element type defines the alignment requirement and
779 // whether the argument should go in GPRs, FPRs, or VRs if available.
780 //
781 // Note that clang uses this capability both to implement the ELFv2
782 // homogeneous float/vector aggregate ABI, and to avoid having to use
783 // "byval" when passing aggregates that might fully fit in registers.
784 return Ty->isArrayTy();
785 }
786
Joseph Tremouletf748c892015-11-07 01:11:31 +0000787 /// If a physical register, this returns the register that receives the
788 /// exception address on entry to an EH pad.
789 unsigned
790 getExceptionPointerRegister(const Constant *PersonalityFn) const override;
Hal Finkeled844c42015-01-06 22:31:02 +0000791
Joseph Tremouletf748c892015-11-07 01:11:31 +0000792 /// If a physical register, this returns the register that receives the
793 /// exception typeid on entry to a landing pad.
794 unsigned
795 getExceptionSelectorRegister(const Constant *PersonalityFn) const override;
796
Tim Shena1d8bc52016-04-19 20:14:52 +0000797 /// Override to support customized stack guard loading.
798 bool useLoadStackGuardNode() const override;
799 void insertSSPDeclarations(Module &M) const override;
800
Ehsan Amiric90b02c2016-10-24 17:31:09 +0000801 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
Joerg Sonnenberger8c1a9ac2016-11-16 00:37:30 +0000802
803 unsigned getJumpTableEncoding() const override;
804 bool isJumpTableRelative() const override;
805 SDValue getPICJumpTableRelocBase(SDValue Table,
806 SelectionDAG &DAG) const override;
807 const MCExpr *getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
808 unsigned JTI,
809 MCContext &Ctx) const override;
810
Joseph Tremouletf748c892015-11-07 01:11:31 +0000811 private:
Hal Finkeled844c42015-01-06 22:31:02 +0000812 struct ReuseLoadInfo {
813 SDValue Ptr;
814 SDValue Chain;
815 SDValue ResChain;
816 MachinePointerInfo MPI;
Eugene Zelenko8187c192017-01-13 00:58:58 +0000817 bool IsDereferenceable = false;
818 bool IsInvariant = false;
819 unsigned Alignment = 0;
Hal Finkeled844c42015-01-06 22:31:02 +0000820 AAMDNodes AAInfo;
Eugene Zelenko8187c192017-01-13 00:58:58 +0000821 const MDNode *Ranges = nullptr;
Hal Finkeled844c42015-01-06 22:31:02 +0000822
Eugene Zelenko8187c192017-01-13 00:58:58 +0000823 ReuseLoadInfo() = default;
Justin Lebaradbf09e2016-09-11 01:38:58 +0000824
825 MachineMemOperand::Flags MMOFlags() const {
826 MachineMemOperand::Flags F = MachineMemOperand::MONone;
827 if (IsDereferenceable)
828 F |= MachineMemOperand::MODereferenceable;
829 if (IsInvariant)
830 F |= MachineMemOperand::MOInvariant;
831 return F;
832 }
Hal Finkeled844c42015-01-06 22:31:02 +0000833 };
834
835 bool canReuseLoadAddress(SDValue Op, EVT MemVT, ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +0000836 SelectionDAG &DAG,
837 ISD::LoadExtType ET = ISD::NON_EXTLOAD) const;
Hal Finkeled844c42015-01-06 22:31:02 +0000838 void spliceIntoChain(SDValue ResChain, SDValue NewResChain,
839 SelectionDAG &DAG) const;
840
841 void LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000842 SelectionDAG &DAG, const SDLoc &dl) const;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000843 SDValue LowerFP_TO_INTDirectMove(SDValue Op, SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000844 const SDLoc &dl) const;
Guozhi Wei1fd553c2016-12-12 22:09:02 +0000845
846 bool directMoveIsProfitable(const SDValue &Op) const;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000847 SDValue LowerINT_TO_FPDirectMove(SDValue Op, SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000848 const SDLoc &dl) const;
Hal Finkeled844c42015-01-06 22:31:02 +0000849
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000850 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
851 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000852
Evan Cheng67a69dd2010-01-27 00:07:07 +0000853 bool
854 IsEligibleForTailCallOptimization(SDValue Callee,
855 CallingConv::ID CalleeCC,
856 bool isVarArg,
857 const SmallVectorImpl<ISD::InputArg> &Ins,
858 SelectionDAG& DAG) const;
859
Chuang-Yu Cheng2e5973e2016-04-06 02:04:38 +0000860 bool
861 IsEligibleForTailCallOptimization_64SVR4(
862 SDValue Callee,
863 CallingConv::ID CalleeCC,
864 ImmutableCallSite *CS,
865 bool isVarArg,
866 const SmallVectorImpl<ISD::OutputArg> &Outs,
867 const SmallVectorImpl<ISD::InputArg> &Ins,
868 SelectionDAG& DAG) const;
869
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000870 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG &DAG, int SPDiff,
871 SDValue Chain, SDValue &LROpOut,
Eric Christophere0d09ba2016-07-07 01:08:21 +0000872 SDValue &FPOpOut,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000873 const SDLoc &dl) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000874
Dan Gohman21cea8a2010-04-17 15:26:15 +0000875 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
876 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
877 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
878 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackye3f15c982012-06-04 17:36:38 +0000879 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000880 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000881 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
882 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000883 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
884 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Eric Christopherb976a392016-07-07 00:39:27 +0000885 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
886 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
887 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const;
888 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG) const;
889 SDValue LowerGET_DYNAMIC_AREA_OFFSET(SDValue Op, SelectionDAG &DAG) const;
890 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel5081ac22016-09-01 10:28:47 +0000891 SDValue LowerEH_DWARF_CFA(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel940ab932014-02-28 00:27:01 +0000892 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
893 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
894 SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000895 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000896 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
897 const SDLoc &dl) const;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000898 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000899 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
900 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
901 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
902 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
903 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
904 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
Nemanja Ivanovicd5deb482016-09-14 14:19:09 +0000905 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000906 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000907 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Tim Shen3bef27c2017-05-16 20:18:06 +0000908 SDValue LowerINTRINSIC_VOID(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000909 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel5c0d1452014-03-30 13:22:59 +0000910 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000911 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000912
Hal Finkelc93a9a22015-02-25 01:06:45 +0000913 SDValue LowerVectorLoad(SDValue Op, SelectionDAG &DAG) const;
914 SDValue LowerVectorStore(SDValue Op, SelectionDAG &DAG) const;
915
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000916 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000917 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000918 const SmallVectorImpl<ISD::InputArg> &Ins,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000919 const SDLoc &dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000920 SmallVectorImpl<SDValue> &InVals) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000921 SDValue FinishCall(CallingConv::ID CallConv, const SDLoc &dl,
Eric Christopher2454a3b2016-07-07 01:08:23 +0000922 bool isTailCall, bool isVarArg, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000923 bool hasNest, SelectionDAG &DAG,
924 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000925 SDValue InFlag, SDValue Chain, SDValue CallSeqStart,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000926 SDValue &Callee, int SPDiff, unsigned NumBytes,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000927 const SmallVectorImpl<ISD::InputArg> &Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000928 SmallVectorImpl<SDValue> &InVals,
929 ImmutableCallSite *CS) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000930
Craig Topper0d3fa922014-04-29 07:57:37 +0000931 SDValue
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000932 LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
933 const SmallVectorImpl<ISD::InputArg> &Ins,
934 const SDLoc &dl, SelectionDAG &DAG,
935 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000936
Eugene Zelenko8187c192017-01-13 00:58:58 +0000937 SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
938 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000939
Eugene Zelenko8187c192017-01-13 00:58:58 +0000940 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
941 bool isVarArg,
942 const SmallVectorImpl<ISD::OutputArg> &Outs,
943 LLVMContext &Context) const override;
Hal Finkel450128a2011-10-14 19:51:36 +0000944
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000945 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
946 const SmallVectorImpl<ISD::OutputArg> &Outs,
947 const SmallVectorImpl<SDValue> &OutVals,
948 const SDLoc &dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000949
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000950 SDValue extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
951 SelectionDAG &DAG, SDValue ArgVal,
952 const SDLoc &dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000953
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000954 SDValue LowerFormalArguments_Darwin(
955 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
956 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
957 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
958 SDValue LowerFormalArguments_64SVR4(
959 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
960 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
961 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
962 SDValue LowerFormalArguments_32SVR4(
963 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
964 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
965 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000966
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000967 SDValue createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
968 SDValue CallSeqStart,
969 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
970 const SDLoc &dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000971
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000972 SDValue LowerCall_Darwin(SDValue Chain, SDValue Callee,
973 CallingConv::ID CallConv, bool isVarArg,
Eric Christopher2454a3b2016-07-07 01:08:23 +0000974 bool isTailCall, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000975 const SmallVectorImpl<ISD::OutputArg> &Outs,
976 const SmallVectorImpl<SDValue> &OutVals,
977 const SmallVectorImpl<ISD::InputArg> &Ins,
978 const SDLoc &dl, SelectionDAG &DAG,
979 SmallVectorImpl<SDValue> &InVals,
980 ImmutableCallSite *CS) const;
981 SDValue LowerCall_64SVR4(SDValue Chain, SDValue Callee,
982 CallingConv::ID CallConv, bool isVarArg,
Eric Christopher2454a3b2016-07-07 01:08:23 +0000983 bool isTailCall, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000984 const SmallVectorImpl<ISD::OutputArg> &Outs,
985 const SmallVectorImpl<SDValue> &OutVals,
986 const SmallVectorImpl<ISD::InputArg> &Ins,
987 const SDLoc &dl, SelectionDAG &DAG,
988 SmallVectorImpl<SDValue> &InVals,
989 ImmutableCallSite *CS) const;
990 SDValue LowerCall_32SVR4(SDValue Chain, SDValue Callee,
991 CallingConv::ID CallConv, bool isVarArg,
Eric Christopher2454a3b2016-07-07 01:08:23 +0000992 bool isTailCall, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000993 const SmallVectorImpl<ISD::OutputArg> &Outs,
994 const SmallVectorImpl<SDValue> &OutVals,
995 const SmallVectorImpl<ISD::InputArg> &Ins,
996 const SDLoc &dl, SelectionDAG &DAG,
997 SmallVectorImpl<SDValue> &InVals,
998 ImmutableCallSite *CS) const;
Hal Finkel756810f2013-03-21 21:37:52 +0000999
1000 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
1001 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel2e103312013-04-03 04:01:11 +00001002
Hal Finkel940ab932014-02-28 00:27:01 +00001003 SDValue DAGCombineExtBoolTrunc(SDNode *N, DAGCombinerInfo &DCI) const;
Nemanja Ivanovic44513e52016-07-05 09:22:29 +00001004 SDValue DAGCombineBuildVector(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkel940ab932014-02-28 00:27:01 +00001005 SDValue DAGCombineTruncBoolExt(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkel5efb9182015-01-06 06:01:57 +00001006 SDValue combineFPToIntToFP(SDNode *N, DAGCombinerInfo &DCI) const;
Tim Shen10c64e62017-05-12 19:25:37 +00001007 SDValue combineSHL(SDNode *N, DAGCombinerInfo &DCI) const;
1008 SDValue combineSRA(SDNode *N, DAGCombinerInfo &DCI) const;
1009 SDValue combineSRL(SDNode *N, DAGCombinerInfo &DCI) const;
Sanjay Patelbdf1e382014-09-26 23:01:47 +00001010
Ehsan Amiri85818682016-11-18 10:41:44 +00001011 /// ConvertSETCCToSubtract - looks at SETCC that compares ints. It replaces
1012 /// SETCC with integer subtraction when (1) there is a legal way of doing it
1013 /// (2) keeping the result of comparison in GPR has performance benefit.
1014 SDValue ConvertSETCCToSubtract(SDNode *N, DAGCombinerInfo &DCI) const;
1015
Evandro Menezes21f9ce12016-11-10 23:31:06 +00001016 SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
1017 int &RefinementSteps, bool &UseOneConstNR,
1018 bool Reciprocal) const override;
Sanjay Patel0051efc2016-10-20 16:55:45 +00001019 SDValue getRecipEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
1020 int &RefinementSteps) const override;
Sanjay Patel1dd15592015-07-28 23:05:48 +00001021 unsigned combineRepeatedFPDivisors() const override;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00001022
1023 CCAssignFn *useFastISelCCs(unsigned Flag) const;
Nemanja Ivanovic8c11e792016-11-29 23:36:03 +00001024
1025 SDValue
Eugene Zelenko8187c192017-01-13 00:58:58 +00001026 combineElementTruncationToVectorTruncation(SDNode *N,
1027 DAGCombinerInfo &DCI) const;
Chris Lattnerf22556d2005-08-16 17:14:42 +00001028 };
Bill Schmidt230b4512013-06-12 16:39:22 +00001029
Bill Schmidt0cf702f2013-07-30 00:50:39 +00001030 namespace PPC {
Eugene Zelenko8187c192017-01-13 00:58:58 +00001031
Bill Schmidt0cf702f2013-07-30 00:50:39 +00001032 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
1033 const TargetLibraryInfo *LibInfo);
Eugene Zelenko8187c192017-01-13 00:58:58 +00001034
1035 } // end namespace PPC
Bill Schmidt0cf702f2013-07-30 00:50:39 +00001036
Bill Schmidt230b4512013-06-12 16:39:22 +00001037 bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1038 CCValAssign::LocInfo &LocInfo,
1039 ISD::ArgFlagsTy &ArgFlags,
1040 CCState &State);
1041
1042 bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1043 MVT &LocVT,
1044 CCValAssign::LocInfo &LocInfo,
1045 ISD::ArgFlagsTy &ArgFlags,
1046 CCState &State);
1047
Strahinja Petrovic30e0ce82016-08-05 08:47:26 +00001048 bool
1049 CC_PPC32_SVR4_Custom_SkipLastArgRegsPPCF128(unsigned &ValNo, MVT &ValVT,
1050 MVT &LocVT,
1051 CCValAssign::LocInfo &LocInfo,
1052 ISD::ArgFlagsTy &ArgFlags,
1053 CCState &State);
1054
Bill Schmidt230b4512013-06-12 16:39:22 +00001055 bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1056 MVT &LocVT,
1057 CCValAssign::LocInfo &LocInfo,
1058 ISD::ArgFlagsTy &ArgFlags,
1059 CCState &State);
Chris Lattnerf22556d2005-08-16 17:14:42 +00001060
Eugene Zelenko8187c192017-01-13 00:58:58 +00001061} // end namespace llvm
1062
1063#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H