blob: c0f950aa5c4a97981ae0c57c73b2553604c373aa [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000011#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
12#define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
Tom Stellard75aadc22012-12-11 21:25:42 +000013
Matt Arsenault678e1112017-04-10 17:58:06 +000014#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000015#include "llvm/Target/TargetMachine.h"
16
Tom Stellard75aadc22012-12-11 21:25:42 +000017namespace llvm {
18
Tom Stellard75aadc22012-12-11 21:25:42 +000019class AMDGPUTargetMachine;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000020class FunctionPass;
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +000021class GCNTargetMachine;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000022class ModulePass;
23class Pass;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000024class Target;
25class TargetMachine;
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +000026class TargetOptions;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000027class PassRegistry;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000028class Module;
Tom Stellard75aadc22012-12-11 21:25:42 +000029
30// R600 Passes
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000031FunctionPass *createR600VectorRegMerger();
32FunctionPass *createR600ExpandSpecialInstrsPass();
Tom Stellard1de55822013-12-11 17:51:41 +000033FunctionPass *createR600EmitClauseMarkers();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000034FunctionPass *createR600ClauseMergePass();
35FunctionPass *createR600Packetizer();
36FunctionPass *createR600ControlFlowFinalizer();
Tom Stellardf2ba9722013-12-11 17:51:47 +000037FunctionPass *createAMDGPUCFGStructurizerPass();
Tom Stellard20287692017-08-08 04:57:55 +000038FunctionPass *createR600ISelDag(TargetMachine *TM, CodeGenOpt::Level OptLevel);
Tom Stellard75aadc22012-12-11 21:25:42 +000039
40// SI Passes
Tom Stellardf8794352012-12-19 22:10:31 +000041FunctionPass *createSIAnnotateControlFlowPass();
Tom Stellard6596ba72014-11-21 22:06:37 +000042FunctionPass *createSIFoldOperandsPass();
Sam Koltonf60ad582017-03-21 12:51:34 +000043FunctionPass *createSIPeepholeSDWAPass();
Tom Stellard1bd80722014-04-30 15:31:33 +000044FunctionPass *createSILowerI1CopiesPass();
Tom Stellard1aaad692014-07-21 16:55:33 +000045FunctionPass *createSIShrinkInstructionsPass();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000046FunctionPass *createSILoadStoreOptimizerPass();
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000047FunctionPass *createSIWholeQuadModePass();
Tom Stellard28d13a42015-05-12 17:13:02 +000048FunctionPass *createSIFixControlFlowLiveIntervalsPass();
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +000049FunctionPass *createSIOptimizeExecMaskingPreRAPass();
Matt Arsenault782c03b2015-11-03 22:30:13 +000050FunctionPass *createSIFixSGPRCopiesPass();
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +000051FunctionPass *createSIMemoryLegalizerPass();
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000052FunctionPass *createSIDebuggerInsertNopsPass();
Kannan Narayananacb089e2017-04-12 03:25:12 +000053FunctionPass *createSIInsertWaitcntsPass();
Connor Abbott92638ab2017-08-04 18:36:52 +000054FunctionPass *createSIFixWWMLivenessPass();
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +000055FunctionPass *createAMDGPUSimplifyLibCallsPass(const TargetOptions &);
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +000056FunctionPass *createAMDGPUUseNativeCallsPass();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000057FunctionPass *createAMDGPUCodeGenPreparePass();
Jan Sjodina06bfe02017-05-15 20:18:37 +000058FunctionPass *createAMDGPUMachineCFGStructurizerPass();
Matt Arsenaultc06574f2017-07-28 18:40:05 +000059FunctionPass *createAMDGPURewriteOutArgumentsPass();
Jan Sjodina06bfe02017-05-15 20:18:37 +000060
Matt Arsenault7016f132017-08-03 22:30:46 +000061void initializeAMDGPUDAGToDAGISelPass(PassRegistry&);
62
Jan Sjodina06bfe02017-05-15 20:18:37 +000063void initializeAMDGPUMachineCFGStructurizerPass(PassRegistry&);
64extern char &AMDGPUMachineCFGStructurizerID;
Tom Stellard75aadc22012-12-11 21:25:42 +000065
Matt Arsenault746e0652017-06-02 18:02:42 +000066void initializeAMDGPUAlwaysInlinePass(PassRegistry&);
67
Matt Arsenault6b930462017-07-13 21:43:42 +000068Pass *createAMDGPUAnnotateKernelFeaturesPass();
Matt Arsenault39319482015-11-06 18:01:57 +000069void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &);
70extern char &AMDGPUAnnotateKernelFeaturesID;
71
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000072ModulePass *createAMDGPULowerIntrinsicsPass();
Matt Arsenault0699ef32017-02-09 22:00:42 +000073void initializeAMDGPULowerIntrinsicsPass(PassRegistry &);
74extern char &AMDGPULowerIntrinsicsID;
75
Matt Arsenaultc06574f2017-07-28 18:40:05 +000076void initializeAMDGPURewriteOutArgumentsPass(PassRegistry &);
77extern char &AMDGPURewriteOutArgumentsID;
78
Tom Stellarda2f57be2017-08-02 22:19:45 +000079void initializeR600ClauseMergePassPass(PassRegistry &);
80extern char &R600ClauseMergePassID;
81
82void initializeR600ControlFlowFinalizerPass(PassRegistry &);
83extern char &R600ControlFlowFinalizerID;
84
85void initializeR600ExpandSpecialInstrsPassPass(PassRegistry &);
86extern char &R600ExpandSpecialInstrsPassID;
87
88void initializeR600VectorRegMergerPass(PassRegistry &);
89extern char &R600VectorRegMergerID;
90
91void initializeR600PacketizerPass(PassRegistry &);
92extern char &R600PacketizerID;
93
Tom Stellard6596ba72014-11-21 22:06:37 +000094void initializeSIFoldOperandsPass(PassRegistry &);
95extern char &SIFoldOperandsID;
96
Sam Koltonf60ad582017-03-21 12:51:34 +000097void initializeSIPeepholeSDWAPass(PassRegistry &);
98extern char &SIPeepholeSDWAID;
99
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000100void initializeSIShrinkInstructionsPass(PassRegistry&);
101extern char &SIShrinkInstructionsID;
102
Matt Arsenault782c03b2015-11-03 22:30:13 +0000103void initializeSIFixSGPRCopiesPass(PassRegistry &);
104extern char &SIFixSGPRCopiesID;
105
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000106void initializeSIFixVGPRCopiesPass(PassRegistry &);
107extern char &SIFixVGPRCopiesID;
108
Tom Stellard1bd80722014-04-30 15:31:33 +0000109void initializeSILowerI1CopiesPass(PassRegistry &);
110extern char &SILowerI1CopiesID;
111
Matt Arsenault41033282014-10-10 22:01:59 +0000112void initializeSILoadStoreOptimizerPass(PassRegistry &);
113extern char &SILoadStoreOptimizerID;
114
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000115void initializeSIWholeQuadModePass(PassRegistry &);
116extern char &SIWholeQuadModeID;
117
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000118void initializeSILowerControlFlowPass(PassRegistry &);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000119extern char &SILowerControlFlowID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000120
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000121void initializeSIInsertSkipsPass(PassRegistry &);
122extern char &SIInsertSkipsPassID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000123
Matt Arsenaulte6740752016-09-29 01:44:16 +0000124void initializeSIOptimizeExecMaskingPass(PassRegistry &);
125extern char &SIOptimizeExecMaskingID;
126
Connor Abbott92638ab2017-08-04 18:36:52 +0000127void initializeSIFixWWMLivenessPass(PassRegistry &);
128extern char &SIFixWWMLivenessID;
129
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000130void initializeAMDGPUSimplifyLibCallsPass(PassRegistry &);
131extern char &AMDGPUSimplifyLibCallsID;
132
133void initializeAMDGPUUseNativeCallsPass(PassRegistry &);
134extern char &AMDGPUUseNativeCallsID;
135
Tom Stellard75aadc22012-12-11 21:25:42 +0000136// Passes common to R600 and SI
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000137FunctionPass *createAMDGPUPromoteAlloca();
Matt Arsenaulte0132462016-01-30 05:19:45 +0000138void initializeAMDGPUPromoteAllocaPass(PassRegistry&);
139extern char &AMDGPUPromoteAllocaID;
140
Tom Stellardf8794352012-12-19 22:10:31 +0000141Pass *createAMDGPUStructurizeCFGPass();
Matt Arsenault7016f132017-08-03 22:30:46 +0000142FunctionPass *createAMDGPUISelDag(
143 TargetMachine *TM = nullptr,
144 CodeGenOpt::Level OptLevel = CodeGenOpt::Default);
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000145ModulePass *createAMDGPUAlwaysInlinePass(bool GlobalOpt = true);
Tom Stellardfd253952015-08-07 23:19:30 +0000146ModulePass *createAMDGPUOpenCLImageTypeLoweringPass();
Tom Stellarda6f24c62015-12-15 20:55:55 +0000147FunctionPass *createAMDGPUAnnotateUniformValues();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000148
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000149ModulePass* createAMDGPUUnifyMetadataPass();
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000150void initializeAMDGPUUnifyMetadataPass(PassRegistry&);
151extern char &AMDGPUUnifyMetadataID;
152
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000153void initializeSIOptimizeExecMaskingPreRAPass(PassRegistry&);
154extern char &SIOptimizeExecMaskingPreRAID;
155
Tom Stellarda6f24c62015-12-15 20:55:55 +0000156void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&);
157extern char &AMDGPUAnnotateUniformValuesPassID;
Tom Stellardb2de94e2014-07-02 20:53:48 +0000158
Matt Arsenault86de4862016-06-24 07:07:55 +0000159void initializeAMDGPUCodeGenPreparePass(PassRegistry&);
160extern char &AMDGPUCodeGenPrepareID;
161
Tom Stellard77a17772016-01-20 15:48:27 +0000162void initializeSIAnnotateControlFlowPass(PassRegistry&);
163extern char &SIAnnotateControlFlowPassID;
164
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000165void initializeSIMemoryLegalizerPass(PassRegistry&);
166extern char &SIMemoryLegalizerID;
167
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +0000168void initializeSIDebuggerInsertNopsPass(PassRegistry&);
169extern char &SIDebuggerInsertNopsID;
Tom Stellardcc7067a62016-03-03 03:53:29 +0000170
Kannan Narayananacb089e2017-04-12 03:25:12 +0000171void initializeSIInsertWaitcntsPass(PassRegistry&);
172extern char &SIInsertWaitcntsID;
173
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000174void initializeAMDGPUUnifyDivergentExitNodesPass(PassRegistry&);
175extern char &AMDGPUUnifyDivergentExitNodesID;
176
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000177ImmutablePass *createAMDGPUAAWrapperPass();
178void initializeAMDGPUAAWrapperPassPass(PassRegistry&);
179
Matt Arsenault7016f132017-08-03 22:30:46 +0000180void initializeAMDGPUArgumentUsageInfoPass(PassRegistry &);
181
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000182Pass *createAMDGPUFunctionInliningPass();
183void initializeAMDGPUInlinerPass(PassRegistry&);
184
Yaxun Liude4b88d2017-10-10 19:39:48 +0000185ModulePass *createAMDGPUOpenCLEnqueuedBlockLoweringPass();
186void initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(PassRegistry &);
187extern char &AMDGPUOpenCLEnqueuedBlockLoweringID;
188
Mehdi Aminif42454b2016-10-09 23:00:34 +0000189Target &getTheAMDGPUTarget();
190Target &getTheGCNTarget();
Tom Stellard75aadc22012-12-11 21:25:42 +0000191
Tom Stellard067c8152014-07-21 14:01:14 +0000192namespace AMDGPU {
193enum TargetIndex {
Tom Stellard95292bb2015-01-20 17:49:47 +0000194 TI_CONSTDATA_START,
195 TI_SCRATCH_RSRC_DWORD0,
196 TI_SCRATCH_RSRC_DWORD1,
197 TI_SCRATCH_RSRC_DWORD2,
198 TI_SCRATCH_RSRC_DWORD3
Tom Stellard067c8152014-07-21 14:01:14 +0000199};
200}
201
Tom Stellard75aadc22012-12-11 21:25:42 +0000202} // End namespace llvm
203
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000204/// OpenCL uses address spaces to differentiate between
205/// various memory regions on the hardware. On the CPU
206/// all of the address spaces point to the same memory,
207/// however on the GPU, each address space points to
Alp Tokercb402912014-01-24 17:20:08 +0000208/// a separate piece of memory that is unique from other
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000209/// memory locations.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000210struct AMDGPUAS {
211 // The following address space values depend on the triple environment.
212 unsigned PRIVATE_ADDRESS; ///< Address space for private memory.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000213 unsigned FLAT_ADDRESS; ///< Address space for flat memory.
214 unsigned REGION_ADDRESS; ///< Address space for region memory.
215
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000216 enum : unsigned {
217 // The maximum value for flat, generic, local, private, constant and region.
218 MAX_COMMON_ADDRESS = 5,
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000219
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000220 GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0).
Yaxun Liu0124b542018-02-13 18:00:25 +0000221 CONSTANT_ADDRESS = 4, ///< Address space for constant memory (VTX2)
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000222 LOCAL_ADDRESS = 3, ///< Address space for local memory.
Matt Arsenault923712b2018-02-09 16:57:57 +0000223
224 CONSTANT_ADDRESS_32BIT = 6, ///< Address space for 32-bit constant memory
225
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000226 /// Address space for direct addressible parameter memory (CONST0)
227 PARAM_D_ADDRESS = 6,
228 /// Address space for indirect addressible parameter memory (VTX1)
229 PARAM_I_ADDRESS = 7,
Tom Stellard1e803092013-07-23 01:48:18 +0000230
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000231 // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on
232 // this order to be able to dynamically index a constant buffer, for
233 // example:
234 //
235 // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
Tom Stellard1e803092013-07-23 01:48:18 +0000236
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000237 CONSTANT_BUFFER_0 = 8,
238 CONSTANT_BUFFER_1 = 9,
239 CONSTANT_BUFFER_2 = 10,
240 CONSTANT_BUFFER_3 = 11,
241 CONSTANT_BUFFER_4 = 12,
242 CONSTANT_BUFFER_5 = 13,
243 CONSTANT_BUFFER_6 = 14,
244 CONSTANT_BUFFER_7 = 15,
245 CONSTANT_BUFFER_8 = 16,
246 CONSTANT_BUFFER_9 = 17,
247 CONSTANT_BUFFER_10 = 18,
248 CONSTANT_BUFFER_11 = 19,
249 CONSTANT_BUFFER_12 = 20,
250 CONSTANT_BUFFER_13 = 21,
251 CONSTANT_BUFFER_14 = 22,
252 CONSTANT_BUFFER_15 = 23,
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000253
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000254 // Some places use this if the address space can't be determined.
255 UNKNOWN_ADDRESS_SPACE = ~0u,
256 };
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000257};
258
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000259namespace llvm {
260namespace AMDGPU {
261AMDGPUAS getAMDGPUAS(const Module &M);
262AMDGPUAS getAMDGPUAS(const TargetMachine &TM);
263AMDGPUAS getAMDGPUAS(Triple T);
264} // namespace AMDGPU
265} // namespace llvm
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000266
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000267#endif