blob: 941f781f2bfd2a14103969fb773e5f762c6db1aa [file] [log] [blame]
Tom Stellardca166212017-01-30 21:56:46 +00001//===- AMDGPULegalizerInfo.cpp -----------------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellardca166212017-01-30 21:56:46 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the Machinelegalizer class for
10/// AMDGPU.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
David Blaikie36a0f222018-03-23 23:58:31 +000014#include "AMDGPU.h"
Craig Topper2fa14362018-03-29 17:21:10 +000015#include "AMDGPULegalizerInfo.h"
Matt Arsenault85803362018-03-17 15:17:41 +000016#include "AMDGPUTargetMachine.h"
Matt Arsenaulta8b43392019-02-08 02:40:47 +000017#include "SIMachineFunctionInfo.h"
18
19#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000020#include "llvm/CodeGen/TargetOpcodes.h"
Craig Topper2fa14362018-03-29 17:21:10 +000021#include "llvm/CodeGen/ValueTypes.h"
Tom Stellardca166212017-01-30 21:56:46 +000022#include "llvm/IR/DerivedTypes.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "llvm/IR/Type.h"
Tom Stellardca166212017-01-30 21:56:46 +000024#include "llvm/Support/Debug.h"
25
26using namespace llvm;
Daniel Sanders9ade5592018-01-29 17:37:29 +000027using namespace LegalizeActions;
Matt Arsenault990f5072019-01-25 00:51:00 +000028using namespace LegalizeMutations;
Matt Arsenault7ac79ed2019-01-20 19:45:18 +000029using namespace LegalityPredicates;
Tom Stellardca166212017-01-30 21:56:46 +000030
Matt Arsenaultd9141892019-02-07 19:10:15 +000031
32static LegalityPredicate isMultiple32(unsigned TypeIdx,
33 unsigned MaxSize = 512) {
34 return [=](const LegalityQuery &Query) {
35 const LLT Ty = Query.Types[TypeIdx];
36 const LLT EltTy = Ty.getScalarType();
37 return Ty.getSizeInBits() <= MaxSize && EltTy.getSizeInBits() % 32 == 0;
38 };
39}
40
Matt Arsenault18ec3822019-02-11 22:00:39 +000041static LegalityPredicate isSmallOddVector(unsigned TypeIdx) {
42 return [=](const LegalityQuery &Query) {
43 const LLT Ty = Query.Types[TypeIdx];
44 return Ty.isVector() &&
45 Ty.getNumElements() % 2 != 0 &&
46 Ty.getElementType().getSizeInBits() < 32;
47 };
48}
49
50static LegalizeMutation oneMoreElement(unsigned TypeIdx) {
51 return [=](const LegalityQuery &Query) {
52 const LLT Ty = Query.Types[TypeIdx];
53 const LLT EltTy = Ty.getElementType();
54 return std::make_pair(TypeIdx, LLT::vector(Ty.getNumElements() + 1, EltTy));
55 };
56}
57
Matt Arsenault26b7e852019-02-19 16:30:19 +000058static LegalizeMutation fewerEltsToSize64Vector(unsigned TypeIdx) {
59 return [=](const LegalityQuery &Query) {
60 const LLT Ty = Query.Types[TypeIdx];
61 const LLT EltTy = Ty.getElementType();
62 unsigned Size = Ty.getSizeInBits();
63 unsigned Pieces = (Size + 63) / 64;
64 unsigned NewNumElts = (Ty.getNumElements() + 1) / Pieces;
65 return std::make_pair(TypeIdx, LLT::scalarOrVector(NewNumElts, EltTy));
66 };
67}
68
69static LegalityPredicate vectorWiderThan(unsigned TypeIdx, unsigned Size) {
70 return [=](const LegalityQuery &Query) {
71 const LLT QueryTy = Query.Types[TypeIdx];
72 return QueryTy.isVector() && QueryTy.getSizeInBits() > Size;
73 };
74}
75
Matt Arsenault18ec3822019-02-11 22:00:39 +000076
Tom Stellard5bfbae52018-07-11 20:59:01 +000077AMDGPULegalizerInfo::AMDGPULegalizerInfo(const GCNSubtarget &ST,
Matt Arsenaultc3fe46b2018-03-08 16:24:16 +000078 const GCNTargetMachine &TM) {
Tom Stellardca166212017-01-30 21:56:46 +000079 using namespace TargetOpcode;
80
Matt Arsenault85803362018-03-17 15:17:41 +000081 auto GetAddrSpacePtr = [&TM](unsigned AS) {
82 return LLT::pointer(AS, TM.getPointerSizeInBits(AS));
83 };
84
85 const LLT S1 = LLT::scalar(1);
Matt Arsenault888aa5d2019-02-03 00:07:33 +000086 const LLT S8 = LLT::scalar(8);
Matt Arsenault45991592019-01-18 21:33:50 +000087 const LLT S16 = LLT::scalar(16);
Tom Stellardca166212017-01-30 21:56:46 +000088 const LLT S32 = LLT::scalar(32);
89 const LLT S64 = LLT::scalar(64);
Matt Arsenaultca676342019-01-25 02:36:32 +000090 const LLT S128 = LLT::scalar(128);
Matt Arsenaultff6a9a22019-01-20 18:40:36 +000091 const LLT S256 = LLT::scalar(256);
Tom Stellardeebbfc22018-06-30 04:09:44 +000092 const LLT S512 = LLT::scalar(512);
Matt Arsenault85803362018-03-17 15:17:41 +000093
Matt Arsenaultbee2ad72018-12-21 03:03:11 +000094 const LLT V2S16 = LLT::vector(2, 16);
Matt Arsenaulta1515d22019-01-08 01:30:02 +000095 const LLT V4S16 = LLT::vector(4, 16);
96 const LLT V8S16 = LLT::vector(8, 16);
Matt Arsenaultbee2ad72018-12-21 03:03:11 +000097
98 const LLT V2S32 = LLT::vector(2, 32);
99 const LLT V3S32 = LLT::vector(3, 32);
100 const LLT V4S32 = LLT::vector(4, 32);
101 const LLT V5S32 = LLT::vector(5, 32);
102 const LLT V6S32 = LLT::vector(6, 32);
103 const LLT V7S32 = LLT::vector(7, 32);
104 const LLT V8S32 = LLT::vector(8, 32);
105 const LLT V9S32 = LLT::vector(9, 32);
106 const LLT V10S32 = LLT::vector(10, 32);
107 const LLT V11S32 = LLT::vector(11, 32);
108 const LLT V12S32 = LLT::vector(12, 32);
109 const LLT V13S32 = LLT::vector(13, 32);
110 const LLT V14S32 = LLT::vector(14, 32);
111 const LLT V15S32 = LLT::vector(15, 32);
112 const LLT V16S32 = LLT::vector(16, 32);
113
114 const LLT V2S64 = LLT::vector(2, 64);
115 const LLT V3S64 = LLT::vector(3, 64);
116 const LLT V4S64 = LLT::vector(4, 64);
117 const LLT V5S64 = LLT::vector(5, 64);
118 const LLT V6S64 = LLT::vector(6, 64);
119 const LLT V7S64 = LLT::vector(7, 64);
120 const LLT V8S64 = LLT::vector(8, 64);
121
122 std::initializer_list<LLT> AllS32Vectors =
123 {V2S32, V3S32, V4S32, V5S32, V6S32, V7S32, V8S32,
124 V9S32, V10S32, V11S32, V12S32, V13S32, V14S32, V15S32, V16S32};
125 std::initializer_list<LLT> AllS64Vectors =
126 {V2S64, V3S64, V4S64, V5S64, V6S64, V7S64, V8S64};
127
Matt Arsenault85803362018-03-17 15:17:41 +0000128 const LLT GlobalPtr = GetAddrSpacePtr(AMDGPUAS::GLOBAL_ADDRESS);
129 const LLT ConstantPtr = GetAddrSpacePtr(AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenault685d1e82018-03-17 15:17:45 +0000130 const LLT LocalPtr = GetAddrSpacePtr(AMDGPUAS::LOCAL_ADDRESS);
Matt Arsenault0da63502018-08-31 05:49:54 +0000131 const LLT FlatPtr = GetAddrSpacePtr(AMDGPUAS::FLAT_ADDRESS);
132 const LLT PrivatePtr = GetAddrSpacePtr(AMDGPUAS::PRIVATE_ADDRESS);
Matt Arsenault85803362018-03-17 15:17:41 +0000133
Matt Arsenault934e5342018-12-13 20:34:15 +0000134 const LLT CodePtr = FlatPtr;
135
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000136 const std::initializer_list<LLT> AddrSpaces64 = {
137 GlobalPtr, ConstantPtr, FlatPtr
138 };
139
140 const std::initializer_list<LLT> AddrSpaces32 = {
141 LocalPtr, PrivatePtr
Matt Arsenault685d1e82018-03-17 15:17:45 +0000142 };
Tom Stellardca166212017-01-30 21:56:46 +0000143
Matt Arsenaultadc40ba2019-01-08 01:22:47 +0000144 setAction({G_BRCOND, S1}, Legal);
145
Matt Arsenault3e08b772019-01-25 04:53:57 +0000146 getActionDefinitionsBuilder({G_ADD, G_SUB, G_MUL, G_UMULH, G_SMULH})
Matt Arsenault5d622fb2019-01-25 03:23:04 +0000147 .legalFor({S32})
Matt Arsenault211e89d2019-01-27 00:52:51 +0000148 .clampScalar(0, S32, S32)
Matt Arsenault5d622fb2019-01-25 03:23:04 +0000149 .scalarize(0);
Matt Arsenault43398832018-12-20 01:35:49 +0000150
Matt Arsenault26a6c742019-01-26 23:47:07 +0000151 // Report legal for any types we can handle anywhere. For the cases only legal
152 // on the SALU, RegBankSelect will be able to re-legalize.
Matt Arsenault43398832018-12-20 01:35:49 +0000153 getActionDefinitionsBuilder({G_AND, G_OR, G_XOR})
Matt Arsenault26a6c742019-01-26 23:47:07 +0000154 .legalFor({S32, S1, S64, V2S32, V2S16, V4S16})
155 .clampScalar(0, S32, S64)
Matt Arsenault26b7e852019-02-19 16:30:19 +0000156 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
157 .fewerElementsIf(vectorWiderThan(0, 32), fewerEltsToSize64Vector(0))
Matt Arsenault26a6c742019-01-26 23:47:07 +0000158 .scalarize(0);
Tom Stellardee6e6452017-06-12 20:54:56 +0000159
Matt Arsenault68c668a2019-01-08 01:09:09 +0000160 getActionDefinitionsBuilder({G_UADDO, G_SADDO, G_USUBO, G_SSUBO,
161 G_UADDE, G_SADDE, G_USUBE, G_SSUBE})
Matt Arsenault4d475942019-01-26 23:44:51 +0000162 .legalFor({{S32, S1}})
163 .clampScalar(0, S32, S32);
Matt Arsenault2cc15b62019-01-08 01:03:58 +0000164
Matt Arsenault7ac79ed2019-01-20 19:45:18 +0000165 getActionDefinitionsBuilder(G_BITCAST)
166 .legalForCartesianProduct({S32, V2S16})
167 .legalForCartesianProduct({S64, V2S32, V4S16})
168 .legalForCartesianProduct({V2S64, V4S32})
169 // Don't worry about the size constraint.
170 .legalIf(all(isPointer(0), isPointer(1)));
Tom Stellardff63ee02017-06-19 13:15:45 +0000171
Matt Arsenault00ccd132019-02-12 14:54:55 +0000172 if (ST.has16BitInsts()) {
173 getActionDefinitionsBuilder(G_FCONSTANT)
174 .legalFor({S32, S64, S16})
175 .clampScalar(0, S16, S64);
176 } else {
177 getActionDefinitionsBuilder(G_FCONSTANT)
178 .legalFor({S32, S64})
179 .clampScalar(0, S32, S64);
180 }
Tom Stellardeebbfc22018-06-30 04:09:44 +0000181
Matt Arsenaultb3feccd2018-06-25 15:42:12 +0000182 getActionDefinitionsBuilder(G_IMPLICIT_DEF)
Matt Arsenaultd9141892019-02-07 19:10:15 +0000183 .legalFor({S1, S32, S64, V2S32, V4S32, V2S16, V4S16, GlobalPtr,
184 ConstantPtr, LocalPtr, FlatPtr, PrivatePtr})
Matt Arsenault18ec3822019-02-11 22:00:39 +0000185 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
Matt Arsenaultd9141892019-02-07 19:10:15 +0000186 .clampScalarOrElt(0, S32, S512)
Matt Arsenault0f2debb2019-02-08 14:46:27 +0000187 .legalIf(isMultiple32(0))
188 .widenScalarToNextPow2(0, 32);
Matt Arsenaultb3feccd2018-06-25 15:42:12 +0000189
Matt Arsenaultabdc4f22018-03-17 15:17:48 +0000190
Tom Stellarde0424122017-06-03 01:13:33 +0000191 // FIXME: i1 operands to intrinsics should always be legal, but other i1
192 // values may not be legal. We need to figure out how to distinguish
193 // between these two scenarios.
Matt Arsenault45991592019-01-18 21:33:50 +0000194 getActionDefinitionsBuilder(G_CONSTANT)
Matt Arsenault2065c942019-02-02 23:33:49 +0000195 .legalFor({S1, S32, S64, GlobalPtr,
196 LocalPtr, ConstantPtr, PrivatePtr, FlatPtr })
Matt Arsenault45991592019-01-18 21:33:50 +0000197 .clampScalar(0, S32, S64)
Matt Arsenault2065c942019-02-02 23:33:49 +0000198 .widenScalarToNextPow2(0)
199 .legalIf(isPointer(0));
Matt Arsenault06cbb272018-03-01 19:16:52 +0000200
Matt Arsenaultc94e26c2018-12-18 09:46:13 +0000201 setAction({G_FRAME_INDEX, PrivatePtr}, Legal);
202
Matt Arsenault93fdec72019-02-07 18:03:11 +0000203 auto &FPOpActions = getActionDefinitionsBuilder(
Matt Arsenault9dba67f2019-02-11 17:05:20 +0000204 { G_FADD, G_FMUL, G_FNEG, G_FABS, G_FMA, G_FCANONICALIZE})
Matt Arsenault93fdec72019-02-07 18:03:11 +0000205 .legalFor({S32, S64});
206
207 if (ST.has16BitInsts()) {
208 if (ST.hasVOP3PInsts())
209 FPOpActions.legalFor({S16, V2S16});
210 else
211 FPOpActions.legalFor({S16});
212 }
213
214 if (ST.hasVOP3PInsts())
215 FPOpActions.clampMaxNumElements(0, S16, 2);
216 FPOpActions
217 .scalarize(0)
218 .clampScalar(0, ST.has16BitInsts() ? S16 : S32, S64);
Tom Stellardd0c6cf22017-10-27 23:57:41 +0000219
Matt Arsenaultc0f75692019-02-07 18:14:39 +0000220 if (ST.has16BitInsts()) {
221 getActionDefinitionsBuilder(G_FSQRT)
222 .legalFor({S32, S64, S16})
223 .scalarize(0)
224 .clampScalar(0, S16, S64);
225 } else {
226 getActionDefinitionsBuilder(G_FSQRT)
227 .legalFor({S32, S64})
228 .scalarize(0)
229 .clampScalar(0, S32, S64);
230 }
231
Matt Arsenaultdff33c32018-12-20 00:37:02 +0000232 getActionDefinitionsBuilder(G_FPTRUNC)
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000233 .legalFor({{S32, S64}, {S16, S32}})
234 .scalarize(0);
Matt Arsenaultdff33c32018-12-20 00:37:02 +0000235
Matt Arsenault24563ef2019-01-20 18:34:24 +0000236 getActionDefinitionsBuilder(G_FPEXT)
237 .legalFor({{S64, S32}, {S32, S16}})
Matt Arsenaultca676342019-01-25 02:36:32 +0000238 .lowerFor({{S64, S16}}) // FIXME: Implement
239 .scalarize(0);
Matt Arsenault24563ef2019-01-20 18:34:24 +0000240
Matt Arsenault745fd9f2019-01-20 19:10:31 +0000241 getActionDefinitionsBuilder(G_FSUB)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000242 // Use actual fsub instruction
243 .legalFor({S32})
244 // Must use fadd + fneg
245 .lowerFor({S64, S16, V2S16})
Matt Arsenault990f5072019-01-25 00:51:00 +0000246 .scalarize(0)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000247 .clampScalar(0, S32, S64);
Matt Arsenaulte01e7c82018-12-18 09:19:03 +0000248
Matt Arsenault24563ef2019-01-20 18:34:24 +0000249 getActionDefinitionsBuilder({G_SEXT, G_ZEXT, G_ANYEXT})
Matt Arsenault46ffe682019-01-20 19:28:20 +0000250 .legalFor({{S64, S32}, {S32, S16}, {S64, S16},
Matt Arsenaultca676342019-01-25 02:36:32 +0000251 {S32, S1}, {S64, S1}, {S16, S1},
252 // FIXME: Hack
Matt Arsenault888aa5d2019-02-03 00:07:33 +0000253 {S32, S8}, {S128, S32}, {S128, S64}, {S32, LLT::scalar(24)}})
Matt Arsenaultca676342019-01-25 02:36:32 +0000254 .scalarize(0);
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000255
Matt Arsenaultfb671642019-01-22 00:20:17 +0000256 getActionDefinitionsBuilder({G_SITOFP, G_UITOFP})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000257 .legalFor({{S32, S32}, {S64, S32}})
258 .scalarize(0);
Matt Arsenaultdd022ce2018-03-01 19:04:25 +0000259
Matt Arsenaultfb671642019-01-22 00:20:17 +0000260 getActionDefinitionsBuilder({G_FPTOSI, G_FPTOUI})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000261 .legalFor({{S32, S32}, {S32, S64}})
262 .scalarize(0);
Tom Stellard33445762018-02-07 04:47:59 +0000263
Matt Arsenaultf4c21c52018-12-21 03:14:45 +0000264 getActionDefinitionsBuilder({G_INTRINSIC_TRUNC, G_INTRINSIC_ROUND})
Matt Arsenault2e5f9002019-01-27 00:12:21 +0000265 .legalFor({S32, S64})
266 .scalarize(0);
Matt Arsenaultf4c21c52018-12-21 03:14:45 +0000267
Tom Stellardca166212017-01-30 21:56:46 +0000268
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000269 getActionDefinitionsBuilder(G_GEP)
270 .legalForCartesianProduct(AddrSpaces64, {S64})
271 .legalForCartesianProduct(AddrSpaces32, {S32})
272 .scalarize(0);
Matt Arsenault3b9a82f2019-01-25 04:54:00 +0000273
Matt Arsenault934e5342018-12-13 20:34:15 +0000274 setAction({G_BLOCK_ADDR, CodePtr}, Legal);
275
Matt Arsenault58f9d3d2019-02-02 23:35:15 +0000276 getActionDefinitionsBuilder(G_ICMP)
277 .legalForCartesianProduct(
278 {S1}, {S32, S64, GlobalPtr, LocalPtr, ConstantPtr, PrivatePtr, FlatPtr})
279 .legalFor({{S1, S32}, {S1, S64}})
280 .widenScalarToNextPow2(1)
281 .clampScalar(1, S32, S64)
282 .scalarize(0)
283 .legalIf(all(typeIs(0, S1), isPointer(1)));
284
285 getActionDefinitionsBuilder(G_FCMP)
Matt Arsenault1b1e6852019-01-25 02:59:34 +0000286 .legalFor({{S1, S32}, {S1, S64}})
287 .widenScalarToNextPow2(1)
288 .clampScalar(1, S32, S64)
Matt Arsenaultded2f822019-01-26 23:54:53 +0000289 .scalarize(0);
Matt Arsenault1b1e6852019-01-25 02:59:34 +0000290
Matt Arsenault95fd95c2019-01-25 04:03:38 +0000291 // FIXME: fexp, flog2, flog10 needs to be custom lowered.
292 getActionDefinitionsBuilder({G_FPOW, G_FEXP, G_FEXP2,
293 G_FLOG, G_FLOG2, G_FLOG10})
294 .legalFor({S32})
295 .scalarize(0);
Tom Stellard8cd60a52017-06-06 14:16:50 +0000296
Matt Arsenaultd5684f72019-01-31 02:09:57 +0000297 // The 64-bit versions produce 32-bit results, but only on the SALU.
298 getActionDefinitionsBuilder({G_CTLZ, G_CTLZ_ZERO_UNDEF,
299 G_CTTZ, G_CTTZ_ZERO_UNDEF,
300 G_CTPOP})
301 .legalFor({{S32, S32}, {S32, S64}})
302 .clampScalar(0, S32, S32)
303 .clampScalar(1, S32, S64);
304 // TODO: Scalarize
305
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +0000306 // TODO: Expand for > s32
307 getActionDefinitionsBuilder(G_BSWAP)
308 .legalFor({S32})
309 .clampScalar(0, S32, S32)
310 .scalarize(0);
Matt Arsenaultd5684f72019-01-31 02:09:57 +0000311
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000312
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000313 auto smallerThan = [](unsigned TypeIdx0, unsigned TypeIdx1) {
314 return [=](const LegalityQuery &Query) {
315 return Query.Types[TypeIdx0].getSizeInBits() <
316 Query.Types[TypeIdx1].getSizeInBits();
317 };
318 };
319
320 auto greaterThan = [](unsigned TypeIdx0, unsigned TypeIdx1) {
321 return [=](const LegalityQuery &Query) {
322 return Query.Types[TypeIdx0].getSizeInBits() >
323 Query.Types[TypeIdx1].getSizeInBits();
324 };
325 };
326
Tom Stellard7c650782018-10-05 04:34:09 +0000327 getActionDefinitionsBuilder(G_INTTOPTR)
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000328 // List the common cases
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000329 .legalForCartesianProduct(AddrSpaces64, {S64})
330 .legalForCartesianProduct(AddrSpaces32, {S32})
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000331 .scalarize(0)
332 // Accept any address space as long as the size matches
333 .legalIf(sameSize(0, 1))
334 .widenScalarIf(smallerThan(1, 0),
335 [](const LegalityQuery &Query) {
336 return std::make_pair(1, LLT::scalar(Query.Types[0].getSizeInBits()));
337 })
338 .narrowScalarIf(greaterThan(1, 0),
339 [](const LegalityQuery &Query) {
340 return std::make_pair(1, LLT::scalar(Query.Types[0].getSizeInBits()));
341 });
Matt Arsenault85803362018-03-17 15:17:41 +0000342
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000343 getActionDefinitionsBuilder(G_PTRTOINT)
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000344 // List the common cases
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000345 .legalForCartesianProduct(AddrSpaces64, {S64})
346 .legalForCartesianProduct(AddrSpaces32, {S32})
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000347 .scalarize(0)
348 // Accept any address space as long as the size matches
349 .legalIf(sameSize(0, 1))
350 .widenScalarIf(smallerThan(0, 1),
351 [](const LegalityQuery &Query) {
352 return std::make_pair(0, LLT::scalar(Query.Types[1].getSizeInBits()));
353 })
354 .narrowScalarIf(
355 greaterThan(0, 1),
356 [](const LegalityQuery &Query) {
357 return std::make_pair(0, LLT::scalar(Query.Types[1].getSizeInBits()));
358 });
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000359
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000360 if (ST.hasFlatAddressSpace()) {
361 getActionDefinitionsBuilder(G_ADDRSPACE_CAST)
362 .scalarize(0)
363 .custom();
364 }
365
Matt Arsenault85803362018-03-17 15:17:41 +0000366 getActionDefinitionsBuilder({G_LOAD, G_STORE})
Matt Arsenault18619af2019-01-29 18:13:02 +0000367 .narrowScalarIf([](const LegalityQuery &Query) {
368 unsigned Size = Query.Types[0].getSizeInBits();
369 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
370 return (Size > 32 && MemSize < Size);
371 },
372 [](const LegalityQuery &Query) {
373 return std::make_pair(0, LLT::scalar(32));
374 })
Matt Arsenault045bc9a2019-01-30 02:35:38 +0000375 .fewerElementsIf([=, &ST](const LegalityQuery &Query) {
376 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000377 return (MemSize == 96) &&
378 Query.Types[0].isVector() &&
Matt Arsenault045bc9a2019-01-30 02:35:38 +0000379 ST.getGeneration() < AMDGPUSubtarget::SEA_ISLANDS;
380 },
381 [=](const LegalityQuery &Query) {
382 return std::make_pair(0, V2S32);
383 })
Matt Arsenault85803362018-03-17 15:17:41 +0000384 .legalIf([=, &ST](const LegalityQuery &Query) {
385 const LLT &Ty0 = Query.Types[0];
386
Matt Arsenault18619af2019-01-29 18:13:02 +0000387 unsigned Size = Ty0.getSizeInBits();
388 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
Matt Arsenaulteb2603c2019-02-02 23:39:13 +0000389 if (Size < 32 || (Size > 32 && MemSize < Size))
Matt Arsenault18619af2019-01-29 18:13:02 +0000390 return false;
391
392 if (Ty0.isVector() && Size != MemSize)
393 return false;
394
Matt Arsenault85803362018-03-17 15:17:41 +0000395 // TODO: Decompose private loads into 4-byte components.
396 // TODO: Illegal flat loads on SI
Matt Arsenault18619af2019-01-29 18:13:02 +0000397 switch (MemSize) {
398 case 8:
399 case 16:
400 return Size == 32;
Matt Arsenault85803362018-03-17 15:17:41 +0000401 case 32:
402 case 64:
403 case 128:
404 return true;
405
406 case 96:
407 // XXX hasLoadX3
408 return (ST.getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS);
409
410 case 256:
411 case 512:
412 // TODO: constant loads
413 default:
414 return false;
415 }
Matt Arsenault18619af2019-01-29 18:13:02 +0000416 })
417 .clampScalar(0, S32, S64);
Matt Arsenault85803362018-03-17 15:17:41 +0000418
419
Matt Arsenault530d05e2019-02-14 22:41:09 +0000420 // FIXME: Handle alignment requirements.
Matt Arsenault6614f852019-01-22 19:02:10 +0000421 auto &ExtLoads = getActionDefinitionsBuilder({G_SEXTLOAD, G_ZEXTLOAD})
Matt Arsenault530d05e2019-02-14 22:41:09 +0000422 .legalForTypesWithMemDesc({
423 {S32, GlobalPtr, 8, 8},
424 {S32, GlobalPtr, 16, 8},
425 {S32, LocalPtr, 8, 8},
426 {S32, LocalPtr, 16, 8},
427 {S32, PrivatePtr, 8, 8},
428 {S32, PrivatePtr, 16, 8}});
Matt Arsenault6614f852019-01-22 19:02:10 +0000429 if (ST.hasFlatAddressSpace()) {
Matt Arsenault530d05e2019-02-14 22:41:09 +0000430 ExtLoads.legalForTypesWithMemDesc({{S32, FlatPtr, 8, 8},
431 {S32, FlatPtr, 16, 8}});
Matt Arsenault6614f852019-01-22 19:02:10 +0000432 }
433
434 ExtLoads.clampScalar(0, S32, S32)
435 .widenScalarToNextPow2(0)
436 .unsupportedIfMemSizeNotPow2()
437 .lower();
438
Matt Arsenault36d40922018-12-20 00:33:49 +0000439 auto &Atomics = getActionDefinitionsBuilder(
440 {G_ATOMICRMW_XCHG, G_ATOMICRMW_ADD, G_ATOMICRMW_SUB,
441 G_ATOMICRMW_AND, G_ATOMICRMW_OR, G_ATOMICRMW_XOR,
442 G_ATOMICRMW_MAX, G_ATOMICRMW_MIN, G_ATOMICRMW_UMAX,
443 G_ATOMICRMW_UMIN, G_ATOMIC_CMPXCHG})
444 .legalFor({{S32, GlobalPtr}, {S32, LocalPtr},
445 {S64, GlobalPtr}, {S64, LocalPtr}});
446 if (ST.hasFlatAddressSpace()) {
447 Atomics.legalFor({{S32, FlatPtr}, {S64, FlatPtr}});
448 }
Tom Stellardca166212017-01-30 21:56:46 +0000449
Matt Arsenault96e47012019-01-18 21:42:55 +0000450 // TODO: Pointer types, any 32-bit or 64-bit vector
451 getActionDefinitionsBuilder(G_SELECT)
Matt Arsenault10547232019-02-04 14:04:52 +0000452 .legalForCartesianProduct({S32, S64, V2S32, V2S16, V4S16,
453 GlobalPtr, LocalPtr, FlatPtr, PrivatePtr,
454 LLT::vector(2, LocalPtr), LLT::vector(2, PrivatePtr)}, {S1})
Matt Arsenault990f5072019-01-25 00:51:00 +0000455 .clampScalar(0, S32, S64)
Matt Arsenaultdc6c7852019-01-30 04:19:31 +0000456 .fewerElementsIf(
457 [=](const LegalityQuery &Query) {
458 if (Query.Types[1].isVector())
459 return true;
460
461 LLT Ty = Query.Types[0];
462
463 // FIXME: Hack until odd splits handled
464 return Ty.isVector() &&
465 (Ty.getScalarSizeInBits() > 32 || Ty.getNumElements() % 2 != 0);
466 },
467 scalarize(0))
468 // FIXME: Handle 16-bit vectors better
469 .fewerElementsIf(
470 [=](const LegalityQuery &Query) {
471 return Query.Types[0].isVector() &&
472 Query.Types[0].getElementType().getSizeInBits() < 32;},
473 scalarize(0))
474 .scalarize(1)
Matt Arsenault2491f822019-02-02 23:31:50 +0000475 .clampMaxNumElements(0, S32, 2)
476 .clampMaxNumElements(0, LocalPtr, 2)
477 .clampMaxNumElements(0, PrivatePtr, 2)
478 .legalIf(all(isPointer(0), typeIs(1, S1)));
Tom Stellard2860a422017-06-07 13:54:51 +0000479
Matt Arsenault4c5e8f512019-01-22 22:00:19 +0000480 // TODO: Only the low 4/5/6 bits of the shift amount are observed, so we can
481 // be more flexible with the shift amount type.
482 auto &Shifts = getActionDefinitionsBuilder({G_SHL, G_LSHR, G_ASHR})
483 .legalFor({{S32, S32}, {S64, S32}});
Matt Arsenaultf6cab162019-01-30 03:36:25 +0000484 if (ST.has16BitInsts()) {
Matt Arsenaultc83b8232019-02-07 17:38:00 +0000485 if (ST.hasVOP3PInsts()) {
486 Shifts.legalFor({{S16, S32}, {S16, S16}, {V2S16, V2S16}})
487 .clampMaxNumElements(0, S16, 2);
488 } else
489 Shifts.legalFor({{S16, S32}, {S16, S16}});
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +0000490
491 Shifts.clampScalar(1, S16, S32);
Matt Arsenaultf6cab162019-01-30 03:36:25 +0000492 Shifts.clampScalar(0, S16, S64);
Matt Arsenaultb0a22702019-02-08 15:06:24 +0000493 Shifts.widenScalarToNextPow2(0, 16);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +0000494 } else {
495 // Make sure we legalize the shift amount type first, as the general
496 // expansion for the shifted type will produce much worse code if it hasn't
497 // been truncated already.
498 Shifts.clampScalar(1, S32, S32);
Matt Arsenault4c5e8f512019-01-22 22:00:19 +0000499 Shifts.clampScalar(0, S32, S64);
Matt Arsenaultb0a22702019-02-08 15:06:24 +0000500 Shifts.widenScalarToNextPow2(0, 32);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +0000501 }
502 Shifts.scalarize(0);
Tom Stellardca166212017-01-30 21:56:46 +0000503
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000504 for (unsigned Op : {G_EXTRACT_VECTOR_ELT, G_INSERT_VECTOR_ELT}) {
Matt Arsenault63786292019-01-22 20:38:15 +0000505 unsigned VecTypeIdx = Op == G_EXTRACT_VECTOR_ELT ? 1 : 0;
506 unsigned EltTypeIdx = Op == G_EXTRACT_VECTOR_ELT ? 0 : 1;
507 unsigned IdxTypeIdx = 2;
508
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000509 getActionDefinitionsBuilder(Op)
510 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenault63786292019-01-22 20:38:15 +0000511 const LLT &VecTy = Query.Types[VecTypeIdx];
512 const LLT &IdxTy = Query.Types[IdxTypeIdx];
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000513 return VecTy.getSizeInBits() % 32 == 0 &&
514 VecTy.getSizeInBits() <= 512 &&
515 IdxTy.getSizeInBits() == 32;
Matt Arsenault63786292019-01-22 20:38:15 +0000516 })
517 .clampScalar(EltTypeIdx, S32, S64)
518 .clampScalar(VecTypeIdx, S32, S64)
519 .clampScalar(IdxTypeIdx, S32, S32);
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000520 }
521
Matt Arsenault63786292019-01-22 20:38:15 +0000522 getActionDefinitionsBuilder(G_EXTRACT_VECTOR_ELT)
523 .unsupportedIf([=](const LegalityQuery &Query) {
524 const LLT &EltTy = Query.Types[1].getElementType();
525 return Query.Types[0] != EltTy;
526 });
527
Matt Arsenault71272e62018-03-05 16:25:15 +0000528 // FIXME: Doesn't handle extract of illegal sizes.
Tom Stellardb7f19e62018-07-24 02:19:20 +0000529 getActionDefinitionsBuilder({G_EXTRACT, G_INSERT})
Matt Arsenault91be65b2019-02-07 17:25:51 +0000530 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenault71272e62018-03-05 16:25:15 +0000531 const LLT &Ty0 = Query.Types[0];
532 const LLT &Ty1 = Query.Types[1];
Matt Arsenault26a6c742019-01-26 23:47:07 +0000533 return (Ty0.getSizeInBits() % 16 == 0) &&
534 (Ty1.getSizeInBits() % 16 == 0);
Matt Arsenault0e5d8562019-02-02 23:56:00 +0000535 })
Matt Arsenault4d884272019-02-19 16:44:22 +0000536 .moreElementsIf(isSmallOddVector(1), oneMoreElement(1))
Matt Arsenault91be65b2019-02-07 17:25:51 +0000537 .widenScalarIf(
538 [=](const LegalityQuery &Query) {
539 const LLT Ty1 = Query.Types[1];
Matt Arsenaultfbe92a52019-02-18 22:39:27 +0000540 return Ty1.isVector() && Ty1.getScalarSizeInBits() < 16;
Matt Arsenault91be65b2019-02-07 17:25:51 +0000541 },
Matt Arsenaultfbe92a52019-02-18 22:39:27 +0000542 LegalizeMutations::widenScalarOrEltToNextPow2(1, 16))
543 .clampScalar(0, S16, S256);
Matt Arsenault71272e62018-03-05 16:25:15 +0000544
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000545 // TODO: vectors of pointers
Amara Emerson5ec14602018-12-10 18:44:58 +0000546 getActionDefinitionsBuilder(G_BUILD_VECTOR)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000547 .legalForCartesianProduct(AllS32Vectors, {S32})
548 .legalForCartesianProduct(AllS64Vectors, {S64})
549 .clampNumElements(0, V16S32, V16S32)
550 .clampNumElements(0, V2S64, V8S64)
551 .minScalarSameAs(1, 0)
552 // FIXME: Sort of a hack to make progress on other legalizations.
553 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenault2491f822019-02-02 23:31:50 +0000554 return Query.Types[0].getScalarSizeInBits() <= 32 ||
555 Query.Types[0].getScalarSizeInBits() == 64;
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000556 });
Matt Arsenaultbee2ad72018-12-21 03:03:11 +0000557
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000558 // TODO: Support any combination of v2s32
559 getActionDefinitionsBuilder(G_CONCAT_VECTORS)
560 .legalFor({{V4S32, V2S32},
561 {V8S32, V2S32},
562 {V8S32, V4S32},
563 {V4S64, V2S64},
564 {V4S16, V2S16},
565 {V8S16, V2S16},
Matt Arsenault2491f822019-02-02 23:31:50 +0000566 {V8S16, V4S16},
567 {LLT::vector(4, LocalPtr), LLT::vector(2, LocalPtr)},
568 {LLT::vector(4, PrivatePtr), LLT::vector(2, PrivatePtr)}});
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000569
Matt Arsenault503afda2018-03-12 13:35:43 +0000570 // Merge/Unmerge
571 for (unsigned Op : {G_MERGE_VALUES, G_UNMERGE_VALUES}) {
572 unsigned BigTyIdx = Op == G_MERGE_VALUES ? 0 : 1;
573 unsigned LitTyIdx = Op == G_MERGE_VALUES ? 1 : 0;
574
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000575 auto notValidElt = [=](const LegalityQuery &Query, unsigned TypeIdx) {
576 const LLT &Ty = Query.Types[TypeIdx];
577 if (Ty.isVector()) {
578 const LLT &EltTy = Ty.getElementType();
579 if (EltTy.getSizeInBits() < 8 || EltTy.getSizeInBits() > 64)
580 return true;
581 if (!isPowerOf2_32(EltTy.getSizeInBits()))
582 return true;
583 }
584 return false;
585 };
586
Matt Arsenault503afda2018-03-12 13:35:43 +0000587 getActionDefinitionsBuilder(Op)
Matt Arsenaultd8d193d2019-01-29 23:17:35 +0000588 .widenScalarToNextPow2(LitTyIdx, /*Min*/ 16)
589 // Clamp the little scalar to s8-s256 and make it a power of 2. It's not
590 // worth considering the multiples of 64 since 2*192 and 2*384 are not
591 // valid.
592 .clampScalar(LitTyIdx, S16, S256)
593 .widenScalarToNextPow2(LitTyIdx, /*Min*/ 32)
594
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000595 // Break up vectors with weird elements into scalars
596 .fewerElementsIf(
597 [=](const LegalityQuery &Query) { return notValidElt(Query, 0); },
Matt Arsenault990f5072019-01-25 00:51:00 +0000598 scalarize(0))
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000599 .fewerElementsIf(
600 [=](const LegalityQuery &Query) { return notValidElt(Query, 1); },
Matt Arsenault990f5072019-01-25 00:51:00 +0000601 scalarize(1))
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000602 .clampScalar(BigTyIdx, S32, S512)
603 .widenScalarIf(
604 [=](const LegalityQuery &Query) {
605 const LLT &Ty = Query.Types[BigTyIdx];
606 return !isPowerOf2_32(Ty.getSizeInBits()) &&
607 Ty.getSizeInBits() % 16 != 0;
608 },
609 [=](const LegalityQuery &Query) {
610 // Pick the next power of 2, or a multiple of 64 over 128.
611 // Whichever is smaller.
612 const LLT &Ty = Query.Types[BigTyIdx];
613 unsigned NewSizeInBits = 1 << Log2_32_Ceil(Ty.getSizeInBits() + 1);
614 if (NewSizeInBits >= 256) {
615 unsigned RoundedTo = alignTo<64>(Ty.getSizeInBits() + 1);
616 if (RoundedTo < NewSizeInBits)
617 NewSizeInBits = RoundedTo;
618 }
619 return std::make_pair(BigTyIdx, LLT::scalar(NewSizeInBits));
620 })
Matt Arsenault503afda2018-03-12 13:35:43 +0000621 .legalIf([=](const LegalityQuery &Query) {
622 const LLT &BigTy = Query.Types[BigTyIdx];
623 const LLT &LitTy = Query.Types[LitTyIdx];
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000624
625 if (BigTy.isVector() && BigTy.getSizeInBits() < 32)
626 return false;
627 if (LitTy.isVector() && LitTy.getSizeInBits() < 32)
628 return false;
629
630 return BigTy.getSizeInBits() % 16 == 0 &&
631 LitTy.getSizeInBits() % 16 == 0 &&
Matt Arsenault503afda2018-03-12 13:35:43 +0000632 BigTy.getSizeInBits() <= 512;
633 })
634 // Any vectors left are the wrong size. Scalarize them.
Matt Arsenault990f5072019-01-25 00:51:00 +0000635 .scalarize(0)
636 .scalarize(1);
Matt Arsenault503afda2018-03-12 13:35:43 +0000637 }
638
Tom Stellardca166212017-01-30 21:56:46 +0000639 computeTables();
Roman Tereshin76c29c62018-05-31 16:16:48 +0000640 verify(*ST.getInstrInfo());
Tom Stellardca166212017-01-30 21:56:46 +0000641}
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000642
643bool AMDGPULegalizerInfo::legalizeCustom(MachineInstr &MI,
644 MachineRegisterInfo &MRI,
645 MachineIRBuilder &MIRBuilder,
646 GISelChangeObserver &Observer) const {
647 switch (MI.getOpcode()) {
648 case TargetOpcode::G_ADDRSPACE_CAST:
649 return legalizeAddrSpaceCast(MI, MRI, MIRBuilder);
650 default:
651 return false;
652 }
653
654 llvm_unreachable("expected switch to return");
655}
656
657unsigned AMDGPULegalizerInfo::getSegmentAperture(
658 unsigned AS,
659 MachineRegisterInfo &MRI,
660 MachineIRBuilder &MIRBuilder) const {
661 MachineFunction &MF = MIRBuilder.getMF();
662 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
663 const LLT S32 = LLT::scalar(32);
664
665 if (ST.hasApertureRegs()) {
666 // FIXME: Use inline constants (src_{shared, private}_base) instead of
667 // getreg.
668 unsigned Offset = AS == AMDGPUAS::LOCAL_ADDRESS ?
669 AMDGPU::Hwreg::OFFSET_SRC_SHARED_BASE :
670 AMDGPU::Hwreg::OFFSET_SRC_PRIVATE_BASE;
671 unsigned WidthM1 = AS == AMDGPUAS::LOCAL_ADDRESS ?
672 AMDGPU::Hwreg::WIDTH_M1_SRC_SHARED_BASE :
673 AMDGPU::Hwreg::WIDTH_M1_SRC_PRIVATE_BASE;
674 unsigned Encoding =
675 AMDGPU::Hwreg::ID_MEM_BASES << AMDGPU::Hwreg::ID_SHIFT_ |
676 Offset << AMDGPU::Hwreg::OFFSET_SHIFT_ |
677 WidthM1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_;
678
679 unsigned ShiftAmt = MRI.createGenericVirtualRegister(S32);
680 unsigned ApertureReg = MRI.createGenericVirtualRegister(S32);
681 unsigned GetReg = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
682
683 MIRBuilder.buildInstr(AMDGPU::S_GETREG_B32)
684 .addDef(GetReg)
685 .addImm(Encoding);
686 MRI.setType(GetReg, S32);
687
688 MIRBuilder.buildConstant(ShiftAmt, WidthM1 + 1);
689 MIRBuilder.buildInstr(TargetOpcode::G_SHL)
690 .addDef(ApertureReg)
691 .addUse(GetReg)
692 .addUse(ShiftAmt);
693
694 return ApertureReg;
695 }
696
697 unsigned QueuePtr = MRI.createGenericVirtualRegister(
698 LLT::pointer(AMDGPUAS::CONSTANT_ADDRESS, 64));
699
700 // FIXME: Placeholder until we can track the input registers.
701 MIRBuilder.buildConstant(QueuePtr, 0xdeadbeef);
702
703 // Offset into amd_queue_t for group_segment_aperture_base_hi /
704 // private_segment_aperture_base_hi.
705 uint32_t StructOffset = (AS == AMDGPUAS::LOCAL_ADDRESS) ? 0x40 : 0x44;
706
707 // FIXME: Don't use undef
708 Value *V = UndefValue::get(PointerType::get(
709 Type::getInt8Ty(MF.getFunction().getContext()),
710 AMDGPUAS::CONSTANT_ADDRESS));
711
712 MachinePointerInfo PtrInfo(V, StructOffset);
713 MachineMemOperand *MMO = MF.getMachineMemOperand(
714 PtrInfo,
715 MachineMemOperand::MOLoad |
716 MachineMemOperand::MODereferenceable |
717 MachineMemOperand::MOInvariant,
718 4,
719 MinAlign(64, StructOffset));
720
721 unsigned LoadResult = MRI.createGenericVirtualRegister(S32);
722 unsigned LoadAddr = AMDGPU::NoRegister;
723
724 MIRBuilder.materializeGEP(LoadAddr, QueuePtr, LLT::scalar(64), StructOffset);
725 MIRBuilder.buildLoad(LoadResult, LoadAddr, *MMO);
726 return LoadResult;
727}
728
729bool AMDGPULegalizerInfo::legalizeAddrSpaceCast(
730 MachineInstr &MI, MachineRegisterInfo &MRI,
731 MachineIRBuilder &MIRBuilder) const {
732 MachineFunction &MF = MIRBuilder.getMF();
733
734 MIRBuilder.setInstr(MI);
735
736 unsigned Dst = MI.getOperand(0).getReg();
737 unsigned Src = MI.getOperand(1).getReg();
738
739 LLT DstTy = MRI.getType(Dst);
740 LLT SrcTy = MRI.getType(Src);
741 unsigned DestAS = DstTy.getAddressSpace();
742 unsigned SrcAS = SrcTy.getAddressSpace();
743
744 // TODO: Avoid reloading from the queue ptr for each cast, or at least each
745 // vector element.
746 assert(!DstTy.isVector());
747
748 const AMDGPUTargetMachine &TM
749 = static_cast<const AMDGPUTargetMachine &>(MF.getTarget());
750
751 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
752 if (ST.getTargetLowering()->isNoopAddrSpaceCast(SrcAS, DestAS)) {
Matt Arsenaultdc88a2c2019-02-08 14:16:11 +0000753 MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::G_BITCAST));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000754 return true;
755 }
756
757 if (SrcAS == AMDGPUAS::FLAT_ADDRESS) {
758 assert(DestAS == AMDGPUAS::LOCAL_ADDRESS ||
759 DestAS == AMDGPUAS::PRIVATE_ADDRESS);
760 unsigned NullVal = TM.getNullPointerValue(DestAS);
761
762 unsigned SegmentNullReg = MRI.createGenericVirtualRegister(DstTy);
763 unsigned FlatNullReg = MRI.createGenericVirtualRegister(SrcTy);
764
765 MIRBuilder.buildConstant(SegmentNullReg, NullVal);
766 MIRBuilder.buildConstant(FlatNullReg, 0);
767
768 unsigned PtrLo32 = MRI.createGenericVirtualRegister(DstTy);
769
770 // Extract low 32-bits of the pointer.
771 MIRBuilder.buildExtract(PtrLo32, Src, 0);
772
773 unsigned CmpRes = MRI.createGenericVirtualRegister(LLT::scalar(1));
774 MIRBuilder.buildICmp(CmpInst::ICMP_NE, CmpRes, Src, FlatNullReg);
775 MIRBuilder.buildSelect(Dst, CmpRes, PtrLo32, SegmentNullReg);
776
777 MI.eraseFromParent();
778 return true;
779 }
780
781 assert(SrcAS == AMDGPUAS::LOCAL_ADDRESS ||
782 SrcAS == AMDGPUAS::PRIVATE_ADDRESS);
783
784 unsigned FlatNullReg = MRI.createGenericVirtualRegister(DstTy);
785 unsigned SegmentNullReg = MRI.createGenericVirtualRegister(SrcTy);
786 MIRBuilder.buildConstant(SegmentNullReg, TM.getNullPointerValue(SrcAS));
787 MIRBuilder.buildConstant(FlatNullReg, TM.getNullPointerValue(DestAS));
788
789 unsigned ApertureReg = getSegmentAperture(DestAS, MRI, MIRBuilder);
790
791 unsigned CmpRes = MRI.createGenericVirtualRegister(LLT::scalar(1));
792 MIRBuilder.buildICmp(CmpInst::ICMP_NE, CmpRes, Src, SegmentNullReg);
793
794 unsigned BuildPtr = MRI.createGenericVirtualRegister(DstTy);
795
796 // Coerce the type of the low half of the result so we can use merge_values.
797 unsigned SrcAsInt = MRI.createGenericVirtualRegister(LLT::scalar(32));
798 MIRBuilder.buildInstr(TargetOpcode::G_PTRTOINT)
799 .addDef(SrcAsInt)
800 .addUse(Src);
801
802 // TODO: Should we allow mismatched types but matching sizes in merges to
803 // avoid the ptrtoint?
804 MIRBuilder.buildMerge(BuildPtr, {SrcAsInt, ApertureReg});
805 MIRBuilder.buildSelect(Dst, CmpRes, BuildPtr, FlatNullReg);
806
807 MI.eraseFromParent();
808 return true;
809}