blob: 8b65007b9e69941624d48621736c0d45906f7a6e [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Logan Chien8cbb80d2013-10-28 17:51:12 +000010#include "ARMFPUName.h"
Amara Emerson52cfb6a2013-10-03 09:31:51 +000011#include "ARMFeatures.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000012#include "MCTargetDesc/ARMAddressingModes.h"
Logan Chien439e8f92013-12-11 17:16:25 +000013#include "MCTargetDesc/ARMArchName.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "MCTargetDesc/ARMBaseInfo.h"
15#include "MCTargetDesc/ARMMCExpr.h"
Evan Cheng11424442011-07-26 00:24:13 +000016#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000017#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000018#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000019#include "llvm/ADT/StringSwitch.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000020#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000022#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/MC/MCContext.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000024#include "llvm/MC/MCDisassembler.h"
Jack Carter718da0b2013-01-30 02:24:33 +000025#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCExpr.h"
27#include "llvm/MC/MCInst.h"
28#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000029#include "llvm/MC/MCInstrInfo.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000030#include "llvm/MC/MCObjectFileInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/MC/MCParser/MCAsmLexer.h"
32#include "llvm/MC/MCParser/MCAsmParser.h"
33#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
34#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000035#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/MC/MCStreamer.h"
37#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000038#include "llvm/MC/MCSymbol.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000039#include "llvm/MC/MCTargetAsmParser.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000040#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000041#include "llvm/Support/ARMEHABI.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000042#include "llvm/Support/COFF.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000043#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000044#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/Support/MathExtras.h"
46#include "llvm/Support/SourceMgr.h"
47#include "llvm/Support/TargetRegistry.h"
48#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000049
Kevin Enderbyccab3172009-09-15 00:27:25 +000050using namespace llvm;
51
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000052namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000053
54class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000055
Jim Grosbach04945c42011-12-02 00:35:16 +000056enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000057
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000058class UnwindContext {
59 MCAsmParser &Parser;
60
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000061 typedef SmallVector<SMLoc, 4> Locs;
62
63 Locs FnStartLocs;
64 Locs CantUnwindLocs;
65 Locs PersonalityLocs;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000066 Locs PersonalityIndexLocs;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000067 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000068 int FPReg;
69
70public:
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000071 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {}
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000072
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000073 bool hasFnStart() const { return !FnStartLocs.empty(); }
74 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
75 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000076 bool hasPersonality() const {
77 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty());
78 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000079
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000080 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
81 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
82 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
83 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000084 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000085
86 void saveFPReg(int Reg) { FPReg = Reg; }
87 int getFPReg() const { return FPReg; }
88
89 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000090 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
91 FI != FE; ++FI)
92 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000093 }
94 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000095 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
96 UE = CantUnwindLocs.end(); UI != UE; ++UI)
97 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000098 }
99 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000100 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
101 HE = HandlerDataLocs.end(); HI != HE; ++HI)
102 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000103 }
104 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000105 for (Locs::const_iterator PI = PersonalityLocs.begin(),
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000106 PE = PersonalityLocs.end(),
107 PII = PersonalityIndexLocs.begin(),
108 PIE = PersonalityIndexLocs.end();
109 PI != PE || PII != PIE;) {
110 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer()))
111 Parser.Note(*PI++, ".personality was specified here");
112 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer()))
113 Parser.Note(*PII++, ".personalityindex was specified here");
114 else
115 llvm_unreachable(".personality and .personalityindex cannot be "
116 "at the same location");
117 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000118 }
119
120 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000121 FnStartLocs = Locs();
122 CantUnwindLocs = Locs();
123 PersonalityLocs = Locs();
124 HandlerDataLocs = Locs();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000125 PersonalityIndexLocs = Locs();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000126 FPReg = ARM::SP;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000127 }
128};
129
Evan Cheng11424442011-07-26 00:24:13 +0000130class ARMAsmParser : public MCTargetAsmParser {
Evan Cheng91111d22011-07-09 05:47:46 +0000131 MCSubtargetInfo &STI;
Joey Gouly0e76fa72013-09-12 10:28:05 +0000132 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000133 const MCRegisterInfo *MRI;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000134 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000135
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000136 ARMTargetStreamer &getTargetStreamer() {
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +0000137 assert(getParser().getStreamer().getTargetStreamer() &&
138 "do not have a target streamer");
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000139 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000140 return static_cast<ARMTargetStreamer &>(TS);
141 }
142
Jim Grosbachab5830e2011-12-14 02:16:11 +0000143 // Map of register aliases registers via the .req directive.
144 StringMap<unsigned> RegisterReqs;
145
Tim Northover1744d0a2013-10-25 12:49:50 +0000146 bool NextSymbolIsThumb;
147
Jim Grosbached16ec42011-08-29 22:24:09 +0000148 struct {
149 ARMCC::CondCodes Cond; // Condition for IT block.
150 unsigned Mask:4; // Condition mask for instructions.
151 // Starting at first 1 (from lsb).
152 // '1' condition as indicated in IT.
153 // '0' inverse of condition (else).
154 // Count of instructions in IT block is
155 // 4 - trailingzeroes(mask)
156
157 bool FirstCond; // Explicit flag for when we're parsing the
158 // First instruction in the IT block. It's
159 // implied in the mask, so needs special
160 // handling.
161
162 unsigned CurPosition; // Current position in parsing of IT
163 // block. In range [0,3]. Initialized
164 // according to count of instructions in block.
165 // ~0U if no active IT block.
166 } ITState;
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000167 bool inITBlock() { return ITState.CurPosition != ~0U; }
168 bool lastInITBlock() {
169 return ITState.CurPosition == 4 - countTrailingZeros(ITState.Mask);
170 }
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000171 void forwardITPosition() {
172 if (!inITBlock()) return;
173 // Move to the next instruction in the IT block, if there is one. If not,
174 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000175 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000176 if (++ITState.CurPosition == 5 - TZ)
177 ITState.CurPosition = ~0U; // Done with the IT block after this.
178 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000179
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000180 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000181 return getParser().Note(L, Msg, Ranges);
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000182 }
Benjamin Kramer673824b2012-04-15 17:04:27 +0000183 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000184 ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000185 return getParser().Warning(L, Msg, Ranges);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000186 }
187 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000188 ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000189 return getParser().Error(L, Msg, Ranges);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000190 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000191
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000192 bool validatetLDMRegList(MCInst Inst, const OperandVector &Operands,
193 unsigned ListNo, bool IsPop = false);
194 bool validatetSTMRegList(MCInst Inst, const OperandVector &Operands,
195 unsigned ListNo);
196
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000197 int tryParseRegister();
David Blaikie960ea3f2014-06-08 16:18:35 +0000198 bool tryParseRegisterWithWriteBack(OperandVector &);
199 int tryParseShiftRegister(OperandVector &);
200 bool parseRegisterList(OperandVector &);
201 bool parseMemory(OperandVector &);
202 bool parseOperand(OperandVector &, StringRef Mnemonic);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000203 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000204 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
205 unsigned &ShiftAmount);
Saleem Abdulrasool38976512014-02-23 06:22:09 +0000206 bool parseLiteralValues(unsigned Size, SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000207 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000208 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000209 bool parseDirectiveThumbFunc(SMLoc L);
210 bool parseDirectiveCode(SMLoc L);
211 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000212 bool parseDirectiveReq(StringRef Name, SMLoc L);
213 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000214 bool parseDirectiveArch(SMLoc L);
215 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000216 bool parseDirectiveCPU(SMLoc L);
217 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000218 bool parseDirectiveFnStart(SMLoc L);
219 bool parseDirectiveFnEnd(SMLoc L);
220 bool parseDirectiveCantUnwind(SMLoc L);
221 bool parseDirectivePersonality(SMLoc L);
222 bool parseDirectiveHandlerData(SMLoc L);
223 bool parseDirectiveSetFP(SMLoc L);
224 bool parseDirectivePad(SMLoc L);
225 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000226 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000227 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000228 bool parseDirectiveEven(SMLoc L);
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000229 bool parseDirectivePersonalityIndex(SMLoc L);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +0000230 bool parseDirectiveUnwindRaw(SMLoc L);
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +0000231 bool parseDirectiveTLSDescSeq(SMLoc L);
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000232 bool parseDirectiveMovSP(SMLoc L);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +0000233 bool parseDirectiveObjectArch(SMLoc L);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +0000234 bool parseDirectiveArchExtension(SMLoc L);
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +0000235 bool parseDirectiveAlign(SMLoc L);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +0000236 bool parseDirectiveThumbSet(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000237
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000238 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000239 bool &CarrySetting, unsigned &ProcessorIMod,
240 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000241 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
242 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000243 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000244
Evan Cheng4d1ca962011-07-08 01:53:10 +0000245 bool isThumb() const {
246 // FIXME: Can tablegen auto-generate this?
Evan Cheng91111d22011-07-09 05:47:46 +0000247 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000248 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000249 bool isThumbOne() const {
Evan Cheng91111d22011-07-09 05:47:46 +0000250 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000251 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000252 bool isThumbTwo() const {
253 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
254 }
Tim Northovera2292d02013-06-10 23:20:58 +0000255 bool hasThumb() const {
256 return STI.getFeatureBits() & ARM::HasV4TOps;
257 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000258 bool hasV6Ops() const {
259 return STI.getFeatureBits() & ARM::HasV6Ops;
260 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000261 bool hasV6MOps() const {
262 return STI.getFeatureBits() & ARM::HasV6MOps;
263 }
James Molloy21efa7d2011-09-28 14:21:38 +0000264 bool hasV7Ops() const {
265 return STI.getFeatureBits() & ARM::HasV7Ops;
266 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000267 bool hasV8Ops() const {
268 return STI.getFeatureBits() & ARM::HasV8Ops;
269 }
Tim Northovera2292d02013-06-10 23:20:58 +0000270 bool hasARM() const {
271 return !(STI.getFeatureBits() & ARM::FeatureNoARM);
272 }
Renato Golin92c816c2014-09-01 11:25:07 +0000273 bool hasThumb2DSP() const {
274 return STI.getFeatureBits() & ARM::FeatureDSPThumb2;
275 }
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000276 bool hasD16() const {
277 return STI.getFeatureBits() & ARM::FeatureD16;
278 }
Tim Northovera2292d02013-06-10 23:20:58 +0000279
Evan Cheng284b4672011-07-08 22:36:29 +0000280 void SwitchMode() {
Tim Northover26bb14e2014-08-18 11:49:42 +0000281 uint64_t FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
Evan Cheng91111d22011-07-09 05:47:46 +0000282 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000283 }
James Molloy21efa7d2011-09-28 14:21:38 +0000284 bool isMClass() const {
285 return STI.getFeatureBits() & ARM::FeatureMClass;
286 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000287
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000288 /// @name Auto-generated Match Functions
289 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000290
Chris Lattner3e4582a2010-09-06 19:11:01 +0000291#define GET_ASSEMBLER_HEADER
292#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000293
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000294 /// }
295
David Blaikie960ea3f2014-06-08 16:18:35 +0000296 OperandMatchResultTy parseITCondCode(OperandVector &);
297 OperandMatchResultTy parseCoprocNumOperand(OperandVector &);
298 OperandMatchResultTy parseCoprocRegOperand(OperandVector &);
299 OperandMatchResultTy parseCoprocOptionOperand(OperandVector &);
300 OperandMatchResultTy parseMemBarrierOptOperand(OperandVector &);
301 OperandMatchResultTy parseInstSyncBarrierOptOperand(OperandVector &);
302 OperandMatchResultTy parseProcIFlagsOperand(OperandVector &);
303 OperandMatchResultTy parseMSRMaskOperand(OperandVector &);
Tim Northoveree843ef2014-08-15 10:47:12 +0000304 OperandMatchResultTy parseBankedRegOperand(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000305 OperandMatchResultTy parsePKHImm(OperandVector &O, StringRef Op, int Low,
306 int High);
307 OperandMatchResultTy parsePKHLSLImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000308 return parsePKHImm(O, "lsl", 0, 31);
309 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000310 OperandMatchResultTy parsePKHASRImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000311 return parsePKHImm(O, "asr", 1, 32);
312 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000313 OperandMatchResultTy parseSetEndImm(OperandVector &);
314 OperandMatchResultTy parseShifterImm(OperandVector &);
315 OperandMatchResultTy parseRotImm(OperandVector &);
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000316 OperandMatchResultTy parseModImm(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000317 OperandMatchResultTy parseBitfield(OperandVector &);
318 OperandMatchResultTy parsePostIdxReg(OperandVector &);
319 OperandMatchResultTy parseAM3Offset(OperandVector &);
320 OperandMatchResultTy parseFPImm(OperandVector &);
321 OperandMatchResultTy parseVectorList(OperandVector &);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000322 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
323 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000324
325 // Asm Match Converter Methods
David Blaikie960ea3f2014-06-08 16:18:35 +0000326 void cvtThumbMultiply(MCInst &Inst, const OperandVector &);
327 void cvtThumbBranches(MCInst &Inst, const OperandVector &);
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +0000328
David Blaikie960ea3f2014-06-08 16:18:35 +0000329 bool validateInstruction(MCInst &Inst, const OperandVector &Ops);
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +0000330 bool processInstruction(MCInst &Inst, const OperandVector &Ops, MCStreamer &Out);
David Blaikie960ea3f2014-06-08 16:18:35 +0000331 bool shouldOmitCCOutOperand(StringRef Mnemonic, OperandVector &Operands);
332 bool shouldOmitPredicateOperand(StringRef Mnemonic, OperandVector &Operands);
333
Kevin Enderbyccab3172009-09-15 00:27:25 +0000334public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000335 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000336 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000337 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000338 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000339 Match_RequiresThumb2,
340#define GET_OPERAND_DIAGNOSTIC_TYPES
341#include "ARMGenAsmMatcher.inc"
342
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000343 };
344
Rafael Espindola961d4692014-11-11 05:18:41 +0000345 ARMAsmParser(MCSubtargetInfo & _STI, MCAsmParser & _Parser,
346 const MCInstrInfo &MII, const MCTargetOptions &Options)
347 : MCTargetAsmParser(), STI(_STI), MII(MII), UC(_Parser) {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000348 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000349
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000350 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000351 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000352
Evan Cheng4d1ca962011-07-08 01:53:10 +0000353 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000354 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000355
356 // Not in an ITBlock to start with.
357 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000358
359 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000360 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000361
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000362 // Implementation of the MCTargetAsmParser interface:
Craig Topperca7e3e52014-03-10 03:19:03 +0000363 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
David Blaikie960ea3f2014-06-08 16:18:35 +0000364 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
365 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperca7e3e52014-03-10 03:19:03 +0000366 bool ParseDirective(AsmToken DirectiveID) override;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000367
David Blaikie960ea3f2014-06-08 16:18:35 +0000368 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperca7e3e52014-03-10 03:19:03 +0000369 unsigned Kind) override;
370 unsigned checkTargetMatchPredicate(MCInst &Inst) override;
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000371
Chad Rosier49963552012-10-13 00:26:04 +0000372 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000373 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000374 uint64_t &ErrorInfo,
Craig Topperca7e3e52014-03-10 03:19:03 +0000375 bool MatchingInlineAsm) override;
376 void onLabelParsed(MCSymbol *Symbol) override;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000377};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000378} // end anonymous namespace
379
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000380namespace {
381
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000382/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000383/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000384class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000385 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000386 k_CondCode,
387 k_CCOut,
388 k_ITCondMask,
389 k_CoprocNum,
390 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000391 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000392 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000393 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000394 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000395 k_Memory,
396 k_PostIndexRegister,
397 k_MSRMask,
Tim Northoveree843ef2014-08-15 10:47:12 +0000398 k_BankedReg,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000399 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000400 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000401 k_Register,
402 k_RegisterList,
403 k_DPRRegisterList,
404 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000405 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000406 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000407 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000408 k_ShiftedRegister,
409 k_ShiftedImmediate,
410 k_ShifterImmediate,
411 k_RotateImmediate,
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000412 k_ModifiedImmediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000413 k_BitfieldDescriptor,
414 k_Token
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000415 } Kind;
416
Kevin Enderby488f20b2014-04-10 20:18:58 +0000417 SMLoc StartLoc, EndLoc, AlignmentLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000418 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000419
Eric Christopher8996c5d2013-03-15 00:42:55 +0000420 struct CCOp {
421 ARMCC::CondCodes Val;
422 };
423
424 struct CopOp {
425 unsigned Val;
426 };
427
428 struct CoprocOptionOp {
429 unsigned Val;
430 };
431
432 struct ITMaskOp {
433 unsigned Mask:4;
434 };
435
436 struct MBOptOp {
437 ARM_MB::MemBOpt Val;
438 };
439
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000440 struct ISBOptOp {
441 ARM_ISB::InstSyncBOpt Val;
442 };
443
Eric Christopher8996c5d2013-03-15 00:42:55 +0000444 struct IFlagsOp {
445 ARM_PROC::IFlags Val;
446 };
447
448 struct MMaskOp {
449 unsigned Val;
450 };
451
Tim Northoveree843ef2014-08-15 10:47:12 +0000452 struct BankedRegOp {
453 unsigned Val;
454 };
455
Eric Christopher8996c5d2013-03-15 00:42:55 +0000456 struct TokOp {
457 const char *Data;
458 unsigned Length;
459 };
460
461 struct RegOp {
462 unsigned RegNum;
463 };
464
465 // A vector register list is a sequential list of 1 to 4 registers.
466 struct VectorListOp {
467 unsigned RegNum;
468 unsigned Count;
469 unsigned LaneIndex;
470 bool isDoubleSpaced;
471 };
472
473 struct VectorIndexOp {
474 unsigned Val;
475 };
476
477 struct ImmOp {
478 const MCExpr *Val;
479 };
480
481 /// Combined record for all forms of ARM address expressions.
482 struct MemoryOp {
483 unsigned BaseRegNum;
484 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
485 // was specified.
486 const MCConstantExpr *OffsetImm; // Offset immediate value
487 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
488 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
489 unsigned ShiftImm; // shift for OffsetReg.
490 unsigned Alignment; // 0 = no alignment specified
491 // n = alignment in bytes (2, 4, 8, 16, or 32)
492 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
493 };
494
495 struct PostIdxRegOp {
496 unsigned RegNum;
497 bool isAdd;
498 ARM_AM::ShiftOpc ShiftTy;
499 unsigned ShiftImm;
500 };
501
502 struct ShifterImmOp {
503 bool isASR;
504 unsigned Imm;
505 };
506
507 struct RegShiftedRegOp {
508 ARM_AM::ShiftOpc ShiftTy;
509 unsigned SrcReg;
510 unsigned ShiftReg;
511 unsigned ShiftImm;
512 };
513
514 struct RegShiftedImmOp {
515 ARM_AM::ShiftOpc ShiftTy;
516 unsigned SrcReg;
517 unsigned ShiftImm;
518 };
519
520 struct RotImmOp {
521 unsigned Imm;
522 };
523
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000524 struct ModImmOp {
525 unsigned Bits;
526 unsigned Rot;
527 };
528
Eric Christopher8996c5d2013-03-15 00:42:55 +0000529 struct BitfieldOp {
530 unsigned LSB;
531 unsigned Width;
532 };
533
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000534 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000535 struct CCOp CC;
536 struct CopOp Cop;
537 struct CoprocOptionOp CoprocOption;
538 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000539 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000540 struct ITMaskOp ITMask;
541 struct IFlagsOp IFlags;
542 struct MMaskOp MMask;
Tim Northoveree843ef2014-08-15 10:47:12 +0000543 struct BankedRegOp BankedReg;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000544 struct TokOp Tok;
545 struct RegOp Reg;
546 struct VectorListOp VectorList;
547 struct VectorIndexOp VectorIndex;
548 struct ImmOp Imm;
549 struct MemoryOp Memory;
550 struct PostIdxRegOp PostIdxReg;
551 struct ShifterImmOp ShifterImm;
552 struct RegShiftedRegOp RegShiftedReg;
553 struct RegShiftedImmOp RegShiftedImm;
554 struct RotImmOp RotImm;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000555 struct ModImmOp ModImm;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000556 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000557 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000558
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000559public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000560 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000561 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
562 Kind = o.Kind;
563 StartLoc = o.StartLoc;
564 EndLoc = o.EndLoc;
565 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000566 case k_CondCode:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000567 CC = o.CC;
568 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000569 case k_ITCondMask:
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000570 ITMask = o.ITMask;
571 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000572 case k_Token:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000573 Tok = o.Tok;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000574 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000575 case k_CCOut:
576 case k_Register:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000577 Reg = o.Reg;
578 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000579 case k_RegisterList:
580 case k_DPRRegisterList:
581 case k_SPRRegisterList:
Bill Wendling0ab0f672010-11-18 21:50:54 +0000582 Registers = o.Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000583 break;
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000584 case k_VectorList:
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000585 case k_VectorListAllLanes:
Jim Grosbach04945c42011-12-02 00:35:16 +0000586 case k_VectorListIndexed:
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000587 VectorList = o.VectorList;
588 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000589 case k_CoprocNum:
590 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000591 Cop = o.Cop;
592 break;
Jim Grosbach48399582011-10-12 17:34:41 +0000593 case k_CoprocOption:
594 CoprocOption = o.CoprocOption;
595 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000596 case k_Immediate:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000597 Imm = o.Imm;
598 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000599 case k_MemBarrierOpt:
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000600 MBOpt = o.MBOpt;
601 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000602 case k_InstSyncBarrierOpt:
603 ISBOpt = o.ISBOpt;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000604 case k_Memory:
Jim Grosbach871dff72011-10-11 15:59:20 +0000605 Memory = o.Memory;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000606 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000607 case k_PostIndexRegister:
Jim Grosbachd3595712011-08-03 23:50:40 +0000608 PostIdxReg = o.PostIdxReg;
609 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000610 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000611 MMask = o.MMask;
612 break;
Tim Northoveree843ef2014-08-15 10:47:12 +0000613 case k_BankedReg:
614 BankedReg = o.BankedReg;
615 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000616 case k_ProcIFlags:
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000617 IFlags = o.IFlags;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000618 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000619 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000620 ShifterImm = o.ShifterImm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000621 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000622 case k_ShiftedRegister:
Jim Grosbachac798e12011-07-25 20:49:51 +0000623 RegShiftedReg = o.RegShiftedReg;
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000624 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000625 case k_ShiftedImmediate:
Jim Grosbachac798e12011-07-25 20:49:51 +0000626 RegShiftedImm = o.RegShiftedImm;
Owen Andersonb595ed02011-07-21 18:54:16 +0000627 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000628 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +0000629 RotImm = o.RotImm;
630 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000631 case k_ModifiedImmediate:
632 ModImm = o.ModImm;
633 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000634 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +0000635 Bitfield = o.Bitfield;
636 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000637 case k_VectorIndex:
638 VectorIndex = o.VectorIndex;
639 break;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000640 }
641 }
Jim Grosbach624bcc72010-10-29 14:46:02 +0000642
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000643 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000644 SMLoc getStartLoc() const override { return StartLoc; }
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000645 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000646 SMLoc getEndLoc() const override { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000647 /// getLocRange - Get the range between the first and last token of this
648 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000649 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
650
Kevin Enderby488f20b2014-04-10 20:18:58 +0000651 /// getAlignmentLoc - Get the location of the Alignment token of this operand.
652 SMLoc getAlignmentLoc() const {
653 assert(Kind == k_Memory && "Invalid access!");
654 return AlignmentLoc;
655 }
656
Daniel Dunbard8042b72010-08-11 06:36:53 +0000657 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000658 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000659 return CC.Val;
660 }
661
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000662 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000663 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000664 return Cop.Val;
665 }
666
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000667 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000668 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000669 return StringRef(Tok.Data, Tok.Length);
670 }
671
Craig Topperca7e3e52014-03-10 03:19:03 +0000672 unsigned getReg() const override {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000673 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000674 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000675 }
676
Bill Wendlingbed94652010-11-09 23:28:44 +0000677 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000678 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
679 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000680 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000681 }
682
Kevin Enderbyf5079942009-10-13 22:19:02 +0000683 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000684 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000685 return Imm.Val;
686 }
687
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000688 unsigned getVectorIndex() const {
689 assert(Kind == k_VectorIndex && "Invalid access!");
690 return VectorIndex.Val;
691 }
692
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000693 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000694 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000695 return MBOpt.Val;
696 }
697
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000698 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
699 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
700 return ISBOpt.Val;
701 }
702
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000703 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000704 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000705 return IFlags.Val;
706 }
707
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000708 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000709 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000710 return MMask.Val;
711 }
712
Tim Northoveree843ef2014-08-15 10:47:12 +0000713 unsigned getBankedReg() const {
714 assert(Kind == k_BankedReg && "Invalid access!");
715 return BankedReg.Val;
716 }
717
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000718 bool isCoprocNum() const { return Kind == k_CoprocNum; }
719 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000720 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000721 bool isCondCode() const { return Kind == k_CondCode; }
722 bool isCCOut() const { return Kind == k_CCOut; }
723 bool isITMask() const { return Kind == k_ITCondMask; }
724 bool isITCondCode() const { return Kind == k_CondCode; }
Craig Topperca7e3e52014-03-10 03:19:03 +0000725 bool isImm() const override { return Kind == k_Immediate; }
Mihai Popad36cbaa2013-07-03 09:21:44 +0000726 // checks whether this operand is an unsigned offset which fits is a field
727 // of specified width and scaled by a specific number of bits
728 template<unsigned width, unsigned scale>
729 bool isUnsignedOffset() const {
730 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000731 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000732 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
733 int64_t Val = CE->getValue();
734 int64_t Align = 1LL << scale;
735 int64_t Max = Align * ((1LL << width) - 1);
736 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
737 }
738 return false;
739 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000740 // checks whether this operand is an signed offset which fits is a field
741 // of specified width and scaled by a specific number of bits
742 template<unsigned width, unsigned scale>
743 bool isSignedOffset() const {
744 if (!isImm()) return false;
745 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
746 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
747 int64_t Val = CE->getValue();
748 int64_t Align = 1LL << scale;
749 int64_t Max = Align * ((1LL << (width-1)) - 1);
750 int64_t Min = -Align * (1LL << (width-1));
751 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
752 }
753 return false;
754 }
755
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000756 // checks whether this operand is a memory operand computed as an offset
757 // applied to PC. the offset may have 8 bits of magnitude and is represented
758 // with two bits of shift. textually it may be either [pc, #imm], #imm or
759 // relocable expression...
760 bool isThumbMemPC() const {
761 int64_t Val = 0;
762 if (isImm()) {
763 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
764 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
765 if (!CE) return false;
766 Val = CE->getValue();
767 }
768 else if (isMem()) {
769 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
770 if(Memory.BaseRegNum != ARM::PC) return false;
771 Val = Memory.OffsetImm->getValue();
772 }
773 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000774 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000775 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000776 bool isFPImm() const {
777 if (!isImm()) return false;
778 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
779 if (!CE) return false;
780 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
781 return Val != -1;
782 }
Jim Grosbachea231912011-12-22 22:19:05 +0000783 bool isFBits16() const {
784 if (!isImm()) return false;
785 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
786 if (!CE) return false;
787 int64_t Value = CE->getValue();
788 return Value >= 0 && Value <= 16;
789 }
790 bool isFBits32() const {
791 if (!isImm()) return false;
792 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
793 if (!CE) return false;
794 int64_t Value = CE->getValue();
795 return Value >= 1 && Value <= 32;
796 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000797 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000798 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000799 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
800 if (!CE) return false;
801 int64_t Value = CE->getValue();
802 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
803 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000804 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000805 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000806 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
807 if (!CE) return false;
808 int64_t Value = CE->getValue();
809 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
810 }
811 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000812 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000813 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
814 if (!CE) return false;
815 int64_t Value = CE->getValue();
816 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
817 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000818 bool isImm0_508s4Neg() const {
819 if (!isImm()) return false;
820 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
821 if (!CE) return false;
822 int64_t Value = -CE->getValue();
823 // explicitly exclude zero. we want that to use the normal 0_508 version.
824 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
825 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000826 bool isImm0_239() const {
827 if (!isImm()) return false;
828 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
829 if (!CE) return false;
830 int64_t Value = CE->getValue();
831 return Value >= 0 && Value < 240;
832 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000833 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000834 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000835 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
836 if (!CE) return false;
837 int64_t Value = CE->getValue();
838 return Value >= 0 && Value < 256;
839 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000840 bool isImm0_4095() const {
841 if (!isImm()) return false;
842 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
843 if (!CE) return false;
844 int64_t Value = CE->getValue();
845 return Value >= 0 && Value < 4096;
846 }
847 bool isImm0_4095Neg() const {
848 if (!isImm()) return false;
849 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
850 if (!CE) return false;
851 int64_t Value = -CE->getValue();
852 return Value > 0 && Value < 4096;
853 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000854 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000855 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000856 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
857 if (!CE) return false;
858 int64_t Value = CE->getValue();
859 return Value >= 0 && Value < 2;
860 }
861 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000862 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000863 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
864 if (!CE) return false;
865 int64_t Value = CE->getValue();
866 return Value >= 0 && Value < 4;
867 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000868 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000869 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000870 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
871 if (!CE) return false;
872 int64_t Value = CE->getValue();
873 return Value >= 0 && Value < 8;
874 }
875 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000876 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000877 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
878 if (!CE) return false;
879 int64_t Value = CE->getValue();
880 return Value >= 0 && Value < 16;
881 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000882 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000883 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000884 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
885 if (!CE) return false;
886 int64_t Value = CE->getValue();
887 return Value >= 0 && Value < 32;
888 }
Jim Grosbach00326402011-12-08 01:30:04 +0000889 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000890 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000891 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
892 if (!CE) return false;
893 int64_t Value = CE->getValue();
894 return Value >= 0 && Value < 64;
895 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000896 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000897 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000898 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
899 if (!CE) return false;
900 int64_t Value = CE->getValue();
901 return Value == 8;
902 }
903 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000904 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000905 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
906 if (!CE) return false;
907 int64_t Value = CE->getValue();
908 return Value == 16;
909 }
910 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000911 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000912 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
913 if (!CE) return false;
914 int64_t Value = CE->getValue();
915 return Value == 32;
916 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000917 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000918 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000919 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
920 if (!CE) return false;
921 int64_t Value = CE->getValue();
922 return Value > 0 && Value <= 8;
923 }
924 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000925 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000926 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
927 if (!CE) return false;
928 int64_t Value = CE->getValue();
929 return Value > 0 && Value <= 16;
930 }
931 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000932 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000933 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
934 if (!CE) return false;
935 int64_t Value = CE->getValue();
936 return Value > 0 && Value <= 32;
937 }
938 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000939 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000940 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
941 if (!CE) return false;
942 int64_t Value = CE->getValue();
943 return Value > 0 && Value <= 64;
944 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000945 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000946 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000947 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
948 if (!CE) return false;
949 int64_t Value = CE->getValue();
950 return Value > 0 && Value < 8;
951 }
952 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000953 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000954 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
955 if (!CE) return false;
956 int64_t Value = CE->getValue();
957 return Value > 0 && Value < 16;
958 }
959 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000960 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000961 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
962 if (!CE) return false;
963 int64_t Value = CE->getValue();
964 return Value > 0 && Value < 32;
965 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000966 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000967 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +0000968 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
969 if (!CE) return false;
970 int64_t Value = CE->getValue();
971 return Value > 0 && Value < 17;
972 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000973 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000974 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +0000975 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
976 if (!CE) return false;
977 int64_t Value = CE->getValue();
978 return Value > 0 && Value < 33;
979 }
Jim Grosbachc14871c2011-11-10 19:18:01 +0000980 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000981 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +0000982 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
983 if (!CE) return false;
984 int64_t Value = CE->getValue();
985 return Value >= 0 && Value < 33;
986 }
Jim Grosbach975b6412011-07-13 20:10:10 +0000987 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000988 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +0000989 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
990 if (!CE) return false;
991 int64_t Value = CE->getValue();
992 return Value >= 0 && Value < 65536;
993 }
Mihai Popaae1112b2013-08-21 13:14:58 +0000994 bool isImm256_65535Expr() const {
995 if (!isImm()) return false;
996 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
997 // If it's not a constant expression, it'll generate a fixup and be
998 // handled later.
999 if (!CE) return true;
1000 int64_t Value = CE->getValue();
1001 return Value >= 256 && Value < 65536;
1002 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00001003 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001004 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00001005 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1006 // If it's not a constant expression, it'll generate a fixup and be
1007 // handled later.
1008 if (!CE) return true;
1009 int64_t Value = CE->getValue();
1010 return Value >= 0 && Value < 65536;
1011 }
Jim Grosbachf1637842011-07-26 16:24:27 +00001012 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001013 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +00001014 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1015 if (!CE) return false;
1016 int64_t Value = CE->getValue();
1017 return Value >= 0 && Value <= 0xffffff;
1018 }
Jim Grosbach46dd4132011-08-17 21:51:27 +00001019 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001020 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +00001021 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1022 if (!CE) return false;
1023 int64_t Value = CE->getValue();
1024 return Value > 0 && Value < 33;
1025 }
Jim Grosbach27c1e252011-07-21 17:23:04 +00001026 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001027 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001028 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1029 if (!CE) return false;
1030 int64_t Value = CE->getValue();
1031 return Value >= 0 && Value < 32;
1032 }
1033 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001034 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001035 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1036 if (!CE) return false;
1037 int64_t Value = CE->getValue();
1038 return Value > 0 && Value <= 32;
1039 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001040 bool isAdrLabel() const {
1041 // If we have an immediate that's not a constant, treat it as a label
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00001042 // reference needing a fixup.
1043 if (isImm() && !isa<MCConstantExpr>(getImm()))
1044 return true;
1045
1046 // If it is a constant, it must fit into a modified immediate encoding.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001047 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001048 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1049 if (!CE) return false;
1050 int64_t Value = CE->getValue();
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00001051 return (ARM_AM::getSOImmVal(Value) != -1 ||
1052 ARM_AM::getSOImmVal(~Value) != -1);;
Jim Grosbach30506252011-12-08 00:31:07 +00001053 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001054 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001055 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001056 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1057 if (!CE) return false;
1058 int64_t Value = CE->getValue();
1059 return ARM_AM::getT2SOImmVal(Value) != -1;
1060 }
Jim Grosbachb009a872011-10-28 22:36:30 +00001061 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001062 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +00001063 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1064 if (!CE) return false;
1065 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +00001066 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1067 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +00001068 }
Jim Grosbach30506252011-12-08 00:31:07 +00001069 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001070 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001071 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1072 if (!CE) return false;
1073 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001074 // Only use this when not representable as a plain so_imm.
1075 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1076 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001077 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001078 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001079 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001080 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1081 if (!CE) return false;
1082 int64_t Value = CE->getValue();
1083 return Value == 1 || Value == 0;
1084 }
Craig Topperca7e3e52014-03-10 03:19:03 +00001085 bool isReg() const override { return Kind == k_Register; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001086 bool isRegList() const { return Kind == k_RegisterList; }
1087 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1088 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001089 bool isToken() const override { return Kind == k_Token; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001090 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001091 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001092 bool isMem() const override { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001093 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1094 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1095 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1096 bool isRotImm() const { return Kind == k_RotateImmediate; }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001097 bool isModImm() const { return Kind == k_ModifiedImmediate; }
1098 bool isModImmNot() const {
1099 if (!isImm()) return false;
1100 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1101 if (!CE) return false;
1102 int64_t Value = CE->getValue();
1103 return ARM_AM::getSOImmVal(~Value) != -1;
1104 }
1105 bool isModImmNeg() const {
1106 if (!isImm()) return false;
1107 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1108 if (!CE) return false;
1109 int64_t Value = CE->getValue();
1110 return ARM_AM::getSOImmVal(Value) == -1 &&
1111 ARM_AM::getSOImmVal(-Value) != -1;
1112 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001113 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1114 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001115 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001116 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001117 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001118 bool isMemNoOffset(bool alignOK = false, unsigned Alignment = 0) const {
Chad Rosier41099832012-09-11 23:02:35 +00001119 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001120 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001121 // No offset of any kind.
Craig Topper062a2ba2014-04-25 05:30:21 +00001122 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == nullptr &&
Kevin Enderby488f20b2014-04-10 20:18:58 +00001123 (alignOK || Memory.Alignment == Alignment);
Jim Grosbacha95ec992011-10-11 17:29:55 +00001124 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001125 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001126 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001127 return false;
1128 // Base register must be PC.
1129 if (Memory.BaseRegNum != ARM::PC)
1130 return false;
1131 // Immediate offset in range [-4095, 4095].
1132 if (!Memory.OffsetImm) return true;
1133 int64_t Val = Memory.OffsetImm->getValue();
1134 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1135 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001136 bool isAlignedMemory() const {
1137 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001138 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001139 bool isAlignedMemoryNone() const {
1140 return isMemNoOffset(false, 0);
1141 }
1142 bool isDupAlignedMemoryNone() const {
1143 return isMemNoOffset(false, 0);
1144 }
1145 bool isAlignedMemory16() const {
1146 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1147 return true;
1148 return isMemNoOffset(false, 0);
1149 }
1150 bool isDupAlignedMemory16() const {
1151 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1152 return true;
1153 return isMemNoOffset(false, 0);
1154 }
1155 bool isAlignedMemory32() const {
1156 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1157 return true;
1158 return isMemNoOffset(false, 0);
1159 }
1160 bool isDupAlignedMemory32() const {
1161 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1162 return true;
1163 return isMemNoOffset(false, 0);
1164 }
1165 bool isAlignedMemory64() const {
1166 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1167 return true;
1168 return isMemNoOffset(false, 0);
1169 }
1170 bool isDupAlignedMemory64() const {
1171 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1172 return true;
1173 return isMemNoOffset(false, 0);
1174 }
1175 bool isAlignedMemory64or128() const {
1176 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1177 return true;
1178 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1179 return true;
1180 return isMemNoOffset(false, 0);
1181 }
1182 bool isDupAlignedMemory64or128() const {
1183 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1184 return true;
1185 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1186 return true;
1187 return isMemNoOffset(false, 0);
1188 }
1189 bool isAlignedMemory64or128or256() const {
1190 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1191 return true;
1192 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1193 return true;
1194 if (isMemNoOffset(false, 32)) // alignment in bytes for 256-bits is 32.
1195 return true;
1196 return isMemNoOffset(false, 0);
1197 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001198 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001199 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001200 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001201 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001202 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001203 if (!Memory.OffsetImm) return true;
1204 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001205 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001206 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001207 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001208 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001209 // Immediate offset in range [-4095, 4095].
1210 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1211 if (!CE) return false;
1212 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001213 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001214 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001215 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001216 // If we have an immediate that's not a constant, treat it as a label
1217 // reference needing a fixup. If it is a constant, it's something else
1218 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001219 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001220 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001221 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001222 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001223 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001224 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001225 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001226 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001227 if (!Memory.OffsetImm) return true;
1228 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001229 // The #-0 offset is encoded as INT32_MIN, and we have to check
1230 // for this too.
1231 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001232 }
1233 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001234 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001235 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001236 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001237 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1238 // Immediate offset in range [-255, 255].
1239 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1240 if (!CE) return false;
1241 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001242 // Special case, #-0 is INT32_MIN.
1243 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001244 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001245 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001246 // If we have an immediate that's not a constant, treat it as a label
1247 // reference needing a fixup. If it is a constant, it's something else
1248 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001249 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001250 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001251 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001252 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001253 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001254 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001255 if (!Memory.OffsetImm) return true;
1256 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001257 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001258 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001259 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001260 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001261 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001262 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001263 return false;
1264 return true;
1265 }
1266 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001267 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001268 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1269 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001270 return false;
1271 return true;
1272 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001273 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001274 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001275 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001276 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001277 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001278 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001279 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001280 Memory.Alignment != 0)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001281 return false;
1282 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001283 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001284 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001285 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001286 return false;
1287 return true;
1288 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001289 bool isMemThumbRR() const {
1290 // Thumb reg+reg addressing is simple. Just two registers, a base and
1291 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001292 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001293 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001294 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001295 return isARMLowRegister(Memory.BaseRegNum) &&
1296 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001297 }
1298 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001299 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001300 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001301 return false;
1302 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001303 if (!Memory.OffsetImm) return true;
1304 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001305 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1306 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001307 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001308 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001309 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001310 return false;
1311 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001312 if (!Memory.OffsetImm) return true;
1313 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001314 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1315 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001316 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001317 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001318 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001319 return false;
1320 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001321 if (!Memory.OffsetImm) return true;
1322 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001323 return Val >= 0 && Val <= 31;
1324 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001325 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001326 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001327 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001328 return false;
1329 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001330 if (!Memory.OffsetImm) return true;
1331 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001332 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001333 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001334 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001335 // If we have an immediate that's not a constant, treat it as a label
1336 // reference needing a fixup. If it is a constant, it's something else
1337 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001338 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001339 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001340 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001341 return false;
1342 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001343 if (!Memory.OffsetImm) return true;
1344 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001345 // Special case, #-0 is INT32_MIN.
1346 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001347 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001348 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001349 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001350 return false;
1351 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001352 if (!Memory.OffsetImm) return true;
1353 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001354 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1355 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001356 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001357 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001358 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001359 // Base reg of PC isn't allowed for these encodings.
1360 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001361 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001362 if (!Memory.OffsetImm) return true;
1363 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001364 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001365 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001366 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001367 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001368 return false;
1369 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001370 if (!Memory.OffsetImm) return true;
1371 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001372 return Val >= 0 && Val < 256;
1373 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001374 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001375 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001376 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001377 // Base reg of PC isn't allowed for these encodings.
1378 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001379 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001380 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001381 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001382 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001383 }
1384 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001385 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001386 return false;
1387 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001388 if (!Memory.OffsetImm) return true;
1389 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001390 return (Val >= 0 && Val < 4096);
1391 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001392 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001393 // If we have an immediate that's not a constant, treat it as a label
1394 // reference needing a fixup. If it is a constant, it's something else
1395 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001396 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001397 return true;
1398
Chad Rosier41099832012-09-11 23:02:35 +00001399 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001400 return false;
1401 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001402 if (!Memory.OffsetImm) return true;
1403 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001404 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001405 }
1406 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001407 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001408 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1409 if (!CE) return false;
1410 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001411 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001412 }
Jim Grosbach93981412011-10-11 21:55:36 +00001413 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001414 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001415 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1416 if (!CE) return false;
1417 int64_t Val = CE->getValue();
1418 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1419 (Val == INT32_MIN);
1420 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001421
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001422 bool isMSRMask() const { return Kind == k_MSRMask; }
Tim Northoveree843ef2014-08-15 10:47:12 +00001423 bool isBankedReg() const { return Kind == k_BankedReg; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001424 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001425
Jim Grosbach741cd732011-10-17 22:26:03 +00001426 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001427 bool isSingleSpacedVectorList() const {
1428 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1429 }
1430 bool isDoubleSpacedVectorList() const {
1431 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1432 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001433 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001434 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001435 return VectorList.Count == 1;
1436 }
1437
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001438 bool isVecListDPair() const {
1439 if (!isSingleSpacedVectorList()) return false;
1440 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1441 .contains(VectorList.RegNum));
1442 }
1443
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001444 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001445 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001446 return VectorList.Count == 3;
1447 }
1448
Jim Grosbach846bcff2011-10-21 20:35:01 +00001449 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001450 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001451 return VectorList.Count == 4;
1452 }
1453
Jim Grosbache5307f92012-03-05 21:43:40 +00001454 bool isVecListDPairSpaced() const {
Kevin Enderby56113982014-03-26 21:54:11 +00001455 if (Kind != k_VectorList) return false;
Kevin Enderby816ca272012-03-20 17:41:51 +00001456 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001457 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1458 .contains(VectorList.RegNum));
1459 }
1460
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001461 bool isVecListThreeQ() const {
1462 if (!isDoubleSpacedVectorList()) return false;
1463 return VectorList.Count == 3;
1464 }
1465
Jim Grosbach1e946a42012-01-24 00:43:12 +00001466 bool isVecListFourQ() const {
1467 if (!isDoubleSpacedVectorList()) return false;
1468 return VectorList.Count == 4;
1469 }
1470
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001471 bool isSingleSpacedVectorAllLanes() const {
1472 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1473 }
1474 bool isDoubleSpacedVectorAllLanes() const {
1475 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1476 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001477 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001478 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001479 return VectorList.Count == 1;
1480 }
1481
Jim Grosbach13a292c2012-03-06 22:01:44 +00001482 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001483 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001484 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1485 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001486 }
1487
Jim Grosbached428bc2012-03-06 23:10:38 +00001488 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001489 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001490 return VectorList.Count == 2;
1491 }
1492
Jim Grosbachb78403c2012-01-24 23:47:04 +00001493 bool isVecListThreeDAllLanes() const {
1494 if (!isSingleSpacedVectorAllLanes()) return false;
1495 return VectorList.Count == 3;
1496 }
1497
1498 bool isVecListThreeQAllLanes() const {
1499 if (!isDoubleSpacedVectorAllLanes()) return false;
1500 return VectorList.Count == 3;
1501 }
1502
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001503 bool isVecListFourDAllLanes() const {
1504 if (!isSingleSpacedVectorAllLanes()) return false;
1505 return VectorList.Count == 4;
1506 }
1507
1508 bool isVecListFourQAllLanes() const {
1509 if (!isDoubleSpacedVectorAllLanes()) return false;
1510 return VectorList.Count == 4;
1511 }
1512
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001513 bool isSingleSpacedVectorIndexed() const {
1514 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1515 }
1516 bool isDoubleSpacedVectorIndexed() const {
1517 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1518 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001519 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001520 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001521 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1522 }
1523
Jim Grosbachda511042011-12-14 23:35:06 +00001524 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001525 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001526 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1527 }
1528
1529 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001530 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001531 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1532 }
1533
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001534 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001535 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001536 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1537 }
1538
Jim Grosbachda511042011-12-14 23:35:06 +00001539 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001540 if (!isSingleSpacedVectorIndexed()) return false;
1541 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1542 }
1543
1544 bool isVecListTwoQWordIndexed() const {
1545 if (!isDoubleSpacedVectorIndexed()) return false;
1546 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1547 }
1548
1549 bool isVecListTwoQHWordIndexed() const {
1550 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001551 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1552 }
1553
1554 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001555 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001556 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1557 }
1558
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001559 bool isVecListThreeDByteIndexed() const {
1560 if (!isSingleSpacedVectorIndexed()) return false;
1561 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1562 }
1563
1564 bool isVecListThreeDHWordIndexed() const {
1565 if (!isSingleSpacedVectorIndexed()) return false;
1566 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1567 }
1568
1569 bool isVecListThreeQWordIndexed() const {
1570 if (!isDoubleSpacedVectorIndexed()) return false;
1571 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1572 }
1573
1574 bool isVecListThreeQHWordIndexed() const {
1575 if (!isDoubleSpacedVectorIndexed()) return false;
1576 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1577 }
1578
1579 bool isVecListThreeDWordIndexed() const {
1580 if (!isSingleSpacedVectorIndexed()) return false;
1581 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1582 }
1583
Jim Grosbach14952a02012-01-24 18:37:25 +00001584 bool isVecListFourDByteIndexed() const {
1585 if (!isSingleSpacedVectorIndexed()) return false;
1586 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1587 }
1588
1589 bool isVecListFourDHWordIndexed() const {
1590 if (!isSingleSpacedVectorIndexed()) return false;
1591 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1592 }
1593
1594 bool isVecListFourQWordIndexed() const {
1595 if (!isDoubleSpacedVectorIndexed()) return false;
1596 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1597 }
1598
1599 bool isVecListFourQHWordIndexed() const {
1600 if (!isDoubleSpacedVectorIndexed()) return false;
1601 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1602 }
1603
1604 bool isVecListFourDWordIndexed() const {
1605 if (!isSingleSpacedVectorIndexed()) return false;
1606 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1607 }
1608
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001609 bool isVectorIndex8() const {
1610 if (Kind != k_VectorIndex) return false;
1611 return VectorIndex.Val < 8;
1612 }
1613 bool isVectorIndex16() const {
1614 if (Kind != k_VectorIndex) return false;
1615 return VectorIndex.Val < 4;
1616 }
1617 bool isVectorIndex32() const {
1618 if (Kind != k_VectorIndex) return false;
1619 return VectorIndex.Val < 2;
1620 }
1621
Jim Grosbach741cd732011-10-17 22:26:03 +00001622 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001623 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001624 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1625 // Must be a constant.
1626 if (!CE) return false;
1627 int64_t Value = CE->getValue();
1628 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1629 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001630 return Value >= 0 && Value < 256;
1631 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001632
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001633 bool isNEONi16splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001634 if (isNEONByteReplicate(2))
1635 return false; // Leave that for bytes replication and forbid by default.
1636 if (!isImm())
1637 return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001638 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1639 // Must be a constant.
1640 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001641 unsigned Value = CE->getValue();
1642 return ARM_AM::isNEONi16splat(Value);
1643 }
1644
1645 bool isNEONi16splatNot() const {
1646 if (!isImm())
1647 return false;
1648 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1649 // Must be a constant.
1650 if (!CE) return false;
1651 unsigned Value = CE->getValue();
1652 return ARM_AM::isNEONi16splat(~Value & 0xffff);
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001653 }
1654
Jim Grosbach8211c052011-10-18 00:22:00 +00001655 bool isNEONi32splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001656 if (isNEONByteReplicate(4))
1657 return false; // Leave that for bytes replication and forbid by default.
1658 if (!isImm())
1659 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001660 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1661 // Must be a constant.
1662 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001663 unsigned Value = CE->getValue();
1664 return ARM_AM::isNEONi32splat(Value);
1665 }
1666
1667 bool isNEONi32splatNot() const {
1668 if (!isImm())
1669 return false;
1670 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1671 // Must be a constant.
1672 if (!CE) return false;
1673 unsigned Value = CE->getValue();
1674 return ARM_AM::isNEONi32splat(~Value);
Jim Grosbach8211c052011-10-18 00:22:00 +00001675 }
1676
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001677 bool isNEONByteReplicate(unsigned NumBytes) const {
1678 if (!isImm())
1679 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001680 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1681 // Must be a constant.
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001682 if (!CE)
1683 return false;
1684 int64_t Value = CE->getValue();
1685 if (!Value)
1686 return false; // Don't bother with zero.
1687
1688 unsigned char B = Value & 0xff;
1689 for (unsigned i = 1; i < NumBytes; ++i) {
1690 Value >>= 8;
1691 if ((Value & 0xff) != B)
1692 return false;
1693 }
1694 return true;
1695 }
1696 bool isNEONi16ByteReplicate() const { return isNEONByteReplicate(2); }
1697 bool isNEONi32ByteReplicate() const { return isNEONByteReplicate(4); }
1698 bool isNEONi32vmov() const {
1699 if (isNEONByteReplicate(4))
1700 return false; // Let it to be classified as byte-replicate case.
1701 if (!isImm())
1702 return false;
1703 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1704 // Must be a constant.
1705 if (!CE)
1706 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001707 int64_t Value = CE->getValue();
1708 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1709 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001710 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach8211c052011-10-18 00:22:00 +00001711 return (Value >= 0 && Value < 256) ||
1712 (Value >= 0x0100 && Value <= 0xff00) ||
1713 (Value >= 0x010000 && Value <= 0xff0000) ||
1714 (Value >= 0x01000000 && Value <= 0xff000000) ||
1715 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1716 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1717 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001718 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001719 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001720 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1721 // Must be a constant.
1722 if (!CE) return false;
1723 int64_t Value = ~CE->getValue();
1724 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1725 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001726 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach045b6c72011-12-19 23:51:07 +00001727 return (Value >= 0 && Value < 256) ||
1728 (Value >= 0x0100 && Value <= 0xff00) ||
1729 (Value >= 0x010000 && Value <= 0xff0000) ||
1730 (Value >= 0x01000000 && Value <= 0xff000000) ||
1731 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1732 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1733 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001734
Jim Grosbache4454e02011-10-18 16:18:11 +00001735 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001736 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001737 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1738 // Must be a constant.
1739 if (!CE) return false;
1740 uint64_t Value = CE->getValue();
1741 // i64 value with each byte being either 0 or 0xff.
1742 for (unsigned i = 0; i < 8; ++i)
1743 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1744 return true;
1745 }
1746
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001747 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001748 // Add as immediates when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +00001749 if (!Expr)
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001750 Inst.addOperand(MCOperand::CreateImm(0));
1751 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001752 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1753 else
1754 Inst.addOperand(MCOperand::CreateExpr(Expr));
1755 }
1756
Daniel Dunbard8042b72010-08-11 06:36:53 +00001757 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001758 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbard8042b72010-08-11 06:36:53 +00001759 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001760 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
1761 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001762 }
1763
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001764 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1765 assert(N == 1 && "Invalid number of operands!");
1766 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1767 }
1768
Jim Grosbach48399582011-10-12 17:34:41 +00001769 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1770 assert(N == 1 && "Invalid number of operands!");
1771 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1772 }
1773
1774 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1775 assert(N == 1 && "Invalid number of operands!");
1776 Inst.addOperand(MCOperand::CreateImm(CoprocOption.Val));
1777 }
1778
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001779 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1780 assert(N == 1 && "Invalid number of operands!");
1781 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
1782 }
1783
1784 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1785 assert(N == 1 && "Invalid number of operands!");
1786 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
1787 }
1788
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001789 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1790 assert(N == 1 && "Invalid number of operands!");
1791 Inst.addOperand(MCOperand::CreateReg(getReg()));
1792 }
1793
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001794 void addRegOperands(MCInst &Inst, unsigned N) const {
1795 assert(N == 1 && "Invalid number of operands!");
1796 Inst.addOperand(MCOperand::CreateReg(getReg()));
1797 }
1798
Jim Grosbachac798e12011-07-25 20:49:51 +00001799 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001800 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001801 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001802 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001803 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
1804 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001805 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001806 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001807 }
1808
Jim Grosbachac798e12011-07-25 20:49:51 +00001809 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001810 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001811 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001812 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001813 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001814 // Shift of #32 is encoded as 0 where permitted
1815 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Owen Andersonb595ed02011-07-21 18:54:16 +00001816 Inst.addOperand(MCOperand::CreateImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001817 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001818 }
1819
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001820 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001821 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001822 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
1823 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001824 }
1825
Bill Wendling8d2aa032010-11-08 23:49:57 +00001826 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001827 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001828 const SmallVectorImpl<unsigned> &RegList = getRegList();
1829 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001830 I = RegList.begin(), E = RegList.end(); I != E; ++I)
1831 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001832 }
1833
Bill Wendling9898ac92010-11-17 04:32:08 +00001834 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1835 addRegListOperands(Inst, N);
1836 }
1837
1838 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1839 addRegListOperands(Inst, N);
1840 }
1841
Jim Grosbach833b9d32011-07-27 20:15:40 +00001842 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1843 assert(N == 1 && "Invalid number of operands!");
1844 // Encoded as val>>3. The printer handles display as 8, 16, 24.
1845 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
1846 }
1847
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001848 void addModImmOperands(MCInst &Inst, unsigned N) const {
1849 assert(N == 1 && "Invalid number of operands!");
1850
1851 // Support for fixups (MCFixup)
1852 if (isImm())
1853 return addImmOperands(Inst, N);
1854
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00001855 Inst.addOperand(MCOperand::CreateImm(ModImm.Bits | (ModImm.Rot << 7)));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001856 }
1857
1858 void addModImmNotOperands(MCInst &Inst, unsigned N) const {
1859 assert(N == 1 && "Invalid number of operands!");
1860 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1861 uint32_t Enc = ARM_AM::getSOImmVal(~CE->getValue());
1862 Inst.addOperand(MCOperand::CreateImm(Enc));
1863 }
1864
1865 void addModImmNegOperands(MCInst &Inst, unsigned N) const {
1866 assert(N == 1 && "Invalid number of operands!");
1867 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1868 uint32_t Enc = ARM_AM::getSOImmVal(-CE->getValue());
1869 Inst.addOperand(MCOperand::CreateImm(Enc));
1870 }
1871
Jim Grosbach864b6092011-07-28 21:34:26 +00001872 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1873 assert(N == 1 && "Invalid number of operands!");
1874 // Munge the lsb/width into a bitfield mask.
1875 unsigned lsb = Bitfield.LSB;
1876 unsigned width = Bitfield.Width;
1877 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1878 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1879 (32 - (lsb + width)));
1880 Inst.addOperand(MCOperand::CreateImm(Mask));
1881 }
1882
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001883 void addImmOperands(MCInst &Inst, unsigned N) const {
1884 assert(N == 1 && "Invalid number of operands!");
1885 addExpr(Inst, getImm());
1886 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001887
Jim Grosbachea231912011-12-22 22:19:05 +00001888 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1889 assert(N == 1 && "Invalid number of operands!");
1890 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1891 Inst.addOperand(MCOperand::CreateImm(16 - CE->getValue()));
1892 }
1893
1894 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1895 assert(N == 1 && "Invalid number of operands!");
1896 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1897 Inst.addOperand(MCOperand::CreateImm(32 - CE->getValue()));
1898 }
1899
Jim Grosbache7fbce72011-10-03 23:38:36 +00001900 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1901 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001902 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1903 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
1904 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001905 }
1906
Jim Grosbach7db8d692011-09-08 22:07:06 +00001907 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1908 assert(N == 1 && "Invalid number of operands!");
1909 // FIXME: We really want to scale the value here, but the LDRD/STRD
1910 // instruction don't encode operands that way yet.
1911 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1912 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1913 }
1914
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001915 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1916 assert(N == 1 && "Invalid number of operands!");
1917 // The immediate is scaled by four in the encoding and is stored
1918 // in the MCInst as such. Lop off the low two bits here.
1919 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1920 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1921 }
1922
Jim Grosbach930f2f62012-04-05 20:57:13 +00001923 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1924 assert(N == 1 && "Invalid number of operands!");
1925 // The immediate is scaled by four in the encoding and is stored
1926 // in the MCInst as such. Lop off the low two bits here.
1927 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1928 Inst.addOperand(MCOperand::CreateImm(-(CE->getValue() / 4)));
1929 }
1930
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001931 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1932 assert(N == 1 && "Invalid number of operands!");
1933 // The immediate is scaled by four in the encoding and is stored
1934 // in the MCInst as such. Lop off the low two bits here.
1935 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1936 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1937 }
1938
Jim Grosbach475c6db2011-07-25 23:09:14 +00001939 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1940 assert(N == 1 && "Invalid number of operands!");
1941 // The constant encodes as the immediate-1, and we store in the instruction
1942 // the bits as encoded, so subtract off one here.
1943 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1944 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1945 }
1946
Jim Grosbach801e0a32011-07-22 23:16:18 +00001947 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1948 assert(N == 1 && "Invalid number of operands!");
1949 // The constant encodes as the immediate-1, and we store in the instruction
1950 // the bits as encoded, so subtract off one here.
1951 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1952 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1953 }
1954
Jim Grosbach46dd4132011-08-17 21:51:27 +00001955 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1956 assert(N == 1 && "Invalid number of operands!");
1957 // The constant encodes as the immediate, except for 32, which encodes as
1958 // zero.
1959 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1960 unsigned Imm = CE->getValue();
1961 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
1962 }
1963
Jim Grosbach27c1e252011-07-21 17:23:04 +00001964 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1965 assert(N == 1 && "Invalid number of operands!");
1966 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1967 // the instruction as well.
1968 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1969 int Val = CE->getValue();
1970 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
1971 }
1972
Jim Grosbachb009a872011-10-28 22:36:30 +00001973 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1974 assert(N == 1 && "Invalid number of operands!");
1975 // The operand is actually a t2_so_imm, but we have its bitwise
1976 // negation in the assembly source, so twiddle it here.
1977 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1978 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1979 }
1980
Jim Grosbach30506252011-12-08 00:31:07 +00001981 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1982 assert(N == 1 && "Invalid number of operands!");
1983 // The operand is actually a t2_so_imm, but we have its
1984 // negation in the assembly source, so twiddle it here.
1985 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1986 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1987 }
1988
Jim Grosbach930f2f62012-04-05 20:57:13 +00001989 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1990 assert(N == 1 && "Invalid number of operands!");
1991 // The operand is actually an imm0_4095, but we have its
1992 // negation in the assembly source, so twiddle it here.
1993 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1994 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1995 }
1996
Mihai Popad36cbaa2013-07-03 09:21:44 +00001997 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
1998 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
1999 Inst.addOperand(MCOperand::CreateImm(CE->getValue() >> 2));
2000 return;
2001 }
2002
2003 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
2004 assert(SR && "Unknown value type!");
2005 Inst.addOperand(MCOperand::CreateExpr(SR));
2006 }
2007
Mihai Popa8a9da5b2013-07-22 15:49:36 +00002008 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
2009 assert(N == 1 && "Invalid number of operands!");
2010 if (isImm()) {
2011 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2012 if (CE) {
2013 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
2014 return;
2015 }
2016
2017 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
2018 assert(SR && "Unknown value type!");
2019 Inst.addOperand(MCOperand::CreateExpr(SR));
2020 return;
2021 }
2022
2023 assert(isMem() && "Unknown value type!");
2024 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
2025 Inst.addOperand(MCOperand::CreateImm(Memory.OffsetImm->getValue()));
2026 }
2027
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002028 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
2029 assert(N == 1 && "Invalid number of operands!");
2030 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
2031 }
2032
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002033 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
2034 assert(N == 1 && "Invalid number of operands!");
2035 Inst.addOperand(MCOperand::CreateImm(unsigned(getInstSyncBarrierOpt())));
2036 }
2037
Jim Grosbachd3595712011-08-03 23:50:40 +00002038 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
2039 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002040 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00002041 }
2042
Jim Grosbach94298a92012-01-18 22:46:46 +00002043 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
2044 assert(N == 1 && "Invalid number of operands!");
2045 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbach94298a92012-01-18 22:46:46 +00002046 Inst.addOperand(MCOperand::CreateImm(Imm));
2047 }
2048
Jiangning Liu10dd40e2012-08-02 08:13:13 +00002049 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
2050 assert(N == 1 && "Invalid number of operands!");
2051 assert(isImm() && "Not an immediate!");
2052
2053 // If we have an immediate that's not a constant, treat it as a label
2054 // reference needing a fixup.
2055 if (!isa<MCConstantExpr>(getImm())) {
2056 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2057 return;
2058 }
2059
2060 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2061 int Val = CE->getValue();
2062 Inst.addOperand(MCOperand::CreateImm(Val));
2063 }
2064
Jim Grosbacha95ec992011-10-11 17:29:55 +00002065 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
2066 assert(N == 2 && "Invalid number of operands!");
2067 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2068 Inst.addOperand(MCOperand::CreateImm(Memory.Alignment));
2069 }
2070
Kevin Enderby488f20b2014-04-10 20:18:58 +00002071 void addDupAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2072 addAlignedMemoryOperands(Inst, N);
2073 }
2074
2075 void addAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2076 addAlignedMemoryOperands(Inst, N);
2077 }
2078
2079 void addAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2080 addAlignedMemoryOperands(Inst, N);
2081 }
2082
2083 void addDupAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2084 addAlignedMemoryOperands(Inst, N);
2085 }
2086
2087 void addAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2088 addAlignedMemoryOperands(Inst, N);
2089 }
2090
2091 void addDupAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2092 addAlignedMemoryOperands(Inst, N);
2093 }
2094
2095 void addAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2096 addAlignedMemoryOperands(Inst, N);
2097 }
2098
2099 void addDupAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2100 addAlignedMemoryOperands(Inst, N);
2101 }
2102
2103 void addAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2104 addAlignedMemoryOperands(Inst, N);
2105 }
2106
2107 void addDupAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2108 addAlignedMemoryOperands(Inst, N);
2109 }
2110
2111 void addAlignedMemory64or128or256Operands(MCInst &Inst, unsigned N) const {
2112 addAlignedMemoryOperands(Inst, N);
2113 }
2114
Jim Grosbachd3595712011-08-03 23:50:40 +00002115 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
2116 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002117 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2118 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00002119 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2120 // Special case for #-0
2121 if (Val == INT32_MIN) Val = 0;
2122 if (Val < 0) Val = -Val;
2123 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2124 } else {
2125 // For register offset, we encode the shift type and negation flag
2126 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002127 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2128 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002129 }
Jim Grosbach871dff72011-10-11 15:59:20 +00002130 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2131 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002132 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002133 }
2134
Jim Grosbachcd17c122011-08-04 23:01:30 +00002135 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
2136 assert(N == 2 && "Invalid number of operands!");
2137 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2138 assert(CE && "non-constant AM2OffsetImm operand!");
2139 int32_t Val = CE->getValue();
2140 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2141 // Special case for #-0
2142 if (Val == INT32_MIN) Val = 0;
2143 if (Val < 0) Val = -Val;
2144 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2145 Inst.addOperand(MCOperand::CreateReg(0));
2146 Inst.addOperand(MCOperand::CreateImm(Val));
2147 }
2148
Jim Grosbach5b96b802011-08-10 20:29:19 +00002149 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
2150 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002151 // If we have an immediate that's not a constant, treat it as a label
2152 // reference needing a fixup. If it is a constant, it's something else
2153 // and we reject it.
2154 if (isImm()) {
2155 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2156 Inst.addOperand(MCOperand::CreateReg(0));
2157 Inst.addOperand(MCOperand::CreateImm(0));
2158 return;
2159 }
2160
Jim Grosbach871dff72011-10-11 15:59:20 +00002161 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2162 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002163 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2164 // Special case for #-0
2165 if (Val == INT32_MIN) Val = 0;
2166 if (Val < 0) Val = -Val;
2167 Val = ARM_AM::getAM3Opc(AddSub, Val);
2168 } else {
2169 // For register offset, we encode the shift type and negation flag
2170 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002171 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002172 }
Jim Grosbach871dff72011-10-11 15:59:20 +00002173 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2174 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002175 Inst.addOperand(MCOperand::CreateImm(Val));
2176 }
2177
2178 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
2179 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002180 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002181 int32_t Val =
2182 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
2183 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2184 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002185 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00002186 }
2187
2188 // Constant offset.
2189 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
2190 int32_t Val = CE->getValue();
2191 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2192 // Special case for #-0
2193 if (Val == INT32_MIN) Val = 0;
2194 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002195 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002196 Inst.addOperand(MCOperand::CreateReg(0));
2197 Inst.addOperand(MCOperand::CreateImm(Val));
2198 }
2199
Jim Grosbachd3595712011-08-03 23:50:40 +00002200 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2201 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002202 // If we have an immediate that's not a constant, treat it as a label
2203 // reference needing a fixup. If it is a constant, it's something else
2204 // and we reject it.
2205 if (isImm()) {
2206 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2207 Inst.addOperand(MCOperand::CreateImm(0));
2208 return;
2209 }
2210
Jim Grosbachd3595712011-08-03 23:50:40 +00002211 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002212 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002213 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2214 // Special case for #-0
2215 if (Val == INT32_MIN) Val = 0;
2216 if (Val < 0) Val = -Val;
2217 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbach871dff72011-10-11 15:59:20 +00002218 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002219 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002220 }
2221
Jim Grosbach7db8d692011-09-08 22:07:06 +00002222 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2223 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002224 // If we have an immediate that's not a constant, treat it as a label
2225 // reference needing a fixup. If it is a constant, it's something else
2226 // and we reject it.
2227 if (isImm()) {
2228 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2229 Inst.addOperand(MCOperand::CreateImm(0));
2230 return;
2231 }
2232
Jim Grosbach871dff72011-10-11 15:59:20 +00002233 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2234 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002235 Inst.addOperand(MCOperand::CreateImm(Val));
2236 }
2237
Jim Grosbacha05627e2011-09-09 18:37:27 +00002238 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2239 assert(N == 2 && "Invalid number of operands!");
2240 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002241 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
2242 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002243 Inst.addOperand(MCOperand::CreateImm(Val));
2244 }
2245
Jim Grosbachd3595712011-08-03 23:50:40 +00002246 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2247 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002248 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2249 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002250 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002251 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002252
Jim Grosbach2392c532011-09-07 23:39:14 +00002253 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2254 addMemImm8OffsetOperands(Inst, N);
2255 }
2256
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002257 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002258 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002259 }
2260
2261 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2262 assert(N == 2 && "Invalid number of operands!");
2263 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002264 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002265 addExpr(Inst, getImm());
2266 Inst.addOperand(MCOperand::CreateImm(0));
2267 return;
2268 }
2269
2270 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002271 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2272 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002273 Inst.addOperand(MCOperand::CreateImm(Val));
2274 }
2275
Jim Grosbachd3595712011-08-03 23:50:40 +00002276 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2277 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002278 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002279 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002280 addExpr(Inst, getImm());
2281 Inst.addOperand(MCOperand::CreateImm(0));
2282 return;
2283 }
2284
2285 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002286 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2287 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002288 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002289 }
Bill Wendling811c9362010-11-30 07:44:32 +00002290
Jim Grosbach05541f42011-09-19 22:21:13 +00002291 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2292 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002293 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2294 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002295 }
2296
2297 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2298 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002299 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2300 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002301 }
2302
Jim Grosbachd3595712011-08-03 23:50:40 +00002303 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2304 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002305 unsigned Val =
2306 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2307 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbach871dff72011-10-11 15:59:20 +00002308 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2309 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002310 Inst.addOperand(MCOperand::CreateImm(Val));
2311 }
2312
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002313 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2314 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002315 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2316 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
2317 Inst.addOperand(MCOperand::CreateImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002318 }
2319
Jim Grosbachd3595712011-08-03 23:50:40 +00002320 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2321 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002322 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2323 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002324 }
2325
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002326 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2327 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002328 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2329 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002330 Inst.addOperand(MCOperand::CreateImm(Val));
2331 }
2332
Jim Grosbach26d35872011-08-19 18:55:51 +00002333 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2334 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002335 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
2336 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach26d35872011-08-19 18:55:51 +00002337 Inst.addOperand(MCOperand::CreateImm(Val));
2338 }
2339
Jim Grosbacha32c7532011-08-19 18:49:59 +00002340 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2341 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002342 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
2343 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002344 Inst.addOperand(MCOperand::CreateImm(Val));
2345 }
2346
Jim Grosbach23983d62011-08-19 18:13:48 +00002347 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2348 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002349 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2350 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach23983d62011-08-19 18:13:48 +00002351 Inst.addOperand(MCOperand::CreateImm(Val));
2352 }
2353
Jim Grosbachd3595712011-08-03 23:50:40 +00002354 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2355 assert(N == 1 && "Invalid number of operands!");
2356 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2357 assert(CE && "non-constant post-idx-imm8 operand!");
2358 int Imm = CE->getValue();
2359 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002360 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002361 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
2362 Inst.addOperand(MCOperand::CreateImm(Imm));
2363 }
2364
Jim Grosbach93981412011-10-11 21:55:36 +00002365 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2366 assert(N == 1 && "Invalid number of operands!");
2367 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2368 assert(CE && "non-constant post-idx-imm8s4 operand!");
2369 int Imm = CE->getValue();
2370 bool isAdd = Imm >= 0;
2371 if (Imm == INT32_MIN) Imm = 0;
2372 // Immediate is scaled by 4.
2373 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
2374 Inst.addOperand(MCOperand::CreateImm(Imm));
2375 }
2376
Jim Grosbachd3595712011-08-03 23:50:40 +00002377 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2378 assert(N == 2 && "Invalid number of operands!");
2379 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002380 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
2381 }
2382
2383 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2384 assert(N == 2 && "Invalid number of operands!");
2385 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2386 // The sign, shift type, and shift amount are encoded in a single operand
2387 // using the AM2 encoding helpers.
2388 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2389 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2390 PostIdxReg.ShiftTy);
2391 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002392 }
2393
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002394 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2395 assert(N == 1 && "Invalid number of operands!");
2396 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
2397 }
2398
Tim Northoveree843ef2014-08-15 10:47:12 +00002399 void addBankedRegOperands(MCInst &Inst, unsigned N) const {
2400 assert(N == 1 && "Invalid number of operands!");
2401 Inst.addOperand(MCOperand::CreateImm(unsigned(getBankedReg())));
2402 }
2403
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002404 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2405 assert(N == 1 && "Invalid number of operands!");
2406 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
2407 }
2408
Jim Grosbach182b6a02011-11-29 23:51:09 +00002409 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002410 assert(N == 1 && "Invalid number of operands!");
2411 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2412 }
2413
Jim Grosbach04945c42011-12-02 00:35:16 +00002414 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2415 assert(N == 2 && "Invalid number of operands!");
2416 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2417 Inst.addOperand(MCOperand::CreateImm(VectorList.LaneIndex));
2418 }
2419
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002420 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2421 assert(N == 1 && "Invalid number of operands!");
2422 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2423 }
2424
2425 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2426 assert(N == 1 && "Invalid number of operands!");
2427 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2428 }
2429
2430 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2431 assert(N == 1 && "Invalid number of operands!");
2432 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2433 }
2434
Jim Grosbach741cd732011-10-17 22:26:03 +00002435 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2436 assert(N == 1 && "Invalid number of operands!");
2437 // The immediate encodes the type of constant as well as the value.
2438 // Mask in that this is an i8 splat.
2439 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2440 Inst.addOperand(MCOperand::CreateImm(CE->getValue() | 0xe00));
2441 }
2442
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002443 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2444 assert(N == 1 && "Invalid number of operands!");
2445 // The immediate encodes the type of constant as well as the value.
2446 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2447 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002448 Value = ARM_AM::encodeNEONi16splat(Value);
2449 Inst.addOperand(MCOperand::CreateImm(Value));
2450 }
2451
2452 void addNEONi16splatNotOperands(MCInst &Inst, unsigned N) const {
2453 assert(N == 1 && "Invalid number of operands!");
2454 // The immediate encodes the type of constant as well as the value.
2455 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2456 unsigned Value = CE->getValue();
2457 Value = ARM_AM::encodeNEONi16splat(~Value & 0xffff);
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002458 Inst.addOperand(MCOperand::CreateImm(Value));
2459 }
2460
Jim Grosbach8211c052011-10-18 00:22:00 +00002461 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2462 assert(N == 1 && "Invalid number of operands!");
2463 // The immediate encodes the type of constant as well as the value.
2464 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2465 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002466 Value = ARM_AM::encodeNEONi32splat(Value);
2467 Inst.addOperand(MCOperand::CreateImm(Value));
2468 }
2469
2470 void addNEONi32splatNotOperands(MCInst &Inst, unsigned N) const {
2471 assert(N == 1 && "Invalid number of operands!");
2472 // The immediate encodes the type of constant as well as the value.
2473 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2474 unsigned Value = CE->getValue();
2475 Value = ARM_AM::encodeNEONi32splat(~Value);
Jim Grosbach8211c052011-10-18 00:22:00 +00002476 Inst.addOperand(MCOperand::CreateImm(Value));
2477 }
2478
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002479 void addNEONinvByteReplicateOperands(MCInst &Inst, unsigned N) const {
2480 assert(N == 1 && "Invalid number of operands!");
2481 // The immediate encodes the type of constant as well as the value.
2482 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2483 unsigned Value = CE->getValue();
2484 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2485 Inst.getOpcode() == ARM::VMOVv16i8) &&
2486 "All vmvn instructions that wants to replicate non-zero byte "
2487 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2488 unsigned B = ((~Value) & 0xff);
2489 B |= 0xe00; // cmode = 0b1110
2490 Inst.addOperand(MCOperand::CreateImm(B));
2491 }
Jim Grosbach8211c052011-10-18 00:22:00 +00002492 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2493 assert(N == 1 && "Invalid number of operands!");
2494 // The immediate encodes the type of constant as well as the value.
2495 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2496 unsigned Value = CE->getValue();
2497 if (Value >= 256 && Value <= 0xffff)
2498 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2499 else if (Value > 0xffff && Value <= 0xffffff)
2500 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2501 else if (Value > 0xffffff)
2502 Value = (Value >> 24) | 0x600;
2503 Inst.addOperand(MCOperand::CreateImm(Value));
2504 }
2505
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002506 void addNEONvmovByteReplicateOperands(MCInst &Inst, unsigned N) const {
2507 assert(N == 1 && "Invalid number of operands!");
2508 // The immediate encodes the type of constant as well as the value.
2509 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2510 unsigned Value = CE->getValue();
2511 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2512 Inst.getOpcode() == ARM::VMOVv16i8) &&
2513 "All instructions that wants to replicate non-zero byte "
2514 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2515 unsigned B = Value & 0xff;
2516 B |= 0xe00; // cmode = 0b1110
2517 Inst.addOperand(MCOperand::CreateImm(B));
2518 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00002519 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2520 assert(N == 1 && "Invalid number of operands!");
2521 // The immediate encodes the type of constant as well as the value.
2522 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2523 unsigned Value = ~CE->getValue();
2524 if (Value >= 256 && Value <= 0xffff)
2525 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2526 else if (Value > 0xffff && Value <= 0xffffff)
2527 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2528 else if (Value > 0xffffff)
2529 Value = (Value >> 24) | 0x600;
2530 Inst.addOperand(MCOperand::CreateImm(Value));
2531 }
2532
Jim Grosbache4454e02011-10-18 16:18:11 +00002533 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2534 assert(N == 1 && "Invalid number of operands!");
2535 // The immediate encodes the type of constant as well as the value.
2536 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2537 uint64_t Value = CE->getValue();
2538 unsigned Imm = 0;
2539 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2540 Imm |= (Value & 1) << i;
2541 }
2542 Inst.addOperand(MCOperand::CreateImm(Imm | 0x1e00));
2543 }
2544
Craig Topperca7e3e52014-03-10 03:19:03 +00002545 void print(raw_ostream &OS) const override;
Daniel Dunbarebace222010-08-11 06:37:04 +00002546
David Blaikie960ea3f2014-06-08 16:18:35 +00002547 static std::unique_ptr<ARMOperand> CreateITMask(unsigned Mask, SMLoc S) {
2548 auto Op = make_unique<ARMOperand>(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002549 Op->ITMask.Mask = Mask;
2550 Op->StartLoc = S;
2551 Op->EndLoc = S;
2552 return Op;
2553 }
2554
David Blaikie960ea3f2014-06-08 16:18:35 +00002555 static std::unique_ptr<ARMOperand> CreateCondCode(ARMCC::CondCodes CC,
2556 SMLoc S) {
2557 auto Op = make_unique<ARMOperand>(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002558 Op->CC.Val = CC;
2559 Op->StartLoc = S;
2560 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002561 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002562 }
2563
David Blaikie960ea3f2014-06-08 16:18:35 +00002564 static std::unique_ptr<ARMOperand> CreateCoprocNum(unsigned CopVal, SMLoc S) {
2565 auto Op = make_unique<ARMOperand>(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002566 Op->Cop.Val = CopVal;
2567 Op->StartLoc = S;
2568 Op->EndLoc = S;
2569 return Op;
2570 }
2571
David Blaikie960ea3f2014-06-08 16:18:35 +00002572 static std::unique_ptr<ARMOperand> CreateCoprocReg(unsigned CopVal, SMLoc S) {
2573 auto Op = make_unique<ARMOperand>(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002574 Op->Cop.Val = CopVal;
2575 Op->StartLoc = S;
2576 Op->EndLoc = S;
2577 return Op;
2578 }
2579
David Blaikie960ea3f2014-06-08 16:18:35 +00002580 static std::unique_ptr<ARMOperand> CreateCoprocOption(unsigned Val, SMLoc S,
2581 SMLoc E) {
2582 auto Op = make_unique<ARMOperand>(k_CoprocOption);
Jim Grosbach48399582011-10-12 17:34:41 +00002583 Op->Cop.Val = Val;
2584 Op->StartLoc = S;
2585 Op->EndLoc = E;
2586 return Op;
2587 }
2588
David Blaikie960ea3f2014-06-08 16:18:35 +00002589 static std::unique_ptr<ARMOperand> CreateCCOut(unsigned RegNum, SMLoc S) {
2590 auto Op = make_unique<ARMOperand>(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002591 Op->Reg.RegNum = RegNum;
2592 Op->StartLoc = S;
2593 Op->EndLoc = S;
2594 return Op;
2595 }
2596
David Blaikie960ea3f2014-06-08 16:18:35 +00002597 static std::unique_ptr<ARMOperand> CreateToken(StringRef Str, SMLoc S) {
2598 auto Op = make_unique<ARMOperand>(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002599 Op->Tok.Data = Str.data();
2600 Op->Tok.Length = Str.size();
2601 Op->StartLoc = S;
2602 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002603 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002604 }
2605
David Blaikie960ea3f2014-06-08 16:18:35 +00002606 static std::unique_ptr<ARMOperand> CreateReg(unsigned RegNum, SMLoc S,
2607 SMLoc E) {
2608 auto Op = make_unique<ARMOperand>(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002609 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002610 Op->StartLoc = S;
2611 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002612 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002613 }
2614
David Blaikie960ea3f2014-06-08 16:18:35 +00002615 static std::unique_ptr<ARMOperand>
2616 CreateShiftedRegister(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2617 unsigned ShiftReg, unsigned ShiftImm, SMLoc S,
2618 SMLoc E) {
2619 auto Op = make_unique<ARMOperand>(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002620 Op->RegShiftedReg.ShiftTy = ShTy;
2621 Op->RegShiftedReg.SrcReg = SrcReg;
2622 Op->RegShiftedReg.ShiftReg = ShiftReg;
2623 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002624 Op->StartLoc = S;
2625 Op->EndLoc = E;
2626 return Op;
2627 }
2628
David Blaikie960ea3f2014-06-08 16:18:35 +00002629 static std::unique_ptr<ARMOperand>
2630 CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2631 unsigned ShiftImm, SMLoc S, SMLoc E) {
2632 auto Op = make_unique<ARMOperand>(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002633 Op->RegShiftedImm.ShiftTy = ShTy;
2634 Op->RegShiftedImm.SrcReg = SrcReg;
2635 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002636 Op->StartLoc = S;
2637 Op->EndLoc = E;
2638 return Op;
2639 }
2640
David Blaikie960ea3f2014-06-08 16:18:35 +00002641 static std::unique_ptr<ARMOperand> CreateShifterImm(bool isASR, unsigned Imm,
2642 SMLoc S, SMLoc E) {
2643 auto Op = make_unique<ARMOperand>(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002644 Op->ShifterImm.isASR = isASR;
2645 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002646 Op->StartLoc = S;
2647 Op->EndLoc = E;
2648 return Op;
2649 }
2650
David Blaikie960ea3f2014-06-08 16:18:35 +00002651 static std::unique_ptr<ARMOperand> CreateRotImm(unsigned Imm, SMLoc S,
2652 SMLoc E) {
2653 auto Op = make_unique<ARMOperand>(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002654 Op->RotImm.Imm = Imm;
2655 Op->StartLoc = S;
2656 Op->EndLoc = E;
2657 return Op;
2658 }
2659
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002660 static std::unique_ptr<ARMOperand> CreateModImm(unsigned Bits, unsigned Rot,
2661 SMLoc S, SMLoc E) {
2662 auto Op = make_unique<ARMOperand>(k_ModifiedImmediate);
2663 Op->ModImm.Bits = Bits;
2664 Op->ModImm.Rot = Rot;
2665 Op->StartLoc = S;
2666 Op->EndLoc = E;
2667 return Op;
2668 }
2669
David Blaikie960ea3f2014-06-08 16:18:35 +00002670 static std::unique_ptr<ARMOperand>
2671 CreateBitfield(unsigned LSB, unsigned Width, SMLoc S, SMLoc E) {
2672 auto Op = make_unique<ARMOperand>(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002673 Op->Bitfield.LSB = LSB;
2674 Op->Bitfield.Width = Width;
2675 Op->StartLoc = S;
2676 Op->EndLoc = E;
2677 return Op;
2678 }
2679
David Blaikie960ea3f2014-06-08 16:18:35 +00002680 static std::unique_ptr<ARMOperand>
2681 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002682 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002683 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002684 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002685
Chad Rosierfa705ee2013-07-01 20:49:23 +00002686 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002687 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002688 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002689 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002690 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002691
Chad Rosierfa705ee2013-07-01 20:49:23 +00002692 // Sort based on the register encoding values.
2693 array_pod_sort(Regs.begin(), Regs.end());
2694
David Blaikie960ea3f2014-06-08 16:18:35 +00002695 auto Op = make_unique<ARMOperand>(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002696 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002697 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002698 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002699 Op->StartLoc = StartLoc;
2700 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002701 return Op;
2702 }
2703
David Blaikie960ea3f2014-06-08 16:18:35 +00002704 static std::unique_ptr<ARMOperand> CreateVectorList(unsigned RegNum,
2705 unsigned Count,
2706 bool isDoubleSpaced,
2707 SMLoc S, SMLoc E) {
2708 auto Op = make_unique<ARMOperand>(k_VectorList);
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002709 Op->VectorList.RegNum = RegNum;
2710 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002711 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002712 Op->StartLoc = S;
2713 Op->EndLoc = E;
2714 return Op;
2715 }
2716
David Blaikie960ea3f2014-06-08 16:18:35 +00002717 static std::unique_ptr<ARMOperand>
2718 CreateVectorListAllLanes(unsigned RegNum, unsigned Count, bool isDoubleSpaced,
2719 SMLoc S, SMLoc E) {
2720 auto Op = make_unique<ARMOperand>(k_VectorListAllLanes);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002721 Op->VectorList.RegNum = RegNum;
2722 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002723 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002724 Op->StartLoc = S;
2725 Op->EndLoc = E;
2726 return Op;
2727 }
2728
David Blaikie960ea3f2014-06-08 16:18:35 +00002729 static std::unique_ptr<ARMOperand>
2730 CreateVectorListIndexed(unsigned RegNum, unsigned Count, unsigned Index,
2731 bool isDoubleSpaced, SMLoc S, SMLoc E) {
2732 auto Op = make_unique<ARMOperand>(k_VectorListIndexed);
Jim Grosbach04945c42011-12-02 00:35:16 +00002733 Op->VectorList.RegNum = RegNum;
2734 Op->VectorList.Count = Count;
2735 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002736 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002737 Op->StartLoc = S;
2738 Op->EndLoc = E;
2739 return Op;
2740 }
2741
David Blaikie960ea3f2014-06-08 16:18:35 +00002742 static std::unique_ptr<ARMOperand>
2743 CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E, MCContext &Ctx) {
2744 auto Op = make_unique<ARMOperand>(k_VectorIndex);
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002745 Op->VectorIndex.Val = Idx;
2746 Op->StartLoc = S;
2747 Op->EndLoc = E;
2748 return Op;
2749 }
2750
David Blaikie960ea3f2014-06-08 16:18:35 +00002751 static std::unique_ptr<ARMOperand> CreateImm(const MCExpr *Val, SMLoc S,
2752 SMLoc E) {
2753 auto Op = make_unique<ARMOperand>(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002754 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002755 Op->StartLoc = S;
2756 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002757 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002758 }
2759
David Blaikie960ea3f2014-06-08 16:18:35 +00002760 static std::unique_ptr<ARMOperand>
2761 CreateMem(unsigned BaseRegNum, const MCConstantExpr *OffsetImm,
2762 unsigned OffsetRegNum, ARM_AM::ShiftOpc ShiftType,
2763 unsigned ShiftImm, unsigned Alignment, bool isNegative, SMLoc S,
2764 SMLoc E, SMLoc AlignmentLoc = SMLoc()) {
2765 auto Op = make_unique<ARMOperand>(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002766 Op->Memory.BaseRegNum = BaseRegNum;
2767 Op->Memory.OffsetImm = OffsetImm;
2768 Op->Memory.OffsetRegNum = OffsetRegNum;
2769 Op->Memory.ShiftType = ShiftType;
2770 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002771 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002772 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002773 Op->StartLoc = S;
2774 Op->EndLoc = E;
Kevin Enderby488f20b2014-04-10 20:18:58 +00002775 Op->AlignmentLoc = AlignmentLoc;
Jim Grosbachd3595712011-08-03 23:50:40 +00002776 return Op;
2777 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002778
David Blaikie960ea3f2014-06-08 16:18:35 +00002779 static std::unique_ptr<ARMOperand>
2780 CreatePostIdxReg(unsigned RegNum, bool isAdd, ARM_AM::ShiftOpc ShiftTy,
2781 unsigned ShiftImm, SMLoc S, SMLoc E) {
2782 auto Op = make_unique<ARMOperand>(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002783 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002784 Op->PostIdxReg.isAdd = isAdd;
2785 Op->PostIdxReg.ShiftTy = ShiftTy;
2786 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002787 Op->StartLoc = S;
2788 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002789 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002790 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002791
David Blaikie960ea3f2014-06-08 16:18:35 +00002792 static std::unique_ptr<ARMOperand> CreateMemBarrierOpt(ARM_MB::MemBOpt Opt,
2793 SMLoc S) {
2794 auto Op = make_unique<ARMOperand>(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002795 Op->MBOpt.Val = Opt;
2796 Op->StartLoc = S;
2797 Op->EndLoc = S;
2798 return Op;
2799 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002800
David Blaikie960ea3f2014-06-08 16:18:35 +00002801 static std::unique_ptr<ARMOperand>
2802 CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt, SMLoc S) {
2803 auto Op = make_unique<ARMOperand>(k_InstSyncBarrierOpt);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002804 Op->ISBOpt.Val = Opt;
2805 Op->StartLoc = S;
2806 Op->EndLoc = S;
2807 return Op;
2808 }
2809
David Blaikie960ea3f2014-06-08 16:18:35 +00002810 static std::unique_ptr<ARMOperand> CreateProcIFlags(ARM_PROC::IFlags IFlags,
2811 SMLoc S) {
2812 auto Op = make_unique<ARMOperand>(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002813 Op->IFlags.Val = IFlags;
2814 Op->StartLoc = S;
2815 Op->EndLoc = S;
2816 return Op;
2817 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002818
David Blaikie960ea3f2014-06-08 16:18:35 +00002819 static std::unique_ptr<ARMOperand> CreateMSRMask(unsigned MMask, SMLoc S) {
2820 auto Op = make_unique<ARMOperand>(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002821 Op->MMask.Val = MMask;
2822 Op->StartLoc = S;
2823 Op->EndLoc = S;
2824 return Op;
2825 }
Tim Northoveree843ef2014-08-15 10:47:12 +00002826
2827 static std::unique_ptr<ARMOperand> CreateBankedReg(unsigned Reg, SMLoc S) {
2828 auto Op = make_unique<ARMOperand>(k_BankedReg);
2829 Op->BankedReg.Val = Reg;
2830 Op->StartLoc = S;
2831 Op->EndLoc = S;
2832 return Op;
2833 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002834};
2835
2836} // end anonymous namespace.
2837
Jim Grosbach602aa902011-07-13 15:34:57 +00002838void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002839 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002840 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002841 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002842 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002843 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002844 OS << "<ccout " << getReg() << ">";
2845 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002846 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002847 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002848 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2849 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2850 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002851 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2852 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2853 break;
2854 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002855 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002856 OS << "<coprocessor number: " << getCoproc() << ">";
2857 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002858 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002859 OS << "<coprocessor register: " << getCoproc() << ">";
2860 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002861 case k_CoprocOption:
2862 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2863 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002864 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002865 OS << "<mask: " << getMSRMask() << ">";
2866 break;
Tim Northoveree843ef2014-08-15 10:47:12 +00002867 case k_BankedReg:
2868 OS << "<banked reg: " << getBankedReg() << ">";
2869 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002870 case k_Immediate:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002871 getImm()->print(OS);
2872 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002873 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002874 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002875 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002876 case k_InstSyncBarrierOpt:
2877 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2878 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002879 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002880 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002881 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002882 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002883 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002884 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002885 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2886 << PostIdxReg.RegNum;
2887 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2888 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2889 << PostIdxReg.ShiftImm;
2890 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002891 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002892 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002893 OS << "<ARM_PROC::";
2894 unsigned IFlags = getProcIFlags();
2895 for (int i=2; i >= 0; --i)
2896 if (IFlags & (1 << i))
2897 OS << ARM_PROC::IFlagsToString(1 << i);
2898 OS << ">";
2899 break;
2900 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002901 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002902 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002903 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002904 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002905 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2906 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002907 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002908 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002909 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002910 << RegShiftedReg.SrcReg << " "
2911 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2912 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002913 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002914 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002915 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002916 << RegShiftedImm.SrcReg << " "
2917 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2918 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002919 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002920 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002921 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2922 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002923 case k_ModifiedImmediate:
2924 OS << "<mod_imm #" << ModImm.Bits << ", #"
2925 << ModImm.Rot << ")>";
2926 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002927 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002928 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2929 << ", width: " << Bitfield.Width << ">";
2930 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002931 case k_RegisterList:
2932 case k_DPRRegisterList:
2933 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002934 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002935
Bill Wendlingbed94652010-11-09 23:28:44 +00002936 const SmallVectorImpl<unsigned> &RegList = getRegList();
2937 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002938 I = RegList.begin(), E = RegList.end(); I != E; ) {
2939 OS << *I;
2940 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002941 }
2942
2943 OS << ">";
2944 break;
2945 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002946 case k_VectorList:
2947 OS << "<vector_list " << VectorList.Count << " * "
2948 << VectorList.RegNum << ">";
2949 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002950 case k_VectorListAllLanes:
2951 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2952 << VectorList.RegNum << ">";
2953 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002954 case k_VectorListIndexed:
2955 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2956 << VectorList.Count << " * " << VectorList.RegNum << ">";
2957 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002958 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002959 OS << "'" << getToken() << "'";
2960 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002961 case k_VectorIndex:
2962 OS << "<vectorindex " << getVectorIndex() << ">";
2963 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002964 }
2965}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002966
2967/// @name Auto-generated Match Functions
2968/// {
2969
2970static unsigned MatchRegisterName(StringRef Name);
2971
2972/// }
2973
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002974bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2975 SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002976 const AsmToken &Tok = getParser().getTok();
2977 StartLoc = Tok.getLoc();
2978 EndLoc = Tok.getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002979 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00002980
2981 return (RegNo == (unsigned)-1);
2982}
2983
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002984/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00002985/// and if it is a register name the token is eaten and the register number is
2986/// returned. Otherwise return -1.
2987///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002988int ARMAsmParser::tryParseRegister() {
Rafael Espindola961d4692014-11-11 05:18:41 +00002989 MCAsmParser &Parser = getParser();
Chris Lattner44e5981c2010-10-30 04:09:10 +00002990 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00002991 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00002992
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002993 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00002994 unsigned RegNum = MatchRegisterName(lowerCase);
2995 if (!RegNum) {
2996 RegNum = StringSwitch<unsigned>(lowerCase)
2997 .Case("r13", ARM::SP)
2998 .Case("r14", ARM::LR)
2999 .Case("r15", ARM::PC)
3000 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00003001 // Additional register name aliases for 'gas' compatibility.
3002 .Case("a1", ARM::R0)
3003 .Case("a2", ARM::R1)
3004 .Case("a3", ARM::R2)
3005 .Case("a4", ARM::R3)
3006 .Case("v1", ARM::R4)
3007 .Case("v2", ARM::R5)
3008 .Case("v3", ARM::R6)
3009 .Case("v4", ARM::R7)
3010 .Case("v5", ARM::R8)
3011 .Case("v6", ARM::R9)
3012 .Case("v7", ARM::R10)
3013 .Case("v8", ARM::R11)
3014 .Case("sb", ARM::R9)
3015 .Case("sl", ARM::R10)
3016 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00003017 .Default(0);
3018 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00003019 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00003020 // Check for aliases registered via .req. Canonicalize to lower case.
3021 // That's more consistent since register names are case insensitive, and
3022 // it's how the original entry was passed in from MC/MCParser/AsmParser.
3023 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00003024 // If no match, return failure.
3025 if (Entry == RegisterReqs.end())
3026 return -1;
3027 Parser.Lex(); // Eat identifier token.
3028 return Entry->getValue();
3029 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00003030
Oliver Stannard9e89d8c2014-11-05 12:06:39 +00003031 // Some FPUs only have 16 D registers, so D16-D31 are invalid
3032 if (hasD16() && RegNum >= ARM::D16 && RegNum <= ARM::D31)
3033 return -1;
3034
Chris Lattner44e5981c2010-10-30 04:09:10 +00003035 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003036
Chris Lattner44e5981c2010-10-30 04:09:10 +00003037 return RegNum;
3038}
Jim Grosbach99710a82010-11-01 16:44:21 +00003039
Jim Grosbachbb24c592011-07-13 18:49:30 +00003040// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
3041// If a recoverable error occurs, return 1. If an irrecoverable error
3042// occurs, return -1. An irrecoverable error is one where tokens have been
3043// consumed in the process of trying to parse the shifter (i.e., when it is
3044// indeed a shifter operand, but malformed).
David Blaikie960ea3f2014-06-08 16:18:35 +00003045int ARMAsmParser::tryParseShiftRegister(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003046 MCAsmParser &Parser = getParser();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003047 SMLoc S = Parser.getTok().getLoc();
3048 const AsmToken &Tok = Parser.getTok();
Kevin Enderby62873712014-02-17 21:45:27 +00003049 if (Tok.isNot(AsmToken::Identifier))
3050 return -1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003051
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003052 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003053 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00003054 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003055 .Case("lsl", ARM_AM::lsl)
3056 .Case("lsr", ARM_AM::lsr)
3057 .Case("asr", ARM_AM::asr)
3058 .Case("ror", ARM_AM::ror)
3059 .Case("rrx", ARM_AM::rrx)
3060 .Default(ARM_AM::no_shift);
3061
3062 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00003063 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003064
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003065 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003066
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003067 // The source register for the shift has already been added to the
3068 // operand list, so we need to pop it off and combine it into the shifted
3069 // register operand instead.
David Blaikie960ea3f2014-06-08 16:18:35 +00003070 std::unique_ptr<ARMOperand> PrevOp(
3071 (ARMOperand *)Operands.pop_back_val().release());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003072 if (!PrevOp->isReg())
3073 return Error(PrevOp->getStartLoc(), "shift must be of a register");
3074 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003075
3076 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003077 int64_t Imm = 0;
3078 int ShiftReg = 0;
3079 if (ShiftTy == ARM_AM::rrx) {
3080 // RRX Doesn't have an explicit shift amount. The encoder expects
3081 // the shift register to be the same as the source register. Seems odd,
3082 // but OK.
3083 ShiftReg = SrcReg;
3084 } else {
3085 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003086 if (Parser.getTok().is(AsmToken::Hash) ||
3087 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003088 Parser.Lex(); // Eat hash.
3089 SMLoc ImmLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00003090 const MCExpr *ShiftExpr = nullptr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003091 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003092 Error(ImmLoc, "invalid immediate shift value");
3093 return -1;
3094 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003095 // The expression must be evaluatable as an immediate.
3096 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00003097 if (!CE) {
3098 Error(ImmLoc, "invalid immediate shift value");
3099 return -1;
3100 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003101 // Range check the immediate.
3102 // lsl, ror: 0 <= imm <= 31
3103 // lsr, asr: 0 <= imm <= 32
3104 Imm = CE->getValue();
3105 if (Imm < 0 ||
3106 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
3107 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003108 Error(ImmLoc, "immediate shift value out of range");
3109 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003110 }
Jim Grosbach21488b82011-12-22 17:37:00 +00003111 // shift by zero is a nop. Always send it through as lsl.
3112 // ('as' compatibility)
3113 if (Imm == 0)
3114 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003115 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003116 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003117 EndLoc = Parser.getTok().getEndLoc();
3118 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00003119 if (ShiftReg == -1) {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003120 Error(L, "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003121 return -1;
3122 }
3123 } else {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003124 Error(Parser.getTok().getLoc(),
3125 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003126 return -1;
3127 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003128 }
3129
Owen Andersonb595ed02011-07-21 18:54:16 +00003130 if (ShiftReg && ShiftTy != ARM_AM::rrx)
3131 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00003132 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003133 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00003134 else
3135 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003136 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003137
Jim Grosbachbb24c592011-07-13 18:49:30 +00003138 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003139}
3140
3141
Bill Wendling2063b842010-11-18 23:43:05 +00003142/// Try to parse a register name. The token must be an Identifier when called.
3143/// If it's a register, an AsmOperand is created. Another AsmOperand is created
3144/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00003145///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00003146/// TODO this is likely to change to allow different register types and or to
3147/// parse for a specific register type.
David Blaikie960ea3f2014-06-08 16:18:35 +00003148bool ARMAsmParser::tryParseRegisterWithWriteBack(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003149 MCAsmParser &Parser = getParser();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003150 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003151 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00003152 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00003153 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00003154
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003155 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
3156 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003157
Chris Lattner44e5981c2010-10-30 04:09:10 +00003158 const AsmToken &ExclaimTok = Parser.getTok();
3159 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00003160 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
3161 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00003162 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003163 return false;
3164 }
3165
3166 // Also check for an index operand. This is only legal for vector registers,
3167 // but that'll get caught OK in operand matching, so we don't need to
3168 // explicitly filter everything else out here.
3169 if (Parser.getTok().is(AsmToken::LBrac)) {
3170 SMLoc SIdx = Parser.getTok().getLoc();
3171 Parser.Lex(); // Eat left bracket token.
3172
3173 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003174 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00003175 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003176 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003177 if (!MCE)
3178 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003179
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003180 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003181 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003182
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003183 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003184 Parser.Lex(); // Eat right bracket token.
3185
3186 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
3187 SIdx, E,
3188 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00003189 }
3190
Bill Wendling2063b842010-11-18 23:43:05 +00003191 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003192}
3193
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003194/// MatchCoprocessorOperandName - Try to parse an coprocessor related
Renato Golinac561c32014-06-26 13:10:53 +00003195/// instruction with a symbolic operand name.
3196/// We accept "crN" syntax for GAS compatibility.
3197/// <operand-name> ::= <prefix><number>
3198/// If CoprocOp is 'c', then:
3199/// <prefix> ::= c | cr
3200/// If CoprocOp is 'p', then :
3201/// <prefix> ::= p
3202/// <number> ::= integer in range [0, 15]
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003203static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003204 // Use the same layout as the tablegen'erated register name matcher. Ugly,
3205 // but efficient.
Renato Golinac561c32014-06-26 13:10:53 +00003206 if (Name.size() < 2 || Name[0] != CoprocOp)
3207 return -1;
3208 Name = (Name[1] == 'r') ? Name.drop_front(2) : Name.drop_front();
3209
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003210 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003211 default: return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003212 case 1:
3213 switch (Name[0]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003214 default: return -1;
3215 case '0': return 0;
3216 case '1': return 1;
3217 case '2': return 2;
3218 case '3': return 3;
3219 case '4': return 4;
3220 case '5': return 5;
3221 case '6': return 6;
3222 case '7': return 7;
3223 case '8': return 8;
3224 case '9': return 9;
3225 }
Renato Golinac561c32014-06-26 13:10:53 +00003226 case 2:
3227 if (Name[0] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003228 return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003229 switch (Name[1]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003230 default: return -1;
Renato Golinbc0b0372014-08-04 23:21:56 +00003231 // CP10 and CP11 are VFP/NEON and so vector instructions should be used.
3232 // However, old cores (v5/v6) did use them in that way.
3233 case '0': return 10;
3234 case '1': return 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003235 case '2': return 12;
3236 case '3': return 13;
3237 case '4': return 14;
3238 case '5': return 15;
3239 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003240 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003241}
3242
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003243/// parseITCondCode - Try to parse a condition code for an IT instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003244ARMAsmParser::OperandMatchResultTy
3245ARMAsmParser::parseITCondCode(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003246 MCAsmParser &Parser = getParser();
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003247 SMLoc S = Parser.getTok().getLoc();
3248 const AsmToken &Tok = Parser.getTok();
3249 if (!Tok.is(AsmToken::Identifier))
3250 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00003251 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003252 .Case("eq", ARMCC::EQ)
3253 .Case("ne", ARMCC::NE)
3254 .Case("hs", ARMCC::HS)
3255 .Case("cs", ARMCC::HS)
3256 .Case("lo", ARMCC::LO)
3257 .Case("cc", ARMCC::LO)
3258 .Case("mi", ARMCC::MI)
3259 .Case("pl", ARMCC::PL)
3260 .Case("vs", ARMCC::VS)
3261 .Case("vc", ARMCC::VC)
3262 .Case("hi", ARMCC::HI)
3263 .Case("ls", ARMCC::LS)
3264 .Case("ge", ARMCC::GE)
3265 .Case("lt", ARMCC::LT)
3266 .Case("gt", ARMCC::GT)
3267 .Case("le", ARMCC::LE)
3268 .Case("al", ARMCC::AL)
3269 .Default(~0U);
3270 if (CC == ~0U)
3271 return MatchOperand_NoMatch;
3272 Parser.Lex(); // Eat the token.
3273
3274 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
3275
3276 return MatchOperand_Success;
3277}
3278
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003279/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003280/// token must be an Identifier when called, and if it is a coprocessor
3281/// number, the token is eaten and the operand is added to the operand list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003282ARMAsmParser::OperandMatchResultTy
3283ARMAsmParser::parseCoprocNumOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003284 MCAsmParser &Parser = getParser();
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003285 SMLoc S = Parser.getTok().getLoc();
3286 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003287 if (Tok.isNot(AsmToken::Identifier))
3288 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003289
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003290 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003291 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003292 return MatchOperand_NoMatch;
Renato Golinbc0b0372014-08-04 23:21:56 +00003293 // ARMv7 and v8 don't allow cp10/cp11 due to VFP/NEON specific instructions
3294 if ((hasV7Ops() || hasV8Ops()) && (Num == 10 || Num == 11))
3295 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003296
3297 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003298 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003299 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003300}
3301
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003302/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003303/// token must be an Identifier when called, and if it is a coprocessor
3304/// number, the token is eaten and the operand is added to the operand list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003305ARMAsmParser::OperandMatchResultTy
3306ARMAsmParser::parseCoprocRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003307 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003308 SMLoc S = Parser.getTok().getLoc();
3309 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003310 if (Tok.isNot(AsmToken::Identifier))
3311 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003312
3313 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3314 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003315 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003316
3317 Parser.Lex(); // Eat identifier token.
3318 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003319 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003320}
3321
Jim Grosbach48399582011-10-12 17:34:41 +00003322/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3323/// coproc_option : '{' imm0_255 '}'
David Blaikie960ea3f2014-06-08 16:18:35 +00003324ARMAsmParser::OperandMatchResultTy
3325ARMAsmParser::parseCoprocOptionOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003326 MCAsmParser &Parser = getParser();
Jim Grosbach48399582011-10-12 17:34:41 +00003327 SMLoc S = Parser.getTok().getLoc();
3328
3329 // If this isn't a '{', this isn't a coprocessor immediate operand.
3330 if (Parser.getTok().isNot(AsmToken::LCurly))
3331 return MatchOperand_NoMatch;
3332 Parser.Lex(); // Eat the '{'
3333
3334 const MCExpr *Expr;
3335 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003336 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003337 Error(Loc, "illegal expression");
3338 return MatchOperand_ParseFail;
3339 }
3340 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3341 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3342 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3343 return MatchOperand_ParseFail;
3344 }
3345 int Val = CE->getValue();
3346
3347 // Check for and consume the closing '}'
3348 if (Parser.getTok().isNot(AsmToken::RCurly))
3349 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003350 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003351 Parser.Lex(); // Eat the '}'
3352
3353 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3354 return MatchOperand_Success;
3355}
3356
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003357// For register list parsing, we need to map from raw GPR register numbering
3358// to the enumeration values. The enumeration values aren't sorted by
3359// register number due to our using "sp", "lr" and "pc" as canonical names.
3360static unsigned getNextRegister(unsigned Reg) {
3361 // If this is a GPR, we need to do it manually, otherwise we can rely
3362 // on the sort ordering of the enumeration since the other reg-classes
3363 // are sane.
3364 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3365 return Reg + 1;
3366 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003367 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003368 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3369 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3370 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3371 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3372 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3373 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3374 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3375 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3376 }
3377}
3378
Jim Grosbach85a23432011-11-11 21:27:40 +00003379// Return the low-subreg of a given Q register.
3380static unsigned getDRegFromQReg(unsigned QReg) {
3381 switch (QReg) {
3382 default: llvm_unreachable("expected a Q register!");
3383 case ARM::Q0: return ARM::D0;
3384 case ARM::Q1: return ARM::D2;
3385 case ARM::Q2: return ARM::D4;
3386 case ARM::Q3: return ARM::D6;
3387 case ARM::Q4: return ARM::D8;
3388 case ARM::Q5: return ARM::D10;
3389 case ARM::Q6: return ARM::D12;
3390 case ARM::Q7: return ARM::D14;
3391 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003392 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003393 case ARM::Q10: return ARM::D20;
3394 case ARM::Q11: return ARM::D22;
3395 case ARM::Q12: return ARM::D24;
3396 case ARM::Q13: return ARM::D26;
3397 case ARM::Q14: return ARM::D28;
3398 case ARM::Q15: return ARM::D30;
3399 }
3400}
3401
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003402/// Parse a register list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003403bool ARMAsmParser::parseRegisterList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003404 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00003405 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003406 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003407 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003408 Parser.Lex(); // Eat '{' token.
3409 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003410
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003411 // Check the first register in the list to see what register class
3412 // this is a list of.
3413 int Reg = tryParseRegister();
3414 if (Reg == -1)
3415 return Error(RegLoc, "register expected");
3416
Jim Grosbach85a23432011-11-11 21:27:40 +00003417 // The reglist instructions have at most 16 registers, so reserve
3418 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003419 int EReg = 0;
3420 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003421
3422 // Allow Q regs and just interpret them as the two D sub-registers.
3423 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3424 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003425 EReg = MRI->getEncodingValue(Reg);
3426 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003427 ++Reg;
3428 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003429 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003430 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3431 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3432 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3433 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3434 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3435 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3436 else
3437 return Error(RegLoc, "invalid register in register list");
3438
Jim Grosbach85a23432011-11-11 21:27:40 +00003439 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003440 EReg = MRI->getEncodingValue(Reg);
3441 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003442
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003443 // This starts immediately after the first register token in the list,
3444 // so we can see either a comma or a minus (range separator) as a legal
3445 // next token.
3446 while (Parser.getTok().is(AsmToken::Comma) ||
3447 Parser.getTok().is(AsmToken::Minus)) {
3448 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003449 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003450 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003451 int EndReg = tryParseRegister();
3452 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003453 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003454 // Allow Q regs and just interpret them as the two D sub-registers.
3455 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3456 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003457 // If the register is the same as the start reg, there's nothing
3458 // more to do.
3459 if (Reg == EndReg)
3460 continue;
3461 // The register must be in the same register class as the first.
3462 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003463 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003464 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003465 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003466 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003467
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003468 // Add all the registers in the range to the register list.
3469 while (Reg != EndReg) {
3470 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003471 EReg = MRI->getEncodingValue(Reg);
3472 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003473 }
3474 continue;
3475 }
3476 Parser.Lex(); // Eat the comma.
3477 RegLoc = Parser.getTok().getLoc();
3478 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003479 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003480 Reg = tryParseRegister();
3481 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003482 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003483 // Allow Q regs and just interpret them as the two D sub-registers.
3484 bool isQReg = false;
3485 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3486 Reg = getDRegFromQReg(Reg);
3487 isQReg = true;
3488 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003489 // The register must be in the same register class as the first.
3490 if (!RC->contains(Reg))
3491 return Error(RegLoc, "invalid register in register list");
3492 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003493 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003494 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3495 Warning(RegLoc, "register list not in ascending order");
3496 else
3497 return Error(RegLoc, "register list not in ascending order");
3498 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003499 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003500 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3501 ") in register list");
3502 continue;
3503 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003504 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003505 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3506 Reg != OldReg + 1)
3507 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003508 EReg = MRI->getEncodingValue(Reg);
3509 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3510 if (isQReg) {
3511 EReg = MRI->getEncodingValue(++Reg);
3512 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3513 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003514 }
3515
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003516 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003517 return Error(Parser.getTok().getLoc(), "'}' expected");
3518 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003519 Parser.Lex(); // Eat '}' token.
3520
Jim Grosbach18bf3632011-12-13 21:48:29 +00003521 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003522 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003523
3524 // The ARM system instruction variants for LDM/STM have a '^' token here.
3525 if (Parser.getTok().is(AsmToken::Caret)) {
3526 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3527 Parser.Lex(); // Eat '^' token.
3528 }
3529
Bill Wendling2063b842010-11-18 23:43:05 +00003530 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003531}
3532
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003533// Helper function to parse the lane index for vector lists.
3534ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003535parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003536 MCAsmParser &Parser = getParser();
Jim Grosbach04945c42011-12-02 00:35:16 +00003537 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003538 if (Parser.getTok().is(AsmToken::LBrac)) {
3539 Parser.Lex(); // Eat the '['.
3540 if (Parser.getTok().is(AsmToken::RBrac)) {
3541 // "Dn[]" is the 'all lanes' syntax.
3542 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003543 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003544 Parser.Lex(); // Eat the ']'.
3545 return MatchOperand_Success;
3546 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003547
3548 // There's an optional '#' token here. Normally there wouldn't be, but
3549 // inline assemble puts one in, and it's friendly to accept that.
3550 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003551 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003552
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003553 const MCExpr *LaneIndex;
3554 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003555 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003556 Error(Loc, "illegal expression");
3557 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003558 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003559 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3560 if (!CE) {
3561 Error(Loc, "lane index must be empty or an integer");
3562 return MatchOperand_ParseFail;
3563 }
3564 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3565 Error(Parser.getTok().getLoc(), "']' expected");
3566 return MatchOperand_ParseFail;
3567 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003568 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003569 Parser.Lex(); // Eat the ']'.
3570 int64_t Val = CE->getValue();
3571
3572 // FIXME: Make this range check context sensitive for .8, .16, .32.
3573 if (Val < 0 || Val > 7) {
3574 Error(Parser.getTok().getLoc(), "lane index out of range");
3575 return MatchOperand_ParseFail;
3576 }
3577 Index = Val;
3578 LaneKind = IndexedLane;
3579 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003580 }
3581 LaneKind = NoLanes;
3582 return MatchOperand_Success;
3583}
3584
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003585// parse a vector register list
David Blaikie960ea3f2014-06-08 16:18:35 +00003586ARMAsmParser::OperandMatchResultTy
3587ARMAsmParser::parseVectorList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003588 MCAsmParser &Parser = getParser();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003589 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003590 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003591 SMLoc S = Parser.getTok().getLoc();
3592 // As an extension (to match gas), support a plain D register or Q register
3593 // (without encosing curly braces) as a single or double entry list,
3594 // respectively.
3595 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003596 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003597 int Reg = tryParseRegister();
3598 if (Reg == -1)
3599 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003600 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003601 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003602 if (Res != MatchOperand_Success)
3603 return Res;
3604 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003605 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003606 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003607 break;
3608 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003609 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3610 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003611 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003612 case IndexedLane:
3613 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003614 LaneIndex,
3615 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003616 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003617 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003618 return MatchOperand_Success;
3619 }
3620 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3621 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003622 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003623 if (Res != MatchOperand_Success)
3624 return Res;
3625 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003626 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003627 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003628 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003629 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003630 break;
3631 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003632 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3633 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003634 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3635 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003636 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003637 case IndexedLane:
3638 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003639 LaneIndex,
3640 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003641 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003642 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003643 return MatchOperand_Success;
3644 }
3645 Error(S, "vector register expected");
3646 return MatchOperand_ParseFail;
3647 }
3648
3649 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003650 return MatchOperand_NoMatch;
3651
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003652 Parser.Lex(); // Eat '{' token.
3653 SMLoc RegLoc = Parser.getTok().getLoc();
3654
3655 int Reg = tryParseRegister();
3656 if (Reg == -1) {
3657 Error(RegLoc, "register expected");
3658 return MatchOperand_ParseFail;
3659 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003660 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003661 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003662 unsigned FirstReg = Reg;
3663 // The list is of D registers, but we also allow Q regs and just interpret
3664 // them as the two D sub-registers.
3665 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3666 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003667 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3668 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003669 ++Reg;
3670 ++Count;
3671 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003672
3673 SMLoc E;
3674 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003675 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003676
Jim Grosbache891fe82011-11-15 23:19:15 +00003677 while (Parser.getTok().is(AsmToken::Comma) ||
3678 Parser.getTok().is(AsmToken::Minus)) {
3679 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003680 if (!Spacing)
3681 Spacing = 1; // Register range implies a single spaced list.
3682 else if (Spacing == 2) {
3683 Error(Parser.getTok().getLoc(),
3684 "sequential registers in double spaced list");
3685 return MatchOperand_ParseFail;
3686 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003687 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003688 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003689 int EndReg = tryParseRegister();
3690 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003691 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003692 return MatchOperand_ParseFail;
3693 }
3694 // Allow Q regs and just interpret them as the two D sub-registers.
3695 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3696 EndReg = getDRegFromQReg(EndReg) + 1;
3697 // If the register is the same as the start reg, there's nothing
3698 // more to do.
3699 if (Reg == EndReg)
3700 continue;
3701 // The register must be in the same register class as the first.
3702 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003703 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003704 return MatchOperand_ParseFail;
3705 }
3706 // Ranges must go from low to high.
3707 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003708 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003709 return MatchOperand_ParseFail;
3710 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003711 // Parse the lane specifier if present.
3712 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003713 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003714 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3715 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003716 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003717 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003718 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003719 return MatchOperand_ParseFail;
3720 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003721
3722 // Add all the registers in the range to the register list.
3723 Count += EndReg - Reg;
3724 Reg = EndReg;
3725 continue;
3726 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003727 Parser.Lex(); // Eat the comma.
3728 RegLoc = Parser.getTok().getLoc();
3729 int OldReg = Reg;
3730 Reg = tryParseRegister();
3731 if (Reg == -1) {
3732 Error(RegLoc, "register expected");
3733 return MatchOperand_ParseFail;
3734 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003735 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003736 // It's OK to use the enumeration values directly here rather, as the
3737 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003738 //
3739 // The list is of D registers, but we also allow Q regs and just interpret
3740 // them as the two D sub-registers.
3741 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003742 if (!Spacing)
3743 Spacing = 1; // Register range implies a single spaced list.
3744 else if (Spacing == 2) {
3745 Error(RegLoc,
3746 "invalid register in double-spaced list (must be 'D' register')");
3747 return MatchOperand_ParseFail;
3748 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003749 Reg = getDRegFromQReg(Reg);
3750 if (Reg != OldReg + 1) {
3751 Error(RegLoc, "non-contiguous register range");
3752 return MatchOperand_ParseFail;
3753 }
3754 ++Reg;
3755 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003756 // Parse the lane specifier if present.
3757 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003758 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003759 SMLoc LaneLoc = Parser.getTok().getLoc();
3760 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3761 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003762 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003763 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003764 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003765 return MatchOperand_ParseFail;
3766 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003767 continue;
3768 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003769 // Normal D register.
3770 // Figure out the register spacing (single or double) of the list if
3771 // we don't know it already.
3772 if (!Spacing)
3773 Spacing = 1 + (Reg == OldReg + 2);
3774
3775 // Just check that it's contiguous and keep going.
3776 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003777 Error(RegLoc, "non-contiguous register range");
3778 return MatchOperand_ParseFail;
3779 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003780 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003781 // Parse the lane specifier if present.
3782 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003783 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003784 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003785 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003786 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003787 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003788 Error(EndLoc, "mismatched lane index in register list");
3789 return MatchOperand_ParseFail;
3790 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003791 }
3792
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003793 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003794 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003795 return MatchOperand_ParseFail;
3796 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003797 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003798 Parser.Lex(); // Eat '}' token.
3799
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003800 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003801 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003802 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003803 // composite register classes.
3804 if (Count == 2) {
3805 const MCRegisterClass *RC = (Spacing == 1) ?
3806 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3807 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3808 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3809 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003810
Jim Grosbach2f50e922011-12-15 21:44:33 +00003811 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3812 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003813 break;
3814 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003815 // Two-register operands have been converted to the
3816 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003817 if (Count == 2) {
3818 const MCRegisterClass *RC = (Spacing == 1) ?
3819 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3820 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003821 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3822 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003823 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003824 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003825 S, E));
3826 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003827 case IndexedLane:
3828 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003829 LaneIndex,
3830 (Spacing == 2),
3831 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003832 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003833 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003834 return MatchOperand_Success;
3835}
3836
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003837/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
David Blaikie960ea3f2014-06-08 16:18:35 +00003838ARMAsmParser::OperandMatchResultTy
3839ARMAsmParser::parseMemBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003840 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003841 SMLoc S = Parser.getTok().getLoc();
3842 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003843 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003844
Jiangning Liu288e1af2012-08-02 08:21:27 +00003845 if (Tok.is(AsmToken::Identifier)) {
3846 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003847
Jiangning Liu288e1af2012-08-02 08:21:27 +00003848 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3849 .Case("sy", ARM_MB::SY)
3850 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003851 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003852 .Case("sh", ARM_MB::ISH)
3853 .Case("ish", ARM_MB::ISH)
3854 .Case("shst", ARM_MB::ISHST)
3855 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003856 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003857 .Case("nsh", ARM_MB::NSH)
3858 .Case("un", ARM_MB::NSH)
3859 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003860 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003861 .Case("unst", ARM_MB::NSHST)
3862 .Case("osh", ARM_MB::OSH)
3863 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003864 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003865 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003866
Joey Gouly926d3f52013-09-05 15:35:24 +00003867 // ishld, oshld, nshld and ld are only available from ARMv8.
3868 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3869 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3870 Opt = ~0U;
3871
Jiangning Liu288e1af2012-08-02 08:21:27 +00003872 if (Opt == ~0U)
3873 return MatchOperand_NoMatch;
3874
3875 Parser.Lex(); // Eat identifier token.
3876 } else if (Tok.is(AsmToken::Hash) ||
3877 Tok.is(AsmToken::Dollar) ||
3878 Tok.is(AsmToken::Integer)) {
3879 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003880 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003881 SMLoc Loc = Parser.getTok().getLoc();
3882
3883 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003884 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003885 Error(Loc, "illegal expression");
3886 return MatchOperand_ParseFail;
3887 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00003888
Jiangning Liu288e1af2012-08-02 08:21:27 +00003889 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3890 if (!CE) {
3891 Error(Loc, "constant expression expected");
3892 return MatchOperand_ParseFail;
3893 }
3894
3895 int Val = CE->getValue();
3896 if (Val & ~0xf) {
3897 Error(Loc, "immediate value out of range");
3898 return MatchOperand_ParseFail;
3899 }
3900
3901 Opt = ARM_MB::RESERVED_0 + Val;
3902 } else
3903 return MatchOperand_ParseFail;
3904
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003905 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003906 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003907}
3908
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003909/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
David Blaikie960ea3f2014-06-08 16:18:35 +00003910ARMAsmParser::OperandMatchResultTy
3911ARMAsmParser::parseInstSyncBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003912 MCAsmParser &Parser = getParser();
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003913 SMLoc S = Parser.getTok().getLoc();
3914 const AsmToken &Tok = Parser.getTok();
3915 unsigned Opt;
3916
3917 if (Tok.is(AsmToken::Identifier)) {
3918 StringRef OptStr = Tok.getString();
3919
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003920 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003921 Opt = ARM_ISB::SY;
3922 else
3923 return MatchOperand_NoMatch;
3924
3925 Parser.Lex(); // Eat identifier token.
3926 } else if (Tok.is(AsmToken::Hash) ||
3927 Tok.is(AsmToken::Dollar) ||
3928 Tok.is(AsmToken::Integer)) {
3929 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003930 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003931 SMLoc Loc = Parser.getTok().getLoc();
3932
3933 const MCExpr *ISBarrierID;
3934 if (getParser().parseExpression(ISBarrierID)) {
3935 Error(Loc, "illegal expression");
3936 return MatchOperand_ParseFail;
3937 }
3938
3939 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3940 if (!CE) {
3941 Error(Loc, "constant expression expected");
3942 return MatchOperand_ParseFail;
3943 }
3944
3945 int Val = CE->getValue();
3946 if (Val & ~0xf) {
3947 Error(Loc, "immediate value out of range");
3948 return MatchOperand_ParseFail;
3949 }
3950
3951 Opt = ARM_ISB::RESERVED_0 + Val;
3952 } else
3953 return MatchOperand_ParseFail;
3954
3955 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
3956 (ARM_ISB::InstSyncBOpt)Opt, S));
3957 return MatchOperand_Success;
3958}
3959
3960
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003961/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003962ARMAsmParser::OperandMatchResultTy
3963ARMAsmParser::parseProcIFlagsOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003964 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003965 SMLoc S = Parser.getTok().getLoc();
3966 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00003967 if (!Tok.is(AsmToken::Identifier))
3968 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003969 StringRef IFlagsStr = Tok.getString();
3970
Owen Anderson10c5b122011-10-05 17:16:40 +00003971 // An iflags string of "none" is interpreted to mean that none of the AIF
3972 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003973 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00003974 if (IFlagsStr != "none") {
3975 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3976 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3977 .Case("a", ARM_PROC::A)
3978 .Case("i", ARM_PROC::I)
3979 .Case("f", ARM_PROC::F)
3980 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003981
Owen Anderson10c5b122011-10-05 17:16:40 +00003982 // If some specific iflag is already set, it means that some letter is
3983 // present more than once, this is not acceptable.
3984 if (Flag == ~0U || (IFlags & Flag))
3985 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003986
Owen Anderson10c5b122011-10-05 17:16:40 +00003987 IFlags |= Flag;
3988 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003989 }
3990
3991 Parser.Lex(); // Eat identifier token.
3992 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
3993 return MatchOperand_Success;
3994}
3995
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003996/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003997ARMAsmParser::OperandMatchResultTy
3998ARMAsmParser::parseMSRMaskOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003999 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004000 SMLoc S = Parser.getTok().getLoc();
4001 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00004002 if (!Tok.is(AsmToken::Identifier))
4003 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004004 StringRef Mask = Tok.getString();
4005
James Molloy21efa7d2011-09-28 14:21:38 +00004006 if (isMClass()) {
4007 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00004008 std::string Name = Mask.lower();
4009 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00004010 // Note: in the documentation:
4011 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
4012 // for MSR APSR_nzcvq.
4013 // but we do make it an alias here. This is so to get the "mask encoding"
4014 // bits correct on MSR APSR writes.
4015 //
4016 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
4017 // should really only be allowed when writing a special register. Note
4018 // they get dropped in the MRS instruction reading a special register as
4019 // the SYSm field is only 8 bits.
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00004020 .Case("apsr", 0x800)
4021 .Case("apsr_nzcvq", 0x800)
4022 .Case("apsr_g", 0x400)
4023 .Case("apsr_nzcvqg", 0xc00)
4024 .Case("iapsr", 0x801)
4025 .Case("iapsr_nzcvq", 0x801)
4026 .Case("iapsr_g", 0x401)
4027 .Case("iapsr_nzcvqg", 0xc01)
4028 .Case("eapsr", 0x802)
4029 .Case("eapsr_nzcvq", 0x802)
4030 .Case("eapsr_g", 0x402)
4031 .Case("eapsr_nzcvqg", 0xc02)
4032 .Case("xpsr", 0x803)
4033 .Case("xpsr_nzcvq", 0x803)
4034 .Case("xpsr_g", 0x403)
4035 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00004036 .Case("ipsr", 0x805)
4037 .Case("epsr", 0x806)
4038 .Case("iepsr", 0x807)
4039 .Case("msp", 0x808)
4040 .Case("psp", 0x809)
4041 .Case("primask", 0x810)
4042 .Case("basepri", 0x811)
4043 .Case("basepri_max", 0x812)
4044 .Case("faultmask", 0x813)
4045 .Case("control", 0x814)
James Molloy21efa7d2011-09-28 14:21:38 +00004046 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00004047
James Molloy21efa7d2011-09-28 14:21:38 +00004048 if (FlagsVal == ~0U)
4049 return MatchOperand_NoMatch;
4050
Renato Golin92c816c2014-09-01 11:25:07 +00004051 if (!hasThumb2DSP() && (FlagsVal & 0x400))
4052 // The _g and _nzcvqg versions are only valid if the DSP extension is
4053 // available.
4054 return MatchOperand_NoMatch;
4055
Kevin Enderby6c7279e2012-06-15 22:14:44 +00004056 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00004057 // basepri, basepri_max and faultmask only valid for V7m.
4058 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00004059
James Molloy21efa7d2011-09-28 14:21:38 +00004060 Parser.Lex(); // Eat identifier token.
4061 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
4062 return MatchOperand_Success;
4063 }
4064
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004065 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
4066 size_t Start = 0, Next = Mask.find('_');
4067 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004068 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004069 if (Next != StringRef::npos)
4070 Flags = Mask.slice(Next+1, Mask.size());
4071
4072 // FlagsVal contains the complete mask:
4073 // 3-0: Mask
4074 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4075 unsigned FlagsVal = 0;
4076
4077 if (SpecReg == "apsr") {
4078 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00004079 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004080 .Case("g", 0x4) // same as CPSR_s
4081 .Case("nzcvqg", 0xc) // same as CPSR_fs
4082 .Default(~0U);
4083
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004084 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004085 if (!Flags.empty())
4086 return MatchOperand_NoMatch;
4087 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00004088 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004089 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004090 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00004091 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
4092 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00004093 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004094 for (int i = 0, e = Flags.size(); i != e; ++i) {
4095 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
4096 .Case("c", 1)
4097 .Case("x", 2)
4098 .Case("s", 4)
4099 .Case("f", 8)
4100 .Default(~0U);
4101
4102 // If some specific flag is already set, it means that some letter is
4103 // present more than once, this is not acceptable.
4104 if (FlagsVal == ~0U || (FlagsVal & Flag))
4105 return MatchOperand_NoMatch;
4106 FlagsVal |= Flag;
4107 }
4108 } else // No match for special register.
4109 return MatchOperand_NoMatch;
4110
Owen Anderson03a173e2011-10-21 18:43:28 +00004111 // Special register without flags is NOT equivalent to "fc" flags.
4112 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
4113 // two lines would enable gas compatibility at the expense of breaking
4114 // round-tripping.
4115 //
4116 // if (!FlagsVal)
4117 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004118
4119 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4120 if (SpecReg == "spsr")
4121 FlagsVal |= 16;
4122
4123 Parser.Lex(); // Eat identifier token.
4124 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
4125 return MatchOperand_Success;
4126}
4127
Tim Northoveree843ef2014-08-15 10:47:12 +00004128/// parseBankedRegOperand - Try to parse a banked register (e.g. "lr_irq") for
4129/// use in the MRS/MSR instructions added to support virtualization.
4130ARMAsmParser::OperandMatchResultTy
4131ARMAsmParser::parseBankedRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004132 MCAsmParser &Parser = getParser();
Tim Northoveree843ef2014-08-15 10:47:12 +00004133 SMLoc S = Parser.getTok().getLoc();
4134 const AsmToken &Tok = Parser.getTok();
4135 if (!Tok.is(AsmToken::Identifier))
4136 return MatchOperand_NoMatch;
4137 StringRef RegName = Tok.getString();
4138
4139 // The values here come from B9.2.3 of the ARM ARM, where bits 4-0 are SysM
4140 // and bit 5 is R.
4141 unsigned Encoding = StringSwitch<unsigned>(RegName.lower())
4142 .Case("r8_usr", 0x00)
4143 .Case("r9_usr", 0x01)
4144 .Case("r10_usr", 0x02)
4145 .Case("r11_usr", 0x03)
4146 .Case("r12_usr", 0x04)
4147 .Case("sp_usr", 0x05)
4148 .Case("lr_usr", 0x06)
4149 .Case("r8_fiq", 0x08)
4150 .Case("r9_fiq", 0x09)
4151 .Case("r10_fiq", 0x0a)
4152 .Case("r11_fiq", 0x0b)
4153 .Case("r12_fiq", 0x0c)
4154 .Case("sp_fiq", 0x0d)
4155 .Case("lr_fiq", 0x0e)
4156 .Case("lr_irq", 0x10)
4157 .Case("sp_irq", 0x11)
4158 .Case("lr_svc", 0x12)
4159 .Case("sp_svc", 0x13)
4160 .Case("lr_abt", 0x14)
4161 .Case("sp_abt", 0x15)
4162 .Case("lr_und", 0x16)
4163 .Case("sp_und", 0x17)
4164 .Case("lr_mon", 0x1c)
4165 .Case("sp_mon", 0x1d)
4166 .Case("elr_hyp", 0x1e)
4167 .Case("sp_hyp", 0x1f)
4168 .Case("spsr_fiq", 0x2e)
4169 .Case("spsr_irq", 0x30)
4170 .Case("spsr_svc", 0x32)
4171 .Case("spsr_abt", 0x34)
4172 .Case("spsr_und", 0x36)
4173 .Case("spsr_mon", 0x3c)
4174 .Case("spsr_hyp", 0x3e)
4175 .Default(~0U);
4176
4177 if (Encoding == ~0U)
4178 return MatchOperand_NoMatch;
4179
4180 Parser.Lex(); // Eat identifier token.
4181 Operands.push_back(ARMOperand::CreateBankedReg(Encoding, S));
4182 return MatchOperand_Success;
4183}
4184
David Blaikie960ea3f2014-06-08 16:18:35 +00004185ARMAsmParser::OperandMatchResultTy
4186ARMAsmParser::parsePKHImm(OperandVector &Operands, StringRef Op, int Low,
4187 int High) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004188 MCAsmParser &Parser = getParser();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004189 const AsmToken &Tok = Parser.getTok();
4190 if (Tok.isNot(AsmToken::Identifier)) {
4191 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4192 return MatchOperand_ParseFail;
4193 }
4194 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004195 std::string LowerOp = Op.lower();
4196 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004197 if (ShiftName != LowerOp && ShiftName != UpperOp) {
4198 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4199 return MatchOperand_ParseFail;
4200 }
4201 Parser.Lex(); // Eat shift type token.
4202
4203 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004204 if (Parser.getTok().isNot(AsmToken::Hash) &&
4205 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004206 Error(Parser.getTok().getLoc(), "'#' expected");
4207 return MatchOperand_ParseFail;
4208 }
4209 Parser.Lex(); // Eat hash token.
4210
4211 const MCExpr *ShiftAmount;
4212 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004213 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004214 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004215 Error(Loc, "illegal expression");
4216 return MatchOperand_ParseFail;
4217 }
4218 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4219 if (!CE) {
4220 Error(Loc, "constant expression expected");
4221 return MatchOperand_ParseFail;
4222 }
4223 int Val = CE->getValue();
4224 if (Val < Low || Val > High) {
4225 Error(Loc, "immediate value out of range");
4226 return MatchOperand_ParseFail;
4227 }
4228
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004229 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00004230
4231 return MatchOperand_Success;
4232}
4233
David Blaikie960ea3f2014-06-08 16:18:35 +00004234ARMAsmParser::OperandMatchResultTy
4235ARMAsmParser::parseSetEndImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004236 MCAsmParser &Parser = getParser();
Jim Grosbach0a547702011-07-22 17:44:50 +00004237 const AsmToken &Tok = Parser.getTok();
4238 SMLoc S = Tok.getLoc();
4239 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004240 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004241 return MatchOperand_ParseFail;
4242 }
Tim Northover4d141442013-05-31 15:58:45 +00004243 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00004244 .Case("be", 1)
4245 .Case("le", 0)
4246 .Default(-1);
4247 Parser.Lex(); // Eat the token.
4248
4249 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004250 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004251 return MatchOperand_ParseFail;
4252 }
4253 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
4254 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004255 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00004256 return MatchOperand_Success;
4257}
4258
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004259/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
4260/// instructions. Legal values are:
4261/// lsl #n 'n' in [0,31]
4262/// asr #n 'n' in [1,32]
4263/// n == 32 encoded as n == 0.
David Blaikie960ea3f2014-06-08 16:18:35 +00004264ARMAsmParser::OperandMatchResultTy
4265ARMAsmParser::parseShifterImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004266 MCAsmParser &Parser = getParser();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004267 const AsmToken &Tok = Parser.getTok();
4268 SMLoc S = Tok.getLoc();
4269 if (Tok.isNot(AsmToken::Identifier)) {
4270 Error(S, "shift operator 'asr' or 'lsl' expected");
4271 return MatchOperand_ParseFail;
4272 }
4273 StringRef ShiftName = Tok.getString();
4274 bool isASR;
4275 if (ShiftName == "lsl" || ShiftName == "LSL")
4276 isASR = false;
4277 else if (ShiftName == "asr" || ShiftName == "ASR")
4278 isASR = true;
4279 else {
4280 Error(S, "shift operator 'asr' or 'lsl' expected");
4281 return MatchOperand_ParseFail;
4282 }
4283 Parser.Lex(); // Eat the operator.
4284
4285 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004286 if (Parser.getTok().isNot(AsmToken::Hash) &&
4287 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004288 Error(Parser.getTok().getLoc(), "'#' expected");
4289 return MatchOperand_ParseFail;
4290 }
4291 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004292 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004293
4294 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004295 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004296 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004297 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004298 return MatchOperand_ParseFail;
4299 }
4300 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4301 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004302 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004303 return MatchOperand_ParseFail;
4304 }
4305
4306 int64_t Val = CE->getValue();
4307 if (isASR) {
4308 // Shift amount must be in [1,32]
4309 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004310 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004311 return MatchOperand_ParseFail;
4312 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00004313 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
4314 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004315 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00004316 return MatchOperand_ParseFail;
4317 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004318 if (Val == 32) Val = 0;
4319 } else {
4320 // Shift amount must be in [1,32]
4321 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004322 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004323 return MatchOperand_ParseFail;
4324 }
4325 }
4326
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004327 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004328
4329 return MatchOperand_Success;
4330}
4331
Jim Grosbach833b9d32011-07-27 20:15:40 +00004332/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
4333/// of instructions. Legal values are:
4334/// ror #n 'n' in {0, 8, 16, 24}
David Blaikie960ea3f2014-06-08 16:18:35 +00004335ARMAsmParser::OperandMatchResultTy
4336ARMAsmParser::parseRotImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004337 MCAsmParser &Parser = getParser();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004338 const AsmToken &Tok = Parser.getTok();
4339 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00004340 if (Tok.isNot(AsmToken::Identifier))
4341 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004342 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00004343 if (ShiftName != "ror" && ShiftName != "ROR")
4344 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004345 Parser.Lex(); // Eat the operator.
4346
4347 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004348 if (Parser.getTok().isNot(AsmToken::Hash) &&
4349 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00004350 Error(Parser.getTok().getLoc(), "'#' expected");
4351 return MatchOperand_ParseFail;
4352 }
4353 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004354 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004355
4356 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004357 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004358 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004359 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004360 return MatchOperand_ParseFail;
4361 }
4362 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4363 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004364 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004365 return MatchOperand_ParseFail;
4366 }
4367
4368 int64_t Val = CE->getValue();
4369 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4370 // normally, zero is represented in asm by omitting the rotate operand
4371 // entirely.
4372 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004373 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004374 return MatchOperand_ParseFail;
4375 }
4376
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004377 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004378
4379 return MatchOperand_Success;
4380}
4381
David Blaikie960ea3f2014-06-08 16:18:35 +00004382ARMAsmParser::OperandMatchResultTy
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004383ARMAsmParser::parseModImm(OperandVector &Operands) {
4384 MCAsmParser &Parser = getParser();
4385 MCAsmLexer &Lexer = getLexer();
4386 int64_t Imm1, Imm2;
4387
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004388 SMLoc S = Parser.getTok().getLoc();
4389
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004390 // 1) A mod_imm operand can appear in the place of a register name:
4391 // add r0, #mod_imm
4392 // add r0, r0, #mod_imm
4393 // to correctly handle the latter, we bail out as soon as we see an
4394 // identifier.
4395 //
4396 // 2) Similarly, we do not want to parse into complex operands:
4397 // mov r0, #mod_imm
4398 // mov r0, :lower16:(_foo)
4399 if (Parser.getTok().is(AsmToken::Identifier) ||
4400 Parser.getTok().is(AsmToken::Colon))
4401 return MatchOperand_NoMatch;
4402
4403 // Hash (dollar) is optional as per the ARMARM
4404 if (Parser.getTok().is(AsmToken::Hash) ||
4405 Parser.getTok().is(AsmToken::Dollar)) {
4406 // Avoid parsing into complex operands (#:)
4407 if (Lexer.peekTok().is(AsmToken::Colon))
4408 return MatchOperand_NoMatch;
4409
4410 // Eat the hash (dollar)
4411 Parser.Lex();
4412 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004413
4414 SMLoc Sx1, Ex1;
4415 Sx1 = Parser.getTok().getLoc();
4416 const MCExpr *Imm1Exp;
4417 if (getParser().parseExpression(Imm1Exp, Ex1)) {
4418 Error(Sx1, "malformed expression");
4419 return MatchOperand_ParseFail;
4420 }
4421
4422 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm1Exp);
4423
4424 if (CE) {
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004425 // Immediate must fit within 32-bits
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004426 Imm1 = CE->getValue();
4427 if (Imm1 < INT32_MIN || Imm1 > UINT32_MAX) {
4428 Error(Sx1, "immediate operand must be representable with 32 bits");
4429 return MatchOperand_ParseFail;
4430 }
4431
4432 int Enc = ARM_AM::getSOImmVal(Imm1);
4433 if (Enc != -1 && Parser.getTok().is(AsmToken::EndOfStatement)) {
4434 // We have a match!
4435 Operands.push_back(ARMOperand::CreateModImm((Enc & 0xFF),
4436 (Enc & 0xF00) >> 7,
4437 Sx1, Ex1));
4438 return MatchOperand_Success;
4439 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004440
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004441 // We have parsed an immediate which is not for us, fallback to a plain
4442 // immediate. This can happen for instruction aliases. For an example,
4443 // ARMInstrInfo.td defines the alias [mov <-> mvn] which can transform
4444 // a mov (mvn) with a mod_imm_neg/mod_imm_not operand into the opposite
4445 // instruction with a mod_imm operand. The alias is defined such that the
4446 // parser method is shared, that's why we have to do this here.
4447 if (Parser.getTok().is(AsmToken::EndOfStatement)) {
4448 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4449 return MatchOperand_Success;
4450 }
4451 } else {
4452 // Operands like #(l1 - l2) can only be evaluated at a later stage (via an
4453 // MCFixup). Fallback to a plain immediate.
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004454 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4455 return MatchOperand_Success;
4456 }
4457
4458 // From this point onward, we expect the input to be a (#bits, #rot) pair
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004459 if (Parser.getTok().isNot(AsmToken::Comma)) {
4460 Error(Sx1, "expected modified immediate operand: #[0, 255], #even[0-30]");
4461 return MatchOperand_ParseFail;
4462 }
4463
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004464 if (Imm1 & ~0xFF) {
4465 Error(Sx1, "immediate operand must a number in the range [0, 255]");
4466 return MatchOperand_ParseFail;
4467 }
4468
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004469 // Eat the comma
4470 Parser.Lex();
4471
4472 // Repeat for #rot
4473 SMLoc Sx2, Ex2;
4474 Sx2 = Parser.getTok().getLoc();
4475
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004476 // Eat the optional hash (dollar)
4477 if (Parser.getTok().is(AsmToken::Hash) ||
4478 Parser.getTok().is(AsmToken::Dollar))
4479 Parser.Lex();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004480
4481 const MCExpr *Imm2Exp;
4482 if (getParser().parseExpression(Imm2Exp, Ex2)) {
4483 Error(Sx2, "malformed expression");
4484 return MatchOperand_ParseFail;
4485 }
4486
4487 CE = dyn_cast<MCConstantExpr>(Imm2Exp);
4488
4489 if (CE) {
4490 Imm2 = CE->getValue();
4491 if (!(Imm2 & ~0x1E)) {
4492 // We have a match!
4493 Operands.push_back(ARMOperand::CreateModImm(Imm1, Imm2, S, Ex2));
4494 return MatchOperand_Success;
4495 }
4496 Error(Sx2, "immediate operand must an even number in the range [0, 30]");
4497 return MatchOperand_ParseFail;
4498 } else {
4499 Error(Sx2, "constant expression expected");
4500 return MatchOperand_ParseFail;
4501 }
4502}
4503
4504ARMAsmParser::OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004505ARMAsmParser::parseBitfield(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004506 MCAsmParser &Parser = getParser();
Jim Grosbach864b6092011-07-28 21:34:26 +00004507 SMLoc S = Parser.getTok().getLoc();
4508 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004509 if (Parser.getTok().isNot(AsmToken::Hash) &&
4510 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004511 Error(Parser.getTok().getLoc(), "'#' expected");
4512 return MatchOperand_ParseFail;
4513 }
4514 Parser.Lex(); // Eat hash token.
4515
4516 const MCExpr *LSBExpr;
4517 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004518 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004519 Error(E, "malformed immediate expression");
4520 return MatchOperand_ParseFail;
4521 }
4522 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4523 if (!CE) {
4524 Error(E, "'lsb' operand must be an immediate");
4525 return MatchOperand_ParseFail;
4526 }
4527
4528 int64_t LSB = CE->getValue();
4529 // The LSB must be in the range [0,31]
4530 if (LSB < 0 || LSB > 31) {
4531 Error(E, "'lsb' operand must be in the range [0,31]");
4532 return MatchOperand_ParseFail;
4533 }
4534 E = Parser.getTok().getLoc();
4535
4536 // Expect another immediate operand.
4537 if (Parser.getTok().isNot(AsmToken::Comma)) {
4538 Error(Parser.getTok().getLoc(), "too few operands");
4539 return MatchOperand_ParseFail;
4540 }
4541 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004542 if (Parser.getTok().isNot(AsmToken::Hash) &&
4543 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004544 Error(Parser.getTok().getLoc(), "'#' expected");
4545 return MatchOperand_ParseFail;
4546 }
4547 Parser.Lex(); // Eat hash token.
4548
4549 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004550 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004551 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004552 Error(E, "malformed immediate expression");
4553 return MatchOperand_ParseFail;
4554 }
4555 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4556 if (!CE) {
4557 Error(E, "'width' operand must be an immediate");
4558 return MatchOperand_ParseFail;
4559 }
4560
4561 int64_t Width = CE->getValue();
4562 // The LSB must be in the range [1,32-lsb]
4563 if (Width < 1 || Width > 32 - LSB) {
4564 Error(E, "'width' operand must be in the range [1,32-lsb]");
4565 return MatchOperand_ParseFail;
4566 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004567
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004568 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004569
4570 return MatchOperand_Success;
4571}
4572
David Blaikie960ea3f2014-06-08 16:18:35 +00004573ARMAsmParser::OperandMatchResultTy
4574ARMAsmParser::parsePostIdxReg(OperandVector &Operands) {
Jim Grosbachd3595712011-08-03 23:50:40 +00004575 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004576 // postidx_reg := '+' register {, shift}
4577 // | '-' register {, shift}
4578 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004579
4580 // This method must return MatchOperand_NoMatch without consuming any tokens
4581 // in the case where there is no match, as other alternatives take other
4582 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004583 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004584 AsmToken Tok = Parser.getTok();
4585 SMLoc S = Tok.getLoc();
4586 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004587 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004588 if (Tok.is(AsmToken::Plus)) {
4589 Parser.Lex(); // Eat the '+' token.
4590 haveEaten = true;
4591 } else if (Tok.is(AsmToken::Minus)) {
4592 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004593 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004594 haveEaten = true;
4595 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004596
4597 SMLoc E = Parser.getTok().getEndLoc();
4598 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004599 if (Reg == -1) {
4600 if (!haveEaten)
4601 return MatchOperand_NoMatch;
4602 Error(Parser.getTok().getLoc(), "register expected");
4603 return MatchOperand_ParseFail;
4604 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004605
Jim Grosbachc320c852011-08-05 21:28:30 +00004606 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4607 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004608 if (Parser.getTok().is(AsmToken::Comma)) {
4609 Parser.Lex(); // Eat the ','.
4610 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4611 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004612
4613 // FIXME: Only approximates end...may include intervening whitespace.
4614 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004615 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004616
4617 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4618 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004619
4620 return MatchOperand_Success;
4621}
4622
David Blaikie960ea3f2014-06-08 16:18:35 +00004623ARMAsmParser::OperandMatchResultTy
4624ARMAsmParser::parseAM3Offset(OperandVector &Operands) {
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004625 // Check for a post-index addressing register operand. Specifically:
4626 // am3offset := '+' register
4627 // | '-' register
4628 // | register
4629 // | # imm
4630 // | # + imm
4631 // | # - imm
4632
4633 // This method must return MatchOperand_NoMatch without consuming any tokens
4634 // in the case where there is no match, as other alternatives take other
4635 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004636 MCAsmParser &Parser = getParser();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004637 AsmToken Tok = Parser.getTok();
4638 SMLoc S = Tok.getLoc();
4639
4640 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004641 if (Parser.getTok().is(AsmToken::Hash) ||
4642 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004643 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004644 // Explicitly look for a '-', as we need to encode negative zero
4645 // differently.
4646 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4647 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004648 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004649 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004650 return MatchOperand_ParseFail;
4651 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4652 if (!CE) {
4653 Error(S, "constant expression expected");
4654 return MatchOperand_ParseFail;
4655 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004656 // Negative zero is encoded as the flag value INT32_MIN.
4657 int32_t Val = CE->getValue();
4658 if (isNegative && Val == 0)
4659 Val = INT32_MIN;
4660
4661 Operands.push_back(
4662 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
4663
4664 return MatchOperand_Success;
4665 }
4666
4667
4668 bool haveEaten = false;
4669 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004670 if (Tok.is(AsmToken::Plus)) {
4671 Parser.Lex(); // Eat the '+' token.
4672 haveEaten = true;
4673 } else if (Tok.is(AsmToken::Minus)) {
4674 Parser.Lex(); // Eat the '-' token.
4675 isAdd = false;
4676 haveEaten = true;
4677 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004678
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004679 Tok = Parser.getTok();
4680 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004681 if (Reg == -1) {
4682 if (!haveEaten)
4683 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004684 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004685 return MatchOperand_ParseFail;
4686 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004687
4688 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004689 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004690
4691 return MatchOperand_Success;
4692}
4693
Tim Northovereb5e4d52013-07-22 09:06:12 +00004694/// Convert parsed operands to MCInst. Needed here because this instruction
4695/// only has two register operands, but multiplication is commutative so
4696/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
David Blaikie960ea3f2014-06-08 16:18:35 +00004697void ARMAsmParser::cvtThumbMultiply(MCInst &Inst,
4698 const OperandVector &Operands) {
4699 ((ARMOperand &)*Operands[3]).addRegOperands(Inst, 1);
4700 ((ARMOperand &)*Operands[1]).addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004701 // If we have a three-operand form, make sure to set Rn to be the operand
4702 // that isn't the same as Rd.
4703 unsigned RegOp = 4;
4704 if (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00004705 ((ARMOperand &)*Operands[4]).getReg() ==
4706 ((ARMOperand &)*Operands[3]).getReg())
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004707 RegOp = 5;
David Blaikie960ea3f2014-06-08 16:18:35 +00004708 ((ARMOperand &)*Operands[RegOp]).addRegOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004709 Inst.addOperand(Inst.getOperand(0));
David Blaikie960ea3f2014-06-08 16:18:35 +00004710 ((ARMOperand &)*Operands[2]).addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004711}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004712
David Blaikie960ea3f2014-06-08 16:18:35 +00004713void ARMAsmParser::cvtThumbBranches(MCInst &Inst,
4714 const OperandVector &Operands) {
Mihai Popaad18d3c2013-08-09 10:38:32 +00004715 int CondOp = -1, ImmOp = -1;
4716 switch(Inst.getOpcode()) {
4717 case ARM::tB:
4718 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4719
4720 case ARM::t2B:
4721 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4722
4723 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4724 }
4725 // first decide whether or not the branch should be conditional
4726 // by looking at it's location relative to an IT block
4727 if(inITBlock()) {
4728 // inside an IT block we cannot have any conditional branches. any
4729 // such instructions needs to be converted to unconditional form
4730 switch(Inst.getOpcode()) {
4731 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4732 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4733 }
4734 } else {
4735 // outside IT blocks we can only have unconditional branches with AL
4736 // condition code or conditional branches with non-AL condition code
David Blaikie960ea3f2014-06-08 16:18:35 +00004737 unsigned Cond = static_cast<ARMOperand &>(*Operands[CondOp]).getCondCode();
Mihai Popaad18d3c2013-08-09 10:38:32 +00004738 switch(Inst.getOpcode()) {
4739 case ARM::tB:
4740 case ARM::tBcc:
4741 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4742 break;
4743 case ARM::t2B:
4744 case ARM::t2Bcc:
4745 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4746 break;
4747 }
4748 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004749
Mihai Popaad18d3c2013-08-09 10:38:32 +00004750 // now decide on encoding size based on branch target range
4751 switch(Inst.getOpcode()) {
4752 // classify tB as either t2B or t1B based on range of immediate operand
4753 case ARM::tB: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004754 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
4755 if (!op.isSignedOffset<11, 1>() && isThumbTwo())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004756 Inst.setOpcode(ARM::t2B);
4757 break;
4758 }
4759 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4760 case ARM::tBcc: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004761 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
4762 if (!op.isSignedOffset<8, 1>() && isThumbTwo())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004763 Inst.setOpcode(ARM::t2Bcc);
4764 break;
4765 }
4766 }
David Blaikie960ea3f2014-06-08 16:18:35 +00004767 ((ARMOperand &)*Operands[ImmOp]).addImmOperands(Inst, 1);
4768 ((ARMOperand &)*Operands[CondOp]).addCondCodeOperands(Inst, 2);
Mihai Popaad18d3c2013-08-09 10:38:32 +00004769}
4770
Bill Wendlinge18980a2010-11-06 22:36:58 +00004771/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004772/// or an error. The first token must be a '[' when called.
David Blaikie960ea3f2014-06-08 16:18:35 +00004773bool ARMAsmParser::parseMemory(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004774 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004775 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004776 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004777 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004778 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004779 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004780
Sean Callanan936b0d32010-01-19 21:44:56 +00004781 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004782 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004783 if (BaseRegNum == -1)
4784 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004785
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004786 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004787 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004788 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4789 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004790 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004791
Jim Grosbachd3595712011-08-03 23:50:40 +00004792 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004793 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004794 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004795
Craig Topper062a2ba2014-04-25 05:30:21 +00004796 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
4797 ARM_AM::no_shift, 0, 0, false,
4798 S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004799
Jim Grosbach40700e02011-09-19 18:42:21 +00004800 // If there's a pre-indexing writeback marker, '!', just add it as a token
4801 // operand. It's rather odd, but syntactically valid.
4802 if (Parser.getTok().is(AsmToken::Exclaim)) {
4803 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4804 Parser.Lex(); // Eat the '!'.
4805 }
4806
Jim Grosbachd3595712011-08-03 23:50:40 +00004807 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004808 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004809
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004810 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4811 "Lost colon or comma in memory operand?!");
4812 if (Tok.is(AsmToken::Comma)) {
4813 Parser.Lex(); // Eat the comma.
4814 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004815
Jim Grosbacha95ec992011-10-11 17:29:55 +00004816 // If we have a ':', it's an alignment specifier.
4817 if (Parser.getTok().is(AsmToken::Colon)) {
4818 Parser.Lex(); // Eat the ':'.
4819 E = Parser.getTok().getLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00004820 SMLoc AlignmentLoc = Tok.getLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004821
4822 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004823 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004824 return true;
4825
4826 // The expression has to be a constant. Memory references with relocations
4827 // don't come through here, as they use the <label> forms of the relevant
4828 // instructions.
4829 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4830 if (!CE)
4831 return Error (E, "constant expression expected");
4832
4833 unsigned Align = 0;
4834 switch (CE->getValue()) {
4835 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004836 return Error(E,
4837 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4838 case 16: Align = 2; break;
4839 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004840 case 64: Align = 8; break;
4841 case 128: Align = 16; break;
4842 case 256: Align = 32; break;
4843 }
4844
4845 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004846 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004847 return Error(Parser.getTok().getLoc(), "']' expected");
4848 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004849 Parser.Lex(); // Eat right bracket token.
4850
4851 // Don't worry about range checking the value here. That's handled by
4852 // the is*() predicates.
Craig Topper062a2ba2014-04-25 05:30:21 +00004853 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004854 ARM_AM::no_shift, 0, Align,
Kevin Enderby488f20b2014-04-10 20:18:58 +00004855 false, S, E, AlignmentLoc));
Jim Grosbacha95ec992011-10-11 17:29:55 +00004856
4857 // If there's a pre-indexing writeback marker, '!', just add it as a token
4858 // operand.
4859 if (Parser.getTok().is(AsmToken::Exclaim)) {
4860 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4861 Parser.Lex(); // Eat the '!'.
4862 }
4863
4864 return false;
4865 }
4866
4867 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004868 // offset. Be friendly and also accept a plain integer (without a leading
4869 // hash) for gas compatibility.
4870 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004871 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004872 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004873 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004874 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004875 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004876
Owen Anderson967674d2011-08-29 19:36:44 +00004877 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004878 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004879 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004880 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004881
4882 // The expression has to be a constant. Memory references with relocations
4883 // don't come through here, as they use the <label> forms of the relevant
4884 // instructions.
4885 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4886 if (!CE)
4887 return Error (E, "constant expression expected");
4888
Owen Anderson967674d2011-08-29 19:36:44 +00004889 // If the constant was #-0, represent it as INT32_MIN.
4890 int32_t Val = CE->getValue();
4891 if (isNegative && Val == 0)
4892 CE = MCConstantExpr::Create(INT32_MIN, getContext());
4893
Jim Grosbachd3595712011-08-03 23:50:40 +00004894 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004895 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004896 return Error(Parser.getTok().getLoc(), "']' expected");
4897 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004898 Parser.Lex(); // Eat right bracket token.
4899
4900 // Don't worry about range checking the value here. That's handled by
4901 // the is*() predicates.
4902 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004903 ARM_AM::no_shift, 0, 0,
4904 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004905
4906 // If there's a pre-indexing writeback marker, '!', just add it as a token
4907 // operand.
4908 if (Parser.getTok().is(AsmToken::Exclaim)) {
4909 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4910 Parser.Lex(); // Eat the '!'.
4911 }
4912
4913 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004914 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004915
4916 // The register offset is optionally preceded by a '+' or '-'
4917 bool isNegative = false;
4918 if (Parser.getTok().is(AsmToken::Minus)) {
4919 isNegative = true;
4920 Parser.Lex(); // Eat the '-'.
4921 } else if (Parser.getTok().is(AsmToken::Plus)) {
4922 // Nothing to do.
4923 Parser.Lex(); // Eat the '+'.
4924 }
4925
4926 E = Parser.getTok().getLoc();
4927 int OffsetRegNum = tryParseRegister();
4928 if (OffsetRegNum == -1)
4929 return Error(E, "register expected");
4930
4931 // If there's a shift operator, handle it.
4932 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004933 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004934 if (Parser.getTok().is(AsmToken::Comma)) {
4935 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004936 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004937 return true;
4938 }
4939
4940 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004941 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004942 return Error(Parser.getTok().getLoc(), "']' expected");
4943 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004944 Parser.Lex(); // Eat right bracket token.
4945
Craig Topper062a2ba2014-04-25 05:30:21 +00004946 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004947 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00004948 S, E));
4949
Jim Grosbachc320c852011-08-05 21:28:30 +00004950 // If there's a pre-indexing writeback marker, '!', just add it as a token
4951 // operand.
4952 if (Parser.getTok().is(AsmToken::Exclaim)) {
4953 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4954 Parser.Lex(); // Eat the '!'.
4955 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004956
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004957 return false;
4958}
4959
Jim Grosbachd3595712011-08-03 23:50:40 +00004960/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004961/// ( lsl | lsr | asr | ror ) , # shift_amount
4962/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00004963/// return true if it parses a shift otherwise it returns false.
4964bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4965 unsigned &Amount) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004966 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004967 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00004968 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004969 if (Tok.isNot(AsmToken::Identifier))
4970 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00004971 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00004972 if (ShiftName == "lsl" || ShiftName == "LSL" ||
4973 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004974 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004975 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004976 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004977 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004978 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004979 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004980 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004981 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004982 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004983 else
Jim Grosbachd3595712011-08-03 23:50:40 +00004984 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00004985 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004986
Jim Grosbachd3595712011-08-03 23:50:40 +00004987 // rrx stands alone.
4988 Amount = 0;
4989 if (St != ARM_AM::rrx) {
4990 Loc = Parser.getTok().getLoc();
4991 // A '#' and a shift amount.
4992 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004993 if (HashTok.isNot(AsmToken::Hash) &&
4994 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00004995 return Error(HashTok.getLoc(), "'#' expected");
4996 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004997
Jim Grosbachd3595712011-08-03 23:50:40 +00004998 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004999 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00005000 return true;
5001 // Range check the immediate.
5002 // lsl, ror: 0 <= imm <= 31
5003 // lsr, asr: 0 <= imm <= 32
5004 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
5005 if (!CE)
5006 return Error(Loc, "shift amount must be an immediate");
5007 int64_t Imm = CE->getValue();
5008 if (Imm < 0 ||
5009 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
5010 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
5011 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00005012 // If <ShiftTy> #0, turn it into a no_shift.
5013 if (Imm == 0)
5014 St = ARM_AM::lsl;
5015 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
5016 if (Imm == 32)
5017 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00005018 Amount = Imm;
5019 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005020
5021 return false;
5022}
5023
Jim Grosbache7fbce72011-10-03 23:38:36 +00005024/// parseFPImm - A floating point immediate expression operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005025ARMAsmParser::OperandMatchResultTy
5026ARMAsmParser::parseFPImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005027 MCAsmParser &Parser = getParser();
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005028 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005029 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005030 // integer only.
5031 //
5032 // This routine still creates a generic Immediate operand, containing
5033 // a bitcast of the 64-bit floating point value. The various operands
5034 // that accept floats can check whether the value is valid for them
5035 // via the standard is*() predicates.
5036
Jim Grosbache7fbce72011-10-03 23:38:36 +00005037 SMLoc S = Parser.getTok().getLoc();
5038
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005039 if (Parser.getTok().isNot(AsmToken::Hash) &&
5040 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00005041 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00005042
5043 // Disambiguate the VMOV forms that can accept an FP immediate.
5044 // vmov.f32 <sreg>, #imm
5045 // vmov.f64 <dreg>, #imm
5046 // vmov.f32 <dreg>, #imm @ vector f32x2
5047 // vmov.f32 <qreg>, #imm @ vector f32x4
5048 //
5049 // There are also the NEON VMOV instructions which expect an
5050 // integer constant. Make sure we don't try to parse an FPImm
5051 // for these:
5052 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
David Blaikie960ea3f2014-06-08 16:18:35 +00005053 ARMOperand &TyOp = static_cast<ARMOperand &>(*Operands[2]);
5054 bool isVmovf = TyOp.isToken() &&
5055 (TyOp.getToken() == ".f32" || TyOp.getToken() == ".f64");
5056 ARMOperand &Mnemonic = static_cast<ARMOperand &>(*Operands[0]);
5057 bool isFconst = Mnemonic.isToken() && (Mnemonic.getToken() == "fconstd" ||
5058 Mnemonic.getToken() == "fconsts");
David Peixottoa872e0e2014-01-07 18:19:23 +00005059 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00005060 return MatchOperand_NoMatch;
5061
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00005062 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00005063
5064 // Handle negation, as that still comes through as a separate token.
5065 bool isNegative = false;
5066 if (Parser.getTok().is(AsmToken::Minus)) {
5067 isNegative = true;
5068 Parser.Lex();
5069 }
5070 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00005071 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00005072 if (Tok.is(AsmToken::Real) && isVmovf) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005073 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00005074 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
5075 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005076 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00005077 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005078 Operands.push_back(ARMOperand::CreateImm(
5079 MCConstantExpr::Create(IntVal, getContext()),
5080 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005081 return MatchOperand_Success;
5082 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005083 // Also handle plain integers. Instructions which allow floating point
5084 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00005085 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00005086 int64_t Val = Tok.getIntVal();
5087 Parser.Lex(); // Eat the token.
5088 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00005089 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005090 return MatchOperand_ParseFail;
5091 }
David Peixottoa872e0e2014-01-07 18:19:23 +00005092 float RealVal = ARM_AM::getFPImmFloat(Val);
5093 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
5094
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005095 Operands.push_back(ARMOperand::CreateImm(
5096 MCConstantExpr::Create(Val, getContext()), S,
5097 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005098 return MatchOperand_Success;
5099 }
5100
Jim Grosbach235c8d22012-01-19 02:47:30 +00005101 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005102 return MatchOperand_ParseFail;
5103}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005104
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005105/// Parse a arm instruction operand. For now this parses the operand regardless
5106/// of the mnemonic.
David Blaikie960ea3f2014-06-08 16:18:35 +00005107bool ARMAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005108 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005109 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005110
5111 // Check if the current operand has a custom associated parser, if so, try to
5112 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00005113 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
5114 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005115 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00005116 // If there wasn't a custom match, try the generic matcher below. Otherwise,
5117 // there was a match, but an error occurred, in which case, just return that
5118 // the operand parsing failed.
5119 if (ResTy == MatchOperand_ParseFail)
5120 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005121
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005122 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005123 default:
5124 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00005125 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00005126 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00005127 // If we've seen a branch mnemonic, the next operand must be a label. This
5128 // is true even if the label is a register name. So "br r1" means branch to
5129 // label "r1".
5130 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
5131 if (!ExpectLabel) {
5132 if (!tryParseRegisterWithWriteBack(Operands))
5133 return false;
5134 int Res = tryParseShiftRegister(Operands);
5135 if (Res == 0) // success
5136 return false;
5137 else if (Res == -1) // irrecoverable error
5138 return true;
5139 // If this is VMRS, check for the apsr_nzcv operand.
5140 if (Mnemonic == "vmrs" &&
5141 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
5142 S = Parser.getTok().getLoc();
5143 Parser.Lex();
5144 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
5145 return false;
5146 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00005147 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00005148
5149 // Fall though for the Identifier case that is not a register or a
5150 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00005151 }
Jim Grosbach4e380352011-10-26 21:14:08 +00005152 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00005153 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00005154 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00005155 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00005156 // This was not a register so parse other operands that start with an
5157 // identifier (like labels) as expressions and create them as immediates.
5158 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005159 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005160 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00005161 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005162 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00005163 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
5164 return false;
5165 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005166 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005167 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00005168 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005169 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005170 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00005171 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00005172 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005173 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00005174 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00005175
5176 if (Parser.getTok().isNot(AsmToken::Colon)) {
5177 bool isNegative = Parser.getTok().is(AsmToken::Minus);
5178 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005179 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00005180 return true;
5181 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
5182 if (CE) {
5183 int32_t Val = CE->getValue();
5184 if (isNegative && Val == 0)
5185 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
5186 }
5187 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
5188 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00005189
5190 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00005191 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00005192 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
5193 if (Parser.getTok().is(AsmToken::Exclaim)) {
5194 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
5195 Parser.getTok().getLoc()));
5196 Parser.Lex(); // Eat exclaim token
5197 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005198 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00005199 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005200 // w/ a ':' after the '#', it's just like a plain ':'.
5201 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00005202 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005203 case AsmToken::Colon: {
5204 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00005205 // FIXME: Check it's an expression prefix,
5206 // e.g. (FOO - :lower16:BAR) isn't legal.
5207 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005208 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005209 return true;
5210
Evan Cheng965b3c72011-01-13 07:58:56 +00005211 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005212 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005213 return true;
5214
Evan Cheng965b3c72011-01-13 07:58:56 +00005215 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00005216 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00005217 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00005218 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00005219 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005220 }
David Peixottoe407d092013-12-19 18:12:36 +00005221 case AsmToken::Equal: {
5222 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
5223 return Error(Parser.getTok().getLoc(), "unexpected token in operand");
5224
David Peixottoe407d092013-12-19 18:12:36 +00005225 Parser.Lex(); // Eat '='
5226 const MCExpr *SubExprVal;
5227 if (getParser().parseExpression(SubExprVal))
5228 return true;
5229 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
5230
David Peixottob9b73622014-02-04 17:22:40 +00005231 const MCExpr *CPLoc = getTargetStreamer().addConstantPoolEntry(SubExprVal);
David Peixottoe407d092013-12-19 18:12:36 +00005232 Operands.push_back(ARMOperand::CreateImm(CPLoc, S, E));
5233 return false;
5234 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005235 }
5236}
5237
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005238// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00005239// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005240bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005241 MCAsmParser &Parser = getParser();
Evan Cheng965b3c72011-01-13 07:58:56 +00005242 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005243
Saleem Abdulrasool435f4562014-01-10 04:38:40 +00005244 // consume an optional '#' (GNU compatibility)
5245 if (getLexer().is(AsmToken::Hash))
5246 Parser.Lex();
5247
Jason W Kim1f7bc072011-01-11 23:53:41 +00005248 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00005249 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00005250 Parser.Lex(); // Eat ':'
5251
5252 if (getLexer().isNot(AsmToken::Identifier)) {
5253 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
5254 return true;
5255 }
5256
5257 StringRef IDVal = Parser.getTok().getIdentifier();
5258 if (IDVal == "lower16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00005259 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005260 } else if (IDVal == "upper16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00005261 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005262 } else {
5263 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
5264 return true;
5265 }
5266 Parser.Lex();
5267
5268 if (getLexer().isNot(AsmToken::Colon)) {
5269 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
5270 return true;
5271 }
5272 Parser.Lex(); // Eat the last ':'
5273 return false;
5274}
5275
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005276/// \brief Given a mnemonic, split out possible predication code and carry
5277/// setting letters to form a canonical mnemonic and flags.
5278//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005279// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005280// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005281StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005282 unsigned &PredicationCode,
5283 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005284 unsigned &ProcessorIMod,
5285 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005286 PredicationCode = ARMCC::AL;
5287 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005288 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005289
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005290 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005291 //
5292 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005293 if ((Mnemonic == "movs" && isThumb()) ||
5294 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
5295 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
5296 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
5297 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00005298 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005299 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
5300 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00005301 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00005302 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00005303 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
5304 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
Charlie Turner4d88ae22014-12-01 08:33:28 +00005305 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic == "hvc" ||
5306 Mnemonic.startswith("vsel"))
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005307 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005308
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005309 // First, split out any predication code. Ignore mnemonics we know aren't
5310 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00005311 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00005312 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00005313 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00005314 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005315 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
5316 .Case("eq", ARMCC::EQ)
5317 .Case("ne", ARMCC::NE)
5318 .Case("hs", ARMCC::HS)
5319 .Case("cs", ARMCC::HS)
5320 .Case("lo", ARMCC::LO)
5321 .Case("cc", ARMCC::LO)
5322 .Case("mi", ARMCC::MI)
5323 .Case("pl", ARMCC::PL)
5324 .Case("vs", ARMCC::VS)
5325 .Case("vc", ARMCC::VC)
5326 .Case("hi", ARMCC::HI)
5327 .Case("ls", ARMCC::LS)
5328 .Case("ge", ARMCC::GE)
5329 .Case("lt", ARMCC::LT)
5330 .Case("gt", ARMCC::GT)
5331 .Case("le", ARMCC::LE)
5332 .Case("al", ARMCC::AL)
5333 .Default(~0U);
5334 if (CC != ~0U) {
5335 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
5336 PredicationCode = CC;
5337 }
Bill Wendling193961b2010-10-29 23:50:21 +00005338 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005339
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005340 // Next, determine if we have a carry setting bit. We explicitly ignore all
5341 // the instructions we know end in 's'.
5342 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00005343 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005344 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
5345 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
5346 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00005347 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00005348 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00005349 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00005350 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00005351 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00005352 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005353 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
5354 CarrySetting = true;
5355 }
5356
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005357 // The "cps" instruction can have a interrupt mode operand which is glued into
5358 // the mnemonic. Check if this is the case, split it and parse the imod op
5359 if (Mnemonic.startswith("cps")) {
5360 // Split out any imod code.
5361 unsigned IMod =
5362 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
5363 .Case("ie", ARM_PROC::IE)
5364 .Case("id", ARM_PROC::ID)
5365 .Default(~0U);
5366 if (IMod != ~0U) {
5367 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
5368 ProcessorIMod = IMod;
5369 }
5370 }
5371
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005372 // The "it" instruction has the condition mask on the end of the mnemonic.
5373 if (Mnemonic.startswith("it")) {
5374 ITMask = Mnemonic.slice(2, Mnemonic.size());
5375 Mnemonic = Mnemonic.slice(0, 2);
5376 }
5377
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005378 return Mnemonic;
5379}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005380
5381/// \brief Given a canonical mnemonic, determine if the instruction ever allows
5382/// inclusion of carry set or predication code operands.
5383//
5384// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +00005385void ARMAsmParser::
Amara Emerson33089092013-09-19 11:59:01 +00005386getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
5387 bool &CanAcceptCarrySet, bool &CanAcceptPredicationCode) {
Daniel Dunbar09264122011-01-11 19:06:29 +00005388 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
5389 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00005390 Mnemonic == "add" || Mnemonic == "adc" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00005391 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00005392 Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00005393 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00005394 Mnemonic == "sbc" || Mnemonic == "eor" || Mnemonic == "neg" ||
Evan Chengaca6c822012-04-11 00:13:00 +00005395 Mnemonic == "vfm" || Mnemonic == "vfnm" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00005396 (!isThumb() && (Mnemonic == "smull" || Mnemonic == "mov" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00005397 Mnemonic == "mla" || Mnemonic == "smlal" ||
5398 Mnemonic == "umlal" || Mnemonic == "umull"))) {
Daniel Dunbar09264122011-01-11 19:06:29 +00005399 CanAcceptCarrySet = true;
Jim Grosbach6c45b752011-09-16 16:39:25 +00005400 } else
Daniel Dunbar09264122011-01-11 19:06:29 +00005401 CanAcceptCarrySet = false;
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005402
Tim Northover2c45a382013-06-26 16:52:40 +00005403 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
5404 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00005405 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic == "udf" ||
5406 Mnemonic.startswith("crc32") || Mnemonic.startswith("cps") ||
5407 Mnemonic.startswith("vsel") ||
Joey Gouly2d0175e2013-07-09 09:59:04 +00005408 Mnemonic == "vmaxnm" || Mnemonic == "vminnm" || Mnemonic == "vcvta" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00005409 Mnemonic == "vcvtn" || Mnemonic == "vcvtp" || Mnemonic == "vcvtm" ||
5410 Mnemonic == "vrinta" || Mnemonic == "vrintn" || Mnemonic == "vrintp" ||
Charlie Turner4d88ae22014-12-01 08:33:28 +00005411 Mnemonic == "vrintm" || Mnemonic.startswith("aes") || Mnemonic == "hvc" ||
Amara Emerson33089092013-09-19 11:59:01 +00005412 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
5413 (FullInst.startswith("vmull") && FullInst.endswith(".p64"))) {
Tim Northover2c45a382013-06-26 16:52:40 +00005414 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005415 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00005416 } else if (!isThumb()) {
5417 // Some instructions are only predicable in Thumb mode
5418 CanAcceptPredicationCode
5419 = Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
5420 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
5421 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
5422 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
5423 Mnemonic != "ldc2" && Mnemonic != "ldc2l" &&
5424 Mnemonic != "stc2" && Mnemonic != "stc2l" &&
5425 !Mnemonic.startswith("rfe") && !Mnemonic.startswith("srs");
5426 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00005427 if (hasV6MOps())
5428 CanAcceptPredicationCode = Mnemonic != "movs";
5429 else
5430 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00005431 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005432 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005433}
5434
Jim Grosbach7283da92011-08-16 21:12:37 +00005435bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
David Blaikie960ea3f2014-06-08 16:18:35 +00005436 OperandVector &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005437 // FIXME: This is all horribly hacky. We really need a better way to deal
5438 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00005439
5440 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
5441 // another does not. Specifically, the MOVW instruction does not. So we
5442 // special case it here and remove the defaulted (non-setting) cc_out
5443 // operand if that's the instruction we're trying to match.
5444 //
5445 // We do this as post-processing of the explicit operands rather than just
5446 // conditionally adding the cc_out in the first place because we need
5447 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00005448 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00005449 !static_cast<ARMOperand &>(*Operands[4]).isModImm() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005450 static_cast<ARMOperand &>(*Operands[4]).isImm0_65535Expr() &&
5451 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach7283da92011-08-16 21:12:37 +00005452 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005453
5454 // Register-register 'add' for thumb does not have a cc_out operand
5455 // when there are only two register operands.
5456 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005457 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5458 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5459 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005460 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005461 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005462 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
5463 // have to check the immediate range here since Thumb2 has a variant
5464 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005465 if (((isThumb() && Mnemonic == "add") ||
5466 (isThumbTwo() && Mnemonic == "sub")) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005467 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5468 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5469 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::SP &&
5470 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5471 ((Mnemonic == "add" && static_cast<ARMOperand &>(*Operands[5]).isReg()) ||
5472 static_cast<ARMOperand &>(*Operands[5]).isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005473 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005474 // For Thumb2, add/sub immediate does not have a cc_out operand for the
5475 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005476 // selecting via the generic "add" mnemonic, so to know that we
5477 // should remove the cc_out operand, we have to explicitly check that
5478 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005479 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005480 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5481 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5482 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005483 // Nest conditions rather than one big 'if' statement for readability.
5484 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005485 // If both registers are low, we're in an IT block, and the immediate is
5486 // in range, we should use encoding T1 instead, which has a cc_out.
5487 if (inITBlock() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005488 isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) &&
5489 isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) &&
5490 static_cast<ARMOperand &>(*Operands[5]).isImm0_7())
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005491 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005492 // Check against T3. If the second register is the PC, this is an
5493 // alternate form of ADR, which uses encoding T4, so check for that too.
David Blaikie960ea3f2014-06-08 16:18:35 +00005494 if (static_cast<ARMOperand &>(*Operands[4]).getReg() != ARM::PC &&
5495 static_cast<ARMOperand &>(*Operands[5]).isT2SOImm())
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005496 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005497
5498 // Otherwise, we use encoding T4, which does not have a cc_out
5499 // operand.
5500 return true;
5501 }
5502
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005503 // The thumb2 multiply instruction doesn't have a CCOut register, so
5504 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5505 // use the 16-bit encoding or not.
5506 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005507 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5508 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5509 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5510 static_cast<ARMOperand &>(*Operands[5]).isReg() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005511 // If the registers aren't low regs, the destination reg isn't the
5512 // same as one of the source regs, or the cc_out operand is zero
5513 // outside of an IT block, we have to use the 32-bit encoding, so
5514 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005515 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5516 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
5517 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[5]).getReg()) ||
5518 !inITBlock() || (static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5519 static_cast<ARMOperand &>(*Operands[5]).getReg() &&
5520 static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5521 static_cast<ARMOperand &>(*Operands[4]).getReg())))
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005522 return true;
5523
Jim Grosbachefa7e952011-11-15 19:55:16 +00005524 // Also check the 'mul' syntax variant that doesn't specify an explicit
5525 // destination register.
5526 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005527 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5528 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5529 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
Jim Grosbachefa7e952011-11-15 19:55:16 +00005530 // If the registers aren't low regs or the cc_out operand is zero
5531 // outside of an IT block, we have to use the 32-bit encoding, so
5532 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005533 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5534 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
Jim Grosbachefa7e952011-11-15 19:55:16 +00005535 !inITBlock()))
5536 return true;
5537
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005538
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005539
Jim Grosbach4b701af2011-08-24 21:42:27 +00005540 // Register-register 'add/sub' for thumb does not have a cc_out operand
5541 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5542 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5543 // right, this will result in better diagnostics (which operand is off)
5544 // anyway.
5545 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5546 (Operands.size() == 5 || Operands.size() == 6) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005547 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5548 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::SP &&
5549 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5550 (static_cast<ARMOperand &>(*Operands[4]).isImm() ||
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005551 (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005552 static_cast<ARMOperand &>(*Operands[5]).isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005553 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005554
Jim Grosbach7283da92011-08-16 21:12:37 +00005555 return false;
5556}
5557
David Blaikie960ea3f2014-06-08 16:18:35 +00005558bool ARMAsmParser::shouldOmitPredicateOperand(StringRef Mnemonic,
5559 OperandVector &Operands) {
Joey Goulye8602552013-07-19 16:34:16 +00005560 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5561 unsigned RegIdx = 3;
5562 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005563 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".f32") {
5564 if (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
5565 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".f32")
Joey Goulye8602552013-07-19 16:34:16 +00005566 RegIdx = 4;
5567
David Blaikie960ea3f2014-06-08 16:18:35 +00005568 if (static_cast<ARMOperand &>(*Operands[RegIdx]).isReg() &&
5569 (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(
5570 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg()) ||
5571 ARMMCRegisterClasses[ARM::QPRRegClassID].contains(
5572 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg())))
Joey Goulye8602552013-07-19 16:34:16 +00005573 return true;
5574 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005575 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005576}
5577
Jim Grosbach12952fe2011-11-11 23:08:10 +00005578static bool isDataTypeToken(StringRef Tok) {
5579 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5580 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5581 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5582 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5583 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5584 Tok == ".f" || Tok == ".d";
5585}
5586
5587// FIXME: This bit should probably be handled via an explicit match class
5588// in the .td files that matches the suffix instead of having it be
5589// a literal string token the way it is now.
5590static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5591 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5592}
Tim Northover26bb14e2014-08-18 11:49:42 +00005593static void applyMnemonicAliases(StringRef &Mnemonic, uint64_t Features,
Chad Rosier9f7a2212013-04-18 22:35:36 +00005594 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005595
5596static bool RequiresVFPRegListValidation(StringRef Inst,
5597 bool &AcceptSinglePrecisionOnly,
5598 bool &AcceptDoublePrecisionOnly) {
5599 if (Inst.size() < 7)
5600 return false;
5601
5602 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5603 StringRef AddressingMode = Inst.substr(4, 2);
5604 if (AddressingMode == "ia" || AddressingMode == "db" ||
5605 AddressingMode == "ea" || AddressingMode == "fd") {
5606 AcceptSinglePrecisionOnly = Inst[6] == 's';
5607 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5608 return true;
5609 }
5610 }
5611
5612 return false;
5613}
5614
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005615/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005616bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +00005617 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005618 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005619 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005620 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005621 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005622 bool AcceptDoublePrecisionOnly;
5623 RequireVFPRegisterListCheck =
5624 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5625 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005626
Jim Grosbach8be2f652011-12-09 23:34:09 +00005627 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005628 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005629 // The generic tblgen'erated code does this later, at the start of
5630 // MatchInstructionImpl(), but that's too late for aliases that include
5631 // any sort of suffix.
Tim Northover26bb14e2014-08-18 11:49:42 +00005632 uint64_t AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005633 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5634 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005635
Jim Grosbachab5830e2011-12-14 02:16:11 +00005636 // First check for the ARM-specific .req directive.
5637 if (Parser.getTok().is(AsmToken::Identifier) &&
5638 Parser.getTok().getIdentifier() == ".req") {
5639 parseDirectiveReq(Name, NameLoc);
5640 // We always return 'error' for this, as we're done with this
5641 // statement and don't need to match the 'instruction."
5642 return true;
5643 }
5644
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005645 // Create the leading tokens for the mnemonic, split by '.' characters.
5646 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005647 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005648
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005649 // Split out the predication code and carry setting flag from the mnemonic.
5650 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005651 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005652 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005653 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005654 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005655 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005656
Jim Grosbach1c171b12011-08-25 17:23:55 +00005657 // In Thumb1, only the branch (B) instruction can be predicated.
5658 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005659 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005660 return Error(NameLoc, "conditional execution not supported in Thumb1");
5661 }
5662
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005663 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5664
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005665 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5666 // is the mask as it will be for the IT encoding if the conditional
5667 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5668 // where the conditional bit0 is zero, the instruction post-processing
5669 // will adjust the mask accordingly.
5670 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005671 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5672 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005673 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005674 return Error(Loc, "too many conditions on IT instruction");
5675 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005676 unsigned Mask = 8;
5677 for (unsigned i = ITMask.size(); i != 0; --i) {
5678 char pos = ITMask[i - 1];
5679 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005680 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005681 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005682 }
5683 Mask >>= 1;
5684 if (ITMask[i - 1] == 't')
5685 Mask |= 8;
5686 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005687 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005688 }
5689
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005690 // FIXME: This is all a pretty gross hack. We should automatically handle
5691 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005692
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005693 // Next, add the CCOut and ConditionCode operands, if needed.
5694 //
5695 // For mnemonics which can ever incorporate a carry setting bit or predication
5696 // code, our matching model involves us always generating CCOut and
5697 // ConditionCode operands to match the mnemonic "as written" and then we let
5698 // the matcher deal with finding the right instruction or generating an
5699 // appropriate error.
5700 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005701 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005702
Jim Grosbach03a8a162011-07-14 22:04:21 +00005703 // If we had a carry-set on an instruction that can't do that, issue an
5704 // error.
5705 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005706 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005707 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005708 "' can not set flags, but 's' suffix specified");
5709 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005710 // If we had a predication code on an instruction that can't do that, issue an
5711 // error.
5712 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005713 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005714 return Error(NameLoc, "instruction '" + Mnemonic +
5715 "' is not predicable, but condition code specified");
5716 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005717
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005718 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005719 if (CanAcceptCarrySet) {
5720 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005721 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005722 Loc));
5723 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005724
5725 // Add the predication code operand, if necessary.
5726 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005727 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5728 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005729 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005730 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005731 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005732
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005733 // Add the processor imod operand, if necessary.
5734 if (ProcessorIMod) {
5735 Operands.push_back(ARMOperand::CreateImm(
5736 MCConstantExpr::Create(ProcessorIMod, getContext()),
5737 NameLoc, NameLoc));
Oliver Stannard1ae8b472014-09-24 14:20:01 +00005738 } else if (Mnemonic == "cps" && isMClass()) {
5739 return Error(NameLoc, "instruction 'cps' requires effect for M-class");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005740 }
5741
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005742 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005743 while (Next != StringRef::npos) {
5744 Start = Next;
5745 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005746 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005747
Jim Grosbach12952fe2011-11-11 23:08:10 +00005748 // Some NEON instructions have an optional datatype suffix that is
5749 // completely ignored. Check for that.
5750 if (isDataTypeToken(ExtraToken) &&
5751 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5752 continue;
5753
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005754 // For for ARM mode generate an error if the .n qualifier is used.
5755 if (ExtraToken == ".n" && !isThumb()) {
5756 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
Saleem Abdulrasoolbdae4b82014-01-12 05:25:44 +00005757 Parser.eatToEndOfStatement();
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005758 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5759 "arm mode");
5760 }
5761
5762 // The .n qualifier is always discarded as that is what the tables
5763 // and matcher expect. In ARM mode the .w qualifier has no effect,
5764 // so discard it to avoid errors that can be caused by the matcher.
5765 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005766 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5767 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5768 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005769 }
5770
5771 // Read the remaining operands.
5772 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005773 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005774 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005775 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005776 return true;
5777 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005778
5779 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005780 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005781
5782 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005783 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005784 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005785 return true;
5786 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005787 }
5788 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005789
Chris Lattnera2a9d162010-09-11 16:18:25 +00005790 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005791 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005792 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005793 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005794 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005795
Chris Lattner91689c12010-09-08 05:10:46 +00005796 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005797
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005798 if (RequireVFPRegisterListCheck) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005799 ARMOperand &Op = static_cast<ARMOperand &>(*Operands.back());
5800 if (AcceptSinglePrecisionOnly && !Op.isSPRRegList())
5801 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005802 "VFP/Neon single precision register expected");
David Blaikie960ea3f2014-06-08 16:18:35 +00005803 if (AcceptDoublePrecisionOnly && !Op.isDPRRegList())
5804 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005805 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005806 }
5807
Jim Grosbach7283da92011-08-16 21:12:37 +00005808 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5809 // do and don't have a cc_out optional-def operand. With some spot-checks
5810 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005811 // parse and adjust accordingly before actually matching. We shouldn't ever
5812 // try to remove a cc_out operand that was explicitly set on the the
5813 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5814 // table driven matcher doesn't fit well with the ARM instruction set.
David Blaikie960ea3f2014-06-08 16:18:35 +00005815 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands))
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005816 Operands.erase(Operands.begin() + 1);
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005817
Joey Goulye8602552013-07-19 16:34:16 +00005818 // Some instructions have the same mnemonic, but don't always
5819 // have a predicate. Distinguish them here and delete the
5820 // predicate if needed.
David Blaikie960ea3f2014-06-08 16:18:35 +00005821 if (shouldOmitPredicateOperand(Mnemonic, Operands))
Joey Goulye8602552013-07-19 16:34:16 +00005822 Operands.erase(Operands.begin() + 1);
Joey Goulye8602552013-07-19 16:34:16 +00005823
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005824 // ARM mode 'blx' need special handling, as the register operand version
5825 // is predicable, but the label operand version is not. So, we can't rely
5826 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00005827 // a k_CondCode operand in the list. If we're trying to match the label
5828 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005829 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005830 static_cast<ARMOperand &>(*Operands[2]).isImm())
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005831 Operands.erase(Operands.begin() + 1);
Jim Grosbach8cffa282011-08-11 23:51:13 +00005832
Weiming Zhao8f56f882012-11-16 21:55:34 +00005833 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
5834 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
5835 // a single GPRPair reg operand is used in the .td file to replace the two
5836 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
5837 // expressed as a GPRPair, so we have to manually merge them.
5838 // FIXME: We would really like to be able to tablegen'erate this.
5839 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00005840 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
5841 Mnemonic == "stlexd")) {
5842 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005843 unsigned Idx = isLoad ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00005844 ARMOperand &Op1 = static_cast<ARMOperand &>(*Operands[Idx]);
5845 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[Idx + 1]);
Weiming Zhao8f56f882012-11-16 21:55:34 +00005846
5847 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
5848 // Adjust only if Op1 and Op2 are GPRs.
David Blaikie960ea3f2014-06-08 16:18:35 +00005849 if (Op1.isReg() && Op2.isReg() && MRC.contains(Op1.getReg()) &&
5850 MRC.contains(Op2.getReg())) {
5851 unsigned Reg1 = Op1.getReg();
5852 unsigned Reg2 = Op2.getReg();
Weiming Zhao8f56f882012-11-16 21:55:34 +00005853 unsigned Rt = MRI->getEncodingValue(Reg1);
5854 unsigned Rt2 = MRI->getEncodingValue(Reg2);
5855
5856 // Rt2 must be Rt + 1 and Rt must be even.
5857 if (Rt + 1 != Rt2 || (Rt & 1)) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005858 Error(Op2.getStartLoc(), isLoad
5859 ? "destination operands must be sequential"
5860 : "source operands must be sequential");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005861 return true;
5862 }
5863 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
5864 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
David Blaikie960ea3f2014-06-08 16:18:35 +00005865 Operands[Idx] =
5866 ARMOperand::CreateReg(NewReg, Op1.getStartLoc(), Op2.getEndLoc());
5867 Operands.erase(Operands.begin() + Idx + 1);
Weiming Zhao8f56f882012-11-16 21:55:34 +00005868 }
5869 }
5870
Renato Golin36c626e2014-09-26 16:14:29 +00005871 // If first 2 operands of a 3 operand instruction are the same
5872 // then transform to 2 operand version of the same instruction
5873 // e.g. 'adds r0, r0, #1' transforms to 'adds r0, #1'
5874 // FIXME: We would really like to be able to tablegen'erate this.
5875 if (isThumbOne() && Operands.size() == 6 &&
5876 (Mnemonic == "add" || Mnemonic == "sub" || Mnemonic == "and" ||
5877 Mnemonic == "eor" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
5878 Mnemonic == "asr" || Mnemonic == "adc" || Mnemonic == "sbc" ||
5879 Mnemonic == "ror" || Mnemonic == "orr" || Mnemonic == "bic")) {
5880 ARMOperand &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5881 ARMOperand &Op4 = static_cast<ARMOperand &>(*Operands[4]);
5882 ARMOperand &Op5 = static_cast<ARMOperand &>(*Operands[5]);
5883
5884 // If both registers are the same then remove one of them from
5885 // the operand list.
5886 if (Op3.isReg() && Op4.isReg() && Op3.getReg() == Op4.getReg()) {
5887 // If 3rd operand (variable Op5) is a register and the instruction is adds/sub
5888 // then do not transform as the backend already handles this instruction
5889 // correctly.
5890 if (!Op5.isReg() || !((Mnemonic == "add" && CarrySetting) || Mnemonic == "sub")) {
5891 Operands.erase(Operands.begin() + 3);
5892 if (Mnemonic == "add" && !CarrySetting) {
5893 // Special case for 'add' (not 'adds') instruction must
5894 // remove the CCOut operand as well.
5895 Operands.erase(Operands.begin() + 1);
5896 }
5897 }
5898 }
5899 }
5900
5901 // If instruction is 'add' and first two register operands
5902 // use SP register, then remove one of the SP registers from
5903 // the instruction.
5904 // FIXME: We would really like to be able to tablegen'erate this.
5905 if (isThumbOne() && Operands.size() == 5 && Mnemonic == "add" && !CarrySetting) {
5906 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[2]);
5907 ARMOperand &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5908 if (Op2.isReg() && Op3.isReg() && Op2.getReg() == ARM::SP && Op3.getReg() == ARM::SP) {
5909 Operands.erase(Operands.begin() + 2);
5910 }
5911 }
5912
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005913 // GNU Assembler extension (compatibility)
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005914 if ((Mnemonic == "ldrd" || Mnemonic == "strd")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005915 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[2]);
5916 ARMOperand &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5917 if (Op3.isMem()) {
5918 assert(Op2.isReg() && "expected register argument");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005919
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005920 unsigned SuperReg = MRI->getMatchingSuperReg(
David Blaikie960ea3f2014-06-08 16:18:35 +00005921 Op2.getReg(), ARM::gsub_0, &MRI->getRegClass(ARM::GPRPairRegClassID));
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005922
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005923 assert(SuperReg && "expected register pair");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005924
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005925 unsigned PairedReg = MRI->getSubReg(SuperReg, ARM::gsub_1);
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005926
David Blaikie960ea3f2014-06-08 16:18:35 +00005927 Operands.insert(
5928 Operands.begin() + 3,
5929 ARMOperand::CreateReg(PairedReg, Op2.getStartLoc(), Op2.getEndLoc()));
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005930 }
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005931 }
5932
Kevin Enderby78f95722013-07-31 21:05:30 +00005933 // FIXME: As said above, this is all a pretty gross hack. This instruction
5934 // does not fit with other "subs" and tblgen.
5935 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
5936 // so the Mnemonic is the original name "subs" and delete the predicate
5937 // operand so it will match the table entry.
5938 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005939 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5940 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::PC &&
5941 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5942 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::LR &&
5943 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
5944 Operands.front() = ARMOperand::CreateToken(Name, NameLoc);
Kevin Enderby78f95722013-07-31 21:05:30 +00005945 Operands.erase(Operands.begin() + 1);
Kevin Enderby78f95722013-07-31 21:05:30 +00005946 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00005947 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00005948}
5949
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005950// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00005951
5952// return 'true' if register list contains non-low GPR registers,
5953// 'false' otherwise. If Reg is in the register list or is HiReg, set
5954// 'containsReg' to true.
5955static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
5956 unsigned HiReg, bool &containsReg) {
5957 containsReg = false;
5958 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5959 unsigned OpReg = Inst.getOperand(i).getReg();
5960 if (OpReg == Reg)
5961 containsReg = true;
5962 // Anything other than a low register isn't legal here.
5963 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
5964 return true;
5965 }
5966 return false;
5967}
5968
Rafael Espindola5403da42014-12-04 14:10:20 +00005969// Check if the specified regisgter is in the register list of the inst,
Jim Grosbacha31f2232011-09-07 18:05:34 +00005970// starting at the indicated operand number.
Rafael Espindola5403da42014-12-04 14:10:20 +00005971static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005972 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5973 unsigned OpReg = Inst.getOperand(i).getReg();
Rafael Espindola5403da42014-12-04 14:10:20 +00005974 if (OpReg == Reg)
5975 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00005976 }
5977 return false;
5978}
5979
Richard Barton8d519fe2013-09-05 14:14:19 +00005980// Return true if instruction has the interesting property of being
5981// allowed in IT blocks, but not being predicable.
5982static bool instIsBreakpoint(const MCInst &Inst) {
5983 return Inst.getOpcode() == ARM::tBKPT ||
5984 Inst.getOpcode() == ARM::BKPT ||
5985 Inst.getOpcode() == ARM::tHLT ||
5986 Inst.getOpcode() == ARM::HLT;
5987
5988}
5989
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00005990bool ARMAsmParser::validatetLDMRegList(MCInst Inst,
5991 const OperandVector &Operands,
5992 unsigned ListNo, bool IsPop) {
5993 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
5994 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
5995
5996 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
5997 bool ListContainsLR = listContainsReg(Inst, ListNo, ARM::LR);
5998 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
5999
6000 if (!IsPop && ListContainsSP)
6001 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6002 "SP may not be in the register list");
6003 else if (ListContainsPC && ListContainsLR)
6004 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6005 "PC and LR may not be in the register list simultaneously");
6006 else if (inITBlock() && !lastInITBlock() && ListContainsPC)
6007 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6008 "instruction must be outside of IT block or the last "
6009 "instruction in an IT block");
6010 return false;
6011}
6012
6013bool ARMAsmParser::validatetSTMRegList(MCInst Inst,
6014 const OperandVector &Operands,
6015 unsigned ListNo) {
6016 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
6017 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
6018
6019 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
6020 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6021
6022 if (ListContainsSP && ListContainsPC)
6023 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6024 "SP and PC may not be in the register list");
6025 else if (ListContainsSP)
6026 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6027 "SP may not be in the register list");
6028 else if (ListContainsPC)
6029 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6030 "PC may not be in the register list");
6031 return false;
6032}
6033
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006034// FIXME: We would really like to be able to tablegen'erate this.
David Blaikie960ea3f2014-06-08 16:18:35 +00006035bool ARMAsmParser::validateInstruction(MCInst &Inst,
6036 const OperandVector &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00006037 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00006038 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00006039
Jim Grosbached16ec42011-08-29 22:24:09 +00006040 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00006041 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00006042 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00006043 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006044 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00006045 if (ITState.FirstCond)
6046 ITState.FirstCond = false;
6047 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00006048 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00006049 // The instruction must be predicable.
6050 if (!MCID.isPredicable())
6051 return Error(Loc, "instructions in IT block must be predicable");
6052 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00006053 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00006054 ARMCC::getOppositeCondition(ITState.Cond);
6055 if (Cond != ITCond) {
6056 // Find the condition code Operand to get its SMLoc information.
6057 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00006058 for (unsigned I = 1; I < Operands.size(); ++I)
David Blaikie960ea3f2014-06-08 16:18:35 +00006059 if (static_cast<ARMOperand &>(*Operands[I]).isCondCode())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006060 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00006061 return Error(CondLoc, "incorrect condition in IT block; got '" +
6062 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
6063 "', but expected '" +
6064 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
6065 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00006066 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00006067 } else if (isThumbTwo() && MCID.isPredicable() &&
6068 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00006069 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
6070 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00006071 return Error(Loc, "predicated instructions must be in IT block");
6072
Tilmann Scheller255722b2013-09-30 16:11:48 +00006073 const unsigned Opcode = Inst.getOpcode();
6074 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00006075 case ARM::LDRD:
6076 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006077 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00006078 const unsigned RtReg = Inst.getOperand(0).getReg();
6079
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006080 // Rt can't be R14.
6081 if (RtReg == ARM::LR)
6082 return Error(Operands[3]->getStartLoc(),
6083 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006084
6085 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006086 // Rt must be even-numbered.
6087 if ((Rt & 1) == 1)
6088 return Error(Operands[3]->getStartLoc(),
6089 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006090
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006091 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00006092 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006093 if (Rt2 != Rt + 1)
6094 return Error(Operands[3]->getStartLoc(),
6095 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006096
6097 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
6098 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
6099 // For addressing modes with writeback, the base register needs to be
6100 // different from the destination registers.
6101 if (Rn == Rt || Rn == Rt2)
6102 return Error(Operands[3]->getStartLoc(),
6103 "base register needs to be different from destination "
6104 "registers");
6105 }
6106
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006107 return false;
6108 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006109 case ARM::t2LDRDi8:
6110 case ARM::t2LDRD_PRE:
6111 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00006112 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006113 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6114 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6115 if (Rt2 == Rt)
6116 return Error(Operands[3]->getStartLoc(),
6117 "destination operands can't be identical");
6118 return false;
6119 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00006120 case ARM::STRD: {
6121 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006122 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6123 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00006124 if (Rt2 != Rt + 1)
6125 return Error(Operands[3]->getStartLoc(),
6126 "source operands must be sequential");
6127 return false;
6128 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00006129 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006130 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006131 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006132 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6133 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006134 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00006135 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006136 "source operands must be sequential");
6137 return false;
6138 }
Tilmann Scheller3352a582014-07-23 12:38:17 +00006139 case ARM::STR_PRE_IMM:
6140 case ARM::STR_PRE_REG:
6141 case ARM::STR_POST_IMM:
Tilmann Scheller27272792014-07-23 13:03:47 +00006142 case ARM::STR_POST_REG:
Tilmann Scheller96ef72e2014-07-24 09:55:46 +00006143 case ARM::STRH_PRE:
6144 case ARM::STRH_POST:
Tilmann Scheller27272792014-07-23 13:03:47 +00006145 case ARM::STRB_PRE_IMM:
6146 case ARM::STRB_PRE_REG:
6147 case ARM::STRB_POST_IMM:
6148 case ARM::STRB_POST_REG: {
Tilmann Scheller3352a582014-07-23 12:38:17 +00006149 // Rt must be different from Rn.
6150 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6151 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6152
6153 if (Rt == Rn)
6154 return Error(Operands[3]->getStartLoc(),
6155 "source register and base register can't be identical");
6156 return false;
6157 }
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006158 case ARM::LDR_PRE_IMM:
6159 case ARM::LDR_PRE_REG:
6160 case ARM::LDR_POST_IMM:
Tilmann Scheller8ff079c2014-08-01 11:33:47 +00006161 case ARM::LDR_POST_REG:
6162 case ARM::LDRH_PRE:
6163 case ARM::LDRH_POST:
6164 case ARM::LDRSH_PRE:
Tilmann Scheller7cc0ed42014-08-01 12:08:04 +00006165 case ARM::LDRSH_POST:
6166 case ARM::LDRB_PRE_IMM:
6167 case ARM::LDRB_PRE_REG:
6168 case ARM::LDRB_POST_IMM:
6169 case ARM::LDRB_POST_REG:
6170 case ARM::LDRSB_PRE:
6171 case ARM::LDRSB_POST: {
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006172 // Rt must be different from Rn.
6173 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6174 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6175
6176 if (Rt == Rn)
6177 return Error(Operands[3]->getStartLoc(),
6178 "destination register and base register can't be identical");
6179 return false;
6180 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00006181 case ARM::SBFX:
6182 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006183 // Width must be in range [1, 32-lsb].
6184 unsigned LSB = Inst.getOperand(2).getImm();
6185 unsigned Widthm1 = Inst.getOperand(3).getImm();
6186 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00006187 return Error(Operands[5]->getStartLoc(),
6188 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00006189 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00006190 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006191 // Notionally handles ARM::tLDMIA_UPD too.
6192 case ARM::tLDMIA: {
6193 // If we're parsing Thumb2, the .w variant is available and handles
6194 // most cases that are normally illegal for a Thumb1 LDM instruction.
6195 // We'll make the transformation in processInstruction() if necessary.
6196 //
6197 // Thumb LDM instructions are writeback iff the base register is not
6198 // in the register list.
6199 unsigned Rn = Inst.getOperand(0).getReg();
6200 bool HasWritebackToken =
6201 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
6202 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
6203 bool ListContainsBase;
6204 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
6205 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
6206 "registers must be in range r0-r7");
6207 // If we should have writeback, then there should be a '!' token.
6208 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
6209 return Error(Operands[2]->getStartLoc(),
6210 "writeback operator '!' expected");
6211 // If we should not have writeback, there must not be a '!'. This is
6212 // true even for the 32-bit wide encodings.
6213 if (ListContainsBase && HasWritebackToken)
6214 return Error(Operands[3]->getStartLoc(),
6215 "writeback operator '!' not allowed when base register "
6216 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006217
6218 if (validatetLDMRegList(Inst, Operands, 3))
6219 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006220 break;
6221 }
Tim Northover08a86602013-10-22 19:00:39 +00006222 case ARM::LDMIA_UPD:
6223 case ARM::LDMDB_UPD:
6224 case ARM::LDMIB_UPD:
6225 case ARM::LDMDA_UPD:
6226 // ARM variants loading and updating the same register are only officially
6227 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
6228 if (!hasV7Ops())
6229 break;
Rafael Espindola5403da42014-12-04 14:10:20 +00006230 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6231 return Error(Operands.back()->getStartLoc(),
6232 "writeback register not allowed in register list");
6233 break;
Jyoti Allur3b686072014-10-22 10:41:14 +00006234 case ARM::t2LDMIA:
6235 case ARM::t2LDMDB:
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006236 if (validatetLDMRegList(Inst, Operands, 3))
6237 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006238 break;
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006239 case ARM::t2STMIA:
6240 case ARM::t2STMDB:
6241 if (validatetSTMRegList(Inst, Operands, 3))
6242 return true;
6243 break;
Tim Northover08a86602013-10-22 19:00:39 +00006244 case ARM::t2LDMIA_UPD:
6245 case ARM::t2LDMDB_UPD:
6246 case ARM::t2STMIA_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006247 case ARM::t2STMDB_UPD: {
6248 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6249 return Error(Operands.back()->getStartLoc(),
6250 "writeback register not allowed in register list");
6251
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006252 if (Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006253 if (validatetLDMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006254 return true;
6255 } else {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006256 if (validatetSTMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006257 return true;
6258 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006259 break;
6260 }
Tim Northover8eaf1542013-11-12 21:32:41 +00006261 case ARM::sysLDMIA_UPD:
6262 case ARM::sysLDMDA_UPD:
6263 case ARM::sysLDMDB_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006264 case ARM::sysLDMIB_UPD:
6265 if (!listContainsReg(Inst, 3, ARM::PC))
6266 return Error(Operands[4]->getStartLoc(),
6267 "writeback register only allowed on system LDM "
6268 "if PC in register-list");
Tim Northover8eaf1542013-11-12 21:32:41 +00006269 break;
6270 case ARM::sysSTMIA_UPD:
6271 case ARM::sysSTMDA_UPD:
6272 case ARM::sysSTMDB_UPD:
6273 case ARM::sysSTMIB_UPD:
6274 return Error(Operands[2]->getStartLoc(),
6275 "system STM cannot have writeback register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006276 case ARM::tMUL: {
6277 // The second source operand must be the same register as the destination
6278 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00006279 //
6280 // In this case, we must directly check the parsed operands because the
6281 // cvtThumbMultiply() function is written in such a way that it guarantees
6282 // this first statement is always true for the new Inst. Essentially, the
6283 // destination is unconditionally copied into the second source operand
6284 // without checking to see if it matches what we actually parsed.
David Blaikie960ea3f2014-06-08 16:18:35 +00006285 if (Operands.size() == 6 && (((ARMOperand &)*Operands[3]).getReg() !=
6286 ((ARMOperand &)*Operands[5]).getReg()) &&
6287 (((ARMOperand &)*Operands[3]).getReg() !=
6288 ((ARMOperand &)*Operands[4]).getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00006289 return Error(Operands[3]->getStartLoc(),
6290 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006291 }
6292 break;
6293 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00006294 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
6295 // so only issue a diagnostic for thumb1. The instructions will be
6296 // switched to the t2 encodings in processInstruction() if necessary.
Rafael Espindola5403da42014-12-04 14:10:20 +00006297 case ARM::tPOP: {
6298 bool ListContainsBase;
6299 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
6300 !isThumbTwo())
6301 return Error(Operands[2]->getStartLoc(),
6302 "registers must be in range r0-r7 or pc");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006303 if (validatetLDMRegList(Inst, Operands, 2, /*IsPop=*/true))
6304 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006305 break;
6306 }
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006307 case ARM::tPUSH: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006308 bool ListContainsBase;
6309 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
6310 !isThumbTwo())
6311 return Error(Operands[2]->getStartLoc(),
6312 "registers must be in range r0-r7 or lr");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006313 if (validatetSTMRegList(Inst, Operands, 2))
6314 return true;
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006315 break;
6316 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00006317 case ARM::tSTMIA_UPD: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006318 bool ListContainsBase, InvalidLowList;
6319 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
6320 0, ListContainsBase);
6321 if (InvalidLowList && !isThumbTwo())
6322 return Error(Operands[4]->getStartLoc(),
6323 "registers must be in range r0-r7");
6324
6325 // This would be converted to a 32-bit stm, but that's not valid if the
6326 // writeback register is in the list.
6327 if (InvalidLowList && ListContainsBase)
6328 return Error(Operands[4]->getStartLoc(),
6329 "writeback operator '!' not allowed when base register "
6330 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006331
6332 if (validatetSTMRegList(Inst, Operands, 4))
6333 return true;
Jim Grosbachd80d1692011-08-23 18:15:37 +00006334 break;
6335 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00006336 case ARM::tADDrSP: {
6337 // If the non-SP source operand and the destination operand are not the
6338 // same, we need thumb2 (for the wide encoding), or we have an error.
6339 if (!isThumbTwo() &&
6340 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
6341 return Error(Operands[4]->getStartLoc(),
6342 "source register must be the same as destination");
6343 }
6344 break;
6345 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006346 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006347 case ARM::tB:
David Blaikie960ea3f2014-06-08 16:18:35 +00006348 if (!(static_cast<ARMOperand &>(*Operands[2])).isSignedOffset<11, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006349 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006350 break;
6351 case ARM::t2B: {
6352 int op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006353 if (!static_cast<ARMOperand &>(*Operands[op]).isSignedOffset<24, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006354 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006355 break;
6356 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006357 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006358 case ARM::tBcc:
David Blaikie960ea3f2014-06-08 16:18:35 +00006359 if (!static_cast<ARMOperand &>(*Operands[2]).isSignedOffset<8, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006360 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006361 break;
6362 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006363 int Op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006364 if (!static_cast<ARMOperand &>(*Operands[Op]).isSignedOffset<20, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006365 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006366 break;
6367 }
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006368 case ARM::MOVi16:
6369 case ARM::t2MOVi16:
6370 case ARM::t2MOVTi16:
6371 {
6372 // We want to avoid misleadingly allowing something like "mov r0, <symbol>"
6373 // especially when we turn it into a movw and the expression <symbol> does
6374 // not have a :lower16: or :upper16 as part of the expression. We don't
6375 // want the behavior of silently truncating, which can be unexpected and
6376 // lead to bugs that are difficult to find since this is an easy mistake
6377 // to make.
6378 int i = (Operands[3]->isImm()) ? 3 : 4;
David Blaikie960ea3f2014-06-08 16:18:35 +00006379 ARMOperand &Op = static_cast<ARMOperand &>(*Operands[i]);
6380 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006381 if (CE) break;
David Blaikie960ea3f2014-06-08 16:18:35 +00006382 const MCExpr *E = dyn_cast<MCExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006383 if (!E) break;
6384 const ARMMCExpr *ARM16Expr = dyn_cast<ARMMCExpr>(E);
6385 if (!ARM16Expr || (ARM16Expr->getKind() != ARMMCExpr::VK_ARM_HI16 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006386 ARM16Expr->getKind() != ARMMCExpr::VK_ARM_LO16))
6387 return Error(
6388 Op.getStartLoc(),
6389 "immediate expression for mov requires :lower16: or :upper16");
6390 break;
6391 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006392 }
6393
6394 return false;
6395}
6396
Jim Grosbach1a747242012-01-23 23:45:44 +00006397static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00006398 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006399 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006400 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006401 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6402 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6403 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6404 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6405 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6406 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6407 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
6408 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
6409 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006410
6411 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006412 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6413 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6414 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6415 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6416 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006417
Jim Grosbach1e946a42012-01-24 00:43:12 +00006418 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6419 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6420 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6421 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6422 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006423
Jim Grosbach1e946a42012-01-24 00:43:12 +00006424 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
6425 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
6426 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
6427 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
6428 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00006429
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006430 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006431 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6432 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6433 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6434 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
6435 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6436 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6437 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6438 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6439 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
6440 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6441 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
6442 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
6443 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
6444 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
6445 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006446
Jim Grosbach1a747242012-01-23 23:45:44 +00006447 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006448 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6449 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6450 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6451 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6452 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6453 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6454 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6455 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6456 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6457 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6458 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6459 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6460 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
6461 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
6462 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
6463 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
6464 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
6465 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00006466
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006467 // VST4LN
6468 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6469 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6470 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6471 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
6472 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6473 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6474 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6475 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6476 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
6477 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6478 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
6479 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
6480 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
6481 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
6482 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
6483
Jim Grosbachda70eac2012-01-24 00:58:13 +00006484 // VST4
6485 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6486 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6487 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6488 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6489 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6490 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6491 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6492 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6493 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6494 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6495 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6496 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6497 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
6498 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
6499 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
6500 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
6501 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
6502 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00006503 }
6504}
6505
Jim Grosbach1a747242012-01-23 23:45:44 +00006506static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00006507 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006508 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006509 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006510 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6511 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6512 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6513 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6514 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6515 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6516 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
6517 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
6518 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006519
6520 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006521 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6522 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6523 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6524 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
6525 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6526 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6527 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6528 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6529 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
6530 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6531 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
6532 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
6533 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
6534 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
6535 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006536
Jim Grosbachb78403c2012-01-24 23:47:04 +00006537 // VLD3DUP
6538 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6539 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6540 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6541 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
Kevin Enderbyd88fec32014-04-08 18:00:52 +00006542 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
Jim Grosbachb78403c2012-01-24 23:47:04 +00006543 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6544 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6545 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6546 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6547 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
6548 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
6549 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6550 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
6551 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
6552 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
6553 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
6554 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
6555 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
6556
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006557 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006558 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6559 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6560 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6561 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
6562 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6563 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6564 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6565 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6566 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
6567 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6568 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
6569 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
6570 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
6571 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
6572 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006573
6574 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006575 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6576 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6577 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6578 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6579 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6580 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6581 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6582 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6583 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6584 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6585 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6586 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6587 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
6588 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
6589 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
6590 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
6591 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
6592 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00006593
Jim Grosbach14952a02012-01-24 18:37:25 +00006594 // VLD4LN
6595 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6596 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6597 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
Kevin Enderby8108f382014-03-26 19:35:40 +00006598 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
Jim Grosbach14952a02012-01-24 18:37:25 +00006599 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6600 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6601 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6602 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
6603 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
6604 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6605 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
6606 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
6607 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
6608 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
6609 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
6610
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006611 // VLD4DUP
6612 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6613 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6614 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6615 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
6616 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
6617 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6618 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6619 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6620 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6621 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
6622 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
6623 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6624 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
6625 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
6626 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
6627 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
6628 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
6629 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
6630
Jim Grosbached561fc2012-01-24 00:43:17 +00006631 // VLD4
6632 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6633 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6634 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6635 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6636 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6637 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6638 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6639 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6640 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6641 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6642 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6643 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6644 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
6645 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
6646 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
6647 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
6648 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
6649 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00006650 }
6651}
6652
David Blaikie960ea3f2014-06-08 16:18:35 +00006653bool ARMAsmParser::processInstruction(MCInst &Inst,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006654 const OperandVector &Operands,
6655 MCStreamer &Out) {
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006656 switch (Inst.getOpcode()) {
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006657 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction.
6658 case ARM::LDRT_POST:
6659 case ARM::LDRBT_POST: {
6660 const unsigned Opcode =
6661 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM
6662 : ARM::LDRBT_POST_IMM;
6663 MCInst TmpInst;
6664 TmpInst.setOpcode(Opcode);
6665 TmpInst.addOperand(Inst.getOperand(0));
6666 TmpInst.addOperand(Inst.getOperand(1));
6667 TmpInst.addOperand(Inst.getOperand(1));
6668 TmpInst.addOperand(MCOperand::CreateReg(0));
6669 TmpInst.addOperand(MCOperand::CreateImm(0));
6670 TmpInst.addOperand(Inst.getOperand(2));
6671 TmpInst.addOperand(Inst.getOperand(3));
6672 Inst = TmpInst;
6673 return true;
6674 }
6675 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction.
6676 case ARM::STRT_POST:
6677 case ARM::STRBT_POST: {
6678 const unsigned Opcode =
6679 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM
6680 : ARM::STRBT_POST_IMM;
6681 MCInst TmpInst;
6682 TmpInst.setOpcode(Opcode);
6683 TmpInst.addOperand(Inst.getOperand(1));
6684 TmpInst.addOperand(Inst.getOperand(0));
6685 TmpInst.addOperand(Inst.getOperand(1));
6686 TmpInst.addOperand(MCOperand::CreateReg(0));
6687 TmpInst.addOperand(MCOperand::CreateImm(0));
6688 TmpInst.addOperand(Inst.getOperand(2));
6689 TmpInst.addOperand(Inst.getOperand(3));
6690 Inst = TmpInst;
6691 return true;
6692 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006693 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6694 case ARM::ADDri: {
6695 if (Inst.getOperand(1).getReg() != ARM::PC ||
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006696 Inst.getOperand(5).getReg() != 0 ||
6697 !(Inst.getOperand(2).isExpr() || Inst.getOperand(2).isImm()))
Jim Grosbache974a6a2012-09-25 00:08:13 +00006698 return false;
6699 MCInst TmpInst;
6700 TmpInst.setOpcode(ARM::ADR);
6701 TmpInst.addOperand(Inst.getOperand(0));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006702 if (Inst.getOperand(2).isImm()) {
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006703 // Immediate (mod_imm) will be in its encoded form, we must unencode it
6704 // before passing it to the ADR instruction.
6705 unsigned Enc = Inst.getOperand(2).getImm();
6706 TmpInst.addOperand(MCOperand::CreateImm(
6707 ARM_AM::rotr32(Enc & 0xFF, (Enc & 0xF00) >> 7)));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006708 } else {
6709 // Turn PC-relative expression into absolute expression.
6710 // Reading PC provides the start of the current instruction + 8 and
6711 // the transform to adr is biased by that.
6712 MCSymbol *Dot = getContext().CreateTempSymbol();
6713 Out.EmitLabel(Dot);
6714 const MCExpr *OpExpr = Inst.getOperand(2).getExpr();
6715 const MCExpr *InstPC = MCSymbolRefExpr::Create(Dot,
6716 MCSymbolRefExpr::VK_None,
6717 getContext());
6718 const MCExpr *Const8 = MCConstantExpr::Create(8, getContext());
6719 const MCExpr *ReadPC = MCBinaryExpr::CreateAdd(InstPC, Const8,
6720 getContext());
6721 const MCExpr *FixupAddr = MCBinaryExpr::CreateAdd(ReadPC, OpExpr,
6722 getContext());
6723 TmpInst.addOperand(MCOperand::CreateExpr(FixupAddr));
6724 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006725 TmpInst.addOperand(Inst.getOperand(3));
6726 TmpInst.addOperand(Inst.getOperand(4));
6727 Inst = TmpInst;
6728 return true;
6729 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006730 // Aliases for alternate PC+imm syntax of LDR instructions.
6731 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006732 // Select the narrow version if the immediate will fit.
6733 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006734 Inst.getOperand(1).getImm() <= 0xff &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006735 !(static_cast<ARMOperand &>(*Operands[2]).isToken() &&
6736 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006737 Inst.setOpcode(ARM::tLDRpci);
6738 else
6739 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006740 return true;
6741 case ARM::t2LDRBpcrel:
6742 Inst.setOpcode(ARM::t2LDRBpci);
6743 return true;
6744 case ARM::t2LDRHpcrel:
6745 Inst.setOpcode(ARM::t2LDRHpci);
6746 return true;
6747 case ARM::t2LDRSBpcrel:
6748 Inst.setOpcode(ARM::t2LDRSBpci);
6749 return true;
6750 case ARM::t2LDRSHpcrel:
6751 Inst.setOpcode(ARM::t2LDRSHpci);
6752 return true;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006753 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006754 case ARM::VST1LNdWB_register_Asm_8:
6755 case ARM::VST1LNdWB_register_Asm_16:
6756 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006757 MCInst TmpInst;
6758 // Shuffle the operands around so the lane index operand is in the
6759 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006760 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006761 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006762 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6763 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6764 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6765 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6766 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6767 TmpInst.addOperand(Inst.getOperand(1)); // lane
6768 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6769 TmpInst.addOperand(Inst.getOperand(6));
6770 Inst = TmpInst;
6771 return true;
6772 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006773
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006774 case ARM::VST2LNdWB_register_Asm_8:
6775 case ARM::VST2LNdWB_register_Asm_16:
6776 case ARM::VST2LNdWB_register_Asm_32:
6777 case ARM::VST2LNqWB_register_Asm_16:
6778 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006779 MCInst TmpInst;
6780 // Shuffle the operands around so the lane index operand is in the
6781 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006782 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006783 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006784 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6785 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6786 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6787 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6788 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006789 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6790 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006791 TmpInst.addOperand(Inst.getOperand(1)); // lane
6792 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6793 TmpInst.addOperand(Inst.getOperand(6));
6794 Inst = TmpInst;
6795 return true;
6796 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006797
6798 case ARM::VST3LNdWB_register_Asm_8:
6799 case ARM::VST3LNdWB_register_Asm_16:
6800 case ARM::VST3LNdWB_register_Asm_32:
6801 case ARM::VST3LNqWB_register_Asm_16:
6802 case ARM::VST3LNqWB_register_Asm_32: {
6803 MCInst TmpInst;
6804 // Shuffle the operands around so the lane index operand is in the
6805 // right place.
6806 unsigned Spacing;
6807 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6808 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6809 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6810 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6811 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6812 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6813 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6814 Spacing));
6815 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6816 Spacing * 2));
6817 TmpInst.addOperand(Inst.getOperand(1)); // lane
6818 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6819 TmpInst.addOperand(Inst.getOperand(6));
6820 Inst = TmpInst;
6821 return true;
6822 }
6823
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006824 case ARM::VST4LNdWB_register_Asm_8:
6825 case ARM::VST4LNdWB_register_Asm_16:
6826 case ARM::VST4LNdWB_register_Asm_32:
6827 case ARM::VST4LNqWB_register_Asm_16:
6828 case ARM::VST4LNqWB_register_Asm_32: {
6829 MCInst TmpInst;
6830 // Shuffle the operands around so the lane index operand is in the
6831 // right place.
6832 unsigned Spacing;
6833 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6834 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6835 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6836 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6837 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6838 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6839 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6840 Spacing));
6841 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6842 Spacing * 2));
6843 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6844 Spacing * 3));
6845 TmpInst.addOperand(Inst.getOperand(1)); // lane
6846 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6847 TmpInst.addOperand(Inst.getOperand(6));
6848 Inst = TmpInst;
6849 return true;
6850 }
6851
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006852 case ARM::VST1LNdWB_fixed_Asm_8:
6853 case ARM::VST1LNdWB_fixed_Asm_16:
6854 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006855 MCInst TmpInst;
6856 // Shuffle the operands around so the lane index operand is in the
6857 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006858 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006859 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006860 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6861 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6862 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6863 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6864 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6865 TmpInst.addOperand(Inst.getOperand(1)); // lane
6866 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6867 TmpInst.addOperand(Inst.getOperand(5));
6868 Inst = TmpInst;
6869 return true;
6870 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006871
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006872 case ARM::VST2LNdWB_fixed_Asm_8:
6873 case ARM::VST2LNdWB_fixed_Asm_16:
6874 case ARM::VST2LNdWB_fixed_Asm_32:
6875 case ARM::VST2LNqWB_fixed_Asm_16:
6876 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006877 MCInst TmpInst;
6878 // Shuffle the operands around so the lane index operand is in the
6879 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006880 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006881 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006882 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6883 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6884 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6885 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6886 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006887 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6888 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006889 TmpInst.addOperand(Inst.getOperand(1)); // lane
6890 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6891 TmpInst.addOperand(Inst.getOperand(5));
6892 Inst = TmpInst;
6893 return true;
6894 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006895
6896 case ARM::VST3LNdWB_fixed_Asm_8:
6897 case ARM::VST3LNdWB_fixed_Asm_16:
6898 case ARM::VST3LNdWB_fixed_Asm_32:
6899 case ARM::VST3LNqWB_fixed_Asm_16:
6900 case ARM::VST3LNqWB_fixed_Asm_32: {
6901 MCInst TmpInst;
6902 // Shuffle the operands around so the lane index operand is in the
6903 // right place.
6904 unsigned Spacing;
6905 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6906 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6907 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6908 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6909 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6910 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6911 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6912 Spacing));
6913 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6914 Spacing * 2));
6915 TmpInst.addOperand(Inst.getOperand(1)); // lane
6916 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6917 TmpInst.addOperand(Inst.getOperand(5));
6918 Inst = TmpInst;
6919 return true;
6920 }
6921
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006922 case ARM::VST4LNdWB_fixed_Asm_8:
6923 case ARM::VST4LNdWB_fixed_Asm_16:
6924 case ARM::VST4LNdWB_fixed_Asm_32:
6925 case ARM::VST4LNqWB_fixed_Asm_16:
6926 case ARM::VST4LNqWB_fixed_Asm_32: {
6927 MCInst TmpInst;
6928 // Shuffle the operands around so the lane index operand is in the
6929 // right place.
6930 unsigned Spacing;
6931 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6932 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6933 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6934 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6935 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6936 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6937 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6938 Spacing));
6939 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6940 Spacing * 2));
6941 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6942 Spacing * 3));
6943 TmpInst.addOperand(Inst.getOperand(1)); // lane
6944 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6945 TmpInst.addOperand(Inst.getOperand(5));
6946 Inst = TmpInst;
6947 return true;
6948 }
6949
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006950 case ARM::VST1LNdAsm_8:
6951 case ARM::VST1LNdAsm_16:
6952 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006953 MCInst TmpInst;
6954 // Shuffle the operands around so the lane index operand is in the
6955 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006956 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006957 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006958 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6959 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6960 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6961 TmpInst.addOperand(Inst.getOperand(1)); // lane
6962 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6963 TmpInst.addOperand(Inst.getOperand(5));
6964 Inst = TmpInst;
6965 return true;
6966 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006967
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006968 case ARM::VST2LNdAsm_8:
6969 case ARM::VST2LNdAsm_16:
6970 case ARM::VST2LNdAsm_32:
6971 case ARM::VST2LNqAsm_16:
6972 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006973 MCInst TmpInst;
6974 // Shuffle the operands around so the lane index operand is in the
6975 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006976 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006977 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006978 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6979 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6980 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006981 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6982 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006983 TmpInst.addOperand(Inst.getOperand(1)); // lane
6984 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6985 TmpInst.addOperand(Inst.getOperand(5));
6986 Inst = TmpInst;
6987 return true;
6988 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006989
6990 case ARM::VST3LNdAsm_8:
6991 case ARM::VST3LNdAsm_16:
6992 case ARM::VST3LNdAsm_32:
6993 case ARM::VST3LNqAsm_16:
6994 case ARM::VST3LNqAsm_32: {
6995 MCInst TmpInst;
6996 // Shuffle the operands around so the lane index operand is in the
6997 // right place.
6998 unsigned Spacing;
6999 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7000 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7001 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7002 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7003 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7004 Spacing));
7005 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7006 Spacing * 2));
7007 TmpInst.addOperand(Inst.getOperand(1)); // lane
7008 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7009 TmpInst.addOperand(Inst.getOperand(5));
7010 Inst = TmpInst;
7011 return true;
7012 }
7013
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007014 case ARM::VST4LNdAsm_8:
7015 case ARM::VST4LNdAsm_16:
7016 case ARM::VST4LNdAsm_32:
7017 case ARM::VST4LNqAsm_16:
7018 case ARM::VST4LNqAsm_32: {
7019 MCInst TmpInst;
7020 // Shuffle the operands around so the lane index operand is in the
7021 // right place.
7022 unsigned Spacing;
7023 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7024 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7025 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7026 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7027 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7028 Spacing));
7029 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7030 Spacing * 2));
7031 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7032 Spacing * 3));
7033 TmpInst.addOperand(Inst.getOperand(1)); // lane
7034 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7035 TmpInst.addOperand(Inst.getOperand(5));
7036 Inst = TmpInst;
7037 return true;
7038 }
7039
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007040 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007041 case ARM::VLD1LNdWB_register_Asm_8:
7042 case ARM::VLD1LNdWB_register_Asm_16:
7043 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007044 MCInst TmpInst;
7045 // Shuffle the operands around so the lane index operand is in the
7046 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007047 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007048 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007049 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7050 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7051 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7052 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7053 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7054 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7055 TmpInst.addOperand(Inst.getOperand(1)); // lane
7056 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7057 TmpInst.addOperand(Inst.getOperand(6));
7058 Inst = TmpInst;
7059 return true;
7060 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007061
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007062 case ARM::VLD2LNdWB_register_Asm_8:
7063 case ARM::VLD2LNdWB_register_Asm_16:
7064 case ARM::VLD2LNdWB_register_Asm_32:
7065 case ARM::VLD2LNqWB_register_Asm_16:
7066 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007067 MCInst TmpInst;
7068 // Shuffle the operands around so the lane index operand is in the
7069 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007070 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007071 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007072 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007073 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7074 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007075 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7076 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7077 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7078 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7079 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007080 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7081 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007082 TmpInst.addOperand(Inst.getOperand(1)); // lane
7083 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7084 TmpInst.addOperand(Inst.getOperand(6));
7085 Inst = TmpInst;
7086 return true;
7087 }
7088
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007089 case ARM::VLD3LNdWB_register_Asm_8:
7090 case ARM::VLD3LNdWB_register_Asm_16:
7091 case ARM::VLD3LNdWB_register_Asm_32:
7092 case ARM::VLD3LNqWB_register_Asm_16:
7093 case ARM::VLD3LNqWB_register_Asm_32: {
7094 MCInst TmpInst;
7095 // Shuffle the operands around so the lane index operand is in the
7096 // right place.
7097 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007098 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007099 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7100 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7101 Spacing));
7102 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007103 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007104 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7105 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7106 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7107 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7108 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7109 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7110 Spacing));
7111 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007112 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007113 TmpInst.addOperand(Inst.getOperand(1)); // lane
7114 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7115 TmpInst.addOperand(Inst.getOperand(6));
7116 Inst = TmpInst;
7117 return true;
7118 }
7119
Jim Grosbach14952a02012-01-24 18:37:25 +00007120 case ARM::VLD4LNdWB_register_Asm_8:
7121 case ARM::VLD4LNdWB_register_Asm_16:
7122 case ARM::VLD4LNdWB_register_Asm_32:
7123 case ARM::VLD4LNqWB_register_Asm_16:
7124 case ARM::VLD4LNqWB_register_Asm_32: {
7125 MCInst TmpInst;
7126 // Shuffle the operands around so the lane index operand is in the
7127 // right place.
7128 unsigned Spacing;
7129 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7130 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7131 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7132 Spacing));
7133 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7134 Spacing * 2));
7135 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7136 Spacing * 3));
7137 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7138 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7139 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7140 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7141 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7142 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7143 Spacing));
7144 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7145 Spacing * 2));
7146 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7147 Spacing * 3));
7148 TmpInst.addOperand(Inst.getOperand(1)); // lane
7149 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7150 TmpInst.addOperand(Inst.getOperand(6));
7151 Inst = TmpInst;
7152 return true;
7153 }
7154
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007155 case ARM::VLD1LNdWB_fixed_Asm_8:
7156 case ARM::VLD1LNdWB_fixed_Asm_16:
7157 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007158 MCInst TmpInst;
7159 // Shuffle the operands around so the lane index operand is in the
7160 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007161 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007162 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007163 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7164 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7165 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7166 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7167 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7168 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7169 TmpInst.addOperand(Inst.getOperand(1)); // lane
7170 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7171 TmpInst.addOperand(Inst.getOperand(5));
7172 Inst = TmpInst;
7173 return true;
7174 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007175
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007176 case ARM::VLD2LNdWB_fixed_Asm_8:
7177 case ARM::VLD2LNdWB_fixed_Asm_16:
7178 case ARM::VLD2LNdWB_fixed_Asm_32:
7179 case ARM::VLD2LNqWB_fixed_Asm_16:
7180 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007181 MCInst TmpInst;
7182 // Shuffle the operands around so the lane index operand is in the
7183 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007184 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007185 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007186 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007187 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7188 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007189 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7190 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7191 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7192 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7193 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007194 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7195 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007196 TmpInst.addOperand(Inst.getOperand(1)); // lane
7197 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7198 TmpInst.addOperand(Inst.getOperand(5));
7199 Inst = TmpInst;
7200 return true;
7201 }
7202
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007203 case ARM::VLD3LNdWB_fixed_Asm_8:
7204 case ARM::VLD3LNdWB_fixed_Asm_16:
7205 case ARM::VLD3LNdWB_fixed_Asm_32:
7206 case ARM::VLD3LNqWB_fixed_Asm_16:
7207 case ARM::VLD3LNqWB_fixed_Asm_32: {
7208 MCInst TmpInst;
7209 // Shuffle the operands around so the lane index operand is in the
7210 // right place.
7211 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007212 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007213 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7214 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7215 Spacing));
7216 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007217 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007218 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7219 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7220 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7221 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7222 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7223 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7224 Spacing));
7225 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007226 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007227 TmpInst.addOperand(Inst.getOperand(1)); // lane
7228 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7229 TmpInst.addOperand(Inst.getOperand(5));
7230 Inst = TmpInst;
7231 return true;
7232 }
7233
Jim Grosbach14952a02012-01-24 18:37:25 +00007234 case ARM::VLD4LNdWB_fixed_Asm_8:
7235 case ARM::VLD4LNdWB_fixed_Asm_16:
7236 case ARM::VLD4LNdWB_fixed_Asm_32:
7237 case ARM::VLD4LNqWB_fixed_Asm_16:
7238 case ARM::VLD4LNqWB_fixed_Asm_32: {
7239 MCInst TmpInst;
7240 // Shuffle the operands around so the lane index operand is in the
7241 // right place.
7242 unsigned Spacing;
7243 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7244 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7245 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7246 Spacing));
7247 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7248 Spacing * 2));
7249 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7250 Spacing * 3));
7251 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7252 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7253 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7254 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7255 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7256 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7257 Spacing));
7258 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7259 Spacing * 2));
7260 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7261 Spacing * 3));
7262 TmpInst.addOperand(Inst.getOperand(1)); // lane
7263 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7264 TmpInst.addOperand(Inst.getOperand(5));
7265 Inst = TmpInst;
7266 return true;
7267 }
7268
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007269 case ARM::VLD1LNdAsm_8:
7270 case ARM::VLD1LNdAsm_16:
7271 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00007272 MCInst TmpInst;
7273 // Shuffle the operands around so the lane index operand is in the
7274 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007275 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007276 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00007277 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7278 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7279 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7280 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7281 TmpInst.addOperand(Inst.getOperand(1)); // lane
7282 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7283 TmpInst.addOperand(Inst.getOperand(5));
7284 Inst = TmpInst;
7285 return true;
7286 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007287
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007288 case ARM::VLD2LNdAsm_8:
7289 case ARM::VLD2LNdAsm_16:
7290 case ARM::VLD2LNdAsm_32:
7291 case ARM::VLD2LNqAsm_16:
7292 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007293 MCInst TmpInst;
7294 // Shuffle the operands around so the lane index operand is in the
7295 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007296 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007297 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007298 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007299 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7300 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007301 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7302 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7303 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007304 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7305 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007306 TmpInst.addOperand(Inst.getOperand(1)); // lane
7307 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7308 TmpInst.addOperand(Inst.getOperand(5));
7309 Inst = TmpInst;
7310 return true;
7311 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007312
7313 case ARM::VLD3LNdAsm_8:
7314 case ARM::VLD3LNdAsm_16:
7315 case ARM::VLD3LNdAsm_32:
7316 case ARM::VLD3LNqAsm_16:
7317 case ARM::VLD3LNqAsm_32: {
7318 MCInst TmpInst;
7319 // Shuffle the operands around so the lane index operand is in the
7320 // right place.
7321 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007322 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007323 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7324 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7325 Spacing));
7326 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007327 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007328 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7329 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7330 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7331 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7332 Spacing));
7333 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007334 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007335 TmpInst.addOperand(Inst.getOperand(1)); // lane
7336 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7337 TmpInst.addOperand(Inst.getOperand(5));
7338 Inst = TmpInst;
7339 return true;
7340 }
7341
Jim Grosbach14952a02012-01-24 18:37:25 +00007342 case ARM::VLD4LNdAsm_8:
7343 case ARM::VLD4LNdAsm_16:
7344 case ARM::VLD4LNdAsm_32:
7345 case ARM::VLD4LNqAsm_16:
7346 case ARM::VLD4LNqAsm_32: {
7347 MCInst TmpInst;
7348 // Shuffle the operands around so the lane index operand is in the
7349 // right place.
7350 unsigned Spacing;
7351 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7352 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7353 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7354 Spacing));
7355 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7356 Spacing * 2));
7357 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7358 Spacing * 3));
7359 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7360 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7361 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7362 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7363 Spacing));
7364 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7365 Spacing * 2));
7366 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7367 Spacing * 3));
7368 TmpInst.addOperand(Inst.getOperand(1)); // lane
7369 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7370 TmpInst.addOperand(Inst.getOperand(5));
7371 Inst = TmpInst;
7372 return true;
7373 }
7374
Jim Grosbachb78403c2012-01-24 23:47:04 +00007375 // VLD3DUP single 3-element structure to all lanes instructions.
7376 case ARM::VLD3DUPdAsm_8:
7377 case ARM::VLD3DUPdAsm_16:
7378 case ARM::VLD3DUPdAsm_32:
7379 case ARM::VLD3DUPqAsm_8:
7380 case ARM::VLD3DUPqAsm_16:
7381 case ARM::VLD3DUPqAsm_32: {
7382 MCInst TmpInst;
7383 unsigned Spacing;
7384 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7385 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7386 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7387 Spacing));
7388 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7389 Spacing * 2));
7390 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7391 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7392 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7393 TmpInst.addOperand(Inst.getOperand(4));
7394 Inst = TmpInst;
7395 return true;
7396 }
7397
7398 case ARM::VLD3DUPdWB_fixed_Asm_8:
7399 case ARM::VLD3DUPdWB_fixed_Asm_16:
7400 case ARM::VLD3DUPdWB_fixed_Asm_32:
7401 case ARM::VLD3DUPqWB_fixed_Asm_8:
7402 case ARM::VLD3DUPqWB_fixed_Asm_16:
7403 case ARM::VLD3DUPqWB_fixed_Asm_32: {
7404 MCInst TmpInst;
7405 unsigned Spacing;
7406 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7407 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7408 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7409 Spacing));
7410 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7411 Spacing * 2));
7412 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7413 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7414 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7415 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7416 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7417 TmpInst.addOperand(Inst.getOperand(4));
7418 Inst = TmpInst;
7419 return true;
7420 }
7421
7422 case ARM::VLD3DUPdWB_register_Asm_8:
7423 case ARM::VLD3DUPdWB_register_Asm_16:
7424 case ARM::VLD3DUPdWB_register_Asm_32:
7425 case ARM::VLD3DUPqWB_register_Asm_8:
7426 case ARM::VLD3DUPqWB_register_Asm_16:
7427 case ARM::VLD3DUPqWB_register_Asm_32: {
7428 MCInst TmpInst;
7429 unsigned Spacing;
7430 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7431 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7432 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7433 Spacing));
7434 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7435 Spacing * 2));
7436 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7437 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7438 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7439 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7440 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7441 TmpInst.addOperand(Inst.getOperand(5));
7442 Inst = TmpInst;
7443 return true;
7444 }
7445
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007446 // VLD3 multiple 3-element structure instructions.
7447 case ARM::VLD3dAsm_8:
7448 case ARM::VLD3dAsm_16:
7449 case ARM::VLD3dAsm_32:
7450 case ARM::VLD3qAsm_8:
7451 case ARM::VLD3qAsm_16:
7452 case ARM::VLD3qAsm_32: {
7453 MCInst TmpInst;
7454 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007455 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007456 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7457 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7458 Spacing));
7459 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7460 Spacing * 2));
7461 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7462 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7463 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7464 TmpInst.addOperand(Inst.getOperand(4));
7465 Inst = TmpInst;
7466 return true;
7467 }
7468
7469 case ARM::VLD3dWB_fixed_Asm_8:
7470 case ARM::VLD3dWB_fixed_Asm_16:
7471 case ARM::VLD3dWB_fixed_Asm_32:
7472 case ARM::VLD3qWB_fixed_Asm_8:
7473 case ARM::VLD3qWB_fixed_Asm_16:
7474 case ARM::VLD3qWB_fixed_Asm_32: {
7475 MCInst TmpInst;
7476 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007477 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007478 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7479 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7480 Spacing));
7481 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7482 Spacing * 2));
7483 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7484 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7485 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7486 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7487 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7488 TmpInst.addOperand(Inst.getOperand(4));
7489 Inst = TmpInst;
7490 return true;
7491 }
7492
7493 case ARM::VLD3dWB_register_Asm_8:
7494 case ARM::VLD3dWB_register_Asm_16:
7495 case ARM::VLD3dWB_register_Asm_32:
7496 case ARM::VLD3qWB_register_Asm_8:
7497 case ARM::VLD3qWB_register_Asm_16:
7498 case ARM::VLD3qWB_register_Asm_32: {
7499 MCInst TmpInst;
7500 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007501 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007502 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7503 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7504 Spacing));
7505 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7506 Spacing * 2));
7507 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7508 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7509 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7510 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7511 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7512 TmpInst.addOperand(Inst.getOperand(5));
7513 Inst = TmpInst;
7514 return true;
7515 }
7516
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007517 // VLD4DUP single 3-element structure to all lanes instructions.
7518 case ARM::VLD4DUPdAsm_8:
7519 case ARM::VLD4DUPdAsm_16:
7520 case ARM::VLD4DUPdAsm_32:
7521 case ARM::VLD4DUPqAsm_8:
7522 case ARM::VLD4DUPqAsm_16:
7523 case ARM::VLD4DUPqAsm_32: {
7524 MCInst TmpInst;
7525 unsigned Spacing;
7526 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7527 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7528 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7529 Spacing));
7530 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7531 Spacing * 2));
7532 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7533 Spacing * 3));
7534 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7535 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7536 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7537 TmpInst.addOperand(Inst.getOperand(4));
7538 Inst = TmpInst;
7539 return true;
7540 }
7541
7542 case ARM::VLD4DUPdWB_fixed_Asm_8:
7543 case ARM::VLD4DUPdWB_fixed_Asm_16:
7544 case ARM::VLD4DUPdWB_fixed_Asm_32:
7545 case ARM::VLD4DUPqWB_fixed_Asm_8:
7546 case ARM::VLD4DUPqWB_fixed_Asm_16:
7547 case ARM::VLD4DUPqWB_fixed_Asm_32: {
7548 MCInst TmpInst;
7549 unsigned Spacing;
7550 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7551 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7552 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7553 Spacing));
7554 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7555 Spacing * 2));
7556 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7557 Spacing * 3));
7558 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7559 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7560 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7561 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7562 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7563 TmpInst.addOperand(Inst.getOperand(4));
7564 Inst = TmpInst;
7565 return true;
7566 }
7567
7568 case ARM::VLD4DUPdWB_register_Asm_8:
7569 case ARM::VLD4DUPdWB_register_Asm_16:
7570 case ARM::VLD4DUPdWB_register_Asm_32:
7571 case ARM::VLD4DUPqWB_register_Asm_8:
7572 case ARM::VLD4DUPqWB_register_Asm_16:
7573 case ARM::VLD4DUPqWB_register_Asm_32: {
7574 MCInst TmpInst;
7575 unsigned Spacing;
7576 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7577 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7578 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7579 Spacing));
7580 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7581 Spacing * 2));
7582 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7583 Spacing * 3));
7584 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7585 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7586 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7587 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7588 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7589 TmpInst.addOperand(Inst.getOperand(5));
7590 Inst = TmpInst;
7591 return true;
7592 }
7593
7594 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00007595 case ARM::VLD4dAsm_8:
7596 case ARM::VLD4dAsm_16:
7597 case ARM::VLD4dAsm_32:
7598 case ARM::VLD4qAsm_8:
7599 case ARM::VLD4qAsm_16:
7600 case ARM::VLD4qAsm_32: {
7601 MCInst TmpInst;
7602 unsigned Spacing;
7603 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7604 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7605 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7606 Spacing));
7607 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7608 Spacing * 2));
7609 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7610 Spacing * 3));
7611 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7612 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7613 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7614 TmpInst.addOperand(Inst.getOperand(4));
7615 Inst = TmpInst;
7616 return true;
7617 }
7618
7619 case ARM::VLD4dWB_fixed_Asm_8:
7620 case ARM::VLD4dWB_fixed_Asm_16:
7621 case ARM::VLD4dWB_fixed_Asm_32:
7622 case ARM::VLD4qWB_fixed_Asm_8:
7623 case ARM::VLD4qWB_fixed_Asm_16:
7624 case ARM::VLD4qWB_fixed_Asm_32: {
7625 MCInst TmpInst;
7626 unsigned Spacing;
7627 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7628 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7629 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7630 Spacing));
7631 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7632 Spacing * 2));
7633 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7634 Spacing * 3));
7635 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7636 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7637 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7638 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7639 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7640 TmpInst.addOperand(Inst.getOperand(4));
7641 Inst = TmpInst;
7642 return true;
7643 }
7644
7645 case ARM::VLD4dWB_register_Asm_8:
7646 case ARM::VLD4dWB_register_Asm_16:
7647 case ARM::VLD4dWB_register_Asm_32:
7648 case ARM::VLD4qWB_register_Asm_8:
7649 case ARM::VLD4qWB_register_Asm_16:
7650 case ARM::VLD4qWB_register_Asm_32: {
7651 MCInst TmpInst;
7652 unsigned Spacing;
7653 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7654 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7655 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7656 Spacing));
7657 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7658 Spacing * 2));
7659 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7660 Spacing * 3));
7661 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7662 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7663 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7664 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7665 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7666 TmpInst.addOperand(Inst.getOperand(5));
7667 Inst = TmpInst;
7668 return true;
7669 }
7670
Jim Grosbach1a747242012-01-23 23:45:44 +00007671 // VST3 multiple 3-element structure instructions.
7672 case ARM::VST3dAsm_8:
7673 case ARM::VST3dAsm_16:
7674 case ARM::VST3dAsm_32:
7675 case ARM::VST3qAsm_8:
7676 case ARM::VST3qAsm_16:
7677 case ARM::VST3qAsm_32: {
7678 MCInst TmpInst;
7679 unsigned Spacing;
7680 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7681 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7682 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7683 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7684 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7685 Spacing));
7686 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7687 Spacing * 2));
7688 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7689 TmpInst.addOperand(Inst.getOperand(4));
7690 Inst = TmpInst;
7691 return true;
7692 }
7693
7694 case ARM::VST3dWB_fixed_Asm_8:
7695 case ARM::VST3dWB_fixed_Asm_16:
7696 case ARM::VST3dWB_fixed_Asm_32:
7697 case ARM::VST3qWB_fixed_Asm_8:
7698 case ARM::VST3qWB_fixed_Asm_16:
7699 case ARM::VST3qWB_fixed_Asm_32: {
7700 MCInst TmpInst;
7701 unsigned Spacing;
7702 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7703 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7704 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7705 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7706 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7707 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7708 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7709 Spacing));
7710 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7711 Spacing * 2));
7712 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7713 TmpInst.addOperand(Inst.getOperand(4));
7714 Inst = TmpInst;
7715 return true;
7716 }
7717
7718 case ARM::VST3dWB_register_Asm_8:
7719 case ARM::VST3dWB_register_Asm_16:
7720 case ARM::VST3dWB_register_Asm_32:
7721 case ARM::VST3qWB_register_Asm_8:
7722 case ARM::VST3qWB_register_Asm_16:
7723 case ARM::VST3qWB_register_Asm_32: {
7724 MCInst TmpInst;
7725 unsigned Spacing;
7726 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7727 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7728 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7729 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7730 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7731 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7732 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7733 Spacing));
7734 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7735 Spacing * 2));
7736 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7737 TmpInst.addOperand(Inst.getOperand(5));
7738 Inst = TmpInst;
7739 return true;
7740 }
7741
Jim Grosbachda70eac2012-01-24 00:58:13 +00007742 // VST4 multiple 3-element structure instructions.
7743 case ARM::VST4dAsm_8:
7744 case ARM::VST4dAsm_16:
7745 case ARM::VST4dAsm_32:
7746 case ARM::VST4qAsm_8:
7747 case ARM::VST4qAsm_16:
7748 case ARM::VST4qAsm_32: {
7749 MCInst TmpInst;
7750 unsigned Spacing;
7751 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7752 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7753 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7754 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7755 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7756 Spacing));
7757 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7758 Spacing * 2));
7759 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7760 Spacing * 3));
7761 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7762 TmpInst.addOperand(Inst.getOperand(4));
7763 Inst = TmpInst;
7764 return true;
7765 }
7766
7767 case ARM::VST4dWB_fixed_Asm_8:
7768 case ARM::VST4dWB_fixed_Asm_16:
7769 case ARM::VST4dWB_fixed_Asm_32:
7770 case ARM::VST4qWB_fixed_Asm_8:
7771 case ARM::VST4qWB_fixed_Asm_16:
7772 case ARM::VST4qWB_fixed_Asm_32: {
7773 MCInst TmpInst;
7774 unsigned Spacing;
7775 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7776 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7777 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7778 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7779 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7780 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7781 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7782 Spacing));
7783 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7784 Spacing * 2));
7785 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7786 Spacing * 3));
7787 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7788 TmpInst.addOperand(Inst.getOperand(4));
7789 Inst = TmpInst;
7790 return true;
7791 }
7792
7793 case ARM::VST4dWB_register_Asm_8:
7794 case ARM::VST4dWB_register_Asm_16:
7795 case ARM::VST4dWB_register_Asm_32:
7796 case ARM::VST4qWB_register_Asm_8:
7797 case ARM::VST4qWB_register_Asm_16:
7798 case ARM::VST4qWB_register_Asm_32: {
7799 MCInst TmpInst;
7800 unsigned Spacing;
7801 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7802 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7803 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7804 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7805 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7806 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7807 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7808 Spacing));
7809 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7810 Spacing * 2));
7811 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7812 Spacing * 3));
7813 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7814 TmpInst.addOperand(Inst.getOperand(5));
7815 Inst = TmpInst;
7816 return true;
7817 }
7818
Jim Grosbachad66de12012-04-11 00:15:16 +00007819 // Handle encoding choice for the shift-immediate instructions.
7820 case ARM::t2LSLri:
7821 case ARM::t2LSRri:
7822 case ARM::t2ASRri: {
7823 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7824 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7825 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00007826 !(static_cast<ARMOperand &>(*Operands[3]).isToken() &&
7827 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w")) {
Jim Grosbachad66de12012-04-11 00:15:16 +00007828 unsigned NewOpc;
7829 switch (Inst.getOpcode()) {
7830 default: llvm_unreachable("unexpected opcode");
7831 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
7832 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
7833 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
7834 }
7835 // The Thumb1 operands aren't in the same order. Awesome, eh?
7836 MCInst TmpInst;
7837 TmpInst.setOpcode(NewOpc);
7838 TmpInst.addOperand(Inst.getOperand(0));
7839 TmpInst.addOperand(Inst.getOperand(5));
7840 TmpInst.addOperand(Inst.getOperand(1));
7841 TmpInst.addOperand(Inst.getOperand(2));
7842 TmpInst.addOperand(Inst.getOperand(3));
7843 TmpInst.addOperand(Inst.getOperand(4));
7844 Inst = TmpInst;
7845 return true;
7846 }
7847 return false;
7848 }
7849
Jim Grosbach485e5622011-12-13 22:45:11 +00007850 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007851 case ARM::t2MOVsr:
7852 case ARM::t2MOVSsr: {
7853 // Which instruction to expand to depends on the CCOut operand and
7854 // whether we're in an IT block if the register operands are low
7855 // registers.
7856 bool isNarrow = false;
7857 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7858 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7859 isARMLowRegister(Inst.getOperand(2).getReg()) &&
7860 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7861 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
7862 isNarrow = true;
7863 MCInst TmpInst;
7864 unsigned newOpc;
7865 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
7866 default: llvm_unreachable("unexpected opcode!");
7867 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
7868 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
7869 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
7870 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
7871 }
7872 TmpInst.setOpcode(newOpc);
7873 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7874 if (isNarrow)
7875 TmpInst.addOperand(MCOperand::CreateReg(
7876 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7877 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7878 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7879 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7880 TmpInst.addOperand(Inst.getOperand(5));
7881 if (!isNarrow)
7882 TmpInst.addOperand(MCOperand::CreateReg(
7883 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7884 Inst = TmpInst;
7885 return true;
7886 }
Jim Grosbach485e5622011-12-13 22:45:11 +00007887 case ARM::t2MOVsi:
7888 case ARM::t2MOVSsi: {
7889 // Which instruction to expand to depends on the CCOut operand and
7890 // whether we're in an IT block if the register operands are low
7891 // registers.
7892 bool isNarrow = false;
7893 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7894 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7895 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
7896 isNarrow = true;
7897 MCInst TmpInst;
7898 unsigned newOpc;
7899 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
7900 default: llvm_unreachable("unexpected opcode!");
7901 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
7902 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
7903 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
7904 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007905 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00007906 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00007907 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
7908 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00007909 TmpInst.setOpcode(newOpc);
7910 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7911 if (isNarrow)
7912 TmpInst.addOperand(MCOperand::CreateReg(
7913 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7914 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007915 if (newOpc != ARM::t2RRX)
Benjamin Kramerbde91762012-06-02 10:20:22 +00007916 TmpInst.addOperand(MCOperand::CreateImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00007917 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7918 TmpInst.addOperand(Inst.getOperand(4));
7919 if (!isNarrow)
7920 TmpInst.addOperand(MCOperand::CreateReg(
7921 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7922 Inst = TmpInst;
7923 return true;
7924 }
7925 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00007926 case ARM::ASRr:
7927 case ARM::LSRr:
7928 case ARM::LSLr:
7929 case ARM::RORr: {
7930 ARM_AM::ShiftOpc ShiftTy;
7931 switch(Inst.getOpcode()) {
7932 default: llvm_unreachable("unexpected opcode!");
7933 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
7934 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
7935 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
7936 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
7937 }
Jim Grosbachabcac562011-11-16 18:31:45 +00007938 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
7939 MCInst TmpInst;
7940 TmpInst.setOpcode(ARM::MOVsr);
7941 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7942 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7943 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7944 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7945 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7946 TmpInst.addOperand(Inst.getOperand(4));
7947 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7948 Inst = TmpInst;
7949 return true;
7950 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00007951 case ARM::ASRi:
7952 case ARM::LSRi:
7953 case ARM::LSLi:
7954 case ARM::RORi: {
7955 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007956 switch(Inst.getOpcode()) {
7957 default: llvm_unreachable("unexpected opcode!");
7958 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
7959 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
7960 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
7961 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
7962 }
7963 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007964 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00007965 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007966 // A shift by 32 should be encoded as 0 when permitted
7967 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
7968 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007969 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007970 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007971 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007972 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7973 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00007974 if (Opc == ARM::MOVsi)
7975 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00007976 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7977 TmpInst.addOperand(Inst.getOperand(4));
7978 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7979 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007980 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00007981 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007982 case ARM::RRXi: {
7983 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
7984 MCInst TmpInst;
7985 TmpInst.setOpcode(ARM::MOVsi);
7986 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7987 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7988 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7989 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7990 TmpInst.addOperand(Inst.getOperand(3));
7991 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
7992 Inst = TmpInst;
7993 return true;
7994 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00007995 case ARM::t2LDMIA_UPD: {
7996 // If this is a load of a single register, then we should use
7997 // a post-indexed LDR instruction instead, per the ARM ARM.
7998 if (Inst.getNumOperands() != 5)
7999 return false;
8000 MCInst TmpInst;
8001 TmpInst.setOpcode(ARM::t2LDR_POST);
8002 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8003 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8004 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8005 TmpInst.addOperand(MCOperand::CreateImm(4));
8006 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8007 TmpInst.addOperand(Inst.getOperand(3));
8008 Inst = TmpInst;
8009 return true;
8010 }
8011 case ARM::t2STMDB_UPD: {
8012 // If this is a store of a single register, then we should use
8013 // a pre-indexed STR instruction instead, per the ARM ARM.
8014 if (Inst.getNumOperands() != 5)
8015 return false;
8016 MCInst TmpInst;
8017 TmpInst.setOpcode(ARM::t2STR_PRE);
8018 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8019 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8020 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8021 TmpInst.addOperand(MCOperand::CreateImm(-4));
8022 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8023 TmpInst.addOperand(Inst.getOperand(3));
8024 Inst = TmpInst;
8025 return true;
8026 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008027 case ARM::LDMIA_UPD:
8028 // If this is a load of a single register via a 'pop', then we should use
8029 // a post-indexed LDR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008030 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "pop" &&
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008031 Inst.getNumOperands() == 5) {
8032 MCInst TmpInst;
8033 TmpInst.setOpcode(ARM::LDR_POST_IMM);
8034 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8035 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8036 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8037 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
8038 TmpInst.addOperand(MCOperand::CreateImm(4));
8039 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8040 TmpInst.addOperand(Inst.getOperand(3));
8041 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008042 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008043 }
8044 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008045 case ARM::STMDB_UPD:
8046 // If this is a store of a single register via a 'push', then we should use
8047 // a pre-indexed STR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008048 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "push" &&
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008049 Inst.getNumOperands() == 5) {
8050 MCInst TmpInst;
8051 TmpInst.setOpcode(ARM::STR_PRE_IMM);
8052 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8053 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8054 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
8055 TmpInst.addOperand(MCOperand::CreateImm(-4));
8056 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8057 TmpInst.addOperand(Inst.getOperand(3));
8058 Inst = TmpInst;
8059 }
8060 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00008061 case ARM::t2ADDri12:
8062 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
8063 // mnemonic was used (not "addw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008064 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "add" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008065 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8066 break;
8067 Inst.setOpcode(ARM::t2ADDri);
8068 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
8069 break;
8070 case ARM::t2SUBri12:
8071 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
8072 // mnemonic was used (not "subw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008073 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "sub" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008074 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8075 break;
8076 Inst.setOpcode(ARM::t2SUBri);
8077 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
8078 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008079 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008080 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00008081 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8082 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8083 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008084 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008085 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008086 return true;
8087 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008088 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008089 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008090 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008091 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8092 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8093 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008094 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008095 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008096 return true;
8097 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008098 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00008099 case ARM::t2ADDri:
8100 case ARM::t2SUBri: {
8101 // If the destination and first source operand are the same, and
8102 // the flags are compatible with the current IT status, use encoding T2
8103 // instead of T3. For compatibility with the system 'as'. Make sure the
8104 // wide encoding wasn't explicit.
8105 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00008106 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00008107 (unsigned)Inst.getOperand(2).getImm() > 255 ||
8108 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008109 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
8110 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8111 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w"))
Jim Grosbachdef5e342012-03-30 17:20:40 +00008112 break;
8113 MCInst TmpInst;
8114 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
8115 ARM::tADDi8 : ARM::tSUBi8);
8116 TmpInst.addOperand(Inst.getOperand(0));
8117 TmpInst.addOperand(Inst.getOperand(5));
8118 TmpInst.addOperand(Inst.getOperand(0));
8119 TmpInst.addOperand(Inst.getOperand(2));
8120 TmpInst.addOperand(Inst.getOperand(3));
8121 TmpInst.addOperand(Inst.getOperand(4));
8122 Inst = TmpInst;
8123 return true;
8124 }
Jim Grosbache489bab2011-12-05 22:16:39 +00008125 case ARM::t2ADDrr: {
8126 // If the destination and first source operand are the same, and
8127 // there's no setting of the flags, use encoding T2 instead of T3.
8128 // Note that this is only for ADD, not SUB. This mirrors the system
8129 // 'as' behaviour. Make sure the wide encoding wasn't explicit.
8130 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
8131 Inst.getOperand(5).getReg() != 0 ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008132 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8133 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00008134 break;
8135 MCInst TmpInst;
8136 TmpInst.setOpcode(ARM::tADDhirr);
8137 TmpInst.addOperand(Inst.getOperand(0));
8138 TmpInst.addOperand(Inst.getOperand(0));
8139 TmpInst.addOperand(Inst.getOperand(2));
8140 TmpInst.addOperand(Inst.getOperand(3));
8141 TmpInst.addOperand(Inst.getOperand(4));
8142 Inst = TmpInst;
8143 return true;
8144 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008145 case ARM::tADDrSP: {
8146 // If the non-SP source operand and the destination operand are not the
8147 // same, we need to use the 32-bit encoding if it's available.
8148 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
8149 Inst.setOpcode(ARM::t2ADDrr);
8150 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
8151 return true;
8152 }
8153 break;
8154 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008155 case ARM::tB:
8156 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008157 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008158 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008159 return true;
8160 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008161 break;
8162 case ARM::t2B:
8163 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008164 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008165 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008166 return true;
8167 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008168 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00008169 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008170 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00008171 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00008172 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00008173 return true;
8174 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00008175 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008176 case ARM::tBcc:
8177 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00008178 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008179 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00008180 return true;
8181 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00008182 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008183 case ARM::tLDMIA: {
8184 // If the register list contains any high registers, or if the writeback
8185 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
8186 // instead if we're in Thumb2. Otherwise, this should have generated
8187 // an error in validateInstruction().
8188 unsigned Rn = Inst.getOperand(0).getReg();
8189 bool hasWritebackToken =
David Blaikie960ea3f2014-06-08 16:18:35 +00008190 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8191 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
Jim Grosbacha31f2232011-09-07 18:05:34 +00008192 bool listContainsBase;
8193 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
8194 (!listContainsBase && !hasWritebackToken) ||
8195 (listContainsBase && hasWritebackToken)) {
8196 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
8197 assert (isThumbTwo());
8198 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
8199 // If we're switching to the updating version, we need to insert
8200 // the writeback tied operand.
8201 if (hasWritebackToken)
8202 Inst.insert(Inst.begin(),
8203 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00008204 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008205 }
8206 break;
8207 }
Jim Grosbach099c9762011-09-16 20:50:13 +00008208 case ARM::tSTMIA_UPD: {
8209 // If the register list contains any high registers, we need to use
8210 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8211 // should have generated an error in validateInstruction().
8212 unsigned Rn = Inst.getOperand(0).getReg();
8213 bool listContainsBase;
8214 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
8215 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
8216 assert (isThumbTwo());
8217 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00008218 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00008219 }
8220 break;
8221 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008222 case ARM::tPOP: {
8223 bool listContainsBase;
8224 // If the register list contains any high registers, we need to use
8225 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8226 // should have generated an error in validateInstruction().
8227 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008228 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008229 assert (isThumbTwo());
8230 Inst.setOpcode(ARM::t2LDMIA_UPD);
8231 // Add the base register and writeback operands.
8232 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
8233 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008234 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008235 }
8236 case ARM::tPUSH: {
8237 bool listContainsBase;
8238 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008239 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008240 assert (isThumbTwo());
8241 Inst.setOpcode(ARM::t2STMDB_UPD);
8242 // Add the base register and writeback operands.
8243 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
8244 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008245 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008246 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008247 case ARM::t2MOVi: {
8248 // If we can use the 16-bit encoding and the user didn't explicitly
8249 // request the 32-bit variant, transform it here.
8250 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00008251 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00008252 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008253 Inst.getOperand(4).getReg() == ARM::CPSR) ||
8254 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
8255 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8256 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008257 // The operands aren't in the same order for tMOVi8...
8258 MCInst TmpInst;
8259 TmpInst.setOpcode(ARM::tMOVi8);
8260 TmpInst.addOperand(Inst.getOperand(0));
8261 TmpInst.addOperand(Inst.getOperand(4));
8262 TmpInst.addOperand(Inst.getOperand(1));
8263 TmpInst.addOperand(Inst.getOperand(2));
8264 TmpInst.addOperand(Inst.getOperand(3));
8265 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008266 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008267 }
8268 break;
8269 }
8270 case ARM::t2MOVr: {
8271 // If we can use the 16-bit encoding and the user didn't explicitly
8272 // request the 32-bit variant, transform it here.
8273 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8274 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8275 Inst.getOperand(2).getImm() == ARMCC::AL &&
8276 Inst.getOperand(4).getReg() == ARM::CPSR &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008277 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8278 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008279 // The operands aren't the same for tMOV[S]r... (no cc_out)
8280 MCInst TmpInst;
8281 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
8282 TmpInst.addOperand(Inst.getOperand(0));
8283 TmpInst.addOperand(Inst.getOperand(1));
8284 TmpInst.addOperand(Inst.getOperand(2));
8285 TmpInst.addOperand(Inst.getOperand(3));
8286 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008287 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008288 }
8289 break;
8290 }
Jim Grosbach82213192011-09-19 20:29:33 +00008291 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00008292 case ARM::t2SXTB:
8293 case ARM::t2UXTH:
8294 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00008295 // If we can use the 16-bit encoding and the user didn't explicitly
8296 // request the 32-bit variant, transform it here.
8297 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8298 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8299 Inst.getOperand(2).getImm() == 0 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008300 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8301 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00008302 unsigned NewOpc;
8303 switch (Inst.getOpcode()) {
8304 default: llvm_unreachable("Illegal opcode!");
8305 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
8306 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
8307 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
8308 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
8309 }
Jim Grosbach82213192011-09-19 20:29:33 +00008310 // The operands aren't the same for thumb1 (no rotate operand).
8311 MCInst TmpInst;
8312 TmpInst.setOpcode(NewOpc);
8313 TmpInst.addOperand(Inst.getOperand(0));
8314 TmpInst.addOperand(Inst.getOperand(1));
8315 TmpInst.addOperand(Inst.getOperand(3));
8316 TmpInst.addOperand(Inst.getOperand(4));
8317 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008318 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00008319 }
8320 break;
8321 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008322 case ARM::MOVsi: {
8323 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00008324 // rrx shifts and asr/lsr of #32 is encoded as 0
8325 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
8326 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008327 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
8328 // Shifting by zero is accepted as a vanilla 'MOVr'
8329 MCInst TmpInst;
8330 TmpInst.setOpcode(ARM::MOVr);
8331 TmpInst.addOperand(Inst.getOperand(0));
8332 TmpInst.addOperand(Inst.getOperand(1));
8333 TmpInst.addOperand(Inst.getOperand(3));
8334 TmpInst.addOperand(Inst.getOperand(4));
8335 TmpInst.addOperand(Inst.getOperand(5));
8336 Inst = TmpInst;
8337 return true;
8338 }
8339 return false;
8340 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00008341 case ARM::ANDrsi:
8342 case ARM::ORRrsi:
8343 case ARM::EORrsi:
8344 case ARM::BICrsi:
8345 case ARM::SUBrsi:
8346 case ARM::ADDrsi: {
8347 unsigned newOpc;
8348 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
8349 if (SOpc == ARM_AM::rrx) return false;
8350 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00008351 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00008352 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
8353 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
8354 case ARM::EORrsi: newOpc = ARM::EORrr; break;
8355 case ARM::BICrsi: newOpc = ARM::BICrr; break;
8356 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
8357 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
8358 }
8359 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00008360 // The exception is for right shifts, where 0 == 32
8361 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
8362 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00008363 MCInst TmpInst;
8364 TmpInst.setOpcode(newOpc);
8365 TmpInst.addOperand(Inst.getOperand(0));
8366 TmpInst.addOperand(Inst.getOperand(1));
8367 TmpInst.addOperand(Inst.getOperand(2));
8368 TmpInst.addOperand(Inst.getOperand(4));
8369 TmpInst.addOperand(Inst.getOperand(5));
8370 TmpInst.addOperand(Inst.getOperand(6));
8371 Inst = TmpInst;
8372 return true;
8373 }
8374 return false;
8375 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00008376 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008377 case ARM::t2IT: {
8378 // The mask bits for all but the first condition are represented as
8379 // the low bit of the condition code value implies 't'. We currently
8380 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00008381 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008382 MCOperand &MO = Inst.getOperand(1);
8383 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00008384 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008385 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008386 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008387 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00008388 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00008389 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008390 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00008391
8392 // Set up the IT block state according to the IT instruction we just
8393 // matched.
8394 assert(!inITBlock() && "nested IT blocks?!");
8395 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
8396 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
8397 ITState.CurPosition = 0;
8398 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008399 break;
8400 }
Richard Bartona39625e2012-07-09 16:12:24 +00008401 case ARM::t2LSLrr:
8402 case ARM::t2LSRrr:
8403 case ARM::t2ASRrr:
8404 case ARM::t2SBCrr:
8405 case ARM::t2RORrr:
8406 case ARM::t2BICrr:
8407 {
Richard Bartond5660372012-07-09 16:14:28 +00008408 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008409 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8410 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8411 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00008412 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008413 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
8414 (!static_cast<ARMOperand &>(*Operands[3]).isToken() ||
8415 !static_cast<ARMOperand &>(*Operands[3]).getToken().equals_lower(
8416 ".w"))) {
Richard Bartona39625e2012-07-09 16:12:24 +00008417 unsigned NewOpc;
8418 switch (Inst.getOpcode()) {
8419 default: llvm_unreachable("unexpected opcode");
8420 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
8421 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
8422 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
8423 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
8424 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
8425 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
8426 }
8427 MCInst TmpInst;
8428 TmpInst.setOpcode(NewOpc);
8429 TmpInst.addOperand(Inst.getOperand(0));
8430 TmpInst.addOperand(Inst.getOperand(5));
8431 TmpInst.addOperand(Inst.getOperand(1));
8432 TmpInst.addOperand(Inst.getOperand(2));
8433 TmpInst.addOperand(Inst.getOperand(3));
8434 TmpInst.addOperand(Inst.getOperand(4));
8435 Inst = TmpInst;
8436 return true;
8437 }
8438 return false;
8439 }
8440 case ARM::t2ANDrr:
8441 case ARM::t2EORrr:
8442 case ARM::t2ADCrr:
8443 case ARM::t2ORRrr:
8444 {
Richard Bartond5660372012-07-09 16:14:28 +00008445 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008446 // These instructions are special in that they are commutable, so shorter encodings
8447 // are available more often.
8448 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8449 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8450 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
8451 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00008452 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008453 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
8454 (!static_cast<ARMOperand &>(*Operands[3]).isToken() ||
8455 !static_cast<ARMOperand &>(*Operands[3]).getToken().equals_lower(
8456 ".w"))) {
Richard Bartona39625e2012-07-09 16:12:24 +00008457 unsigned NewOpc;
8458 switch (Inst.getOpcode()) {
8459 default: llvm_unreachable("unexpected opcode");
8460 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
8461 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
8462 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
8463 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
8464 }
8465 MCInst TmpInst;
8466 TmpInst.setOpcode(NewOpc);
8467 TmpInst.addOperand(Inst.getOperand(0));
8468 TmpInst.addOperand(Inst.getOperand(5));
8469 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
8470 TmpInst.addOperand(Inst.getOperand(1));
8471 TmpInst.addOperand(Inst.getOperand(2));
8472 } else {
8473 TmpInst.addOperand(Inst.getOperand(2));
8474 TmpInst.addOperand(Inst.getOperand(1));
8475 }
8476 TmpInst.addOperand(Inst.getOperand(3));
8477 TmpInst.addOperand(Inst.getOperand(4));
8478 Inst = TmpInst;
8479 return true;
8480 }
8481 return false;
8482 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008483 }
Jim Grosbachafad0532011-11-10 23:42:14 +00008484 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008485}
8486
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008487unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
8488 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
8489 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008490 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00008491 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008492 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
8493 assert(MCID.hasOptionalDef() &&
8494 "optionally flag setting instruction missing optional def operand");
8495 assert(MCID.NumOperands == Inst.getNumOperands() &&
8496 "operand count mismatch!");
8497 // Find the optional-def operand (cc_out).
8498 unsigned OpNo;
8499 for (OpNo = 0;
8500 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
8501 ++OpNo)
8502 ;
8503 // If we're parsing Thumb1, reject it completely.
8504 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
8505 return Match_MnemonicFail;
8506 // If we're parsing Thumb2, which form is legal depends on whether we're
8507 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00008508 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
8509 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008510 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00008511 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
8512 inITBlock())
8513 return Match_RequiresNotITBlock;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008514 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008515 // Some high-register supporting Thumb1 encodings only allow both registers
8516 // to be from r0-r7 when in Thumb2.
Renato Golin36c626e2014-09-26 16:14:29 +00008517 else if (Opc == ARM::tADDhirr && isThumbOne() && !hasV6MOps() &&
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008518 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8519 isARMLowRegister(Inst.getOperand(2).getReg()))
8520 return Match_RequiresThumb2;
8521 // Others only require ARMv6 or later.
Jim Grosbachf86cd372011-08-19 20:46:54 +00008522 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008523 isARMLowRegister(Inst.getOperand(0).getReg()) &&
8524 isARMLowRegister(Inst.getOperand(1).getReg()))
8525 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008526 return Match_Success;
8527}
8528
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008529namespace llvm {
8530template <> inline bool IsCPSRDead<MCInst>(MCInst *Instr) {
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008531 return true; // In an assembly source, no need to second-guess
8532}
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008533}
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008534
Tim Northover26bb14e2014-08-18 11:49:42 +00008535static const char *getSubtargetFeatureName(uint64_t Val);
David Blaikie960ea3f2014-06-08 16:18:35 +00008536bool ARMAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
8537 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00008538 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00008539 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00008540 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00008541 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00008542
Chad Rosier2f480a82012-10-12 22:53:36 +00008543 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Chad Rosier49963552012-10-13 00:26:04 +00008544 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00008545 switch (MatchResult) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008546 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008547 // Context sensitive operand constraints aren't handled by the matcher,
8548 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008549 if (validateInstruction(Inst, Operands)) {
8550 // Still progress the IT block, otherwise one wrong condition causes
8551 // nasty cascading errors.
8552 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008553 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008554 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008555
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008556 { // processInstruction() updates inITBlock state, we need to save it away
8557 bool wasInITBlock = inITBlock();
8558
8559 // Some instructions need post-processing to, for example, tweak which
8560 // encoding is selected. Loop on it while changes happen so the
8561 // individual transformations can chain off each other. E.g.,
8562 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00008563 while (processInstruction(Inst, Operands, Out))
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008564 ;
8565
8566 // Only after the instruction is fully processed, we can validate it
8567 if (wasInITBlock && hasV8Ops() && isThumb() &&
Weiming Zhao5930ae62014-01-23 19:55:33 +00008568 !isV8EligibleForIT(&Inst)) {
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008569 Warning(IDLoc, "deprecated instruction in IT block");
8570 }
8571 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008572
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008573 // Only move forward at the very end so that everything in validate
8574 // and process gets a consistent answer about whether we're in an IT
8575 // block.
8576 forwardITPosition();
8577
Jim Grosbach82f76d12012-01-25 19:52:01 +00008578 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
8579 // doesn't actually encode.
8580 if (Inst.getOpcode() == ARM::ITasm)
8581 return false;
8582
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00008583 Inst.setLoc(IDLoc);
David Woodhousee6c13e42014-01-28 23:12:42 +00008584 Out.EmitInstruction(Inst, STI);
Chris Lattner9487de62010-10-28 21:28:01 +00008585 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008586 case Match_MissingFeature: {
8587 assert(ErrorInfo && "Unknown missing feature!");
8588 // Special case the error message for the very common case where only
8589 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
8590 std::string Msg = "instruction requires:";
Tim Northover26bb14e2014-08-18 11:49:42 +00008591 uint64_t Mask = 1;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008592 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
8593 if (ErrorInfo & Mask) {
8594 Msg += " ";
8595 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
8596 }
8597 Mask <<= 1;
8598 }
8599 return Error(IDLoc, Msg);
8600 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008601 case Match_InvalidOperand: {
8602 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +00008603 if (ErrorInfo != ~0ULL) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008604 if (ErrorInfo >= Operands.size())
8605 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00008606
David Blaikie960ea3f2014-06-08 16:18:35 +00008607 ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008608 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8609 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008610
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008611 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00008612 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008613 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00008614 return Error(IDLoc, "invalid instruction",
David Blaikie960ea3f2014-06-08 16:18:35 +00008615 ((ARMOperand &)*Operands[0]).getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00008616 case Match_RequiresNotITBlock:
8617 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008618 case Match_RequiresITBlock:
8619 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008620 case Match_RequiresV6:
8621 return Error(IDLoc, "instruction variant requires ARMv6 or later");
8622 case Match_RequiresThumb2:
8623 return Error(IDLoc, "instruction variant requires Thumb2");
Jim Grosbach087affe2012-06-22 23:56:48 +00008624 case Match_ImmRange0_15: {
David Blaikie960ea3f2014-06-08 16:18:35 +00008625 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Jim Grosbach087affe2012-06-22 23:56:48 +00008626 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8627 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
8628 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008629 case Match_ImmRange0_239: {
David Blaikie960ea3f2014-06-08 16:18:35 +00008630 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008631 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8632 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
8633 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00008634 case Match_AlignedMemoryRequiresNone:
8635 case Match_DupAlignedMemoryRequiresNone:
8636 case Match_AlignedMemoryRequires16:
8637 case Match_DupAlignedMemoryRequires16:
8638 case Match_AlignedMemoryRequires32:
8639 case Match_DupAlignedMemoryRequires32:
8640 case Match_AlignedMemoryRequires64:
8641 case Match_DupAlignedMemoryRequires64:
8642 case Match_AlignedMemoryRequires64or128:
8643 case Match_DupAlignedMemoryRequires64or128:
8644 case Match_AlignedMemoryRequires64or128or256:
8645 {
David Blaikie960ea3f2014-06-08 16:18:35 +00008646 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getAlignmentLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00008647 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8648 switch (MatchResult) {
8649 default:
8650 llvm_unreachable("Missing Match_Aligned type");
8651 case Match_AlignedMemoryRequiresNone:
8652 case Match_DupAlignedMemoryRequiresNone:
8653 return Error(ErrorLoc, "alignment must be omitted");
8654 case Match_AlignedMemoryRequires16:
8655 case Match_DupAlignedMemoryRequires16:
8656 return Error(ErrorLoc, "alignment must be 16 or omitted");
8657 case Match_AlignedMemoryRequires32:
8658 case Match_DupAlignedMemoryRequires32:
8659 return Error(ErrorLoc, "alignment must be 32 or omitted");
8660 case Match_AlignedMemoryRequires64:
8661 case Match_DupAlignedMemoryRequires64:
8662 return Error(ErrorLoc, "alignment must be 64 or omitted");
8663 case Match_AlignedMemoryRequires64or128:
8664 case Match_DupAlignedMemoryRequires64or128:
8665 return Error(ErrorLoc, "alignment must be 64, 128 or omitted");
8666 case Match_AlignedMemoryRequires64or128or256:
8667 return Error(ErrorLoc, "alignment must be 64, 128, 256 or omitted");
8668 }
8669 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008670 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008671
Eric Christopher91d7b902010-10-29 09:26:59 +00008672 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00008673}
8674
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008675/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00008676bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008677 const MCObjectFileInfo::Environment Format =
8678 getContext().getObjectFileInfo()->getObjectFileType();
8679 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +00008680 bool IsCOFF = Format == MCObjectFileInfo::IsCOFF;
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008681
Kevin Enderbyccab3172009-09-15 00:27:25 +00008682 StringRef IDVal = DirectiveID.getIdentifier();
8683 if (IDVal == ".word")
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008684 return parseLiteralValues(4, DirectiveID.getLoc());
8685 else if (IDVal == ".short" || IDVal == ".hword")
8686 return parseLiteralValues(2, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008687 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008688 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00008689 else if (IDVal == ".arm")
8690 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008691 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008692 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008693 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008694 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008695 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008696 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00008697 else if (IDVal == ".unreq")
8698 return parseDirectiveUnreq(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00008699 else if (IDVal == ".fnend")
8700 return parseDirectiveFnEnd(DirectiveID.getLoc());
8701 else if (IDVal == ".cantunwind")
8702 return parseDirectiveCantUnwind(DirectiveID.getLoc());
8703 else if (IDVal == ".personality")
8704 return parseDirectivePersonality(DirectiveID.getLoc());
8705 else if (IDVal == ".handlerdata")
8706 return parseDirectiveHandlerData(DirectiveID.getLoc());
8707 else if (IDVal == ".setfp")
8708 return parseDirectiveSetFP(DirectiveID.getLoc());
8709 else if (IDVal == ".pad")
8710 return parseDirectivePad(DirectiveID.getLoc());
8711 else if (IDVal == ".save")
8712 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
8713 else if (IDVal == ".vsave")
8714 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008715 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00008716 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008717 else if (IDVal == ".even")
8718 return parseDirectiveEven(DirectiveID.getLoc());
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008719 else if (IDVal == ".personalityindex")
8720 return parseDirectivePersonalityIndex(DirectiveID.getLoc());
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008721 else if (IDVal == ".unwind_raw")
8722 return parseDirectiveUnwindRaw(DirectiveID.getLoc());
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008723 else if (IDVal == ".movsp")
8724 return parseDirectiveMovSP(DirectiveID.getLoc());
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00008725 else if (IDVal == ".arch_extension")
8726 return parseDirectiveArchExtension(DirectiveID.getLoc());
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00008727 else if (IDVal == ".align")
8728 return parseDirectiveAlign(DirectiveID.getLoc());
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00008729 else if (IDVal == ".thumb_set")
8730 return parseDirectiveThumbSet(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008731
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +00008732 if (!IsMachO && !IsCOFF) {
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008733 if (IDVal == ".arch")
8734 return parseDirectiveArch(DirectiveID.getLoc());
8735 else if (IDVal == ".cpu")
8736 return parseDirectiveCPU(DirectiveID.getLoc());
8737 else if (IDVal == ".eabi_attribute")
8738 return parseDirectiveEabiAttr(DirectiveID.getLoc());
8739 else if (IDVal == ".fpu")
8740 return parseDirectiveFPU(DirectiveID.getLoc());
8741 else if (IDVal == ".fnstart")
8742 return parseDirectiveFnStart(DirectiveID.getLoc());
8743 else if (IDVal == ".inst")
8744 return parseDirectiveInst(DirectiveID.getLoc());
8745 else if (IDVal == ".inst.n")
8746 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
8747 else if (IDVal == ".inst.w")
8748 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
8749 else if (IDVal == ".object_arch")
8750 return parseDirectiveObjectArch(DirectiveID.getLoc());
8751 else if (IDVal == ".tlsdescseq")
8752 return parseDirectiveTLSDescSeq(DirectiveID.getLoc());
8753 }
8754
Kevin Enderbyccab3172009-09-15 00:27:25 +00008755 return true;
8756}
8757
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008758/// parseLiteralValues
8759/// ::= .hword expression [, expression]*
8760/// ::= .short expression [, expression]*
8761/// ::= .word expression [, expression]*
8762bool ARMAsmParser::parseLiteralValues(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008763 MCAsmParser &Parser = getParser();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008764 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8765 for (;;) {
8766 const MCExpr *Value;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008767 if (getParser().parseExpression(Value)) {
8768 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008769 return false;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008770 }
Kevin Enderbyccab3172009-09-15 00:27:25 +00008771
Eric Christopherbf7bc492013-01-09 03:52:05 +00008772 getParser().getStreamer().EmitValue(Value, Size);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008773
8774 if (getLexer().is(AsmToken::EndOfStatement))
8775 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00008776
Kevin Enderbyccab3172009-09-15 00:27:25 +00008777 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008778 if (getLexer().isNot(AsmToken::Comma)) {
8779 Error(L, "unexpected token in directive");
8780 return false;
8781 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008782 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008783 }
8784 }
8785
Sean Callanana83fd7d2010-01-19 20:27:46 +00008786 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008787 return false;
8788}
8789
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008790/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00008791/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008792bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008793 MCAsmParser &Parser = getParser();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008794 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8795 Error(L, "unexpected token in directive");
8796 return false;
8797 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008798 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008799
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008800 if (!hasThumb()) {
8801 Error(L, "target does not support Thumb mode");
8802 return false;
8803 }
Tim Northovera2292d02013-06-10 23:20:58 +00008804
Jim Grosbach7f882392011-12-07 18:04:19 +00008805 if (!isThumb())
8806 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00008807
Jim Grosbach7f882392011-12-07 18:04:19 +00008808 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
8809 return false;
8810}
8811
8812/// parseDirectiveARM
8813/// ::= .arm
8814bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008815 MCAsmParser &Parser = getParser();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008816 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8817 Error(L, "unexpected token in directive");
8818 return false;
8819 }
Jim Grosbach7f882392011-12-07 18:04:19 +00008820 Parser.Lex();
8821
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008822 if (!hasARM()) {
8823 Error(L, "target does not support ARM mode");
8824 return false;
8825 }
Tim Northovera2292d02013-06-10 23:20:58 +00008826
Jim Grosbach7f882392011-12-07 18:04:19 +00008827 if (isThumb())
8828 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00008829
Jim Grosbach7f882392011-12-07 18:04:19 +00008830 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00008831 return false;
8832}
8833
Tim Northover1744d0a2013-10-25 12:49:50 +00008834void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
8835 if (NextSymbolIsThumb) {
8836 getParser().getStreamer().EmitThumbFunc(Symbol);
8837 NextSymbolIsThumb = false;
8838 }
8839}
8840
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008841/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00008842/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008843bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008844 MCAsmParser &Parser = getParser();
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00008845 const auto Format = getContext().getObjectFileInfo()->getObjectFileType();
8846 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008847
Jim Grosbach1152cc02011-12-21 22:30:16 +00008848 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008849 // ELF doesn't
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00008850 if (IsMachO) {
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008851 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00008852 if (Tok.isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008853 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) {
8854 Error(L, "unexpected token in .thumb_func directive");
8855 return false;
8856 }
8857
Tim Northover1744d0a2013-10-25 12:49:50 +00008858 MCSymbol *Func =
8859 getParser().getContext().GetOrCreateSymbol(Tok.getIdentifier());
8860 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00008861 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00008862 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00008863 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008864 }
8865
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008866 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00008867 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8868 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008869 return false;
8870 }
Jim Grosbach1152cc02011-12-21 22:30:16 +00008871
Tim Northover1744d0a2013-10-25 12:49:50 +00008872 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00008873 return false;
8874}
8875
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008876/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00008877/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008878bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008879 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00008880 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008881 if (Tok.isNot(AsmToken::Identifier)) {
8882 Error(L, "unexpected token in .syntax directive");
8883 return false;
8884 }
8885
Benjamin Kramer92d89982010-07-14 22:38:02 +00008886 StringRef Mode = Tok.getString();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008887 if (Mode == "unified" || Mode == "UNIFIED") {
Sean Callanana83fd7d2010-01-19 20:27:46 +00008888 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008889 } else if (Mode == "divided" || Mode == "DIVIDED") {
8890 Error(L, "'.syntax divided' arm asssembly not supported");
8891 return false;
8892 } else {
8893 Error(L, "unrecognized syntax mode in .syntax directive");
8894 return false;
8895 }
Kevin Enderby146dcf22009-10-15 20:48:48 +00008896
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008897 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8898 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8899 return false;
8900 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008901 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008902
8903 // TODO tell the MC streamer the mode
8904 // getParser().getStreamer().Emit???();
8905 return false;
8906}
8907
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008908/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00008909/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008910bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008911 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00008912 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008913 if (Tok.isNot(AsmToken::Integer)) {
8914 Error(L, "unexpected token in .code directive");
8915 return false;
8916 }
Sean Callanan936b0d32010-01-19 21:44:56 +00008917 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008918 if (Val != 16 && Val != 32) {
8919 Error(L, "invalid operand to .code directive");
8920 return false;
8921 }
8922 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008923
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008924 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8925 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8926 return false;
8927 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008928 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008929
Evan Cheng284b4672011-07-08 22:36:29 +00008930 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008931 if (!hasThumb()) {
8932 Error(L, "target does not support Thumb mode");
8933 return false;
8934 }
Tim Northovera2292d02013-06-10 23:20:58 +00008935
Jim Grosbachf471ac32011-09-06 18:46:23 +00008936 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008937 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008938 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00008939 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008940 if (!hasARM()) {
8941 Error(L, "target does not support ARM mode");
8942 return false;
8943 }
Tim Northovera2292d02013-06-10 23:20:58 +00008944
Jim Grosbachf471ac32011-09-06 18:46:23 +00008945 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008946 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008947 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00008948 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00008949
Kevin Enderby146dcf22009-10-15 20:48:48 +00008950 return false;
8951}
8952
Jim Grosbachab5830e2011-12-14 02:16:11 +00008953/// parseDirectiveReq
8954/// ::= name .req registername
8955bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008956 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00008957 Parser.Lex(); // Eat the '.req' token.
8958 unsigned Reg;
8959 SMLoc SRegLoc, ERegLoc;
8960 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008961 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008962 Error(SRegLoc, "register name expected");
8963 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008964 }
8965
8966 // Shouldn't be anything else.
8967 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008968 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008969 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
8970 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008971 }
8972
8973 Parser.Lex(); // Consume the EndOfStatement
8974
David Blaikie5106ce72014-11-19 05:49:42 +00008975 if (!RegisterReqs.insert(std::make_pair(Name, Reg)).second) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008976 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
8977 return false;
8978 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00008979
8980 return false;
8981}
8982
8983/// parseDirectiveUneq
8984/// ::= .unreq registername
8985bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008986 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00008987 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008988 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008989 Error(L, "unexpected input in .unreq directive.");
8990 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008991 }
Duncan P. N. Exon Smith29db0eb2014-03-07 16:16:52 +00008992 RegisterReqs.erase(Parser.getTok().getIdentifier().lower());
Jim Grosbachab5830e2011-12-14 02:16:11 +00008993 Parser.Lex(); // Eat the identifier.
8994 return false;
8995}
8996
Jason W Kim135d2442011-12-20 17:38:12 +00008997/// parseDirectiveArch
8998/// ::= .arch token
8999bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00009000 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
9001
9002 unsigned ID = StringSwitch<unsigned>(Arch)
9003#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
9004 .Case(NAME, ARM::ID)
Joerg Sonnenbergera13f8b42013-12-26 11:50:28 +00009005#define ARM_ARCH_ALIAS(NAME, ID) \
9006 .Case(NAME, ARM::ID)
Logan Chien439e8f92013-12-11 17:16:25 +00009007#include "MCTargetDesc/ARMArchName.def"
9008 .Default(ARM::INVALID_ARCH);
9009
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009010 if (ID == ARM::INVALID_ARCH) {
9011 Error(L, "Unknown arch name");
9012 return false;
9013 }
Logan Chien439e8f92013-12-11 17:16:25 +00009014
9015 getTargetStreamer().emitArch(ID);
9016 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009017}
9018
9019/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009020/// ::= .eabi_attribute int, int [, "str"]
9021/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00009022bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009023 MCAsmParser &Parser = getParser();
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009024 int64_t Tag;
9025 SMLoc TagLoc;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009026 TagLoc = Parser.getTok().getLoc();
9027 if (Parser.getTok().is(AsmToken::Identifier)) {
9028 StringRef Name = Parser.getTok().getIdentifier();
9029 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
9030 if (Tag == -1) {
9031 Error(TagLoc, "attribute name not recognised: " + Name);
9032 Parser.eatToEndOfStatement();
9033 return false;
9034 }
9035 Parser.Lex();
9036 } else {
9037 const MCExpr *AttrExpr;
9038
9039 TagLoc = Parser.getTok().getLoc();
9040 if (Parser.parseExpression(AttrExpr)) {
9041 Parser.eatToEndOfStatement();
9042 return false;
9043 }
9044
9045 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
9046 if (!CE) {
9047 Error(TagLoc, "expected numeric constant");
9048 Parser.eatToEndOfStatement();
9049 return false;
9050 }
9051
9052 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009053 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009054
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009055 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009056 Error(Parser.getTok().getLoc(), "comma expected");
9057 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009058 return false;
9059 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009060 Parser.Lex(); // skip comma
9061
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009062 StringRef StringValue = "";
9063 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00009064
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009065 int64_t IntegerValue = 0;
9066 bool IsIntegerValue = false;
9067
9068 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
9069 IsStringValue = true;
9070 else if (Tag == ARMBuildAttrs::compatibility) {
9071 IsStringValue = true;
9072 IsIntegerValue = true;
Saleem Abdulrasool9dedf642014-01-19 08:25:19 +00009073 } else if (Tag < 32 || Tag % 2 == 0)
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009074 IsIntegerValue = true;
9075 else if (Tag % 2 == 1)
9076 IsStringValue = true;
9077 else
9078 llvm_unreachable("invalid tag type");
9079
9080 if (IsIntegerValue) {
9081 const MCExpr *ValueExpr;
9082 SMLoc ValueExprLoc = Parser.getTok().getLoc();
9083 if (Parser.parseExpression(ValueExpr)) {
9084 Parser.eatToEndOfStatement();
9085 return false;
9086 }
9087
9088 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
9089 if (!CE) {
9090 Error(ValueExprLoc, "expected numeric constant");
9091 Parser.eatToEndOfStatement();
9092 return false;
9093 }
9094
9095 IntegerValue = CE->getValue();
9096 }
9097
9098 if (Tag == ARMBuildAttrs::compatibility) {
9099 if (Parser.getTok().isNot(AsmToken::Comma))
9100 IsStringValue = false;
Charlie Turner6632d1f2015-01-05 13:26:37 +00009101 if (Parser.getTok().isNot(AsmToken::Comma)) {
9102 Error(Parser.getTok().getLoc(), "comma expected");
9103 Parser.eatToEndOfStatement();
9104 return false;
9105 } else {
9106 Parser.Lex();
9107 }
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009108 }
9109
9110 if (IsStringValue) {
9111 if (Parser.getTok().isNot(AsmToken::String)) {
9112 Error(Parser.getTok().getLoc(), "bad string constant");
9113 Parser.eatToEndOfStatement();
9114 return false;
9115 }
9116
9117 StringValue = Parser.getTok().getStringContents();
9118 Parser.Lex();
9119 }
9120
9121 if (IsIntegerValue && IsStringValue) {
9122 assert(Tag == ARMBuildAttrs::compatibility);
9123 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
9124 } else if (IsIntegerValue)
9125 getTargetStreamer().emitAttribute(Tag, IntegerValue);
9126 else if (IsStringValue)
9127 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00009128 return false;
9129}
9130
9131/// parseDirectiveCPU
9132/// ::= .cpu str
9133bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
9134 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
9135 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
Roman Divacky7e6b5952014-12-02 20:03:22 +00009136
Roman Divackyfdf05602014-12-03 18:39:44 +00009137 if (!STI.isCPUStringValid(CPU)) {
Roman Divacky7e6b5952014-12-02 20:03:22 +00009138 Error(L, "Unknown CPU name");
9139 return false;
9140 }
9141
Roman Divacky6fd64ff2014-12-04 21:39:24 +00009142 // FIXME: This switches the CPU features globally, therefore it might
9143 // happen that code you would not expect to assemble will. For details
9144 // see: http://llvm.org/bugs/show_bug.cgi?id=20757
Roman Divacky7e6b5952014-12-02 20:03:22 +00009145 STI.InitMCProcessorInfo(CPU, "");
9146 STI.InitCPUSchedModel(CPU);
9147 unsigned FB = ComputeAvailableFeatures(STI.getFeatureBits());
9148 setAvailableFeatures(FB);
9149
Logan Chien8cbb80d2013-10-28 17:51:12 +00009150 return false;
9151}
9152
Nico Weberae050bb2014-08-16 05:37:51 +00009153// FIXME: This is duplicated in getARMFPUFeatures() in
9154// tools/clang/lib/Driver/Tools.cpp
9155static const struct {
9156 const unsigned Fpu;
9157 const uint64_t Enabled;
9158 const uint64_t Disabled;
9159} Fpus[] = {
9160 {ARM::VFP, ARM::FeatureVFP2, ARM::FeatureNEON},
9161 {ARM::VFPV2, ARM::FeatureVFP2, ARM::FeatureNEON},
9162 {ARM::VFPV3, ARM::FeatureVFP3, ARM::FeatureNEON},
9163 {ARM::VFPV3_D16, ARM::FeatureVFP3 | ARM::FeatureD16, ARM::FeatureNEON},
9164 {ARM::VFPV4, ARM::FeatureVFP4, ARM::FeatureNEON},
9165 {ARM::VFPV4_D16, ARM::FeatureVFP4 | ARM::FeatureD16, ARM::FeatureNEON},
Oliver Stannard37e4daa2014-10-01 09:02:17 +00009166 {ARM::FPV5_D16, ARM::FeatureFPARMv8 | ARM::FeatureD16,
9167 ARM::FeatureNEON | ARM::FeatureCrypto},
Nico Weberae050bb2014-08-16 05:37:51 +00009168 {ARM::FP_ARMV8, ARM::FeatureFPARMv8,
9169 ARM::FeatureNEON | ARM::FeatureCrypto},
9170 {ARM::NEON, ARM::FeatureNEON, 0},
9171 {ARM::NEON_VFPV4, ARM::FeatureVFP4 | ARM::FeatureNEON, 0},
9172 {ARM::NEON_FP_ARMV8, ARM::FeatureFPARMv8 | ARM::FeatureNEON,
9173 ARM::FeatureCrypto},
9174 {ARM::CRYPTO_NEON_FP_ARMV8,
9175 ARM::FeatureFPARMv8 | ARM::FeatureNEON | ARM::FeatureCrypto, 0},
9176 {ARM::SOFTVFP, 0, 0},
9177};
9178
Logan Chien8cbb80d2013-10-28 17:51:12 +00009179/// parseDirectiveFPU
9180/// ::= .fpu str
9181bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
9182 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
9183
9184 unsigned ID = StringSwitch<unsigned>(FPU)
9185#define ARM_FPU_NAME(NAME, ID) .Case(NAME, ARM::ID)
9186#include "ARMFPUName.def"
9187 .Default(ARM::INVALID_FPU);
9188
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009189 if (ID == ARM::INVALID_FPU) {
9190 Error(L, "Unknown FPU name");
9191 return false;
9192 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009193
Nico Weberae050bb2014-08-16 05:37:51 +00009194 for (const auto &Fpu : Fpus) {
9195 if (Fpu.Fpu != ID)
9196 continue;
9197
9198 // Need to toggle features that should be on but are off and that
9199 // should off but are on.
Tim Northover26bb14e2014-08-18 11:49:42 +00009200 uint64_t Toggle = (Fpu.Enabled & ~STI.getFeatureBits()) |
Nico Weberae050bb2014-08-16 05:37:51 +00009201 (Fpu.Disabled & STI.getFeatureBits());
9202 setAvailableFeatures(ComputeAvailableFeatures(STI.ToggleFeature(Toggle)));
9203 break;
9204 }
9205
Logan Chien8cbb80d2013-10-28 17:51:12 +00009206 getTargetStreamer().emitFPU(ID);
9207 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009208}
9209
Logan Chien4ea23b52013-05-10 16:17:24 +00009210/// parseDirectiveFnStart
9211/// ::= .fnstart
9212bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009213 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009214 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009215 UC.emitFnStartLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009216 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009217 }
9218
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009219 // Reset the unwind directives parser state
9220 UC.reset();
9221
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009222 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009223
9224 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00009225 return false;
9226}
9227
9228/// parseDirectiveFnEnd
9229/// ::= .fnend
9230bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
9231 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009232 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009233 Error(L, ".fnstart must precede .fnend directive");
9234 return false;
9235 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009236
9237 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009238 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009239
9240 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00009241 return false;
9242}
9243
9244/// parseDirectiveCantUnwind
9245/// ::= .cantunwind
9246bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009247 UC.recordCantUnwind(L);
9248
Logan Chien4ea23b52013-05-10 16:17:24 +00009249 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009250 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009251 Error(L, ".fnstart must precede .cantunwind directive");
9252 return false;
9253 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009254 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009255 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009256 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009257 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009258 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009259 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009260 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009261 UC.emitPersonalityLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009262 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009263 }
9264
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009265 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00009266 return false;
9267}
9268
9269/// parseDirectivePersonality
9270/// ::= .personality name
9271bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009272 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009273 bool HasExistingPersonality = UC.hasPersonality();
9274
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009275 UC.recordPersonality(L);
9276
Logan Chien4ea23b52013-05-10 16:17:24 +00009277 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009278 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009279 Error(L, ".fnstart must precede .personality directive");
9280 return false;
9281 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009282 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009283 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009284 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009285 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009286 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009287 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009288 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009289 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009290 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009291 }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009292 if (HasExistingPersonality) {
9293 Parser.eatToEndOfStatement();
9294 Error(L, "multiple personality directives");
9295 UC.emitPersonalityLocNotes();
9296 return false;
9297 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009298
9299 // Parse the name of the personality routine
9300 if (Parser.getTok().isNot(AsmToken::Identifier)) {
9301 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009302 Error(L, "unexpected input in .personality directive.");
9303 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009304 }
9305 StringRef Name(Parser.getTok().getIdentifier());
9306 Parser.Lex();
9307
9308 MCSymbol *PR = getParser().getContext().GetOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009309 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00009310 return false;
9311}
9312
9313/// parseDirectiveHandlerData
9314/// ::= .handlerdata
9315bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009316 UC.recordHandlerData(L);
9317
Logan Chien4ea23b52013-05-10 16:17:24 +00009318 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009319 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009320 Error(L, ".fnstart must precede .personality directive");
9321 return false;
9322 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009323 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009324 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009325 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009326 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009327 }
9328
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009329 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00009330 return false;
9331}
9332
9333/// parseDirectiveSetFP
9334/// ::= .setfp fpreg, spreg [, offset]
9335bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009336 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009337 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009338 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009339 Error(L, ".fnstart must precede .setfp directive");
9340 return false;
9341 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009342 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009343 Error(L, ".setfp must precede .handlerdata directive");
9344 return false;
9345 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009346
9347 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009348 SMLoc FPRegLoc = Parser.getTok().getLoc();
9349 int FPReg = tryParseRegister();
9350 if (FPReg == -1) {
9351 Error(FPRegLoc, "frame pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009352 return false;
9353 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009354
9355 // Consume comma
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009356 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009357 Error(Parser.getTok().getLoc(), "comma expected");
9358 return false;
9359 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009360 Parser.Lex(); // skip comma
9361
9362 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009363 SMLoc SPRegLoc = Parser.getTok().getLoc();
9364 int SPReg = tryParseRegister();
9365 if (SPReg == -1) {
9366 Error(SPRegLoc, "stack pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009367 return false;
9368 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009369
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009370 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) {
9371 Error(SPRegLoc, "register should be either $sp or the latest fp register");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009372 return false;
9373 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009374
9375 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009376 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00009377
9378 // Parse offset
9379 int64_t Offset = 0;
9380 if (Parser.getTok().is(AsmToken::Comma)) {
9381 Parser.Lex(); // skip comma
9382
9383 if (Parser.getTok().isNot(AsmToken::Hash) &&
9384 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009385 Error(Parser.getTok().getLoc(), "'#' expected");
9386 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009387 }
9388 Parser.Lex(); // skip hash token.
9389
9390 const MCExpr *OffsetExpr;
9391 SMLoc ExLoc = Parser.getTok().getLoc();
9392 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009393 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
9394 Error(ExLoc, "malformed setfp offset");
9395 return false;
9396 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009397 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009398 if (!CE) {
9399 Error(ExLoc, "setfp offset must be an immediate");
9400 return false;
9401 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009402
9403 Offset = CE->getValue();
9404 }
9405
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009406 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
9407 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00009408 return false;
9409}
9410
9411/// parseDirective
9412/// ::= .pad offset
9413bool ARMAsmParser::parseDirectivePad(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009414 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009415 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009416 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009417 Error(L, ".fnstart must precede .pad directive");
9418 return false;
9419 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009420 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009421 Error(L, ".pad must precede .handlerdata directive");
9422 return false;
9423 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009424
9425 // Parse the offset
9426 if (Parser.getTok().isNot(AsmToken::Hash) &&
9427 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009428 Error(Parser.getTok().getLoc(), "'#' expected");
9429 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009430 }
9431 Parser.Lex(); // skip hash token.
9432
9433 const MCExpr *OffsetExpr;
9434 SMLoc ExLoc = Parser.getTok().getLoc();
9435 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009436 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
9437 Error(ExLoc, "malformed pad offset");
9438 return false;
9439 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009440 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009441 if (!CE) {
9442 Error(ExLoc, "pad offset must be an immediate");
9443 return false;
9444 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009445
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009446 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00009447 return false;
9448}
9449
9450/// parseDirectiveRegSave
9451/// ::= .save { registers }
9452/// ::= .vsave { registers }
9453bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
9454 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009455 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009456 Error(L, ".fnstart must precede .save or .vsave directives");
9457 return false;
9458 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009459 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009460 Error(L, ".save or .vsave must precede .handlerdata directive");
9461 return false;
9462 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009463
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009464 // RAII object to make sure parsed operands are deleted.
David Blaikie960ea3f2014-06-08 16:18:35 +00009465 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 1> Operands;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009466
Logan Chien4ea23b52013-05-10 16:17:24 +00009467 // Parse the register list
David Blaikie960ea3f2014-06-08 16:18:35 +00009468 if (parseRegisterList(Operands))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009469 return false;
David Blaikie960ea3f2014-06-08 16:18:35 +00009470 ARMOperand &Op = (ARMOperand &)*Operands[0];
9471 if (!IsVector && !Op.isRegList()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009472 Error(L, ".save expects GPR registers");
9473 return false;
9474 }
David Blaikie960ea3f2014-06-08 16:18:35 +00009475 if (IsVector && !Op.isDPRRegList()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009476 Error(L, ".vsave expects DPR registers");
9477 return false;
9478 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009479
David Blaikie960ea3f2014-06-08 16:18:35 +00009480 getTargetStreamer().emitRegSave(Op.getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00009481 return false;
9482}
9483
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009484/// parseDirectiveInst
9485/// ::= .inst opcode [, ...]
9486/// ::= .inst.n opcode [, ...]
9487/// ::= .inst.w opcode [, ...]
9488bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009489 MCAsmParser &Parser = getParser();
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009490 int Width;
9491
9492 if (isThumb()) {
9493 switch (Suffix) {
9494 case 'n':
9495 Width = 2;
9496 break;
9497 case 'w':
9498 Width = 4;
9499 break;
9500 default:
9501 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009502 Error(Loc, "cannot determine Thumb instruction size, "
9503 "use inst.n/inst.w instead");
9504 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009505 }
9506 } else {
9507 if (Suffix) {
9508 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009509 Error(Loc, "width suffixes are invalid in ARM mode");
9510 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009511 }
9512 Width = 4;
9513 }
9514
9515 if (getLexer().is(AsmToken::EndOfStatement)) {
9516 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009517 Error(Loc, "expected expression following directive");
9518 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009519 }
9520
9521 for (;;) {
9522 const MCExpr *Expr;
9523
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009524 if (getParser().parseExpression(Expr)) {
9525 Error(Loc, "expected expression");
9526 return false;
9527 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009528
9529 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009530 if (!Value) {
9531 Error(Loc, "expected constant expression");
9532 return false;
9533 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009534
9535 switch (Width) {
9536 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009537 if (Value->getValue() > 0xffff) {
9538 Error(Loc, "inst.n operand is too big, use inst.w instead");
9539 return false;
9540 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009541 break;
9542 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009543 if (Value->getValue() > 0xffffffff) {
9544 Error(Loc,
9545 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
9546 return false;
9547 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009548 break;
9549 default:
9550 llvm_unreachable("only supported widths are 2 and 4");
9551 }
9552
9553 getTargetStreamer().emitInst(Value->getValue(), Suffix);
9554
9555 if (getLexer().is(AsmToken::EndOfStatement))
9556 break;
9557
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009558 if (getLexer().isNot(AsmToken::Comma)) {
9559 Error(Loc, "unexpected token in directive");
9560 return false;
9561 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009562
9563 Parser.Lex();
9564 }
9565
9566 Parser.Lex();
9567 return false;
9568}
9569
David Peixotto80c083a2013-12-19 18:26:07 +00009570/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00009571/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00009572bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
David Peixottob9b73622014-02-04 17:22:40 +00009573 getTargetStreamer().emitCurrentConstantPool();
David Peixotto80c083a2013-12-19 18:26:07 +00009574 return false;
9575}
9576
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009577bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
9578 const MCSection *Section = getStreamer().getCurrentSection().first;
9579
9580 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9581 TokError("unexpected token in directive");
9582 return false;
9583 }
9584
9585 if (!Section) {
Rafael Espindola7b61ddf2014-10-15 16:12:52 +00009586 getStreamer().InitSections(false);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009587 Section = getStreamer().getCurrentSection().first;
9588 }
9589
Saleem Abdulrasool42b233a2014-03-18 05:26:55 +00009590 assert(Section && "must have section to emit alignment");
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009591 if (Section->UseCodeAlign())
Rafael Espindola7b514962014-02-04 18:34:04 +00009592 getStreamer().EmitCodeAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009593 else
Rafael Espindola7b514962014-02-04 18:34:04 +00009594 getStreamer().EmitValueToAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009595
9596 return false;
9597}
9598
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009599/// parseDirectivePersonalityIndex
9600/// ::= .personalityindex index
9601bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009602 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009603 bool HasExistingPersonality = UC.hasPersonality();
9604
9605 UC.recordPersonalityIndex(L);
9606
9607 if (!UC.hasFnStart()) {
9608 Parser.eatToEndOfStatement();
9609 Error(L, ".fnstart must precede .personalityindex directive");
9610 return false;
9611 }
9612 if (UC.cantUnwind()) {
9613 Parser.eatToEndOfStatement();
9614 Error(L, ".personalityindex cannot be used with .cantunwind");
9615 UC.emitCantUnwindLocNotes();
9616 return false;
9617 }
9618 if (UC.hasHandlerData()) {
9619 Parser.eatToEndOfStatement();
9620 Error(L, ".personalityindex must precede .handlerdata directive");
9621 UC.emitHandlerDataLocNotes();
9622 return false;
9623 }
9624 if (HasExistingPersonality) {
9625 Parser.eatToEndOfStatement();
9626 Error(L, "multiple personality directives");
9627 UC.emitPersonalityLocNotes();
9628 return false;
9629 }
9630
9631 const MCExpr *IndexExpression;
9632 SMLoc IndexLoc = Parser.getTok().getLoc();
9633 if (Parser.parseExpression(IndexExpression)) {
9634 Parser.eatToEndOfStatement();
9635 return false;
9636 }
9637
9638 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression);
9639 if (!CE) {
9640 Parser.eatToEndOfStatement();
9641 Error(IndexLoc, "index must be a constant number");
9642 return false;
9643 }
9644 if (CE->getValue() < 0 ||
9645 CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX) {
9646 Parser.eatToEndOfStatement();
9647 Error(IndexLoc, "personality routine index should be in range [0-3]");
9648 return false;
9649 }
9650
9651 getTargetStreamer().emitPersonalityIndex(CE->getValue());
9652 return false;
9653}
9654
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009655/// parseDirectiveUnwindRaw
9656/// ::= .unwind_raw offset, opcode [, opcode...]
9657bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009658 MCAsmParser &Parser = getParser();
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009659 if (!UC.hasFnStart()) {
9660 Parser.eatToEndOfStatement();
9661 Error(L, ".fnstart must precede .unwind_raw directives");
9662 return false;
9663 }
9664
9665 int64_t StackOffset;
9666
9667 const MCExpr *OffsetExpr;
9668 SMLoc OffsetLoc = getLexer().getLoc();
9669 if (getLexer().is(AsmToken::EndOfStatement) ||
9670 getParser().parseExpression(OffsetExpr)) {
9671 Error(OffsetLoc, "expected expression");
9672 Parser.eatToEndOfStatement();
9673 return false;
9674 }
9675
9676 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9677 if (!CE) {
9678 Error(OffsetLoc, "offset must be a constant");
9679 Parser.eatToEndOfStatement();
9680 return false;
9681 }
9682
9683 StackOffset = CE->getValue();
9684
9685 if (getLexer().isNot(AsmToken::Comma)) {
9686 Error(getLexer().getLoc(), "expected comma");
9687 Parser.eatToEndOfStatement();
9688 return false;
9689 }
9690 Parser.Lex();
9691
9692 SmallVector<uint8_t, 16> Opcodes;
9693 for (;;) {
9694 const MCExpr *OE;
9695
9696 SMLoc OpcodeLoc = getLexer().getLoc();
9697 if (getLexer().is(AsmToken::EndOfStatement) || Parser.parseExpression(OE)) {
9698 Error(OpcodeLoc, "expected opcode expression");
9699 Parser.eatToEndOfStatement();
9700 return false;
9701 }
9702
9703 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE);
9704 if (!OC) {
9705 Error(OpcodeLoc, "opcode value must be a constant");
9706 Parser.eatToEndOfStatement();
9707 return false;
9708 }
9709
9710 const int64_t Opcode = OC->getValue();
9711 if (Opcode & ~0xff) {
9712 Error(OpcodeLoc, "invalid opcode");
9713 Parser.eatToEndOfStatement();
9714 return false;
9715 }
9716
9717 Opcodes.push_back(uint8_t(Opcode));
9718
9719 if (getLexer().is(AsmToken::EndOfStatement))
9720 break;
9721
9722 if (getLexer().isNot(AsmToken::Comma)) {
9723 Error(getLexer().getLoc(), "unexpected token in directive");
9724 Parser.eatToEndOfStatement();
9725 return false;
9726 }
9727
9728 Parser.Lex();
9729 }
9730
9731 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes);
9732
9733 Parser.Lex();
9734 return false;
9735}
9736
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009737/// parseDirectiveTLSDescSeq
9738/// ::= .tlsdescseq tls-variable
9739bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009740 MCAsmParser &Parser = getParser();
9741
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009742 if (getLexer().isNot(AsmToken::Identifier)) {
9743 TokError("expected variable after '.tlsdescseq' directive");
9744 Parser.eatToEndOfStatement();
9745 return false;
9746 }
9747
9748 const MCSymbolRefExpr *SRE =
9749 MCSymbolRefExpr::Create(Parser.getTok().getIdentifier(),
9750 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext());
9751 Lex();
9752
9753 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9754 Error(Parser.getTok().getLoc(), "unexpected token");
9755 Parser.eatToEndOfStatement();
9756 return false;
9757 }
9758
9759 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE);
9760 return false;
9761}
9762
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009763/// parseDirectiveMovSP
9764/// ::= .movsp reg [, #offset]
9765bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009766 MCAsmParser &Parser = getParser();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009767 if (!UC.hasFnStart()) {
9768 Parser.eatToEndOfStatement();
9769 Error(L, ".fnstart must precede .movsp directives");
9770 return false;
9771 }
9772 if (UC.getFPReg() != ARM::SP) {
9773 Parser.eatToEndOfStatement();
9774 Error(L, "unexpected .movsp directive");
9775 return false;
9776 }
9777
9778 SMLoc SPRegLoc = Parser.getTok().getLoc();
9779 int SPReg = tryParseRegister();
9780 if (SPReg == -1) {
9781 Parser.eatToEndOfStatement();
9782 Error(SPRegLoc, "register expected");
9783 return false;
9784 }
9785
9786 if (SPReg == ARM::SP || SPReg == ARM::PC) {
9787 Parser.eatToEndOfStatement();
9788 Error(SPRegLoc, "sp and pc are not permitted in .movsp directive");
9789 return false;
9790 }
9791
9792 int64_t Offset = 0;
9793 if (Parser.getTok().is(AsmToken::Comma)) {
9794 Parser.Lex();
9795
9796 if (Parser.getTok().isNot(AsmToken::Hash)) {
9797 Error(Parser.getTok().getLoc(), "expected #constant");
9798 Parser.eatToEndOfStatement();
9799 return false;
9800 }
9801 Parser.Lex();
9802
9803 const MCExpr *OffsetExpr;
9804 SMLoc OffsetLoc = Parser.getTok().getLoc();
9805 if (Parser.parseExpression(OffsetExpr)) {
9806 Parser.eatToEndOfStatement();
9807 Error(OffsetLoc, "malformed offset expression");
9808 return false;
9809 }
9810
9811 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9812 if (!CE) {
9813 Parser.eatToEndOfStatement();
9814 Error(OffsetLoc, "offset must be an immediate constant");
9815 return false;
9816 }
9817
9818 Offset = CE->getValue();
9819 }
9820
9821 getTargetStreamer().emitMovSP(SPReg, Offset);
9822 UC.saveFPReg(SPReg);
9823
9824 return false;
9825}
9826
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009827/// parseDirectiveObjectArch
9828/// ::= .object_arch name
9829bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009830 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009831 if (getLexer().isNot(AsmToken::Identifier)) {
9832 Error(getLexer().getLoc(), "unexpected token");
9833 Parser.eatToEndOfStatement();
9834 return false;
9835 }
9836
9837 StringRef Arch = Parser.getTok().getString();
9838 SMLoc ArchLoc = Parser.getTok().getLoc();
9839 getLexer().Lex();
9840
9841 unsigned ID = StringSwitch<unsigned>(Arch)
9842#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
9843 .Case(NAME, ARM::ID)
9844#define ARM_ARCH_ALIAS(NAME, ID) \
9845 .Case(NAME, ARM::ID)
9846#include "MCTargetDesc/ARMArchName.def"
9847#undef ARM_ARCH_NAME
9848#undef ARM_ARCH_ALIAS
9849 .Default(ARM::INVALID_ARCH);
9850
9851 if (ID == ARM::INVALID_ARCH) {
9852 Error(ArchLoc, "unknown architecture '" + Arch + "'");
9853 Parser.eatToEndOfStatement();
9854 return false;
9855 }
9856
9857 getTargetStreamer().emitObjectArch(ID);
9858
9859 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9860 Error(getLexer().getLoc(), "unexpected token");
9861 Parser.eatToEndOfStatement();
9862 }
9863
9864 return false;
9865}
9866
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00009867/// parseDirectiveAlign
9868/// ::= .align
9869bool ARMAsmParser::parseDirectiveAlign(SMLoc L) {
9870 // NOTE: if this is not the end of the statement, fall back to the target
9871 // agnostic handling for this directive which will correctly handle this.
9872 if (getLexer().isNot(AsmToken::EndOfStatement))
9873 return true;
9874
9875 // '.align' is target specifically handled to mean 2**2 byte alignment.
9876 if (getStreamer().getCurrentSection().first->UseCodeAlign())
9877 getStreamer().EmitCodeAlignment(4, 0);
9878 else
9879 getStreamer().EmitValueToAlignment(4, 0, 1, 0);
9880
9881 return false;
9882}
9883
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009884/// parseDirectiveThumbSet
9885/// ::= .thumb_set name, value
9886bool ARMAsmParser::parseDirectiveThumbSet(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009887 MCAsmParser &Parser = getParser();
9888
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009889 StringRef Name;
9890 if (Parser.parseIdentifier(Name)) {
9891 TokError("expected identifier after '.thumb_set'");
9892 Parser.eatToEndOfStatement();
9893 return false;
9894 }
9895
9896 if (getLexer().isNot(AsmToken::Comma)) {
9897 TokError("expected comma after name '" + Name + "'");
9898 Parser.eatToEndOfStatement();
9899 return false;
9900 }
9901 Lex();
9902
9903 const MCExpr *Value;
9904 if (Parser.parseExpression(Value)) {
9905 TokError("missing expression");
9906 Parser.eatToEndOfStatement();
9907 return false;
9908 }
9909
9910 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9911 TokError("unexpected token");
9912 Parser.eatToEndOfStatement();
9913 return false;
9914 }
9915 Lex();
9916
9917 MCSymbol *Alias = getContext().GetOrCreateSymbol(Name);
Rafael Espindola466d6632014-04-27 20:23:58 +00009918 getTargetStreamer().emitThumbSet(Alias, Value);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009919 return false;
9920}
9921
Kevin Enderby8be42bd2009-10-30 22:55:57 +00009922/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +00009923extern "C" void LLVMInitializeARMAsmParser() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00009924 RegisterMCAsmParser<ARMAsmParser> X(TheARMLETarget);
9925 RegisterMCAsmParser<ARMAsmParser> Y(TheARMBETarget);
9926 RegisterMCAsmParser<ARMAsmParser> A(TheThumbLETarget);
9927 RegisterMCAsmParser<ARMAsmParser> B(TheThumbBETarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +00009928}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009929
Chris Lattner3e4582a2010-09-06 19:11:01 +00009930#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +00009931#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +00009932#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009933#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009934
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009935static const struct {
9936 const char *Name;
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009937 const unsigned ArchCheck;
9938 const uint64_t Features;
9939} Extensions[] = {
9940 { "crc", Feature_HasV8, ARM::FeatureCRC },
9941 { "crypto", Feature_HasV8,
9942 ARM::FeatureCrypto | ARM::FeatureNEON | ARM::FeatureFPARMv8 },
9943 { "fp", Feature_HasV8, ARM::FeatureFPARMv8 },
9944 { "idiv", Feature_HasV7 | Feature_IsNotMClass,
9945 ARM::FeatureHWDiv | ARM::FeatureHWDivARM },
9946 // FIXME: iWMMXT not supported
9947 { "iwmmxt", Feature_None, 0 },
9948 // FIXME: iWMMXT2 not supported
9949 { "iwmmxt2", Feature_None, 0 },
9950 // FIXME: Maverick not supported
9951 { "maverick", Feature_None, 0 },
9952 { "mp", Feature_HasV7 | Feature_IsNotMClass, ARM::FeatureMP },
9953 // FIXME: ARMv6-m OS Extensions feature not checked
9954 { "os", Feature_None, 0 },
9955 // FIXME: Also available in ARMv6-K
9956 { "sec", Feature_HasV7, ARM::FeatureTrustZone },
9957 { "simd", Feature_HasV8, ARM::FeatureNEON | ARM::FeatureFPARMv8 },
9958 // FIXME: Only available in A-class, isel not predicated
9959 { "virt", Feature_HasV7, ARM::FeatureVirtualization },
9960 // FIXME: xscale not supported
9961 { "xscale", Feature_None, 0 },
9962};
9963
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009964/// parseDirectiveArchExtension
9965/// ::= .arch_extension [no]feature
9966bool ARMAsmParser::parseDirectiveArchExtension(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009967 MCAsmParser &Parser = getParser();
9968
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009969 if (getLexer().isNot(AsmToken::Identifier)) {
9970 Error(getLexer().getLoc(), "unexpected token");
9971 Parser.eatToEndOfStatement();
9972 return false;
9973 }
9974
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009975 StringRef Name = Parser.getTok().getString();
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009976 SMLoc ExtLoc = Parser.getTok().getLoc();
9977 getLexer().Lex();
9978
9979 bool EnableFeature = true;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009980 if (Name.startswith_lower("no")) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009981 EnableFeature = false;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009982 Name = Name.substr(2);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009983 }
9984
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009985 for (const auto &Extension : Extensions) {
9986 if (Extension.Name != Name)
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009987 continue;
9988
Saleem Abdulrasool8988c2a2014-07-27 19:07:09 +00009989 if (!Extension.Features)
9990 report_fatal_error("unsupported architectural extension: " + Name);
9991
9992 if ((getAvailableFeatures() & Extension.ArchCheck) != Extension.ArchCheck) {
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009993 Error(ExtLoc, "architectural extension '" + Name + "' is not "
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009994 "allowed for the current base architecture");
9995 return false;
9996 }
9997
Tim Northover26bb14e2014-08-18 11:49:42 +00009998 uint64_t ToggleFeatures = EnableFeature
Saleem Abdulrasool78c44722014-08-17 19:20:38 +00009999 ? (~STI.getFeatureBits() & Extension.Features)
10000 : ( STI.getFeatureBits() & Extension.Features);
Tim Northover26bb14e2014-08-18 11:49:42 +000010001 uint64_t Features =
Saleem Abdulrasool78c44722014-08-17 19:20:38 +000010002 ComputeAvailableFeatures(STI.ToggleFeature(ToggleFeatures));
10003 setAvailableFeatures(Features);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010004 return false;
10005 }
10006
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010007 Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010008 Parser.eatToEndOfStatement();
10009 return false;
10010}
10011
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010012// Define this matcher function after the auto-generated include so we
10013// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +000010014unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010015 unsigned Kind) {
David Blaikie960ea3f2014-06-08 16:18:35 +000010016 ARMOperand &Op = static_cast<ARMOperand &>(AsmOp);
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010017 // If the kind is a token for a literal immediate, check if our asm
10018 // operand matches. This is for InstAliases which have a fixed-value
10019 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010020 switch (Kind) {
10021 default: break;
10022 case MCK__35_0:
David Blaikie960ea3f2014-06-08 16:18:35 +000010023 if (Op.isImm())
10024 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm()))
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010025 if (CE->getValue() == 0)
10026 return Match_Success;
10027 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +000010028 case MCK_ModImm:
David Blaikie960ea3f2014-06-08 16:18:35 +000010029 if (Op.isImm()) {
10030 const MCExpr *SOExpr = Op.getImm();
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010031 int64_t Value;
10032 if (!SOExpr->EvaluateAsAbsolute(Value))
Stepan Dyatkovskiydf657cc2014-03-29 13:12:40 +000010033 return Match_Success;
Richard Barton3db1d582014-05-01 11:37:44 +000010034 assert((Value >= INT32_MIN && Value <= UINT32_MAX) &&
10035 "expression value must be representable in 32 bits");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010036 }
10037 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010038 case MCK_GPRPair:
David Blaikie960ea3f2014-06-08 16:18:35 +000010039 if (Op.isReg() &&
10040 MRI->getRegClass(ARM::GPRRegClassID).contains(Op.getReg()))
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010041 return Match_Success;
10042 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010043 }
10044 return Match_InvalidOperand;
10045}