blob: c783d4bac8476ca423bd98c8226e045bff674c08 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// This file implements the WebAssemblyTargetLowering class.
Dan Gohman10e730a2015-06-29 23:51:55 +000012///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmancdd48b82017-11-28 01:13:40 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000023#include "llvm/CodeGen/MachineJumpTableInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000026#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000027#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000028#include "llvm/IR/Function.h"
29#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000030#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
33#include "llvm/Target/TargetOptions.h"
34using namespace llvm;
35
36#define DEBUG_TYPE "wasm-lower"
37
Heejin Ahn5831e9c2018-08-09 23:58:51 +000038// Emit proposed instructions that may not have been implemented in engines
39cl::opt<bool> EnableUnimplementedWasmSIMDInstrs(
40 "wasm-enable-unimplemented-simd",
41 cl::desc("Emit potentially-unimplemented WebAssembly SIMD instructions"),
42 cl::init(false));
43
Dan Gohman10e730a2015-06-29 23:51:55 +000044WebAssemblyTargetLowering::WebAssemblyTargetLowering(
45 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000046 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000047 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
48
JF Bastien71d29ac2015-08-12 17:53:29 +000049 // Booleans always contain 0 or 1.
50 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000051 // WebAssembly does not produce floating-point exceptions on normal floating
52 // point operations.
53 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000054 // We don't know the microarchitecture here, so just reduce register pressure.
55 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000056 // Tell ISel that we have a stack pointer.
57 setStackPointerRegisterToSaveRestore(
58 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
59 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000060 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
61 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
62 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
63 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000064 if (Subtarget->hasSIMD128()) {
65 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
66 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
67 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
68 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
Heejin Ahn5831e9c2018-08-09 23:58:51 +000069 if (EnableUnimplementedWasmSIMDInstrs) {
70 addRegisterClass(MVT::v2i64, &WebAssembly::V128RegClass);
71 addRegisterClass(MVT::v2f64, &WebAssembly::V128RegClass);
72 }
Derek Schuff39bf39f2016-08-02 23:16:09 +000073 }
JF Bastienb9073fb2015-07-22 21:28:15 +000074 // Compute derived properties from the register classes.
75 computeRegisterProperties(Subtarget->getRegisterInfo());
76
JF Bastienaf111db2015-08-24 22:16:48 +000077 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000078 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000079 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000080 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
81 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000082
Dan Gohman35bfb242015-12-04 23:22:35 +000083 // Take the default expansion for va_arg, va_copy, and va_end. There is no
84 // default action for va_start, so we do that custom.
85 setOperationAction(ISD::VASTART, MVT::Other, Custom);
86 setOperationAction(ISD::VAARG, MVT::Other, Expand);
87 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
88 setOperationAction(ISD::VAEND, MVT::Other, Expand);
89
JF Bastienda06bce2015-08-11 21:02:46 +000090 for (auto T : {MVT::f32, MVT::f64}) {
91 // Don't expand the floating-point types to constant pools.
92 setOperationAction(ISD::ConstantFP, T, Legal);
93 // Expand floating-point comparisons.
94 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
95 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
96 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000097 // Expand floating-point library function operators.
Craig Topperf6d4dc52017-05-30 15:27:55 +000098 for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM,
99 ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +0000100 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +0000101 // Note supported floating-point library function operators that otherwise
102 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000103 for (auto Op :
104 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +0000105 setOperationAction(Op, T, Legal);
Dan Gohmanb84ae9b2015-11-10 21:40:21 +0000106 // Support minnan and maxnan, which otherwise default to expand.
107 setOperationAction(ISD::FMINNAN, T, Legal);
108 setOperationAction(ISD::FMAXNAN, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +0000109 // WebAssembly currently has no builtin f16 support.
110 setOperationAction(ISD::FP16_TO_FP, T, Expand);
111 setOperationAction(ISD::FP_TO_FP16, T, Expand);
112 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
113 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000114 }
Dan Gohman32907a62015-08-20 22:57:13 +0000115
116 for (auto T : {MVT::i32, MVT::i64}) {
117 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000118 for (auto Op :
Dan Gohman665d7e32016-03-22 18:01:49 +0000119 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI,
Dan Gohman7a6b9822015-11-29 22:32:02 +0000120 ISD::MULHS, ISD::MULHU, ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS,
121 ISD::SRA_PARTS, ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC,
Craig Topper33772c52016-04-28 03:34:31 +0000122 ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000123 setOperationAction(Op, T, Expand);
124 }
125 }
126
127 // As a special case, these operators use the type to mean the type to
128 // sign-extend from.
Derek Schuffa519fe52017-09-13 00:29:06 +0000129 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohman5d2b9352018-01-19 17:16:24 +0000130 if (!Subtarget->hasSignExt()) {
Derek Schuffa519fe52017-09-13 00:29:06 +0000131 for (auto T : {MVT::i8, MVT::i16, MVT::i32})
132 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
133 }
Dan Gohman32907a62015-08-20 22:57:13 +0000134
135 // Dynamic stack allocation: use the default expansion.
136 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
137 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000138 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000139
Derek Schuff9769deb2015-12-11 23:49:46 +0000140 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000141 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000142
Dan Gohman950a13c2015-09-16 16:51:30 +0000143 // Expand these forms; we pattern-match the forms that we can handle in isel.
144 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
145 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
146 setOperationAction(Op, T, Expand);
147
148 // We have custom switch handling.
149 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
150
JF Bastien73ff6af2015-08-31 22:24:11 +0000151 // WebAssembly doesn't have:
152 // - Floating-point extending loads.
153 // - Floating-point truncating stores.
154 // - i1 extending loads.
Dan Gohman60bddf12015-12-10 02:07:53 +0000155 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000156 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
157 for (auto T : MVT::integer_valuetypes())
158 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
159 setLoadExtAction(Ext, T, MVT::i1, Promote);
Derek Schuffffa143c2015-11-10 00:30:57 +0000160
161 // Trap lowers to wasm unreachable
162 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Derek Schuff18ba1922017-08-30 18:07:45 +0000163
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000164 // Exception handling intrinsics
165 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
166
Derek Schuff18ba1922017-08-30 18:07:45 +0000167 setMaxAtomicSizeInBitsSupported(64);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000168}
Dan Gohman10e730a2015-06-29 23:51:55 +0000169
Heejin Ahne8653bb2018-08-07 00:22:22 +0000170TargetLowering::AtomicExpansionKind
171WebAssemblyTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
172 // We have wasm instructions for these
173 switch (AI->getOperation()) {
174 case AtomicRMWInst::Add:
175 case AtomicRMWInst::Sub:
176 case AtomicRMWInst::And:
177 case AtomicRMWInst::Or:
178 case AtomicRMWInst::Xor:
179 case AtomicRMWInst::Xchg:
180 return AtomicExpansionKind::None;
181 default:
182 break;
183 }
184 return AtomicExpansionKind::CmpXChg;
185}
186
Dan Gohman7b634842015-08-24 18:44:37 +0000187FastISel *WebAssemblyTargetLowering::createFastISel(
188 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
189 return WebAssembly::createFastISel(FuncInfo, LibInfo);
190}
191
JF Bastienaf111db2015-08-24 22:16:48 +0000192bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000193 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000194 // All offsets can be folded.
195 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000196}
197
Dan Gohman7a6b9822015-11-29 22:32:02 +0000198MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000199 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000200 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Derek Schuff3f063292016-02-11 20:57:09 +0000201 if (BitWidth > 1 && BitWidth < 8) BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000202
203 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000204 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
205 // the count to be an i32.
206 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000207 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000208 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000209 }
210
Dan Gohmana8483752015-12-10 00:26:26 +0000211 MVT Result = MVT::getIntegerVT(BitWidth);
212 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
213 "Unable to represent scalar shift amount type");
214 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000215}
216
Dan Gohmancdd48b82017-11-28 01:13:40 +0000217// Lower an fp-to-int conversion operator from the LLVM opcode, which has an
218// undefined result on invalid/overflow, to the WebAssembly opcode, which
219// traps on invalid/overflow.
220static MachineBasicBlock *
221LowerFPToInt(
222 MachineInstr &MI,
223 DebugLoc DL,
224 MachineBasicBlock *BB,
225 const TargetInstrInfo &TII,
226 bool IsUnsigned,
227 bool Int64,
228 bool Float64,
229 unsigned LoweredOpcode
230) {
231 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
232
233 unsigned OutReg = MI.getOperand(0).getReg();
234 unsigned InReg = MI.getOperand(1).getReg();
235
236 unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
237 unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
238 unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
Dan Gohman580c1022017-11-29 20:20:11 +0000239 unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000240 unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
Dan Gohman580c1022017-11-29 20:20:11 +0000241 unsigned Eqz = WebAssembly::EQZ_I32;
242 unsigned And = WebAssembly::AND_I32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000243 int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
244 int64_t Substitute = IsUnsigned ? 0 : Limit;
245 double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
David Blaikie21109242017-12-15 23:52:06 +0000246 auto &Context = BB->getParent()->getFunction().getContext();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000247 Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
248
249 const BasicBlock *LLVM_BB = BB->getBasicBlock();
250 MachineFunction *F = BB->getParent();
251 MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVM_BB);
252 MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVM_BB);
253 MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVM_BB);
254
255 MachineFunction::iterator It = ++BB->getIterator();
256 F->insert(It, FalseMBB);
257 F->insert(It, TrueMBB);
258 F->insert(It, DoneMBB);
259
260 // Transfer the remainder of BB and its successor edges to DoneMBB.
261 DoneMBB->splice(DoneMBB->begin(), BB,
262 std::next(MachineBasicBlock::iterator(MI)),
263 BB->end());
264 DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
265
266 BB->addSuccessor(TrueMBB);
267 BB->addSuccessor(FalseMBB);
268 TrueMBB->addSuccessor(DoneMBB);
269 FalseMBB->addSuccessor(DoneMBB);
270
Dan Gohman580c1022017-11-29 20:20:11 +0000271 unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000272 Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
273 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Dan Gohman580c1022017-11-29 20:20:11 +0000274 CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
275 EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
276 FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
277 TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
Dan Gohmancdd48b82017-11-28 01:13:40 +0000278
279 MI.eraseFromParent();
Dan Gohman580c1022017-11-29 20:20:11 +0000280 // For signed numbers, we can do a single comparison to determine whether
281 // fabs(x) is within range.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000282 if (IsUnsigned) {
283 Tmp0 = InReg;
284 } else {
285 BuildMI(BB, DL, TII.get(Abs), Tmp0)
286 .addReg(InReg);
287 }
288 BuildMI(BB, DL, TII.get(FConst), Tmp1)
289 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
Dan Gohman580c1022017-11-29 20:20:11 +0000290 BuildMI(BB, DL, TII.get(LT), CmpReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000291 .addReg(Tmp0)
292 .addReg(Tmp1);
Dan Gohman580c1022017-11-29 20:20:11 +0000293
294 // For unsigned numbers, we have to do a separate comparison with zero.
295 if (IsUnsigned) {
296 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
297 unsigned SecondCmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
298 unsigned AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
299 BuildMI(BB, DL, TII.get(FConst), Tmp1)
300 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0)));
301 BuildMI(BB, DL, TII.get(GE), SecondCmpReg)
302 .addReg(Tmp0)
303 .addReg(Tmp1);
304 BuildMI(BB, DL, TII.get(And), AndReg)
305 .addReg(CmpReg)
306 .addReg(SecondCmpReg);
307 CmpReg = AndReg;
308 }
309
310 BuildMI(BB, DL, TII.get(Eqz), EqzReg)
311 .addReg(CmpReg);
312
313 // Create the CFG diamond to select between doing the conversion or using
314 // the substitute value.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000315 BuildMI(BB, DL, TII.get(WebAssembly::BR_IF))
316 .addMBB(TrueMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000317 .addReg(EqzReg);
318 BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg)
319 .addReg(InReg);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000320 BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR))
321 .addMBB(DoneMBB);
Dan Gohman580c1022017-11-29 20:20:11 +0000322 BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg)
323 .addImm(Substitute);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000324 BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
Dan Gohman580c1022017-11-29 20:20:11 +0000325 .addReg(FalseReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000326 .addMBB(FalseMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000327 .addReg(TrueReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000328 .addMBB(TrueMBB);
329
330 return DoneMBB;
331}
332
333MachineBasicBlock *
334WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
335 MachineInstr &MI,
336 MachineBasicBlock *BB
337) const {
338 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
339 DebugLoc DL = MI.getDebugLoc();
340
341 switch (MI.getOpcode()) {
342 default: llvm_unreachable("Unexpected instr type to insert");
343 case WebAssembly::FP_TO_SINT_I32_F32:
344 return LowerFPToInt(MI, DL, BB, TII, false, false, false,
345 WebAssembly::I32_TRUNC_S_F32);
346 case WebAssembly::FP_TO_UINT_I32_F32:
347 return LowerFPToInt(MI, DL, BB, TII, true, false, false,
348 WebAssembly::I32_TRUNC_U_F32);
349 case WebAssembly::FP_TO_SINT_I64_F32:
350 return LowerFPToInt(MI, DL, BB, TII, false, true, false,
351 WebAssembly::I64_TRUNC_S_F32);
352 case WebAssembly::FP_TO_UINT_I64_F32:
353 return LowerFPToInt(MI, DL, BB, TII, true, true, false,
354 WebAssembly::I64_TRUNC_U_F32);
355 case WebAssembly::FP_TO_SINT_I32_F64:
356 return LowerFPToInt(MI, DL, BB, TII, false, false, true,
357 WebAssembly::I32_TRUNC_S_F64);
358 case WebAssembly::FP_TO_UINT_I32_F64:
359 return LowerFPToInt(MI, DL, BB, TII, true, false, true,
360 WebAssembly::I32_TRUNC_U_F64);
361 case WebAssembly::FP_TO_SINT_I64_F64:
362 return LowerFPToInt(MI, DL, BB, TII, false, true, true,
363 WebAssembly::I64_TRUNC_S_F64);
364 case WebAssembly::FP_TO_UINT_I64_F64:
365 return LowerFPToInt(MI, DL, BB, TII, true, true, true,
366 WebAssembly::I64_TRUNC_U_F64);
367 llvm_unreachable("Unexpected instruction to emit with custom inserter");
368 }
369}
370
Derek Schuff3f063292016-02-11 20:57:09 +0000371const char *WebAssemblyTargetLowering::getTargetNodeName(
372 unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000373 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Derek Schuff3f063292016-02-11 20:57:09 +0000374 case WebAssemblyISD::FIRST_NUMBER:
375 break;
376#define HANDLE_NODETYPE(NODE) \
377 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000378 return "WebAssemblyISD::" #NODE;
379#include "WebAssemblyISD.def"
380#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000381 }
382 return nullptr;
383}
384
Dan Gohmanf19ed562015-11-13 01:42:29 +0000385std::pair<unsigned, const TargetRegisterClass *>
386WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
387 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
388 // First, see if this is a constraint that directly corresponds to a
389 // WebAssembly register class.
390 if (Constraint.size() == 1) {
391 switch (Constraint[0]) {
Derek Schuff3f063292016-02-11 20:57:09 +0000392 case 'r':
393 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
Derek Schuff39bf39f2016-08-02 23:16:09 +0000394 if (Subtarget->hasSIMD128() && VT.isVector()) {
395 if (VT.getSizeInBits() == 128)
396 return std::make_pair(0U, &WebAssembly::V128RegClass);
397 }
Derek Schuff3f063292016-02-11 20:57:09 +0000398 if (VT.isInteger() && !VT.isVector()) {
399 if (VT.getSizeInBits() <= 32)
400 return std::make_pair(0U, &WebAssembly::I32RegClass);
401 if (VT.getSizeInBits() <= 64)
402 return std::make_pair(0U, &WebAssembly::I64RegClass);
403 }
404 break;
405 default:
406 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000407 }
408 }
409
410 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
411}
412
Dan Gohman3192ddf2015-11-19 23:04:59 +0000413bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
414 // Assume ctz is a relatively cheap operation.
415 return true;
416}
417
418bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
419 // Assume clz is a relatively cheap operation.
420 return true;
421}
422
Dan Gohman4b9d7912015-12-15 22:01:29 +0000423bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
424 const AddrMode &AM,
425 Type *Ty,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000426 unsigned AS,
427 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000428 // WebAssembly offsets are added as unsigned without wrapping. The
429 // isLegalAddressingMode gives us no way to determine if wrapping could be
430 // happening, so we approximate this by accepting only non-negative offsets.
Derek Schuff3f063292016-02-11 20:57:09 +0000431 if (AM.BaseOffs < 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000432
433 // WebAssembly has no scale register operands.
Derek Schuff3f063292016-02-11 20:57:09 +0000434 if (AM.Scale != 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000435
436 // Everything else is legal.
437 return true;
438}
439
Dan Gohmanbb372242016-01-26 03:39:31 +0000440bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000441 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000442 // WebAssembly supports unaligned accesses, though it should be declared
443 // with the p2align attribute on loads and stores which do so, and there
444 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000445 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000446 // of constants, etc.), WebAssembly implementations will either want the
447 // unaligned access or they'll split anyway.
Derek Schuff3f063292016-02-11 20:57:09 +0000448 if (Fast) *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000449 return true;
450}
451
Reid Klecknerb5180542017-03-21 16:57:19 +0000452bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
453 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000454 // The current thinking is that wasm engines will perform this optimization,
455 // so we can save on code size.
456 return true;
457}
458
Simon Pilgrim99f70162018-06-28 17:27:09 +0000459EVT WebAssemblyTargetLowering::getSetCCResultType(const DataLayout &DL,
460 LLVMContext &C,
461 EVT VT) const {
462 if (VT.isVector())
463 return VT.changeVectorElementTypeToInteger();
464
465 return TargetLowering::getSetCCResultType(DL, C, VT);
466}
467
Heejin Ahn4128cb02018-08-02 21:44:24 +0000468bool WebAssemblyTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
469 const CallInst &I,
470 MachineFunction &MF,
471 unsigned Intrinsic) const {
472 switch (Intrinsic) {
473 case Intrinsic::wasm_atomic_notify:
474 Info.opc = ISD::INTRINSIC_W_CHAIN;
475 Info.memVT = MVT::i32;
476 Info.ptrVal = I.getArgOperand(0);
477 Info.offset = 0;
478 Info.align = 4;
479 // atomic.notify instruction does not really load the memory specified with
480 // this argument, but MachineMemOperand should either be load or store, so
481 // we set this to a load.
482 // FIXME Volatile isn't really correct, but currently all LLVM atomic
483 // instructions are treated as volatiles in the backend, so we should be
484 // consistent. The same applies for wasm_atomic_wait intrinsics too.
485 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
486 return true;
487 case Intrinsic::wasm_atomic_wait_i32:
488 Info.opc = ISD::INTRINSIC_W_CHAIN;
489 Info.memVT = MVT::i32;
490 Info.ptrVal = I.getArgOperand(0);
491 Info.offset = 0;
492 Info.align = 4;
493 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
494 return true;
495 case Intrinsic::wasm_atomic_wait_i64:
496 Info.opc = ISD::INTRINSIC_W_CHAIN;
497 Info.memVT = MVT::i64;
498 Info.ptrVal = I.getArgOperand(0);
499 Info.offset = 0;
500 Info.align = 8;
501 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
502 return true;
503 default:
504 return false;
505 }
506}
507
Dan Gohman10e730a2015-06-29 23:51:55 +0000508//===----------------------------------------------------------------------===//
509// WebAssembly Lowering private implementation.
510//===----------------------------------------------------------------------===//
511
512//===----------------------------------------------------------------------===//
513// Lowering Code
514//===----------------------------------------------------------------------===//
515
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000516static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000517 MachineFunction &MF = DAG.getMachineFunction();
518 DAG.getContext()->diagnose(
David Blaikie21109242017-12-15 23:52:06 +0000519 DiagnosticInfoUnsupported(MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000520}
521
Dan Gohman85dbdda2015-12-04 17:16:07 +0000522// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000523static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000524 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000525 // conventions. We don't yet have a way to annotate calls with properties like
526 // "cold", and we don't have any call-clobbered registers, so these are mostly
527 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000528 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000529 CallConv == CallingConv::Cold ||
530 CallConv == CallingConv::PreserveMost ||
531 CallConv == CallingConv::PreserveAll ||
532 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000533}
534
Derek Schuff3f063292016-02-11 20:57:09 +0000535SDValue WebAssemblyTargetLowering::LowerCall(
536 CallLoweringInfo &CLI, SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000537 SelectionDAG &DAG = CLI.DAG;
538 SDLoc DL = CLI.DL;
539 SDValue Chain = CLI.Chain;
540 SDValue Callee = CLI.Callee;
541 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000542 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000543
544 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000545 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000546 fail(DL, DAG,
547 "WebAssembly doesn't support language-specific or target-specific "
548 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000549 if (CLI.IsPatchPoint)
550 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
551
Dan Gohman9cc692b2015-10-02 20:54:23 +0000552 // WebAssembly doesn't currently support explicit tail calls. If they are
553 // required, fail. Otherwise, just disable them.
554 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
555 MF.getTarget().Options.GuaranteedTailCallOpt) ||
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000556 (CLI.CS && CLI.CS.isMustTailCall()))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000557 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
558 CLI.IsTailCall = false;
559
JF Bastiend8a9d662015-08-24 21:59:51 +0000560 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000561 if (Ins.size() > 1)
562 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
563
Dan Gohman2d822e72015-12-04 17:12:52 +0000564 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000565 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
Dan Gohman910ba332018-06-26 03:18:38 +0000566 unsigned NumFixedArgs = 0;
Derek Schuff4dd67782016-01-27 21:17:39 +0000567 for (unsigned i = 0; i < Outs.size(); ++i) {
568 const ISD::OutputArg &Out = Outs[i];
569 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000570 if (Out.Flags.isNest())
571 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000572 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000573 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000574 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000575 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000576 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000577 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000578 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000579 auto &MFI = MF.getFrameInfo();
580 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
581 Out.Flags.getByValAlign(),
582 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000583 SDValue SizeNode =
584 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000585 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000586 Chain = DAG.getMemcpy(
587 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000588 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000589 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
590 OutVal = FINode;
591 }
Dan Gohman910ba332018-06-26 03:18:38 +0000592 // Count the number of fixed args *after* legalization.
593 NumFixedArgs += Out.IsFixed;
Dan Gohman2d822e72015-12-04 17:12:52 +0000594 }
595
JF Bastiend8a9d662015-08-24 21:59:51 +0000596 bool IsVarArg = CLI.IsVarArg;
Derek Schuff992d83f2016-02-10 20:14:15 +0000597 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000598
JF Bastiend8a9d662015-08-24 21:59:51 +0000599 // Analyze operands of the call, assigning locations to each operand.
600 SmallVector<CCValAssign, 16> ArgLocs;
601 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000602
Dan Gohman35bfb242015-12-04 23:22:35 +0000603 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000604 // Outgoing non-fixed arguments are placed in a buffer. First
605 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000606 for (SDValue Arg :
607 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
608 EVT VT = Arg.getValueType();
609 assert(VT != MVT::iPTR && "Legalized args should be concrete");
610 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000611 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
612 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000613 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
614 Offset, VT.getSimpleVT(),
615 CCValAssign::Full));
616 }
617 }
618
619 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
620
Derek Schuff27501e22016-02-10 19:51:04 +0000621 SDValue FINode;
622 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000623 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000624 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000625 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
626 Layout.getStackAlignment(),
627 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000628 unsigned ValNo = 0;
629 SmallVector<SDValue, 8> Chains;
630 for (SDValue Arg :
631 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
632 assert(ArgLocs[ValNo].getValNo() == ValNo &&
633 "ArgLocs should remain in order and only hold varargs args");
634 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000635 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000636 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000637 DAG.getConstant(Offset, DL, PtrVT));
Derek Schuff27501e22016-02-10 19:51:04 +0000638 Chains.push_back(DAG.getStore(
639 Chain, DL, Arg, Add,
Derek Schuff1a946e42016-07-15 19:35:43 +0000640 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000641 }
642 if (!Chains.empty())
643 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000644 } else if (IsVarArg) {
645 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000646 }
647
648 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000649 SmallVector<SDValue, 16> Ops;
650 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000651 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000652
653 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
654 // isn't reliable.
655 Ops.append(OutVals.begin(),
656 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000657 // Add a pointer to the vararg buffer.
658 if (IsVarArg) Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000659
Derek Schuff27501e22016-02-10 19:51:04 +0000660 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000661 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000662 assert(!In.Flags.isByVal() && "byval is not valid for return values");
663 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000664 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000665 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000666 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000667 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000668 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000669 fail(DL, DAG,
670 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000671 // Ignore In.getOrigAlign() because all our arguments are passed in
672 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000673 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000674 }
Derek Schuff27501e22016-02-10 19:51:04 +0000675 InTys.push_back(MVT::Other);
676 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000677 SDValue Res =
678 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000679 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000680 if (Ins.empty()) {
681 Chain = Res;
682 } else {
683 InVals.push_back(Res);
684 Chain = Res.getValue(1);
685 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000686
JF Bastiend8a9d662015-08-24 21:59:51 +0000687 return Chain;
688}
689
JF Bastienb9073fb2015-07-22 21:28:15 +0000690bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000691 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
692 const SmallVectorImpl<ISD::OutputArg> &Outs,
693 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000694 // WebAssembly can't currently handle returning tuples.
695 return Outs.size() <= 1;
696}
697
698SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000699 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000700 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000701 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000702 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000703 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000704 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000705 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
706
JF Bastien600aee92015-07-31 17:53:38 +0000707 SmallVector<SDValue, 4> RetOps(1, Chain);
708 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000709 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000710
Dan Gohman754cd112015-11-11 01:33:02 +0000711 // Record the number and types of the return values.
712 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000713 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
714 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000715 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000716 if (Out.Flags.isInAlloca())
717 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000718 if (Out.Flags.isInConsecutiveRegs())
719 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
720 if (Out.Flags.isInConsecutiveRegsLast())
721 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000722 }
723
JF Bastienb9073fb2015-07-22 21:28:15 +0000724 return Chain;
725}
726
727SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000728 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000729 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
730 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000731 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000732 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000733
Dan Gohman2726b882016-10-06 22:29:32 +0000734 MachineFunction &MF = DAG.getMachineFunction();
735 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
736
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000737 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
738 // of the incoming values before they're represented by virtual registers.
739 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
740
JF Bastien600aee92015-07-31 17:53:38 +0000741 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000742 if (In.Flags.isInAlloca())
743 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
744 if (In.Flags.isNest())
745 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000746 if (In.Flags.isInConsecutiveRegs())
747 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
748 if (In.Flags.isInConsecutiveRegsLast())
749 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000750 // Ignore In.getOrigAlign() because all our arguments are passed in
751 // registers.
JF Bastiend7fcc6f2015-07-31 18:13:27 +0000752 InVals.push_back(
753 In.Used
754 ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
Dan Gohman5219ecf2015-11-14 23:28:15 +0000755 DAG.getTargetConstant(InVals.size(), DL, MVT::i32))
Dan Gohmancb7940f2015-12-04 17:09:42 +0000756 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000757
758 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000759 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000760 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000761
Derek Schuff27501e22016-02-10 19:51:04 +0000762 // Varargs are copied into a buffer allocated by the caller, and a pointer to
763 // the buffer is passed as an argument.
764 if (IsVarArg) {
765 MVT PtrVT = getPointerTy(MF.getDataLayout());
766 unsigned VarargVreg =
767 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
768 MFI->setVarargBufferVreg(VarargVreg);
769 Chain = DAG.getCopyToReg(
770 Chain, DL, VarargVreg,
771 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
772 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
773 MFI->addParam(PtrVT);
774 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000775
Dan Gohman2726b882016-10-06 22:29:32 +0000776 // Record the number and types of results.
777 SmallVector<MVT, 4> Params;
778 SmallVector<MVT, 4> Results;
David Blaikie21109242017-12-15 23:52:06 +0000779 ComputeSignatureVTs(MF.getFunction(), DAG.getTarget(), Params, Results);
Dan Gohman2726b882016-10-06 22:29:32 +0000780 for (MVT VT : Results)
781 MFI->addResult(VT);
782
JF Bastienb9073fb2015-07-22 21:28:15 +0000783 return Chain;
784}
785
Dan Gohman10e730a2015-06-29 23:51:55 +0000786//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000787// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000788//===----------------------------------------------------------------------===//
789
JF Bastienaf111db2015-08-24 22:16:48 +0000790SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
791 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000792 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000793 switch (Op.getOpcode()) {
Derek Schuff3f063292016-02-11 20:57:09 +0000794 default:
795 llvm_unreachable("unimplemented operation lowering");
796 return SDValue();
797 case ISD::FrameIndex:
798 return LowerFrameIndex(Op, DAG);
799 case ISD::GlobalAddress:
800 return LowerGlobalAddress(Op, DAG);
801 case ISD::ExternalSymbol:
802 return LowerExternalSymbol(Op, DAG);
803 case ISD::JumpTable:
804 return LowerJumpTable(Op, DAG);
805 case ISD::BR_JT:
806 return LowerBR_JT(Op, DAG);
807 case ISD::VASTART:
808 return LowerVASTART(Op, DAG);
Derek Schuff51699a82016-02-12 22:56:03 +0000809 case ISD::BlockAddress:
810 case ISD::BRIND:
811 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
812 return SDValue();
813 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
814 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
815 return SDValue();
Dan Gohman94c65662016-02-16 23:48:04 +0000816 case ISD::FRAMEADDR:
817 return LowerFRAMEADDR(Op, DAG);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000818 case ISD::CopyToReg:
819 return LowerCopyToReg(Op, DAG);
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000820 case ISD::INTRINSIC_WO_CHAIN:
821 return LowerINTRINSIC_WO_CHAIN(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000822 }
823}
824
Derek Schuffaadc89c2016-02-16 18:18:36 +0000825SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
826 SelectionDAG &DAG) const {
827 SDValue Src = Op.getOperand(2);
828 if (isa<FrameIndexSDNode>(Src.getNode())) {
829 // CopyToReg nodes don't support FrameIndex operands. Other targets select
830 // the FI to some LEA-like instruction, but since we don't have that, we
831 // need to insert some kind of instruction that can take an FI operand and
832 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
833 // copy_local between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000834 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000835 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000836 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000837 EVT VT = Src.getValueType();
838 SDValue Copy(
Dan Gohman4fc4e422016-10-24 19:49:43 +0000839 DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
840 : WebAssembly::COPY_I64,
Derek Schuffaadc89c2016-02-16 18:18:36 +0000841 DL, VT, Src),
842 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000843 return Op.getNode()->getNumValues() == 1
844 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
845 : DAG.getCopyToReg(Chain, DL, Reg, Copy, Op.getNumOperands() == 4
846 ? Op.getOperand(3)
847 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000848 }
849 return SDValue();
850}
851
Derek Schuff9769deb2015-12-11 23:49:46 +0000852SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
853 SelectionDAG &DAG) const {
854 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
855 return DAG.getTargetFrameIndex(FI, Op.getValueType());
856}
857
Dan Gohman94c65662016-02-16 23:48:04 +0000858SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
859 SelectionDAG &DAG) const {
860 // Non-zero depths are not supported by WebAssembly currently. Use the
861 // legalizer's default expansion, which is to return 0 (what this function is
862 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000863 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000864 return SDValue();
865
Matthias Braun941a7052016-07-28 18:40:00 +0000866 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +0000867 EVT VT = Op.getValueType();
868 unsigned FP =
869 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
870 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
871}
872
JF Bastienaf111db2015-08-24 22:16:48 +0000873SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
874 SelectionDAG &DAG) const {
875 SDLoc DL(Op);
876 const auto *GA = cast<GlobalAddressSDNode>(Op);
877 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000878 assert(GA->getTargetFlags() == 0 &&
879 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000880 if (GA->getAddressSpace() != 0)
881 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000882 return DAG.getNode(
883 WebAssemblyISD::Wrapper, DL, VT,
884 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000885}
886
Derek Schuff3f063292016-02-11 20:57:09 +0000887SDValue WebAssemblyTargetLowering::LowerExternalSymbol(
888 SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000889 SDLoc DL(Op);
890 const auto *ES = cast<ExternalSymbolSDNode>(Op);
891 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000892 assert(ES->getTargetFlags() == 0 &&
893 "Unexpected target flags on generic ExternalSymbolSDNode");
894 // Set the TargetFlags to 0x1 which indicates that this is a "function"
895 // symbol rather than a data symbol. We do this unconditionally even though
896 // we don't know anything about the symbol other than its name, because all
897 // external symbols used in target-independent SelectionDAG code are for
898 // functions.
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000899 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
Dan Gohman26c67652016-01-11 23:38:05 +0000900 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
Nicholas Wilsone408a892018-08-03 14:33:37 +0000901 WebAssemblyII::MO_SYMBOL_FUNCTION));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000902}
903
Dan Gohman950a13c2015-09-16 16:51:30 +0000904SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
905 SelectionDAG &DAG) const {
906 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +0000907 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000908 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000909 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
910 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
911 JT->getTargetFlags());
912}
913
914SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
915 SelectionDAG &DAG) const {
916 SDLoc DL(Op);
917 SDValue Chain = Op.getOperand(0);
918 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
919 SDValue Index = Op.getOperand(2);
920 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
921
922 SmallVector<SDValue, 8> Ops;
923 Ops.push_back(Chain);
924 Ops.push_back(Index);
925
926 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
927 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
928
Dan Gohman14026062016-03-08 03:18:12 +0000929 // Add an operand for each case.
930 for (auto MBB : MBBs) Ops.push_back(DAG.getBasicBlock(MBB));
931
Dan Gohman950a13c2015-09-16 16:51:30 +0000932 // TODO: For now, we just pick something arbitrary for a default case for now.
933 // We really want to sniff out the guard and put in the real default case (and
934 // delete the guard).
935 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
936
Dan Gohman14026062016-03-08 03:18:12 +0000937 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +0000938}
939
Dan Gohman35bfb242015-12-04 23:22:35 +0000940SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
941 SelectionDAG &DAG) const {
942 SDLoc DL(Op);
943 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
944
Derek Schuff27501e22016-02-10 19:51:04 +0000945 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +0000946 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +0000947
948 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
949 MFI->getVarargBufferVreg(), PtrVT);
950 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +0000951 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +0000952}
953
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000954SDValue
955WebAssemblyTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
956 SelectionDAG &DAG) const {
957 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
958 SDLoc DL(Op);
959 switch (IntNo) {
960 default:
961 return {}; // Don't custom lower most intrinsics.
962
963 case Intrinsic::wasm_lsda:
964 // TODO For now, just return 0 not to crash
965 return DAG.getConstant(0, DL, Op.getValueType());
966 }
967}
968
Dan Gohman10e730a2015-06-29 23:51:55 +0000969//===----------------------------------------------------------------------===//
970// WebAssembly Optimization Hooks
971//===----------------------------------------------------------------------===//