blob: 5b18aefbd7819b41c9a0002b2c657206d2d5240b [file] [log] [blame]
Konstantin Zhuravlyov30f03b32018-06-27 05:36:03 +00001//===-- AMDGPUAsmPrinter.cpp - AMDGPU assembly printer -------------------===//
Tom Stellard45bb48e2015-06-13 03:28:10 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
13/// code. When passed an MCAsmStreamer it prints assembly and when passed
14/// an MCObjectStreamer it outputs binary code.
15//
16//===----------------------------------------------------------------------===//
17//
18
19#include "AMDGPUAsmPrinter.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "AMDGPU.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000021#include "AMDGPUSubtarget.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000022#include "AMDGPUTargetMachine.h"
23#include "InstPrinter/AMDGPUInstPrinter.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000024#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000025#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellardc5015012018-05-24 20:02:01 +000026#include "R600AsmPrinter.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000027#include "R600Defines.h"
28#include "R600MachineFunctionInfo.h"
29#include "R600RegisterInfo.h"
30#include "SIDefines.h"
Matt Arsenaulta9720c62016-06-20 17:51:32 +000031#include "SIInstrInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000032#include "SIMachineFunctionInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000033#include "SIRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000034#include "Utils/AMDGPUBaseInfo.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000035#include "llvm/BinaryFormat/ELF.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000036#include "llvm/CodeGen/MachineFrameInfo.h"
Matt Arsenaultff982412016-06-20 18:13:04 +000037#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000038#include "llvm/MC/MCContext.h"
39#include "llvm/MC/MCSectionELF.h"
40#include "llvm/MC/MCStreamer.h"
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000041#include "llvm/Support/AMDGPUMetadata.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000042#include "llvm/Support/MathExtras.h"
43#include "llvm/Support/TargetRegistry.h"
David Blaikie6054e652018-03-23 23:58:19 +000044#include "llvm/Target/TargetLoweringObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000045
46using namespace llvm;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000047using namespace llvm::AMDGPU;
Tom Stellard45bb48e2015-06-13 03:28:10 +000048
49// TODO: This should get the default rounding mode from the kernel. We just set
50// the default here, but this could change if the OpenCL rounding mode pragmas
51// are used.
52//
53// The denormal mode here should match what is reported by the OpenCL runtime
54// for the CL_FP_DENORM bit from CL_DEVICE_{HALF|SINGLE|DOUBLE}_FP_CONFIG, but
55// can also be override to flush with the -cl-denorms-are-zero compiler flag.
56//
57// AMD OpenCL only sets flush none and reports CL_FP_DENORM for double
58// precision, and leaves single precision to flush all and does not report
59// CL_FP_DENORM for CL_DEVICE_SINGLE_FP_CONFIG. Mesa's OpenCL currently reports
60// CL_FP_DENORM for both.
61//
62// FIXME: It seems some instructions do not support single precision denormals
63// regardless of the mode (exp_*_f32, rcp_*_f32, rsq_*_f32, rsq_*f32, sqrt_f32,
64// and sin_f32, cos_f32 on most parts).
65
66// We want to use these instructions, and using fp32 denormals also causes
67// instructions to run at the double precision rate for the device so it's
68// probably best to just report no single precision denormals.
69static uint32_t getFPMode(const MachineFunction &F) {
Tom Stellard5bfbae52018-07-11 20:59:01 +000070 const GCNSubtarget& ST = F.getSubtarget<GCNSubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +000071 // TODO: Is there any real use for the flush in only / flush out only modes?
72
73 uint32_t FP32Denormals =
74 ST.hasFP32Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
75
76 uint32_t FP64Denormals =
77 ST.hasFP64Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
78
79 return FP_ROUND_MODE_SP(FP_ROUND_ROUND_TO_NEAREST) |
80 FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_NEAREST) |
81 FP_DENORM_MODE_SP(FP32Denormals) |
82 FP_DENORM_MODE_DP(FP64Denormals);
83}
84
85static AsmPrinter *
86createAMDGPUAsmPrinterPass(TargetMachine &tm,
87 std::unique_ptr<MCStreamer> &&Streamer) {
88 return new AMDGPUAsmPrinter(tm, std::move(Streamer));
89}
90
91extern "C" void LLVMInitializeAMDGPUAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +000092 TargetRegistry::RegisterAsmPrinter(getTheAMDGPUTarget(),
Tom Stellardc5015012018-05-24 20:02:01 +000093 llvm::createR600AsmPrinterPass);
Mehdi Aminif42454b2016-10-09 23:00:34 +000094 TargetRegistry::RegisterAsmPrinter(getTheGCNTarget(),
95 createAMDGPUAsmPrinterPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +000096}
97
98AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM,
99 std::unique_ptr<MCStreamer> Streamer)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000100 : AsmPrinter(TM, std::move(Streamer)) {
101 AMDGPUASI = static_cast<AMDGPUTargetMachine*>(&TM)->getAMDGPUAS();
102 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000103
Mehdi Amini117296c2016-10-01 02:56:57 +0000104StringRef AMDGPUAsmPrinter::getPassName() const {
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000105 return "AMDGPU Assembly Printer";
106}
107
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000108const MCSubtargetInfo* AMDGPUAsmPrinter::getSTI() const {
109 return TM.getMCSubtargetInfo();
110}
111
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000112AMDGPUTargetStreamer* AMDGPUAsmPrinter::getTargetStreamer() const {
113 if (!OutStreamer)
114 return nullptr;
115 return static_cast<AMDGPUTargetStreamer*>(OutStreamer->getTargetStreamer());
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000116}
117
Tom Stellardf4218372016-01-12 17:18:17 +0000118void AMDGPUAsmPrinter::EmitStartOfAsmFile(Module &M) {
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000119 if (IsaInfo::hasCodeObjectV3(getSTI()) &&
120 TM.getTargetTriple().getOS() == Triple::AMDHSA)
121 return;
122
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000123 if (TM.getTargetTriple().getOS() != Triple::AMDHSA &&
124 TM.getTargetTriple().getOS() != Triple::AMDPAL)
125 return;
126
127 if (TM.getTargetTriple().getOS() == Triple::AMDHSA)
128 HSAMetadataStream.begin(M);
129
130 if (TM.getTargetTriple().getOS() == Triple::AMDPAL)
131 readPALMetadata(M);
132
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000133 // HSA emits NT_AMDGPU_HSA_CODE_OBJECT_VERSION for code objects v2.
134 if (TM.getTargetTriple().getOS() == Triple::AMDHSA)
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000135 getTargetStreamer()->EmitDirectiveHSACodeObjectVersion(2, 1);
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000136
137 // HSA and PAL emit NT_AMDGPU_HSA_ISA for code objects v2.
138 IsaInfo::IsaVersion ISA = IsaInfo::getIsaVersion(getSTI()->getFeatureBits());
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000139 getTargetStreamer()->EmitDirectiveHSACodeObjectISA(
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000140 ISA.Major, ISA.Minor, ISA.Stepping, "AMD", "AMDGPU");
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000141}
142
143void AMDGPUAsmPrinter::EmitEndOfAsmFile(Module &M) {
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000144 // TODO: Add metadata to code object v3.
145 if (IsaInfo::hasCodeObjectV3(getSTI()) &&
146 TM.getTargetTriple().getOS() == Triple::AMDHSA)
147 return;
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000148
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000149 // Following code requires TargetStreamer to be present.
150 if (!getTargetStreamer())
151 return;
152
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000153 // Emit ISA Version (NT_AMD_AMDGPU_ISA).
154 std::string ISAVersionString;
155 raw_string_ostream ISAVersionStream(ISAVersionString);
156 IsaInfo::streamIsaVersion(getSTI(), ISAVersionStream);
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000157 getTargetStreamer()->EmitISAVersion(ISAVersionStream.str());
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000158
159 // Emit HSA Metadata (NT_AMD_AMDGPU_HSA_METADATA).
160 if (TM.getTargetTriple().getOS() == Triple::AMDHSA) {
161 HSAMetadataStream.end();
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000162 getTargetStreamer()->EmitHSAMetadata(HSAMetadataStream.getHSAMetadata());
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000163 }
164
165 // Emit PAL Metadata (NT_AMD_AMDGPU_PAL_METADATA).
Tim Renouf72800f02017-10-03 19:03:52 +0000166 if (TM.getTargetTriple().getOS() == Triple::AMDPAL) {
167 // Copy the PAL metadata from the map where we collected it into a vector,
168 // then write it as a .note.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000169 PALMD::Metadata PALMetadataVector;
170 for (auto i : PALMetadataMap) {
171 PALMetadataVector.push_back(i.first);
172 PALMetadataVector.push_back(i.second);
Tim Renouf72800f02017-10-03 19:03:52 +0000173 }
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000174 getTargetStreamer()->EmitPALMetadata(PALMetadataVector);
Tim Renouf72800f02017-10-03 19:03:52 +0000175 }
Tom Stellardf4218372016-01-12 17:18:17 +0000176}
177
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000178bool AMDGPUAsmPrinter::isBlockOnlyReachableByFallthrough(
179 const MachineBasicBlock *MBB) const {
180 if (!AsmPrinter::isBlockOnlyReachableByFallthrough(MBB))
181 return false;
182
183 if (MBB->empty())
184 return true;
185
186 // If this is a block implementing a long branch, an expression relative to
187 // the start of the block is needed. to the start of the block.
188 // XXX - Is there a smarter way to check this?
189 return (MBB->back().getOpcode() != AMDGPU::S_SETPC_B64);
190}
191
Tom Stellardf151a452015-06-26 21:14:58 +0000192void AMDGPUAsmPrinter::EmitFunctionBodyStart() {
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000193 const SIMachineFunctionInfo &MFI = *MF->getInfo<SIMachineFunctionInfo>();
194 if (!MFI.isEntryFunction())
195 return;
196 if (IsaInfo::hasCodeObjectV3(getSTI()) &&
197 TM.getTargetTriple().getOS() == Triple::AMDHSA)
Matt Arsenault021a2182017-04-19 19:38:10 +0000198 return;
199
Tom Stellard5bfbae52018-07-11 20:59:01 +0000200 const GCNSubtarget &STM = MF->getSubtarget<GCNSubtarget>();
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000201 amd_kernel_code_t KernelCode;
Matt Arsenaultceafc552018-05-29 17:42:50 +0000202 if (STM.isAmdCodeObjectV2(MF->getFunction())) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000203 getAmdKernelCode(KernelCode, CurrentProgramInfo, *MF);
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000204 getTargetStreamer()->EmitAMDKernelCodeT(KernelCode);
Tom Stellardf151a452015-06-26 21:14:58 +0000205 }
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000206
207 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
208 return;
Konstantin Zhuravlyov516651b2017-10-11 22:59:35 +0000209
Scott Linder2ad2c182018-07-10 17:31:32 +0000210 HSAMetadataStream.emitKernel(*MF, CurrentProgramInfo);
Tom Stellardf151a452015-06-26 21:14:58 +0000211}
212
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000213void AMDGPUAsmPrinter::EmitFunctionBodyEnd() {
214 const SIMachineFunctionInfo &MFI = *MF->getInfo<SIMachineFunctionInfo>();
215 if (!MFI.isEntryFunction())
216 return;
217 if (!IsaInfo::hasCodeObjectV3(getSTI()) ||
218 TM.getTargetTriple().getOS() != Triple::AMDHSA)
219 return;
220
Konstantin Zhuravlyovce25bc32018-06-12 18:33:51 +0000221 auto &Streamer = getTargetStreamer()->getStreamer();
222 auto &Context = Streamer.getContext();
223 auto &ObjectFileInfo = *Context.getObjectFileInfo();
224 auto &ReadOnlySection = *ObjectFileInfo.getReadOnlySection();
225
226 Streamer.PushSection();
227 Streamer.SwitchSection(&ReadOnlySection);
228
229 // CP microcode requires the kernel descriptor to be allocated on 64 byte
230 // alignment.
231 Streamer.EmitValueToAlignment(64, 0, 1, 0);
232 if (ReadOnlySection.getAlignment() < 64)
233 ReadOnlySection.setAlignment(64);
234
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000235 SmallString<128> KernelName;
236 getNameWithPrefix(KernelName, &MF->getFunction());
237 getTargetStreamer()->EmitAmdhsaKernelDescriptor(
Scott Linder1e8c2c72018-06-21 19:38:56 +0000238 *getSTI(), KernelName, getAmdhsaKernelDescriptor(*MF, CurrentProgramInfo),
239 CurrentProgramInfo.NumVGPRsForWavesPerEU,
240 CurrentProgramInfo.NumSGPRsForWavesPerEU -
241 IsaInfo::getNumExtraSGPRs(getSTI()->getFeatureBits(),
242 CurrentProgramInfo.VCCUsed,
243 CurrentProgramInfo.FlatUsed),
244 CurrentProgramInfo.VCCUsed, CurrentProgramInfo.FlatUsed,
245 hasXNACK(*getSTI()));
Konstantin Zhuravlyovce25bc32018-06-12 18:33:51 +0000246
247 Streamer.PopSection();
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000248}
249
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000250void AMDGPUAsmPrinter::EmitFunctionEntryLabel() {
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000251 if (IsaInfo::hasCodeObjectV3(getSTI()) &&
252 TM.getTargetTriple().getOS() == Triple::AMDHSA) {
253 AsmPrinter::EmitFunctionEntryLabel();
254 return;
255 }
256
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000257 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellard5bfbae52018-07-11 20:59:01 +0000258 const GCNSubtarget &STM = MF->getSubtarget<GCNSubtarget>();
Matt Arsenaultceafc552018-05-29 17:42:50 +0000259 if (MFI->isEntryFunction() && STM.isAmdCodeObjectV2(MF->getFunction())) {
Tom Stellard1b9748c2016-09-26 17:29:25 +0000260 SmallString<128> SymbolName;
Matthias Braunf1caa282017-12-15 22:22:58 +0000261 getNameWithPrefix(SymbolName, &MF->getFunction()),
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000262 getTargetStreamer()->EmitAMDGPUSymbolType(
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000263 SymbolName, ELF::STT_AMDGPU_HSA_KERNEL);
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000264 }
Tom Stellard5bfbae52018-07-11 20:59:01 +0000265 const GCNSubtarget &STI = MF->getSubtarget<GCNSubtarget>();
Tim Renoufcead41d2017-12-08 14:09:34 +0000266 if (STI.dumpCode()) {
267 // Disassemble function name label to text.
Matthias Braunf1caa282017-12-15 22:22:58 +0000268 DisasmLines.push_back(MF->getName().str() + ":");
Tim Renoufcead41d2017-12-08 14:09:34 +0000269 DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLines.back().size());
270 HexLines.push_back("");
271 }
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000272
273 AsmPrinter::EmitFunctionEntryLabel();
274}
275
Tim Renoufcead41d2017-12-08 14:09:34 +0000276void AMDGPUAsmPrinter::EmitBasicBlockStart(const MachineBasicBlock &MBB) const {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000277 const GCNSubtarget &STI = MBB.getParent()->getSubtarget<GCNSubtarget>();
Tim Renoufcead41d2017-12-08 14:09:34 +0000278 if (STI.dumpCode() && !isBlockOnlyReachableByFallthrough(&MBB)) {
279 // Write a line for the basic block label if it is not only fallthrough.
280 DisasmLines.push_back(
281 (Twine("BB") + Twine(getFunctionNumber())
282 + "_" + Twine(MBB.getNumber()) + ":").str());
283 DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLines.back().size());
284 HexLines.push_back("");
285 }
286 AsmPrinter::EmitBasicBlockStart(MBB);
287}
288
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000289void AMDGPUAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
290
Tom Stellard00f2f912015-12-02 19:47:57 +0000291 // Group segment variables aren't emitted in HSA.
Konstantin Zhuravlyov435151a2017-11-01 19:12:38 +0000292 if (AMDGPU::isGroupSegment(GV))
Tom Stellard00f2f912015-12-02 19:47:57 +0000293 return;
294
Tom Stellardfcfaea42016-05-05 17:03:33 +0000295 AsmPrinter::EmitGlobalVariable(GV);
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000296}
297
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000298bool AMDGPUAsmPrinter::doFinalization(Module &M) {
299 CallGraphResourceInfo.clear();
300 return AsmPrinter::doFinalization(M);
301}
302
Tim Renouf72800f02017-10-03 19:03:52 +0000303// For the amdpal OS type, read the amdgpu.pal.metadata supplied by the
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000304// frontend into our PALMetadataMap, ready for per-function modification. It
Tim Renouf72800f02017-10-03 19:03:52 +0000305// is a NamedMD containing an MDTuple containing a number of MDNodes each of
306// which is an integer value, and each two integer values forms a key=value
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000307// pair that we store as PALMetadataMap[key]=value in the map.
308void AMDGPUAsmPrinter::readPALMetadata(Module &M) {
Tim Renouf72800f02017-10-03 19:03:52 +0000309 auto NamedMD = M.getNamedMetadata("amdgpu.pal.metadata");
310 if (!NamedMD || !NamedMD->getNumOperands())
311 return;
312 auto Tuple = dyn_cast<MDTuple>(NamedMD->getOperand(0));
313 if (!Tuple)
314 return;
315 for (unsigned I = 0, E = Tuple->getNumOperands() & -2; I != E; I += 2) {
316 auto Key = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I));
317 auto Val = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I + 1));
318 if (!Key || !Val)
319 continue;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000320 PALMetadataMap[Key->getZExtValue()] = Val->getZExtValue();
Tim Renouf72800f02017-10-03 19:03:52 +0000321 }
322}
323
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000324// Print comments that apply to both callable functions and entry points.
325void AMDGPUAsmPrinter::emitCommonFunctionComments(
326 uint32_t NumVGPR,
327 uint32_t NumSGPR,
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000328 uint64_t ScratchSize,
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000329 uint64_t CodeSize,
330 const AMDGPUMachineFunction *MFI) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000331 OutStreamer->emitRawComment(" codeLenInByte = " + Twine(CodeSize), false);
332 OutStreamer->emitRawComment(" NumSgprs: " + Twine(NumSGPR), false);
333 OutStreamer->emitRawComment(" NumVgprs: " + Twine(NumVGPR), false);
334 OutStreamer->emitRawComment(" ScratchSize: " + Twine(ScratchSize), false);
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000335 OutStreamer->emitRawComment(" MemoryBound: " + Twine(MFI->isMemoryBound()),
336 false);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000337}
338
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000339uint16_t AMDGPUAsmPrinter::getAmdhsaKernelCodeProperties(
340 const MachineFunction &MF) const {
341 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
342 uint16_t KernelCodeProperties = 0;
343
344 if (MFI.hasPrivateSegmentBuffer()) {
345 KernelCodeProperties |=
346 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
347 }
348 if (MFI.hasDispatchPtr()) {
349 KernelCodeProperties |=
350 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
351 }
352 if (MFI.hasQueuePtr()) {
353 KernelCodeProperties |=
354 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
355 }
356 if (MFI.hasKernargSegmentPtr()) {
357 KernelCodeProperties |=
358 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
359 }
360 if (MFI.hasDispatchID()) {
361 KernelCodeProperties |=
362 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
363 }
364 if (MFI.hasFlatScratchInit()) {
365 KernelCodeProperties |=
366 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
367 }
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000368
369 return KernelCodeProperties;
370}
371
372amdhsa::kernel_descriptor_t AMDGPUAsmPrinter::getAmdhsaKernelDescriptor(
373 const MachineFunction &MF,
374 const SIProgramInfo &PI) const {
375 amdhsa::kernel_descriptor_t KernelDescriptor;
376 memset(&KernelDescriptor, 0x0, sizeof(KernelDescriptor));
377
378 assert(isUInt<32>(PI.ScratchSize));
379 assert(isUInt<32>(PI.ComputePGMRSrc1));
380 assert(isUInt<32>(PI.ComputePGMRSrc2));
381
382 KernelDescriptor.group_segment_fixed_size = PI.LDSSize;
383 KernelDescriptor.private_segment_fixed_size = PI.ScratchSize;
384 KernelDescriptor.compute_pgm_rsrc1 = PI.ComputePGMRSrc1;
385 KernelDescriptor.compute_pgm_rsrc2 = PI.ComputePGMRSrc2;
386 KernelDescriptor.kernel_code_properties = getAmdhsaKernelCodeProperties(MF);
387
388 return KernelDescriptor;
389}
390
Tom Stellard45bb48e2015-06-13 03:28:10 +0000391bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000392 CurrentProgramInfo = SIProgramInfo();
393
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000394 const AMDGPUMachineFunction *MFI = MF.getInfo<AMDGPUMachineFunction>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000395
396 // The starting address of all shader programs must be 256 bytes aligned.
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000397 // Regular functions just need the basic required instruction alignment.
398 MF.setAlignment(MFI->isEntryFunction() ? 8 : 2);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000399
400 SetupMachineFunction(MF);
401
Tom Stellard5bfbae52018-07-11 20:59:01 +0000402 const GCNSubtarget &STM = MF.getSubtarget<GCNSubtarget>();
Konstantin Zhuravlyov67a6d542017-01-06 17:02:10 +0000403 MCContext &Context = getObjFileLowering().getContext();
Tim Renouf807ecc32018-02-06 13:39:38 +0000404 // FIXME: This should be an explicit check for Mesa.
405 if (!STM.isAmdHsaOS() && !STM.isAmdPalOS()) {
Konstantin Zhuravlyov67a6d542017-01-06 17:02:10 +0000406 MCSectionELF *ConfigSection =
407 Context.getELFSection(".AMDGPU.config", ELF::SHT_PROGBITS, 0);
408 OutStreamer->SwitchSection(ConfigSection);
409 }
410
Tom Stellardc5015012018-05-24 20:02:01 +0000411 if (MFI->isEntryFunction()) {
412 getSIProgramInfo(CurrentProgramInfo, MF);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000413 } else {
Tom Stellardc5015012018-05-24 20:02:01 +0000414 auto I = CallGraphResourceInfo.insert(
415 std::make_pair(&MF.getFunction(), SIFunctionResourceInfo()));
416 SIFunctionResourceInfo &Info = I.first->second;
417 assert(I.second && "should only be called once per function");
418 Info = analyzeResourceUsage(MF);
419 }
420
421 if (STM.isAmdPalOS())
422 EmitPALMetadata(MF, CurrentProgramInfo);
423 else if (!STM.isAmdHsaOS()) {
424 EmitProgramInfoSI(MF, CurrentProgramInfo);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000425 }
426
427 DisasmLines.clear();
428 HexLines.clear();
429 DisasmLineMaxLen = 0;
430
431 EmitFunctionBody();
432
433 if (isVerbose()) {
434 MCSectionELF *CommentSection =
435 Context.getELFSection(".AMDGPU.csdata", ELF::SHT_PROGBITS, 0);
436 OutStreamer->SwitchSection(CommentSection);
437
Tom Stellardc5015012018-05-24 20:02:01 +0000438 if (!MFI->isEntryFunction()) {
439 OutStreamer->emitRawComment(" Function info:", false);
440 SIFunctionResourceInfo &Info = CallGraphResourceInfo[&MF.getFunction()];
441 emitCommonFunctionComments(
442 Info.NumVGPR,
Tom Stellard5bfbae52018-07-11 20:59:01 +0000443 Info.getTotalNumSGPRs(MF.getSubtarget<GCNSubtarget>()),
Tom Stellardc5015012018-05-24 20:02:01 +0000444 Info.PrivateSegmentSize,
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000445 getFunctionCodeSize(MF), MFI);
Tom Stellardc5015012018-05-24 20:02:01 +0000446 return false;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000447 }
Tom Stellardc5015012018-05-24 20:02:01 +0000448
449 OutStreamer->emitRawComment(" Kernel info:", false);
450 emitCommonFunctionComments(CurrentProgramInfo.NumVGPR,
451 CurrentProgramInfo.NumSGPR,
452 CurrentProgramInfo.ScratchSize,
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000453 getFunctionCodeSize(MF), MFI);
Tom Stellardc5015012018-05-24 20:02:01 +0000454
455 OutStreamer->emitRawComment(
456 " FloatMode: " + Twine(CurrentProgramInfo.FloatMode), false);
457 OutStreamer->emitRawComment(
458 " IeeeMode: " + Twine(CurrentProgramInfo.IEEEMode), false);
459 OutStreamer->emitRawComment(
460 " LDSByteSize: " + Twine(CurrentProgramInfo.LDSSize) +
461 " bytes/workgroup (compile time only)", false);
462
463 OutStreamer->emitRawComment(
464 " SGPRBlocks: " + Twine(CurrentProgramInfo.SGPRBlocks), false);
465 OutStreamer->emitRawComment(
466 " VGPRBlocks: " + Twine(CurrentProgramInfo.VGPRBlocks), false);
467
468 OutStreamer->emitRawComment(
469 " NumSGPRsForWavesPerEU: " +
470 Twine(CurrentProgramInfo.NumSGPRsForWavesPerEU), false);
471 OutStreamer->emitRawComment(
472 " NumVGPRsForWavesPerEU: " +
473 Twine(CurrentProgramInfo.NumVGPRsForWavesPerEU), false);
474
475 OutStreamer->emitRawComment(
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000476 " WaveLimiterHint : " + Twine(MFI->needsWaveLimiter()), false);
477
Tom Stellard5bfbae52018-07-11 20:59:01 +0000478 if (MF.getSubtarget<GCNSubtarget>().debuggerEmitPrologue()) {
Tom Stellardc5015012018-05-24 20:02:01 +0000479 OutStreamer->emitRawComment(
480 " DebuggerWavefrontPrivateSegmentOffsetSGPR: s" +
481 Twine(CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR), false);
482 OutStreamer->emitRawComment(
483 " DebuggerPrivateSegmentBufferSGPR: s" +
484 Twine(CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR), false);
485 }
486
487 OutStreamer->emitRawComment(
488 " COMPUTE_PGM_RSRC2:USER_SGPR: " +
489 Twine(G_00B84C_USER_SGPR(CurrentProgramInfo.ComputePGMRSrc2)), false);
490 OutStreamer->emitRawComment(
491 " COMPUTE_PGM_RSRC2:TRAP_HANDLER: " +
492 Twine(G_00B84C_TRAP_HANDLER(CurrentProgramInfo.ComputePGMRSrc2)), false);
493 OutStreamer->emitRawComment(
494 " COMPUTE_PGM_RSRC2:TGID_X_EN: " +
495 Twine(G_00B84C_TGID_X_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
496 OutStreamer->emitRawComment(
497 " COMPUTE_PGM_RSRC2:TGID_Y_EN: " +
498 Twine(G_00B84C_TGID_Y_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
499 OutStreamer->emitRawComment(
500 " COMPUTE_PGM_RSRC2:TGID_Z_EN: " +
501 Twine(G_00B84C_TGID_Z_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
502 OutStreamer->emitRawComment(
503 " COMPUTE_PGM_RSRC2:TIDIG_COMP_CNT: " +
504 Twine(G_00B84C_TIDIG_COMP_CNT(CurrentProgramInfo.ComputePGMRSrc2)),
505 false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000506 }
507
508 if (STM.dumpCode()) {
509
510 OutStreamer->SwitchSection(
511 Context.getELFSection(".AMDGPU.disasm", ELF::SHT_NOTE, 0));
512
513 for (size_t i = 0; i < DisasmLines.size(); ++i) {
Tim Renoufcead41d2017-12-08 14:09:34 +0000514 std::string Comment = "\n";
515 if (!HexLines[i].empty()) {
516 Comment = std::string(DisasmLineMaxLen - DisasmLines[i].size(), ' ');
517 Comment += " ; " + HexLines[i] + "\n";
518 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000519
520 OutStreamer->EmitBytes(StringRef(DisasmLines[i]));
521 OutStreamer->EmitBytes(StringRef(Comment));
522 }
523 }
524
525 return false;
526}
527
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000528uint64_t AMDGPUAsmPrinter::getFunctionCodeSize(const MachineFunction &MF) const {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000529 const GCNSubtarget &STM = MF.getSubtarget<GCNSubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000530 const SIInstrInfo *TII = STM.getInstrInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000531
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000532 uint64_t CodeSize = 0;
533
Tom Stellard45bb48e2015-06-13 03:28:10 +0000534 for (const MachineBasicBlock &MBB : MF) {
535 for (const MachineInstr &MI : MBB) {
536 // TODO: CodeSize should account for multiple functions.
Matt Arsenaultc5746862015-08-12 09:04:44 +0000537
538 // TODO: Should we count size of debug info?
Shiva Chen801bf7e2018-05-09 02:42:00 +0000539 if (MI.isDebugInstr())
Matt Arsenaultc5746862015-08-12 09:04:44 +0000540 continue;
541
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000542 CodeSize += TII->getInstSizeInBytes(MI);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000543 }
544 }
545
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000546 return CodeSize;
547}
548
549static bool hasAnyNonFlatUseOfReg(const MachineRegisterInfo &MRI,
550 const SIInstrInfo &TII,
551 unsigned Reg) {
552 for (const MachineOperand &UseOp : MRI.reg_operands(Reg)) {
553 if (!UseOp.isImplicit() || !TII.isFLAT(*UseOp.getParent()))
554 return true;
555 }
556
557 return false;
558}
559
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000560int32_t AMDGPUAsmPrinter::SIFunctionResourceInfo::getTotalNumSGPRs(
Tom Stellard5bfbae52018-07-11 20:59:01 +0000561 const GCNSubtarget &ST) const {
Scott Linder1e8c2c72018-06-21 19:38:56 +0000562 return NumExplicitSGPR + IsaInfo::getNumExtraSGPRs(ST.getFeatureBits(),
563 UsesVCC, UsesFlatScratch);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000564}
565
566AMDGPUAsmPrinter::SIFunctionResourceInfo AMDGPUAsmPrinter::analyzeResourceUsage(
567 const MachineFunction &MF) const {
568 SIFunctionResourceInfo Info;
569
570 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellard5bfbae52018-07-11 20:59:01 +0000571 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000572 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
573 const MachineRegisterInfo &MRI = MF.getRegInfo();
574 const SIInstrInfo *TII = ST.getInstrInfo();
575 const SIRegisterInfo &TRI = TII->getRegisterInfo();
576
577 Info.UsesFlatScratch = MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_LO) ||
578 MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_HI);
579
580 // Even if FLAT_SCRATCH is implicitly used, it has no effect if flat
581 // instructions aren't used to access the scratch buffer. Inline assembly may
582 // need it though.
583 //
584 // If we only have implicit uses of flat_scr on flat instructions, it is not
585 // really needed.
586 if (Info.UsesFlatScratch && !MFI->hasFlatScratchInit() &&
587 (!hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR) &&
588 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_LO) &&
589 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_HI))) {
590 Info.UsesFlatScratch = false;
591 }
592
593 Info.HasDynamicallySizedStack = FrameInfo.hasVarSizedObjects();
594 Info.PrivateSegmentSize = FrameInfo.getStackSize();
Matt Arsenault03ae3992018-03-29 21:30:06 +0000595 if (MFI->isStackRealigned())
596 Info.PrivateSegmentSize += FrameInfo.getMaxAlignment();
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000597
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000598
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000599 Info.UsesVCC = MRI.isPhysRegUsed(AMDGPU::VCC_LO) ||
600 MRI.isPhysRegUsed(AMDGPU::VCC_HI);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000601
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000602 // If there are no calls, MachineRegisterInfo can tell us the used register
603 // count easily.
Matt Arsenault22cdb612017-09-05 18:36:36 +0000604 // A tail call isn't considered a call for MachineFrameInfo's purposes.
605 if (!FrameInfo.hasCalls() && !FrameInfo.hasTailCall()) {
Matt Arsenault2738ede2017-08-02 17:15:01 +0000606 MCPhysReg HighestVGPRReg = AMDGPU::NoRegister;
607 for (MCPhysReg Reg : reverse(AMDGPU::VGPR_32RegClass.getRegisters())) {
608 if (MRI.isPhysRegUsed(Reg)) {
609 HighestVGPRReg = Reg;
610 break;
611 }
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000612 }
Matt Arsenault2738ede2017-08-02 17:15:01 +0000613
614 MCPhysReg HighestSGPRReg = AMDGPU::NoRegister;
615 for (MCPhysReg Reg : reverse(AMDGPU::SGPR_32RegClass.getRegisters())) {
616 if (MRI.isPhysRegUsed(Reg)) {
617 HighestSGPRReg = Reg;
618 break;
619 }
620 }
621
622 // We found the maximum register index. They start at 0, so add one to get the
623 // number of registers.
624 Info.NumVGPR = HighestVGPRReg == AMDGPU::NoRegister ? 0 :
625 TRI.getHWRegIndex(HighestVGPRReg) + 1;
626 Info.NumExplicitSGPR = HighestSGPRReg == AMDGPU::NoRegister ? 0 :
627 TRI.getHWRegIndex(HighestSGPRReg) + 1;
628
629 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000630 }
631
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000632 int32_t MaxVGPR = -1;
633 int32_t MaxSGPR = -1;
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000634 uint64_t CalleeFrameSize = 0;
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000635
636 for (const MachineBasicBlock &MBB : MF) {
637 for (const MachineInstr &MI : MBB) {
638 // TODO: Check regmasks? Do they occur anywhere except calls?
639 for (const MachineOperand &MO : MI.operands()) {
640 unsigned Width = 0;
641 bool IsSGPR = false;
642
643 if (!MO.isReg())
644 continue;
645
646 unsigned Reg = MO.getReg();
647 switch (Reg) {
648 case AMDGPU::EXEC:
649 case AMDGPU::EXEC_LO:
650 case AMDGPU::EXEC_HI:
651 case AMDGPU::SCC:
652 case AMDGPU::M0:
653 case AMDGPU::SRC_SHARED_BASE:
654 case AMDGPU::SRC_SHARED_LIMIT:
655 case AMDGPU::SRC_PRIVATE_BASE:
656 case AMDGPU::SRC_PRIVATE_LIMIT:
657 continue;
658
659 case AMDGPU::NoRegister:
Shiva Chen801bf7e2018-05-09 02:42:00 +0000660 assert(MI.isDebugInstr());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000661 continue;
662
663 case AMDGPU::VCC:
664 case AMDGPU::VCC_LO:
665 case AMDGPU::VCC_HI:
666 Info.UsesVCC = true;
667 continue;
668
669 case AMDGPU::FLAT_SCR:
670 case AMDGPU::FLAT_SCR_LO:
671 case AMDGPU::FLAT_SCR_HI:
672 continue;
673
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000674 case AMDGPU::XNACK_MASK:
675 case AMDGPU::XNACK_MASK_LO:
676 case AMDGPU::XNACK_MASK_HI:
677 llvm_unreachable("xnack_mask registers should not be used");
678
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000679 case AMDGPU::TBA:
680 case AMDGPU::TBA_LO:
681 case AMDGPU::TBA_HI:
682 case AMDGPU::TMA:
683 case AMDGPU::TMA_LO:
684 case AMDGPU::TMA_HI:
685 llvm_unreachable("trap handler registers should not be used");
686
687 default:
688 break;
689 }
690
691 if (AMDGPU::SReg_32RegClass.contains(Reg)) {
692 assert(!AMDGPU::TTMP_32RegClass.contains(Reg) &&
693 "trap handler registers should not be used");
694 IsSGPR = true;
695 Width = 1;
696 } else if (AMDGPU::VGPR_32RegClass.contains(Reg)) {
697 IsSGPR = false;
698 Width = 1;
699 } else if (AMDGPU::SReg_64RegClass.contains(Reg)) {
700 assert(!AMDGPU::TTMP_64RegClass.contains(Reg) &&
701 "trap handler registers should not be used");
702 IsSGPR = true;
703 Width = 2;
704 } else if (AMDGPU::VReg_64RegClass.contains(Reg)) {
705 IsSGPR = false;
706 Width = 2;
707 } else if (AMDGPU::VReg_96RegClass.contains(Reg)) {
708 IsSGPR = false;
709 Width = 3;
710 } else if (AMDGPU::SReg_128RegClass.contains(Reg)) {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000711 assert(!AMDGPU::TTMP_128RegClass.contains(Reg) &&
712 "trap handler registers should not be used");
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000713 IsSGPR = true;
714 Width = 4;
715 } else if (AMDGPU::VReg_128RegClass.contains(Reg)) {
716 IsSGPR = false;
717 Width = 4;
718 } else if (AMDGPU::SReg_256RegClass.contains(Reg)) {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000719 assert(!AMDGPU::TTMP_256RegClass.contains(Reg) &&
720 "trap handler registers should not be used");
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000721 IsSGPR = true;
722 Width = 8;
723 } else if (AMDGPU::VReg_256RegClass.contains(Reg)) {
724 IsSGPR = false;
725 Width = 8;
726 } else if (AMDGPU::SReg_512RegClass.contains(Reg)) {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000727 assert(!AMDGPU::TTMP_512RegClass.contains(Reg) &&
728 "trap handler registers should not be used");
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000729 IsSGPR = true;
730 Width = 16;
731 } else if (AMDGPU::VReg_512RegClass.contains(Reg)) {
732 IsSGPR = false;
733 Width = 16;
734 } else {
735 llvm_unreachable("Unknown register class");
736 }
737 unsigned HWReg = TRI.getHWRegIndex(Reg);
738 int MaxUsed = HWReg + Width - 1;
739 if (IsSGPR) {
740 MaxSGPR = MaxUsed > MaxSGPR ? MaxUsed : MaxSGPR;
741 } else {
742 MaxVGPR = MaxUsed > MaxVGPR ? MaxUsed : MaxVGPR;
743 }
744 }
745
746 if (MI.isCall()) {
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000747 // Pseudo used just to encode the underlying global. Is there a better
748 // way to track this?
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000749
750 const MachineOperand *CalleeOp
751 = TII->getNamedOperand(MI, AMDGPU::OpName::callee);
752 const Function *Callee = cast<Function>(CalleeOp->getGlobal());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000753 if (Callee->isDeclaration()) {
754 // If this is a call to an external function, we can't do much. Make
755 // conservative guesses.
756
757 // 48 SGPRs - vcc, - flat_scr, -xnack
Scott Linder1e8c2c72018-06-21 19:38:56 +0000758 int MaxSGPRGuess =
759 47 - IsaInfo::getNumExtraSGPRs(ST.getFeatureBits(), true,
760 ST.hasFlatAddressSpace());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000761 MaxSGPR = std::max(MaxSGPR, MaxSGPRGuess);
762 MaxVGPR = std::max(MaxVGPR, 23);
763
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000764 CalleeFrameSize = std::max(CalleeFrameSize, UINT64_C(16384));
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000765 Info.UsesVCC = true;
766 Info.UsesFlatScratch = ST.hasFlatAddressSpace();
767 Info.HasDynamicallySizedStack = true;
768 } else {
769 // We force CodeGen to run in SCC order, so the callee's register
770 // usage etc. should be the cumulative usage of all callees.
771 auto I = CallGraphResourceInfo.find(Callee);
772 assert(I != CallGraphResourceInfo.end() &&
773 "callee should have been handled before caller");
774
775 MaxSGPR = std::max(I->second.NumExplicitSGPR - 1, MaxSGPR);
776 MaxVGPR = std::max(I->second.NumVGPR - 1, MaxVGPR);
777 CalleeFrameSize
778 = std::max(I->second.PrivateSegmentSize, CalleeFrameSize);
779 Info.UsesVCC |= I->second.UsesVCC;
780 Info.UsesFlatScratch |= I->second.UsesFlatScratch;
781 Info.HasDynamicallySizedStack |= I->second.HasDynamicallySizedStack;
782 Info.HasRecursion |= I->second.HasRecursion;
783 }
784
785 if (!Callee->doesNotRecurse())
786 Info.HasRecursion = true;
787 }
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000788 }
789 }
790
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000791 Info.NumExplicitSGPR = MaxSGPR + 1;
792 Info.NumVGPR = MaxVGPR + 1;
793 Info.PrivateSegmentSize += CalleeFrameSize;
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000794
795 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000796}
797
798void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &ProgInfo,
799 const MachineFunction &MF) {
800 SIFunctionResourceInfo Info = analyzeResourceUsage(MF);
801
802 ProgInfo.NumVGPR = Info.NumVGPR;
803 ProgInfo.NumSGPR = Info.NumExplicitSGPR;
804 ProgInfo.ScratchSize = Info.PrivateSegmentSize;
805 ProgInfo.VCCUsed = Info.UsesVCC;
806 ProgInfo.FlatUsed = Info.UsesFlatScratch;
807 ProgInfo.DynamicCallStack = Info.HasDynamicallySizedStack || Info.HasRecursion;
808
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000809 if (!isUInt<32>(ProgInfo.ScratchSize)) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000810 DiagnosticInfoStackSize DiagStackSize(MF.getFunction(),
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000811 ProgInfo.ScratchSize, DS_Error);
Matthias Braunf1caa282017-12-15 22:22:58 +0000812 MF.getFunction().getContext().diagnose(DiagStackSize);
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000813 }
814
Tom Stellard5bfbae52018-07-11 20:59:01 +0000815 const GCNSubtarget &STM = MF.getSubtarget<GCNSubtarget>();
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000816 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
817 const SIInstrInfo *TII = STM.getInstrInfo();
818 const SIRegisterInfo *RI = &TII->getRegisterInfo();
819
Scott Linder1e8c2c72018-06-21 19:38:56 +0000820 // TODO(scott.linder): The calculations related to SGPR/VGPR blocks are
821 // duplicated in part in AMDGPUAsmParser::calculateGPRBlocks, and could be
822 // unified.
823 unsigned ExtraSGPRs = IsaInfo::getNumExtraSGPRs(
824 STM.getFeatureBits(), ProgInfo.VCCUsed, ProgInfo.FlatUsed);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000825
Marek Olsak91f22fb2016-12-09 19:49:40 +0000826 // Check the addressable register limit before we add ExtraSGPRs.
827 if (STM.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS &&
828 !STM.hasSGPRInitBug()) {
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000829 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000830 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
Marek Olsak91f22fb2016-12-09 19:49:40 +0000831 // This can happen due to a compiler bug or when using inline asm.
Matthias Braunf1caa282017-12-15 22:22:58 +0000832 LLVMContext &Ctx = MF.getFunction().getContext();
833 DiagnosticInfoResourceLimit Diag(MF.getFunction(),
Marek Olsak91f22fb2016-12-09 19:49:40 +0000834 "addressable scalar registers",
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000835 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000836 DK_ResourceLimit,
837 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000838 Ctx.diagnose(Diag);
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000839 ProgInfo.NumSGPR = MaxAddressableNumSGPRs - 1;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000840 }
841 }
842
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000843 // Account for extra SGPRs and VGPRs reserved for debugger use.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000844 ProgInfo.NumSGPR += ExtraSGPRs;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000845
Tim Renouffd8d4af2018-04-11 17:18:36 +0000846 // Ensure there are enough SGPRs and VGPRs for wave dispatch, where wave
847 // dispatch registers are function args.
848 unsigned WaveDispatchNumSGPR = 0, WaveDispatchNumVGPR = 0;
849 for (auto &Arg : MF.getFunction().args()) {
850 unsigned NumRegs = (Arg.getType()->getPrimitiveSizeInBits() + 31) / 32;
851 if (Arg.hasAttribute(Attribute::InReg))
852 WaveDispatchNumSGPR += NumRegs;
853 else
854 WaveDispatchNumVGPR += NumRegs;
855 }
856 ProgInfo.NumSGPR = std::max(ProgInfo.NumSGPR, WaveDispatchNumSGPR);
857 ProgInfo.NumVGPR = std::max(ProgInfo.NumVGPR, WaveDispatchNumVGPR);
858
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000859 // Adjust number of registers used to meet default/requested minimum/maximum
860 // number of waves per execution unit request.
861 ProgInfo.NumSGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000862 std::max(ProgInfo.NumSGPR, 1u), STM.getMinNumSGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000863 ProgInfo.NumVGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000864 std::max(ProgInfo.NumVGPR, 1u), STM.getMinNumVGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000865
Marek Olsak91f22fb2016-12-09 19:49:40 +0000866 if (STM.getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS ||
867 STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000868 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
869 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
870 // This can happen due to a compiler bug or when using inline asm to use
871 // the registers which are usually reserved for vcc etc.
Matthias Braunf1caa282017-12-15 22:22:58 +0000872 LLVMContext &Ctx = MF.getFunction().getContext();
873 DiagnosticInfoResourceLimit Diag(MF.getFunction(),
Marek Olsak91f22fb2016-12-09 19:49:40 +0000874 "scalar registers",
875 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000876 DK_ResourceLimit,
877 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000878 Ctx.diagnose(Diag);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000879 ProgInfo.NumSGPR = MaxAddressableNumSGPRs;
880 ProgInfo.NumSGPRsForWavesPerEU = MaxAddressableNumSGPRs;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000881 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000882 }
883
884 if (STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000885 ProgInfo.NumSGPR =
886 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
887 ProgInfo.NumSGPRsForWavesPerEU =
888 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000889 }
890
Matt Arsenault161e2b42017-04-18 20:59:40 +0000891 if (MFI->getNumUserSGPRs() > STM.getMaxNumUserSGPRs()) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000892 LLVMContext &Ctx = MF.getFunction().getContext();
893 DiagnosticInfoResourceLimit Diag(MF.getFunction(), "user SGPRs",
Matt Arsenault161e2b42017-04-18 20:59:40 +0000894 MFI->getNumUserSGPRs(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000895 Ctx.diagnose(Diag);
Matt Arsenault41003af2015-11-30 21:16:07 +0000896 }
897
Matt Arsenault52ef4012016-07-26 16:45:58 +0000898 if (MFI->getLDSSize() > static_cast<unsigned>(STM.getLocalMemorySize())) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000899 LLVMContext &Ctx = MF.getFunction().getContext();
900 DiagnosticInfoResourceLimit Diag(MF.getFunction(), "local memory",
Matt Arsenault52ef4012016-07-26 16:45:58 +0000901 MFI->getLDSSize(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000902 Ctx.diagnose(Diag);
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000903 }
904
Scott Linder1e8c2c72018-06-21 19:38:56 +0000905 ProgInfo.SGPRBlocks = IsaInfo::getNumSGPRBlocks(
906 STM.getFeatureBits(), ProgInfo.NumSGPRsForWavesPerEU);
907 ProgInfo.VGPRBlocks = IsaInfo::getNumVGPRBlocks(
908 STM.getFeatureBits(), ProgInfo.NumVGPRsForWavesPerEU);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000909
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000910 // Update DebuggerWavefrontPrivateSegmentOffsetSGPR and
911 // DebuggerPrivateSegmentBufferSGPR fields if "amdgpu-debugger-emit-prologue"
912 // attribute was requested.
913 if (STM.debuggerEmitPrologue()) {
914 ProgInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR =
915 RI->getHWRegIndex(MFI->getScratchWaveOffsetReg());
916 ProgInfo.DebuggerPrivateSegmentBufferSGPR =
917 RI->getHWRegIndex(MFI->getScratchRSrcReg());
918 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000919
Tom Stellard45bb48e2015-06-13 03:28:10 +0000920 // Set the value to initialize FP_ROUND and FP_DENORM parts of the mode
921 // register.
922 ProgInfo.FloatMode = getFPMode(MF);
923
Wei Ding3cb2a1e2016-10-19 22:34:49 +0000924 ProgInfo.IEEEMode = STM.enableIEEEBit(MF);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000925
Matt Arsenault7293f982016-01-28 20:53:35 +0000926 // Make clamp modifier on NaN input returns 0.
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000927 ProgInfo.DX10Clamp = STM.enableDX10Clamp();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000928
Tom Stellard45bb48e2015-06-13 03:28:10 +0000929 unsigned LDSAlignShift;
Tom Stellard5bfbae52018-07-11 20:59:01 +0000930 if (STM.getGeneration() < AMDGPUSubtarget::SEA_ISLANDS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000931 // LDS is allocated in 64 dword blocks.
932 LDSAlignShift = 8;
933 } else {
934 // LDS is allocated in 128 dword blocks.
935 LDSAlignShift = 9;
936 }
937
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000938 unsigned LDSSpillSize =
Matt Arsenault161e2b42017-04-18 20:59:40 +0000939 MFI->getLDSWaveSpillSize() * MFI->getMaxFlatWorkGroupSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000940
Matt Arsenault52ef4012016-07-26 16:45:58 +0000941 ProgInfo.LDSSize = MFI->getLDSSize() + LDSSpillSize;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000942 ProgInfo.LDSBlocks =
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000943 alignTo(ProgInfo.LDSSize, 1ULL << LDSAlignShift) >> LDSAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000944
945 // Scratch is allocated in 256 dword blocks.
946 unsigned ScratchAlignShift = 10;
947 // We need to program the hardware with the amount of scratch memory that
948 // is used by the entire wave. ProgInfo.ScratchSize is the amount of
949 // scratch memory used per thread.
950 ProgInfo.ScratchBlocks =
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000951 alignTo(ProgInfo.ScratchSize * STM.getWavefrontSize(),
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000952 1ULL << ScratchAlignShift) >>
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000953 ScratchAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000954
955 ProgInfo.ComputePGMRSrc1 =
956 S_00B848_VGPRS(ProgInfo.VGPRBlocks) |
957 S_00B848_SGPRS(ProgInfo.SGPRBlocks) |
958 S_00B848_PRIORITY(ProgInfo.Priority) |
959 S_00B848_FLOAT_MODE(ProgInfo.FloatMode) |
960 S_00B848_PRIV(ProgInfo.Priv) |
961 S_00B848_DX10_CLAMP(ProgInfo.DX10Clamp) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000962 S_00B848_DEBUG_MODE(ProgInfo.DebugMode) |
Tom Stellard45bb48e2015-06-13 03:28:10 +0000963 S_00B848_IEEE_MODE(ProgInfo.IEEEMode);
964
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000965 // 0 = X, 1 = XY, 2 = XYZ
966 unsigned TIDIGCompCnt = 0;
967 if (MFI->hasWorkItemIDZ())
968 TIDIGCompCnt = 2;
969 else if (MFI->hasWorkItemIDY())
970 TIDIGCompCnt = 1;
971
Tom Stellard45bb48e2015-06-13 03:28:10 +0000972 ProgInfo.ComputePGMRSrc2 =
973 S_00B84C_SCRATCH_EN(ProgInfo.ScratchBlocks > 0) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000974 S_00B84C_USER_SGPR(MFI->getNumUserSGPRs()) |
Konstantin Zhuravlyov2ca6b1f2018-05-29 19:09:13 +0000975 // For AMDHSA, TRAP_HANDLER must be zero, as it is populated by the CP.
976 S_00B84C_TRAP_HANDLER(STM.isAmdHsaOS() ? 0 : STM.isTrapHandlerEnabled()) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000977 S_00B84C_TGID_X_EN(MFI->hasWorkGroupIDX()) |
978 S_00B84C_TGID_Y_EN(MFI->hasWorkGroupIDY()) |
979 S_00B84C_TGID_Z_EN(MFI->hasWorkGroupIDZ()) |
980 S_00B84C_TG_SIZE_EN(MFI->hasWorkGroupInfo()) |
981 S_00B84C_TIDIG_COMP_CNT(TIDIGCompCnt) |
982 S_00B84C_EXCP_EN_MSB(0) |
Konstantin Zhuravlyov6ccb0762017-05-05 20:13:55 +0000983 // For AMDHSA, LDS_SIZE must be zero, as it is populated by the CP.
984 S_00B84C_LDS_SIZE(STM.isAmdHsaOS() ? 0 : ProgInfo.LDSBlocks) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000985 S_00B84C_EXCP_EN(0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000986}
987
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000988static unsigned getRsrcReg(CallingConv::ID CallConv) {
989 switch (CallConv) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000990 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000991 case CallingConv::AMDGPU_CS: return R_00B848_COMPUTE_PGM_RSRC1;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000992 case CallingConv::AMDGPU_LS: return R_00B528_SPI_SHADER_PGM_RSRC1_LS;
Marek Olsaka302a7362017-05-02 15:41:10 +0000993 case CallingConv::AMDGPU_HS: return R_00B428_SPI_SHADER_PGM_RSRC1_HS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000994 case CallingConv::AMDGPU_ES: return R_00B328_SPI_SHADER_PGM_RSRC1_ES;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000995 case CallingConv::AMDGPU_GS: return R_00B228_SPI_SHADER_PGM_RSRC1_GS;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000996 case CallingConv::AMDGPU_VS: return R_00B128_SPI_SHADER_PGM_RSRC1_VS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000997 case CallingConv::AMDGPU_PS: return R_00B028_SPI_SHADER_PGM_RSRC1_PS;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000998 }
999}
1000
1001void AMDGPUAsmPrinter::EmitProgramInfoSI(const MachineFunction &MF,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001002 const SIProgramInfo &CurrentProgramInfo) {
Tom Stellard5bfbae52018-07-11 20:59:01 +00001003 const GCNSubtarget &STM = MF.getSubtarget<GCNSubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +00001004 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matthias Braunf1caa282017-12-15 22:22:58 +00001005 unsigned RsrcReg = getRsrcReg(MF.getFunction().getCallingConv());
Tom Stellard45bb48e2015-06-13 03:28:10 +00001006
Matthias Braunf1caa282017-12-15 22:22:58 +00001007 if (AMDGPU::isCompute(MF.getFunction().getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001008 OutStreamer->EmitIntValue(R_00B848_COMPUTE_PGM_RSRC1, 4);
1009
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001010 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc1, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001011
1012 OutStreamer->EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001013 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001014
1015 OutStreamer->EmitIntValue(R_00B860_COMPUTE_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001016 OutStreamer->EmitIntValue(S_00B860_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001017
1018 // TODO: Should probably note flat usage somewhere. SC emits a "FlatPtr32 =
1019 // 0" comment but I don't see a corresponding field in the register spec.
1020 } else {
1021 OutStreamer->EmitIntValue(RsrcReg, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001022 OutStreamer->EmitIntValue(S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
1023 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks), 4);
Matthias Braunf1caa282017-12-15 22:22:58 +00001024 if (STM.isVGPRSpillingEnabled(MF.getFunction())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001025 OutStreamer->EmitIntValue(R_0286E8_SPI_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001026 OutStreamer->EmitIntValue(S_0286E8_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001027 }
Tim Renouf807ecc32018-02-06 13:39:38 +00001028 }
1029
1030 if (MF.getFunction().getCallingConv() == CallingConv::AMDGPU_PS) {
1031 OutStreamer->EmitIntValue(R_00B02C_SPI_SHADER_PGM_RSRC2_PS, 4);
1032 OutStreamer->EmitIntValue(S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks), 4);
1033 OutStreamer->EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4);
1034 OutStreamer->EmitIntValue(MFI->getPSInputEnable(), 4);
1035 OutStreamer->EmitIntValue(R_0286D0_SPI_PS_INPUT_ADDR, 4);
1036 OutStreamer->EmitIntValue(MFI->getPSInputAddr(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001037 }
Marek Olsak0532c192016-07-13 17:35:15 +00001038
1039 OutStreamer->EmitIntValue(R_SPILLED_SGPRS, 4);
1040 OutStreamer->EmitIntValue(MFI->getNumSpilledSGPRs(), 4);
1041 OutStreamer->EmitIntValue(R_SPILLED_VGPRS, 4);
1042 OutStreamer->EmitIntValue(MFI->getNumSpilledVGPRs(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001043}
1044
Tim Renouf72800f02017-10-03 19:03:52 +00001045// This is the equivalent of EmitProgramInfoSI above, but for when the OS type
1046// is AMDPAL. It stores each compute/SPI register setting and other PAL
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001047// metadata items into the PALMetadataMap, combining with any provided by the
1048// frontend as LLVM metadata. Once all functions are written, PALMetadataMap is
Tim Renouf72800f02017-10-03 19:03:52 +00001049// then written as a single block in the .note section.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001050void AMDGPUAsmPrinter::EmitPALMetadata(const MachineFunction &MF,
Tim Renouf72800f02017-10-03 19:03:52 +00001051 const SIProgramInfo &CurrentProgramInfo) {
1052 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
1053 // Given the calling convention, calculate the register number for rsrc1. In
1054 // principle the register number could change in future hardware, but we know
1055 // it is the same for gfx6-9 (except that LS and ES don't exist on gfx9), so
1056 // we can use the same fixed value that .AMDGPU.config has for Mesa. Note
1057 // that we use a register number rather than a byte offset, so we need to
1058 // divide by 4.
Matthias Braunf1caa282017-12-15 22:22:58 +00001059 unsigned Rsrc1Reg = getRsrcReg(MF.getFunction().getCallingConv()) / 4;
Tim Renouf72800f02017-10-03 19:03:52 +00001060 unsigned Rsrc2Reg = Rsrc1Reg + 1;
1061 // Also calculate the PAL metadata key for *S_SCRATCH_SIZE. It can be used
1062 // with a constant offset to access any non-register shader-specific PAL
1063 // metadata key.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001064 unsigned ScratchSizeKey = PALMD::Key::CS_SCRATCH_SIZE;
Matthias Braunf1caa282017-12-15 22:22:58 +00001065 switch (MF.getFunction().getCallingConv()) {
Tim Renouf72800f02017-10-03 19:03:52 +00001066 case CallingConv::AMDGPU_PS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001067 ScratchSizeKey = PALMD::Key::PS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001068 break;
1069 case CallingConv::AMDGPU_VS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001070 ScratchSizeKey = PALMD::Key::VS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001071 break;
1072 case CallingConv::AMDGPU_GS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001073 ScratchSizeKey = PALMD::Key::GS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001074 break;
1075 case CallingConv::AMDGPU_ES:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001076 ScratchSizeKey = PALMD::Key::ES_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001077 break;
1078 case CallingConv::AMDGPU_HS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001079 ScratchSizeKey = PALMD::Key::HS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001080 break;
1081 case CallingConv::AMDGPU_LS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001082 ScratchSizeKey = PALMD::Key::LS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001083 break;
1084 }
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001085 unsigned NumUsedVgprsKey = ScratchSizeKey +
1086 PALMD::Key::VS_NUM_USED_VGPRS - PALMD::Key::VS_SCRATCH_SIZE;
1087 unsigned NumUsedSgprsKey = ScratchSizeKey +
1088 PALMD::Key::VS_NUM_USED_SGPRS - PALMD::Key::VS_SCRATCH_SIZE;
1089 PALMetadataMap[NumUsedVgprsKey] = CurrentProgramInfo.NumVGPRsForWavesPerEU;
1090 PALMetadataMap[NumUsedSgprsKey] = CurrentProgramInfo.NumSGPRsForWavesPerEU;
Matthias Braunf1caa282017-12-15 22:22:58 +00001091 if (AMDGPU::isCompute(MF.getFunction().getCallingConv())) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001092 PALMetadataMap[Rsrc1Reg] |= CurrentProgramInfo.ComputePGMRSrc1;
1093 PALMetadataMap[Rsrc2Reg] |= CurrentProgramInfo.ComputePGMRSrc2;
Tim Renouf72800f02017-10-03 19:03:52 +00001094 // ScratchSize is in bytes, 16 aligned.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001095 PALMetadataMap[ScratchSizeKey] |=
1096 alignTo(CurrentProgramInfo.ScratchSize, 16);
Tim Renouf72800f02017-10-03 19:03:52 +00001097 } else {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001098 PALMetadataMap[Rsrc1Reg] |= S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
1099 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks);
Tim Renouf72800f02017-10-03 19:03:52 +00001100 if (CurrentProgramInfo.ScratchBlocks > 0)
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001101 PALMetadataMap[Rsrc2Reg] |= S_00B84C_SCRATCH_EN(1);
Tim Renouf72800f02017-10-03 19:03:52 +00001102 // ScratchSize is in bytes, 16 aligned.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001103 PALMetadataMap[ScratchSizeKey] |=
1104 alignTo(CurrentProgramInfo.ScratchSize, 16);
Tim Renouf72800f02017-10-03 19:03:52 +00001105 }
Matthias Braunf1caa282017-12-15 22:22:58 +00001106 if (MF.getFunction().getCallingConv() == CallingConv::AMDGPU_PS) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001107 PALMetadataMap[Rsrc2Reg] |=
1108 S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks);
1109 PALMetadataMap[R_0286CC_SPI_PS_INPUT_ENA / 4] |= MFI->getPSInputEnable();
1110 PALMetadataMap[R_0286D0_SPI_PS_INPUT_ADDR / 4] |= MFI->getPSInputAddr();
Tim Renouf72800f02017-10-03 19:03:52 +00001111 }
1112}
1113
Matt Arsenault24ee0782016-02-12 02:40:47 +00001114// This is supposed to be log2(Size)
1115static amd_element_byte_size_t getElementByteSizeValue(unsigned Size) {
1116 switch (Size) {
1117 case 4:
1118 return AMD_ELEMENT_4_BYTES;
1119 case 8:
1120 return AMD_ELEMENT_8_BYTES;
1121 case 16:
1122 return AMD_ELEMENT_16_BYTES;
1123 default:
1124 llvm_unreachable("invalid private_element_size");
1125 }
1126}
1127
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001128void AMDGPUAsmPrinter::getAmdKernelCode(amd_kernel_code_t &Out,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001129 const SIProgramInfo &CurrentProgramInfo,
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001130 const MachineFunction &MF) const {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001131 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellard5bfbae52018-07-11 20:59:01 +00001132 const GCNSubtarget &STM = MF.getSubtarget<GCNSubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +00001133
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001134 AMDGPU::initDefaultAMDKernelCodeT(Out, STM.getFeatureBits());
Tom Stellard45bb48e2015-06-13 03:28:10 +00001135
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001136 Out.compute_pgm_resource_registers =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001137 CurrentProgramInfo.ComputePGMRSrc1 |
1138 (CurrentProgramInfo.ComputePGMRSrc2 << 32);
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001139 Out.code_properties = AMD_CODE_PROPERTY_IS_PTR64;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001140
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001141 if (CurrentProgramInfo.DynamicCallStack)
1142 Out.code_properties |= AMD_CODE_PROPERTY_IS_DYNAMIC_CALLSTACK;
1143
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001144 AMD_HSA_BITS_SET(Out.code_properties,
Matt Arsenault24ee0782016-02-12 02:40:47 +00001145 AMD_CODE_PROPERTY_PRIVATE_ELEMENT_SIZE,
1146 getElementByteSizeValue(STM.getMaxPrivateElementSize()));
1147
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001148 if (MFI->hasPrivateSegmentBuffer()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001149 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001150 AMD_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
1151 }
1152
1153 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001154 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001155
1156 if (MFI->hasQueuePtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001157 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001158
1159 if (MFI->hasKernargSegmentPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001160 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001161
1162 if (MFI->hasDispatchID())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001163 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001164
1165 if (MFI->hasFlatScratchInit())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001166 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001167
Tom Stellard48f29f22015-11-26 00:43:29 +00001168 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001169 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Tom Stellard48f29f22015-11-26 00:43:29 +00001170
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001171 if (STM.debuggerSupported())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001172 Out.code_properties |= AMD_CODE_PROPERTY_IS_DEBUG_SUPPORTED;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001173
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001174 if (STM.isXNACKEnabled())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001175 Out.code_properties |= AMD_CODE_PROPERTY_IS_XNACK_SUPPORTED;
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001176
Matt Arsenault52ef4012016-07-26 16:45:58 +00001177 // FIXME: Should use getKernArgSize
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001178 Out.kernarg_segment_byte_size =
Matt Arsenault75e71922018-06-28 10:18:55 +00001179 STM.getKernArgSegmentSize(MF.getFunction(), MFI->getExplicitKernArgSize());
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001180 Out.wavefront_sgpr_count = CurrentProgramInfo.NumSGPR;
1181 Out.workitem_vgpr_count = CurrentProgramInfo.NumVGPR;
1182 Out.workitem_private_segment_byte_size = CurrentProgramInfo.ScratchSize;
1183 Out.workgroup_group_segment_byte_size = CurrentProgramInfo.LDSSize;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001184
Tom Stellard175959e2016-12-06 21:53:10 +00001185 // These alignment values are specified in powers of two, so alignment =
1186 // 2^n. The minimum alignment is 2^4 = 16.
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001187 Out.kernarg_segment_alignment = std::max((size_t)4,
Tom Stellard175959e2016-12-06 21:53:10 +00001188 countTrailingZeros(MFI->getMaxKernArgAlign()));
1189
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001190 if (STM.debuggerEmitPrologue()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001191 Out.debug_wavefront_private_segment_offset_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001192 CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR;
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001193 Out.debug_private_segment_buffer_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001194 CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001195 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001196}
1197
1198bool AMDGPUAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
1199 unsigned AsmVariant,
1200 const char *ExtraCode, raw_ostream &O) {
Matt Arsenault36cd1852017-08-09 20:09:35 +00001201 // First try the generic code, which knows about modifiers like 'c' and 'n'.
1202 if (!AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O))
1203 return false;
1204
Tom Stellard45bb48e2015-06-13 03:28:10 +00001205 if (ExtraCode && ExtraCode[0]) {
1206 if (ExtraCode[1] != 0)
1207 return true; // Unknown modifier.
1208
1209 switch (ExtraCode[0]) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001210 case 'r':
1211 break;
Matt Arsenault36cd1852017-08-09 20:09:35 +00001212 default:
1213 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001214 }
1215 }
1216
Matt Arsenault36cd1852017-08-09 20:09:35 +00001217 // TODO: Should be able to support other operand types like globals.
1218 const MachineOperand &MO = MI->getOperand(OpNo);
1219 if (MO.isReg()) {
1220 AMDGPUInstPrinter::printRegOperand(MO.getReg(), O,
1221 *MF->getSubtarget().getRegisterInfo());
1222 return false;
1223 }
1224
1225 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001226}