Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 1 | //===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | /// \file |
| 10 | /// This file implements the IRTranslator class. |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
| 13 | #include "llvm/CodeGen/GlobalISel/IRTranslator.h" |
| 14 | |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 15 | #include "llvm/ADT/SmallSet.h" |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 16 | #include "llvm/ADT/SmallVector.h" |
Quentin Colombet | ba2a016 | 2016-02-16 19:26:02 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/GlobalISel/CallLowering.h" |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/Analysis.h" |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFunction.h" |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/TargetPassConfig.h" |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 24 | #include "llvm/IR/Constant.h" |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 25 | #include "llvm/IR/DebugInfo.h" |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 26 | #include "llvm/IR/Function.h" |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 27 | #include "llvm/IR/GetElementPtrTypeIterator.h" |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 28 | #include "llvm/IR/IntrinsicInst.h" |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 29 | #include "llvm/IR/Type.h" |
| 30 | #include "llvm/IR/Value.h" |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 31 | #include "llvm/Target/TargetIntrinsicInfo.h" |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 32 | #include "llvm/Target/TargetLowering.h" |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 33 | |
| 34 | #define DEBUG_TYPE "irtranslator" |
| 35 | |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 36 | using namespace llvm; |
| 37 | |
| 38 | char IRTranslator::ID = 0; |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 39 | INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI", |
| 40 | false, false) |
| 41 | INITIALIZE_PASS_DEPENDENCY(TargetPassConfig) |
| 42 | INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI", |
Tim Northover | 884b47e | 2016-07-26 03:29:18 +0000 | [diff] [blame] | 43 | false, false) |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 44 | |
Tim Northover | 60f2349 | 2016-11-08 01:12:17 +0000 | [diff] [blame] | 45 | static void reportTranslationError(const Value &V, const Twine &Message) { |
| 46 | std::string ErrStorage; |
| 47 | raw_string_ostream Err(ErrStorage); |
| 48 | Err << Message << ": " << V << '\n'; |
| 49 | report_fatal_error(Err.str()); |
| 50 | } |
| 51 | |
Quentin Colombet | a7fae16 | 2016-02-11 17:53:23 +0000 | [diff] [blame] | 52 | IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) { |
Quentin Colombet | 39293d3 | 2016-03-08 01:38:55 +0000 | [diff] [blame] | 53 | initializeIRTranslatorPass(*PassRegistry::getPassRegistry()); |
Quentin Colombet | a7fae16 | 2016-02-11 17:53:23 +0000 | [diff] [blame] | 54 | } |
| 55 | |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 56 | void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const { |
| 57 | AU.addRequired<TargetPassConfig>(); |
| 58 | MachineFunctionPass::getAnalysisUsage(AU); |
| 59 | } |
| 60 | |
| 61 | |
Quentin Colombet | e225e25 | 2016-03-11 17:27:54 +0000 | [diff] [blame] | 62 | unsigned IRTranslator::getOrCreateVReg(const Value &Val) { |
| 63 | unsigned &ValReg = ValToVReg[&Val]; |
Tim Northover | 5ed648e | 2016-08-09 21:28:04 +0000 | [diff] [blame] | 64 | |
Tim Northover | 9e35f1e | 2017-01-25 20:58:22 +0000 | [diff] [blame] | 65 | if (ValReg) |
| 66 | return ValReg; |
| 67 | |
| 68 | // Fill ValRegsSequence with the sequence of registers |
| 69 | // we need to concat together to produce the value. |
| 70 | assert(Val.getType()->isSized() && |
| 71 | "Don't know how to create an empty vreg"); |
| 72 | unsigned VReg = MRI->createGenericVirtualRegister(LLT{*Val.getType(), *DL}); |
| 73 | ValReg = VReg; |
| 74 | |
| 75 | if (auto CV = dyn_cast<Constant>(&Val)) { |
| 76 | bool Success = translate(*CV, VReg); |
| 77 | if (!Success) { |
| 78 | if (!TPC->isGlobalISelAbortEnabled()) { |
| 79 | MF->getProperties().set( |
| 80 | MachineFunctionProperties::Property::FailedISel); |
| 81 | return VReg; |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 82 | } |
Tim Northover | 9e35f1e | 2017-01-25 20:58:22 +0000 | [diff] [blame] | 83 | reportTranslationError(Val, "unable to translate constant"); |
Tim Northover | 5ed648e | 2016-08-09 21:28:04 +0000 | [diff] [blame] | 84 | } |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 85 | } |
Tim Northover | 7f3ad2e | 2017-01-20 23:25:17 +0000 | [diff] [blame] | 86 | |
Tim Northover | 9e35f1e | 2017-01-25 20:58:22 +0000 | [diff] [blame] | 87 | return VReg; |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 88 | } |
| 89 | |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 90 | int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) { |
| 91 | if (FrameIndices.find(&AI) != FrameIndices.end()) |
| 92 | return FrameIndices[&AI]; |
| 93 | |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 94 | unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType()); |
| 95 | unsigned Size = |
| 96 | ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue(); |
| 97 | |
| 98 | // Always allocate at least one byte. |
| 99 | Size = std::max(Size, 1u); |
| 100 | |
| 101 | unsigned Alignment = AI.getAlignment(); |
| 102 | if (!Alignment) |
| 103 | Alignment = DL->getABITypeAlignment(AI.getAllocatedType()); |
| 104 | |
| 105 | int &FI = FrameIndices[&AI]; |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 106 | FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 107 | return FI; |
| 108 | } |
| 109 | |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 110 | unsigned IRTranslator::getMemOpAlignment(const Instruction &I) { |
| 111 | unsigned Alignment = 0; |
| 112 | Type *ValTy = nullptr; |
| 113 | if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) { |
| 114 | Alignment = SI->getAlignment(); |
| 115 | ValTy = SI->getValueOperand()->getType(); |
| 116 | } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) { |
| 117 | Alignment = LI->getAlignment(); |
| 118 | ValTy = LI->getType(); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 119 | } else if (!TPC->isGlobalISelAbortEnabled()) { |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 120 | MF->getProperties().set( |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 121 | MachineFunctionProperties::Property::FailedISel); |
| 122 | return 1; |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 123 | } else |
| 124 | llvm_unreachable("unhandled memory instruction"); |
| 125 | |
| 126 | return Alignment ? Alignment : DL->getABITypeAlignment(ValTy); |
| 127 | } |
| 128 | |
Quentin Colombet | 53237a9 | 2016-03-11 17:27:43 +0000 | [diff] [blame] | 129 | MachineBasicBlock &IRTranslator::getOrCreateBB(const BasicBlock &BB) { |
| 130 | MachineBasicBlock *&MBB = BBToMBB[&BB]; |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 131 | if (!MBB) { |
Kristof Beyls | a983e7c | 2017-01-05 13:27:52 +0000 | [diff] [blame] | 132 | MBB = MF->CreateMachineBasicBlock(&BB); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 133 | MF->push_back(MBB); |
Kristof Beyls | a983e7c | 2017-01-05 13:27:52 +0000 | [diff] [blame] | 134 | |
| 135 | if (BB.hasAddressTaken()) |
| 136 | MBB->setHasAddressTaken(); |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 137 | } |
| 138 | return *MBB; |
| 139 | } |
| 140 | |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 141 | void IRTranslator::addMachineCFGPred(CFGEdge Edge, MachineBasicBlock *NewPred) { |
| 142 | assert(NewPred && "new predecessor must be a real MachineBasicBlock"); |
| 143 | MachinePreds[Edge].push_back(NewPred); |
| 144 | } |
| 145 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 146 | bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U, |
| 147 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | 0d56e05 | 2016-07-29 18:11:21 +0000 | [diff] [blame] | 148 | // FIXME: handle signed/unsigned wrapping flags. |
| 149 | |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 150 | // Get or create a virtual register for each value. |
| 151 | // Unless the value is a Constant => loadimm cst? |
| 152 | // or inline constant each time? |
| 153 | // Creation of a virtual register needs to have a size. |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 154 | unsigned Op0 = getOrCreateVReg(*U.getOperand(0)); |
| 155 | unsigned Op1 = getOrCreateVReg(*U.getOperand(1)); |
| 156 | unsigned Res = getOrCreateVReg(U); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 157 | MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1); |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 158 | return true; |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 159 | } |
| 160 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 161 | bool IRTranslator::translateCompare(const User &U, |
| 162 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | d5c23bc | 2016-08-19 20:48:16 +0000 | [diff] [blame] | 163 | const CmpInst *CI = dyn_cast<CmpInst>(&U); |
| 164 | unsigned Op0 = getOrCreateVReg(*U.getOperand(0)); |
| 165 | unsigned Op1 = getOrCreateVReg(*U.getOperand(1)); |
| 166 | unsigned Res = getOrCreateVReg(U); |
| 167 | CmpInst::Predicate Pred = |
| 168 | CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>( |
| 169 | cast<ConstantExpr>(U).getPredicate()); |
Tim Northover | de3aea041 | 2016-08-17 20:25:25 +0000 | [diff] [blame] | 170 | |
Tim Northover | d5c23bc | 2016-08-19 20:48:16 +0000 | [diff] [blame] | 171 | if (CmpInst::isIntPredicate(Pred)) |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 172 | MIRBuilder.buildICmp(Pred, Res, Op0, Op1); |
Tim Northover | d5c23bc | 2016-08-19 20:48:16 +0000 | [diff] [blame] | 173 | else |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 174 | MIRBuilder.buildFCmp(Pred, Res, Op0, Op1); |
Tim Northover | d5c23bc | 2016-08-19 20:48:16 +0000 | [diff] [blame] | 175 | |
Tim Northover | de3aea041 | 2016-08-17 20:25:25 +0000 | [diff] [blame] | 176 | return true; |
| 177 | } |
| 178 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 179 | bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 180 | const ReturnInst &RI = cast<ReturnInst>(U); |
Tim Northover | 0d56e05 | 2016-07-29 18:11:21 +0000 | [diff] [blame] | 181 | const Value *Ret = RI.getReturnValue(); |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 182 | // The target may mess up with the insertion point, but |
| 183 | // this is not important as a return is the last instruction |
| 184 | // of the block anyway. |
Tom Stellard | b72a65f | 2016-04-14 17:23:33 +0000 | [diff] [blame] | 185 | return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret)); |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 186 | } |
| 187 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 188 | bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 189 | const BranchInst &BrInst = cast<BranchInst>(U); |
Tim Northover | 69c2ba5 | 2016-07-29 17:58:00 +0000 | [diff] [blame] | 190 | unsigned Succ = 0; |
| 191 | if (!BrInst.isUnconditional()) { |
| 192 | // We want a G_BRCOND to the true BB followed by an unconditional branch. |
| 193 | unsigned Tst = getOrCreateVReg(*BrInst.getCondition()); |
| 194 | const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++)); |
| 195 | MachineBasicBlock &TrueBB = getOrCreateBB(TrueTgt); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 196 | MIRBuilder.buildBrCond(Tst, TrueBB); |
Quentin Colombet | dd4b137 | 2016-03-11 17:28:03 +0000 | [diff] [blame] | 197 | } |
Tim Northover | 69c2ba5 | 2016-07-29 17:58:00 +0000 | [diff] [blame] | 198 | |
| 199 | const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ)); |
| 200 | MachineBasicBlock &TgtBB = getOrCreateBB(BrTgt); |
| 201 | MIRBuilder.buildBr(TgtBB); |
| 202 | |
Quentin Colombet | dd4b137 | 2016-03-11 17:28:03 +0000 | [diff] [blame] | 203 | // Link successors. |
| 204 | MachineBasicBlock &CurBB = MIRBuilder.getMBB(); |
| 205 | for (const BasicBlock *Succ : BrInst.successors()) |
| 206 | CurBB.addSuccessor(&getOrCreateBB(*Succ)); |
| 207 | return true; |
| 208 | } |
| 209 | |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 210 | bool IRTranslator::translateSwitch(const User &U, |
| 211 | MachineIRBuilder &MIRBuilder) { |
| 212 | // For now, just translate as a chain of conditional branches. |
| 213 | // FIXME: could we share most of the logic/code in |
| 214 | // SelectionDAGBuilder::visitSwitch between SelectionDAG and GlobalISel? |
| 215 | // At first sight, it seems most of the logic in there is independent of |
| 216 | // SelectionDAG-specifics and a lot of work went in to optimize switch |
| 217 | // lowering in there. |
| 218 | |
| 219 | const SwitchInst &SwInst = cast<SwitchInst>(U); |
| 220 | const unsigned SwCondValue = getOrCreateVReg(*SwInst.getCondition()); |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 221 | const BasicBlock *OrigBB = SwInst.getParent(); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 222 | |
| 223 | LLT LLTi1 = LLT(*Type::getInt1Ty(U.getContext()), *DL); |
| 224 | for (auto &CaseIt : SwInst.cases()) { |
| 225 | const unsigned CaseValueReg = getOrCreateVReg(*CaseIt.getCaseValue()); |
| 226 | const unsigned Tst = MRI->createGenericVirtualRegister(LLTi1); |
| 227 | MIRBuilder.buildICmp(CmpInst::ICMP_EQ, Tst, CaseValueReg, SwCondValue); |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 228 | MachineBasicBlock &CurMBB = MIRBuilder.getMBB(); |
| 229 | const BasicBlock *TrueBB = CaseIt.getCaseSuccessor(); |
| 230 | MachineBasicBlock &TrueMBB = getOrCreateBB(*TrueBB); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 231 | |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 232 | MIRBuilder.buildBrCond(Tst, TrueMBB); |
| 233 | CurMBB.addSuccessor(&TrueMBB); |
| 234 | addMachineCFGPred({OrigBB, TrueBB}, &CurMBB); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 235 | |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 236 | MachineBasicBlock *FalseMBB = |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 237 | MF->CreateMachineBasicBlock(SwInst.getParent()); |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 238 | MF->push_back(FalseMBB); |
| 239 | MIRBuilder.buildBr(*FalseMBB); |
| 240 | CurMBB.addSuccessor(FalseMBB); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 241 | |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 242 | MIRBuilder.setMBB(*FalseMBB); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 243 | } |
| 244 | // handle default case |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 245 | const BasicBlock *DefaultBB = SwInst.getDefaultDest(); |
| 246 | MachineBasicBlock &DefaultMBB = getOrCreateBB(*DefaultBB); |
| 247 | MIRBuilder.buildBr(DefaultMBB); |
| 248 | MachineBasicBlock &CurMBB = MIRBuilder.getMBB(); |
| 249 | CurMBB.addSuccessor(&DefaultMBB); |
| 250 | addMachineCFGPred({OrigBB, DefaultBB}, &CurMBB); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 251 | |
| 252 | return true; |
| 253 | } |
| 254 | |
Kristof Beyls | 65a12c0 | 2017-01-30 09:13:18 +0000 | [diff] [blame] | 255 | bool IRTranslator::translateIndirectBr(const User &U, |
| 256 | MachineIRBuilder &MIRBuilder) { |
| 257 | const IndirectBrInst &BrInst = cast<IndirectBrInst>(U); |
| 258 | |
| 259 | const unsigned Tgt = getOrCreateVReg(*BrInst.getAddress()); |
| 260 | MIRBuilder.buildBrIndirect(Tgt); |
| 261 | |
| 262 | // Link successors. |
| 263 | MachineBasicBlock &CurBB = MIRBuilder.getMBB(); |
| 264 | for (const BasicBlock *Succ : BrInst.successors()) |
| 265 | CurBB.addSuccessor(&getOrCreateBB(*Succ)); |
| 266 | |
| 267 | return true; |
| 268 | } |
| 269 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 270 | bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 271 | const LoadInst &LI = cast<LoadInst>(U); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 272 | |
Tim Northover | 7152dca | 2016-10-19 15:55:06 +0000 | [diff] [blame] | 273 | if (!TPC->isGlobalISelAbortEnabled() && LI.isAtomic()) |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 274 | return false; |
| 275 | |
Tim Northover | 7152dca | 2016-10-19 15:55:06 +0000 | [diff] [blame] | 276 | assert(!LI.isAtomic() && "only non-atomic loads are supported at the moment"); |
| 277 | auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile |
| 278 | : MachineMemOperand::MONone; |
| 279 | Flags |= MachineMemOperand::MOLoad; |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 280 | |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 281 | unsigned Res = getOrCreateVReg(LI); |
| 282 | unsigned Addr = getOrCreateVReg(*LI.getPointerOperand()); |
Tim Northover | 5ae8350 | 2016-09-15 09:20:34 +0000 | [diff] [blame] | 283 | LLT VTy{*LI.getType(), *DL}, PTy{*LI.getPointerOperand()->getType(), *DL}; |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 284 | MIRBuilder.buildLoad( |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 285 | Res, Addr, |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 286 | *MF->getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()), |
| 287 | Flags, DL->getTypeStoreSize(LI.getType()), |
| 288 | getMemOpAlignment(LI))); |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 289 | return true; |
| 290 | } |
| 291 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 292 | bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 293 | const StoreInst &SI = cast<StoreInst>(U); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 294 | |
Tim Northover | 7152dca | 2016-10-19 15:55:06 +0000 | [diff] [blame] | 295 | if (!TPC->isGlobalISelAbortEnabled() && SI.isAtomic()) |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 296 | return false; |
| 297 | |
Tim Northover | 7152dca | 2016-10-19 15:55:06 +0000 | [diff] [blame] | 298 | assert(!SI.isAtomic() && "only non-atomic stores supported at the moment"); |
| 299 | auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile |
| 300 | : MachineMemOperand::MONone; |
| 301 | Flags |= MachineMemOperand::MOStore; |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 302 | |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 303 | unsigned Val = getOrCreateVReg(*SI.getValueOperand()); |
| 304 | unsigned Addr = getOrCreateVReg(*SI.getPointerOperand()); |
Tim Northover | 5ae8350 | 2016-09-15 09:20:34 +0000 | [diff] [blame] | 305 | LLT VTy{*SI.getValueOperand()->getType(), *DL}, |
| 306 | PTy{*SI.getPointerOperand()->getType(), *DL}; |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 307 | |
| 308 | MIRBuilder.buildStore( |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 309 | Val, Addr, |
| 310 | *MF->getMachineMemOperand( |
| 311 | MachinePointerInfo(SI.getPointerOperand()), Flags, |
| 312 | DL->getTypeStoreSize(SI.getValueOperand()->getType()), |
| 313 | getMemOpAlignment(SI))); |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 314 | return true; |
| 315 | } |
| 316 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 317 | bool IRTranslator::translateExtractValue(const User &U, |
| 318 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 319 | const Value *Src = U.getOperand(0); |
| 320 | Type *Int32Ty = Type::getInt32Ty(U.getContext()); |
Tim Northover | 6f80b08 | 2016-08-19 17:47:05 +0000 | [diff] [blame] | 321 | SmallVector<Value *, 1> Indices; |
| 322 | |
| 323 | // getIndexedOffsetInType is designed for GEPs, so the first index is the |
| 324 | // usual array element rather than looking into the actual aggregate. |
| 325 | Indices.push_back(ConstantInt::get(Int32Ty, 0)); |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 326 | |
| 327 | if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) { |
| 328 | for (auto Idx : EVI->indices()) |
| 329 | Indices.push_back(ConstantInt::get(Int32Ty, Idx)); |
| 330 | } else { |
| 331 | for (unsigned i = 1; i < U.getNumOperands(); ++i) |
| 332 | Indices.push_back(U.getOperand(i)); |
| 333 | } |
Tim Northover | 6f80b08 | 2016-08-19 17:47:05 +0000 | [diff] [blame] | 334 | |
| 335 | uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices); |
| 336 | |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 337 | unsigned Res = getOrCreateVReg(U); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 338 | MIRBuilder.buildExtract(Res, Offset, getOrCreateVReg(*Src)); |
Tim Northover | 6f80b08 | 2016-08-19 17:47:05 +0000 | [diff] [blame] | 339 | |
| 340 | return true; |
| 341 | } |
| 342 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 343 | bool IRTranslator::translateInsertValue(const User &U, |
| 344 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 345 | const Value *Src = U.getOperand(0); |
| 346 | Type *Int32Ty = Type::getInt32Ty(U.getContext()); |
Tim Northover | bbbfb1c | 2016-08-19 20:08:55 +0000 | [diff] [blame] | 347 | SmallVector<Value *, 1> Indices; |
| 348 | |
| 349 | // getIndexedOffsetInType is designed for GEPs, so the first index is the |
| 350 | // usual array element rather than looking into the actual aggregate. |
| 351 | Indices.push_back(ConstantInt::get(Int32Ty, 0)); |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 352 | |
| 353 | if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) { |
| 354 | for (auto Idx : IVI->indices()) |
| 355 | Indices.push_back(ConstantInt::get(Int32Ty, Idx)); |
| 356 | } else { |
| 357 | for (unsigned i = 2; i < U.getNumOperands(); ++i) |
| 358 | Indices.push_back(U.getOperand(i)); |
| 359 | } |
Tim Northover | bbbfb1c | 2016-08-19 20:08:55 +0000 | [diff] [blame] | 360 | |
| 361 | uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices); |
| 362 | |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 363 | unsigned Res = getOrCreateVReg(U); |
| 364 | const Value &Inserted = *U.getOperand(1); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 365 | MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted), |
| 366 | Offset); |
Tim Northover | bbbfb1c | 2016-08-19 20:08:55 +0000 | [diff] [blame] | 367 | |
| 368 | return true; |
| 369 | } |
| 370 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 371 | bool IRTranslator::translateSelect(const User &U, |
| 372 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 373 | MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)), |
| 374 | getOrCreateVReg(*U.getOperand(1)), |
| 375 | getOrCreateVReg(*U.getOperand(2))); |
Tim Northover | 5a28c36 | 2016-08-19 20:09:07 +0000 | [diff] [blame] | 376 | return true; |
| 377 | } |
| 378 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 379 | bool IRTranslator::translateBitCast(const User &U, |
| 380 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | 5ae8350 | 2016-09-15 09:20:34 +0000 | [diff] [blame] | 381 | if (LLT{*U.getOperand(0)->getType(), *DL} == LLT{*U.getType(), *DL}) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 382 | unsigned &Reg = ValToVReg[&U]; |
Tim Northover | 7552ef5 | 2016-08-10 16:51:14 +0000 | [diff] [blame] | 383 | if (Reg) |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 384 | MIRBuilder.buildCopy(Reg, getOrCreateVReg(*U.getOperand(0))); |
Tim Northover | 7552ef5 | 2016-08-10 16:51:14 +0000 | [diff] [blame] | 385 | else |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 386 | Reg = getOrCreateVReg(*U.getOperand(0)); |
Tim Northover | 7c9eba9 | 2016-07-25 21:01:29 +0000 | [diff] [blame] | 387 | return true; |
| 388 | } |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 389 | return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder); |
Tim Northover | 7c9eba9 | 2016-07-25 21:01:29 +0000 | [diff] [blame] | 390 | } |
| 391 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 392 | bool IRTranslator::translateCast(unsigned Opcode, const User &U, |
| 393 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 394 | unsigned Op = getOrCreateVReg(*U.getOperand(0)); |
| 395 | unsigned Res = getOrCreateVReg(U); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 396 | MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op); |
Tim Northover | 7c9eba9 | 2016-07-25 21:01:29 +0000 | [diff] [blame] | 397 | return true; |
| 398 | } |
| 399 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 400 | bool IRTranslator::translateGetElementPtr(const User &U, |
| 401 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 402 | // FIXME: support vector GEPs. |
| 403 | if (U.getType()->isVectorTy()) |
| 404 | return false; |
| 405 | |
| 406 | Value &Op0 = *U.getOperand(0); |
| 407 | unsigned BaseReg = getOrCreateVReg(Op0); |
Tim Northover | 5ae8350 | 2016-09-15 09:20:34 +0000 | [diff] [blame] | 408 | LLT PtrTy{*Op0.getType(), *DL}; |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 409 | unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace()); |
| 410 | LLT OffsetTy = LLT::scalar(PtrSize); |
| 411 | |
| 412 | int64_t Offset = 0; |
| 413 | for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U); |
| 414 | GTI != E; ++GTI) { |
| 415 | const Value *Idx = GTI.getOperand(); |
Peter Collingbourne | 25a4075 | 2016-12-02 02:55:30 +0000 | [diff] [blame] | 416 | if (StructType *StTy = GTI.getStructTypeOrNull()) { |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 417 | unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); |
| 418 | Offset += DL->getStructLayout(StTy)->getElementOffset(Field); |
| 419 | continue; |
| 420 | } else { |
| 421 | uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType()); |
| 422 | |
| 423 | // If this is a scalar constant or a splat vector of constants, |
| 424 | // handle it quickly. |
| 425 | if (const auto *CI = dyn_cast<ConstantInt>(Idx)) { |
| 426 | Offset += ElementSize * CI->getSExtValue(); |
| 427 | continue; |
| 428 | } |
| 429 | |
| 430 | if (Offset != 0) { |
| 431 | unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy); |
| 432 | unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy); |
| 433 | MIRBuilder.buildConstant(OffsetReg, Offset); |
| 434 | MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg); |
| 435 | |
| 436 | BaseReg = NewBaseReg; |
| 437 | Offset = 0; |
| 438 | } |
| 439 | |
| 440 | // N = N + Idx * ElementSize; |
| 441 | unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy); |
| 442 | MIRBuilder.buildConstant(ElementSizeReg, ElementSize); |
| 443 | |
| 444 | unsigned IdxReg = getOrCreateVReg(*Idx); |
| 445 | if (MRI->getType(IdxReg) != OffsetTy) { |
| 446 | unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy); |
| 447 | MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg); |
| 448 | IdxReg = NewIdxReg; |
| 449 | } |
| 450 | |
| 451 | unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy); |
| 452 | MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg); |
| 453 | |
| 454 | unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy); |
| 455 | MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg); |
| 456 | BaseReg = NewBaseReg; |
| 457 | } |
| 458 | } |
| 459 | |
| 460 | if (Offset != 0) { |
| 461 | unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy); |
| 462 | MIRBuilder.buildConstant(OffsetReg, Offset); |
| 463 | MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg); |
| 464 | return true; |
| 465 | } |
| 466 | |
| 467 | MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg); |
| 468 | return true; |
| 469 | } |
| 470 | |
Tim Northover | 79f43f1 | 2017-01-30 19:33:07 +0000 | [diff] [blame^] | 471 | bool IRTranslator::translateMemfunc(const CallInst &CI, |
| 472 | MachineIRBuilder &MIRBuilder, |
| 473 | unsigned ID) { |
Tim Northover | 3f18603 | 2016-10-18 20:03:45 +0000 | [diff] [blame] | 474 | LLT SizeTy{*CI.getArgOperand(2)->getType(), *DL}; |
Tim Northover | 79f43f1 | 2017-01-30 19:33:07 +0000 | [diff] [blame^] | 475 | Type *DstTy = CI.getArgOperand(0)->getType(); |
| 476 | if (cast<PointerType>(DstTy)->getAddressSpace() != 0 || |
Tim Northover | 3f18603 | 2016-10-18 20:03:45 +0000 | [diff] [blame] | 477 | SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0)) |
| 478 | return false; |
| 479 | |
| 480 | SmallVector<CallLowering::ArgInfo, 8> Args; |
| 481 | for (int i = 0; i < 3; ++i) { |
| 482 | const auto &Arg = CI.getArgOperand(i); |
| 483 | Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType()); |
| 484 | } |
| 485 | |
Tim Northover | 79f43f1 | 2017-01-30 19:33:07 +0000 | [diff] [blame^] | 486 | const char *Callee; |
| 487 | switch (ID) { |
| 488 | case Intrinsic::memmove: |
| 489 | case Intrinsic::memcpy: { |
| 490 | Type *SrcTy = CI.getArgOperand(1)->getType(); |
| 491 | if(cast<PointerType>(SrcTy)->getAddressSpace() != 0) |
| 492 | return false; |
| 493 | Callee = ID == Intrinsic::memcpy ? "memcpy" : "memmove"; |
| 494 | break; |
| 495 | } |
| 496 | case Intrinsic::memset: |
| 497 | Callee = "memset"; |
| 498 | break; |
| 499 | default: |
| 500 | return false; |
| 501 | } |
Tim Northover | 3f18603 | 2016-10-18 20:03:45 +0000 | [diff] [blame] | 502 | |
Tim Northover | 79f43f1 | 2017-01-30 19:33:07 +0000 | [diff] [blame^] | 503 | return CLI->lowerCall(MIRBuilder, MachineOperand::CreateES(Callee), |
Tim Northover | 3f18603 | 2016-10-18 20:03:45 +0000 | [diff] [blame] | 504 | CallLowering::ArgInfo(0, CI.getType()), Args); |
| 505 | } |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 506 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 507 | void IRTranslator::getStackGuard(unsigned DstReg, |
| 508 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | d8b8558 | 2017-01-27 21:31:24 +0000 | [diff] [blame] | 509 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
| 510 | MRI->setRegClass(DstReg, TRI->getPointerRegClass(*MF)); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 511 | auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD); |
| 512 | MIB.addDef(DstReg); |
| 513 | |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 514 | auto &TLI = *MF->getSubtarget().getTargetLowering(); |
| 515 | Value *Global = TLI.getSDagStackGuard(*MF->getFunction()->getParent()); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 516 | if (!Global) |
| 517 | return; |
| 518 | |
| 519 | MachinePointerInfo MPInfo(Global); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 520 | MachineInstr::mmo_iterator MemRefs = MF->allocateMemRefsArray(1); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 521 | auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant | |
| 522 | MachineMemOperand::MODereferenceable; |
| 523 | *MemRefs = |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 524 | MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8, |
| 525 | DL->getPointerABIAlignment()); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 526 | MIB.setMemRefs(MemRefs, MemRefs + 1); |
| 527 | } |
| 528 | |
Tim Northover | 1e656ec | 2016-12-08 22:44:00 +0000 | [diff] [blame] | 529 | bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op, |
| 530 | MachineIRBuilder &MIRBuilder) { |
| 531 | LLT Ty{*CI.getOperand(0)->getType(), *DL}; |
| 532 | LLT s1 = LLT::scalar(1); |
| 533 | unsigned Width = Ty.getSizeInBits(); |
| 534 | unsigned Res = MRI->createGenericVirtualRegister(Ty); |
| 535 | unsigned Overflow = MRI->createGenericVirtualRegister(s1); |
| 536 | auto MIB = MIRBuilder.buildInstr(Op) |
| 537 | .addDef(Res) |
| 538 | .addDef(Overflow) |
| 539 | .addUse(getOrCreateVReg(*CI.getOperand(0))) |
| 540 | .addUse(getOrCreateVReg(*CI.getOperand(1))); |
| 541 | |
| 542 | if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) { |
| 543 | unsigned Zero = MRI->createGenericVirtualRegister(s1); |
| 544 | EntryBuilder.buildConstant(Zero, 0); |
| 545 | MIB.addUse(Zero); |
| 546 | } |
| 547 | |
| 548 | MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width); |
| 549 | return true; |
| 550 | } |
| 551 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 552 | bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID, |
| 553 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 554 | switch (ID) { |
Tim Northover | 1e656ec | 2016-12-08 22:44:00 +0000 | [diff] [blame] | 555 | default: |
| 556 | break; |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 557 | case Intrinsic::dbg_declare: { |
| 558 | const DbgDeclareInst &DI = cast<DbgDeclareInst>(CI); |
| 559 | assert(DI.getVariable() && "Missing variable"); |
| 560 | |
| 561 | const Value *Address = DI.getAddress(); |
| 562 | if (!Address || isa<UndefValue>(Address)) { |
| 563 | DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); |
| 564 | return true; |
| 565 | } |
| 566 | |
| 567 | unsigned Reg = getOrCreateVReg(*Address); |
| 568 | auto RegDef = MRI->def_instr_begin(Reg); |
| 569 | assert(DI.getVariable()->isValidLocationForIntrinsic( |
| 570 | MIRBuilder.getDebugLoc()) && |
| 571 | "Expected inlined-at fields to agree"); |
| 572 | |
| 573 | if (RegDef != MRI->def_instr_end() && |
| 574 | RegDef->getOpcode() == TargetOpcode::G_FRAME_INDEX) { |
| 575 | MIRBuilder.buildFIDbgValue(RegDef->getOperand(1).getIndex(), |
| 576 | DI.getVariable(), DI.getExpression()); |
| 577 | } else |
| 578 | MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(), DI.getExpression()); |
Tim Northover | b58346f | 2016-12-08 22:44:13 +0000 | [diff] [blame] | 579 | return true; |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 580 | } |
| 581 | case Intrinsic::dbg_value: { |
| 582 | // This form of DBG_VALUE is target-independent. |
| 583 | const DbgValueInst &DI = cast<DbgValueInst>(CI); |
| 584 | const Value *V = DI.getValue(); |
| 585 | assert(DI.getVariable()->isValidLocationForIntrinsic( |
| 586 | MIRBuilder.getDebugLoc()) && |
| 587 | "Expected inlined-at fields to agree"); |
| 588 | if (!V) { |
| 589 | // Currently the optimizer can produce this; insert an undef to |
| 590 | // help debugging. Probably the optimizer should not do this. |
| 591 | MIRBuilder.buildIndirectDbgValue(0, DI.getOffset(), DI.getVariable(), |
| 592 | DI.getExpression()); |
| 593 | } else if (const auto *CI = dyn_cast<Constant>(V)) { |
| 594 | MIRBuilder.buildConstDbgValue(*CI, DI.getOffset(), DI.getVariable(), |
| 595 | DI.getExpression()); |
| 596 | } else { |
| 597 | unsigned Reg = getOrCreateVReg(*V); |
| 598 | // FIXME: This does not handle register-indirect values at offset 0. The |
| 599 | // direct/indirect thing shouldn't really be handled by something as |
| 600 | // implicit as reg+noreg vs reg+imm in the first palce, but it seems |
| 601 | // pretty baked in right now. |
| 602 | if (DI.getOffset() != 0) |
| 603 | MIRBuilder.buildIndirectDbgValue(Reg, DI.getOffset(), DI.getVariable(), |
| 604 | DI.getExpression()); |
| 605 | else |
| 606 | MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(), |
| 607 | DI.getExpression()); |
| 608 | } |
| 609 | return true; |
| 610 | } |
Tim Northover | 1e656ec | 2016-12-08 22:44:00 +0000 | [diff] [blame] | 611 | case Intrinsic::uadd_with_overflow: |
| 612 | return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDE, MIRBuilder); |
| 613 | case Intrinsic::sadd_with_overflow: |
| 614 | return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder); |
| 615 | case Intrinsic::usub_with_overflow: |
| 616 | return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBE, MIRBuilder); |
| 617 | case Intrinsic::ssub_with_overflow: |
| 618 | return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder); |
| 619 | case Intrinsic::umul_with_overflow: |
| 620 | return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder); |
| 621 | case Intrinsic::smul_with_overflow: |
| 622 | return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder); |
Tim Northover | 3f18603 | 2016-10-18 20:03:45 +0000 | [diff] [blame] | 623 | case Intrinsic::memcpy: |
Tim Northover | 79f43f1 | 2017-01-30 19:33:07 +0000 | [diff] [blame^] | 624 | case Intrinsic::memmove: |
| 625 | case Intrinsic::memset: |
| 626 | return translateMemfunc(CI, MIRBuilder, ID); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 627 | case Intrinsic::eh_typeid_for: { |
| 628 | GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0)); |
| 629 | unsigned Reg = getOrCreateVReg(CI); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 630 | unsigned TypeID = MF->getTypeIDFor(GV); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 631 | MIRBuilder.buildConstant(Reg, TypeID); |
| 632 | return true; |
| 633 | } |
Tim Northover | 6e90430 | 2016-10-18 20:03:51 +0000 | [diff] [blame] | 634 | case Intrinsic::objectsize: { |
| 635 | // If we don't know by now, we're never going to know. |
| 636 | const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1)); |
| 637 | |
| 638 | MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0); |
| 639 | return true; |
| 640 | } |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 641 | case Intrinsic::stackguard: |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 642 | getStackGuard(getOrCreateVReg(CI), MIRBuilder); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 643 | return true; |
| 644 | case Intrinsic::stackprotector: { |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 645 | LLT PtrTy{*CI.getArgOperand(0)->getType(), *DL}; |
| 646 | unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy); |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 647 | getStackGuard(GuardVal, MIRBuilder); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 648 | |
| 649 | AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1)); |
| 650 | MIRBuilder.buildStore( |
| 651 | GuardVal, getOrCreateVReg(*Slot), |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 652 | *MF->getMachineMemOperand( |
| 653 | MachinePointerInfo::getFixedStack(*MF, |
| 654 | getOrCreateFrameIndex(*Slot)), |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 655 | MachineMemOperand::MOStore | MachineMemOperand::MOVolatile, |
| 656 | PtrTy.getSizeInBits() / 8, 8)); |
| 657 | return true; |
| 658 | } |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 659 | } |
Tim Northover | 1e656ec | 2016-12-08 22:44:00 +0000 | [diff] [blame] | 660 | return false; |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 661 | } |
| 662 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 663 | bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 664 | const CallInst &CI = cast<CallInst>(U); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 665 | auto TII = MF->getTarget().getIntrinsicInfo(); |
Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 666 | const Function *F = CI.getCalledFunction(); |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 667 | |
Tim Northover | 3babfef | 2017-01-19 23:59:35 +0000 | [diff] [blame] | 668 | if (CI.isInlineAsm()) |
| 669 | return false; |
| 670 | |
Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 671 | if (!F || !F->isIntrinsic()) { |
Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 672 | unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI); |
| 673 | SmallVector<unsigned, 8> Args; |
| 674 | for (auto &Arg: CI.arg_operands()) |
| 675 | Args.push_back(getOrCreateVReg(*Arg)); |
| 676 | |
Tim Northover | fe5f89b | 2016-08-29 19:07:08 +0000 | [diff] [blame] | 677 | return CLI->lowerCall(MIRBuilder, CI, Res, Args, [&]() { |
| 678 | return getOrCreateVReg(*CI.getCalledValue()); |
| 679 | }); |
Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 680 | } |
| 681 | |
| 682 | Intrinsic::ID ID = F->getIntrinsicID(); |
| 683 | if (TII && ID == Intrinsic::not_intrinsic) |
| 684 | ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F)); |
| 685 | |
| 686 | assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic"); |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 687 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 688 | if (translateKnownIntrinsic(CI, ID, MIRBuilder)) |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 689 | return true; |
| 690 | |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 691 | unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI); |
| 692 | MachineInstrBuilder MIB = |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 693 | MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory()); |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 694 | |
| 695 | for (auto &Arg : CI.arg_operands()) { |
| 696 | if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) |
| 697 | MIB.addImm(CI->getSExtValue()); |
| 698 | else |
| 699 | MIB.addUse(getOrCreateVReg(*Arg)); |
| 700 | } |
| 701 | return true; |
| 702 | } |
| 703 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 704 | bool IRTranslator::translateInvoke(const User &U, |
| 705 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 706 | const InvokeInst &I = cast<InvokeInst>(U); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 707 | MCContext &Context = MF->getContext(); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 708 | |
| 709 | const BasicBlock *ReturnBB = I.getSuccessor(0); |
| 710 | const BasicBlock *EHPadBB = I.getSuccessor(1); |
| 711 | |
| 712 | const Value *Callee(I.getCalledValue()); |
| 713 | const Function *Fn = dyn_cast<Function>(Callee); |
| 714 | if (isa<InlineAsm>(Callee)) |
| 715 | return false; |
| 716 | |
| 717 | // FIXME: support invoking patchpoint and statepoint intrinsics. |
| 718 | if (Fn && Fn->isIntrinsic()) |
| 719 | return false; |
| 720 | |
| 721 | // FIXME: support whatever these are. |
| 722 | if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) |
| 723 | return false; |
| 724 | |
| 725 | // FIXME: support Windows exception handling. |
| 726 | if (!isa<LandingPadInst>(EHPadBB->front())) |
| 727 | return false; |
| 728 | |
| 729 | |
Matthias Braun | d0ee66c | 2016-12-01 19:32:15 +0000 | [diff] [blame] | 730 | // Emit the actual call, bracketed by EH_LABELs so that the MF knows about |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 731 | // the region covered by the try. |
Matthias Braun | d0ee66c | 2016-12-01 19:32:15 +0000 | [diff] [blame] | 732 | MCSymbol *BeginSymbol = Context.createTempSymbol(); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 733 | MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol); |
| 734 | |
| 735 | unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I); |
| 736 | SmallVector<CallLowering::ArgInfo, 8> Args; |
| 737 | for (auto &Arg: I.arg_operands()) |
| 738 | Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType()); |
| 739 | |
| 740 | if (!CLI->lowerCall(MIRBuilder, MachineOperand::CreateGA(Fn, 0), |
| 741 | CallLowering::ArgInfo(Res, I.getType()), Args)) |
| 742 | return false; |
| 743 | |
Matthias Braun | d0ee66c | 2016-12-01 19:32:15 +0000 | [diff] [blame] | 744 | MCSymbol *EndSymbol = Context.createTempSymbol(); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 745 | MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol); |
| 746 | |
| 747 | // FIXME: track probabilities. |
| 748 | MachineBasicBlock &EHPadMBB = getOrCreateBB(*EHPadBB), |
| 749 | &ReturnMBB = getOrCreateBB(*ReturnBB); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 750 | MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 751 | MIRBuilder.getMBB().addSuccessor(&ReturnMBB); |
| 752 | MIRBuilder.getMBB().addSuccessor(&EHPadMBB); |
| 753 | |
| 754 | return true; |
| 755 | } |
| 756 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 757 | bool IRTranslator::translateLandingPad(const User &U, |
| 758 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 759 | const LandingPadInst &LP = cast<LandingPadInst>(U); |
| 760 | |
| 761 | MachineBasicBlock &MBB = MIRBuilder.getMBB(); |
Matthias Braun | d0ee66c | 2016-12-01 19:32:15 +0000 | [diff] [blame] | 762 | addLandingPadInfo(LP, MBB); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 763 | |
| 764 | MBB.setIsEHPad(); |
| 765 | |
| 766 | // If there aren't registers to copy the values into (e.g., during SjLj |
| 767 | // exceptions), then don't bother. |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 768 | auto &TLI = *MF->getSubtarget().getTargetLowering(); |
| 769 | const Constant *PersonalityFn = MF->getFunction()->getPersonalityFn(); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 770 | if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 && |
| 771 | TLI.getExceptionSelectorRegister(PersonalityFn) == 0) |
| 772 | return true; |
| 773 | |
| 774 | // If landingpad's return type is token type, we don't create DAG nodes |
| 775 | // for its exception pointer and selector value. The extraction of exception |
| 776 | // pointer or selector value from token type landingpads is not currently |
| 777 | // supported. |
| 778 | if (LP.getType()->isTokenTy()) |
| 779 | return true; |
| 780 | |
| 781 | // Add a label to mark the beginning of the landing pad. Deletion of the |
| 782 | // landing pad can thus be detected via the MachineModuleInfo. |
| 783 | MIRBuilder.buildInstr(TargetOpcode::EH_LABEL) |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 784 | .addSym(MF->addLandingPad(&MBB)); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 785 | |
Justin Bogner | a029531 | 2017-01-25 00:16:53 +0000 | [diff] [blame] | 786 | SmallVector<LLT, 2> Tys; |
| 787 | for (Type *Ty : cast<StructType>(LP.getType())->elements()) |
| 788 | Tys.push_back(LLT{*Ty, *DL}); |
| 789 | assert(Tys.size() == 2 && "Only two-valued landingpads are supported"); |
| 790 | |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 791 | // Mark exception register as live in. |
| 792 | SmallVector<unsigned, 2> Regs; |
| 793 | SmallVector<uint64_t, 2> Offsets; |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 794 | if (unsigned Reg = TLI.getExceptionPointerRegister(PersonalityFn)) { |
Tim Northover | c9bc8a5 | 2017-01-27 21:31:17 +0000 | [diff] [blame] | 795 | MBB.addLiveIn(Reg); |
Justin Bogner | a029531 | 2017-01-25 00:16:53 +0000 | [diff] [blame] | 796 | unsigned VReg = MRI->createGenericVirtualRegister(Tys[0]); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 797 | MIRBuilder.buildCopy(VReg, Reg); |
| 798 | Regs.push_back(VReg); |
| 799 | Offsets.push_back(0); |
| 800 | } |
| 801 | |
| 802 | if (unsigned Reg = TLI.getExceptionSelectorRegister(PersonalityFn)) { |
Tim Northover | c9bc8a5 | 2017-01-27 21:31:17 +0000 | [diff] [blame] | 803 | MBB.addLiveIn(Reg); |
Justin Bogner | a029531 | 2017-01-25 00:16:53 +0000 | [diff] [blame] | 804 | unsigned VReg = MRI->createGenericVirtualRegister(Tys[1]); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 805 | MIRBuilder.buildCopy(VReg, Reg); |
| 806 | Regs.push_back(VReg); |
Justin Bogner | a029531 | 2017-01-25 00:16:53 +0000 | [diff] [blame] | 807 | Offsets.push_back(Tys[0].getSizeInBits()); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 808 | } |
| 809 | |
| 810 | MIRBuilder.buildSequence(getOrCreateVReg(LP), Regs, Offsets); |
| 811 | return true; |
| 812 | } |
| 813 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 814 | bool IRTranslator::translateStaticAlloca(const AllocaInst &AI, |
| 815 | MachineIRBuilder &MIRBuilder) { |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 816 | if (!TPC->isGlobalISelAbortEnabled() && !AI.isStaticAlloca()) |
| 817 | return false; |
| 818 | |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 819 | assert(AI.isStaticAlloca() && "only handle static allocas now"); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 820 | unsigned Res = getOrCreateVReg(AI); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 821 | int FI = getOrCreateFrameIndex(AI); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 822 | MIRBuilder.buildFrameIndex(Res, FI); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 823 | return true; |
| 824 | } |
| 825 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 826 | bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 827 | const PHINode &PI = cast<PHINode>(U); |
Tim Northover | 25d1286 | 2016-09-09 11:47:31 +0000 | [diff] [blame] | 828 | auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI); |
Tim Northover | 97d0cb3 | 2016-08-05 17:16:40 +0000 | [diff] [blame] | 829 | MIB.addDef(getOrCreateVReg(PI)); |
| 830 | |
| 831 | PendingPHIs.emplace_back(&PI, MIB.getInstr()); |
| 832 | return true; |
| 833 | } |
| 834 | |
| 835 | void IRTranslator::finishPendingPhis() { |
| 836 | for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) { |
| 837 | const PHINode *PI = Phi.first; |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 838 | MachineInstrBuilder MIB(*MF, Phi.second); |
Tim Northover | 97d0cb3 | 2016-08-05 17:16:40 +0000 | [diff] [blame] | 839 | |
| 840 | // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator |
| 841 | // won't create extra control flow here, otherwise we need to find the |
| 842 | // dominating predecessor here (or perhaps force the weirder IRTranslators |
| 843 | // to provide a simple boundary). |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 844 | SmallSet<const BasicBlock *, 4> HandledPreds; |
| 845 | |
Tim Northover | 97d0cb3 | 2016-08-05 17:16:40 +0000 | [diff] [blame] | 846 | for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) { |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 847 | auto IRPred = PI->getIncomingBlock(i); |
| 848 | if (HandledPreds.count(IRPred)) |
| 849 | continue; |
| 850 | |
| 851 | HandledPreds.insert(IRPred); |
| 852 | unsigned ValReg = getOrCreateVReg(*PI->getIncomingValue(i)); |
| 853 | for (auto Pred : getMachinePredBBs({IRPred, PI->getParent()})) { |
| 854 | assert(Pred->isSuccessor(MIB->getParent()) && |
| 855 | "incorrect CFG at MachineBasicBlock level"); |
| 856 | MIB.addUse(ValReg); |
| 857 | MIB.addMBB(Pred); |
| 858 | } |
Tim Northover | 97d0cb3 | 2016-08-05 17:16:40 +0000 | [diff] [blame] | 859 | } |
| 860 | } |
| 861 | } |
| 862 | |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 863 | bool IRTranslator::translate(const Instruction &Inst) { |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 864 | CurBuilder.setDebugLoc(Inst.getDebugLoc()); |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 865 | switch(Inst.getOpcode()) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 866 | #define HANDLE_INST(NUM, OPCODE, CLASS) \ |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 867 | case Instruction::OPCODE: return translate##OPCODE(Inst, CurBuilder); |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 868 | #include "llvm/IR/Instruction.def" |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 869 | default: |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 870 | if (!TPC->isGlobalISelAbortEnabled()) |
| 871 | return false; |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 872 | llvm_unreachable("unknown opcode"); |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 873 | } |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 874 | } |
| 875 | |
Tim Northover | 5ed648e | 2016-08-09 21:28:04 +0000 | [diff] [blame] | 876 | bool IRTranslator::translate(const Constant &C, unsigned Reg) { |
Tim Northover | d403a3d | 2016-08-09 23:01:30 +0000 | [diff] [blame] | 877 | if (auto CI = dyn_cast<ConstantInt>(&C)) |
Tim Northover | cc35f90 | 2016-12-05 21:54:17 +0000 | [diff] [blame] | 878 | EntryBuilder.buildConstant(Reg, *CI); |
Tim Northover | b16734f | 2016-08-19 20:09:15 +0000 | [diff] [blame] | 879 | else if (auto CF = dyn_cast<ConstantFP>(&C)) |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 880 | EntryBuilder.buildFConstant(Reg, *CF); |
Tim Northover | d403a3d | 2016-08-09 23:01:30 +0000 | [diff] [blame] | 881 | else if (isa<UndefValue>(C)) |
| 882 | EntryBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF).addDef(Reg); |
Tim Northover | 8e0c53a | 2016-08-11 21:40:55 +0000 | [diff] [blame] | 883 | else if (isa<ConstantPointerNull>(C)) |
Tim Northover | 9267ac5 | 2016-12-05 21:47:07 +0000 | [diff] [blame] | 884 | EntryBuilder.buildConstant(Reg, 0); |
Tim Northover | 032548f | 2016-09-12 12:10:41 +0000 | [diff] [blame] | 885 | else if (auto GV = dyn_cast<GlobalValue>(&C)) |
| 886 | EntryBuilder.buildGlobalValue(Reg, GV); |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 887 | else if (auto CE = dyn_cast<ConstantExpr>(&C)) { |
| 888 | switch(CE->getOpcode()) { |
| 889 | #define HANDLE_INST(NUM, OPCODE, CLASS) \ |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 890 | case Instruction::OPCODE: return translate##OPCODE(*CE, EntryBuilder); |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 891 | #include "llvm/IR/Instruction.def" |
| 892 | default: |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 893 | if (!TPC->isGlobalISelAbortEnabled()) |
| 894 | return false; |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 895 | llvm_unreachable("unknown opcode"); |
| 896 | } |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 897 | } else if (!TPC->isGlobalISelAbortEnabled()) |
| 898 | return false; |
| 899 | else |
Tim Northover | d403a3d | 2016-08-09 23:01:30 +0000 | [diff] [blame] | 900 | llvm_unreachable("unhandled constant kind"); |
Tim Northover | 5ed648e | 2016-08-09 21:28:04 +0000 | [diff] [blame] | 901 | |
Tim Northover | d403a3d | 2016-08-09 23:01:30 +0000 | [diff] [blame] | 902 | return true; |
Tim Northover | 5ed648e | 2016-08-09 21:28:04 +0000 | [diff] [blame] | 903 | } |
| 904 | |
Tim Northover | 0d51044 | 2016-08-11 16:21:29 +0000 | [diff] [blame] | 905 | void IRTranslator::finalizeFunction() { |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 906 | // Release the memory used by the different maps we |
| 907 | // needed during the translation. |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 908 | PendingPHIs.clear(); |
Quentin Colombet | ccd7725 | 2016-02-11 21:48:32 +0000 | [diff] [blame] | 909 | ValToVReg.clear(); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 910 | FrameIndices.clear(); |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 911 | Constants.clear(); |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 912 | MachinePreds.clear(); |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 913 | } |
| 914 | |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 915 | bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) { |
| 916 | MF = &CurMF; |
| 917 | const Function &F = *MF->getFunction(); |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 918 | if (F.empty()) |
| 919 | return false; |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 920 | CLI = MF->getSubtarget().getCallLowering(); |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 921 | CurBuilder.setMF(*MF); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 922 | EntryBuilder.setMF(*MF); |
| 923 | MRI = &MF->getRegInfo(); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 924 | DL = &F.getParent()->getDataLayout(); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 925 | TPC = &getAnalysis<TargetPassConfig>(); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 926 | |
Tim Northover | 14e7f73 | 2016-08-05 17:50:36 +0000 | [diff] [blame] | 927 | assert(PendingPHIs.empty() && "stale PHIs"); |
| 928 | |
Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 929 | // Setup a separate basic-block for the arguments and constants, falling |
| 930 | // through to the IR-level Function's entry block. |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 931 | MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock(); |
| 932 | MF->push_back(EntryBB); |
Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 933 | EntryBB->addSuccessor(&getOrCreateBB(F.front())); |
| 934 | EntryBuilder.setMBB(*EntryBB); |
| 935 | |
| 936 | // Lower the actual args into this basic block. |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 937 | SmallVector<unsigned, 8> VRegArgs; |
| 938 | for (const Argument &Arg: F.args()) |
Quentin Colombet | e225e25 | 2016-03-11 17:27:54 +0000 | [diff] [blame] | 939 | VRegArgs.push_back(getOrCreateVReg(Arg)); |
Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 940 | bool Succeeded = CLI->lowerFormalArguments(EntryBuilder, F, VRegArgs); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 941 | if (!Succeeded) { |
| 942 | if (!TPC->isGlobalISelAbortEnabled()) { |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 943 | MF->getProperties().set( |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 944 | MachineFunctionProperties::Property::FailedISel); |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 945 | finalizeFunction(); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 946 | return false; |
| 947 | } |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 948 | report_fatal_error("Unable to lower arguments"); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 949 | } |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 950 | |
Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 951 | // And translate the function! |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 952 | for (const BasicBlock &BB: F) { |
Quentin Colombet | 53237a9 | 2016-03-11 17:27:43 +0000 | [diff] [blame] | 953 | MachineBasicBlock &MBB = getOrCreateBB(BB); |
Quentin Colombet | 91ebd71 | 2016-03-11 17:27:47 +0000 | [diff] [blame] | 954 | // Set the insertion point of all the following translations to |
| 955 | // the end of this basic block. |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 956 | CurBuilder.setMBB(MBB); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 957 | |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 958 | for (const Instruction &Inst: BB) { |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 959 | Succeeded &= translate(Inst); |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 960 | if (!Succeeded) { |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 961 | if (TPC->isGlobalISelAbortEnabled()) |
Tim Northover | 60f2349 | 2016-11-08 01:12:17 +0000 | [diff] [blame] | 962 | reportTranslationError(Inst, "unable to translate instruction"); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 963 | MF->getProperties().set( |
| 964 | MachineFunctionProperties::Property::FailedISel); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 965 | break; |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 966 | } |
| 967 | } |
| 968 | } |
Tim Northover | 72eebfa | 2016-07-12 22:23:42 +0000 | [diff] [blame] | 969 | |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 970 | if (Succeeded) { |
| 971 | finishPendingPhis(); |
Tim Northover | 97d0cb3 | 2016-08-05 17:16:40 +0000 | [diff] [blame] | 972 | |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 973 | // Now that the MachineFrameInfo has been configured, no further changes to |
| 974 | // the reserved registers are possible. |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 975 | MRI->freezeReservedRegs(*MF); |
Quentin Colombet | 327f942 | 2016-12-15 23:32:25 +0000 | [diff] [blame] | 976 | |
| 977 | // Merge the argument lowering and constants block with its single |
| 978 | // successor, the LLVM-IR entry block. We want the basic block to |
| 979 | // be maximal. |
| 980 | assert(EntryBB->succ_size() == 1 && |
| 981 | "Custom BB used for lowering should have only one successor"); |
| 982 | // Get the successor of the current entry block. |
| 983 | MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin(); |
| 984 | assert(NewEntryBB.pred_size() == 1 && |
| 985 | "LLVM-IR entry block has a predecessor!?"); |
| 986 | // Move all the instruction from the current entry block to the |
| 987 | // new entry block. |
| 988 | NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(), |
| 989 | EntryBB->end()); |
| 990 | |
| 991 | // Update the live-in information for the new entry block. |
| 992 | for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins()) |
| 993 | NewEntryBB.addLiveIn(LiveIn); |
| 994 | NewEntryBB.sortUniqueLiveIns(); |
| 995 | |
| 996 | // Get rid of the now empty basic block. |
| 997 | EntryBB->removeSuccessor(&NewEntryBB); |
| 998 | MF->remove(EntryBB); |
Tim Northover | 12bd22f | 2017-01-27 23:54:31 +0000 | [diff] [blame] | 999 | MF->DeleteMachineBasicBlock(EntryBB); |
Quentin Colombet | 327f942 | 2016-12-15 23:32:25 +0000 | [diff] [blame] | 1000 | |
| 1001 | assert(&MF->front() == &NewEntryBB && |
| 1002 | "New entry wasn't next in the list of basic block!"); |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 1003 | } |
| 1004 | |
| 1005 | finalizeFunction(); |
Tim Northover | 72eebfa | 2016-07-12 22:23:42 +0000 | [diff] [blame] | 1006 | |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 1007 | return false; |
| 1008 | } |