blob: 3a2469dca491cbe03453d40d0f97eb534d9710eb [file] [log] [blame]
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001//===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the IRTranslator class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
14
Tim Northoverb6636fd2017-01-17 22:13:50 +000015#include "llvm/ADT/SmallSet.h"
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000016#include "llvm/ADT/SmallVector.h"
Quentin Colombetba2a0162016-02-16 19:26:02 +000017#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Tim Northovera9105be2016-11-09 22:39:54 +000018#include "llvm/CodeGen/Analysis.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000019#include "llvm/CodeGen/MachineFunction.h"
Tim Northoverbd505462016-07-22 16:59:52 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tim Northovera9105be2016-11-09 22:39:54 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000023#include "llvm/CodeGen/TargetPassConfig.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000024#include "llvm/IR/Constant.h"
Tim Northover09aac4a2017-01-26 23:39:14 +000025#include "llvm/IR/DebugInfo.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000026#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000027#include "llvm/IR/GetElementPtrTypeIterator.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000028#include "llvm/IR/IntrinsicInst.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000029#include "llvm/IR/Type.h"
30#include "llvm/IR/Value.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000031#include "llvm/Target/TargetIntrinsicInfo.h"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000032#include "llvm/Target/TargetLowering.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000033
34#define DEBUG_TYPE "irtranslator"
35
Quentin Colombet105cf2b2016-01-20 20:58:56 +000036using namespace llvm;
37
38char IRTranslator::ID = 0;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000039INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
40 false, false)
41INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
42INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000043 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000044
Tim Northover60f23492016-11-08 01:12:17 +000045static void reportTranslationError(const Value &V, const Twine &Message) {
46 std::string ErrStorage;
47 raw_string_ostream Err(ErrStorage);
48 Err << Message << ": " << V << '\n';
49 report_fatal_error(Err.str());
50}
51
Quentin Colombeta7fae162016-02-11 17:53:23 +000052IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) {
Quentin Colombet39293d32016-03-08 01:38:55 +000053 initializeIRTranslatorPass(*PassRegistry::getPassRegistry());
Quentin Colombeta7fae162016-02-11 17:53:23 +000054}
55
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000056void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
57 AU.addRequired<TargetPassConfig>();
58 MachineFunctionPass::getAnalysisUsage(AU);
59}
60
61
Quentin Colombete225e252016-03-11 17:27:54 +000062unsigned IRTranslator::getOrCreateVReg(const Value &Val) {
63 unsigned &ValReg = ValToVReg[&Val];
Tim Northover5ed648e2016-08-09 21:28:04 +000064
Tim Northover9e35f1e2017-01-25 20:58:22 +000065 if (ValReg)
66 return ValReg;
67
68 // Fill ValRegsSequence with the sequence of registers
69 // we need to concat together to produce the value.
70 assert(Val.getType()->isSized() &&
71 "Don't know how to create an empty vreg");
72 unsigned VReg = MRI->createGenericVirtualRegister(LLT{*Val.getType(), *DL});
73 ValReg = VReg;
74
75 if (auto CV = dyn_cast<Constant>(&Val)) {
76 bool Success = translate(*CV, VReg);
77 if (!Success) {
78 if (!TPC->isGlobalISelAbortEnabled()) {
79 MF->getProperties().set(
80 MachineFunctionProperties::Property::FailedISel);
81 return VReg;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000082 }
Tim Northover9e35f1e2017-01-25 20:58:22 +000083 reportTranslationError(Val, "unable to translate constant");
Tim Northover5ed648e2016-08-09 21:28:04 +000084 }
Quentin Colombet17c494b2016-02-11 17:51:31 +000085 }
Tim Northover7f3ad2e2017-01-20 23:25:17 +000086
Tim Northover9e35f1e2017-01-25 20:58:22 +000087 return VReg;
Quentin Colombet17c494b2016-02-11 17:51:31 +000088}
89
Tim Northovercdf23f12016-10-31 18:30:59 +000090int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
91 if (FrameIndices.find(&AI) != FrameIndices.end())
92 return FrameIndices[&AI];
93
Tim Northovercdf23f12016-10-31 18:30:59 +000094 unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType());
95 unsigned Size =
96 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
97
98 // Always allocate at least one byte.
99 Size = std::max(Size, 1u);
100
101 unsigned Alignment = AI.getAlignment();
102 if (!Alignment)
103 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
104
105 int &FI = FrameIndices[&AI];
Tim Northover50db7f412016-12-07 21:17:47 +0000106 FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000107 return FI;
108}
109
Tim Northoverad2b7172016-07-26 20:23:26 +0000110unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
111 unsigned Alignment = 0;
112 Type *ValTy = nullptr;
113 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
114 Alignment = SI->getAlignment();
115 ValTy = SI->getValueOperand()->getType();
116 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
117 Alignment = LI->getAlignment();
118 ValTy = LI->getType();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000119 } else if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000120 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000121 MachineFunctionProperties::Property::FailedISel);
122 return 1;
Tim Northoverad2b7172016-07-26 20:23:26 +0000123 } else
124 llvm_unreachable("unhandled memory instruction");
125
126 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
127}
128
Quentin Colombet53237a92016-03-11 17:27:43 +0000129MachineBasicBlock &IRTranslator::getOrCreateBB(const BasicBlock &BB) {
130 MachineBasicBlock *&MBB = BBToMBB[&BB];
Quentin Colombet17c494b2016-02-11 17:51:31 +0000131 if (!MBB) {
Kristof Beylsa983e7c2017-01-05 13:27:52 +0000132 MBB = MF->CreateMachineBasicBlock(&BB);
Tim Northover50db7f412016-12-07 21:17:47 +0000133 MF->push_back(MBB);
Kristof Beylsa983e7c2017-01-05 13:27:52 +0000134
135 if (BB.hasAddressTaken())
136 MBB->setHasAddressTaken();
Quentin Colombet17c494b2016-02-11 17:51:31 +0000137 }
138 return *MBB;
139}
140
Tim Northoverb6636fd2017-01-17 22:13:50 +0000141void IRTranslator::addMachineCFGPred(CFGEdge Edge, MachineBasicBlock *NewPred) {
142 assert(NewPred && "new predecessor must be a real MachineBasicBlock");
143 MachinePreds[Edge].push_back(NewPred);
144}
145
Tim Northoverc53606e2016-12-07 21:29:15 +0000146bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U,
147 MachineIRBuilder &MIRBuilder) {
Tim Northover0d56e052016-07-29 18:11:21 +0000148 // FIXME: handle signed/unsigned wrapping flags.
149
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000150 // Get or create a virtual register for each value.
151 // Unless the value is a Constant => loadimm cst?
152 // or inline constant each time?
153 // Creation of a virtual register needs to have a size.
Tim Northover357f1be2016-08-10 23:02:41 +0000154 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
155 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
156 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000157 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000158 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000159}
160
Tim Northoverc53606e2016-12-07 21:29:15 +0000161bool IRTranslator::translateCompare(const User &U,
162 MachineIRBuilder &MIRBuilder) {
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000163 const CmpInst *CI = dyn_cast<CmpInst>(&U);
164 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
165 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
166 unsigned Res = getOrCreateVReg(U);
167 CmpInst::Predicate Pred =
168 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
169 cast<ConstantExpr>(U).getPredicate());
Tim Northoverde3aea0412016-08-17 20:25:25 +0000170
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000171 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000172 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000173 else
Tim Northover0f140c72016-09-09 11:46:34 +0000174 MIRBuilder.buildFCmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000175
Tim Northoverde3aea0412016-08-17 20:25:25 +0000176 return true;
177}
178
Tim Northoverc53606e2016-12-07 21:29:15 +0000179bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000180 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000181 const Value *Ret = RI.getReturnValue();
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000182 // The target may mess up with the insertion point, but
183 // this is not important as a return is the last instruction
184 // of the block anyway.
Tom Stellardb72a65f2016-04-14 17:23:33 +0000185 return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret));
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000186}
187
Tim Northoverc53606e2016-12-07 21:29:15 +0000188bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000189 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000190 unsigned Succ = 0;
191 if (!BrInst.isUnconditional()) {
192 // We want a G_BRCOND to the true BB followed by an unconditional branch.
193 unsigned Tst = getOrCreateVReg(*BrInst.getCondition());
194 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
195 MachineBasicBlock &TrueBB = getOrCreateBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000196 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000197 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000198
199 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
200 MachineBasicBlock &TgtBB = getOrCreateBB(BrTgt);
201 MIRBuilder.buildBr(TgtBB);
202
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000203 // Link successors.
204 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
205 for (const BasicBlock *Succ : BrInst.successors())
206 CurBB.addSuccessor(&getOrCreateBB(*Succ));
207 return true;
208}
209
Kristof Beylseced0712017-01-05 11:28:51 +0000210bool IRTranslator::translateSwitch(const User &U,
211 MachineIRBuilder &MIRBuilder) {
212 // For now, just translate as a chain of conditional branches.
213 // FIXME: could we share most of the logic/code in
214 // SelectionDAGBuilder::visitSwitch between SelectionDAG and GlobalISel?
215 // At first sight, it seems most of the logic in there is independent of
216 // SelectionDAG-specifics and a lot of work went in to optimize switch
217 // lowering in there.
218
219 const SwitchInst &SwInst = cast<SwitchInst>(U);
220 const unsigned SwCondValue = getOrCreateVReg(*SwInst.getCondition());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000221 const BasicBlock *OrigBB = SwInst.getParent();
Kristof Beylseced0712017-01-05 11:28:51 +0000222
223 LLT LLTi1 = LLT(*Type::getInt1Ty(U.getContext()), *DL);
224 for (auto &CaseIt : SwInst.cases()) {
225 const unsigned CaseValueReg = getOrCreateVReg(*CaseIt.getCaseValue());
226 const unsigned Tst = MRI->createGenericVirtualRegister(LLTi1);
227 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, Tst, CaseValueReg, SwCondValue);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000228 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
229 const BasicBlock *TrueBB = CaseIt.getCaseSuccessor();
230 MachineBasicBlock &TrueMBB = getOrCreateBB(*TrueBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000231
Tim Northoverb6636fd2017-01-17 22:13:50 +0000232 MIRBuilder.buildBrCond(Tst, TrueMBB);
233 CurMBB.addSuccessor(&TrueMBB);
234 addMachineCFGPred({OrigBB, TrueBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000235
Tim Northoverb6636fd2017-01-17 22:13:50 +0000236 MachineBasicBlock *FalseMBB =
Kristof Beylseced0712017-01-05 11:28:51 +0000237 MF->CreateMachineBasicBlock(SwInst.getParent());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000238 MF->push_back(FalseMBB);
239 MIRBuilder.buildBr(*FalseMBB);
240 CurMBB.addSuccessor(FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000241
Tim Northoverb6636fd2017-01-17 22:13:50 +0000242 MIRBuilder.setMBB(*FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000243 }
244 // handle default case
Tim Northoverb6636fd2017-01-17 22:13:50 +0000245 const BasicBlock *DefaultBB = SwInst.getDefaultDest();
246 MachineBasicBlock &DefaultMBB = getOrCreateBB(*DefaultBB);
247 MIRBuilder.buildBr(DefaultMBB);
248 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
249 CurMBB.addSuccessor(&DefaultMBB);
250 addMachineCFGPred({OrigBB, DefaultBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000251
252 return true;
253}
254
Kristof Beyls65a12c02017-01-30 09:13:18 +0000255bool IRTranslator::translateIndirectBr(const User &U,
256 MachineIRBuilder &MIRBuilder) {
257 const IndirectBrInst &BrInst = cast<IndirectBrInst>(U);
258
259 const unsigned Tgt = getOrCreateVReg(*BrInst.getAddress());
260 MIRBuilder.buildBrIndirect(Tgt);
261
262 // Link successors.
263 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
264 for (const BasicBlock *Succ : BrInst.successors())
265 CurBB.addSuccessor(&getOrCreateBB(*Succ));
266
267 return true;
268}
269
Tim Northoverc53606e2016-12-07 21:29:15 +0000270bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000271 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000272
Tim Northover7152dca2016-10-19 15:55:06 +0000273 if (!TPC->isGlobalISelAbortEnabled() && LI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000274 return false;
275
Tim Northover7152dca2016-10-19 15:55:06 +0000276 assert(!LI.isAtomic() && "only non-atomic loads are supported at the moment");
277 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
278 : MachineMemOperand::MONone;
279 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000280
Tim Northoverad2b7172016-07-26 20:23:26 +0000281 unsigned Res = getOrCreateVReg(LI);
282 unsigned Addr = getOrCreateVReg(*LI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000283 LLT VTy{*LI.getType(), *DL}, PTy{*LI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000284 MIRBuilder.buildLoad(
Tim Northover0f140c72016-09-09 11:46:34 +0000285 Res, Addr,
Tim Northover50db7f412016-12-07 21:17:47 +0000286 *MF->getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()),
287 Flags, DL->getTypeStoreSize(LI.getType()),
288 getMemOpAlignment(LI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000289 return true;
290}
291
Tim Northoverc53606e2016-12-07 21:29:15 +0000292bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000293 const StoreInst &SI = cast<StoreInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000294
Tim Northover7152dca2016-10-19 15:55:06 +0000295 if (!TPC->isGlobalISelAbortEnabled() && SI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000296 return false;
297
Tim Northover7152dca2016-10-19 15:55:06 +0000298 assert(!SI.isAtomic() && "only non-atomic stores supported at the moment");
299 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
300 : MachineMemOperand::MONone;
301 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000302
Tim Northoverad2b7172016-07-26 20:23:26 +0000303 unsigned Val = getOrCreateVReg(*SI.getValueOperand());
304 unsigned Addr = getOrCreateVReg(*SI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000305 LLT VTy{*SI.getValueOperand()->getType(), *DL},
306 PTy{*SI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000307
308 MIRBuilder.buildStore(
Tim Northover50db7f412016-12-07 21:17:47 +0000309 Val, Addr,
310 *MF->getMachineMemOperand(
311 MachinePointerInfo(SI.getPointerOperand()), Flags,
312 DL->getTypeStoreSize(SI.getValueOperand()->getType()),
313 getMemOpAlignment(SI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000314 return true;
315}
316
Tim Northoverc53606e2016-12-07 21:29:15 +0000317bool IRTranslator::translateExtractValue(const User &U,
318 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000319 const Value *Src = U.getOperand(0);
320 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northover6f80b082016-08-19 17:47:05 +0000321 SmallVector<Value *, 1> Indices;
322
323 // getIndexedOffsetInType is designed for GEPs, so the first index is the
324 // usual array element rather than looking into the actual aggregate.
325 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000326
327 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
328 for (auto Idx : EVI->indices())
329 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
330 } else {
331 for (unsigned i = 1; i < U.getNumOperands(); ++i)
332 Indices.push_back(U.getOperand(i));
333 }
Tim Northover6f80b082016-08-19 17:47:05 +0000334
335 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
336
Tim Northoverb6046222016-08-19 20:09:03 +0000337 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000338 MIRBuilder.buildExtract(Res, Offset, getOrCreateVReg(*Src));
Tim Northover6f80b082016-08-19 17:47:05 +0000339
340 return true;
341}
342
Tim Northoverc53606e2016-12-07 21:29:15 +0000343bool IRTranslator::translateInsertValue(const User &U,
344 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000345 const Value *Src = U.getOperand(0);
346 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000347 SmallVector<Value *, 1> Indices;
348
349 // getIndexedOffsetInType is designed for GEPs, so the first index is the
350 // usual array element rather than looking into the actual aggregate.
351 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000352
353 if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
354 for (auto Idx : IVI->indices())
355 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
356 } else {
357 for (unsigned i = 2; i < U.getNumOperands(); ++i)
358 Indices.push_back(U.getOperand(i));
359 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000360
361 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
362
Tim Northoverb6046222016-08-19 20:09:03 +0000363 unsigned Res = getOrCreateVReg(U);
364 const Value &Inserted = *U.getOperand(1);
Tim Northover0f140c72016-09-09 11:46:34 +0000365 MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted),
366 Offset);
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000367
368 return true;
369}
370
Tim Northoverc53606e2016-12-07 21:29:15 +0000371bool IRTranslator::translateSelect(const User &U,
372 MachineIRBuilder &MIRBuilder) {
Tim Northover0f140c72016-09-09 11:46:34 +0000373 MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)),
374 getOrCreateVReg(*U.getOperand(1)),
375 getOrCreateVReg(*U.getOperand(2)));
Tim Northover5a28c362016-08-19 20:09:07 +0000376 return true;
377}
378
Tim Northoverc53606e2016-12-07 21:29:15 +0000379bool IRTranslator::translateBitCast(const User &U,
380 MachineIRBuilder &MIRBuilder) {
Tim Northover5ae83502016-09-15 09:20:34 +0000381 if (LLT{*U.getOperand(0)->getType(), *DL} == LLT{*U.getType(), *DL}) {
Tim Northover357f1be2016-08-10 23:02:41 +0000382 unsigned &Reg = ValToVReg[&U];
Tim Northover7552ef52016-08-10 16:51:14 +0000383 if (Reg)
Tim Northover357f1be2016-08-10 23:02:41 +0000384 MIRBuilder.buildCopy(Reg, getOrCreateVReg(*U.getOperand(0)));
Tim Northover7552ef52016-08-10 16:51:14 +0000385 else
Tim Northover357f1be2016-08-10 23:02:41 +0000386 Reg = getOrCreateVReg(*U.getOperand(0));
Tim Northover7c9eba92016-07-25 21:01:29 +0000387 return true;
388 }
Tim Northoverc53606e2016-12-07 21:29:15 +0000389 return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder);
Tim Northover7c9eba92016-07-25 21:01:29 +0000390}
391
Tim Northoverc53606e2016-12-07 21:29:15 +0000392bool IRTranslator::translateCast(unsigned Opcode, const User &U,
393 MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000394 unsigned Op = getOrCreateVReg(*U.getOperand(0));
395 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000396 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op);
Tim Northover7c9eba92016-07-25 21:01:29 +0000397 return true;
398}
399
Tim Northoverc53606e2016-12-07 21:29:15 +0000400bool IRTranslator::translateGetElementPtr(const User &U,
401 MachineIRBuilder &MIRBuilder) {
Tim Northovera7653b32016-09-12 11:20:22 +0000402 // FIXME: support vector GEPs.
403 if (U.getType()->isVectorTy())
404 return false;
405
406 Value &Op0 = *U.getOperand(0);
407 unsigned BaseReg = getOrCreateVReg(Op0);
Tim Northover5ae83502016-09-15 09:20:34 +0000408 LLT PtrTy{*Op0.getType(), *DL};
Tim Northovera7653b32016-09-12 11:20:22 +0000409 unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace());
410 LLT OffsetTy = LLT::scalar(PtrSize);
411
412 int64_t Offset = 0;
413 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
414 GTI != E; ++GTI) {
415 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +0000416 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +0000417 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
418 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
419 continue;
420 } else {
421 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
422
423 // If this is a scalar constant or a splat vector of constants,
424 // handle it quickly.
425 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
426 Offset += ElementSize * CI->getSExtValue();
427 continue;
428 }
429
430 if (Offset != 0) {
431 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
432 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
433 MIRBuilder.buildConstant(OffsetReg, Offset);
434 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
435
436 BaseReg = NewBaseReg;
437 Offset = 0;
438 }
439
440 // N = N + Idx * ElementSize;
441 unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy);
442 MIRBuilder.buildConstant(ElementSizeReg, ElementSize);
443
444 unsigned IdxReg = getOrCreateVReg(*Idx);
445 if (MRI->getType(IdxReg) != OffsetTy) {
446 unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
447 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
448 IdxReg = NewIdxReg;
449 }
450
451 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
452 MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg);
453
454 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
455 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
456 BaseReg = NewBaseReg;
457 }
458 }
459
460 if (Offset != 0) {
461 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
462 MIRBuilder.buildConstant(OffsetReg, Offset);
463 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg);
464 return true;
465 }
466
467 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
468 return true;
469}
470
Tim Northover79f43f12017-01-30 19:33:07 +0000471bool IRTranslator::translateMemfunc(const CallInst &CI,
472 MachineIRBuilder &MIRBuilder,
473 unsigned ID) {
Tim Northover3f186032016-10-18 20:03:45 +0000474 LLT SizeTy{*CI.getArgOperand(2)->getType(), *DL};
Tim Northover79f43f12017-01-30 19:33:07 +0000475 Type *DstTy = CI.getArgOperand(0)->getType();
476 if (cast<PointerType>(DstTy)->getAddressSpace() != 0 ||
Tim Northover3f186032016-10-18 20:03:45 +0000477 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
478 return false;
479
480 SmallVector<CallLowering::ArgInfo, 8> Args;
481 for (int i = 0; i < 3; ++i) {
482 const auto &Arg = CI.getArgOperand(i);
483 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
484 }
485
Tim Northover79f43f12017-01-30 19:33:07 +0000486 const char *Callee;
487 switch (ID) {
488 case Intrinsic::memmove:
489 case Intrinsic::memcpy: {
490 Type *SrcTy = CI.getArgOperand(1)->getType();
491 if(cast<PointerType>(SrcTy)->getAddressSpace() != 0)
492 return false;
493 Callee = ID == Intrinsic::memcpy ? "memcpy" : "memmove";
494 break;
495 }
496 case Intrinsic::memset:
497 Callee = "memset";
498 break;
499 default:
500 return false;
501 }
Tim Northover3f186032016-10-18 20:03:45 +0000502
Tim Northover79f43f12017-01-30 19:33:07 +0000503 return CLI->lowerCall(MIRBuilder, MachineOperand::CreateES(Callee),
Tim Northover3f186032016-10-18 20:03:45 +0000504 CallLowering::ArgInfo(0, CI.getType()), Args);
505}
Tim Northovera7653b32016-09-12 11:20:22 +0000506
Tim Northoverc53606e2016-12-07 21:29:15 +0000507void IRTranslator::getStackGuard(unsigned DstReg,
508 MachineIRBuilder &MIRBuilder) {
Tim Northoverd8b85582017-01-27 21:31:24 +0000509 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
510 MRI->setRegClass(DstReg, TRI->getPointerRegClass(*MF));
Tim Northovercdf23f12016-10-31 18:30:59 +0000511 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
512 MIB.addDef(DstReg);
513
Tim Northover50db7f412016-12-07 21:17:47 +0000514 auto &TLI = *MF->getSubtarget().getTargetLowering();
515 Value *Global = TLI.getSDagStackGuard(*MF->getFunction()->getParent());
Tim Northovercdf23f12016-10-31 18:30:59 +0000516 if (!Global)
517 return;
518
519 MachinePointerInfo MPInfo(Global);
Tim Northover50db7f412016-12-07 21:17:47 +0000520 MachineInstr::mmo_iterator MemRefs = MF->allocateMemRefsArray(1);
Tim Northovercdf23f12016-10-31 18:30:59 +0000521 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
522 MachineMemOperand::MODereferenceable;
523 *MemRefs =
Tim Northover50db7f412016-12-07 21:17:47 +0000524 MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
525 DL->getPointerABIAlignment());
Tim Northovercdf23f12016-10-31 18:30:59 +0000526 MIB.setMemRefs(MemRefs, MemRefs + 1);
527}
528
Tim Northover1e656ec2016-12-08 22:44:00 +0000529bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op,
530 MachineIRBuilder &MIRBuilder) {
531 LLT Ty{*CI.getOperand(0)->getType(), *DL};
532 LLT s1 = LLT::scalar(1);
533 unsigned Width = Ty.getSizeInBits();
534 unsigned Res = MRI->createGenericVirtualRegister(Ty);
535 unsigned Overflow = MRI->createGenericVirtualRegister(s1);
536 auto MIB = MIRBuilder.buildInstr(Op)
537 .addDef(Res)
538 .addDef(Overflow)
539 .addUse(getOrCreateVReg(*CI.getOperand(0)))
540 .addUse(getOrCreateVReg(*CI.getOperand(1)));
541
542 if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) {
543 unsigned Zero = MRI->createGenericVirtualRegister(s1);
544 EntryBuilder.buildConstant(Zero, 0);
545 MIB.addUse(Zero);
546 }
547
548 MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width);
549 return true;
550}
551
Tim Northoverc53606e2016-12-07 21:29:15 +0000552bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID,
553 MachineIRBuilder &MIRBuilder) {
Tim Northover91c81732016-08-19 17:17:06 +0000554 switch (ID) {
Tim Northover1e656ec2016-12-08 22:44:00 +0000555 default:
556 break;
Tim Northover09aac4a2017-01-26 23:39:14 +0000557 case Intrinsic::dbg_declare: {
558 const DbgDeclareInst &DI = cast<DbgDeclareInst>(CI);
559 assert(DI.getVariable() && "Missing variable");
560
561 const Value *Address = DI.getAddress();
562 if (!Address || isa<UndefValue>(Address)) {
563 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
564 return true;
565 }
566
567 unsigned Reg = getOrCreateVReg(*Address);
568 auto RegDef = MRI->def_instr_begin(Reg);
569 assert(DI.getVariable()->isValidLocationForIntrinsic(
570 MIRBuilder.getDebugLoc()) &&
571 "Expected inlined-at fields to agree");
572
573 if (RegDef != MRI->def_instr_end() &&
574 RegDef->getOpcode() == TargetOpcode::G_FRAME_INDEX) {
575 MIRBuilder.buildFIDbgValue(RegDef->getOperand(1).getIndex(),
576 DI.getVariable(), DI.getExpression());
577 } else
578 MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(), DI.getExpression());
Tim Northoverb58346f2016-12-08 22:44:13 +0000579 return true;
Tim Northover09aac4a2017-01-26 23:39:14 +0000580 }
581 case Intrinsic::dbg_value: {
582 // This form of DBG_VALUE is target-independent.
583 const DbgValueInst &DI = cast<DbgValueInst>(CI);
584 const Value *V = DI.getValue();
585 assert(DI.getVariable()->isValidLocationForIntrinsic(
586 MIRBuilder.getDebugLoc()) &&
587 "Expected inlined-at fields to agree");
588 if (!V) {
589 // Currently the optimizer can produce this; insert an undef to
590 // help debugging. Probably the optimizer should not do this.
591 MIRBuilder.buildIndirectDbgValue(0, DI.getOffset(), DI.getVariable(),
592 DI.getExpression());
593 } else if (const auto *CI = dyn_cast<Constant>(V)) {
594 MIRBuilder.buildConstDbgValue(*CI, DI.getOffset(), DI.getVariable(),
595 DI.getExpression());
596 } else {
597 unsigned Reg = getOrCreateVReg(*V);
598 // FIXME: This does not handle register-indirect values at offset 0. The
599 // direct/indirect thing shouldn't really be handled by something as
600 // implicit as reg+noreg vs reg+imm in the first palce, but it seems
601 // pretty baked in right now.
602 if (DI.getOffset() != 0)
603 MIRBuilder.buildIndirectDbgValue(Reg, DI.getOffset(), DI.getVariable(),
604 DI.getExpression());
605 else
606 MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(),
607 DI.getExpression());
608 }
609 return true;
610 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000611 case Intrinsic::uadd_with_overflow:
612 return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDE, MIRBuilder);
613 case Intrinsic::sadd_with_overflow:
614 return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder);
615 case Intrinsic::usub_with_overflow:
616 return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBE, MIRBuilder);
617 case Intrinsic::ssub_with_overflow:
618 return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder);
619 case Intrinsic::umul_with_overflow:
620 return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder);
621 case Intrinsic::smul_with_overflow:
622 return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder);
Tim Northover3f186032016-10-18 20:03:45 +0000623 case Intrinsic::memcpy:
Tim Northover79f43f12017-01-30 19:33:07 +0000624 case Intrinsic::memmove:
625 case Intrinsic::memset:
626 return translateMemfunc(CI, MIRBuilder, ID);
Tim Northovera9105be2016-11-09 22:39:54 +0000627 case Intrinsic::eh_typeid_for: {
628 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
629 unsigned Reg = getOrCreateVReg(CI);
Tim Northover50db7f412016-12-07 21:17:47 +0000630 unsigned TypeID = MF->getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +0000631 MIRBuilder.buildConstant(Reg, TypeID);
632 return true;
633 }
Tim Northover6e904302016-10-18 20:03:51 +0000634 case Intrinsic::objectsize: {
635 // If we don't know by now, we're never going to know.
636 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
637
638 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
639 return true;
640 }
Tim Northovercdf23f12016-10-31 18:30:59 +0000641 case Intrinsic::stackguard:
Tim Northoverc53606e2016-12-07 21:29:15 +0000642 getStackGuard(getOrCreateVReg(CI), MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000643 return true;
644 case Intrinsic::stackprotector: {
Tim Northovercdf23f12016-10-31 18:30:59 +0000645 LLT PtrTy{*CI.getArgOperand(0)->getType(), *DL};
646 unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc53606e2016-12-07 21:29:15 +0000647 getStackGuard(GuardVal, MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000648
649 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
650 MIRBuilder.buildStore(
651 GuardVal, getOrCreateVReg(*Slot),
Tim Northover50db7f412016-12-07 21:17:47 +0000652 *MF->getMachineMemOperand(
653 MachinePointerInfo::getFixedStack(*MF,
654 getOrCreateFrameIndex(*Slot)),
Tim Northovercdf23f12016-10-31 18:30:59 +0000655 MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
656 PtrTy.getSizeInBits() / 8, 8));
657 return true;
658 }
Tim Northover91c81732016-08-19 17:17:06 +0000659 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000660 return false;
Tim Northover91c81732016-08-19 17:17:06 +0000661}
662
Tim Northoverc53606e2016-12-07 21:29:15 +0000663bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000664 const CallInst &CI = cast<CallInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000665 auto TII = MF->getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +0000666 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +0000667
Tim Northover3babfef2017-01-19 23:59:35 +0000668 if (CI.isInlineAsm())
669 return false;
670
Tim Northover406024a2016-08-10 21:44:01 +0000671 if (!F || !F->isIntrinsic()) {
Tim Northover406024a2016-08-10 21:44:01 +0000672 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
673 SmallVector<unsigned, 8> Args;
674 for (auto &Arg: CI.arg_operands())
675 Args.push_back(getOrCreateVReg(*Arg));
676
Tim Northoverfe5f89b2016-08-29 19:07:08 +0000677 return CLI->lowerCall(MIRBuilder, CI, Res, Args, [&]() {
678 return getOrCreateVReg(*CI.getCalledValue());
679 });
Tim Northover406024a2016-08-10 21:44:01 +0000680 }
681
682 Intrinsic::ID ID = F->getIntrinsicID();
683 if (TII && ID == Intrinsic::not_intrinsic)
684 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
685
686 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +0000687
Tim Northoverc53606e2016-12-07 21:29:15 +0000688 if (translateKnownIntrinsic(CI, ID, MIRBuilder))
Tim Northover91c81732016-08-19 17:17:06 +0000689 return true;
690
Tim Northover5fb414d2016-07-29 22:32:36 +0000691 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
692 MachineInstrBuilder MIB =
Tim Northover0f140c72016-09-09 11:46:34 +0000693 MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory());
Tim Northover5fb414d2016-07-29 22:32:36 +0000694
695 for (auto &Arg : CI.arg_operands()) {
696 if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg))
697 MIB.addImm(CI->getSExtValue());
698 else
699 MIB.addUse(getOrCreateVReg(*Arg));
700 }
701 return true;
702}
703
Tim Northoverc53606e2016-12-07 21:29:15 +0000704bool IRTranslator::translateInvoke(const User &U,
705 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000706 const InvokeInst &I = cast<InvokeInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000707 MCContext &Context = MF->getContext();
Tim Northovera9105be2016-11-09 22:39:54 +0000708
709 const BasicBlock *ReturnBB = I.getSuccessor(0);
710 const BasicBlock *EHPadBB = I.getSuccessor(1);
711
712 const Value *Callee(I.getCalledValue());
713 const Function *Fn = dyn_cast<Function>(Callee);
714 if (isa<InlineAsm>(Callee))
715 return false;
716
717 // FIXME: support invoking patchpoint and statepoint intrinsics.
718 if (Fn && Fn->isIntrinsic())
719 return false;
720
721 // FIXME: support whatever these are.
722 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
723 return false;
724
725 // FIXME: support Windows exception handling.
726 if (!isa<LandingPadInst>(EHPadBB->front()))
727 return false;
728
729
Matthias Braund0ee66c2016-12-01 19:32:15 +0000730 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +0000731 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +0000732 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000733 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
734
735 unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I);
736 SmallVector<CallLowering::ArgInfo, 8> Args;
737 for (auto &Arg: I.arg_operands())
738 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
739
740 if (!CLI->lowerCall(MIRBuilder, MachineOperand::CreateGA(Fn, 0),
741 CallLowering::ArgInfo(Res, I.getType()), Args))
742 return false;
743
Matthias Braund0ee66c2016-12-01 19:32:15 +0000744 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000745 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
746
747 // FIXME: track probabilities.
748 MachineBasicBlock &EHPadMBB = getOrCreateBB(*EHPadBB),
749 &ReturnMBB = getOrCreateBB(*ReturnBB);
Tim Northover50db7f412016-12-07 21:17:47 +0000750 MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +0000751 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
752 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
753
754 return true;
755}
756
Tim Northoverc53606e2016-12-07 21:29:15 +0000757bool IRTranslator::translateLandingPad(const User &U,
758 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000759 const LandingPadInst &LP = cast<LandingPadInst>(U);
760
761 MachineBasicBlock &MBB = MIRBuilder.getMBB();
Matthias Braund0ee66c2016-12-01 19:32:15 +0000762 addLandingPadInfo(LP, MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000763
764 MBB.setIsEHPad();
765
766 // If there aren't registers to copy the values into (e.g., during SjLj
767 // exceptions), then don't bother.
Tim Northover50db7f412016-12-07 21:17:47 +0000768 auto &TLI = *MF->getSubtarget().getTargetLowering();
769 const Constant *PersonalityFn = MF->getFunction()->getPersonalityFn();
Tim Northovera9105be2016-11-09 22:39:54 +0000770 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
771 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
772 return true;
773
774 // If landingpad's return type is token type, we don't create DAG nodes
775 // for its exception pointer and selector value. The extraction of exception
776 // pointer or selector value from token type landingpads is not currently
777 // supported.
778 if (LP.getType()->isTokenTy())
779 return true;
780
781 // Add a label to mark the beginning of the landing pad. Deletion of the
782 // landing pad can thus be detected via the MachineModuleInfo.
783 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Tim Northover50db7f412016-12-07 21:17:47 +0000784 .addSym(MF->addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +0000785
Justin Bognera0295312017-01-25 00:16:53 +0000786 SmallVector<LLT, 2> Tys;
787 for (Type *Ty : cast<StructType>(LP.getType())->elements())
788 Tys.push_back(LLT{*Ty, *DL});
789 assert(Tys.size() == 2 && "Only two-valued landingpads are supported");
790
Tim Northovera9105be2016-11-09 22:39:54 +0000791 // Mark exception register as live in.
792 SmallVector<unsigned, 2> Regs;
793 SmallVector<uint64_t, 2> Offsets;
Tim Northovera9105be2016-11-09 22:39:54 +0000794 if (unsigned Reg = TLI.getExceptionPointerRegister(PersonalityFn)) {
Tim Northoverc9bc8a52017-01-27 21:31:17 +0000795 MBB.addLiveIn(Reg);
Justin Bognera0295312017-01-25 00:16:53 +0000796 unsigned VReg = MRI->createGenericVirtualRegister(Tys[0]);
Tim Northovera9105be2016-11-09 22:39:54 +0000797 MIRBuilder.buildCopy(VReg, Reg);
798 Regs.push_back(VReg);
799 Offsets.push_back(0);
800 }
801
802 if (unsigned Reg = TLI.getExceptionSelectorRegister(PersonalityFn)) {
Tim Northoverc9bc8a52017-01-27 21:31:17 +0000803 MBB.addLiveIn(Reg);
Justin Bognera0295312017-01-25 00:16:53 +0000804 unsigned VReg = MRI->createGenericVirtualRegister(Tys[1]);
Tim Northovera9105be2016-11-09 22:39:54 +0000805 MIRBuilder.buildCopy(VReg, Reg);
806 Regs.push_back(VReg);
Justin Bognera0295312017-01-25 00:16:53 +0000807 Offsets.push_back(Tys[0].getSizeInBits());
Tim Northovera9105be2016-11-09 22:39:54 +0000808 }
809
810 MIRBuilder.buildSequence(getOrCreateVReg(LP), Regs, Offsets);
811 return true;
812}
813
Tim Northoverc53606e2016-12-07 21:29:15 +0000814bool IRTranslator::translateStaticAlloca(const AllocaInst &AI,
815 MachineIRBuilder &MIRBuilder) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000816 if (!TPC->isGlobalISelAbortEnabled() && !AI.isStaticAlloca())
817 return false;
818
Tim Northoverbd505462016-07-22 16:59:52 +0000819 assert(AI.isStaticAlloca() && "only handle static allocas now");
Tim Northoverbd505462016-07-22 16:59:52 +0000820 unsigned Res = getOrCreateVReg(AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000821 int FI = getOrCreateFrameIndex(AI);
Tim Northover0f140c72016-09-09 11:46:34 +0000822 MIRBuilder.buildFrameIndex(Res, FI);
Tim Northoverbd505462016-07-22 16:59:52 +0000823 return true;
824}
825
Tim Northoverc53606e2016-12-07 21:29:15 +0000826bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000827 const PHINode &PI = cast<PHINode>(U);
Tim Northover25d12862016-09-09 11:47:31 +0000828 auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI);
Tim Northover97d0cb32016-08-05 17:16:40 +0000829 MIB.addDef(getOrCreateVReg(PI));
830
831 PendingPHIs.emplace_back(&PI, MIB.getInstr());
832 return true;
833}
834
835void IRTranslator::finishPendingPhis() {
836 for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) {
837 const PHINode *PI = Phi.first;
Tim Northoverc53606e2016-12-07 21:29:15 +0000838 MachineInstrBuilder MIB(*MF, Phi.second);
Tim Northover97d0cb32016-08-05 17:16:40 +0000839
840 // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator
841 // won't create extra control flow here, otherwise we need to find the
842 // dominating predecessor here (or perhaps force the weirder IRTranslators
843 // to provide a simple boundary).
Tim Northoverb6636fd2017-01-17 22:13:50 +0000844 SmallSet<const BasicBlock *, 4> HandledPreds;
845
Tim Northover97d0cb32016-08-05 17:16:40 +0000846 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
Tim Northoverb6636fd2017-01-17 22:13:50 +0000847 auto IRPred = PI->getIncomingBlock(i);
848 if (HandledPreds.count(IRPred))
849 continue;
850
851 HandledPreds.insert(IRPred);
852 unsigned ValReg = getOrCreateVReg(*PI->getIncomingValue(i));
853 for (auto Pred : getMachinePredBBs({IRPred, PI->getParent()})) {
854 assert(Pred->isSuccessor(MIB->getParent()) &&
855 "incorrect CFG at MachineBasicBlock level");
856 MIB.addUse(ValReg);
857 MIB.addMBB(Pred);
858 }
Tim Northover97d0cb32016-08-05 17:16:40 +0000859 }
860 }
861}
862
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000863bool IRTranslator::translate(const Instruction &Inst) {
Tim Northoverc53606e2016-12-07 21:29:15 +0000864 CurBuilder.setDebugLoc(Inst.getDebugLoc());
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000865 switch(Inst.getOpcode()) {
Tim Northover357f1be2016-08-10 23:02:41 +0000866#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +0000867 case Instruction::OPCODE: return translate##OPCODE(Inst, CurBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +0000868#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000869 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000870 if (!TPC->isGlobalISelAbortEnabled())
871 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000872 llvm_unreachable("unknown opcode");
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000873 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000874}
875
Tim Northover5ed648e2016-08-09 21:28:04 +0000876bool IRTranslator::translate(const Constant &C, unsigned Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +0000877 if (auto CI = dyn_cast<ConstantInt>(&C))
Tim Northovercc35f902016-12-05 21:54:17 +0000878 EntryBuilder.buildConstant(Reg, *CI);
Tim Northoverb16734f2016-08-19 20:09:15 +0000879 else if (auto CF = dyn_cast<ConstantFP>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +0000880 EntryBuilder.buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +0000881 else if (isa<UndefValue>(C))
882 EntryBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF).addDef(Reg);
Tim Northover8e0c53a2016-08-11 21:40:55 +0000883 else if (isa<ConstantPointerNull>(C))
Tim Northover9267ac52016-12-05 21:47:07 +0000884 EntryBuilder.buildConstant(Reg, 0);
Tim Northover032548f2016-09-12 12:10:41 +0000885 else if (auto GV = dyn_cast<GlobalValue>(&C))
886 EntryBuilder.buildGlobalValue(Reg, GV);
Tim Northover357f1be2016-08-10 23:02:41 +0000887 else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
888 switch(CE->getOpcode()) {
889#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +0000890 case Instruction::OPCODE: return translate##OPCODE(*CE, EntryBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +0000891#include "llvm/IR/Instruction.def"
892 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000893 if (!TPC->isGlobalISelAbortEnabled())
894 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000895 llvm_unreachable("unknown opcode");
896 }
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000897 } else if (!TPC->isGlobalISelAbortEnabled())
898 return false;
899 else
Tim Northoverd403a3d2016-08-09 23:01:30 +0000900 llvm_unreachable("unhandled constant kind");
Tim Northover5ed648e2016-08-09 21:28:04 +0000901
Tim Northoverd403a3d2016-08-09 23:01:30 +0000902 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +0000903}
904
Tim Northover0d510442016-08-11 16:21:29 +0000905void IRTranslator::finalizeFunction() {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000906 // Release the memory used by the different maps we
907 // needed during the translation.
Tim Northover800638f2016-12-05 23:10:19 +0000908 PendingPHIs.clear();
Quentin Colombetccd77252016-02-11 21:48:32 +0000909 ValToVReg.clear();
Tim Northovercdf23f12016-10-31 18:30:59 +0000910 FrameIndices.clear();
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000911 Constants.clear();
Tim Northoverb6636fd2017-01-17 22:13:50 +0000912 MachinePreds.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000913}
914
Tim Northover50db7f412016-12-07 21:17:47 +0000915bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) {
916 MF = &CurMF;
917 const Function &F = *MF->getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000918 if (F.empty())
919 return false;
Tim Northover50db7f412016-12-07 21:17:47 +0000920 CLI = MF->getSubtarget().getCallLowering();
Tim Northoverc53606e2016-12-07 21:29:15 +0000921 CurBuilder.setMF(*MF);
Tim Northover50db7f412016-12-07 21:17:47 +0000922 EntryBuilder.setMF(*MF);
923 MRI = &MF->getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +0000924 DL = &F.getParent()->getDataLayout();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000925 TPC = &getAnalysis<TargetPassConfig>();
Tim Northoverbd505462016-07-22 16:59:52 +0000926
Tim Northover14e7f732016-08-05 17:50:36 +0000927 assert(PendingPHIs.empty() && "stale PHIs");
928
Tim Northover05cc4852016-12-07 21:05:38 +0000929 // Setup a separate basic-block for the arguments and constants, falling
930 // through to the IR-level Function's entry block.
Tim Northover50db7f412016-12-07 21:17:47 +0000931 MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock();
932 MF->push_back(EntryBB);
Tim Northover05cc4852016-12-07 21:05:38 +0000933 EntryBB->addSuccessor(&getOrCreateBB(F.front()));
934 EntryBuilder.setMBB(*EntryBB);
935
936 // Lower the actual args into this basic block.
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000937 SmallVector<unsigned, 8> VRegArgs;
938 for (const Argument &Arg: F.args())
Quentin Colombete225e252016-03-11 17:27:54 +0000939 VRegArgs.push_back(getOrCreateVReg(Arg));
Tim Northover05cc4852016-12-07 21:05:38 +0000940 bool Succeeded = CLI->lowerFormalArguments(EntryBuilder, F, VRegArgs);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000941 if (!Succeeded) {
942 if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000943 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000944 MachineFunctionProperties::Property::FailedISel);
Tim Northover800638f2016-12-05 23:10:19 +0000945 finalizeFunction();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000946 return false;
947 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000948 report_fatal_error("Unable to lower arguments");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000949 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000950
Tim Northover05cc4852016-12-07 21:05:38 +0000951 // And translate the function!
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000952 for (const BasicBlock &BB: F) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000953 MachineBasicBlock &MBB = getOrCreateBB(BB);
Quentin Colombet91ebd712016-03-11 17:27:47 +0000954 // Set the insertion point of all the following translations to
955 // the end of this basic block.
Tim Northoverc53606e2016-12-07 21:29:15 +0000956 CurBuilder.setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000957
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000958 for (const Instruction &Inst: BB) {
Tim Northover800638f2016-12-05 23:10:19 +0000959 Succeeded &= translate(Inst);
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000960 if (!Succeeded) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000961 if (TPC->isGlobalISelAbortEnabled())
Tim Northover60f23492016-11-08 01:12:17 +0000962 reportTranslationError(Inst, "unable to translate instruction");
Tim Northover50db7f412016-12-07 21:17:47 +0000963 MF->getProperties().set(
964 MachineFunctionProperties::Property::FailedISel);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000965 break;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000966 }
967 }
968 }
Tim Northover72eebfa2016-07-12 22:23:42 +0000969
Tim Northover800638f2016-12-05 23:10:19 +0000970 if (Succeeded) {
971 finishPendingPhis();
Tim Northover97d0cb32016-08-05 17:16:40 +0000972
Tim Northover800638f2016-12-05 23:10:19 +0000973 // Now that the MachineFrameInfo has been configured, no further changes to
974 // the reserved registers are possible.
Tim Northover50db7f412016-12-07 21:17:47 +0000975 MRI->freezeReservedRegs(*MF);
Quentin Colombet327f9422016-12-15 23:32:25 +0000976
977 // Merge the argument lowering and constants block with its single
978 // successor, the LLVM-IR entry block. We want the basic block to
979 // be maximal.
980 assert(EntryBB->succ_size() == 1 &&
981 "Custom BB used for lowering should have only one successor");
982 // Get the successor of the current entry block.
983 MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin();
984 assert(NewEntryBB.pred_size() == 1 &&
985 "LLVM-IR entry block has a predecessor!?");
986 // Move all the instruction from the current entry block to the
987 // new entry block.
988 NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(),
989 EntryBB->end());
990
991 // Update the live-in information for the new entry block.
992 for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins())
993 NewEntryBB.addLiveIn(LiveIn);
994 NewEntryBB.sortUniqueLiveIns();
995
996 // Get rid of the now empty basic block.
997 EntryBB->removeSuccessor(&NewEntryBB);
998 MF->remove(EntryBB);
Tim Northover12bd22f2017-01-27 23:54:31 +0000999 MF->DeleteMachineBasicBlock(EntryBB);
Quentin Colombet327f9422016-12-15 23:32:25 +00001000
1001 assert(&MF->front() == &NewEntryBB &&
1002 "New entry wasn't next in the list of basic block!");
Tim Northover800638f2016-12-05 23:10:19 +00001003 }
1004
1005 finalizeFunction();
Tim Northover72eebfa2016-07-12 22:23:42 +00001006
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001007 return false;
1008}