| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1 | //===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | //===----------------------------------------------------------------------===// |
| 11 | // VOP2 Classes |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | class VOP2e <bits<6> op, VOPProfile P> : Enc32 { |
| 15 | bits<8> vdst; |
| 16 | bits<9> src0; |
| 17 | bits<8> src1; |
| 18 | |
| 19 | let Inst{8-0} = !if(P.HasSrc0, src0, 0); |
| 20 | let Inst{16-9} = !if(P.HasSrc1, src1, 0); |
| 21 | let Inst{24-17} = !if(P.EmitDst, vdst, 0); |
| 22 | let Inst{30-25} = op; |
| 23 | let Inst{31} = 0x0; //encoding |
| 24 | } |
| 25 | |
| 26 | class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 { |
| 27 | bits<8> vdst; |
| 28 | bits<9> src0; |
| 29 | bits<8> src1; |
| 30 | bits<32> imm; |
| 31 | |
| 32 | let Inst{8-0} = !if(P.HasSrc0, src0, 0); |
| 33 | let Inst{16-9} = !if(P.HasSrc1, src1, 0); |
| 34 | let Inst{24-17} = !if(P.EmitDst, vdst, 0); |
| 35 | let Inst{30-25} = op; |
| 36 | let Inst{31} = 0x0; // encoding |
| 37 | let Inst{63-32} = imm; |
| 38 | } |
| 39 | |
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 40 | class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> { |
| 41 | bits<8> vdst; |
| 42 | bits<8> src1; |
| Matt Arsenault | b4493e9 | 2017-02-10 02:42:31 +0000 | [diff] [blame] | 43 | |
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 44 | let Inst{8-0} = 0xf9; // sdwa |
| 45 | let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0); |
| 46 | let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0); |
| 47 | let Inst{30-25} = op; |
| 48 | let Inst{31} = 0x0; // encoding |
| 49 | } |
| 50 | |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 51 | class VOP2_SDWA9Ae <bits<6> op, VOPProfile P> : VOP_SDWA9Ae <P> { |
| 52 | bits<8> vdst; |
| 53 | bits<9> src1; |
| 54 | |
| 55 | let Inst{8-0} = 0xf9; // sdwa |
| 56 | let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0); |
| 57 | let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0); |
| 58 | let Inst{30-25} = op; |
| 59 | let Inst{31} = 0x0; // encoding |
| 60 | let Inst{63} = !if(P.HasSrc1, src1{8}, 0); // src1_sgpr |
| 61 | } |
| 62 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 63 | class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> : |
| Nicolai Haehnle | 4f850ea | 2018-03-26 13:56:53 +0000 | [diff] [blame] | 64 | VOP_Pseudo <opName, suffix, P, P.Outs32, P.Ins32, "", pattern> { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 65 | |
| Nicolai Haehnle | 4f850ea | 2018-03-26 13:56:53 +0000 | [diff] [blame] | 66 | let AsmOperands = P.Asm32; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 67 | |
| 68 | let Size = 4; |
| 69 | let mayLoad = 0; |
| 70 | let mayStore = 0; |
| 71 | let hasSideEffects = 0; |
| 72 | let SubtargetPredicate = isGCN; |
| 73 | |
| 74 | let VOP2 = 1; |
| 75 | let VALU = 1; |
| 76 | let Uses = [EXEC]; |
| 77 | |
| 78 | let AsmVariantName = AMDGPUAsmVariants.Default; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 79 | } |
| 80 | |
| 81 | class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> : |
| 82 | InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>, |
| 83 | SIMCInstr <ps.PseudoInstr, EncodingFamily> { |
| 84 | |
| 85 | let isPseudo = 0; |
| 86 | let isCodeGenOnly = 0; |
| 87 | |
| Sam Kolton | a6792a3 | 2016-12-22 11:30:48 +0000 | [diff] [blame] | 88 | let Constraints = ps.Constraints; |
| 89 | let DisableEncoding = ps.DisableEncoding; |
| 90 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 91 | // copy relevant pseudo op flags |
| 92 | let SubtargetPredicate = ps.SubtargetPredicate; |
| 93 | let AsmMatchConverter = ps.AsmMatchConverter; |
| 94 | let AsmVariantName = ps.AsmVariantName; |
| 95 | let Constraints = ps.Constraints; |
| 96 | let DisableEncoding = ps.DisableEncoding; |
| 97 | let TSFlags = ps.TSFlags; |
| Dmitry Preobrazhensky | 03880f8 | 2017-03-03 14:31:06 +0000 | [diff] [blame] | 98 | let UseNamedOperandTable = ps.UseNamedOperandTable; |
| 99 | let Uses = ps.Uses; |
| Stanislav Mekhanoshin | f630047 | 2018-01-15 17:55:35 +0000 | [diff] [blame] | 100 | let Defs = ps.Defs; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 101 | } |
| 102 | |
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 103 | class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> : |
| 104 | VOP_SDWA_Pseudo <OpName, P, pattern> { |
| 105 | let AsmMatchConverter = "cvtSdwaVOP2"; |
| 106 | } |
| 107 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 108 | class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies { |
| 109 | list<dag> ret = !if(P.HasModifiers, |
| 110 | [(set P.DstVT:$vdst, |
| Sam Kolton | 4685b70a | 2017-07-18 14:23:26 +0000 | [diff] [blame] | 111 | (node (P.Src0VT |
| 112 | !if(P.HasOMod, |
| 113 | (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod), |
| 114 | (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))), |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 115 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 116 | [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]); |
| 117 | } |
| 118 | |
| 119 | multiclass VOP2Inst <string opName, |
| 120 | VOPProfile P, |
| 121 | SDPatternOperator node = null_frag, |
| Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 122 | string revOp = opName, |
| 123 | bit GFX9Renamed = 0> { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 124 | |
| Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 125 | let renamedInGFX9 = GFX9Renamed in { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 126 | |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 127 | def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>, |
| Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 128 | Commutable_REV<revOp#"_e32", !eq(revOp, opName)>; |
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 129 | |
| Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 130 | def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>, |
| 131 | Commutable_REV<revOp#"_e64", !eq(revOp, opName)>; |
| 132 | |
| 133 | def _sdwa : VOP2_SDWA_Pseudo <opName, P>; |
| 134 | |
| 135 | } |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 136 | } |
| 137 | |
| 138 | multiclass VOP2bInst <string opName, |
| 139 | VOPProfile P, |
| 140 | SDPatternOperator node = null_frag, |
| 141 | string revOp = opName, |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 142 | bit GFX9Renamed = 0, |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 143 | bit useSGPRInput = !eq(P.NumSrcArgs, 3)> { |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 144 | let renamedInGFX9 = GFX9Renamed in { |
| 145 | let SchedRW = [Write32Bit, WriteSALU] in { |
| 146 | let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in { |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 147 | def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>, |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 148 | Commutable_REV<revOp#"_e32", !eq(revOp, opName)>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 149 | |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 150 | def _sdwa : VOP2_SDWA_Pseudo <opName, P> { |
| 151 | let AsmMatchConverter = "cvtSdwaVOP2b"; |
| 152 | } |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 153 | } |
| Sam Kolton | 07dbde2 | 2017-01-20 10:01:25 +0000 | [diff] [blame] | 154 | |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 155 | def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>, |
| 156 | Commutable_REV<revOp#"_e64", !eq(revOp, opName)>; |
| 157 | } |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 158 | } |
| 159 | } |
| 160 | |
| 161 | multiclass VOP2eInst <string opName, |
| 162 | VOPProfile P, |
| 163 | SDPatternOperator node = null_frag, |
| 164 | string revOp = opName, |
| 165 | bit useSGPRInput = !eq(P.NumSrcArgs, 3)> { |
| 166 | |
| 167 | let SchedRW = [Write32Bit] in { |
| 168 | let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in { |
| 169 | def _e32 : VOP2_Pseudo <opName, P>, |
| 170 | Commutable_REV<revOp#"_e32", !eq(revOp, opName)>; |
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 171 | |
| 172 | def _sdwa : VOP2_SDWA_Pseudo <opName, P> { |
| 173 | let AsmMatchConverter = "cvtSdwaVOP2b"; |
| 174 | } |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 175 | } |
| Sam Kolton | 07dbde2 | 2017-01-20 10:01:25 +0000 | [diff] [blame] | 176 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 177 | def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>, |
| 178 | Commutable_REV<revOp#"_e64", !eq(revOp, opName)>; |
| 179 | } |
| 180 | } |
| 181 | |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 182 | class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> { |
| Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 183 | field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm); |
| 184 | field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm); |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 185 | field bit HasExt = 0; |
| Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 186 | |
| 187 | // Hack to stop printing _e64 |
| 188 | let DstRC = RegisterOperand<VGPR_32>; |
| 189 | field string Asm32 = " $vdst, $src0, $src1, $imm"; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 190 | } |
| 191 | |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 192 | def VOP_MADAK_F16 : VOP_MADAK <f16>; |
| 193 | def VOP_MADAK_F32 : VOP_MADAK <f32>; |
| 194 | |
| 195 | class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> { |
| Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 196 | field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm); |
| 197 | field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1); |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 198 | field bit HasExt = 0; |
| Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 199 | |
| 200 | // Hack to stop printing _e64 |
| 201 | let DstRC = RegisterOperand<VGPR_32>; |
| 202 | field string Asm32 = " $vdst, $src0, $imm, $src1"; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 203 | } |
| 204 | |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 205 | def VOP_MADMK_F16 : VOP_MADMK <f16>; |
| 206 | def VOP_MADMK_F32 : VOP_MADMK <f32>; |
| 207 | |
| Matt Arsenault | 678e111 | 2017-04-10 17:58:06 +0000 | [diff] [blame] | 208 | // FIXME: Remove src2_modifiers. It isn't used, so is wasting memory |
| 209 | // and processing time but it makes it easier to convert to mad. |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 210 | class VOP_MAC <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 211 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2); |
| 212 | let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3, |
| Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 213 | 0, HasModifiers, HasOMod, Src0Mod, Src1Mod, Src2Mod>.ret; |
| Connor Abbott | 79f3ade | 2017-08-07 19:10:56 +0000 | [diff] [blame] | 214 | let InsDPP = (ins DstRCDPP:$old, |
| 215 | Src0ModDPP:$src0_modifiers, Src0DPP:$src0, |
| Sam Kolton | 9772eb3 | 2017-01-11 11:46:30 +0000 | [diff] [blame] | 216 | Src1ModDPP:$src1_modifiers, Src1DPP:$src1, |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 217 | dpp_ctrl:$dpp_ctrl, row_mask:$row_mask, |
| 218 | bank_mask:$bank_mask, bound_ctrl:$bound_ctrl); |
| Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 219 | |
| Sam Kolton | 9772eb3 | 2017-01-11 11:46:30 +0000 | [diff] [blame] | 220 | let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0, |
| 221 | Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1, |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 222 | VGPR_32:$src2, // stub argument |
| Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 223 | clampmod:$clamp, omod:$omod, |
| 224 | dst_sel:$dst_sel, dst_unused:$dst_unused, |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 225 | src0_sel:$src0_sel, src1_sel:$src1_sel); |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 226 | let Asm32 = getAsm32<1, 2, vt>.ret; |
| Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 227 | let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, vt>.ret; |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 228 | let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt>.ret; |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 229 | let AsmSDWA = getAsmSDWA<1, 2, vt>.ret; |
| 230 | let AsmSDWA9 = getAsmSDWA9<1, 1, 2, vt>.ret; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 231 | let HasSrc2 = 0; |
| 232 | let HasSrc2Mods = 0; |
| Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 233 | let HasExt = 1; |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 234 | let HasSDWA9 = 0; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 235 | } |
| 236 | |
| Konstantin Zhuravlyov | 7d424aa | 2018-09-27 19:24:05 +0000 | [diff] [blame^] | 237 | def VOP_MAC_F16 : VOP_MAC <f16>; |
| 238 | def VOP_MAC_F32 : VOP_MAC <f32>; |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 239 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 240 | // Write out to vcc or arbitrary SGPR. |
| 241 | def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped]> { |
| 242 | let Asm32 = "$vdst, vcc, $src0, $src1"; |
| 243 | let Asm64 = "$vdst, $sdst, $src0, $src1"; |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 244 | let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel"; |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 245 | let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel"; |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 246 | let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl"; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 247 | let Outs32 = (outs DstRC:$vdst); |
| 248 | let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst); |
| 249 | } |
| 250 | |
| 251 | // Write out to vcc or arbitrary SGPR and read in from vcc or |
| 252 | // arbitrary SGPR. |
| 253 | def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> { |
| 254 | // We use VCSrc_b32 to exclude literal constants, even though the |
| 255 | // encoding normally allows them since the implicit VCC use means |
| 256 | // using one would always violate the constant bus |
| 257 | // restriction. SGPRs are still allowed because it should |
| 258 | // technically be possible to use VCC again as src0. |
| 259 | let Src0RC32 = VCSrc_b32; |
| 260 | let Asm32 = "$vdst, vcc, $src0, $src1, vcc"; |
| 261 | let Asm64 = "$vdst, $sdst, $src0, $src1, $src2"; |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 262 | let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 263 | let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 264 | let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl"; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 265 | let Outs32 = (outs DstRC:$vdst); |
| 266 | let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst); |
| 267 | |
| 268 | // Suppress src2 implied by type since the 32-bit encoding uses an |
| 269 | // implicit VCC use. |
| 270 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1); |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 271 | |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 272 | let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0, |
| 273 | Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1, |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 274 | clampmod:$clamp, |
| Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 275 | dst_sel:$dst_sel, dst_unused:$dst_unused, |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 276 | src0_sel:$src0_sel, src1_sel:$src1_sel); |
| 277 | |
| Connor Abbott | 79f3ade | 2017-08-07 19:10:56 +0000 | [diff] [blame] | 278 | let InsDPP = (ins DstRCDPP:$old, |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 279 | Src0DPP:$src0, |
| 280 | Src1DPP:$src1, |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 281 | dpp_ctrl:$dpp_ctrl, row_mask:$row_mask, |
| 282 | bank_mask:$bank_mask, bound_ctrl:$bound_ctrl); |
| 283 | let HasExt = 1; |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 284 | let HasSDWA9 = 1; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 285 | } |
| 286 | |
| 287 | // Read in from vcc or arbitrary SGPR |
| 288 | def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> { |
| 289 | let Src0RC32 = VCSrc_b32; // See comment in def VOP2b_I32_I1_I32_I32_I1 above. |
| 290 | let Asm32 = "$vdst, $src0, $src1, vcc"; |
| 291 | let Asm64 = "$vdst, $src0, $src1, $src2"; |
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 292 | let AsmSDWA = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; |
| 293 | let AsmSDWA9 = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; |
| 294 | let AsmDPP = "$vdst, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl"; |
| 295 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 296 | let Outs32 = (outs DstRC:$vdst); |
| 297 | let Outs64 = (outs DstRC:$vdst); |
| 298 | |
| 299 | // Suppress src2 implied by type since the 32-bit encoding uses an |
| 300 | // implicit VCC use. |
| 301 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1); |
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 302 | |
| 303 | let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0, |
| 304 | Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1, |
| 305 | clampmod:$clamp, |
| 306 | dst_sel:$dst_sel, dst_unused:$dst_unused, |
| 307 | src0_sel:$src0_sel, src1_sel:$src1_sel); |
| 308 | |
| 309 | let InsDPP = (ins DstRCDPP:$old, |
| 310 | Src0DPP:$src0, |
| 311 | Src1DPP:$src1, |
| 312 | dpp_ctrl:$dpp_ctrl, row_mask:$row_mask, |
| 313 | bank_mask:$bank_mask, bound_ctrl:$bound_ctrl); |
| 314 | let HasExt = 1; |
| 315 | let HasSDWA9 = 1; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 316 | } |
| 317 | |
| 318 | def VOP_READLANE : VOPProfile<[i32, i32, i32]> { |
| 319 | let Outs32 = (outs SReg_32:$vdst); |
| 320 | let Outs64 = Outs32; |
| 321 | let Ins32 = (ins VGPR_32:$src0, SCSrc_b32:$src1); |
| 322 | let Ins64 = Ins32; |
| 323 | let Asm32 = " $vdst, $src0, $src1"; |
| 324 | let Asm64 = Asm32; |
| Sam Kolton | ca5a30e | 2017-06-22 12:42:14 +0000 | [diff] [blame] | 325 | let HasExt = 0; |
| 326 | let HasSDWA9 = 0; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 327 | } |
| 328 | |
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 329 | def VOP_WRITELANE : VOPProfile<[i32, i32, i32, i32]> { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 330 | let Outs32 = (outs VGPR_32:$vdst); |
| 331 | let Outs64 = Outs32; |
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 332 | let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1, VGPR_32:$vdst_in); |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 333 | let Ins64 = Ins32; |
| 334 | let Asm32 = " $vdst, $src0, $src1"; |
| 335 | let Asm64 = Asm32; |
| Sam Kolton | ca5a30e | 2017-06-22 12:42:14 +0000 | [diff] [blame] | 336 | let HasExt = 0; |
| 337 | let HasSDWA9 = 0; |
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 338 | let HasSrc2 = 0; |
| 339 | let HasSrc2Mods = 0; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 340 | } |
| 341 | |
| 342 | //===----------------------------------------------------------------------===// |
| 343 | // VOP2 Instructions |
| 344 | //===----------------------------------------------------------------------===// |
| 345 | |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 346 | let SubtargetPredicate = isGCN, Predicates = [isGCN] in { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 347 | |
| 348 | defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>; |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 349 | def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, []>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 350 | |
| 351 | let isCommutable = 1 in { |
| 352 | defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>; |
| 353 | defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>; |
| 354 | defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">; |
| 355 | defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>; |
| 356 | defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>; |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 357 | defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_i24>; |
| 358 | defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_i24>; |
| 359 | defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_u24>; |
| 360 | defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_u24>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 361 | defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum>; |
| 362 | defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum>; |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 363 | defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smin>; |
| 364 | defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smax>; |
| 365 | defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umin>; |
| 366 | defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umax>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 367 | defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">; |
| 368 | defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">; |
| 369 | defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">; |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 370 | defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, and>; |
| 371 | defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, or>; |
| 372 | defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, xor>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 373 | |
| 374 | let Constraints = "$vdst = $src2", DisableEncoding="$src2", |
| 375 | isConvertibleToThreeAddress = 1 in { |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 376 | defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 377 | } |
| 378 | |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 379 | def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, []>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 380 | |
| 381 | // No patterns so that the scalar instructions are always selected. |
| 382 | // The scalar versions will be replaced with vector when needed later. |
| 383 | |
| 384 | // V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI, |
| 385 | // but the VI instructions behave the same as the SI versions. |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 386 | defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_add_i32", 1>; |
| 387 | defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>; |
| 388 | defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>; |
| 389 | defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_addc_u32", 1>; |
| 390 | defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>; |
| 391 | defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>; |
| Matt Arsenault | c37fe66 | 2017-07-20 17:42:47 +0000 | [diff] [blame] | 392 | |
| 393 | |
| 394 | let SubtargetPredicate = HasAddNoCarryInsts in { |
| Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 395 | defm V_ADD_U32 : VOP2Inst <"v_add_u32", VOP_I32_I32_I32, null_frag, "v_add_u32", 1>; |
| 396 | defm V_SUB_U32 : VOP2Inst <"v_sub_u32", VOP_I32_I32_I32, null_frag, "v_sub_u32", 1>; |
| 397 | defm V_SUBREV_U32 : VOP2Inst <"v_subrev_u32", VOP_I32_I32_I32, null_frag, "v_sub_u32", 1>; |
| Matt Arsenault | c37fe66 | 2017-07-20 17:42:47 +0000 | [diff] [blame] | 398 | } |
| 399 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 400 | } // End isCommutable = 1 |
| 401 | |
| 402 | // These are special and do not read the exec mask. |
| 403 | let isConvergent = 1, Uses = []<Register> in { |
| 404 | def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE, |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 405 | [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))]>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 406 | |
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 407 | let Constraints = "$vdst = $vdst_in", DisableEncoding="$vdst_in" in { |
| 408 | def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE, |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 409 | [(set i32:$vdst, (int_amdgcn_writelane i32:$src0, i32:$src1, i32:$vdst_in))]>; |
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 410 | } // End $vdst = $vdst_in, DisableEncoding $vdst_in |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 411 | } // End isConvergent = 1 |
| 412 | |
| Sam Kolton | ca5a30e | 2017-06-22 12:42:14 +0000 | [diff] [blame] | 413 | defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_NO_EXT<VOP_I32_I32_I32>>; |
| 414 | defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>>; |
| 415 | defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_lo>; |
| 416 | defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_hi>; |
| 417 | defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_NO_EXT<VOP_F32_F32_I32>, AMDGPUldexp>; |
| 418 | defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_NO_EXT<VOP_I32_F32_I32>>; // TODO: set "Uses = dst" |
| Matt Arsenault | 709374d | 2018-08-01 20:13:58 +0000 | [diff] [blame] | 419 | defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_i16_f32>; |
| 420 | defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_u16_f32>; |
| 421 | defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_NO_EXT<VOP_V2F16_F32_F32>, AMDGPUpkrtz_f16_f32>; |
| 422 | defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_u16_u32>; |
| 423 | defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_i16_i32>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 424 | |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 425 | } // End SubtargetPredicate = isGCN, Predicates = [isGCN] |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 426 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 427 | def : GCNPat< |
| Stanislav Mekhanoshin | e3eb42c | 2017-06-21 22:05:06 +0000 | [diff] [blame] | 428 | (AMDGPUadde i32:$src0, i32:$src1, i1:$src2), |
| 429 | (V_ADDC_U32_e64 $src0, $src1, $src2) |
| 430 | >; |
| 431 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 432 | def : GCNPat< |
| Stanislav Mekhanoshin | e3eb42c | 2017-06-21 22:05:06 +0000 | [diff] [blame] | 433 | (AMDGPUsube i32:$src0, i32:$src1, i1:$src2), |
| 434 | (V_SUBB_U32_e64 $src0, $src1, $src2) |
| 435 | >; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 436 | |
| 437 | // These instructions only exist on SI and CI |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 438 | let SubtargetPredicate = isSICI, Predicates = [isSICI] in { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 439 | |
| 440 | defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>; |
| 441 | defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>; |
| 442 | |
| 443 | let isCommutable = 1 in { |
| 444 | defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>; |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 445 | defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, srl>; |
| 446 | defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, sra>; |
| 447 | defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, shl>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 448 | } // End isCommutable = 1 |
| 449 | |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 450 | } // End let SubtargetPredicate = SICI, Predicates = [isSICI] |
| 451 | |
| 452 | class DivergentBinOp<SDPatternOperator Op, VOP_Pseudo Inst> : |
| 453 | GCNPat< |
| 454 | (getDivergentFrag<Op>.ret Inst.Pfl.Src0VT:$src0, Inst.Pfl.Src1VT:$src1), |
| 455 | !if(!cast<Commutable_REV>(Inst).IsOrig, |
| 456 | (Inst $src0, $src1), |
| 457 | (Inst $src1, $src0) |
| 458 | ) |
| 459 | >; |
| 460 | |
| 461 | let AddedComplexity = 1 in { |
| 462 | def : DivergentBinOp<srl, V_LSHRREV_B32_e64>; |
| 463 | def : DivergentBinOp<sra, V_ASHRREV_I32_e64>; |
| 464 | def : DivergentBinOp<shl, V_LSHLREV_B32_e64>; |
| 465 | } |
| 466 | |
| 467 | let SubtargetPredicate = HasAddNoCarryInsts in { |
| 468 | def : DivergentBinOp<add, V_ADD_U32_e32>; |
| 469 | def : DivergentBinOp<sub, V_SUB_U32_e32>; |
| 470 | def : DivergentBinOp<sub, V_SUBREV_U32_e32>; |
| 471 | } |
| 472 | |
| 473 | |
| 474 | def : DivergentBinOp<add, V_ADD_I32_e32>; |
| 475 | |
| 476 | def : DivergentBinOp<add, V_ADD_I32_e64>; |
| 477 | def : DivergentBinOp<sub, V_SUB_I32_e32>; |
| 478 | |
| 479 | def : DivergentBinOp<sub, V_SUBREV_I32_e32>; |
| 480 | |
| 481 | def : DivergentBinOp<srl, V_LSHRREV_B32_e32>; |
| 482 | def : DivergentBinOp<sra, V_ASHRREV_I32_e32>; |
| 483 | def : DivergentBinOp<shl, V_LSHLREV_B32_e32>; |
| 484 | def : DivergentBinOp<adde, V_ADDC_U32_e32>; |
| 485 | def : DivergentBinOp<sube, V_SUBB_U32_e32>; |
| 486 | |
| 487 | class divergent_i64_BinOp <SDPatternOperator Op, Instruction Inst> : |
| 488 | GCNPat< |
| 489 | (getDivergentFrag<Op>.ret i64:$src0, i64:$src1), |
| 490 | (REG_SEQUENCE VReg_64, |
| 491 | (Inst |
| 492 | (i32 (EXTRACT_SUBREG $src0, sub0)), |
| 493 | (i32 (EXTRACT_SUBREG $src1, sub0)) |
| 494 | ), sub0, |
| 495 | (Inst |
| 496 | (i32 (EXTRACT_SUBREG $src0, sub1)), |
| 497 | (i32 (EXTRACT_SUBREG $src1, sub1)) |
| 498 | ), sub1 |
| 499 | ) |
| 500 | >; |
| 501 | |
| 502 | def : divergent_i64_BinOp <and, V_AND_B32_e32>; |
| 503 | def : divergent_i64_BinOp <or, V_OR_B32_e32>; |
| 504 | def : divergent_i64_BinOp <xor, V_XOR_B32_e32>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 505 | |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 506 | let SubtargetPredicate = Has16BitInsts in { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 507 | |
| Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 508 | def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 509 | defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>; |
| 510 | defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>; |
| Matt Arsenault | 55e7d65 | 2016-12-16 17:40:11 +0000 | [diff] [blame] | 511 | defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>; |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 512 | defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 513 | |
| 514 | let isCommutable = 1 in { |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 515 | defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>; |
| 516 | defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 517 | defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">; |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 518 | defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>; |
| Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 519 | def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 520 | defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>; |
| 521 | defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>; |
| Matt Arsenault | 6c06a6f | 2016-12-08 19:52:38 +0000 | [diff] [blame] | 522 | defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 523 | defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>; |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 524 | defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum>; |
| 525 | defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 526 | defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>; |
| 527 | defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>; |
| 528 | defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>; |
| 529 | defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>; |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 530 | |
| 531 | let Constraints = "$vdst = $src2", DisableEncoding="$src2", |
| 532 | isConvertibleToThreeAddress = 1 in { |
| 533 | defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>; |
| 534 | } |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 535 | } // End isCommutable = 1 |
| 536 | |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 537 | } // End SubtargetPredicate = Has16BitInsts |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 538 | |
| Matt Arsenault | 0084adc | 2018-04-30 19:08:16 +0000 | [diff] [blame] | 539 | let SubtargetPredicate = HasDLInsts in { |
| 540 | |
| 541 | defm V_XNOR_B32 : VOP2Inst <"v_xnor_b32", VOP_I32_I32_I32>; |
| 542 | |
| 543 | let Constraints = "$vdst = $src2", |
| 544 | DisableEncoding="$src2", |
| 545 | isConvertibleToThreeAddress = 1, |
| 546 | isCommutable = 1 in { |
| 547 | defm V_FMAC_F32 : VOP2Inst <"v_fmac_f32", VOP_MAC_F32>; |
| 548 | } |
| 549 | |
| 550 | } // End SubtargetPredicate = HasDLInsts |
| 551 | |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 552 | // Note: 16-bit instructions produce a 0 result in the high 16-bits. |
| 553 | multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst> { |
| 554 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 555 | def : GCNPat< |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 556 | (op i16:$src0, i16:$src1), |
| 557 | (inst $src0, $src1) |
| 558 | >; |
| 559 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 560 | def : GCNPat< |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 561 | (i32 (zext (op i16:$src0, i16:$src1))), |
| 562 | (inst $src0, $src1) |
| 563 | >; |
| 564 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 565 | def : GCNPat< |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 566 | (i64 (zext (op i16:$src0, i16:$src1))), |
| 567 | (REG_SEQUENCE VReg_64, |
| 568 | (inst $src0, $src1), sub0, |
| 569 | (V_MOV_B32_e32 (i32 0)), sub1) |
| 570 | >; |
| 571 | |
| 572 | } |
| 573 | |
| 574 | multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst> { |
| 575 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 576 | def : GCNPat< |
| Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 577 | (op i16:$src0, i16:$src1), |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 578 | (inst $src1, $src0) |
| 579 | >; |
| 580 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 581 | def : GCNPat< |
| Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 582 | (i32 (zext (op i16:$src0, i16:$src1))), |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 583 | (inst $src1, $src0) |
| 584 | >; |
| 585 | |
| 586 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 587 | def : GCNPat< |
| Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 588 | (i64 (zext (op i16:$src0, i16:$src1))), |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 589 | (REG_SEQUENCE VReg_64, |
| 590 | (inst $src1, $src0), sub0, |
| 591 | (V_MOV_B32_e32 (i32 0)), sub1) |
| 592 | >; |
| 593 | } |
| 594 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 595 | class ZExt_i16_i1_Pat <SDNode ext> : GCNPat < |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 596 | (i16 (ext i1:$src)), |
| 597 | (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src) |
| 598 | >; |
| 599 | |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 600 | let Predicates = [Has16BitInsts] in { |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 601 | |
| Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 602 | defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>; |
| 603 | defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>; |
| 604 | defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>; |
| 605 | defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>; |
| 606 | defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>; |
| 607 | defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>; |
| 608 | defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>; |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 609 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 610 | def : GCNPat < |
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 611 | (and i16:$src0, i16:$src1), |
| Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 612 | (V_AND_B32_e64 $src0, $src1) |
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 613 | >; |
| 614 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 615 | def : GCNPat < |
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 616 | (or i16:$src0, i16:$src1), |
| Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 617 | (V_OR_B32_e64 $src0, $src1) |
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 618 | >; |
| 619 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 620 | def : GCNPat < |
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 621 | (xor i16:$src0, i16:$src1), |
| Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 622 | (V_XOR_B32_e64 $src0, $src1) |
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 623 | >; |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 624 | |
| Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 625 | defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>; |
| 626 | defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>; |
| 627 | defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>; |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 628 | |
| 629 | def : ZExt_i16_i1_Pat<zext>; |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 630 | def : ZExt_i16_i1_Pat<anyext>; |
| 631 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 632 | def : GCNPat < |
| Tom Stellard | d23de36 | 2016-11-15 21:25:56 +0000 | [diff] [blame] | 633 | (i16 (sext i1:$src)), |
| 634 | (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src) |
| 635 | >; |
| 636 | |
| Matt Arsenault | af63524 | 2017-01-30 19:30:24 +0000 | [diff] [blame] | 637 | // Undo sub x, c -> add x, -c canonicalization since c is more likely |
| 638 | // an inline immediate than -c. |
| 639 | // TODO: Also do for 64-bit. |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 640 | def : GCNPat< |
| Matt Arsenault | af63524 | 2017-01-30 19:30:24 +0000 | [diff] [blame] | 641 | (add i16:$src0, (i16 NegSubInlineConst16:$src1)), |
| 642 | (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1) |
| 643 | >; |
| 644 | |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 645 | } // End Predicates = [Has16BitInsts] |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 646 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 647 | //===----------------------------------------------------------------------===// |
| 648 | // SI |
| 649 | //===----------------------------------------------------------------------===// |
| 650 | |
| 651 | let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in { |
| 652 | |
| 653 | multiclass VOP2_Real_si <bits<6> op> { |
| 654 | def _si : |
| 655 | VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>, |
| 656 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; |
| 657 | } |
| 658 | |
| 659 | multiclass VOP2_Real_MADK_si <bits<6> op> { |
| 660 | def _si : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>, |
| 661 | VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; |
| 662 | } |
| 663 | |
| 664 | multiclass VOP2_Real_e32_si <bits<6> op> { |
| 665 | def _e32_si : |
| 666 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>, |
| 667 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>; |
| 668 | } |
| 669 | |
| 670 | multiclass VOP2_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> { |
| 671 | def _e64_si : |
| 672 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>, |
| 673 | VOP3e_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; |
| 674 | } |
| 675 | |
| 676 | multiclass VOP2be_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> { |
| 677 | def _e64_si : |
| 678 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>, |
| 679 | VOP3be_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; |
| 680 | } |
| 681 | |
| 682 | } // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" |
| 683 | |
| 684 | defm V_CNDMASK_B32 : VOP2_Real_e32e64_si <0x0>; |
| 685 | defm V_ADD_F32 : VOP2_Real_e32e64_si <0x3>; |
| 686 | defm V_SUB_F32 : VOP2_Real_e32e64_si <0x4>; |
| 687 | defm V_SUBREV_F32 : VOP2_Real_e32e64_si <0x5>; |
| 688 | defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_si <0x7>; |
| 689 | defm V_MUL_F32 : VOP2_Real_e32e64_si <0x8>; |
| 690 | defm V_MUL_I32_I24 : VOP2_Real_e32e64_si <0x9>; |
| 691 | defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_si <0xa>; |
| 692 | defm V_MUL_U32_U24 : VOP2_Real_e32e64_si <0xb>; |
| 693 | defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_si <0xc>; |
| 694 | defm V_MIN_F32 : VOP2_Real_e32e64_si <0xf>; |
| 695 | defm V_MAX_F32 : VOP2_Real_e32e64_si <0x10>; |
| 696 | defm V_MIN_I32 : VOP2_Real_e32e64_si <0x11>; |
| 697 | defm V_MAX_I32 : VOP2_Real_e32e64_si <0x12>; |
| 698 | defm V_MIN_U32 : VOP2_Real_e32e64_si <0x13>; |
| 699 | defm V_MAX_U32 : VOP2_Real_e32e64_si <0x14>; |
| 700 | defm V_LSHRREV_B32 : VOP2_Real_e32e64_si <0x16>; |
| 701 | defm V_ASHRREV_I32 : VOP2_Real_e32e64_si <0x18>; |
| 702 | defm V_LSHLREV_B32 : VOP2_Real_e32e64_si <0x1a>; |
| 703 | defm V_AND_B32 : VOP2_Real_e32e64_si <0x1b>; |
| 704 | defm V_OR_B32 : VOP2_Real_e32e64_si <0x1c>; |
| 705 | defm V_XOR_B32 : VOP2_Real_e32e64_si <0x1d>; |
| 706 | defm V_MAC_F32 : VOP2_Real_e32e64_si <0x1f>; |
| 707 | defm V_MADMK_F32 : VOP2_Real_MADK_si <0x20>; |
| 708 | defm V_MADAK_F32 : VOP2_Real_MADK_si <0x21>; |
| 709 | defm V_ADD_I32 : VOP2be_Real_e32e64_si <0x25>; |
| 710 | defm V_SUB_I32 : VOP2be_Real_e32e64_si <0x26>; |
| 711 | defm V_SUBREV_I32 : VOP2be_Real_e32e64_si <0x27>; |
| 712 | defm V_ADDC_U32 : VOP2be_Real_e32e64_si <0x28>; |
| 713 | defm V_SUBB_U32 : VOP2be_Real_e32e64_si <0x29>; |
| 714 | defm V_SUBBREV_U32 : VOP2be_Real_e32e64_si <0x2a>; |
| 715 | |
| 716 | defm V_READLANE_B32 : VOP2_Real_si <0x01>; |
| Dmitry Preobrazhensky | 45db6503 | 2017-04-05 16:08:21 +0000 | [diff] [blame] | 717 | |
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 718 | let InOperandList = (ins SSrc_b32:$src0, SCSrc_b32:$src1, VSrc_b32:$vdst_in) in { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 719 | defm V_WRITELANE_B32 : VOP2_Real_si <0x02>; |
| Dmitry Preobrazhensky | 45db6503 | 2017-04-05 16:08:21 +0000 | [diff] [blame] | 720 | } |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 721 | |
| 722 | defm V_MAC_LEGACY_F32 : VOP2_Real_e32e64_si <0x6>; |
| 723 | defm V_MIN_LEGACY_F32 : VOP2_Real_e32e64_si <0xd>; |
| 724 | defm V_MAX_LEGACY_F32 : VOP2_Real_e32e64_si <0xe>; |
| 725 | defm V_LSHR_B32 : VOP2_Real_e32e64_si <0x15>; |
| 726 | defm V_ASHR_I32 : VOP2_Real_e32e64_si <0x17>; |
| 727 | defm V_LSHL_B32 : VOP2_Real_e32e64_si <0x19>; |
| 728 | |
| 729 | defm V_BFM_B32 : VOP2_Real_e32e64_si <0x1e>; |
| 730 | defm V_BCNT_U32_B32 : VOP2_Real_e32e64_si <0x22>; |
| 731 | defm V_MBCNT_LO_U32_B32 : VOP2_Real_e32e64_si <0x23>; |
| 732 | defm V_MBCNT_HI_U32_B32 : VOP2_Real_e32e64_si <0x24>; |
| 733 | defm V_LDEXP_F32 : VOP2_Real_e32e64_si <0x2b>; |
| 734 | defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e32e64_si <0x2c>; |
| 735 | defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e32e64_si <0x2d>; |
| 736 | defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e32e64_si <0x2e>; |
| 737 | defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e32e64_si <0x2f>; |
| 738 | defm V_CVT_PK_U16_U32 : VOP2_Real_e32e64_si <0x30>; |
| 739 | defm V_CVT_PK_I16_I32 : VOP2_Real_e32e64_si <0x31>; |
| 740 | |
| 741 | |
| 742 | //===----------------------------------------------------------------------===// |
| 743 | // VI |
| 744 | //===----------------------------------------------------------------------===// |
| 745 | |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 746 | class VOP2_DPP <bits<6> op, VOP2_Pseudo ps, string OpName = ps.OpName, VOPProfile P = ps.Pfl> : |
| 747 | VOP_DPP <OpName, P> { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 748 | let Defs = ps.Defs; |
| 749 | let Uses = ps.Uses; |
| 750 | let SchedRW = ps.SchedRW; |
| 751 | let hasSideEffects = ps.hasSideEffects; |
| 752 | |
| 753 | bits<8> vdst; |
| 754 | bits<8> src1; |
| 755 | let Inst{8-0} = 0xfa; //dpp |
| 756 | let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0); |
| 757 | let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0); |
| 758 | let Inst{30-25} = op; |
| 759 | let Inst{31} = 0x0; //encoding |
| 760 | } |
| 761 | |
| 762 | let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in { |
| 763 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 764 | multiclass VOP2_Real_MADK_vi <bits<6> op> { |
| 765 | def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>, |
| 766 | VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; |
| 767 | } |
| 768 | |
| 769 | multiclass VOP2_Real_e32_vi <bits<6> op> { |
| 770 | def _e32_vi : |
| 771 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>, |
| 772 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>; |
| 773 | } |
| 774 | |
| 775 | multiclass VOP2_Real_e64_vi <bits<10> op> { |
| 776 | def _e64_vi : |
| 777 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>, |
| 778 | VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; |
| 779 | } |
| 780 | |
| Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 781 | multiclass VOP2_Real_e64only_vi <bits<10> op> { |
| 782 | def _e64_vi : |
| 783 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>, |
| 784 | VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> { |
| 785 | // Hack to stop printing _e64 |
| 786 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64"); |
| 787 | let OutOperandList = (outs VGPR_32:$vdst); |
| 788 | let AsmString = ps.Mnemonic # " " # ps.AsmOperands; |
| 789 | } |
| 790 | } |
| 791 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 792 | multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> : |
| 793 | VOP2_Real_e32_vi<op>, |
| 794 | VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>; |
| 795 | |
| 796 | } // End AssemblerPredicates = [isVI], DecoderNamespace = "VI" |
| Matt Arsenault | b4493e9 | 2017-02-10 02:42:31 +0000 | [diff] [blame] | 797 | |
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 798 | multiclass VOP2_SDWA_Real <bits<6> op> { |
| 799 | def _sdwa_vi : |
| 800 | VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, |
| 801 | VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>; |
| 802 | } |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 803 | |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 804 | multiclass VOP2_SDWA9_Real <bits<6> op> { |
| 805 | def _sdwa_gfx9 : |
| Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 806 | VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, |
| 807 | VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>; |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 808 | } |
| 809 | |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 810 | let AssemblerPredicates = [isVIOnly] in { |
| 811 | |
| 812 | multiclass VOP2be_Real_e32e64_vi_only <bits<6> op, string OpName, string AsmName> { |
| 813 | def _e32_vi : |
| 814 | VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.VI>, |
| 815 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> { |
| 816 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32"); |
| 817 | let AsmString = AsmName # ps.AsmOperands; |
| 818 | let DecoderNamespace = "VI"; |
| 819 | } |
| 820 | def _e64_vi : |
| 821 | VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.VI>, |
| 822 | VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> { |
| 823 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64"); |
| 824 | let AsmString = AsmName # ps.AsmOperands; |
| 825 | let DecoderNamespace = "VI"; |
| 826 | } |
| 827 | def _sdwa_vi : |
| 828 | VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>, |
| 829 | VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> { |
| 830 | VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa"); |
| 831 | let AsmString = AsmName # ps.AsmOperands; |
| 832 | } |
| 833 | def _dpp : |
| 834 | VOP2_DPP<op, !cast<VOP2_Pseudo>(OpName#"_e32"), AsmName>; |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 835 | } |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 836 | } |
| 837 | |
| 838 | let AssemblerPredicates = [isGFX9] in { |
| 839 | |
| 840 | multiclass VOP2be_Real_e32e64_gfx9 <bits<6> op, string OpName, string AsmName> { |
| 841 | def _e32_gfx9 : |
| 842 | VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.GFX9>, |
| 843 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> { |
| 844 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32"); |
| 845 | let AsmString = AsmName # ps.AsmOperands; |
| 846 | let DecoderNamespace = "GFX9"; |
| 847 | } |
| 848 | def _e64_gfx9 : |
| 849 | VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.GFX9>, |
| 850 | VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> { |
| 851 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64"); |
| 852 | let AsmString = AsmName # ps.AsmOperands; |
| 853 | let DecoderNamespace = "GFX9"; |
| 854 | } |
| 855 | def _sdwa_gfx9 : |
| 856 | VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>, |
| 857 | VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> { |
| 858 | VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa"); |
| 859 | let AsmString = AsmName # ps.AsmOperands; |
| 860 | } |
| 861 | def _dpp_gfx9 : |
| 862 | VOP2_DPP<op, !cast<VOP2_Pseudo>(OpName#"_e32"), AsmName> { |
| 863 | let DecoderNamespace = "SDWA9"; |
| 864 | } |
| 865 | } |
| 866 | |
| 867 | multiclass VOP2_Real_e32e64_gfx9 <bits<6> op> { |
| 868 | def _e32_gfx9 : |
| 869 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX9>, |
| 870 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>{ |
| 871 | let DecoderNamespace = "GFX9"; |
| 872 | } |
| 873 | def _e64_gfx9 : |
| 874 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX9>, |
| 875 | VOP3e_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> { |
| 876 | let DecoderNamespace = "GFX9"; |
| 877 | } |
| 878 | def _sdwa_gfx9 : |
| 879 | VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, |
| 880 | VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> { |
| 881 | } |
| 882 | def _dpp_gfx9 : |
| 883 | VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")> { |
| 884 | let DecoderNamespace = "SDWA9"; |
| 885 | } |
| 886 | } |
| 887 | |
| 888 | } // AssemblerPredicates = [isGFX9] |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 889 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 890 | multiclass VOP2_Real_e32e64_vi <bits<6> op> : |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 891 | Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> { |
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 892 | // For now left dpp only for asm/dasm |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 893 | // TODO: add corresponding pseudo |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 894 | def _dpp : VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")>; |
| 895 | } |
| 896 | |
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 897 | defm V_CNDMASK_B32 : VOP2_Real_e32e64_vi <0x0>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 898 | defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>; |
| 899 | defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>; |
| 900 | defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>; |
| 901 | defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>; |
| 902 | defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>; |
| 903 | defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>; |
| 904 | defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>; |
| 905 | defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>; |
| 906 | defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>; |
| 907 | defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>; |
| 908 | defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>; |
| 909 | defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>; |
| 910 | defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>; |
| 911 | defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>; |
| 912 | defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>; |
| 913 | defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>; |
| 914 | defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>; |
| 915 | defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>; |
| 916 | defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>; |
| 917 | defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>; |
| 918 | defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>; |
| 919 | defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>; |
| 920 | defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>; |
| 921 | defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>; |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 922 | |
| 923 | defm V_ADD_U32 : VOP2be_Real_e32e64_vi_only <0x19, "V_ADD_I32", "v_add_u32">; |
| 924 | defm V_SUB_U32 : VOP2be_Real_e32e64_vi_only <0x1a, "V_SUB_I32", "v_sub_u32">; |
| 925 | defm V_SUBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1b, "V_SUBREV_I32", "v_subrev_u32">; |
| 926 | defm V_ADDC_U32 : VOP2be_Real_e32e64_vi_only <0x1c, "V_ADDC_U32", "v_addc_u32">; |
| 927 | defm V_SUBB_U32 : VOP2be_Real_e32e64_vi_only <0x1d, "V_SUBB_U32", "v_subb_u32">; |
| 928 | defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1e, "V_SUBBREV_U32", "v_subbrev_u32">; |
| 929 | |
| 930 | defm V_ADD_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x19, "V_ADD_I32", "v_add_co_u32">; |
| 931 | defm V_SUB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1a, "V_SUB_I32", "v_sub_co_u32">; |
| 932 | defm V_SUBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1b, "V_SUBREV_I32", "v_subrev_co_u32">; |
| 933 | defm V_ADDC_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1c, "V_ADDC_U32", "v_addc_co_u32">; |
| 934 | defm V_SUBB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1d, "V_SUBB_U32", "v_subb_co_u32">; |
| 935 | defm V_SUBBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1e, "V_SUBBREV_U32", "v_subbrev_co_u32">; |
| 936 | |
| 937 | defm V_ADD_U32 : VOP2_Real_e32e64_gfx9 <0x34>; |
| 938 | defm V_SUB_U32 : VOP2_Real_e32e64_gfx9 <0x35>; |
| 939 | defm V_SUBREV_U32 : VOP2_Real_e32e64_gfx9 <0x36>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 940 | |
| Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 941 | defm V_BFM_B32 : VOP2_Real_e64only_vi <0x293>; |
| 942 | defm V_BCNT_U32_B32 : VOP2_Real_e64only_vi <0x28b>; |
| 943 | defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64only_vi <0x28c>; |
| 944 | defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64only_vi <0x28d>; |
| 945 | defm V_LDEXP_F32 : VOP2_Real_e64only_vi <0x288>; |
| 946 | defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>; |
| 947 | defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>; |
| 948 | defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>; |
| 949 | defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64only_vi <0x296>; |
| 950 | defm V_CVT_PK_U16_U32 : VOP2_Real_e64only_vi <0x297>; |
| 951 | defm V_CVT_PK_I16_I32 : VOP2_Real_e64only_vi <0x298>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 952 | |
| 953 | defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>; |
| 954 | defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>; |
| 955 | defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>; |
| 956 | defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>; |
| 957 | defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>; |
| 958 | defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>; |
| 959 | defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>; |
| 960 | defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>; |
| 961 | defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>; |
| 962 | defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>; |
| 963 | defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>; |
| 964 | defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>; |
| 965 | defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>; |
| Matt Arsenault | 55e7d65 | 2016-12-16 17:40:11 +0000 | [diff] [blame] | 966 | defm V_ASHRREV_I16 : VOP2_Real_e32e64_vi <0x2c>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 967 | defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>; |
| 968 | defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>; |
| 969 | defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>; |
| 970 | defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>; |
| 971 | defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>; |
| 972 | defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>; |
| 973 | defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>; |
| 974 | |
| 975 | let SubtargetPredicate = isVI in { |
| 976 | |
| 977 | // Aliases to simplify matching of floating-point instructions that |
| 978 | // are VOP2 on SI and VOP3 on VI. |
| Sam Kolton | 4685b70a | 2017-07-18 14:23:26 +0000 | [diff] [blame] | 979 | class SI2_VI3Alias <string name, VOP3_Real inst> : InstAlias < |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 980 | name#" $dst, $src0, $src1", |
| Sam Kolton | 4685b70a | 2017-07-18 14:23:26 +0000 | [diff] [blame] | 981 | !if(inst.Pfl.HasOMod, |
| 982 | (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0), |
| 983 | (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0)) |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 984 | >, PredicateControl { |
| 985 | let UseInstAsmMatchConverter = 0; |
| 986 | let AsmVariantName = AMDGPUAsmVariants.VOP3; |
| 987 | } |
| 988 | |
| 989 | def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>; |
| 990 | def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>; |
| 991 | def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>; |
| 992 | def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>; |
| 993 | def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>; |
| 994 | |
| 995 | } // End SubtargetPredicate = isVI |
| Matt Arsenault | 0084adc | 2018-04-30 19:08:16 +0000 | [diff] [blame] | 996 | |
| 997 | let SubtargetPredicate = HasDLInsts in { |
| 998 | |
| 999 | defm V_FMAC_F32 : VOP2_Real_e32e64_vi <0x3b>; |
| 1000 | defm V_XNOR_B32 : VOP2_Real_e32e64_vi <0x3d>; |
| 1001 | |
| 1002 | } // End SubtargetPredicate = HasDLInsts |