blob: bc02978b1a58cfb3f5489bd5436a9e134fe03b59 [file] [log] [blame]
Valery Pykhtin355103f2016-09-23 09:08:07 +00001//===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP2 Classes
12//===----------------------------------------------------------------------===//
13
14class VOP2e <bits<6> op, VOPProfile P> : Enc32 {
15 bits<8> vdst;
16 bits<9> src0;
17 bits<8> src1;
18
19 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
20 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
21 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
22 let Inst{30-25} = op;
23 let Inst{31} = 0x0; //encoding
24}
25
26class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 {
27 bits<8> vdst;
28 bits<9> src0;
29 bits<8> src1;
30 bits<32> imm;
31
32 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
33 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
34 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
35 let Inst{30-25} = op;
36 let Inst{31} = 0x0; // encoding
37 let Inst{63-32} = imm;
38}
39
Sam Koltona568e3d2016-12-22 12:57:41 +000040class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> {
41 bits<8> vdst;
42 bits<8> src1;
Matt Arsenaultb4493e92017-02-10 02:42:31 +000043
Sam Koltona568e3d2016-12-22 12:57:41 +000044 let Inst{8-0} = 0xf9; // sdwa
45 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
46 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
47 let Inst{30-25} = op;
48 let Inst{31} = 0x0; // encoding
49}
50
Sam Koltonf7659d712017-05-23 10:08:55 +000051class VOP2_SDWA9Ae <bits<6> op, VOPProfile P> : VOP_SDWA9Ae <P> {
52 bits<8> vdst;
53 bits<9> src1;
54
55 let Inst{8-0} = 0xf9; // sdwa
56 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
57 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
58 let Inst{30-25} = op;
59 let Inst{31} = 0x0; // encoding
60 let Inst{63} = !if(P.HasSrc1, src1{8}, 0); // src1_sgpr
61}
62
Valery Pykhtin355103f2016-09-23 09:08:07 +000063class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000064 VOP_Pseudo <opName, suffix, P, P.Outs32, P.Ins32, "", pattern> {
Valery Pykhtin355103f2016-09-23 09:08:07 +000065
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000066 let AsmOperands = P.Asm32;
Valery Pykhtin355103f2016-09-23 09:08:07 +000067
68 let Size = 4;
69 let mayLoad = 0;
70 let mayStore = 0;
71 let hasSideEffects = 0;
72 let SubtargetPredicate = isGCN;
73
74 let VOP2 = 1;
75 let VALU = 1;
76 let Uses = [EXEC];
77
78 let AsmVariantName = AMDGPUAsmVariants.Default;
Valery Pykhtin355103f2016-09-23 09:08:07 +000079}
80
81class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> :
82 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
83 SIMCInstr <ps.PseudoInstr, EncodingFamily> {
84
85 let isPseudo = 0;
86 let isCodeGenOnly = 0;
87
Sam Koltona6792a32016-12-22 11:30:48 +000088 let Constraints = ps.Constraints;
89 let DisableEncoding = ps.DisableEncoding;
90
Valery Pykhtin355103f2016-09-23 09:08:07 +000091 // copy relevant pseudo op flags
92 let SubtargetPredicate = ps.SubtargetPredicate;
93 let AsmMatchConverter = ps.AsmMatchConverter;
94 let AsmVariantName = ps.AsmVariantName;
95 let Constraints = ps.Constraints;
96 let DisableEncoding = ps.DisableEncoding;
97 let TSFlags = ps.TSFlags;
Dmitry Preobrazhensky03880f82017-03-03 14:31:06 +000098 let UseNamedOperandTable = ps.UseNamedOperandTable;
99 let Uses = ps.Uses;
Stanislav Mekhanoshinf6300472018-01-15 17:55:35 +0000100 let Defs = ps.Defs;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000101}
102
Sam Koltona568e3d2016-12-22 12:57:41 +0000103class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
104 VOP_SDWA_Pseudo <OpName, P, pattern> {
105 let AsmMatchConverter = "cvtSdwaVOP2";
106}
107
Valery Pykhtin355103f2016-09-23 09:08:07 +0000108class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies {
109 list<dag> ret = !if(P.HasModifiers,
110 [(set P.DstVT:$vdst,
Sam Kolton4685b70a2017-07-18 14:23:26 +0000111 (node (P.Src0VT
112 !if(P.HasOMod,
113 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
114 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))),
Valery Pykhtin355103f2016-09-23 09:08:07 +0000115 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
116 [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]);
117}
118
119multiclass VOP2Inst <string opName,
120 VOPProfile P,
121 SDPatternOperator node = null_frag,
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000122 string revOp = opName,
123 bit GFX9Renamed = 0> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000124
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000125 let renamedInGFX9 = GFX9Renamed in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000126
Alexander Timofeev36617f012018-09-21 10:31:22 +0000127 def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>,
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000128 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Sam Koltona568e3d2016-12-22 12:57:41 +0000129
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000130 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
131 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
132
133 def _sdwa : VOP2_SDWA_Pseudo <opName, P>;
134
135 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000136}
137
138multiclass VOP2bInst <string opName,
139 VOPProfile P,
140 SDPatternOperator node = null_frag,
141 string revOp = opName,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000142 bit GFX9Renamed = 0,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000143 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000144 let renamedInGFX9 = GFX9Renamed in {
145 let SchedRW = [Write32Bit, WriteSALU] in {
146 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in {
Alexander Timofeev36617f012018-09-21 10:31:22 +0000147 def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000148 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000149
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000150 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
151 let AsmMatchConverter = "cvtSdwaVOP2b";
152 }
Sam Koltonf7659d712017-05-23 10:08:55 +0000153 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000154
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000155 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
156 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
157 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000158 }
159}
160
161multiclass VOP2eInst <string opName,
162 VOPProfile P,
163 SDPatternOperator node = null_frag,
164 string revOp = opName,
165 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
166
167 let SchedRW = [Write32Bit] in {
168 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in {
169 def _e32 : VOP2_Pseudo <opName, P>,
170 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000171
172 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
173 let AsmMatchConverter = "cvtSdwaVOP2b";
174 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000175 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000176
Valery Pykhtin355103f2016-09-23 09:08:07 +0000177 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
178 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
179 }
180}
181
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000182class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000183 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
184 field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000185 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000186
187 // Hack to stop printing _e64
188 let DstRC = RegisterOperand<VGPR_32>;
189 field string Asm32 = " $vdst, $src0, $src1, $imm";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000190}
191
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000192def VOP_MADAK_F16 : VOP_MADAK <f16>;
193def VOP_MADAK_F32 : VOP_MADAK <f32>;
194
195class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000196 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
197 field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000198 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000199
200 // Hack to stop printing _e64
201 let DstRC = RegisterOperand<VGPR_32>;
202 field string Asm32 = " $vdst, $src0, $imm, $src1";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000203}
204
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000205def VOP_MADMK_F16 : VOP_MADMK <f16>;
206def VOP_MADMK_F32 : VOP_MADMK <f32>;
207
Matt Arsenault678e1112017-04-10 17:58:06 +0000208// FIXME: Remove src2_modifiers. It isn't used, so is wasting memory
209// and processing time but it makes it easier to convert to mad.
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000210class VOP_MAC <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000211 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
212 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000213 0, HasModifiers, HasOMod, Src0Mod, Src1Mod, Src2Mod>.ret;
Connor Abbott79f3ade2017-08-07 19:10:56 +0000214 let InsDPP = (ins DstRCDPP:$old,
215 Src0ModDPP:$src0_modifiers, Src0DPP:$src0,
Sam Kolton9772eb32017-01-11 11:46:30 +0000216 Src1ModDPP:$src1_modifiers, Src1DPP:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000217 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
218 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
Sam Kolton549c89d2017-06-21 08:53:38 +0000219
Sam Kolton9772eb32017-01-11 11:46:30 +0000220 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
221 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000222 VGPR_32:$src2, // stub argument
Sam Kolton549c89d2017-06-21 08:53:38 +0000223 clampmod:$clamp, omod:$omod,
224 dst_sel:$dst_sel, dst_unused:$dst_unused,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000225 src0_sel:$src0_sel, src1_sel:$src1_sel);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000226 let Asm32 = getAsm32<1, 2, vt>.ret;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000227 let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, vt>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000228 let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt>.ret;
Sam Koltonf7659d712017-05-23 10:08:55 +0000229 let AsmSDWA = getAsmSDWA<1, 2, vt>.ret;
230 let AsmSDWA9 = getAsmSDWA9<1, 1, 2, vt>.ret;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000231 let HasSrc2 = 0;
232 let HasSrc2Mods = 0;
Sam Koltona3ec5c12016-10-07 14:46:06 +0000233 let HasExt = 1;
Sam Koltonf7659d712017-05-23 10:08:55 +0000234 let HasSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000235}
236
Konstantin Zhuravlyov7d424aa2018-09-27 19:24:05 +0000237def VOP_MAC_F16 : VOP_MAC <f16>;
238def VOP_MAC_F32 : VOP_MAC <f32>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000239
Valery Pykhtin355103f2016-09-23 09:08:07 +0000240// Write out to vcc or arbitrary SGPR.
241def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped]> {
242 let Asm32 = "$vdst, vcc, $src0, $src1";
243 let Asm64 = "$vdst, $sdst, $src0, $src1";
Sam Koltone66365e2016-12-27 10:06:42 +0000244 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000245 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000246 let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000247 let Outs32 = (outs DstRC:$vdst);
248 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
249}
250
251// Write out to vcc or arbitrary SGPR and read in from vcc or
252// arbitrary SGPR.
253def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
254 // We use VCSrc_b32 to exclude literal constants, even though the
255 // encoding normally allows them since the implicit VCC use means
256 // using one would always violate the constant bus
257 // restriction. SGPRs are still allowed because it should
258 // technically be possible to use VCC again as src0.
259 let Src0RC32 = VCSrc_b32;
260 let Asm32 = "$vdst, vcc, $src0, $src1, vcc";
261 let Asm64 = "$vdst, $sdst, $src0, $src1, $src2";
Sam Koltone66365e2016-12-27 10:06:42 +0000262 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000263 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000264 let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000265 let Outs32 = (outs DstRC:$vdst);
266 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
267
268 // Suppress src2 implied by type since the 32-bit encoding uses an
269 // implicit VCC use.
270 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Sam Koltone66365e2016-12-27 10:06:42 +0000271
Sam Koltonf7659d712017-05-23 10:08:55 +0000272 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
273 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000274 clampmod:$clamp,
Sam Kolton549c89d2017-06-21 08:53:38 +0000275 dst_sel:$dst_sel, dst_unused:$dst_unused,
Sam Koltone66365e2016-12-27 10:06:42 +0000276 src0_sel:$src0_sel, src1_sel:$src1_sel);
277
Connor Abbott79f3ade2017-08-07 19:10:56 +0000278 let InsDPP = (ins DstRCDPP:$old,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000279 Src0DPP:$src0,
280 Src1DPP:$src1,
Sam Koltone66365e2016-12-27 10:06:42 +0000281 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
282 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
283 let HasExt = 1;
Sam Koltonf7659d712017-05-23 10:08:55 +0000284 let HasSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000285}
286
287// Read in from vcc or arbitrary SGPR
288def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
289 let Src0RC32 = VCSrc_b32; // See comment in def VOP2b_I32_I1_I32_I32_I1 above.
290 let Asm32 = "$vdst, $src0, $src1, vcc";
291 let Asm64 = "$vdst, $src0, $src1, $src2";
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000292 let AsmSDWA = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
293 let AsmSDWA9 = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
294 let AsmDPP = "$vdst, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
295
Valery Pykhtin355103f2016-09-23 09:08:07 +0000296 let Outs32 = (outs DstRC:$vdst);
297 let Outs64 = (outs DstRC:$vdst);
298
299 // Suppress src2 implied by type since the 32-bit encoding uses an
300 // implicit VCC use.
301 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000302
303 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
304 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
305 clampmod:$clamp,
306 dst_sel:$dst_sel, dst_unused:$dst_unused,
307 src0_sel:$src0_sel, src1_sel:$src1_sel);
308
309 let InsDPP = (ins DstRCDPP:$old,
310 Src0DPP:$src0,
311 Src1DPP:$src1,
312 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
313 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
314 let HasExt = 1;
315 let HasSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000316}
317
318def VOP_READLANE : VOPProfile<[i32, i32, i32]> {
319 let Outs32 = (outs SReg_32:$vdst);
320 let Outs64 = Outs32;
321 let Ins32 = (ins VGPR_32:$src0, SCSrc_b32:$src1);
322 let Ins64 = Ins32;
323 let Asm32 = " $vdst, $src0, $src1";
324 let Asm64 = Asm32;
Sam Koltonca5a30e2017-06-22 12:42:14 +0000325 let HasExt = 0;
326 let HasSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000327}
328
Tim Renouf2a99fa22018-02-28 19:10:32 +0000329def VOP_WRITELANE : VOPProfile<[i32, i32, i32, i32]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000330 let Outs32 = (outs VGPR_32:$vdst);
331 let Outs64 = Outs32;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000332 let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1, VGPR_32:$vdst_in);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000333 let Ins64 = Ins32;
334 let Asm32 = " $vdst, $src0, $src1";
335 let Asm64 = Asm32;
Sam Koltonca5a30e2017-06-22 12:42:14 +0000336 let HasExt = 0;
337 let HasSDWA9 = 0;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000338 let HasSrc2 = 0;
339 let HasSrc2Mods = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000340}
341
342//===----------------------------------------------------------------------===//
343// VOP2 Instructions
344//===----------------------------------------------------------------------===//
345
Alexander Timofeev36617f012018-09-21 10:31:22 +0000346let SubtargetPredicate = isGCN, Predicates = [isGCN] in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000347
348defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000349def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, []>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000350
351let isCommutable = 1 in {
352defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>;
353defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>;
354defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">;
355defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>;
356defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000357defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_i24>;
358defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_i24>;
359defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_u24>;
360defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_u24>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000361defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum>;
362defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000363defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smin>;
364defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smax>;
365defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umin>;
366defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umax>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000367defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">;
368defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">;
369defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000370defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, and>;
371defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, or>;
372defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, xor>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000373
374let Constraints = "$vdst = $src2", DisableEncoding="$src2",
375 isConvertibleToThreeAddress = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000376defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000377}
378
Alexander Timofeev36617f012018-09-21 10:31:22 +0000379def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, []>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000380
381// No patterns so that the scalar instructions are always selected.
382// The scalar versions will be replaced with vector when needed later.
383
384// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
385// but the VI instructions behave the same as the SI versions.
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000386defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_add_i32", 1>;
387defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>;
388defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>;
389defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_addc_u32", 1>;
390defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>;
391defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000392
393
394let SubtargetPredicate = HasAddNoCarryInsts in {
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000395defm V_ADD_U32 : VOP2Inst <"v_add_u32", VOP_I32_I32_I32, null_frag, "v_add_u32", 1>;
396defm V_SUB_U32 : VOP2Inst <"v_sub_u32", VOP_I32_I32_I32, null_frag, "v_sub_u32", 1>;
397defm V_SUBREV_U32 : VOP2Inst <"v_subrev_u32", VOP_I32_I32_I32, null_frag, "v_sub_u32", 1>;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000398}
399
Valery Pykhtin355103f2016-09-23 09:08:07 +0000400} // End isCommutable = 1
401
402// These are special and do not read the exec mask.
403let isConvergent = 1, Uses = []<Register> in {
404def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE,
Alexander Timofeev36617f012018-09-21 10:31:22 +0000405 [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))]>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000406
Tim Renouf2a99fa22018-02-28 19:10:32 +0000407let Constraints = "$vdst = $vdst_in", DisableEncoding="$vdst_in" in {
408def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE,
Alexander Timofeev36617f012018-09-21 10:31:22 +0000409 [(set i32:$vdst, (int_amdgcn_writelane i32:$src0, i32:$src1, i32:$vdst_in))]>;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000410} // End $vdst = $vdst_in, DisableEncoding $vdst_in
Valery Pykhtin355103f2016-09-23 09:08:07 +0000411} // End isConvergent = 1
412
Sam Koltonca5a30e2017-06-22 12:42:14 +0000413defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
414defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
415defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_lo>;
416defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_hi>;
417defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_NO_EXT<VOP_F32_F32_I32>, AMDGPUldexp>;
418defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_NO_EXT<VOP_I32_F32_I32>>; // TODO: set "Uses = dst"
Matt Arsenault709374d2018-08-01 20:13:58 +0000419defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_i16_f32>;
420defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_u16_f32>;
421defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_NO_EXT<VOP_V2F16_F32_F32>, AMDGPUpkrtz_f16_f32>;
422defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_u16_u32>;
423defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_i16_i32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000424
Alexander Timofeev36617f012018-09-21 10:31:22 +0000425} // End SubtargetPredicate = isGCN, Predicates = [isGCN]
Valery Pykhtin355103f2016-09-23 09:08:07 +0000426
Matt Arsenault90c75932017-10-03 00:06:41 +0000427def : GCNPat<
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000428 (AMDGPUadde i32:$src0, i32:$src1, i1:$src2),
429 (V_ADDC_U32_e64 $src0, $src1, $src2)
430>;
431
Matt Arsenault90c75932017-10-03 00:06:41 +0000432def : GCNPat<
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000433 (AMDGPUsube i32:$src0, i32:$src1, i1:$src2),
434 (V_SUBB_U32_e64 $src0, $src1, $src2)
435>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000436
437// These instructions only exist on SI and CI
Alexander Timofeev36617f012018-09-21 10:31:22 +0000438let SubtargetPredicate = isSICI, Predicates = [isSICI] in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000439
440defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>;
441defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>;
442
443let isCommutable = 1 in {
444defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000445defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, srl>;
446defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, sra>;
447defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, shl>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000448} // End isCommutable = 1
449
Alexander Timofeev36617f012018-09-21 10:31:22 +0000450} // End let SubtargetPredicate = SICI, Predicates = [isSICI]
451
452class DivergentBinOp<SDPatternOperator Op, VOP_Pseudo Inst> :
453 GCNPat<
454 (getDivergentFrag<Op>.ret Inst.Pfl.Src0VT:$src0, Inst.Pfl.Src1VT:$src1),
455 !if(!cast<Commutable_REV>(Inst).IsOrig,
456 (Inst $src0, $src1),
457 (Inst $src1, $src0)
458 )
459 >;
460
461let AddedComplexity = 1 in {
462 def : DivergentBinOp<srl, V_LSHRREV_B32_e64>;
463 def : DivergentBinOp<sra, V_ASHRREV_I32_e64>;
464 def : DivergentBinOp<shl, V_LSHLREV_B32_e64>;
465}
466
467let SubtargetPredicate = HasAddNoCarryInsts in {
468 def : DivergentBinOp<add, V_ADD_U32_e32>;
469 def : DivergentBinOp<sub, V_SUB_U32_e32>;
470 def : DivergentBinOp<sub, V_SUBREV_U32_e32>;
471}
472
473
474def : DivergentBinOp<add, V_ADD_I32_e32>;
475
476def : DivergentBinOp<add, V_ADD_I32_e64>;
477def : DivergentBinOp<sub, V_SUB_I32_e32>;
478
479def : DivergentBinOp<sub, V_SUBREV_I32_e32>;
480
481def : DivergentBinOp<srl, V_LSHRREV_B32_e32>;
482def : DivergentBinOp<sra, V_ASHRREV_I32_e32>;
483def : DivergentBinOp<shl, V_LSHLREV_B32_e32>;
484def : DivergentBinOp<adde, V_ADDC_U32_e32>;
485def : DivergentBinOp<sube, V_SUBB_U32_e32>;
486
487class divergent_i64_BinOp <SDPatternOperator Op, Instruction Inst> :
488 GCNPat<
489 (getDivergentFrag<Op>.ret i64:$src0, i64:$src1),
490 (REG_SEQUENCE VReg_64,
491 (Inst
492 (i32 (EXTRACT_SUBREG $src0, sub0)),
493 (i32 (EXTRACT_SUBREG $src1, sub0))
494 ), sub0,
495 (Inst
496 (i32 (EXTRACT_SUBREG $src0, sub1)),
497 (i32 (EXTRACT_SUBREG $src1, sub1))
498 ), sub1
499 )
500 >;
501
502def : divergent_i64_BinOp <and, V_AND_B32_e32>;
503def : divergent_i64_BinOp <or, V_OR_B32_e32>;
504def : divergent_i64_BinOp <xor, V_XOR_B32_e32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000505
Sam Koltonf7659d712017-05-23 10:08:55 +0000506let SubtargetPredicate = Has16BitInsts in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000507
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000508def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000509defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>;
510defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000511defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000512defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000513
514let isCommutable = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000515defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>;
516defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000517defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000518defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000519def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000520defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>;
521defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>;
Matt Arsenault6c06a6f2016-12-08 19:52:38 +0000522defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000523defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000524defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum>;
525defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000526defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>;
527defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>;
528defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>;
529defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000530
531let Constraints = "$vdst = $src2", DisableEncoding="$src2",
532 isConvertibleToThreeAddress = 1 in {
533defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>;
534}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000535} // End isCommutable = 1
536
Sam Koltonf7659d712017-05-23 10:08:55 +0000537} // End SubtargetPredicate = Has16BitInsts
Valery Pykhtin355103f2016-09-23 09:08:07 +0000538
Matt Arsenault0084adc2018-04-30 19:08:16 +0000539let SubtargetPredicate = HasDLInsts in {
540
541defm V_XNOR_B32 : VOP2Inst <"v_xnor_b32", VOP_I32_I32_I32>;
542
543let Constraints = "$vdst = $src2",
544 DisableEncoding="$src2",
545 isConvertibleToThreeAddress = 1,
546 isCommutable = 1 in {
547defm V_FMAC_F32 : VOP2Inst <"v_fmac_f32", VOP_MAC_F32>;
548}
549
550} // End SubtargetPredicate = HasDLInsts
551
Tom Stellard115a6152016-11-10 16:02:37 +0000552// Note: 16-bit instructions produce a 0 result in the high 16-bits.
553multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst> {
554
Matt Arsenault90c75932017-10-03 00:06:41 +0000555def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000556 (op i16:$src0, i16:$src1),
557 (inst $src0, $src1)
558>;
559
Matt Arsenault90c75932017-10-03 00:06:41 +0000560def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000561 (i32 (zext (op i16:$src0, i16:$src1))),
562 (inst $src0, $src1)
563>;
564
Matt Arsenault90c75932017-10-03 00:06:41 +0000565def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000566 (i64 (zext (op i16:$src0, i16:$src1))),
567 (REG_SEQUENCE VReg_64,
568 (inst $src0, $src1), sub0,
569 (V_MOV_B32_e32 (i32 0)), sub1)
570>;
571
572}
573
574multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst> {
575
Matt Arsenault90c75932017-10-03 00:06:41 +0000576def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000577 (op i16:$src0, i16:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000578 (inst $src1, $src0)
579>;
580
Matt Arsenault90c75932017-10-03 00:06:41 +0000581def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000582 (i32 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000583 (inst $src1, $src0)
584>;
585
586
Matt Arsenault90c75932017-10-03 00:06:41 +0000587def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000588 (i64 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000589 (REG_SEQUENCE VReg_64,
590 (inst $src1, $src0), sub0,
591 (V_MOV_B32_e32 (i32 0)), sub1)
592>;
593}
594
Matt Arsenault90c75932017-10-03 00:06:41 +0000595class ZExt_i16_i1_Pat <SDNode ext> : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +0000596 (i16 (ext i1:$src)),
597 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src)
598>;
599
Sam Koltonf7659d712017-05-23 10:08:55 +0000600let Predicates = [Has16BitInsts] in {
Tom Stellard115a6152016-11-10 16:02:37 +0000601
Matt Arsenault27c06292016-12-09 06:19:12 +0000602defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>;
603defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>;
604defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>;
605defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>;
606defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>;
607defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>;
608defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000609
Matt Arsenault90c75932017-10-03 00:06:41 +0000610def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000611 (and i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000612 (V_AND_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000613>;
614
Matt Arsenault90c75932017-10-03 00:06:41 +0000615def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000616 (or i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000617 (V_OR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000618>;
619
Matt Arsenault90c75932017-10-03 00:06:41 +0000620def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000621 (xor i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000622 (V_XOR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000623>;
Tom Stellard115a6152016-11-10 16:02:37 +0000624
Matt Arsenault94163282016-12-22 16:36:25 +0000625defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>;
626defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>;
627defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000628
629def : ZExt_i16_i1_Pat<zext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000630def : ZExt_i16_i1_Pat<anyext>;
631
Matt Arsenault90c75932017-10-03 00:06:41 +0000632def : GCNPat <
Tom Stellardd23de362016-11-15 21:25:56 +0000633 (i16 (sext i1:$src)),
634 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src)
635>;
636
Matt Arsenaultaf635242017-01-30 19:30:24 +0000637// Undo sub x, c -> add x, -c canonicalization since c is more likely
638// an inline immediate than -c.
639// TODO: Also do for 64-bit.
Matt Arsenault90c75932017-10-03 00:06:41 +0000640def : GCNPat<
Matt Arsenaultaf635242017-01-30 19:30:24 +0000641 (add i16:$src0, (i16 NegSubInlineConst16:$src1)),
642 (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1)
643>;
644
Sam Koltonf7659d712017-05-23 10:08:55 +0000645} // End Predicates = [Has16BitInsts]
Tom Stellard115a6152016-11-10 16:02:37 +0000646
Valery Pykhtin355103f2016-09-23 09:08:07 +0000647//===----------------------------------------------------------------------===//
648// SI
649//===----------------------------------------------------------------------===//
650
651let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
652
653multiclass VOP2_Real_si <bits<6> op> {
654 def _si :
655 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
656 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
657}
658
659multiclass VOP2_Real_MADK_si <bits<6> op> {
660 def _si : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
661 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
662}
663
664multiclass VOP2_Real_e32_si <bits<6> op> {
665 def _e32_si :
666 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>,
667 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
668}
669
670multiclass VOP2_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
671 def _e64_si :
672 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
673 VOP3e_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
674}
675
676multiclass VOP2be_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
677 def _e64_si :
678 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
679 VOP3be_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
680}
681
682} // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI"
683
684defm V_CNDMASK_B32 : VOP2_Real_e32e64_si <0x0>;
685defm V_ADD_F32 : VOP2_Real_e32e64_si <0x3>;
686defm V_SUB_F32 : VOP2_Real_e32e64_si <0x4>;
687defm V_SUBREV_F32 : VOP2_Real_e32e64_si <0x5>;
688defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_si <0x7>;
689defm V_MUL_F32 : VOP2_Real_e32e64_si <0x8>;
690defm V_MUL_I32_I24 : VOP2_Real_e32e64_si <0x9>;
691defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_si <0xa>;
692defm V_MUL_U32_U24 : VOP2_Real_e32e64_si <0xb>;
693defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_si <0xc>;
694defm V_MIN_F32 : VOP2_Real_e32e64_si <0xf>;
695defm V_MAX_F32 : VOP2_Real_e32e64_si <0x10>;
696defm V_MIN_I32 : VOP2_Real_e32e64_si <0x11>;
697defm V_MAX_I32 : VOP2_Real_e32e64_si <0x12>;
698defm V_MIN_U32 : VOP2_Real_e32e64_si <0x13>;
699defm V_MAX_U32 : VOP2_Real_e32e64_si <0x14>;
700defm V_LSHRREV_B32 : VOP2_Real_e32e64_si <0x16>;
701defm V_ASHRREV_I32 : VOP2_Real_e32e64_si <0x18>;
702defm V_LSHLREV_B32 : VOP2_Real_e32e64_si <0x1a>;
703defm V_AND_B32 : VOP2_Real_e32e64_si <0x1b>;
704defm V_OR_B32 : VOP2_Real_e32e64_si <0x1c>;
705defm V_XOR_B32 : VOP2_Real_e32e64_si <0x1d>;
706defm V_MAC_F32 : VOP2_Real_e32e64_si <0x1f>;
707defm V_MADMK_F32 : VOP2_Real_MADK_si <0x20>;
708defm V_MADAK_F32 : VOP2_Real_MADK_si <0x21>;
709defm V_ADD_I32 : VOP2be_Real_e32e64_si <0x25>;
710defm V_SUB_I32 : VOP2be_Real_e32e64_si <0x26>;
711defm V_SUBREV_I32 : VOP2be_Real_e32e64_si <0x27>;
712defm V_ADDC_U32 : VOP2be_Real_e32e64_si <0x28>;
713defm V_SUBB_U32 : VOP2be_Real_e32e64_si <0x29>;
714defm V_SUBBREV_U32 : VOP2be_Real_e32e64_si <0x2a>;
715
716defm V_READLANE_B32 : VOP2_Real_si <0x01>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000717
Tim Renouf2a99fa22018-02-28 19:10:32 +0000718let InOperandList = (ins SSrc_b32:$src0, SCSrc_b32:$src1, VSrc_b32:$vdst_in) in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000719defm V_WRITELANE_B32 : VOP2_Real_si <0x02>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000720}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000721
722defm V_MAC_LEGACY_F32 : VOP2_Real_e32e64_si <0x6>;
723defm V_MIN_LEGACY_F32 : VOP2_Real_e32e64_si <0xd>;
724defm V_MAX_LEGACY_F32 : VOP2_Real_e32e64_si <0xe>;
725defm V_LSHR_B32 : VOP2_Real_e32e64_si <0x15>;
726defm V_ASHR_I32 : VOP2_Real_e32e64_si <0x17>;
727defm V_LSHL_B32 : VOP2_Real_e32e64_si <0x19>;
728
729defm V_BFM_B32 : VOP2_Real_e32e64_si <0x1e>;
730defm V_BCNT_U32_B32 : VOP2_Real_e32e64_si <0x22>;
731defm V_MBCNT_LO_U32_B32 : VOP2_Real_e32e64_si <0x23>;
732defm V_MBCNT_HI_U32_B32 : VOP2_Real_e32e64_si <0x24>;
733defm V_LDEXP_F32 : VOP2_Real_e32e64_si <0x2b>;
734defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e32e64_si <0x2c>;
735defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e32e64_si <0x2d>;
736defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e32e64_si <0x2e>;
737defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e32e64_si <0x2f>;
738defm V_CVT_PK_U16_U32 : VOP2_Real_e32e64_si <0x30>;
739defm V_CVT_PK_I16_I32 : VOP2_Real_e32e64_si <0x31>;
740
741
742//===----------------------------------------------------------------------===//
743// VI
744//===----------------------------------------------------------------------===//
745
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000746class VOP2_DPP <bits<6> op, VOP2_Pseudo ps, string OpName = ps.OpName, VOPProfile P = ps.Pfl> :
747 VOP_DPP <OpName, P> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000748 let Defs = ps.Defs;
749 let Uses = ps.Uses;
750 let SchedRW = ps.SchedRW;
751 let hasSideEffects = ps.hasSideEffects;
752
753 bits<8> vdst;
754 bits<8> src1;
755 let Inst{8-0} = 0xfa; //dpp
756 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
757 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
758 let Inst{30-25} = op;
759 let Inst{31} = 0x0; //encoding
760}
761
762let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
763
Valery Pykhtin355103f2016-09-23 09:08:07 +0000764multiclass VOP2_Real_MADK_vi <bits<6> op> {
765 def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
766 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
767}
768
769multiclass VOP2_Real_e32_vi <bits<6> op> {
770 def _e32_vi :
771 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>,
772 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
773}
774
775multiclass VOP2_Real_e64_vi <bits<10> op> {
776 def _e64_vi :
777 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
778 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
779}
780
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000781multiclass VOP2_Real_e64only_vi <bits<10> op> {
782 def _e64_vi :
783 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
784 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
785 // Hack to stop printing _e64
786 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64");
787 let OutOperandList = (outs VGPR_32:$vdst);
788 let AsmString = ps.Mnemonic # " " # ps.AsmOperands;
789 }
790}
791
Valery Pykhtin355103f2016-09-23 09:08:07 +0000792multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> :
793 VOP2_Real_e32_vi<op>,
794 VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>;
795
796} // End AssemblerPredicates = [isVI], DecoderNamespace = "VI"
Matt Arsenaultb4493e92017-02-10 02:42:31 +0000797
Sam Koltona568e3d2016-12-22 12:57:41 +0000798multiclass VOP2_SDWA_Real <bits<6> op> {
799 def _sdwa_vi :
800 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
801 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
802}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000803
Sam Koltonf7659d712017-05-23 10:08:55 +0000804multiclass VOP2_SDWA9_Real <bits<6> op> {
805 def _sdwa_gfx9 :
Sam Kolton549c89d2017-06-21 08:53:38 +0000806 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
807 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
Sam Koltonf7659d712017-05-23 10:08:55 +0000808}
809
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000810let AssemblerPredicates = [isVIOnly] in {
811
812multiclass VOP2be_Real_e32e64_vi_only <bits<6> op, string OpName, string AsmName> {
813 def _e32_vi :
814 VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.VI>,
815 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> {
816 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32");
817 let AsmString = AsmName # ps.AsmOperands;
818 let DecoderNamespace = "VI";
819 }
820 def _e64_vi :
821 VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.VI>,
822 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> {
823 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64");
824 let AsmString = AsmName # ps.AsmOperands;
825 let DecoderNamespace = "VI";
826 }
827 def _sdwa_vi :
828 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>,
829 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> {
830 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa");
831 let AsmString = AsmName # ps.AsmOperands;
832 }
833 def _dpp :
834 VOP2_DPP<op, !cast<VOP2_Pseudo>(OpName#"_e32"), AsmName>;
Sam Koltone66365e2016-12-27 10:06:42 +0000835}
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000836}
837
838let AssemblerPredicates = [isGFX9] in {
839
840multiclass VOP2be_Real_e32e64_gfx9 <bits<6> op, string OpName, string AsmName> {
841 def _e32_gfx9 :
842 VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.GFX9>,
843 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> {
844 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32");
845 let AsmString = AsmName # ps.AsmOperands;
846 let DecoderNamespace = "GFX9";
847 }
848 def _e64_gfx9 :
849 VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.GFX9>,
850 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> {
851 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64");
852 let AsmString = AsmName # ps.AsmOperands;
853 let DecoderNamespace = "GFX9";
854 }
855 def _sdwa_gfx9 :
856 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>,
857 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> {
858 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa");
859 let AsmString = AsmName # ps.AsmOperands;
860 }
861 def _dpp_gfx9 :
862 VOP2_DPP<op, !cast<VOP2_Pseudo>(OpName#"_e32"), AsmName> {
863 let DecoderNamespace = "SDWA9";
864 }
865}
866
867multiclass VOP2_Real_e32e64_gfx9 <bits<6> op> {
868 def _e32_gfx9 :
869 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX9>,
870 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>{
871 let DecoderNamespace = "GFX9";
872 }
873 def _e64_gfx9 :
874 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX9>,
875 VOP3e_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
876 let DecoderNamespace = "GFX9";
877 }
878 def _sdwa_gfx9 :
879 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
880 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> {
881 }
882 def _dpp_gfx9 :
883 VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")> {
884 let DecoderNamespace = "SDWA9";
885 }
886}
887
888} // AssemblerPredicates = [isGFX9]
Sam Koltone66365e2016-12-27 10:06:42 +0000889
Valery Pykhtin355103f2016-09-23 09:08:07 +0000890multiclass VOP2_Real_e32e64_vi <bits<6> op> :
Sam Koltonf7659d712017-05-23 10:08:55 +0000891 Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> {
Sam Koltona568e3d2016-12-22 12:57:41 +0000892 // For now left dpp only for asm/dasm
Valery Pykhtin355103f2016-09-23 09:08:07 +0000893 // TODO: add corresponding pseudo
Valery Pykhtin355103f2016-09-23 09:08:07 +0000894 def _dpp : VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")>;
895}
896
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000897defm V_CNDMASK_B32 : VOP2_Real_e32e64_vi <0x0>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000898defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>;
899defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>;
900defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>;
901defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>;
902defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>;
903defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>;
904defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>;
905defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>;
906defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>;
907defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>;
908defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>;
909defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>;
910defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>;
911defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>;
912defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>;
913defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>;
914defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>;
915defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>;
916defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>;
917defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>;
918defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>;
919defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>;
920defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>;
921defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>;
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000922
923defm V_ADD_U32 : VOP2be_Real_e32e64_vi_only <0x19, "V_ADD_I32", "v_add_u32">;
924defm V_SUB_U32 : VOP2be_Real_e32e64_vi_only <0x1a, "V_SUB_I32", "v_sub_u32">;
925defm V_SUBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1b, "V_SUBREV_I32", "v_subrev_u32">;
926defm V_ADDC_U32 : VOP2be_Real_e32e64_vi_only <0x1c, "V_ADDC_U32", "v_addc_u32">;
927defm V_SUBB_U32 : VOP2be_Real_e32e64_vi_only <0x1d, "V_SUBB_U32", "v_subb_u32">;
928defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1e, "V_SUBBREV_U32", "v_subbrev_u32">;
929
930defm V_ADD_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x19, "V_ADD_I32", "v_add_co_u32">;
931defm V_SUB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1a, "V_SUB_I32", "v_sub_co_u32">;
932defm V_SUBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1b, "V_SUBREV_I32", "v_subrev_co_u32">;
933defm V_ADDC_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1c, "V_ADDC_U32", "v_addc_co_u32">;
934defm V_SUBB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1d, "V_SUBB_U32", "v_subb_co_u32">;
935defm V_SUBBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1e, "V_SUBBREV_U32", "v_subbrev_co_u32">;
936
937defm V_ADD_U32 : VOP2_Real_e32e64_gfx9 <0x34>;
938defm V_SUB_U32 : VOP2_Real_e32e64_gfx9 <0x35>;
939defm V_SUBREV_U32 : VOP2_Real_e32e64_gfx9 <0x36>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000940
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000941defm V_BFM_B32 : VOP2_Real_e64only_vi <0x293>;
942defm V_BCNT_U32_B32 : VOP2_Real_e64only_vi <0x28b>;
943defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64only_vi <0x28c>;
944defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64only_vi <0x28d>;
945defm V_LDEXP_F32 : VOP2_Real_e64only_vi <0x288>;
946defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>;
947defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>;
948defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>;
949defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64only_vi <0x296>;
950defm V_CVT_PK_U16_U32 : VOP2_Real_e64only_vi <0x297>;
951defm V_CVT_PK_I16_I32 : VOP2_Real_e64only_vi <0x298>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000952
953defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>;
954defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>;
955defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>;
956defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>;
957defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>;
958defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>;
959defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>;
960defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>;
961defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>;
962defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>;
963defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>;
964defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>;
965defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000966defm V_ASHRREV_I16 : VOP2_Real_e32e64_vi <0x2c>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000967defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>;
968defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>;
969defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>;
970defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>;
971defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>;
972defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>;
973defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>;
974
975let SubtargetPredicate = isVI in {
976
977// Aliases to simplify matching of floating-point instructions that
978// are VOP2 on SI and VOP3 on VI.
Sam Kolton4685b70a2017-07-18 14:23:26 +0000979class SI2_VI3Alias <string name, VOP3_Real inst> : InstAlias <
Valery Pykhtin355103f2016-09-23 09:08:07 +0000980 name#" $dst, $src0, $src1",
Sam Kolton4685b70a2017-07-18 14:23:26 +0000981 !if(inst.Pfl.HasOMod,
982 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0),
983 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0))
Valery Pykhtin355103f2016-09-23 09:08:07 +0000984>, PredicateControl {
985 let UseInstAsmMatchConverter = 0;
986 let AsmVariantName = AMDGPUAsmVariants.VOP3;
987}
988
989def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>;
990def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>;
991def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>;
992def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>;
993def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>;
994
995} // End SubtargetPredicate = isVI
Matt Arsenault0084adc2018-04-30 19:08:16 +0000996
997let SubtargetPredicate = HasDLInsts in {
998
999defm V_FMAC_F32 : VOP2_Real_e32e64_vi <0x3b>;
1000defm V_XNOR_B32 : VOP2_Real_e32e64_vi <0x3d>;
1001
1002} // End SubtargetPredicate = HasDLInsts