blob: 6b4a6993983ff1aa1fd5804cb4b8a62fd6b414a6 [file] [log] [blame]
Chris Lattner5930d3d2005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattner655e7df2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner655e7df2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Chengf55b7382008-01-05 00:41:47 +000016#include "X86MachineFunctionInfo.h"
Chris Lattner7c551262006-01-11 01:15:34 +000017#include "X86RegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000018#include "X86Subtarget.h"
Evan Cheng2dd2c652006-03-13 23:20:37 +000019#include "X86TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/ADT/Statistic.h"
Evan Cheng73a1ad92006-01-10 20:26:56 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000023#include "llvm/CodeGen/SelectionDAGISel.h"
Peter Collingbourne235c2752016-12-08 19:01:00 +000024#include "llvm/IR/ConstantRange.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000025#include "llvm/IR/Function.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/Instructions.h"
27#include "llvm/IR/Intrinsics.h"
28#include "llvm/IR/Type.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000029#include "llvm/Support/Debug.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000030#include "llvm/Support/ErrorHandling.h"
Craig Topperd0af7e82017-04-28 05:31:46 +000031#include "llvm/Support/KnownBits.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000032#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Target/TargetMachine.h"
35#include "llvm/Target/TargetOptions.h"
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +000036#include <stdint.h>
Chris Lattner655e7df2005-11-16 01:54:32 +000037using namespace llvm;
38
Chandler Carruth84e68b22014-04-22 02:41:26 +000039#define DEBUG_TYPE "x86-isel"
40
Chris Lattner1ef9cd42006-12-19 22:59:26 +000041STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
42
Chris Lattner655e7df2005-11-16 01:54:32 +000043//===----------------------------------------------------------------------===//
44// Pattern Matcher Implementation
45//===----------------------------------------------------------------------===//
46
47namespace {
Sanjay Patelb5723d02015-10-13 15:12:27 +000048 /// This corresponds to X86AddressMode, but uses SDValue's instead of register
49 /// numbers for the leaves of the matched tree.
Chris Lattner3f0f71b2005-11-19 02:11:08 +000050 struct X86ISelAddressMode {
51 enum {
52 RegBase,
Chris Lattneraa2372562006-05-24 17:04:05 +000053 FrameIndexBase
Chris Lattner3f0f71b2005-11-19 02:11:08 +000054 } BaseType;
55
Dan Gohman0fd54fb2010-04-29 23:30:41 +000056 // This is really a union, discriminated by BaseType!
57 SDValue Base_Reg;
58 int Base_FrameIndex;
Chris Lattner3f0f71b2005-11-19 02:11:08 +000059
60 unsigned Scale;
Chad Rosier24c19d22012-08-01 18:39:17 +000061 SDValue IndexReg;
Dan Gohman059c4fa2008-11-11 15:52:29 +000062 int32_t Disp;
Rafael Espindola3b2df102009-04-08 21:14:34 +000063 SDValue Segment;
Dan Gohmanbcaf6812010-04-15 01:51:59 +000064 const GlobalValue *GV;
65 const Constant *CP;
66 const BlockAddress *BlockAddr;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000067 const char *ES;
Rafael Espindola36b718f2015-06-22 17:46:53 +000068 MCSymbol *MCSym;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000069 int JT;
Evan Cheng77d86ff2006-02-25 10:09:08 +000070 unsigned Align; // CP alignment.
Chris Lattnerbd7e26d2009-06-26 05:51:45 +000071 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattner3f0f71b2005-11-19 02:11:08 +000072
73 X86ISelAddressMode()
Rafael Espindola36b718f2015-06-22 17:46:53 +000074 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
75 Segment(), GV(nullptr), CP(nullptr), BlockAddr(nullptr), ES(nullptr),
76 MCSym(nullptr), JT(-1), Align(0), SymbolFlags(X86II::MO_NO_FLAG) {}
Dan Gohman4e3e3de2009-02-07 00:43:41 +000077
78 bool hasSymbolicDisplacement() const {
Craig Topper062a2ba2014-04-25 05:30:21 +000079 return GV != nullptr || CP != nullptr || ES != nullptr ||
Rafael Espindola36b718f2015-06-22 17:46:53 +000080 MCSym != nullptr || JT != -1 || BlockAddr != nullptr;
Dan Gohman4e3e3de2009-02-07 00:43:41 +000081 }
Chad Rosier24c19d22012-08-01 18:39:17 +000082
Chris Lattnerfea81da2009-06-27 04:16:01 +000083 bool hasBaseOrIndexReg() const {
Tim Northover97347a82013-09-19 11:33:53 +000084 return BaseType == FrameIndexBase ||
Craig Topper062a2ba2014-04-25 05:30:21 +000085 IndexReg.getNode() != nullptr || Base_Reg.getNode() != nullptr;
Chris Lattnerfea81da2009-06-27 04:16:01 +000086 }
Chad Rosier24c19d22012-08-01 18:39:17 +000087
Sanjay Patelb5723d02015-10-13 15:12:27 +000088 /// Return true if this addressing mode is already RIP-relative.
Chris Lattnerfea81da2009-06-27 04:16:01 +000089 bool isRIPRelative() const {
90 if (BaseType != RegBase) return false;
91 if (RegisterSDNode *RegNode =
Dan Gohman0fd54fb2010-04-29 23:30:41 +000092 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattnerfea81da2009-06-27 04:16:01 +000093 return RegNode->getReg() == X86::RIP;
94 return false;
95 }
Chad Rosier24c19d22012-08-01 18:39:17 +000096
Chris Lattnerfea81da2009-06-27 04:16:01 +000097 void setBaseReg(SDValue Reg) {
98 BaseType = RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +000099 Base_Reg = Reg;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000100 }
Dan Gohman4e3e3de2009-02-07 00:43:41 +0000101
Aaron Ballman615eb472017-10-15 14:32:27 +0000102#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Craig Topper25007c42018-03-16 21:10:07 +0000103 void dump(SelectionDAG *DAG = nullptr) {
David Greenedbdb1b22010-01-05 01:29:08 +0000104 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000105 dbgs() << "Base_Reg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000106 if (Base_Reg.getNode())
Craig Topper25007c42018-03-16 21:10:07 +0000107 Base_Reg.getNode()->dump(DAG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000108 else
Craig Toppereff84ed2017-12-22 17:18:10 +0000109 dbgs() << "nul\n";
110 if (BaseType == FrameIndexBase)
111 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n';
112 dbgs() << " Scale " << Scale << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000113 << "IndexReg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000114 if (IndexReg.getNode())
Craig Topper25007c42018-03-16 21:10:07 +0000115 IndexReg.getNode()->dump(DAG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000116 else
Craig Toppereff84ed2017-12-22 17:18:10 +0000117 dbgs() << "nul\n";
David Greenedbdb1b22010-01-05 01:29:08 +0000118 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000119 << "GV ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000120 if (GV)
121 GV->dump();
122 else
David Greenedbdb1b22010-01-05 01:29:08 +0000123 dbgs() << "nul";
124 dbgs() << " CP ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000125 if (CP)
126 CP->dump();
127 else
David Greenedbdb1b22010-01-05 01:29:08 +0000128 dbgs() << "nul";
129 dbgs() << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000130 << "ES ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000131 if (ES)
David Greenedbdb1b22010-01-05 01:29:08 +0000132 dbgs() << ES;
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000133 else
David Greenedbdb1b22010-01-05 01:29:08 +0000134 dbgs() << "nul";
Rafael Espindola36b718f2015-06-22 17:46:53 +0000135 dbgs() << " MCSym ";
136 if (MCSym)
137 dbgs() << MCSym;
138 else
139 dbgs() << "nul";
David Greenedbdb1b22010-01-05 01:29:08 +0000140 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesendafdbf72008-08-11 23:46:25 +0000141 }
Manman Ren742534c2012-09-06 19:06:06 +0000142#endif
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000143 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000144}
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000145
146namespace {
Chris Lattner655e7df2005-11-16 01:54:32 +0000147 //===--------------------------------------------------------------------===//
Sanjay Patelb5723d02015-10-13 15:12:27 +0000148 /// ISel - X86-specific code to select X86 machine instructions for
Chris Lattner655e7df2005-11-16 01:54:32 +0000149 /// SelectionDAG operations.
150 ///
Craig Topper26eec092014-03-31 06:22:15 +0000151 class X86DAGToDAGISel final : public SelectionDAGISel {
Sanjay Patelb5723d02015-10-13 15:12:27 +0000152 /// Keep a pointer to the X86Subtarget around so that we can
Chris Lattner655e7df2005-11-16 01:54:32 +0000153 /// make the right decision when generating code for different targets.
154 const X86Subtarget *Subtarget;
Evan Cheng5588de92006-02-18 00:15:05 +0000155
Sanjay Patelb5723d02015-10-13 15:12:27 +0000156 /// If true, selector should try to optimize for code size instead of
157 /// performance.
Evan Cheng7d6fa972008-09-26 23:41:32 +0000158 bool OptForSize;
159
Hans Wennborg4ae51192016-03-25 01:10:56 +0000160 /// If true, selector should try to optimize for minimum code size.
161 bool OptForMinSize;
162
Chris Lattner655e7df2005-11-16 01:54:32 +0000163 public:
Bill Wendling026e5d72009-04-29 23:29:43 +0000164 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Hans Wennborg4ae51192016-03-25 01:10:56 +0000165 : SelectionDAGISel(tm, OptLevel), OptForSize(false),
Matt Morehouse9e658c92017-12-01 22:20:26 +0000166 OptForMinSize(false) {}
Chris Lattner655e7df2005-11-16 01:54:32 +0000167
Mehdi Amini117296c2016-10-01 02:56:57 +0000168 StringRef getPassName() const override {
Chris Lattner655e7df2005-11-16 01:54:32 +0000169 return "X86 DAG->DAG Instruction Selection";
170 }
171
Eric Christopher4f09c592014-05-22 01:53:26 +0000172 bool runOnMachineFunction(MachineFunction &MF) override {
173 // Reset the subtarget each time through.
Eric Christopher05b81972015-02-02 17:38:43 +0000174 Subtarget = &MF.getSubtarget<X86Subtarget>();
Eric Christopher4f09c592014-05-22 01:53:26 +0000175 SelectionDAGISel::runOnMachineFunction(MF);
176 return true;
177 }
178
Craig Topper2d9361e2014-03-09 07:44:38 +0000179 void EmitFunctionEntryCode() override;
Anton Korobeynikov90910742007-09-25 21:52:30 +0000180
Craig Topper2d9361e2014-03-09 07:44:38 +0000181 bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const override;
Evan Cheng5e73ff22010-02-15 19:41:07 +0000182
Craig Topper2d9361e2014-03-09 07:44:38 +0000183 void PreprocessISelDAG() override;
Craig Toppere6913ec2018-03-16 17:13:42 +0000184 void PostprocessISelDAG() override;
Chris Lattnerf98f1242010-03-02 06:34:30 +0000185
Chris Lattner655e7df2005-11-16 01:54:32 +0000186// Include the pieces autogenerated from the target description.
187#include "X86GenDAGISel.inc"
188
189 private:
Justin Bogner593741d2016-05-10 23:55:37 +0000190 void Select(SDNode *N) override;
Chris Lattner655e7df2005-11-16 01:54:32 +0000191
Sanjay Patel85030aa2015-10-13 16:23:00 +0000192 bool foldOffsetIntoAddress(uint64_t Offset, X86ISelAddressMode &AM);
193 bool matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM);
194 bool matchWrapper(SDValue N, X86ISelAddressMode &AM);
195 bool matchAddress(SDValue N, X86ISelAddressMode &AM);
Craig Topperc314f462017-11-13 17:53:59 +0000196 bool matchVectorAddress(SDValue N, X86ISelAddressMode &AM);
Sanjay Patelefab8b02015-10-21 18:56:06 +0000197 bool matchAdd(SDValue N, X86ISelAddressMode &AM, unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000198 bool matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +0000199 unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000200 bool matchAddressBase(SDValue N, X86ISelAddressMode &AM);
201 bool selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000202 SDValue &Scale, SDValue &Index, SDValue &Disp,
203 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000204 bool selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000205 SDValue &Scale, SDValue &Index, SDValue &Disp,
206 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000207 bool selectMOV64Imm32(SDValue N, SDValue &Imm);
208 bool selectLEAAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000209 SDValue &Scale, SDValue &Index, SDValue &Disp,
210 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000211 bool selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +0000212 SDValue &Scale, SDValue &Index, SDValue &Disp,
213 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000214 bool selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000215 SDValue &Scale, SDValue &Index, SDValue &Disp,
216 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000217 bool selectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattnerafac7dad2010-02-16 22:35:06 +0000218 SDValue &Base, SDValue &Scale,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000219 SDValue &Index, SDValue &Disp,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000220 SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +0000221 SDValue &NodeWithChain);
Peter Collingbourne32ab3a82016-11-09 23:53:43 +0000222 bool selectRelocImm(SDValue N, SDValue &Op);
Chad Rosier24c19d22012-08-01 18:39:17 +0000223
Craig Topper78a77042017-11-08 20:17:33 +0000224 bool tryFoldLoad(SDNode *Root, SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000225 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000226 SDValue &Index, SDValue &Disp,
227 SDValue &Segment);
Chad Rosier24c19d22012-08-01 18:39:17 +0000228
Craig Topper78a77042017-11-08 20:17:33 +0000229 // Convience method where P is also root.
230 bool tryFoldLoad(SDNode *P, SDValue N,
231 SDValue &Base, SDValue &Scale,
232 SDValue &Index, SDValue &Disp,
233 SDValue &Segment) {
234 return tryFoldLoad(P, P, N, Base, Scale, Index, Disp, Segment);
235 }
236
Sanjay Patelb5723d02015-10-13 15:12:27 +0000237 /// Implement addressing mode selection for inline asm expressions.
Craig Topper2d9361e2014-03-09 07:44:38 +0000238 bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Daniel Sanders60f1db02015-03-13 12:45:09 +0000239 unsigned ConstraintID,
Craig Topper2d9361e2014-03-09 07:44:38 +0000240 std::vector<SDValue> &OutOps) override;
Chad Rosier24c19d22012-08-01 18:39:17 +0000241
Sanjay Patel85030aa2015-10-13 16:23:00 +0000242 void emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000243
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000244 inline void getAddressOperands(X86ISelAddressMode &AM, const SDLoc &DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000245 SDValue &Base, SDValue &Scale,
246 SDValue &Index, SDValue &Disp,
247 SDValue &Segment) {
Eric Christopherb17140d2014-10-08 07:32:17 +0000248 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
Mehdi Amini44ede332015-07-09 02:09:04 +0000249 ? CurDAG->getTargetFrameIndex(
250 AM.Base_FrameIndex,
251 TLI->getPointerTy(CurDAG->getDataLayout()))
Eric Christopherb17140d2014-10-08 07:32:17 +0000252 : AM.Base_Reg;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000253 Scale = getI8Imm(AM.Scale, DL);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000254 Index = AM.IndexReg;
Sanjay Patelb5723d02015-10-13 15:12:27 +0000255 // These are 32-bit even in 64-bit mode since RIP-relative offset
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000256 // is 32-bit.
257 if (AM.GV)
Andrew Trickef9de2a2013-05-25 02:42:55 +0000258 Disp = CurDAG->getTargetGlobalAddress(AM.GV, SDLoc(),
Devang Patela3ca21b2010-07-06 22:08:15 +0000259 MVT::i32, AM.Disp,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000260 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000261 else if (AM.CP)
Owen Anderson9f944592009-08-11 20:47:22 +0000262 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000263 AM.Align, AM.Disp, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000264 else if (AM.ES) {
265 assert(!AM.Disp && "Non-zero displacement is ignored with ES.");
Owen Anderson9f944592009-08-11 20:47:22 +0000266 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Rafael Espindola36b718f2015-06-22 17:46:53 +0000267 } else if (AM.MCSym) {
268 assert(!AM.Disp && "Non-zero displacement is ignored with MCSym.");
269 assert(AM.SymbolFlags == 0 && "oo");
270 Disp = CurDAG->getMCSymbol(AM.MCSym, MVT::i32);
Michael Liaoabb87d42012-09-12 21:43:09 +0000271 } else if (AM.JT != -1) {
272 assert(!AM.Disp && "Non-zero displacement is ignored with JT.");
Owen Anderson9f944592009-08-11 20:47:22 +0000273 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000274 } else if (AM.BlockAddr)
275 Disp = CurDAG->getTargetBlockAddress(AM.BlockAddr, MVT::i32, AM.Disp,
276 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000277 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000278 Disp = CurDAG->getTargetConstant(AM.Disp, DL, MVT::i32);
Rafael Espindola3b2df102009-04-08 21:14:34 +0000279
280 if (AM.Segment.getNode())
281 Segment = AM.Segment;
282 else
Owen Anderson9f944592009-08-11 20:47:22 +0000283 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000284 }
285
Michael Kuperstein243c0732015-08-11 14:10:58 +0000286 // Utility function to determine whether we should avoid selecting
287 // immediate forms of instructions for better code size or not.
288 // At a high level, we'd like to avoid such instructions when
289 // we have similar constants used within the same basic block
290 // that can be kept in a register.
291 //
292 bool shouldAvoidImmediateInstFormsForSize(SDNode *N) const {
293 uint32_t UseCount = 0;
294
295 // Do not want to hoist if we're not optimizing for size.
296 // TODO: We'd like to remove this restriction.
297 // See the comment in X86InstrInfo.td for more info.
298 if (!OptForSize)
299 return false;
300
301 // Walk all the users of the immediate.
302 for (SDNode::use_iterator UI = N->use_begin(),
303 UE = N->use_end(); (UI != UE) && (UseCount < 2); ++UI) {
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000304
Michael Kuperstein243c0732015-08-11 14:10:58 +0000305 SDNode *User = *UI;
306
307 // This user is already selected. Count it as a legitimate use and
308 // move on.
309 if (User->isMachineOpcode()) {
310 UseCount++;
311 continue;
312 }
313
314 // We want to count stores of immediates as real uses.
315 if (User->getOpcode() == ISD::STORE &&
316 User->getOperand(1).getNode() == N) {
317 UseCount++;
318 continue;
319 }
320
321 // We don't currently match users that have > 2 operands (except
322 // for stores, which are handled above)
323 // Those instruction won't match in ISEL, for now, and would
324 // be counted incorrectly.
325 // This may change in the future as we add additional instruction
326 // types.
327 if (User->getNumOperands() != 2)
328 continue;
Justin Bognerb0126992016-05-05 23:19:08 +0000329
Michael Kuperstein243c0732015-08-11 14:10:58 +0000330 // Immediates that are used for offsets as part of stack
331 // manipulation should be left alone. These are typically
332 // used to indicate SP offsets for argument passing and
333 // will get pulled into stores/pushes (implicitly).
334 if (User->getOpcode() == X86ISD::ADD ||
335 User->getOpcode() == ISD::ADD ||
336 User->getOpcode() == X86ISD::SUB ||
337 User->getOpcode() == ISD::SUB) {
338
339 // Find the other operand of the add/sub.
340 SDValue OtherOp = User->getOperand(0);
341 if (OtherOp.getNode() == N)
342 OtherOp = User->getOperand(1);
343
344 // Don't count if the other operand is SP.
345 RegisterSDNode *RegNode;
346 if (OtherOp->getOpcode() == ISD::CopyFromReg &&
347 (RegNode = dyn_cast_or_null<RegisterSDNode>(
348 OtherOp->getOperand(1).getNode())))
349 if ((RegNode->getReg() == X86::ESP) ||
350 (RegNode->getReg() == X86::RSP))
351 continue;
352 }
353
354 // ... otherwise, count this and move on.
355 UseCount++;
356 }
357
358 // If we have more than 1 use, then recommend for hoisting.
359 return (UseCount > 1);
360 }
361
Sanjay Patelb5723d02015-10-13 15:12:27 +0000362 /// Return a target constant with the specified value of type i8.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000363 inline SDValue getI8Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000364 return CurDAG->getTargetConstant(Imm, DL, MVT::i8);
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000365 }
366
Sanjay Patelb5723d02015-10-13 15:12:27 +0000367 /// Return a target constant with the specified value, of type i32.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000368 inline SDValue getI32Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000369 return CurDAG->getTargetConstant(Imm, DL, MVT::i32);
Chris Lattner655e7df2005-11-16 01:54:32 +0000370 }
Evan Chengd49cc362006-02-10 22:24:32 +0000371
Craig Topper2b2d8c52018-02-15 19:57:35 +0000372 /// Return a target constant with the specified value, of type i64.
373 inline SDValue getI64Imm(uint64_t Imm, const SDLoc &DL) {
374 return CurDAG->getTargetConstant(Imm, DL, MVT::i64);
375 }
376
Craig Topper092c2f42017-09-23 05:34:07 +0000377 SDValue getExtractVEXTRACTImmediate(SDNode *N, unsigned VecWidth,
378 const SDLoc &DL) {
379 assert((VecWidth == 128 || VecWidth == 256) && "Unexpected vector width");
380 uint64_t Index = N->getConstantOperandVal(1);
381 MVT VecVT = N->getOperand(0).getSimpleValueType();
Craig Topper9563cab2017-10-08 01:33:42 +0000382 return getI8Imm((Index * VecVT.getScalarSizeInBits()) / VecWidth, DL);
Craig Topper092c2f42017-09-23 05:34:07 +0000383 }
384
385 SDValue getInsertVINSERTImmediate(SDNode *N, unsigned VecWidth,
386 const SDLoc &DL) {
387 assert((VecWidth == 128 || VecWidth == 256) && "Unexpected vector width");
388 uint64_t Index = N->getConstantOperandVal(2);
389 MVT VecVT = N->getSimpleValueType(0);
Craig Topper9563cab2017-10-08 01:33:42 +0000390 return getI8Imm((Index * VecVT.getScalarSizeInBits()) / VecWidth, DL);
Craig Topper092c2f42017-09-23 05:34:07 +0000391 }
392
Sanjay Patelb5723d02015-10-13 15:12:27 +0000393 /// Return an SDNode that returns the value of the global base register.
394 /// Output instructions required to initialize the global base register,
395 /// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +0000396 SDNode *getGlobalBaseReg();
Evan Cheng5588de92006-02-18 00:15:05 +0000397
Sanjay Patelb5723d02015-10-13 15:12:27 +0000398 /// Return a reference to the TargetMachine, casted to the target-specific
399 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000400 const X86TargetMachine &getTargetMachine() const {
Dan Gohman4751bb92009-06-03 20:20:00 +0000401 return static_cast<const X86TargetMachine &>(TM);
402 }
403
Sanjay Patelb5723d02015-10-13 15:12:27 +0000404 /// Return a reference to the TargetInstrInfo, casted to the target-specific
405 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000406 const X86InstrInfo *getInstrInfo() const {
Eric Christopher05b81972015-02-02 17:38:43 +0000407 return Subtarget->getInstrInfo();
Dan Gohman4751bb92009-06-03 20:20:00 +0000408 }
Adam Nemetff63a2d2014-10-03 20:00:34 +0000409
410 /// \brief Address-mode matching performs shift-of-and to and-of-shift
411 /// reassociation in order to expose more scaled addressing
412 /// opportunities.
413 bool ComplexPatternFuncMutatesDAG() const override {
414 return true;
415 }
Peter Collingbourneef089bd2017-02-09 22:02:28 +0000416
417 bool isSExtAbsoluteSymbolRef(unsigned Width, SDNode *N) const;
418
419 /// Returns whether this is a relocatable immediate in the range
420 /// [-2^Width .. 2^Width-1].
421 template <unsigned Width> bool isSExtRelocImm(SDNode *N) const {
422 if (auto *CN = dyn_cast<ConstantSDNode>(N))
423 return isInt<Width>(CN->getSExtValue());
424 return isSExtAbsoluteSymbolRef(Width, N);
425 }
Craig Topper4de6f582017-08-19 23:21:22 +0000426
427 // Indicates we should prefer to use a non-temporal load for this load.
428 bool useNonTemporalLoad(LoadSDNode *N) const {
429 if (!N->isNonTemporal())
430 return false;
431
432 unsigned StoreSize = N->getMemoryVT().getStoreSize();
433
434 if (N->getAlignment() < StoreSize)
435 return false;
436
437 switch (StoreSize) {
438 default: llvm_unreachable("Unsupported store size");
439 case 16:
440 return Subtarget->hasSSE41();
441 case 32:
442 return Subtarget->hasAVX2();
443 case 64:
444 return Subtarget->hasAVX512();
445 }
446 }
Chandler Carruth03258f22017-08-25 02:04:03 +0000447
448 bool foldLoadStoreIntoMemOperand(SDNode *Node);
Craig Topper958106d2017-09-12 17:40:25 +0000449 bool matchBEXTRFromAnd(SDNode *Node);
Sanjay Patel74a1eef2018-01-19 16:37:25 +0000450 bool shrinkAndImmediate(SDNode *N);
Craig Topperba3cc2e2017-09-25 18:43:13 +0000451 bool isMaskZeroExtended(SDNode *N) const;
Chris Lattner655e7df2005-11-16 01:54:32 +0000452 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000453}
454
Evan Cheng72bb66a2006-08-08 00:31:00 +0000455
Craig Topperba3cc2e2017-09-25 18:43:13 +0000456// Returns true if this masked compare can be implemented legally with this
457// type.
458static bool isLegalMaskCompare(SDNode *N, const X86Subtarget *Subtarget) {
Uriel Korachbb866862017-11-06 09:22:38 +0000459 unsigned Opcode = N->getOpcode();
Craig Topper15d69732018-01-28 00:56:30 +0000460 if (Opcode == X86ISD::CMPM || Opcode == X86ISD::CMPMU ||
Craig Topper48d5ed22018-02-28 08:14:28 +0000461 Opcode == X86ISD::CMPM_RND || Opcode == X86ISD::VFPCLASS) {
Craig Topperba3cc2e2017-09-25 18:43:13 +0000462 // We can get 256-bit 8 element types here without VLX being enabled. When
463 // this happens we will use 512-bit operations and the mask will not be
464 // zero extended.
Uriel Koracheb47d952017-11-06 08:32:45 +0000465 EVT OpVT = N->getOperand(0).getValueType();
Craig Topperd58c1652018-01-07 18:20:37 +0000466 if (OpVT.is256BitVector() || OpVT.is128BitVector())
Craig Topperba3cc2e2017-09-25 18:43:13 +0000467 return Subtarget->hasVLX();
468
469 return true;
470 }
Craig Topper48d5ed22018-02-28 08:14:28 +0000471 // Scalar opcodes use 128 bit registers, but aren't subject to the VLX check.
472 if (Opcode == X86ISD::VFPCLASSS || Opcode == X86ISD::FSETCCM ||
473 Opcode == X86ISD::FSETCCM_RND)
474 return true;
Craig Topperba3cc2e2017-09-25 18:43:13 +0000475
476 return false;
477}
478
479// Returns true if we can assume the writer of the mask has zero extended it
480// for us.
481bool X86DAGToDAGISel::isMaskZeroExtended(SDNode *N) const {
482 // If this is an AND, check if we have a compare on either side. As long as
483 // one side guarantees the mask is zero extended, the AND will preserve those
484 // zeros.
485 if (N->getOpcode() == ISD::AND)
486 return isLegalMaskCompare(N->getOperand(0).getNode(), Subtarget) ||
487 isLegalMaskCompare(N->getOperand(1).getNode(), Subtarget);
488
489 return isLegalMaskCompare(N, Subtarget);
490}
491
Evan Cheng5e73ff22010-02-15 19:41:07 +0000492bool
493X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling026e5d72009-04-29 23:29:43 +0000494 if (OptLevel == CodeGenOpt::None) return false;
Evan Chengb86375c2006-10-14 08:33:25 +0000495
Evan Cheng5e73ff22010-02-15 19:41:07 +0000496 if (!N.hasOneUse())
497 return false;
498
499 if (N.getOpcode() != ISD::LOAD)
500 return true;
501
502 // If N is a load, do additional profitability checks.
503 if (U == Root) {
Evan Cheng83bdb382008-11-27 00:49:46 +0000504 switch (U->getOpcode()) {
505 default: break;
Dan Gohman85d4fdf2010-01-04 20:51:50 +0000506 case X86ISD::ADD:
507 case X86ISD::SUB:
508 case X86ISD::AND:
509 case X86ISD::XOR:
510 case X86ISD::OR:
Evan Cheng83bdb382008-11-27 00:49:46 +0000511 case ISD::ADD:
Amaury Sechet8ac81f32017-04-30 19:24:09 +0000512 case ISD::ADDCARRY:
Evan Cheng83bdb382008-11-27 00:49:46 +0000513 case ISD::AND:
514 case ISD::OR:
515 case ISD::XOR: {
Rafael Espindolabb834f02009-04-10 10:09:34 +0000516 SDValue Op1 = U->getOperand(1);
517
Evan Cheng83bdb382008-11-27 00:49:46 +0000518 // If the other operand is a 8-bit immediate we should fold the immediate
519 // instead. This reduces code size.
520 // e.g.
521 // movl 4(%esp), %eax
522 // addl $4, %eax
523 // vs.
524 // movl $4, %eax
525 // addl 4(%esp), %eax
526 // The former is 2 bytes shorter. In case where the increment is 1, then
527 // the saving can be 4 bytes (by using incl %eax).
Craig Topper7e42af82018-04-10 03:44:15 +0000528 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1)) {
Dan Gohman2293eb62009-03-14 02:07:16 +0000529 if (Imm->getAPIntValue().isSignedIntN(8))
530 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +0000531
Craig Topper7e42af82018-04-10 03:44:15 +0000532 // If this is a 64-bit AND with an immediate that fits in 32-bits,
533 // prefer using the smaller and over folding the load. This is needed to
534 // make sure immediates created by shrinkAndImmediate are always folded.
535 // Ideally we would narrow the load during DAG combine and get the
536 // best of both worlds.
537 if (U->getOpcode() == ISD::AND &&
538 Imm->getAPIntValue().getBitWidth() == 64 &&
539 Imm->getAPIntValue().isIntN(32))
540 return false;
541 }
542
Rafael Espindolabb834f02009-04-10 10:09:34 +0000543 // If the other operand is a TLS address, we should fold it instead.
544 // This produces
545 // movl %gs:0, %eax
546 // leal i@NTPOFF(%eax), %eax
547 // instead of
548 // movl $i@NTPOFF, %eax
549 // addl %gs:0, %eax
550 // if the block also has an access to a second TLS address this will save
551 // a load.
Alp Tokerf907b892013-12-05 05:44:44 +0000552 // FIXME: This is probably also true for non-TLS addresses.
Rafael Espindolabb834f02009-04-10 10:09:34 +0000553 if (Op1.getOpcode() == X86ISD::Wrapper) {
554 SDValue Val = Op1.getOperand(0);
555 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
556 return false;
557 }
Evan Cheng83bdb382008-11-27 00:49:46 +0000558 }
559 }
Evan Cheng5e73ff22010-02-15 19:41:07 +0000560 }
561
562 return true;
563}
564
Sanjay Patelb5723d02015-10-13 15:12:27 +0000565/// Replace the original chain operand of the call with
Evan Chengd703df62010-03-14 03:48:46 +0000566/// load's chain operand and move load below the call's chain operand.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000567static void moveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
568 SDValue Call, SDValue OrigChain) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000569 SmallVector<SDValue, 8> Ops;
Evan Chengd703df62010-03-14 03:48:46 +0000570 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000571 if (Chain.getNode() == Load.getNode())
572 Ops.push_back(Load.getOperand(0));
573 else {
574 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengd703df62010-03-14 03:48:46 +0000575 "Unexpected chain operand");
Evan Cheng6c7e8512009-01-26 18:43:34 +0000576 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
577 if (Chain.getOperand(i).getNode() == Load.getNode())
578 Ops.push_back(Load.getOperand(0));
579 else
580 Ops.push_back(Chain.getOperand(i));
581 SDValue NewChain =
Craig Topper48d114b2014-04-26 18:35:24 +0000582 CurDAG->getNode(ISD::TokenFactor, SDLoc(Load), MVT::Other, Ops);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000583 Ops.clear();
584 Ops.push_back(NewChain);
585 }
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000586 Ops.append(OrigChain->op_begin() + 1, OrigChain->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000587 CurDAG->UpdateNodeOperands(OrigChain.getNode(), Ops);
Dan Gohman92c11ac2010-06-18 15:30:29 +0000588 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengf00f1e52008-08-25 21:27:18 +0000589 Load.getOperand(1), Load.getOperand(2));
Evan Cheng214156c2012-10-02 23:49:13 +0000590
Evan Chengf00f1e52008-08-25 21:27:18 +0000591 Ops.clear();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000592 Ops.push_back(SDValue(Load.getNode(), 1));
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000593 Ops.append(Call->op_begin() + 1, Call->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000594 CurDAG->UpdateNodeOperands(Call.getNode(), Ops);
Evan Chengf00f1e52008-08-25 21:27:18 +0000595}
596
Sanjay Patelb5723d02015-10-13 15:12:27 +0000597/// Return true if call address is a load and it can be
Evan Chengf00f1e52008-08-25 21:27:18 +0000598/// moved below CALLSEQ_START and the chains leading up to the call.
599/// Return the CALLSEQ_START by reference as a second output.
Evan Chengd703df62010-03-14 03:48:46 +0000600/// In the case of a tail call, there isn't a callseq node between the call
601/// chain and the load.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000602static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Evan Cheng847ad442012-10-05 01:48:22 +0000603 // The transformation is somewhat dangerous if the call's chain was glued to
604 // the call. After MoveBelowOrigChain the load is moved between the call and
605 // the chain, this can create a cycle if the load is not folded. So it is
606 // *really* important that we are sure the load will be folded.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000607 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengf00f1e52008-08-25 21:27:18 +0000608 return false;
Gabor Greiff304a7a2008-08-28 21:40:38 +0000609 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengf00f1e52008-08-25 21:27:18 +0000610 if (!LD ||
611 LD->isVolatile() ||
612 LD->getAddressingMode() != ISD::UNINDEXED ||
613 LD->getExtensionType() != ISD::NON_EXTLOAD)
614 return false;
615
616 // Now let's find the callseq_start.
Evan Chengd703df62010-03-14 03:48:46 +0000617 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000618 if (!Chain.hasOneUse())
619 return false;
620 Chain = Chain.getOperand(0);
621 }
Evan Chengd703df62010-03-14 03:48:46 +0000622
623 if (!Chain.getNumOperands())
624 return false;
Evan Cheng3fb03e22013-01-06 19:00:15 +0000625 // Since we are not checking for AA here, conservatively abort if the chain
626 // writes to memory. It's not safe to move the callee (a load) across a store.
627 if (isa<MemSDNode>(Chain.getNode()) &&
628 cast<MemSDNode>(Chain.getNode())->writeMem())
629 return false;
Evan Cheng6c7e8512009-01-26 18:43:34 +0000630 if (Chain.getOperand(0).getNode() == Callee.getNode())
631 return true;
632 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman520a6852009-09-15 01:22:01 +0000633 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
634 Callee.getValue(1).hasOneUse())
Evan Cheng6c7e8512009-01-26 18:43:34 +0000635 return true;
636 return false;
Evan Chengf00f1e52008-08-25 21:27:18 +0000637}
638
Chris Lattner8d637042010-03-02 23:12:51 +0000639void X86DAGToDAGISel::PreprocessISelDAG() {
Hans Wennborg4ae51192016-03-25 01:10:56 +0000640 // OptFor[Min]Size are used in pattern predicates that isel is matching.
Matthias Braunf1caa282017-12-15 22:22:58 +0000641 OptForSize = MF->getFunction().optForSize();
642 OptForMinSize = MF->getFunction().optForMinSize();
Hans Wennborg4ae51192016-03-25 01:10:56 +0000643 assert((!OptForMinSize || OptForSize) && "OptForMinSize implies OptForSize");
Chad Rosier24c19d22012-08-01 18:39:17 +0000644
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000645 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
646 E = CurDAG->allnodes_end(); I != E; ) {
Duncan P. N. Exon Smithd77de642015-10-19 21:48:29 +0000647 SDNode *N = &*I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattner8d637042010-03-02 23:12:51 +0000648
Craig Topper7e910a92018-02-01 17:08:39 +0000649 // If this is a target specific AND node with no flag usages, turn it back
650 // into ISD::AND to enable test instruction matching.
651 if (N->getOpcode() == X86ISD::AND && !N->hasAnyUseOfValue(1)) {
652 SDValue Res = CurDAG->getNode(ISD::AND, SDLoc(N), N->getValueType(0),
653 N->getOperand(0), N->getOperand(1));
654 --I;
655 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Res);
656 ++I;
657 CurDAG->DeleteNode(N);
658 }
659
Evan Chengd703df62010-03-14 03:48:46 +0000660 if (OptLevel != CodeGenOpt::None &&
Chandler Carruthc58f2162018-01-22 22:05:25 +0000661 // Only do this when the target can fold the load into the call or
662 // jmp.
663 !Subtarget->useRetpoline() &&
Craig Topper62c47a22017-08-29 05:14:27 +0000664 ((N->getOpcode() == X86ISD::CALL && !Subtarget->slowTwoMemOps()) ||
Evan Cheng847ad442012-10-05 01:48:22 +0000665 (N->getOpcode() == X86ISD::TC_RETURN &&
Evan Cheng847ad442012-10-05 01:48:22 +0000666 (Subtarget->is64Bit() ||
Rafael Espindolaf9e348b2016-06-27 21:33:08 +0000667 !getTargetMachine().isPositionIndependent())))) {
Chris Lattner8d637042010-03-02 23:12:51 +0000668 /// Also try moving call address load from outside callseq_start to just
669 /// before the call to allow it to be folded.
670 ///
671 /// [Load chain]
672 /// ^
673 /// |
674 /// [Load]
675 /// ^ ^
676 /// | |
677 /// / \--
678 /// / |
679 ///[CALLSEQ_START] |
680 /// ^ |
681 /// | |
682 /// [LOAD/C2Reg] |
683 /// | |
684 /// \ /
685 /// \ /
686 /// [CALL]
Evan Chengd703df62010-03-14 03:48:46 +0000687 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattner8d637042010-03-02 23:12:51 +0000688 SDValue Chain = N->getOperand(0);
689 SDValue Load = N->getOperand(1);
Evan Chengd703df62010-03-14 03:48:46 +0000690 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattner8d637042010-03-02 23:12:51 +0000691 continue;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000692 moveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattner8d637042010-03-02 23:12:51 +0000693 ++NumLoadMoved;
694 continue;
695 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000696
Chris Lattner8d637042010-03-02 23:12:51 +0000697 // Lower fpround and fpextend nodes that target the FP stack to be store and
698 // load to the stack. This is a gross hack. We would like to simply mark
699 // these as being illegal, but when we do that, legalize produces these when
700 // it expands calls, then expands these in the same legalize pass. We would
701 // like dag combine to be able to hack on these between the call expansion
702 // and the node legalization. As such this pass basically does "really
703 // late" legalization of these inline with the X86 isel pass.
704 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnera91f77e2008-01-24 08:07:48 +0000705 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
706 continue;
Chad Rosier24c19d22012-08-01 18:39:17 +0000707
Craig Topper83e042a2013-08-15 05:57:07 +0000708 MVT SrcVT = N->getOperand(0).getSimpleValueType();
709 MVT DstVT = N->getSimpleValueType(0);
Bruno Cardoso Lopes616fe602011-08-01 21:54:05 +0000710
711 // If any of the sources are vectors, no fp stack involved.
712 if (SrcVT.isVector() || DstVT.isVector())
713 continue;
714
715 // If the source and destination are SSE registers, then this is a legal
716 // conversion that should not be lowered.
Benjamin Kramer02ff1cd2013-06-27 11:07:42 +0000717 const X86TargetLowering *X86Lowering =
Eric Christopherb17140d2014-10-08 07:32:17 +0000718 static_cast<const X86TargetLowering *>(TLI);
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000719 bool SrcIsSSE = X86Lowering->isScalarFPTypeInSSEReg(SrcVT);
720 bool DstIsSSE = X86Lowering->isScalarFPTypeInSSEReg(DstVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000721 if (SrcIsSSE && DstIsSSE)
722 continue;
723
Chris Lattnerd587e582008-03-09 07:05:32 +0000724 if (!SrcIsSSE && !DstIsSSE) {
725 // If this is an FPStack extension, it is a noop.
726 if (N->getOpcode() == ISD::FP_EXTEND)
727 continue;
728 // If this is a value-preserving FPStack truncation, it is a noop.
729 if (N->getConstantOperandVal(1))
730 continue;
731 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000732
Chris Lattnera91f77e2008-01-24 08:07:48 +0000733 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
734 // FPStack has extload and truncstore. SSE can fold direct loads into other
735 // operations. Based on this, decide what we want to do.
Craig Topper83e042a2013-08-15 05:57:07 +0000736 MVT MemVT;
Chris Lattnera91f77e2008-01-24 08:07:48 +0000737 if (N->getOpcode() == ISD::FP_ROUND)
738 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
739 else
740 MemVT = SrcIsSSE ? SrcVT : DstVT;
Chad Rosier24c19d22012-08-01 18:39:17 +0000741
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000742 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000743 SDLoc dl(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000744
Chris Lattnera91f77e2008-01-24 08:07:48 +0000745 // FIXME: optimize the case where the src/dest is a load or store?
Justin Lebar9c375812016-07-15 18:27:10 +0000746 SDValue Store =
747 CurDAG->getTruncStore(CurDAG->getEntryNode(), dl, N->getOperand(0),
748 MemTmp, MachinePointerInfo(), MemVT);
Stuart Hastings81c43062011-02-16 16:23:55 +0000749 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Justin Lebar9c375812016-07-15 18:27:10 +0000750 MachinePointerInfo(), MemVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000751
752 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
753 // extload we created. This will cause general havok on the dag because
754 // anything below the conversion could be folded into other existing nodes.
755 // To avoid invalidating 'I', back it up to the convert node.
756 --I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000757 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chad Rosier24c19d22012-08-01 18:39:17 +0000758
Chris Lattnera91f77e2008-01-24 08:07:48 +0000759 // Now that we did that, the node is dead. Increment the iterator to the
760 // next node to process, then delete N.
761 ++I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000762 CurDAG->DeleteNode(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000763 }
Chris Lattnera91f77e2008-01-24 08:07:48 +0000764}
765
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000766
Craig Toppere6913ec2018-03-16 17:13:42 +0000767void X86DAGToDAGISel::PostprocessISelDAG() {
768 // Skip peepholes at -O0.
769 if (TM.getOptLevel() == CodeGenOpt::None)
770 return;
771
772 // Attempt to remove vectors moves that were inserted to zero upper bits.
773
774 SelectionDAG::allnodes_iterator Position(CurDAG->getRoot().getNode());
775 ++Position;
776
777 while (Position != CurDAG->allnodes_begin()) {
778 SDNode *N = &*--Position;
779 // Skip dead nodes and any non-machine opcodes.
780 if (N->use_empty() || !N->isMachineOpcode())
781 continue;
782
783 if (N->getMachineOpcode() != TargetOpcode::SUBREG_TO_REG)
784 continue;
785
786 unsigned SubRegIdx = N->getConstantOperandVal(2);
787 if (SubRegIdx != X86::sub_xmm && SubRegIdx != X86::sub_ymm)
788 continue;
789
790 SDValue Move = N->getOperand(1);
791 if (!Move.isMachineOpcode())
792 continue;
793
794 // Make sure its one of the move opcodes we recognize.
795 switch (Move.getMachineOpcode()) {
796 default:
797 continue;
798 case X86::VMOVAPDrr: case X86::VMOVUPDrr:
799 case X86::VMOVAPSrr: case X86::VMOVUPSrr:
800 case X86::VMOVDQArr: case X86::VMOVDQUrr:
801 case X86::VMOVAPDYrr: case X86::VMOVUPDYrr:
802 case X86::VMOVAPSYrr: case X86::VMOVUPSYrr:
803 case X86::VMOVDQAYrr: case X86::VMOVDQUYrr:
804 case X86::VMOVAPDZ128rr: case X86::VMOVUPDZ128rr:
805 case X86::VMOVAPSZ128rr: case X86::VMOVUPSZ128rr:
806 case X86::VMOVDQA32Z128rr: case X86::VMOVDQU32Z128rr:
807 case X86::VMOVDQA64Z128rr: case X86::VMOVDQU64Z128rr:
808 case X86::VMOVAPDZ256rr: case X86::VMOVUPDZ256rr:
809 case X86::VMOVAPSZ256rr: case X86::VMOVUPSZ256rr:
810 case X86::VMOVDQA32Z256rr: case X86::VMOVDQU32Z256rr:
811 case X86::VMOVDQA64Z256rr: case X86::VMOVDQU64Z256rr:
812 break;
813 }
814
815 SDValue In = Move.getOperand(0);
816 if (!In.isMachineOpcode() ||
817 In.getMachineOpcode() <= TargetOpcode::GENERIC_OP_END)
818 continue;
819
820 // Producing instruction is another vector instruction. We can drop the
821 // move.
822 CurDAG->UpdateNodeOperands(N, N->getOperand(0), In, N->getOperand(2));
823
824 // If the move is now dead, delete it.
825 if (Move.getNode()->use_empty())
826 CurDAG->RemoveDeadNode(Move.getNode());
827 }
828}
829
830
Sanjay Patelb5723d02015-10-13 15:12:27 +0000831/// Emit any code that needs to be executed only in the main function.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000832void X86DAGToDAGISel::emitSpecialCodeForMain() {
Bill Wendling81d40712011-01-06 00:47:10 +0000833 if (Subtarget->isTargetCygMing()) {
David Majnemerd5ab35f2015-02-21 05:49:45 +0000834 TargetLowering::ArgListTy Args;
Mehdi Amini44ede332015-07-09 02:09:04 +0000835 auto &DL = CurDAG->getDataLayout();
David Majnemerd5ab35f2015-02-21 05:49:45 +0000836
837 TargetLowering::CallLoweringInfo CLI(*CurDAG);
838 CLI.setChain(CurDAG->getRoot())
839 .setCallee(CallingConv::C, Type::getVoidTy(*CurDAG->getContext()),
Mehdi Amini44ede332015-07-09 02:09:04 +0000840 CurDAG->getExternalSymbol("__main", TLI->getPointerTy(DL)),
Krzysztof Parzyszeke116d5002016-06-22 12:54:25 +0000841 std::move(Args));
David Majnemerd5ab35f2015-02-21 05:49:45 +0000842 const TargetLowering &TLI = CurDAG->getTargetLoweringInfo();
843 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
844 CurDAG->setRoot(Result.second);
Bill Wendling81d40712011-01-06 00:47:10 +0000845 }
Anton Korobeynikov90910742007-09-25 21:52:30 +0000846}
847
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000848void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov90910742007-09-25 21:52:30 +0000849 // If this is main, emit special code for main.
Matthias Braunf1caa282017-12-15 22:22:58 +0000850 const Function &F = MF->getFunction();
851 if (F.hasExternalLinkage() && F.getName() == "main")
852 emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000853}
854
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000855static bool isDispSafeForFrameIndex(int64_t Val) {
Eli Friedman344ec792011-07-13 21:29:53 +0000856 // On 64-bit platforms, we can run into an issue where a frame index
857 // includes a displacement that, when added to the explicit displacement,
858 // will overflow the displacement field. Assuming that the frame index
859 // displacement fits into a 31-bit integer (which is only slightly more
860 // aggressive than the current fundamental assumption that it fits into
861 // a 32-bit integer), a 31-bit disp should always be safe.
862 return isInt<31>(Val);
863}
864
Sanjay Patel85030aa2015-10-13 16:23:00 +0000865bool X86DAGToDAGISel::foldOffsetIntoAddress(uint64_t Offset,
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000866 X86ISelAddressMode &AM) {
Reid Kleckner9dad2272015-05-04 23:22:36 +0000867 // Cannot combine ExternalSymbol displacements with integer offsets.
Rafael Espindola36b718f2015-06-22 17:46:53 +0000868 if (Offset != 0 && (AM.ES || AM.MCSym))
Reid Kleckner9dad2272015-05-04 23:22:36 +0000869 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000870 int64_t Val = AM.Disp + Offset;
871 CodeModel::Model M = TM.getCodeModel();
Eli Friedman344ec792011-07-13 21:29:53 +0000872 if (Subtarget->is64Bit()) {
873 if (!X86::isOffsetSuitableForCodeModel(Val, M,
874 AM.hasSymbolicDisplacement()))
875 return true;
876 // In addition to the checks required for a register base, check that
877 // we do not try to use an unsafe Disp with a frame index.
878 if (AM.BaseType == X86ISelAddressMode::FrameIndexBase &&
879 !isDispSafeForFrameIndex(Val))
880 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000881 }
Eli Friedman344ec792011-07-13 21:29:53 +0000882 AM.Disp = Val;
883 return false;
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000884
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000885}
Rafael Espindola3b2df102009-04-08 21:14:34 +0000886
Sanjay Patel85030aa2015-10-13 16:23:00 +0000887bool X86DAGToDAGISel::matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM){
Chris Lattner8a236b62010-09-22 04:39:11 +0000888 SDValue Address = N->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +0000889
Chris Lattner8a236b62010-09-22 04:39:11 +0000890 // load gs:0 -> GS segment register.
891 // load fs:0 -> FS segment register.
892 //
Rafael Espindola3b2df102009-04-08 21:14:34 +0000893 // This optimization is valid because the GNU TLS model defines that
894 // gs:0 (or fs:0 on X86-64) contains its own address.
895 // For more information see http://people.redhat.com/drepper/tls.pdf
Chris Lattner8a236b62010-09-22 04:39:11 +0000896 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Address))
Craig Topper062a2ba2014-04-25 05:30:21 +0000897 if (C->getSExtValue() == 0 && AM.Segment.getNode() == nullptr &&
Petr Hoseka7d59162017-02-24 03:10:10 +0000898 (Subtarget->isTargetGlibc() || Subtarget->isTargetAndroid() ||
899 Subtarget->isTargetFuchsia()))
Chris Lattner8a236b62010-09-22 04:39:11 +0000900 switch (N->getPointerInfo().getAddrSpace()) {
901 case 256:
902 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
903 return false;
904 case 257:
905 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
906 return false;
David L Kreitzerc9fbf102016-05-03 20:16:08 +0000907 // Address space 258 is not handled here, because it is not used to
908 // address TLS areas.
Chris Lattner8a236b62010-09-22 04:39:11 +0000909 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000910
Rafael Espindola3b2df102009-04-08 21:14:34 +0000911 return true;
912}
913
Sanjay Patelb5723d02015-10-13 15:12:27 +0000914/// Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes into an addressing
915/// mode. These wrap things that will resolve down into a symbol reference.
916/// If no match is possible, this returns true, otherwise it returns false.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000917bool X86DAGToDAGISel::matchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000918 // If the addressing mode already has a symbol as the displacement, we can
919 // never match another symbol.
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000920 if (AM.hasSymbolicDisplacement())
921 return true;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000922
923 SDValue N0 = N.getOperand(0);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000924 CodeModel::Model M = TM.getCodeModel();
925
Chris Lattnerfea81da2009-06-27 04:16:01 +0000926 // Handle X86-64 rip-relative addresses. We check this before checking direct
927 // folding because RIP is preferable to non-RIP accesses.
Chandler Carruth3779ac12012-04-09 02:13:06 +0000928 if (Subtarget->is64Bit() && N.getOpcode() == X86ISD::WrapperRIP &&
Chris Lattnerfea81da2009-06-27 04:16:01 +0000929 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
930 // they cannot be folded into immediate fields.
931 // FIXME: This can be improved for kernel and other models?
Chandler Carruth3779ac12012-04-09 02:13:06 +0000932 (M == CodeModel::Small || M == CodeModel::Kernel)) {
933 // Base and index reg must be 0 in order to use %rip as base.
934 if (AM.hasBaseOrIndexReg())
935 return true;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000936 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000937 X86ISelAddressMode Backup = AM;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000938 AM.GV = G->getGlobal();
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000939 AM.SymbolFlags = G->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000940 if (foldOffsetIntoAddress(G->getOffset(), AM)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000941 AM = Backup;
942 return true;
943 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000944 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000945 X86ISelAddressMode Backup = AM;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000946 AM.CP = CP->getConstVal();
947 AM.Align = CP->getAlignment();
Chris Lattner1d3b65a2009-06-26 05:56:49 +0000948 AM.SymbolFlags = CP->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000949 if (foldOffsetIntoAddress(CP->getOffset(), AM)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000950 AM = Backup;
951 return true;
952 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000953 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
954 AM.ES = S->getSymbol();
955 AM.SymbolFlags = S->getTargetFlags();
Rafael Espindola36b718f2015-06-22 17:46:53 +0000956 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
957 AM.MCSym = S->getMCSymbol();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000958 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000959 AM.JT = J->getIndex();
960 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000961 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
962 X86ISelAddressMode Backup = AM;
963 AM.BlockAddr = BA->getBlockAddress();
964 AM.SymbolFlags = BA->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000965 if (foldOffsetIntoAddress(BA->getOffset(), AM)) {
Michael Liaoabb87d42012-09-12 21:43:09 +0000966 AM = Backup;
967 return true;
968 }
969 } else
970 llvm_unreachable("Unhandled symbol reference node.");
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000971
Chris Lattnerfea81da2009-06-27 04:16:01 +0000972 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson9f944592009-08-11 20:47:22 +0000973 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000974 return false;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000975 }
976
977 // Handle the case when globals fit in our immediate field: This is true for
Chandler Carruth3779ac12012-04-09 02:13:06 +0000978 // X86-32 always and X86-64 when in -mcmodel=small mode. In 64-bit
979 // mode, this only applies to a non-RIP-relative computation.
Chris Lattnerfea81da2009-06-27 04:16:01 +0000980 if (!Subtarget->is64Bit() ||
Chandler Carruth3779ac12012-04-09 02:13:06 +0000981 M == CodeModel::Small || M == CodeModel::Kernel) {
982 assert(N.getOpcode() != X86ISD::WrapperRIP &&
983 "RIP-relative addressing already handled");
Chris Lattnerfea81da2009-06-27 04:16:01 +0000984 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
985 AM.GV = G->getGlobal();
986 AM.Disp += G->getOffset();
987 AM.SymbolFlags = G->getTargetFlags();
988 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
989 AM.CP = CP->getConstVal();
990 AM.Align = CP->getAlignment();
991 AM.Disp += CP->getOffset();
992 AM.SymbolFlags = CP->getTargetFlags();
993 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
994 AM.ES = S->getSymbol();
995 AM.SymbolFlags = S->getTargetFlags();
Rafael Espindola36b718f2015-06-22 17:46:53 +0000996 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
997 AM.MCSym = S->getMCSymbol();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000998 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000999 AM.JT = J->getIndex();
1000 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +00001001 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
1002 AM.BlockAddr = BA->getBlockAddress();
1003 AM.Disp += BA->getOffset();
1004 AM.SymbolFlags = BA->getTargetFlags();
1005 } else
1006 llvm_unreachable("Unhandled symbol reference node.");
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001007 return false;
1008 }
1009
1010 return true;
1011}
1012
Sanjay Patelb5723d02015-10-13 15:12:27 +00001013/// Add the specified node to the specified addressing mode, returning true if
1014/// it cannot be done. This just pattern matches for the addressing mode.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001015bool X86DAGToDAGISel::matchAddress(SDValue N, X86ISelAddressMode &AM) {
1016 if (matchAddressRecursively(N, AM, 0))
Dan Gohman824ab402009-07-22 23:26:55 +00001017 return true;
1018
1019 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
1020 // a smaller encoding and avoids a scaled-index.
1021 if (AM.Scale == 2 &&
1022 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001023 AM.Base_Reg.getNode() == nullptr) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001024 AM.Base_Reg = AM.IndexReg;
Dan Gohman824ab402009-07-22 23:26:55 +00001025 AM.Scale = 1;
1026 }
1027
Dan Gohman05046082009-08-20 18:23:44 +00001028 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
1029 // because it has a smaller encoding.
1030 // TODO: Which other code models can use this?
1031 if (TM.getCodeModel() == CodeModel::Small &&
1032 Subtarget->is64Bit() &&
1033 AM.Scale == 1 &&
1034 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001035 AM.Base_Reg.getNode() == nullptr &&
1036 AM.IndexReg.getNode() == nullptr &&
Dan Gohman0f6bf2d2009-08-25 17:47:44 +00001037 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohman05046082009-08-20 18:23:44 +00001038 AM.hasSymbolicDisplacement())
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001039 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohman05046082009-08-20 18:23:44 +00001040
Dan Gohman824ab402009-07-22 23:26:55 +00001041 return false;
1042}
1043
Sanjay Patelefab8b02015-10-21 18:56:06 +00001044bool X86DAGToDAGISel::matchAdd(SDValue N, X86ISelAddressMode &AM,
1045 unsigned Depth) {
1046 // Add an artificial use to this node so that we can keep track of
1047 // it if it gets CSE'd with a different node.
1048 HandleSDNode Handle(N);
1049
1050 X86ISelAddressMode Backup = AM;
1051 if (!matchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
1052 !matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1))
1053 return false;
1054 AM = Backup;
1055
1056 // Try again after commuting the operands.
1057 if (!matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1) &&
1058 !matchAddressRecursively(Handle.getValue().getOperand(0), AM, Depth+1))
1059 return false;
1060 AM = Backup;
1061
1062 // If we couldn't fold both operands into the address at the same time,
1063 // see if we can just put each operand into a register and fold at least
1064 // the add.
1065 if (AM.BaseType == X86ISelAddressMode::RegBase &&
1066 !AM.Base_Reg.getNode() &&
1067 !AM.IndexReg.getNode()) {
1068 N = Handle.getValue();
1069 AM.Base_Reg = N.getOperand(0);
1070 AM.IndexReg = N.getOperand(1);
1071 AM.Scale = 1;
1072 return false;
1073 }
1074 N = Handle.getValue();
1075 return true;
1076}
1077
Chandler Carruth3eacfb82012-01-11 11:04:36 +00001078// Insert a node into the DAG at least before the Pos node's position. This
1079// will reposition the node as needed, and will assign it a node ID that is <=
1080// the Pos node's ID. Note that this does *not* preserve the uniqueness of node
1081// IDs! The selection DAG must no longer depend on their uniqueness when this
1082// is used.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001083static void insertDAGNode(SelectionDAG &DAG, SDValue Pos, SDValue N) {
Nirav Dave8c5f47a2018-03-22 19:32:07 +00001084 if (N->getNodeId() == -1 ||
1085 (SelectionDAGISel::getUninvalidatedNodeId(N.getNode()) >
1086 SelectionDAGISel::getUninvalidatedNodeId(Pos.getNode()))) {
1087 DAG.RepositionNode(Pos->getIterator(), N.getNode());
1088 // Mark Node as invalid for pruning as after this it may be a successor to a
1089 // selected node but otherwise be in the same position of Pos.
1090 // Conservatively mark it with the same -abs(Id) to assure node id
1091 // invariant is preserved.
1092 N->setNodeId(Pos->getNodeId());
1093 SelectionDAGISel::InvalidateNodeId(N.getNode());
Chandler Carruth3eacfb82012-01-11 11:04:36 +00001094 }
1095}
1096
Adam Nemet0c7caf42014-09-16 17:14:10 +00001097// Transform "(X >> (8-C1)) & (0xff << C1)" to "((X >> 8) & 0xff) << C1" if
1098// safe. This allows us to convert the shift and and into an h-register
1099// extract and a scaled index. Returns false if the simplification is
1100// performed.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001101static bool foldMaskAndShiftToExtract(SelectionDAG &DAG, SDValue N,
1102 uint64_t Mask,
1103 SDValue Shift, SDValue X,
1104 X86ISelAddressMode &AM) {
Chandler Carruth51d30762012-01-11 08:48:20 +00001105 if (Shift.getOpcode() != ISD::SRL ||
1106 !isa<ConstantSDNode>(Shift.getOperand(1)) ||
1107 !Shift.hasOneUse())
1108 return true;
1109
1110 int ScaleLog = 8 - Shift.getConstantOperandVal(1);
1111 if (ScaleLog <= 0 || ScaleLog >= 4 ||
1112 Mask != (0xffu << ScaleLog))
1113 return true;
1114
Craig Topper83e042a2013-08-15 05:57:07 +00001115 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001116 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001117 SDValue Eight = DAG.getConstant(8, DL, MVT::i8);
1118 SDValue NewMask = DAG.getConstant(0xff, DL, VT);
Chandler Carruth51d30762012-01-11 08:48:20 +00001119 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight);
1120 SDValue And = DAG.getNode(ISD::AND, DL, VT, Srl, NewMask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001121 SDValue ShlCount = DAG.getConstant(ScaleLog, DL, MVT::i8);
Chandler Carruth51d30762012-01-11 08:48:20 +00001122 SDValue Shl = DAG.getNode(ISD::SHL, DL, VT, And, ShlCount);
1123
Chandler Carrutheb21da02012-01-12 01:34:44 +00001124 // Insert the new nodes into the topological ordering. We must do this in
1125 // a valid topological ordering as nothing is going to go back and re-sort
1126 // these nodes. We continually insert before 'N' in sequence as this is
1127 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1128 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001129 insertDAGNode(DAG, N, Eight);
1130 insertDAGNode(DAG, N, Srl);
1131 insertDAGNode(DAG, N, NewMask);
1132 insertDAGNode(DAG, N, And);
1133 insertDAGNode(DAG, N, ShlCount);
1134 insertDAGNode(DAG, N, Shl);
Chandler Carruth51d30762012-01-11 08:48:20 +00001135 DAG.ReplaceAllUsesWith(N, Shl);
1136 AM.IndexReg = And;
1137 AM.Scale = (1 << ScaleLog);
1138 return false;
1139}
1140
Chandler Carruthaa01e662012-01-11 09:35:00 +00001141// Transforms "(X << C1) & C2" to "(X & (C2>>C1)) << C1" if safe and if this
1142// allows us to fold the shift into this addressing mode. Returns false if the
1143// transform succeeded.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001144static bool foldMaskedShiftToScaledMask(SelectionDAG &DAG, SDValue N,
1145 uint64_t Mask,
1146 SDValue Shift, SDValue X,
1147 X86ISelAddressMode &AM) {
Chandler Carruthaa01e662012-01-11 09:35:00 +00001148 if (Shift.getOpcode() != ISD::SHL ||
1149 !isa<ConstantSDNode>(Shift.getOperand(1)))
1150 return true;
1151
1152 // Not likely to be profitable if either the AND or SHIFT node has more
1153 // than one use (unless all uses are for address computation). Besides,
1154 // isel mechanism requires their node ids to be reused.
1155 if (!N.hasOneUse() || !Shift.hasOneUse())
1156 return true;
1157
1158 // Verify that the shift amount is something we can fold.
1159 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
1160 if (ShiftAmt != 1 && ShiftAmt != 2 && ShiftAmt != 3)
1161 return true;
1162
Craig Topper83e042a2013-08-15 05:57:07 +00001163 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001164 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001165 SDValue NewMask = DAG.getConstant(Mask >> ShiftAmt, DL, VT);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001166 SDValue NewAnd = DAG.getNode(ISD::AND, DL, VT, X, NewMask);
1167 SDValue NewShift = DAG.getNode(ISD::SHL, DL, VT, NewAnd, Shift.getOperand(1));
1168
Chandler Carrutheb21da02012-01-12 01:34:44 +00001169 // Insert the new nodes into the topological ordering. We must do this in
1170 // a valid topological ordering as nothing is going to go back and re-sort
1171 // these nodes. We continually insert before 'N' in sequence as this is
1172 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1173 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001174 insertDAGNode(DAG, N, NewMask);
1175 insertDAGNode(DAG, N, NewAnd);
1176 insertDAGNode(DAG, N, NewShift);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001177 DAG.ReplaceAllUsesWith(N, NewShift);
1178
1179 AM.Scale = 1 << ShiftAmt;
1180 AM.IndexReg = NewAnd;
1181 return false;
1182}
1183
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001184// Implement some heroics to detect shifts of masked values where the mask can
1185// be replaced by extending the shift and undoing that in the addressing mode
1186// scale. Patterns such as (shl (srl x, c1), c2) are canonicalized into (and
1187// (srl x, SHIFT), MASK) by DAGCombines that don't know the shl can be done in
1188// the addressing mode. This results in code such as:
1189//
1190// int f(short *y, int *lookup_table) {
1191// ...
1192// return *y + lookup_table[*y >> 11];
1193// }
1194//
1195// Turning into:
1196// movzwl (%rdi), %eax
1197// movl %eax, %ecx
1198// shrl $11, %ecx
1199// addl (%rsi,%rcx,4), %eax
1200//
1201// Instead of:
1202// movzwl (%rdi), %eax
1203// movl %eax, %ecx
1204// shrl $9, %ecx
1205// andl $124, %rcx
1206// addl (%rsi,%rcx), %eax
1207//
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001208// Note that this function assumes the mask is provided as a mask *after* the
1209// value is shifted. The input chain may or may not match that, but computing
1210// such a mask is trivial.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001211static bool foldMaskAndShiftToScale(SelectionDAG &DAG, SDValue N,
1212 uint64_t Mask,
1213 SDValue Shift, SDValue X,
1214 X86ISelAddressMode &AM) {
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001215 if (Shift.getOpcode() != ISD::SRL || !Shift.hasOneUse() ||
1216 !isa<ConstantSDNode>(Shift.getOperand(1)))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001217 return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001218
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001219 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001220 unsigned MaskLZ = countLeadingZeros(Mask);
1221 unsigned MaskTZ = countTrailingZeros(Mask);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001222
1223 // The amount of shift we're trying to fit into the addressing mode is taken
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001224 // from the trailing zeros of the mask.
1225 unsigned AMShiftAmt = MaskTZ;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001226
1227 // There is nothing we can do here unless the mask is removing some bits.
1228 // Also, the addressing mode can only represent shifts of 1, 2, or 3 bits.
1229 if (AMShiftAmt <= 0 || AMShiftAmt > 3) return true;
1230
1231 // We also need to ensure that mask is a continuous run of bits.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001232 if (countTrailingOnes(Mask >> MaskTZ) + MaskTZ + MaskLZ != 64) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001233
1234 // Scale the leading zero count down based on the actual size of the value.
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001235 // Also scale it down based on the size of the shift.
Davide Italiano5fc5d0a2017-07-19 18:09:46 +00001236 unsigned ScaleDown = (64 - X.getSimpleValueType().getSizeInBits()) + ShiftAmt;
1237 if (MaskLZ < ScaleDown)
1238 return true;
1239 MaskLZ -= ScaleDown;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001240
1241 // The final check is to ensure that any masked out high bits of X are
1242 // already known to be zero. Otherwise, the mask has a semantic impact
1243 // other than masking out a couple of low bits. Unfortunately, because of
1244 // the mask, zero extensions will be removed from operands in some cases.
1245 // This code works extra hard to look through extensions because we can
1246 // replace them with zero extensions cheaply if necessary.
1247 bool ReplacingAnyExtend = false;
1248 if (X.getOpcode() == ISD::ANY_EXTEND) {
Craig Topper83e042a2013-08-15 05:57:07 +00001249 unsigned ExtendBits = X.getSimpleValueType().getSizeInBits() -
1250 X.getOperand(0).getSimpleValueType().getSizeInBits();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001251 // Assume that we'll replace the any-extend with a zero-extend, and
1252 // narrow the search to the extended value.
1253 X = X.getOperand(0);
1254 MaskLZ = ExtendBits > MaskLZ ? 0 : MaskLZ - ExtendBits;
1255 ReplacingAnyExtend = true;
1256 }
Craig Topper83e042a2013-08-15 05:57:07 +00001257 APInt MaskedHighBits =
1258 APInt::getHighBitsSet(X.getSimpleValueType().getSizeInBits(), MaskLZ);
Craig Topperd0af7e82017-04-28 05:31:46 +00001259 KnownBits Known;
1260 DAG.computeKnownBits(X, Known);
1261 if (MaskedHighBits != Known.Zero) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001262
1263 // We've identified a pattern that can be transformed into a single shift
1264 // and an addressing mode. Make it so.
Craig Topper83e042a2013-08-15 05:57:07 +00001265 MVT VT = N.getSimpleValueType();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001266 if (ReplacingAnyExtend) {
1267 assert(X.getValueType() != VT);
1268 // We looked through an ANY_EXTEND node, insert a ZERO_EXTEND.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001269 SDValue NewX = DAG.getNode(ISD::ZERO_EXTEND, SDLoc(X), VT, X);
Sanjay Patel85030aa2015-10-13 16:23:00 +00001270 insertDAGNode(DAG, N, NewX);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001271 X = NewX;
1272 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00001273 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001274 SDValue NewSRLAmt = DAG.getConstant(ShiftAmt + AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001275 SDValue NewSRL = DAG.getNode(ISD::SRL, DL, VT, X, NewSRLAmt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001276 SDValue NewSHLAmt = DAG.getConstant(AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001277 SDValue NewSHL = DAG.getNode(ISD::SHL, DL, VT, NewSRL, NewSHLAmt);
Chandler Carrutheb21da02012-01-12 01:34:44 +00001278
1279 // Insert the new nodes into the topological ordering. We must do this in
1280 // a valid topological ordering as nothing is going to go back and re-sort
1281 // these nodes. We continually insert before 'N' in sequence as this is
1282 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1283 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001284 insertDAGNode(DAG, N, NewSRLAmt);
1285 insertDAGNode(DAG, N, NewSRL);
1286 insertDAGNode(DAG, N, NewSHLAmt);
1287 insertDAGNode(DAG, N, NewSHL);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001288 DAG.ReplaceAllUsesWith(N, NewSHL);
1289
1290 AM.Scale = 1 << AMShiftAmt;
1291 AM.IndexReg = NewSRL;
1292 return false;
1293}
Matt Morehouse9e658c92017-12-01 22:20:26 +00001294
Sanjay Patel85030aa2015-10-13 16:23:00 +00001295bool X86DAGToDAGISel::matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +00001296 unsigned Depth) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001297 SDLoc dl(N);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00001298 DEBUG({
David Greenedbdb1b22010-01-05 01:29:08 +00001299 dbgs() << "MatchAddress: ";
Craig Topper25007c42018-03-16 21:10:07 +00001300 AM.dump(CurDAG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00001301 });
Matt Morehouse9e658c92017-12-01 22:20:26 +00001302 // Limit recursion.
1303 if (Depth > 5)
Sanjay Patel85030aa2015-10-13 16:23:00 +00001304 return matchAddressBase(N, AM);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001305
Chris Lattnerfea81da2009-06-27 04:16:01 +00001306 // If this is already a %rip relative address, we can only merge immediates
1307 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001308 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattnerfea81da2009-06-27 04:16:01 +00001309 if (AM.isRIPRelative()) {
1310 // FIXME: JumpTable and ExternalSymbol address currently don't like
1311 // displacements. It isn't very important, but this should be fixed for
1312 // consistency.
Rafael Espindola36b718f2015-06-22 17:46:53 +00001313 if (!(AM.ES || AM.MCSym) && AM.JT != -1)
1314 return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001315
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001316 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N))
Sanjay Patel85030aa2015-10-13 16:23:00 +00001317 if (!foldOffsetIntoAddress(Cst->getSExtValue(), AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001318 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001319 return true;
1320 }
1321
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001322 switch (N.getOpcode()) {
1323 default: break;
Reid Kleckner60381792015-07-07 22:25:32 +00001324 case ISD::LOCAL_RECOVER: {
Reid Kleckner9dad2272015-05-04 23:22:36 +00001325 if (!AM.hasSymbolicDisplacement() && AM.Disp == 0)
Rafael Espindola36b718f2015-06-22 17:46:53 +00001326 if (const auto *ESNode = dyn_cast<MCSymbolSDNode>(N.getOperand(0))) {
1327 // Use the symbol and don't prefix it.
1328 AM.MCSym = ESNode->getMCSymbol();
1329 return false;
1330 }
David Majnemer71b9b6b2015-03-05 18:50:12 +00001331 break;
1332 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001333 case ISD::Constant: {
Dan Gohman059c4fa2008-11-11 15:52:29 +00001334 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001335 if (!foldOffsetIntoAddress(Val, AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001336 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001337 break;
1338 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001339
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001340 case X86ISD::Wrapper:
Chris Lattnerfea81da2009-06-27 04:16:01 +00001341 case X86ISD::WrapperRIP:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001342 if (!matchWrapper(N, AM))
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001343 return false;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001344 break;
1345
Rafael Espindola3b2df102009-04-08 21:14:34 +00001346 case ISD::LOAD:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001347 if (!matchLoadInAddress(cast<LoadSDNode>(N), AM))
Rafael Espindola3b2df102009-04-08 21:14:34 +00001348 return false;
1349 break;
1350
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001351 case ISD::FrameIndex:
Eli Friedman344ec792011-07-13 21:29:53 +00001352 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001353 AM.Base_Reg.getNode() == nullptr &&
Eli Friedman344ec792011-07-13 21:29:53 +00001354 (!Subtarget->is64Bit() || isDispSafeForFrameIndex(AM.Disp))) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001355 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001356 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001357 return false;
1358 }
1359 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001360
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001361 case ISD::SHL:
Craig Topper062a2ba2014-04-25 05:30:21 +00001362 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1)
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001363 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001364
Simon Pilgrim7f032312017-05-12 13:08:45 +00001365 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001366 unsigned Val = CN->getZExtValue();
Dan Gohman824ab402009-07-22 23:26:55 +00001367 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
1368 // that the base operand remains free for further matching. If
1369 // the base doesn't end up getting used, a post-processing step
1370 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001371 if (Val == 1 || Val == 2 || Val == 3) {
1372 AM.Scale = 1 << Val;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001373 SDValue ShVal = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001374
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001375 // Okay, we know that we have a scale by now. However, if the scaled
1376 // value is an add of something and a constant, we can fold the
1377 // constant into the disp field here.
Chris Lattner46c01a32011-02-13 22:25:43 +00001378 if (CurDAG->isBaseWithConstantOffset(ShVal)) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001379 AM.IndexReg = ShVal.getOperand(0);
1380 ConstantSDNode *AddVal = cast<ConstantSDNode>(ShVal.getOperand(1));
Richard Smith228e6d42012-08-24 23:29:28 +00001381 uint64_t Disp = (uint64_t)AddVal->getSExtValue() << Val;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001382 if (!foldOffsetIntoAddress(Disp, AM))
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001383 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001384 }
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001385
1386 AM.IndexReg = ShVal;
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001387 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001388 }
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001389 }
Jakub Staszak43fafaf2013-01-04 23:01:26 +00001390 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001391
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001392 case ISD::SRL: {
1393 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001394 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001395
1396 SDValue And = N.getOperand(0);
1397 if (And.getOpcode() != ISD::AND) break;
1398 SDValue X = And.getOperand(0);
1399
1400 // We only handle up to 64-bit values here as those are what matter for
1401 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001402 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001403
1404 // The mask used for the transform is expected to be post-shift, but we
1405 // found the shift first so just apply the shift to the mask before passing
1406 // it down.
1407 if (!isa<ConstantSDNode>(N.getOperand(1)) ||
1408 !isa<ConstantSDNode>(And.getOperand(1)))
1409 break;
1410 uint64_t Mask = And.getConstantOperandVal(1) >> N.getConstantOperandVal(1);
1411
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001412 // Try to fold the mask and shift into the scale, and return false if we
1413 // succeed.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001414 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, N, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001415 return false;
1416 break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001417 }
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001418
Dan Gohmanbf474952007-10-22 20:22:24 +00001419 case ISD::SMUL_LOHI:
1420 case ISD::UMUL_LOHI:
1421 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greifabfdf922008-08-26 22:36:50 +00001422 if (N.getResNo() != 0) break;
Justin Bognercd1d5aa2016-08-17 20:30:52 +00001423 LLVM_FALLTHROUGH;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001424 case ISD::MUL:
Evan Chenga84a3182009-03-30 21:36:47 +00001425 case X86ISD::MUL_IMM:
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001426 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohmanf14b77e2008-11-05 04:14:16 +00001427 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001428 AM.Base_Reg.getNode() == nullptr &&
1429 AM.IndexReg.getNode() == nullptr) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001430 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1)))
Dan Gohmaneffb8942008-09-12 16:56:44 +00001431 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
1432 CN->getZExtValue() == 9) {
1433 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001434
Simon Pilgrim7f032312017-05-12 13:08:45 +00001435 SDValue MulVal = N.getOperand(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001436 SDValue Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001437
1438 // Okay, we know that we have a scale by now. However, if the scaled
1439 // value is an add of something and a constant, we can fold the
1440 // constant into the disp field here.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001441 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
Simon Pilgrim7f032312017-05-12 13:08:45 +00001442 isa<ConstantSDNode>(MulVal.getOperand(1))) {
1443 Reg = MulVal.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001444 ConstantSDNode *AddVal =
Simon Pilgrim7f032312017-05-12 13:08:45 +00001445 cast<ConstantSDNode>(MulVal.getOperand(1));
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001446 uint64_t Disp = AddVal->getSExtValue() * CN->getZExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001447 if (foldOffsetIntoAddress(Disp, AM))
Simon Pilgrim7f032312017-05-12 13:08:45 +00001448 Reg = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001449 } else {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001450 Reg = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001451 }
1452
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001453 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001454 return false;
1455 }
Chris Lattnerfe8c5302007-02-04 20:18:17 +00001456 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001457 break;
1458
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001459 case ISD::SUB: {
1460 // Given A-B, if A can be completely folded into the address and
1461 // the index field with the index field unused, use -B as the index.
1462 // This is a win if a has multiple parts that can be folded into
1463 // the address. Also, this saves a mov if the base register has
1464 // other uses, since it avoids a two-address sub instruction, however
1465 // it costs an additional mov if the index register has other uses.
1466
Dan Gohman99ba4da2010-06-18 01:24:29 +00001467 // Add an artificial use to this node so that we can keep track of
1468 // it if it gets CSE'd with a different node.
1469 HandleSDNode Handle(N);
1470
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001471 // Test if the LHS of the sub can be folded.
1472 X86ISelAddressMode Backup = AM;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001473 if (matchAddressRecursively(N.getOperand(0), AM, Depth+1)) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001474 AM = Backup;
1475 break;
1476 }
1477 // Test if the index field is free for use.
Chris Lattnerfea81da2009-06-27 04:16:01 +00001478 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001479 AM = Backup;
1480 break;
1481 }
Evan Cheng68333f52010-03-17 23:58:35 +00001482
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001483 int Cost = 0;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001484 SDValue RHS = Handle.getValue().getOperand(1);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001485 // If the RHS involves a register with multiple uses, this
1486 // transformation incurs an extra mov, due to the neg instruction
1487 // clobbering its operand.
1488 if (!RHS.getNode()->hasOneUse() ||
1489 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
1490 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
1491 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
1492 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Simon Pilgrim7f032312017-05-12 13:08:45 +00001493 RHS.getOperand(0).getValueType() == MVT::i32))
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001494 ++Cost;
1495 // If the base is a register with multiple uses, this
1496 // transformation may save a mov.
Benjamin Kramer58dadd52017-04-20 18:29:14 +00001497 // FIXME: Don't rely on DELETED_NODEs.
1498 if ((AM.BaseType == X86ISelAddressMode::RegBase && AM.Base_Reg.getNode() &&
1499 AM.Base_Reg->getOpcode() != ISD::DELETED_NODE &&
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001500 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001501 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1502 --Cost;
1503 // If the folded LHS was interesting, this transformation saves
1504 // address arithmetic.
1505 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
1506 ((AM.Disp != 0) && (Backup.Disp == 0)) +
1507 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
1508 --Cost;
1509 // If it doesn't look like it may be an overall win, don't do it.
1510 if (Cost >= 0) {
1511 AM = Backup;
1512 break;
1513 }
1514
1515 // Ok, the transformation is legal and appears profitable. Go for it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001516 SDValue Zero = CurDAG->getConstant(0, dl, N.getValueType());
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001517 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
1518 AM.IndexReg = Neg;
1519 AM.Scale = 1;
1520
1521 // Insert the new nodes into the topological ordering.
Nirav Dave9ebefeb2017-03-23 18:25:17 +00001522 insertDAGNode(*CurDAG, Handle.getValue(), Zero);
1523 insertDAGNode(*CurDAG, Handle.getValue(), Neg);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001524 return false;
1525 }
1526
Sanjay Patelefab8b02015-10-21 18:56:06 +00001527 case ISD::ADD:
1528 if (!matchAdd(N, AM, Depth))
Dan Gohman99ba4da2010-06-18 01:24:29 +00001529 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001530 break;
Evan Cheng734e1e22006-05-30 06:59:36 +00001531
Sanjay Patel533c10c2015-11-09 23:31:38 +00001532 case ISD::OR:
Sanjay Patel32538d62015-11-09 21:16:49 +00001533 // We want to look through a transform in InstCombine and DAGCombiner that
1534 // turns 'add' into 'or', so we can treat this 'or' exactly like an 'add'.
Sanjay Patel533c10c2015-11-09 23:31:38 +00001535 // Example: (or (and x, 1), (shl y, 3)) --> (add (and x, 1), (shl y, 3))
Sanjay Patel32538d62015-11-09 21:16:49 +00001536 // An 'lea' can then be used to match the shift (multiply) and add:
1537 // and $1, %esi
1538 // lea (%rsi, %rdi, 8), %rax
Sanjay Patel533c10c2015-11-09 23:31:38 +00001539 if (CurDAG->haveNoCommonBitsSet(N.getOperand(0), N.getOperand(1)) &&
1540 !matchAdd(N, AM, Depth))
1541 return false;
Evan Cheng734e1e22006-05-30 06:59:36 +00001542 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001543
Evan Cheng827d30d2007-12-13 00:43:27 +00001544 case ISD::AND: {
Dan Gohman57d6bd32009-04-13 16:09:41 +00001545 // Perform some heroic transforms on an and of a constant-count shift
1546 // with a constant to enable use of the scaled offset field.
1547
Evan Cheng827d30d2007-12-13 00:43:27 +00001548 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001549 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Evan Chenga20a7732008-02-07 08:53:49 +00001550
Chandler Carruthaa01e662012-01-11 09:35:00 +00001551 SDValue Shift = N.getOperand(0);
1552 if (Shift.getOpcode() != ISD::SRL && Shift.getOpcode() != ISD::SHL) break;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001553 SDValue X = Shift.getOperand(0);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001554
1555 // We only handle up to 64-bit values here as those are what matter for
1556 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001557 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruthaa01e662012-01-11 09:35:00 +00001558
Chandler Carruthb0049f42012-01-11 09:35:04 +00001559 if (!isa<ConstantSDNode>(N.getOperand(1)))
1560 break;
1561 uint64_t Mask = N.getConstantOperandVal(1);
Evan Cheng827d30d2007-12-13 00:43:27 +00001562
Chandler Carruth51d30762012-01-11 08:48:20 +00001563 // Try to fold the mask and shift into an extract and scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001564 if (!foldMaskAndShiftToExtract(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth51d30762012-01-11 08:48:20 +00001565 return false;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001566
Chandler Carruth51d30762012-01-11 08:48:20 +00001567 // Try to fold the mask and shift directly into the scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001568 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001569 return false;
1570
Chandler Carruthaa01e662012-01-11 09:35:00 +00001571 // Try to swap the mask and shift to place shifts which can be done as
1572 // a scale on the outside of the mask.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001573 if (!foldMaskedShiftToScaledMask(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruthaa01e662012-01-11 09:35:00 +00001574 return false;
1575 break;
Evan Cheng827d30d2007-12-13 00:43:27 +00001576 }
Evan Cheng734e1e22006-05-30 06:59:36 +00001577 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001578
Sanjay Patel85030aa2015-10-13 16:23:00 +00001579 return matchAddressBase(N, AM);
Dan Gohmanccb36112007-08-13 20:03:06 +00001580}
1581
Sanjay Patelb5723d02015-10-13 15:12:27 +00001582/// Helper for MatchAddress. Add the specified node to the
Dan Gohmanccb36112007-08-13 20:03:06 +00001583/// specified addressing mode without any further recursion.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001584bool X86DAGToDAGISel::matchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001585 // Is the base register already occupied?
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001586 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001587 // If so, check to see if the scale index register is set.
Craig Topper062a2ba2014-04-25 05:30:21 +00001588 if (!AM.IndexReg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001589 AM.IndexReg = N;
1590 AM.Scale = 1;
1591 return false;
1592 }
1593
1594 // Otherwise, we cannot select it.
1595 return true;
1596 }
1597
1598 // Default, generate it as a register.
1599 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001600 AM.Base_Reg = N;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001601 return false;
1602}
1603
Craig Topperc314f462017-11-13 17:53:59 +00001604/// Helper for selectVectorAddr. Handles things that can be folded into a
1605/// gather scatter address. The index register and scale should have already
1606/// been handled.
1607bool X86DAGToDAGISel::matchVectorAddress(SDValue N, X86ISelAddressMode &AM) {
1608 // TODO: Support other operations.
1609 switch (N.getOpcode()) {
Craig Topperaf4eb172018-01-10 19:16:05 +00001610 case ISD::Constant: {
1611 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
1612 if (!foldOffsetIntoAddress(Val, AM))
1613 return false;
1614 break;
1615 }
Craig Topperc314f462017-11-13 17:53:59 +00001616 case X86ISD::Wrapper:
1617 if (!matchWrapper(N, AM))
1618 return false;
1619 break;
1620 }
1621
1622 return matchAddressBase(N, AM);
1623}
1624
Craig Topperbb001c6d2017-11-10 19:26:04 +00001625bool X86DAGToDAGISel::selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
1626 SDValue &Scale, SDValue &Index,
1627 SDValue &Disp, SDValue &Segment) {
Craig Topperc314f462017-11-13 17:53:59 +00001628 X86ISelAddressMode AM;
Craig Topperee740442017-11-22 08:10:54 +00001629 auto *Mgs = cast<X86MaskedGatherScatterSDNode>(Parent);
1630 AM.IndexReg = Mgs->getIndex();
Craig Topperaf4eb172018-01-10 19:16:05 +00001631 AM.Scale = cast<ConstantSDNode>(Mgs->getScale())->getZExtValue();
Craig Topperbb001c6d2017-11-10 19:26:04 +00001632
Craig Topperbb001c6d2017-11-10 19:26:04 +00001633 unsigned AddrSpace = cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001634 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001635 if (AddrSpace == 256)
1636 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1637 if (AddrSpace == 257)
1638 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001639 if (AddrSpace == 258)
1640 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001641
Craig Topperaf4eb172018-01-10 19:16:05 +00001642 // Try to match into the base and displacement fields.
1643 if (matchVectorAddress(N, AM))
Craig Topperc314f462017-11-13 17:53:59 +00001644 return false;
1645
1646 MVT VT = N.getSimpleValueType();
1647 if (AM.BaseType == X86ISelAddressMode::RegBase) {
1648 if (!AM.Base_Reg.getNode())
1649 AM.Base_Reg = CurDAG->getRegister(0, VT);
1650 }
1651
1652 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001653 return true;
1654}
1655
Sanjay Patelb5723d02015-10-13 15:12:27 +00001656/// Returns true if it is able to pattern match an addressing mode.
Evan Chengc9fab312005-12-08 02:01:35 +00001657/// It returns the operands which make up the maximal addressing mode it can
1658/// match by reference.
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001659///
1660/// Parent is the parent node of the addr operand that is being matched. It
1661/// is always a load, store, atomic node, or null. It is only null when
1662/// checking memory operands for inline asm nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001663bool X86DAGToDAGISel::selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001664 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001665 SDValue &Disp, SDValue &Segment) {
Evan Chengc9fab312005-12-08 02:01:35 +00001666 X86ISelAddressMode AM;
Chad Rosier24c19d22012-08-01 18:39:17 +00001667
Chris Lattner8a236b62010-09-22 04:39:11 +00001668 if (Parent &&
1669 // This list of opcodes are all the nodes that have an "addr:$ptr" operand
1670 // that are not a MemSDNode, and thus don't have proper addrspace info.
Chris Lattner8a236b62010-09-22 04:39:11 +00001671 Parent->getOpcode() != ISD::INTRINSIC_W_CHAIN && // unaligned loads, fixme
Eric Christopherc1b3e072010-09-22 20:42:08 +00001672 Parent->getOpcode() != ISD::INTRINSIC_VOID && // nontemporal stores
Michael Liao97bf3632012-10-15 22:39:43 +00001673 Parent->getOpcode() != X86ISD::TLSCALL && // Fixme
1674 Parent->getOpcode() != X86ISD::EH_SJLJ_SETJMP && // setjmp
1675 Parent->getOpcode() != X86ISD::EH_SJLJ_LONGJMP) { // longjmp
Chris Lattner8a236b62010-09-22 04:39:11 +00001676 unsigned AddrSpace =
1677 cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001678 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Chris Lattner8a236b62010-09-22 04:39:11 +00001679 if (AddrSpace == 256)
1680 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1681 if (AddrSpace == 257)
1682 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001683 if (AddrSpace == 258)
1684 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Chris Lattner8a236b62010-09-22 04:39:11 +00001685 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001686
Sanjay Patel85030aa2015-10-13 16:23:00 +00001687 if (matchAddress(N, AM))
Evan Chengbc7a0f442006-01-11 06:09:51 +00001688 return false;
Evan Chengc9fab312005-12-08 02:01:35 +00001689
Craig Topper83e042a2013-08-15 05:57:07 +00001690 MVT VT = N.getSimpleValueType();
Evan Chengbc7a0f442006-01-11 06:09:51 +00001691 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001692 if (!AM.Base_Reg.getNode())
1693 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengc9fab312005-12-08 02:01:35 +00001694 }
Evan Chengbc7a0f442006-01-11 06:09:51 +00001695
Gabor Greiff304a7a2008-08-28 21:40:38 +00001696 if (!AM.IndexReg.getNode())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001697 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001698
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001699 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001700 return true;
Evan Chengc9fab312005-12-08 02:01:35 +00001701}
1702
Craig Topper8078dd22017-08-21 16:04:04 +00001703// We can only fold a load if all nodes between it and the root node have a
1704// single use. If there are additional uses, we could end up duplicating the
1705// load.
1706static bool hasSingleUsesFromRoot(SDNode *Root, SDNode *N) {
1707 SDNode *User = *N->use_begin();
1708 while (User != Root) {
1709 if (!User->hasOneUse())
1710 return false;
1711 User = *User->use_begin();
1712 }
1713
1714 return true;
1715}
1716
Sanjay Patelb5723d02015-10-13 15:12:27 +00001717/// Match a scalar SSE load. In particular, we want to match a load whose top
1718/// elements are either undef or zeros. The load flavor is derived from the
1719/// type of N, which is either v4f32 or v2f64.
Chris Lattner3f482152010-02-17 06:07:47 +00001720///
1721/// We also return:
Chris Lattner18a32ce2010-02-21 03:17:59 +00001722/// PatternChainNode: this is the matched node that has a chain input and
1723/// output.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001724bool X86DAGToDAGISel::selectScalarSSELoad(SDNode *Root,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001725 SDValue N, SDValue &Base,
1726 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001727 SDValue &Disp, SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +00001728 SDValue &PatternNodeWithChain) {
Craig Topper36ecce92016-12-12 07:57:24 +00001729 // We can allow a full vector load here since narrowing a load is ok.
1730 if (ISD::isNON_EXTLoad(N.getNode())) {
1731 PatternNodeWithChain = N;
1732 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001733 IsLegalToFold(PatternNodeWithChain, *N->use_begin(), Root, OptLevel) &&
1734 hasSingleUsesFromRoot(Root, N.getNode())) {
Craig Topper36ecce92016-12-12 07:57:24 +00001735 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1736 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1737 Segment);
1738 }
1739 }
1740
1741 // We can also match the special zero extended load opcode.
1742 if (N.getOpcode() == X86ISD::VZEXT_LOAD) {
1743 PatternNodeWithChain = N;
1744 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001745 IsLegalToFold(PatternNodeWithChain, *N->use_begin(), Root, OptLevel) &&
1746 hasSingleUsesFromRoot(Root, N.getNode())) {
Craig Topper36ecce92016-12-12 07:57:24 +00001747 auto *MI = cast<MemIntrinsicSDNode>(PatternNodeWithChain);
1748 return selectAddr(MI, MI->getBasePtr(), Base, Scale, Index, Disp,
1749 Segment);
1750 }
1751 }
1752
Craig Topper991d1ca2016-11-26 17:29:25 +00001753 // Need to make sure that the SCALAR_TO_VECTOR and load are both only used
1754 // once. Otherwise the load might get duplicated and the chain output of the
1755 // duplicate load will not be observed by all dependencies.
1756 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR && N.getNode()->hasOneUse()) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001757 PatternNodeWithChain = N.getOperand(0);
1758 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Topper991d1ca2016-11-26 17:29:25 +00001759 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001760 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel) &&
1761 hasSingleUsesFromRoot(Root, N.getNode())) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001762 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Craig Topperd3ab1a32016-11-26 18:43:21 +00001763 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1764 Segment);
Chris Lattner398195e2006-10-07 21:55:32 +00001765 }
1766 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001767
1768 // Also handle the case where we explicitly require zeros in the top
Chris Lattner398195e2006-10-07 21:55:32 +00001769 // elements. This is a vector shuffle from the zero vector.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001770 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner5728bdd2007-11-25 00:24:49 +00001771 // Check to see if the top elements are all zeros (or bitcast of zeros).
Chad Rosier24c19d22012-08-01 18:39:17 +00001772 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Craig Toppere266e122016-11-26 18:43:24 +00001773 N.getOperand(0).getNode()->hasOneUse()) {
1774 PatternNodeWithChain = N.getOperand(0).getOperand(0);
1775 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Toppere266e122016-11-26 18:43:24 +00001776 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001777 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel) &&
1778 hasSingleUsesFromRoot(Root, N.getNode())) {
Craig Toppere266e122016-11-26 18:43:24 +00001779 // Okay, this is a zero extending load. Fold it.
1780 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1781 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1782 Segment);
1783 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001784 }
Craig Toppere266e122016-11-26 18:43:24 +00001785
Chris Lattner398195e2006-10-07 21:55:32 +00001786 return false;
1787}
1788
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001789
Sanjay Patel85030aa2015-10-13 16:23:00 +00001790bool X86DAGToDAGISel::selectMOV64Imm32(SDValue N, SDValue &Imm) {
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001791 if (const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1792 uint64_t ImmVal = CN->getZExtValue();
Craig Topper0a3bceb2017-09-13 02:29:59 +00001793 if (!isUInt<32>(ImmVal))
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001794 return false;
1795
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001796 Imm = CurDAG->getTargetConstant(ImmVal, SDLoc(N), MVT::i64);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001797 return true;
1798 }
1799
1800 // In static codegen with small code model, we can get the address of a label
1801 // into a register with 'movl'. TableGen has already made sure we're looking
1802 // at a label of some kind.
Tim Northover6833e3f2013-06-10 20:43:49 +00001803 assert(N->getOpcode() == X86ISD::Wrapper &&
1804 "Unexpected node type for MOV32ri64");
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001805 N = N.getOperand(0);
1806
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001807 // At least GNU as does not accept 'movl' for TPOFF relocations.
1808 // FIXME: We could use 'movl' when we know we are targeting MC.
1809 if (N->getOpcode() == ISD::TargetGlobalTLSAddress)
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001810 return false;
1811
1812 Imm = N;
Peter Collingbourne235c2752016-12-08 19:01:00 +00001813 if (N->getOpcode() != ISD::TargetGlobalAddress)
1814 return TM.getCodeModel() == CodeModel::Small;
1815
1816 Optional<ConstantRange> CR =
1817 cast<GlobalAddressSDNode>(N)->getGlobal()->getAbsoluteSymbolRange();
1818 if (!CR)
1819 return TM.getCodeModel() == CodeModel::Small;
1820
1821 return CR->getUnsignedMax().ult(1ull << 32);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001822}
1823
Sanjay Patel85030aa2015-10-13 16:23:00 +00001824bool X86DAGToDAGISel::selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +00001825 SDValue &Scale, SDValue &Index,
1826 SDValue &Disp, SDValue &Segment) {
Justin Bogner32ad24d2016-04-12 21:34:24 +00001827 // Save the debug loc before calling selectLEAAddr, in case it invalidates N.
1828 SDLoc DL(N);
Matt Morehouse9e658c92017-12-01 22:20:26 +00001829
Sanjay Patel85030aa2015-10-13 16:23:00 +00001830 if (!selectLEAAddr(N, Base, Scale, Index, Disp, Segment))
Tim Northover6833e3f2013-06-10 20:43:49 +00001831 return false;
1832
Tim Northover6833e3f2013-06-10 20:43:49 +00001833 RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Base);
1834 if (RN && RN->getReg() == 0)
1835 Base = CurDAG->getRegister(0, MVT::i64);
Pavel Chupin01a4e0a2014-08-20 11:59:22 +00001836 else if (Base.getValueType() == MVT::i32 && !dyn_cast<FrameIndexSDNode>(Base)) {
Tim Northover6833e3f2013-06-10 20:43:49 +00001837 // Base could already be %rip, particularly in the x32 ABI.
1838 Base = SDValue(CurDAG->getMachineNode(
1839 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001840 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001841 Base,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001842 CurDAG->getTargetConstant(X86::sub_32bit, DL, MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001843 0);
1844 }
1845
1846 RN = dyn_cast<RegisterSDNode>(Index);
1847 if (RN && RN->getReg() == 0)
1848 Index = CurDAG->getRegister(0, MVT::i64);
1849 else {
1850 assert(Index.getValueType() == MVT::i32 &&
1851 "Expect to be extending 32-bit registers for use in LEA");
1852 Index = SDValue(CurDAG->getMachineNode(
1853 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001854 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001855 Index,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001856 CurDAG->getTargetConstant(X86::sub_32bit, DL,
1857 MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001858 0);
1859 }
1860
1861 return true;
1862}
1863
Sanjay Patelb5723d02015-10-13 15:12:27 +00001864/// Calls SelectAddr and determines if the maximal addressing
Evan Cheng77d86ff2006-02-25 10:09:08 +00001865/// mode it matches can be cost effectively emitted as an LEA instruction.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001866bool X86DAGToDAGISel::selectLEAAddr(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001867 SDValue &Base, SDValue &Scale,
Chris Lattnerf4693072010-07-08 23:46:44 +00001868 SDValue &Index, SDValue &Disp,
1869 SDValue &Segment) {
Evan Cheng77d86ff2006-02-25 10:09:08 +00001870 X86ISelAddressMode AM;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001871
Justin Bogner32ad24d2016-04-12 21:34:24 +00001872 // Save the DL and VT before calling matchAddress, it can invalidate N.
1873 SDLoc DL(N);
1874 MVT VT = N.getSimpleValueType();
1875
Rafael Espindolabb834f02009-04-10 10:09:34 +00001876 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1877 // segments.
1878 SDValue Copy = AM.Segment;
Owen Anderson9f944592009-08-11 20:47:22 +00001879 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindolabb834f02009-04-10 10:09:34 +00001880 AM.Segment = T;
Matt Morehouse9e658c92017-12-01 22:20:26 +00001881 if (matchAddress(N, AM))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001882 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001883 assert (T == AM.Segment);
1884 AM.Segment = Copy;
Rafael Espindola3b2df102009-04-08 21:14:34 +00001885
Evan Cheng77d86ff2006-02-25 10:09:08 +00001886 unsigned Complexity = 0;
1887 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001888 if (AM.Base_Reg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001889 Complexity = 1;
1890 else
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001891 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001892 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1893 Complexity = 4;
1894
Gabor Greiff304a7a2008-08-28 21:40:38 +00001895 if (AM.IndexReg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001896 Complexity++;
1897 else
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001898 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001899
Chris Lattner3e1d9172007-03-20 06:08:29 +00001900 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1901 // a simple shift.
1902 if (AM.Scale > 1)
Evan Cheng990c3602006-02-28 21:13:57 +00001903 Complexity++;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001904
1905 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
Sanjay Patelb814ef12015-10-12 16:09:59 +00001906 // to a LEA. This is determined with some experimentation but is by no means
Evan Cheng77d86ff2006-02-25 10:09:08 +00001907 // optimal (especially for code size consideration). LEA is nice because of
1908 // its three-address nature. Tweak the cost function again when we can run
1909 // convertToThreeAddress() at register allocation time.
Dan Gohman4e3e3de2009-02-07 00:43:41 +00001910 if (AM.hasSymbolicDisplacement()) {
Sanjay Patelb814ef12015-10-12 16:09:59 +00001911 // For X86-64, always use LEA to materialize RIP-relative addresses.
Evan Cheng47e181c2006-12-05 22:03:40 +00001912 if (Subtarget->is64Bit())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001913 Complexity = 4;
1914 else
1915 Complexity += 2;
1916 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001917
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001918 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001919 Complexity++;
1920
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001921 // If it isn't worth using an LEA, reject it.
Chris Lattner48cee9b2009-07-11 23:07:30 +00001922 if (Complexity <= 2)
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001923 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001924
Justin Bogner32ad24d2016-04-12 21:34:24 +00001925 getAddressOperands(AM, DL, Base, Scale, Index, Disp, Segment);
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001926 return true;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001927}
1928
Sanjay Patelb5723d02015-10-13 15:12:27 +00001929/// This is only run on TargetGlobalTLSAddress nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001930bool X86DAGToDAGISel::selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner7d2b0492009-06-20 20:38:48 +00001931 SDValue &Scale, SDValue &Index,
Chris Lattnerf4693072010-07-08 23:46:44 +00001932 SDValue &Disp, SDValue &Segment) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001933 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1934 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Chad Rosier24c19d22012-08-01 18:39:17 +00001935
Chris Lattner7d2b0492009-06-20 20:38:48 +00001936 X86ISelAddressMode AM;
1937 AM.GV = GA->getGlobal();
1938 AM.Disp += GA->getOffset();
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001939 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattner899abc42009-06-26 21:18:37 +00001940 AM.SymbolFlags = GA->getTargetFlags();
1941
Owen Anderson9f944592009-08-11 20:47:22 +00001942 if (N.getValueType() == MVT::i32) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001943 AM.Scale = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00001944 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001945 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00001946 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001947 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001948
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001949 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001950 return true;
1951}
1952
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001953bool X86DAGToDAGISel::selectRelocImm(SDValue N, SDValue &Op) {
1954 if (auto *CN = dyn_cast<ConstantSDNode>(N)) {
1955 Op = CurDAG->getTargetConstant(CN->getAPIntValue(), SDLoc(CN),
1956 N.getValueType());
1957 return true;
1958 }
1959
Peter Collingbourne235c2752016-12-08 19:01:00 +00001960 // Keep track of the original value type and whether this value was
1961 // truncated. If we see a truncation from pointer type to VT that truncates
1962 // bits that are known to be zero, we can use a narrow reference.
1963 EVT VT = N.getValueType();
1964 bool WasTruncated = false;
1965 if (N.getOpcode() == ISD::TRUNCATE) {
1966 WasTruncated = true;
1967 N = N.getOperand(0);
1968 }
1969
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001970 if (N.getOpcode() != X86ISD::Wrapper)
1971 return false;
1972
Peter Collingbourne235c2752016-12-08 19:01:00 +00001973 // We can only use non-GlobalValues as immediates if they were not truncated,
1974 // as we do not have any range information. If we have a GlobalValue and the
1975 // address was not truncated, we can select it as an operand directly.
1976 unsigned Opc = N.getOperand(0)->getOpcode();
1977 if (Opc != ISD::TargetGlobalAddress || !WasTruncated) {
1978 Op = N.getOperand(0);
1979 // We can only select the operand directly if we didn't have to look past a
1980 // truncate.
1981 return !WasTruncated;
1982 }
1983
1984 // Check that the global's range fits into VT.
1985 auto *GA = cast<GlobalAddressSDNode>(N.getOperand(0));
1986 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
1987 if (!CR || CR->getUnsignedMax().uge(1ull << VT.getSizeInBits()))
1988 return false;
1989
1990 // Okay, we can use a narrow reference.
1991 Op = CurDAG->getTargetGlobalAddress(GA->getGlobal(), SDLoc(N), VT,
1992 GA->getOffset(), GA->getTargetFlags());
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001993 return true;
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001994}
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001995
Craig Topper78a77042017-11-08 20:17:33 +00001996bool X86DAGToDAGISel::tryFoldLoad(SDNode *Root, SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001997 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001998 SDValue &Index, SDValue &Disp,
1999 SDValue &Segment) {
Chris Lattnerdd030702010-03-02 22:20:06 +00002000 if (!ISD::isNON_EXTLoad(N.getNode()) ||
Craig Topper78a77042017-11-08 20:17:33 +00002001 !IsProfitableToFold(N, P, Root) ||
2002 !IsLegalToFold(N, P, Root, OptLevel))
Chris Lattnerdd030702010-03-02 22:20:06 +00002003 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00002004
Sanjay Patel85030aa2015-10-13 16:23:00 +00002005 return selectAddr(N.getNode(),
Chris Lattnerd58d7c12010-09-21 22:07:31 +00002006 N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng10d27902006-01-06 20:36:21 +00002007}
2008
Sanjay Patelb5723d02015-10-13 15:12:27 +00002009/// Return an SDNode that returns the value of the global base register.
2010/// Output instructions required to initialize the global base register,
2011/// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +00002012SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohman4751bb92009-06-03 20:20:00 +00002013 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Mehdi Amini44ede332015-07-09 02:09:04 +00002014 auto &DL = MF->getDataLayout();
2015 return CurDAG->getRegister(GlobalBaseReg, TLI->getPointerTy(DL)).getNode();
Evan Cheng5588de92006-02-18 00:15:05 +00002016}
2017
Peter Collingbourneef089bd2017-02-09 22:02:28 +00002018bool X86DAGToDAGISel::isSExtAbsoluteSymbolRef(unsigned Width, SDNode *N) const {
2019 if (N->getOpcode() == ISD::TRUNCATE)
2020 N = N->getOperand(0).getNode();
2021 if (N->getOpcode() != X86ISD::Wrapper)
2022 return false;
2023
2024 auto *GA = dyn_cast<GlobalAddressSDNode>(N->getOperand(0));
2025 if (!GA)
2026 return false;
2027
2028 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
2029 return CR && CR->getSignedMin().sge(-1ull << Width) &&
2030 CR->getSignedMax().slt(1ull << Width);
2031}
2032
Sanjay Patelb5723d02015-10-13 15:12:27 +00002033/// Test whether the given X86ISD::CMP node has any uses which require the SF
2034/// or OF bits to be accurate.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00002035static bool hasNoSignedComparisonUses(SDNode *N) {
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002036 // Examine each user of the node.
2037 for (SDNode::use_iterator UI = N->use_begin(),
2038 UE = N->use_end(); UI != UE; ++UI) {
2039 // Only examine CopyToReg uses.
2040 if (UI->getOpcode() != ISD::CopyToReg)
2041 return false;
2042 // Only examine CopyToReg uses that copy to EFLAGS.
2043 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
2044 X86::EFLAGS)
2045 return false;
2046 // Examine each user of the CopyToReg use.
2047 for (SDNode::use_iterator FlagUI = UI->use_begin(),
2048 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
2049 // Only examine the Flag result.
2050 if (FlagUI.getUse().getResNo() != 1) continue;
2051 // Anything unusual: assume conservatively.
2052 if (!FlagUI->isMachineOpcode()) return false;
2053 // Examine the opcode of the user.
2054 switch (FlagUI->getMachineOpcode()) {
2055 // These comparisons don't treat the most significant bit specially.
2056 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
2057 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
2058 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
2059 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Craig Topper49758aa2015-01-06 04:23:53 +00002060 case X86::JA_1: case X86::JAE_1: case X86::JB_1: case X86::JBE_1:
2061 case X86::JE_1: case X86::JNE_1: case X86::JP_1: case X86::JNP_1:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002062 case X86::CMOVA16rr: case X86::CMOVA16rm:
2063 case X86::CMOVA32rr: case X86::CMOVA32rm:
2064 case X86::CMOVA64rr: case X86::CMOVA64rm:
2065 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
2066 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
2067 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
2068 case X86::CMOVB16rr: case X86::CMOVB16rm:
2069 case X86::CMOVB32rr: case X86::CMOVB32rm:
2070 case X86::CMOVB64rr: case X86::CMOVB64rm:
Chris Lattner1a1c6002010-10-05 23:00:14 +00002071 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
2072 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
2073 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002074 case X86::CMOVE16rr: case X86::CMOVE16rm:
2075 case X86::CMOVE32rr: case X86::CMOVE32rm:
2076 case X86::CMOVE64rr: case X86::CMOVE64rm:
2077 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
2078 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
2079 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
2080 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
2081 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
2082 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
2083 case X86::CMOVP16rr: case X86::CMOVP16rm:
2084 case X86::CMOVP32rr: case X86::CMOVP32rm:
2085 case X86::CMOVP64rr: case X86::CMOVP64rm:
2086 continue;
2087 // Anything else: assume conservatively.
2088 default: return false;
2089 }
2090 }
2091 }
2092 return true;
2093}
2094
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002095/// Test whether the given node which sets flags has any uses which require the
2096/// CF flag to be accurate.
2097static bool hasNoCarryFlagUses(SDNode *N) {
2098 // Examine each user of the node.
2099 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end(); UI != UE;
2100 ++UI) {
2101 // Only check things that use the flags.
2102 if (UI.getUse().getResNo() != 1)
2103 continue;
2104 // Only examine CopyToReg uses.
2105 if (UI->getOpcode() != ISD::CopyToReg)
2106 return false;
2107 // Only examine CopyToReg uses that copy to EFLAGS.
2108 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() != X86::EFLAGS)
2109 return false;
2110 // Examine each user of the CopyToReg use.
2111 for (SDNode::use_iterator FlagUI = UI->use_begin(), FlagUE = UI->use_end();
2112 FlagUI != FlagUE; ++FlagUI) {
2113 // Only examine the Flag result.
2114 if (FlagUI.getUse().getResNo() != 1)
2115 continue;
2116 // Anything unusual: assume conservatively.
2117 if (!FlagUI->isMachineOpcode())
2118 return false;
2119 // Examine the opcode of the user.
2120 switch (FlagUI->getMachineOpcode()) {
2121 // Comparisons which don't examine the CF flag.
2122 case X86::SETOr: case X86::SETNOr: case X86::SETEr: case X86::SETNEr:
2123 case X86::SETSr: case X86::SETNSr: case X86::SETPr: case X86::SETNPr:
2124 case X86::SETLr: case X86::SETGEr: case X86::SETLEr: case X86::SETGr:
2125 case X86::JO_1: case X86::JNO_1: case X86::JE_1: case X86::JNE_1:
2126 case X86::JS_1: case X86::JNS_1: case X86::JP_1: case X86::JNP_1:
2127 case X86::JL_1: case X86::JGE_1: case X86::JLE_1: case X86::JG_1:
2128 case X86::CMOVO16rr: case X86::CMOVO32rr: case X86::CMOVO64rr:
2129 case X86::CMOVO16rm: case X86::CMOVO32rm: case X86::CMOVO64rm:
2130 case X86::CMOVNO16rr: case X86::CMOVNO32rr: case X86::CMOVNO64rr:
2131 case X86::CMOVNO16rm: case X86::CMOVNO32rm: case X86::CMOVNO64rm:
2132 case X86::CMOVE16rr: case X86::CMOVE32rr: case X86::CMOVE64rr:
2133 case X86::CMOVE16rm: case X86::CMOVE32rm: case X86::CMOVE64rm:
2134 case X86::CMOVNE16rr: case X86::CMOVNE32rr: case X86::CMOVNE64rr:
2135 case X86::CMOVNE16rm: case X86::CMOVNE32rm: case X86::CMOVNE64rm:
2136 case X86::CMOVS16rr: case X86::CMOVS32rr: case X86::CMOVS64rr:
2137 case X86::CMOVS16rm: case X86::CMOVS32rm: case X86::CMOVS64rm:
2138 case X86::CMOVNS16rr: case X86::CMOVNS32rr: case X86::CMOVNS64rr:
2139 case X86::CMOVNS16rm: case X86::CMOVNS32rm: case X86::CMOVNS64rm:
2140 case X86::CMOVP16rr: case X86::CMOVP32rr: case X86::CMOVP64rr:
2141 case X86::CMOVP16rm: case X86::CMOVP32rm: case X86::CMOVP64rm:
2142 case X86::CMOVNP16rr: case X86::CMOVNP32rr: case X86::CMOVNP64rr:
2143 case X86::CMOVNP16rm: case X86::CMOVNP32rm: case X86::CMOVNP64rm:
2144 case X86::CMOVL16rr: case X86::CMOVL32rr: case X86::CMOVL64rr:
2145 case X86::CMOVL16rm: case X86::CMOVL32rm: case X86::CMOVL64rm:
2146 case X86::CMOVGE16rr: case X86::CMOVGE32rr: case X86::CMOVGE64rr:
2147 case X86::CMOVGE16rm: case X86::CMOVGE32rm: case X86::CMOVGE64rm:
2148 case X86::CMOVLE16rr: case X86::CMOVLE32rr: case X86::CMOVLE64rr:
2149 case X86::CMOVLE16rm: case X86::CMOVLE32rm: case X86::CMOVLE64rm:
2150 case X86::CMOVG16rr: case X86::CMOVG32rr: case X86::CMOVG64rr:
2151 case X86::CMOVG16rm: case X86::CMOVG32rm: case X86::CMOVG64rm:
2152 continue;
2153 // Anything else: assume conservatively.
2154 default:
2155 return false;
2156 }
2157 }
2158 }
2159 return true;
2160}
2161
Sanjay Patelb5723d02015-10-13 15:12:27 +00002162/// Check whether or not the chain ending in StoreNode is suitable for doing
Chandler Carruth96db3082017-08-25 02:06:36 +00002163/// the {load; op; store} to modify transformation.
2164static bool isFusableLoadOpStorePattern(StoreSDNode *StoreNode,
2165 SDValue StoredVal, SelectionDAG *CurDAG,
2166 LoadSDNode *&LoadNode,
2167 SDValue &InputChain) {
Joel Jones68d59e82012-03-29 05:45:48 +00002168 // is the stored value result 0 of the load?
2169 if (StoredVal.getResNo() != 0) return false;
2170
2171 // are there other uses of the loaded value than the inc or dec?
2172 if (!StoredVal.getNode()->hasNUsesOfValue(1, 0)) return false;
2173
Joel Jones68d59e82012-03-29 05:45:48 +00002174 // is the store non-extending and non-indexed?
Evan Cheng3e869f02012-04-12 19:14:21 +00002175 if (!ISD::isNormalStore(StoreNode) || StoreNode->isNonTemporal())
Joel Jones68d59e82012-03-29 05:45:48 +00002176 return false;
2177
Evan Cheng3e869f02012-04-12 19:14:21 +00002178 SDValue Load = StoredVal->getOperand(0);
2179 // Is the stored value a non-extending and non-indexed load?
2180 if (!ISD::isNormalLoad(Load.getNode())) return false;
2181
2182 // Return LoadNode by reference.
2183 LoadNode = cast<LoadSDNode>(Load);
Evan Cheng3e869f02012-04-12 19:14:21 +00002184
2185 // Is store the only read of the loaded value?
2186 if (!Load.hasOneUse())
2187 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00002188
Evan Cheng3e869f02012-04-12 19:14:21 +00002189 // Is the address of the store the same as the load?
2190 if (LoadNode->getBasePtr() != StoreNode->getBasePtr() ||
2191 LoadNode->getOffset() != StoreNode->getOffset())
2192 return false;
2193
Nirav Dave3264c1b2018-03-19 20:19:46 +00002194 bool FoundLoad = false;
2195 SmallVector<SDValue, 4> ChainOps;
2196 SmallVector<const SDNode *, 4> LoopWorklist;
2197 SmallPtrSet<const SDNode *, 16> Visited;
2198 const unsigned int Max = 1024;
2199
2200 // Visualization of Load-Op-Store fusion:
2201 // -------------------------
2202 // Legend:
2203 // *-lines = Chain operand dependencies.
2204 // |-lines = Normal operand dependencies.
2205 // Dependencies flow down and right. n-suffix references multiple nodes.
2206 //
2207 // C Xn C
2208 // * * *
2209 // * * *
2210 // Xn A-LD Yn TF Yn
2211 // * * \ | * |
2212 // * * \ | * |
2213 // * * \ | => A--LD_OP_ST
2214 // * * \| \
2215 // TF OP \
2216 // * | \ Zn
2217 // * | \
2218 // A-ST Zn
2219 //
2220
2221 // This merge induced dependences from: #1: Xn -> LD, OP, Zn
2222 // #2: Yn -> LD
2223 // #3: ST -> Zn
2224
2225 // Ensure the transform is safe by checking for the dual
2226 // dependencies to make sure we do not induce a loop.
2227
2228 // As LD is a predecessor to both OP and ST we can do this by checking:
2229 // a). if LD is a predecessor to a member of Xn or Yn.
2230 // b). if a Zn is a predecessor to ST.
2231
2232 // However, (b) can only occur through being a chain predecessor to
2233 // ST, which is the same as Zn being a member or predecessor of Xn,
2234 // which is a subset of LD being a predecessor of Xn. So it's
2235 // subsumed by check (a).
2236
Evan Cheng3e869f02012-04-12 19:14:21 +00002237 SDValue Chain = StoreNode->getChain();
2238
Nirav Dave3264c1b2018-03-19 20:19:46 +00002239 // Gather X elements in ChainOps.
Evan Cheng3e869f02012-04-12 19:14:21 +00002240 if (Chain == Load.getValue(1)) {
Nirav Dave3264c1b2018-03-19 20:19:46 +00002241 FoundLoad = true;
2242 ChainOps.push_back(Load.getOperand(0));
Nirav Dave0fab4172018-03-09 20:58:07 +00002243 } else if (Chain.getOpcode() == ISD::TokenFactor) {
Evan Cheng3e869f02012-04-12 19:14:21 +00002244 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i) {
2245 SDValue Op = Chain.getOperand(i);
2246 if (Op == Load.getValue(1)) {
Nirav Dave3264c1b2018-03-19 20:19:46 +00002247 FoundLoad = true;
Nirav Davee14300e2017-02-02 14:39:26 +00002248 // Drop Load, but keep its chain. No cycle check necessary.
2249 ChainOps.push_back(Load.getOperand(0));
Evan Cheng3e869f02012-04-12 19:14:21 +00002250 continue;
2251 }
Nirav Dave3264c1b2018-03-19 20:19:46 +00002252 LoopWorklist.push_back(Op.getNode());
Evan Cheng3e869f02012-04-12 19:14:21 +00002253 ChainOps.push_back(Op);
2254 }
Nirav Daved668f692018-03-09 20:57:42 +00002255 }
Nirav Dave3264c1b2018-03-19 20:19:46 +00002256
2257 if (!FoundLoad)
Nirav Dave0fab4172018-03-09 20:58:07 +00002258 return false;
2259
Nirav Dave3264c1b2018-03-19 20:19:46 +00002260 // Worklist is currently Xn. Add Yn to worklist.
2261 for (SDValue Op : StoredVal->ops())
2262 if (Op.getNode() != LoadNode)
2263 LoopWorklist.push_back(Op.getNode());
2264
2265 // Check (a) if Load is a predecessor to Xn + Yn
2266 if (SDNode::hasPredecessorHelper(Load.getNode(), Visited, LoopWorklist, Max,
2267 true))
2268 return false;
2269
2270 InputChain =
2271 CurDAG->getNode(ISD::TokenFactor, SDLoc(Chain), MVT::Other, ChainOps);
Nirav Dave0fab4172018-03-09 20:58:07 +00002272 return true;
Nirav Dave042678b2018-03-10 02:16:15 +00002273}
Joel Jones68d59e82012-03-29 05:45:48 +00002274
Chandler Carruth4b611a82017-08-25 22:50:52 +00002275// Change a chain of {load; op; store} of the same value into a simple op
2276// through memory of that value, if the uses of the modified value and its
2277// address are suitable.
2278//
2279// The tablegen pattern memory operand pattern is currently not able to match
2280// the case where the EFLAGS on the original operation are used.
2281//
2282// To move this to tablegen, we'll need to improve tablegen to allow flags to
2283// be transferred from a node in the pattern to the result node, probably with
2284// a new keyword. For example, we have this
Chandler Carruth03258f22017-08-25 02:04:03 +00002285// def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2286// [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2287// (implicit EFLAGS)]>;
2288// but maybe need something like this
2289// def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2290// [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2291// (transferrable EFLAGS)]>;
2292//
Chandler Carruth4b611a82017-08-25 22:50:52 +00002293// Until then, we manually fold these and instruction select the operation
2294// here.
Chandler Carruth03258f22017-08-25 02:04:03 +00002295bool X86DAGToDAGISel::foldLoadStoreIntoMemOperand(SDNode *Node) {
2296 StoreSDNode *StoreNode = cast<StoreSDNode>(Node);
2297 SDValue StoredVal = StoreNode->getOperand(1);
2298 unsigned Opc = StoredVal->getOpcode();
2299
Chandler Carruth4b611a82017-08-25 22:50:52 +00002300 // Before we try to select anything, make sure this is memory operand size
2301 // and opcode we can handle. Note that this must match the code below that
2302 // actually lowers the opcodes.
Chandler Carruth96db3082017-08-25 02:06:36 +00002303 EVT MemVT = StoreNode->getMemoryVT();
Chandler Carruth4b611a82017-08-25 22:50:52 +00002304 if (MemVT != MVT::i64 && MemVT != MVT::i32 && MemVT != MVT::i16 &&
2305 MemVT != MVT::i8)
Chandler Carruth96db3082017-08-25 02:06:36 +00002306 return false;
Chandler Carruth4b611a82017-08-25 22:50:52 +00002307 switch (Opc) {
2308 default:
Chandler Carruth96db3082017-08-25 02:06:36 +00002309 return false;
Chandler Carruth4b611a82017-08-25 22:50:52 +00002310 case X86ISD::INC:
2311 case X86ISD::DEC:
2312 case X86ISD::ADD:
Nirav Dave72d32f22018-01-19 15:37:57 +00002313 case X86ISD::ADC:
Chandler Carruth4b611a82017-08-25 22:50:52 +00002314 case X86ISD::SUB:
Nirav Dave72d32f22018-01-19 15:37:57 +00002315 case X86ISD::SBB:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002316 case X86ISD::AND:
2317 case X86ISD::OR:
2318 case X86ISD::XOR:
Chandler Carruth4b611a82017-08-25 22:50:52 +00002319 break;
2320 }
Chandler Carruth96db3082017-08-25 02:06:36 +00002321
Chandler Carruth03258f22017-08-25 02:04:03 +00002322 LoadSDNode *LoadNode = nullptr;
2323 SDValue InputChain;
Chandler Carruth96db3082017-08-25 02:06:36 +00002324 if (!isFusableLoadOpStorePattern(StoreNode, StoredVal, CurDAG, LoadNode,
2325 InputChain))
Chandler Carruth03258f22017-08-25 02:04:03 +00002326 return false;
2327
2328 SDValue Base, Scale, Index, Disp, Segment;
2329 if (!selectAddr(LoadNode, LoadNode->getBasePtr(), Base, Scale, Index, Disp,
2330 Segment))
2331 return false;
2332
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002333 auto SelectOpcode = [&](unsigned Opc64, unsigned Opc32, unsigned Opc16,
Chandler Carruth38e2b502017-09-08 18:23:42 +00002334 unsigned Opc8) {
Chandler Carruth4b611a82017-08-25 22:50:52 +00002335 switch (MemVT.getSimpleVT().SimpleTy) {
2336 case MVT::i64:
2337 return Opc64;
2338 case MVT::i32:
2339 return Opc32;
2340 case MVT::i16:
2341 return Opc16;
2342 case MVT::i8:
2343 return Opc8;
2344 default:
2345 llvm_unreachable("Invalid size!");
2346 }
2347 };
2348
2349 MachineSDNode *Result;
2350 switch (Opc) {
2351 case X86ISD::INC:
2352 case X86ISD::DEC: {
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002353 unsigned NewOpc =
2354 Opc == X86ISD::INC
2355 ? SelectOpcode(X86::INC64m, X86::INC32m, X86::INC16m, X86::INC8m)
2356 : SelectOpcode(X86::DEC64m, X86::DEC32m, X86::DEC16m, X86::DEC8m);
Chandler Carruth4b611a82017-08-25 22:50:52 +00002357 const SDValue Ops[] = {Base, Scale, Index, Disp, Segment, InputChain};
2358 Result =
2359 CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other, Ops);
2360 break;
2361 }
2362 case X86ISD::ADD:
Nirav Dave72d32f22018-01-19 15:37:57 +00002363 case X86ISD::ADC:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002364 case X86ISD::SUB:
Nirav Dave72d32f22018-01-19 15:37:57 +00002365 case X86ISD::SBB:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002366 case X86ISD::AND:
2367 case X86ISD::OR:
2368 case X86ISD::XOR: {
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002369 auto SelectRegOpcode = [SelectOpcode](unsigned Opc) {
2370 switch (Opc) {
2371 case X86ISD::ADD:
2372 return SelectOpcode(X86::ADD64mr, X86::ADD32mr, X86::ADD16mr,
2373 X86::ADD8mr);
Nirav Dave72d32f22018-01-19 15:37:57 +00002374 case X86ISD::ADC:
2375 return SelectOpcode(X86::ADC64mr, X86::ADC32mr, X86::ADC16mr,
2376 X86::ADC8mr);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002377 case X86ISD::SUB:
2378 return SelectOpcode(X86::SUB64mr, X86::SUB32mr, X86::SUB16mr,
2379 X86::SUB8mr);
Nirav Dave72d32f22018-01-19 15:37:57 +00002380 case X86ISD::SBB:
2381 return SelectOpcode(X86::SBB64mr, X86::SBB32mr, X86::SBB16mr,
2382 X86::SBB8mr);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002383 case X86ISD::AND:
2384 return SelectOpcode(X86::AND64mr, X86::AND32mr, X86::AND16mr,
2385 X86::AND8mr);
2386 case X86ISD::OR:
2387 return SelectOpcode(X86::OR64mr, X86::OR32mr, X86::OR16mr, X86::OR8mr);
2388 case X86ISD::XOR:
2389 return SelectOpcode(X86::XOR64mr, X86::XOR32mr, X86::XOR16mr,
2390 X86::XOR8mr);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002391 default:
2392 llvm_unreachable("Invalid opcode!");
2393 }
2394 };
2395 auto SelectImm8Opcode = [SelectOpcode](unsigned Opc) {
2396 switch (Opc) {
2397 case X86ISD::ADD:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002398 return SelectOpcode(X86::ADD64mi8, X86::ADD32mi8, X86::ADD16mi8, 0);
Nirav Dave72d32f22018-01-19 15:37:57 +00002399 case X86ISD::ADC:
2400 return SelectOpcode(X86::ADC64mi8, X86::ADC32mi8, X86::ADC16mi8, 0);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002401 case X86ISD::SUB:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002402 return SelectOpcode(X86::SUB64mi8, X86::SUB32mi8, X86::SUB16mi8, 0);
Nirav Dave72d32f22018-01-19 15:37:57 +00002403 case X86ISD::SBB:
2404 return SelectOpcode(X86::SBB64mi8, X86::SBB32mi8, X86::SBB16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002405 case X86ISD::AND:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002406 return SelectOpcode(X86::AND64mi8, X86::AND32mi8, X86::AND16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002407 case X86ISD::OR:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002408 return SelectOpcode(X86::OR64mi8, X86::OR32mi8, X86::OR16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002409 case X86ISD::XOR:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002410 return SelectOpcode(X86::XOR64mi8, X86::XOR32mi8, X86::XOR16mi8, 0);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002411 default:
2412 llvm_unreachable("Invalid opcode!");
2413 }
2414 };
2415 auto SelectImmOpcode = [SelectOpcode](unsigned Opc) {
2416 switch (Opc) {
2417 case X86ISD::ADD:
2418 return SelectOpcode(X86::ADD64mi32, X86::ADD32mi, X86::ADD16mi,
2419 X86::ADD8mi);
Nirav Dave72d32f22018-01-19 15:37:57 +00002420 case X86ISD::ADC:
2421 return SelectOpcode(X86::ADC64mi32, X86::ADC32mi, X86::ADC16mi,
2422 X86::ADC8mi);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002423 case X86ISD::SUB:
2424 return SelectOpcode(X86::SUB64mi32, X86::SUB32mi, X86::SUB16mi,
2425 X86::SUB8mi);
Nirav Dave72d32f22018-01-19 15:37:57 +00002426 case X86ISD::SBB:
2427 return SelectOpcode(X86::SBB64mi32, X86::SBB32mi, X86::SBB16mi,
2428 X86::SBB8mi);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002429 case X86ISD::AND:
2430 return SelectOpcode(X86::AND64mi32, X86::AND32mi, X86::AND16mi,
2431 X86::AND8mi);
2432 case X86ISD::OR:
2433 return SelectOpcode(X86::OR64mi32, X86::OR32mi, X86::OR16mi,
2434 X86::OR8mi);
2435 case X86ISD::XOR:
2436 return SelectOpcode(X86::XOR64mi32, X86::XOR32mi, X86::XOR16mi,
2437 X86::XOR8mi);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002438 default:
2439 llvm_unreachable("Invalid opcode!");
2440 }
2441 };
2442
2443 unsigned NewOpc = SelectRegOpcode(Opc);
2444 SDValue Operand = StoredVal->getOperand(1);
2445
2446 // See if the operand is a constant that we can fold into an immediate
2447 // operand.
2448 if (auto *OperandC = dyn_cast<ConstantSDNode>(Operand)) {
2449 auto OperandV = OperandC->getAPIntValue();
2450
2451 // Check if we can shrink the operand enough to fit in an immediate (or
2452 // fit into a smaller immediate) by negating it and switching the
2453 // operation.
Chandler Carruthacbcf062017-09-08 00:17:12 +00002454 if ((Opc == X86ISD::ADD || Opc == X86ISD::SUB) &&
2455 ((MemVT != MVT::i8 && OperandV.getMinSignedBits() > 8 &&
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002456 (-OperandV).getMinSignedBits() <= 8) ||
2457 (MemVT == MVT::i64 && OperandV.getMinSignedBits() > 32 &&
2458 (-OperandV).getMinSignedBits() <= 32)) &&
2459 hasNoCarryFlagUses(StoredVal.getNode())) {
2460 OperandV = -OperandV;
2461 Opc = Opc == X86ISD::ADD ? X86ISD::SUB : X86ISD::ADD;
2462 }
2463
2464 // First try to fit this into an Imm8 operand. If it doesn't fit, then try
2465 // the larger immediate operand.
2466 if (MemVT != MVT::i8 && OperandV.getMinSignedBits() <= 8) {
2467 Operand = CurDAG->getTargetConstant(OperandV, SDLoc(Node), MemVT);
2468 NewOpc = SelectImm8Opcode(Opc);
2469 } else if (OperandV.getActiveBits() <= MemVT.getSizeInBits() &&
2470 (MemVT != MVT::i64 || OperandV.getMinSignedBits() <= 32)) {
2471 Operand = CurDAG->getTargetConstant(OperandV, SDLoc(Node), MemVT);
2472 NewOpc = SelectImmOpcode(Opc);
2473 }
2474 }
2475
Nirav Dave72d32f22018-01-19 15:37:57 +00002476 if (Opc == X86ISD::ADC || Opc == X86ISD::SBB) {
2477 SDValue CopyTo =
2478 CurDAG->getCopyToReg(InputChain, SDLoc(Node), X86::EFLAGS,
2479 StoredVal.getOperand(2), SDValue());
2480
2481 const SDValue Ops[] = {Base, Scale, Index, Disp,
2482 Segment, Operand, CopyTo, CopyTo.getValue(1)};
2483 Result = CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other,
2484 Ops);
2485 } else {
2486 const SDValue Ops[] = {Base, Scale, Index, Disp,
2487 Segment, Operand, InputChain};
2488 Result = CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other,
2489 Ops);
2490 }
Chandler Carruth4b611a82017-08-25 22:50:52 +00002491 break;
2492 }
2493 default:
2494 llvm_unreachable("Invalid opcode!");
2495 }
2496
Chandler Carruth03258f22017-08-25 02:04:03 +00002497 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(2);
2498 MemOp[0] = StoreNode->getMemOperand();
2499 MemOp[1] = LoadNode->getMemOperand();
Chandler Carruth03258f22017-08-25 02:04:03 +00002500 Result->setMemRefs(MemOp, MemOp + 2);
2501
Nirav Dave3264c1b2018-03-19 20:19:46 +00002502 // Update Load Chain uses as well.
2503 ReplaceUses(SDValue(LoadNode, 1), SDValue(Result, 1));
Chandler Carruth03258f22017-08-25 02:04:03 +00002504 ReplaceUses(SDValue(StoreNode, 0), SDValue(Result, 1));
2505 ReplaceUses(SDValue(StoredVal.getNode(), 1), SDValue(Result, 0));
2506 CurDAG->RemoveDeadNode(Node);
2507 return true;
2508}
2509
Craig Topper958106d2017-09-12 17:40:25 +00002510// See if this is an (X >> C1) & C2 that we can match to BEXTR/BEXTRI.
2511bool X86DAGToDAGISel::matchBEXTRFromAnd(SDNode *Node) {
2512 MVT NVT = Node->getSimpleValueType(0);
2513 SDLoc dl(Node);
2514
2515 SDValue N0 = Node->getOperand(0);
2516 SDValue N1 = Node->getOperand(1);
2517
2518 if (!Subtarget->hasBMI() && !Subtarget->hasTBM())
2519 return false;
2520
2521 // Must have a shift right.
2522 if (N0->getOpcode() != ISD::SRL && N0->getOpcode() != ISD::SRA)
2523 return false;
2524
2525 // Shift can't have additional users.
2526 if (!N0->hasOneUse())
2527 return false;
2528
2529 // Only supported for 32 and 64 bits.
2530 if (NVT != MVT::i32 && NVT != MVT::i64)
2531 return false;
2532
2533 // Shift amount and RHS of and must be constant.
2534 ConstantSDNode *MaskCst = dyn_cast<ConstantSDNode>(N1);
2535 ConstantSDNode *ShiftCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2536 if (!MaskCst || !ShiftCst)
2537 return false;
2538
2539 // And RHS must be a mask.
2540 uint64_t Mask = MaskCst->getZExtValue();
2541 if (!isMask_64(Mask))
2542 return false;
2543
2544 uint64_t Shift = ShiftCst->getZExtValue();
2545 uint64_t MaskSize = countPopulation(Mask);
2546
2547 // Don't interfere with something that can be handled by extracting AH.
2548 // TODO: If we are able to fold a load, BEXTR might still be better than AH.
2549 if (Shift == 8 && MaskSize == 8)
2550 return false;
2551
2552 // Make sure we are only using bits that were in the original value, not
2553 // shifted in.
2554 if (Shift + MaskSize > NVT.getSizeInBits())
2555 return false;
2556
Craig Topper88939fe2018-02-12 21:18:11 +00002557 // Create a BEXTR node and run it through selection.
2558 SDValue C = CurDAG->getConstant(Shift | (MaskSize << 8), dl, NVT);
2559 SDValue New = CurDAG->getNode(X86ISD::BEXTR, dl, NVT,
2560 N0->getOperand(0), C);
2561 ReplaceNode(Node, New.getNode());
2562 SelectCode(New.getNode());
Craig Topper958106d2017-09-12 17:40:25 +00002563 return true;
2564}
2565
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002566/// If the high bits of an 'and' operand are known zero, try setting the
2567/// high bits of an 'and' constant operand to produce a smaller encoding by
2568/// creating a small, sign-extended negative immediate rather than a large
2569/// positive one. This reverses a transform in SimplifyDemandedBits that
2570/// shrinks mask constants by clearing bits. There is also a possibility that
2571/// the 'and' mask can be made -1, so the 'and' itself is unnecessary. In that
2572/// case, just replace the 'and'. Return 'true' if the node is replaced.
2573bool X86DAGToDAGISel::shrinkAndImmediate(SDNode *And) {
2574 // i8 is unshrinkable, i16 should be promoted to i32, and vector ops don't
2575 // have immediate operands.
2576 MVT VT = And->getSimpleValueType(0);
2577 if (VT != MVT::i32 && VT != MVT::i64)
2578 return false;
2579
2580 auto *And1C = dyn_cast<ConstantSDNode>(And->getOperand(1));
2581 if (!And1C)
2582 return false;
2583
Craig Topper57e06432018-02-05 16:54:07 +00002584 // Bail out if the mask constant is already negative. It's can't shrink more.
2585 // If the upper 32 bits of a 64 bit mask are all zeros, we have special isel
2586 // patterns to use a 32-bit and instead of a 64-bit and by relying on the
2587 // implicit zeroing of 32 bit ops. So we should check if the lower 32 bits
2588 // are negative too.
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002589 APInt MaskVal = And1C->getAPIntValue();
2590 unsigned MaskLZ = MaskVal.countLeadingZeros();
Craig Topper57e06432018-02-05 16:54:07 +00002591 if (!MaskLZ || (VT == MVT::i64 && MaskLZ == 32))
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002592 return false;
2593
Craig Topper57e06432018-02-05 16:54:07 +00002594 // Don't extend into the upper 32 bits of a 64 bit mask.
2595 if (VT == MVT::i64 && MaskLZ >= 32) {
2596 MaskLZ -= 32;
2597 MaskVal = MaskVal.trunc(32);
2598 }
2599
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002600 SDValue And0 = And->getOperand(0);
Craig Topper57e06432018-02-05 16:54:07 +00002601 APInt HighZeros = APInt::getHighBitsSet(MaskVal.getBitWidth(), MaskLZ);
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002602 APInt NegMaskVal = MaskVal | HighZeros;
2603
2604 // If a negative constant would not allow a smaller encoding, there's no need
2605 // to continue. Only change the constant when we know it's a win.
2606 unsigned MinWidth = NegMaskVal.getMinSignedBits();
2607 if (MinWidth > 32 || (MinWidth > 8 && MaskVal.getMinSignedBits() <= 32))
2608 return false;
2609
Craig Topper57e06432018-02-05 16:54:07 +00002610 // Extend masks if we truncated above.
2611 if (VT == MVT::i64 && MaskVal.getBitWidth() < 64) {
2612 NegMaskVal = NegMaskVal.zext(64);
2613 HighZeros = HighZeros.zext(64);
2614 }
2615
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002616 // The variable operand must be all zeros in the top bits to allow using the
2617 // new, negative constant as the mask.
2618 if (!CurDAG->MaskedValueIsZero(And0, HighZeros))
2619 return false;
2620
2621 // Check if the mask is -1. In that case, this is an unnecessary instruction
2622 // that escaped earlier analysis.
2623 if (NegMaskVal.isAllOnesValue()) {
2624 ReplaceNode(And, And0.getNode());
2625 return true;
2626 }
2627
2628 // A negative mask allows a smaller encoding. Create a new 'and' node.
2629 SDValue NewMask = CurDAG->getConstant(NegMaskVal, SDLoc(And), VT);
2630 SDValue NewAnd = CurDAG->getNode(ISD::AND, SDLoc(And), VT, And0, NewMask);
2631 ReplaceNode(And, NewAnd.getNode());
2632 SelectCode(NewAnd.getNode());
2633 return true;
2634}
2635
Justin Bogner593741d2016-05-10 23:55:37 +00002636void X86DAGToDAGISel::Select(SDNode *Node) {
Craig Topper83e042a2013-08-15 05:57:07 +00002637 MVT NVT = Node->getSimpleValueType(0);
Evan Cheng10d27902006-01-06 20:36:21 +00002638 unsigned Opc, MOpc;
2639 unsigned Opcode = Node->getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002640 SDLoc dl(Node);
Chad Rosier24c19d22012-08-01 18:39:17 +00002641
Dan Gohman17059682008-07-17 19:10:17 +00002642 if (Node->isMachineOpcode()) {
Chris Lattnerf98f1242010-03-02 06:34:30 +00002643 DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Tim Northover31d093c2013-09-22 08:21:56 +00002644 Node->setNodeId(-1);
Justin Bogner593741d2016-05-10 23:55:37 +00002645 return; // Already selected.
Evan Cheng6dc90ca2006-02-09 00:37:58 +00002646 }
Evan Cheng2ae799a2006-01-11 22:15:18 +00002647
Evan Cheng10d27902006-01-06 20:36:21 +00002648 switch (Opcode) {
Tobias Grosser85508e82015-08-19 11:35:10 +00002649 default: break;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002650 case ISD::BRIND: {
2651 if (Subtarget->isTargetNaCl())
2652 // NaCl has its own pass where jmp %r32 are converted to jmp %r64. We
2653 // leave the instruction alone.
2654 break;
2655 if (Subtarget->isTarget64BitILP32()) {
2656 // Converts a 32-bit register to a 64-bit, zero-extended version of
2657 // it. This is needed because x86-64 can do many things, but jmp %r32
2658 // ain't one of them.
2659 const SDValue &Target = Node->getOperand(1);
2660 assert(Target.getSimpleValueType() == llvm::MVT::i32);
2661 SDValue ZextTarget = CurDAG->getZExtOrTrunc(Target, dl, EVT(MVT::i64));
2662 SDValue Brind = CurDAG->getNode(ISD::BRIND, dl, MVT::Other,
2663 Node->getOperand(0), ZextTarget);
Justin Bogner9b6b9c72016-05-13 23:26:28 +00002664 ReplaceNode(Node, Brind.getNode());
JF Bastien5ab87ed2015-08-19 16:17:08 +00002665 SelectCode(ZextTarget.getNode());
2666 SelectCode(Brind.getNode());
Justin Bogner593741d2016-05-10 23:55:37 +00002667 return;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002668 }
2669 break;
2670 }
Dan Gohman757eee82009-08-02 16:10:52 +00002671 case X86ISD::GlobalBaseReg:
Justin Bogner31d7da32016-05-11 21:13:17 +00002672 ReplaceNode(Node, getGlobalBaseReg());
Justin Bogner593741d2016-05-10 23:55:37 +00002673 return;
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002674
Craig Topper75370b92017-09-19 17:19:45 +00002675 case X86ISD::SELECT:
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002676 case X86ISD::SHRUNKBLEND: {
Craig Topper75370b92017-09-19 17:19:45 +00002677 // SHRUNKBLEND selects like a regular VSELECT. Same with X86ISD::SELECT.
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002678 SDValue VSelect = CurDAG->getNode(
2679 ISD::VSELECT, SDLoc(Node), Node->getValueType(0), Node->getOperand(0),
2680 Node->getOperand(1), Node->getOperand(2));
Craig Topper63c50472017-09-09 05:57:19 +00002681 ReplaceNode(Node, VSelect.getNode());
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002682 SelectCode(VSelect.getNode());
2683 // We already called ReplaceUses.
Justin Bogner593741d2016-05-10 23:55:37 +00002684 return;
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002685 }
Craig Topper3af251d2012-07-01 02:55:34 +00002686
Tobias Grosser85508e82015-08-19 11:35:10 +00002687 case ISD::AND:
Craig Topper958106d2017-09-12 17:40:25 +00002688 if (matchBEXTRFromAnd(Node))
2689 return;
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002690 if (shrinkAndImmediate(Node))
2691 return;
Craig Topper958106d2017-09-12 17:40:25 +00002692
2693 LLVM_FALLTHROUGH;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002694 case ISD::OR:
2695 case ISD::XOR: {
Craig Topper958106d2017-09-12 17:40:25 +00002696
Benjamin Kramer4c816242011-04-22 15:30:40 +00002697 // For operations of the form (x << C1) op C2, check if we can use a smaller
2698 // encoding for C2 by transforming it into (x op (C2>>C1)) << C1.
2699 SDValue N0 = Node->getOperand(0);
2700 SDValue N1 = Node->getOperand(1);
2701
2702 if (N0->getOpcode() != ISD::SHL || !N0->hasOneUse())
2703 break;
2704
2705 // i8 is unshrinkable, i16 should be promoted to i32.
2706 if (NVT != MVT::i32 && NVT != MVT::i64)
2707 break;
2708
2709 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N1);
2710 ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2711 if (!Cst || !ShlCst)
2712 break;
2713
2714 int64_t Val = Cst->getSExtValue();
2715 uint64_t ShlVal = ShlCst->getZExtValue();
2716
2717 // Make sure that we don't change the operation by removing bits.
2718 // This only matters for OR and XOR, AND is unaffected.
Richard Smith228e6d42012-08-24 23:29:28 +00002719 uint64_t RemovedBitsMask = (1ULL << ShlVal) - 1;
2720 if (Opcode != ISD::AND && (Val & RemovedBitsMask) != 0)
Benjamin Kramer4c816242011-04-22 15:30:40 +00002721 break;
2722
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002723 unsigned ShlOp, AddOp, Op;
Craig Topper83e042a2013-08-15 05:57:07 +00002724 MVT CstVT = NVT;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002725
2726 // Check the minimum bitwidth for the new constant.
2727 // TODO: AND32ri is the same as AND64ri32 with zext imm.
2728 // TODO: MOV32ri+OR64r is cheaper than MOV64ri64+OR64rr
2729 // TODO: Using 16 and 8 bit operations is also possible for or32 & xor32.
2730 if (!isInt<8>(Val) && isInt<8>(Val >> ShlVal))
2731 CstVT = MVT::i8;
2732 else if (!isInt<32>(Val) && isInt<32>(Val >> ShlVal))
2733 CstVT = MVT::i32;
2734
2735 // Bail if there is no smaller encoding.
2736 if (NVT == CstVT)
2737 break;
2738
Craig Topper83e042a2013-08-15 05:57:07 +00002739 switch (NVT.SimpleTy) {
Benjamin Kramer4c816242011-04-22 15:30:40 +00002740 default: llvm_unreachable("Unsupported VT!");
2741 case MVT::i32:
2742 assert(CstVT == MVT::i8);
2743 ShlOp = X86::SHL32ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002744 AddOp = X86::ADD32rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002745
2746 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002747 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002748 case ISD::AND: Op = X86::AND32ri8; break;
2749 case ISD::OR: Op = X86::OR32ri8; break;
2750 case ISD::XOR: Op = X86::XOR32ri8; break;
2751 }
2752 break;
2753 case MVT::i64:
2754 assert(CstVT == MVT::i8 || CstVT == MVT::i32);
2755 ShlOp = X86::SHL64ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002756 AddOp = X86::ADD64rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002757
2758 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002759 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002760 case ISD::AND: Op = CstVT==MVT::i8? X86::AND64ri8 : X86::AND64ri32; break;
2761 case ISD::OR: Op = CstVT==MVT::i8? X86::OR64ri8 : X86::OR64ri32; break;
2762 case ISD::XOR: Op = CstVT==MVT::i8? X86::XOR64ri8 : X86::XOR64ri32; break;
2763 }
2764 break;
2765 }
2766
2767 // Emit the smaller op and the shift.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002768 SDValue NewCst = CurDAG->getTargetConstant(Val >> ShlVal, dl, CstVT);
Benjamin Kramer4c816242011-04-22 15:30:40 +00002769 SDNode *New = CurDAG->getMachineNode(Op, dl, NVT, N0->getOperand(0),NewCst);
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002770 if (ShlVal == 1)
Justin Bogner593741d2016-05-10 23:55:37 +00002771 CurDAG->SelectNodeTo(Node, AddOp, NVT, SDValue(New, 0),
2772 SDValue(New, 0));
2773 else
2774 CurDAG->SelectNodeTo(Node, ShlOp, NVT, SDValue(New, 0),
2775 getI8Imm(ShlVal, dl));
2776 return;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002777 }
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002778 case X86ISD::UMUL8:
2779 case X86ISD::SMUL8: {
2780 SDValue N0 = Node->getOperand(0);
2781 SDValue N1 = Node->getOperand(1);
2782
2783 Opc = (Opcode == X86ISD::SMUL8 ? X86::IMUL8r : X86::MUL8r);
2784
2785 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::AL,
2786 N0, SDValue()).getValue(1);
2787
2788 SDVTList VTs = CurDAG->getVTList(NVT, MVT::i32);
2789 SDValue Ops[] = {N1, InFlag};
2790 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
2791
Justin Bogner31d7da32016-05-11 21:13:17 +00002792 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002793 return;
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002794 }
2795
Chris Lattner364bb0a2010-12-05 07:30:36 +00002796 case X86ISD::UMUL: {
2797 SDValue N0 = Node->getOperand(0);
2798 SDValue N1 = Node->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002799
Ted Kremenekb5241b22011-01-14 22:34:13 +00002800 unsigned LoReg;
Craig Topper83e042a2013-08-15 05:57:07 +00002801 switch (NVT.SimpleTy) {
Chris Lattner364bb0a2010-12-05 07:30:36 +00002802 default: llvm_unreachable("Unsupported VT!");
Craig Topperfd6b8a62017-09-28 16:56:36 +00002803 // MVT::i8 is handled by X86ISD::UMUL8.
Ted Kremenekb5241b22011-01-14 22:34:13 +00002804 case MVT::i16: LoReg = X86::AX; Opc = X86::MUL16r; break;
2805 case MVT::i32: LoReg = X86::EAX; Opc = X86::MUL32r; break;
2806 case MVT::i64: LoReg = X86::RAX; Opc = X86::MUL64r; break;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002807 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002808
Chris Lattner364bb0a2010-12-05 07:30:36 +00002809 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2810 N0, SDValue()).getValue(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002811
Chris Lattner364bb0a2010-12-05 07:30:36 +00002812 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::i32);
2813 SDValue Ops[] = {N1, InFlag};
Michael Liaob53d8962013-04-19 22:22:57 +00002814 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Chad Rosier24c19d22012-08-01 18:39:17 +00002815
Justin Bognerfde9f2e2016-05-11 22:21:50 +00002816 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002817 return;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002818 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002819
Dan Gohman757eee82009-08-02 16:10:52 +00002820 case ISD::SMUL_LOHI:
2821 case ISD::UMUL_LOHI: {
2822 SDValue N0 = Node->getOperand(0);
2823 SDValue N1 = Node->getOperand(1);
2824
2825 bool isSigned = Opcode == ISD::SMUL_LOHI;
Michael Liaof9f7b552012-09-26 08:22:37 +00002826 bool hasBMI2 = Subtarget->hasBMI2();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002827 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002828 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002829 default: llvm_unreachable("Unsupported VT!");
Michael Liaof9f7b552012-09-26 08:22:37 +00002830 case MVT::i32: Opc = hasBMI2 ? X86::MULX32rr : X86::MUL32r;
2831 MOpc = hasBMI2 ? X86::MULX32rm : X86::MUL32m; break;
2832 case MVT::i64: Opc = hasBMI2 ? X86::MULX64rr : X86::MUL64r;
2833 MOpc = hasBMI2 ? X86::MULX64rm : X86::MUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002834 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002835 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002836 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002837 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002838 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
2839 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002840 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002841 }
Dan Gohman757eee82009-08-02 16:10:52 +00002842
Michael Liaof9f7b552012-09-26 08:22:37 +00002843 unsigned SrcReg, LoReg, HiReg;
2844 switch (Opc) {
2845 default: llvm_unreachable("Unknown MUL opcode!");
Michael Liaof9f7b552012-09-26 08:22:37 +00002846 case X86::IMUL32r:
2847 case X86::MUL32r:
2848 SrcReg = LoReg = X86::EAX; HiReg = X86::EDX;
2849 break;
2850 case X86::IMUL64r:
2851 case X86::MUL64r:
2852 SrcReg = LoReg = X86::RAX; HiReg = X86::RDX;
2853 break;
2854 case X86::MULX32rr:
2855 SrcReg = X86::EDX; LoReg = HiReg = 0;
2856 break;
2857 case X86::MULX64rr:
2858 SrcReg = X86::RDX; LoReg = HiReg = 0;
2859 break;
Dan Gohman757eee82009-08-02 16:10:52 +00002860 }
2861
2862 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002863 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002864 // Multiply is commmutative.
Dan Gohman757eee82009-08-02 16:10:52 +00002865 if (!foldedLoad) {
Sanjay Patel85030aa2015-10-13 16:23:00 +00002866 foldedLoad = tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002867 if (foldedLoad)
2868 std::swap(N0, N1);
2869 }
2870
Michael Liaof9f7b552012-09-26 08:22:37 +00002871 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, SrcReg,
Craig Toppera4fd6d62012-05-23 05:44:51 +00002872 N0, SDValue()).getValue(1);
Michael Liaof9f7b552012-09-26 08:22:37 +00002873 SDValue ResHi, ResLo;
Dan Gohman757eee82009-08-02 16:10:52 +00002874
2875 if (foldedLoad) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002876 SDValue Chain;
Kyle Butt991df782016-06-23 21:40:35 +00002877 MachineSDNode *CNode = nullptr;
Dan Gohman757eee82009-08-02 16:10:52 +00002878 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2879 InFlag };
Michael Liaof9f7b552012-09-26 08:22:37 +00002880 if (MOpc == X86::MULX32rm || MOpc == X86::MULX64rm) {
2881 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00002882 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002883 ResHi = SDValue(CNode, 0);
2884 ResLo = SDValue(CNode, 1);
2885 Chain = SDValue(CNode, 2);
2886 InFlag = SDValue(CNode, 3);
2887 } else {
2888 SDVTList VTs = CurDAG->getVTList(MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00002889 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002890 Chain = SDValue(CNode, 0);
2891 InFlag = SDValue(CNode, 1);
2892 }
Chris Lattner364bb0a2010-12-05 07:30:36 +00002893
Dan Gohman757eee82009-08-02 16:10:52 +00002894 // Update the chain.
Michael Liaof9f7b552012-09-26 08:22:37 +00002895 ReplaceUses(N1.getValue(1), Chain);
Kyle Butt991df782016-06-23 21:40:35 +00002896 // Record the mem-refs
Craig Topper55029d82017-11-08 22:26:37 +00002897 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2898 MemOp[0] = cast<LoadSDNode>(N1)->getMemOperand();
2899 CNode->setMemRefs(MemOp, MemOp + 1);
Dan Gohman757eee82009-08-02 16:10:52 +00002900 } else {
Michael Liaof9f7b552012-09-26 08:22:37 +00002901 SDValue Ops[] = { N1, InFlag };
2902 if (Opc == X86::MULX32rr || Opc == X86::MULX64rr) {
2903 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002904 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002905 ResHi = SDValue(CNode, 0);
2906 ResLo = SDValue(CNode, 1);
2907 InFlag = SDValue(CNode, 2);
2908 } else {
2909 SDVTList VTs = CurDAG->getVTList(MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002910 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002911 InFlag = SDValue(CNode, 0);
2912 }
Dan Gohman757eee82009-08-02 16:10:52 +00002913 }
2914
2915 // Copy the low half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002916 if (!SDValue(Node, 0).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002917 if (!ResLo.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002918 assert(LoReg && "Register for low half is not defined!");
2919 ResLo = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, LoReg, NVT,
2920 InFlag);
2921 InFlag = ResLo.getValue(2);
2922 }
2923 ReplaceUses(SDValue(Node, 0), ResLo);
2924 DEBUG(dbgs() << "=> "; ResLo.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002925 }
2926 // Copy the high half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002927 if (!SDValue(Node, 1).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002928 if (!ResHi.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002929 assert(HiReg && "Register for high half is not defined!");
2930 ResHi = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, HiReg, NVT,
2931 InFlag);
2932 InFlag = ResHi.getValue(2);
2933 }
2934 ReplaceUses(SDValue(Node, 1), ResHi);
2935 DEBUG(dbgs() << "=> "; ResHi.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002936 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002937
Craig Topper6bed9de2017-09-09 05:57:20 +00002938 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00002939 return;
Dan Gohman757eee82009-08-02 16:10:52 +00002940 }
2941
2942 case ISD::SDIVREM:
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002943 case ISD::UDIVREM:
2944 case X86ISD::SDIVREM8_SEXT_HREG:
2945 case X86ISD::UDIVREM8_ZEXT_HREG: {
Dan Gohman757eee82009-08-02 16:10:52 +00002946 SDValue N0 = Node->getOperand(0);
2947 SDValue N1 = Node->getOperand(1);
2948
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002949 bool isSigned = (Opcode == ISD::SDIVREM ||
2950 Opcode == X86ISD::SDIVREM8_SEXT_HREG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002951 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002952 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002953 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002954 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
2955 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
2956 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
2957 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002958 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002959 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002960 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002961 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002962 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
2963 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
2964 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
2965 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002966 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002967 }
Dan Gohman757eee82009-08-02 16:10:52 +00002968
Chris Lattner518b0372009-12-23 01:45:04 +00002969 unsigned LoReg, HiReg, ClrReg;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002970 unsigned SExtOpcode;
Craig Topper83e042a2013-08-15 05:57:07 +00002971 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002972 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002973 case MVT::i8:
Chris Lattner518b0372009-12-23 01:45:04 +00002974 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman757eee82009-08-02 16:10:52 +00002975 SExtOpcode = X86::CBW;
2976 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002977 case MVT::i16:
Dan Gohman757eee82009-08-02 16:10:52 +00002978 LoReg = X86::AX; HiReg = X86::DX;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002979 ClrReg = X86::DX;
Dan Gohman757eee82009-08-02 16:10:52 +00002980 SExtOpcode = X86::CWD;
2981 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002982 case MVT::i32:
Chris Lattner518b0372009-12-23 01:45:04 +00002983 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman757eee82009-08-02 16:10:52 +00002984 SExtOpcode = X86::CDQ;
2985 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002986 case MVT::i64:
Chris Lattner518b0372009-12-23 01:45:04 +00002987 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohman757eee82009-08-02 16:10:52 +00002988 SExtOpcode = X86::CQO;
Evan Chenge62288f2009-07-30 08:33:02 +00002989 break;
2990 }
2991
Dan Gohman757eee82009-08-02 16:10:52 +00002992 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002993 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002994 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohmana1603612007-10-08 18:33:35 +00002995
Dan Gohman757eee82009-08-02 16:10:52 +00002996 SDValue InFlag;
Owen Anderson9f944592009-08-11 20:47:22 +00002997 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman757eee82009-08-02 16:10:52 +00002998 // Special case for div8, just use a move with zero extension to AX to
2999 // clear the upper 8 bits (AH).
3000 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Sanjay Patel85030aa2015-10-13 16:23:00 +00003001 if (tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman757eee82009-08-02 16:10:52 +00003002 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
3003 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00003004 SDValue(CurDAG->getMachineNode(X86::MOVZX32rm8, dl, MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00003005 MVT::Other, Ops), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00003006 Chain = Move.getValue(1);
3007 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng10d27902006-01-06 20:36:21 +00003008 } else {
Dan Gohman757eee82009-08-02 16:10:52 +00003009 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00003010 SDValue(CurDAG->getMachineNode(X86::MOVZX32rr8, dl, MVT::i32, N0),0);
Dan Gohman757eee82009-08-02 16:10:52 +00003011 Chain = CurDAG->getEntryNode();
3012 }
Stuart Hastings91f1d242011-05-20 19:04:40 +00003013 Chain = CurDAG->getCopyToReg(Chain, dl, X86::EAX, Move, SDValue());
Dan Gohman757eee82009-08-02 16:10:52 +00003014 InFlag = Chain.getValue(1);
3015 } else {
3016 InFlag =
3017 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
3018 LoReg, N0, SDValue()).getValue(1);
3019 if (isSigned && !signBitIsZero) {
3020 // Sign extend the low part into the high part.
Evan Chengd1b82d82006-02-09 07:17:49 +00003021 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003022 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Glue, InFlag),0);
Dan Gohman757eee82009-08-02 16:10:52 +00003023 } else {
3024 // Zero out the high part, effectively zero extending the input.
Michael Liao5bf95782014-12-04 05:20:33 +00003025 SDValue ClrNode = SDValue(CurDAG->getMachineNode(X86::MOV32r0, dl, NVT), 0);
Craig Topper83e042a2013-08-15 05:57:07 +00003026 switch (NVT.SimpleTy) {
Tim Northover64ec0ff2013-05-30 13:19:42 +00003027 case MVT::i16:
3028 ClrNode =
3029 SDValue(CurDAG->getMachineNode(
3030 TargetOpcode::EXTRACT_SUBREG, dl, MVT::i16, ClrNode,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003031 CurDAG->getTargetConstant(X86::sub_16bit, dl,
3032 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00003033 0);
3034 break;
3035 case MVT::i32:
3036 break;
3037 case MVT::i64:
3038 ClrNode =
3039 SDValue(CurDAG->getMachineNode(
3040 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003041 CurDAG->getTargetConstant(0, dl, MVT::i64), ClrNode,
3042 CurDAG->getTargetConstant(X86::sub_32bit, dl,
3043 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00003044 0);
3045 break;
3046 default:
3047 llvm_unreachable("Unexpected division source");
3048 }
3049
Chris Lattner518b0372009-12-23 01:45:04 +00003050 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman757eee82009-08-02 16:10:52 +00003051 ClrNode, InFlag).getValue(1);
Dan Gohmana1603612007-10-08 18:33:35 +00003052 }
Evan Cheng92e27972006-01-06 23:19:29 +00003053 }
Dan Gohmana1603612007-10-08 18:33:35 +00003054
Dan Gohman757eee82009-08-02 16:10:52 +00003055 if (foldedLoad) {
3056 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
3057 InFlag };
Craig Topper61f81f92017-11-08 22:26:39 +00003058 MachineSDNode *CNode =
Michael Liaob53d8962013-04-19 22:22:57 +00003059 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops);
Dan Gohman757eee82009-08-02 16:10:52 +00003060 InFlag = SDValue(CNode, 1);
3061 // Update the chain.
3062 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
Craig Topper61f81f92017-11-08 22:26:39 +00003063 // Record the mem-refs
3064 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
3065 MemOp[0] = cast<LoadSDNode>(N1)->getMemOperand();
3066 CNode->setMemRefs(MemOp, MemOp + 1);
Dan Gohman757eee82009-08-02 16:10:52 +00003067 } else {
3068 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003069 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00003070 }
Evan Cheng92e27972006-01-06 23:19:29 +00003071
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003072 // Prevent use of AH in a REX instruction by explicitly copying it to
3073 // an ABCD_L register.
Jim Grosbach340b6da2013-07-09 02:07:28 +00003074 //
3075 // The current assumption of the register allocator is that isel
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003076 // won't generate explicit references to the GR8_ABCD_H registers. If
Jim Grosbach340b6da2013-07-09 02:07:28 +00003077 // the allocator and/or the backend get enhanced to be more robust in
3078 // that regard, this can be, and should be, removed.
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003079 if (HiReg == X86::AH && !SDValue(Node, 1).use_empty()) {
3080 SDValue AHCopy = CurDAG->getRegister(X86::AH, MVT::i8);
3081 unsigned AHExtOpcode =
Craig Topperad7c6852018-03-20 05:00:20 +00003082 isSigned ? X86::MOVSX32rr8_NOREX : X86::MOVZX32rr8_NOREX;
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003083
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003084 SDNode *RNode = CurDAG->getMachineNode(AHExtOpcode, dl, MVT::i32,
3085 MVT::Glue, AHCopy, InFlag);
3086 SDValue Result(RNode, 0);
3087 InFlag = SDValue(RNode, 1);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003088
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003089 if (Opcode == X86ISD::UDIVREM8_ZEXT_HREG ||
3090 Opcode == X86ISD::SDIVREM8_SEXT_HREG) {
Craig Topperb8d7d4d2017-10-26 21:12:03 +00003091 assert(Node->getValueType(1) == MVT::i32 && "Unexpected result type!");
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003092 } else {
3093 Result =
3094 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result);
3095 }
3096 ReplaceUses(SDValue(Node, 1), Result);
3097 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003098 }
Dan Gohman757eee82009-08-02 16:10:52 +00003099 // Copy the division (low) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003100 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman757eee82009-08-02 16:10:52 +00003101 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
3102 LoReg, NVT, InFlag);
3103 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003104 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00003105 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003106 }
3107 // Copy the remainder (high) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003108 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003109 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
3110 HiReg, NVT, InFlag);
3111 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003112 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00003113 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003114 }
Craig Topper6bed9de2017-09-09 05:57:20 +00003115 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00003116 return;
Dan Gohman757eee82009-08-02 16:10:52 +00003117 }
3118
Craig Topperb424faf2018-02-12 03:02:02 +00003119 case X86ISD::CMP: {
Dan Gohmanac33a902009-08-19 18:16:17 +00003120 SDValue N0 = Node->getOperand(0);
3121 SDValue N1 = Node->getOperand(1);
3122
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003123 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
Sanjay Patel85030aa2015-10-13 16:23:00 +00003124 hasNoSignedComparisonUses(Node))
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003125 N0 = N0.getOperand(0);
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00003126
Dan Gohmanac33a902009-08-19 18:16:17 +00003127 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
3128 // use a smaller encoding.
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003129 // Look past the truncate if CMP is the only use of it.
Craig Topper3ccbd3f2018-02-12 03:02:01 +00003130 if (N0.getOpcode() == ISD::AND &&
Dan Gohman198b7ff2011-11-03 21:49:52 +00003131 N0.getNode()->hasOneUse() &&
Dan Gohmanac33a902009-08-19 18:16:17 +00003132 N0.getValueType() != MVT::i8 &&
3133 X86::isZeroNode(N1)) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00003134 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
Dan Gohmanac33a902009-08-19 18:16:17 +00003135 if (!C) break;
Craig Topperfc53dc22017-08-25 05:04:34 +00003136 uint64_t Mask = C->getZExtValue();
Dan Gohmanac33a902009-08-19 18:16:17 +00003137
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003138 MVT VT;
3139 int SubRegOp;
3140 unsigned Op;
3141
Craig Topperfc53dc22017-08-25 05:04:34 +00003142 if (isUInt<8>(Mask) &&
3143 (!(Mask & 0x80) || hasNoSignedComparisonUses(Node))) {
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003144 // For example, convert "testl %eax, $8" to "testb %al, $8"
3145 VT = MVT::i8;
3146 SubRegOp = X86::sub_8bit;
3147 Op = X86::TEST8ri;
3148 } else if (OptForMinSize && isUInt<16>(Mask) &&
3149 (!(Mask & 0x8000) || hasNoSignedComparisonUses(Node))) {
3150 // For example, "testl %eax, $32776" to "testw %ax, $32776".
3151 // NOTE: We only want to form TESTW instructions if optimizing for
3152 // min size. Otherwise we only save one byte and possibly get a length
3153 // changing prefix penalty in the decoders.
3154 VT = MVT::i16;
3155 SubRegOp = X86::sub_16bit;
3156 Op = X86::TEST16ri;
3157 } else if (isUInt<32>(Mask) && N0.getValueType() != MVT::i16 &&
3158 (!(Mask & 0x80000000) || hasNoSignedComparisonUses(Node))) {
3159 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
3160 // NOTE: We only want to run that transform if N0 is 32 or 64 bits.
3161 // Otherwize, we find ourselves in a position where we have to do
3162 // promotion. If previous passes did not promote the and, we assume
3163 // they had a good reason not to and do not promote here.
3164 VT = MVT::i32;
3165 SubRegOp = X86::sub_32bit;
3166 Op = X86::TEST32ri;
3167 } else {
3168 // No eligible transformation was found.
3169 break;
Dan Gohmanac33a902009-08-19 18:16:17 +00003170 }
3171
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003172 SDValue Imm = CurDAG->getTargetConstant(Mask, dl, VT);
3173 SDValue Reg = N0.getOperand(0);
Eric Liu0b69b5e2018-01-30 14:18:33 +00003174
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003175 // Extract the subregister if necessary.
3176 if (N0.getValueType() != VT)
3177 Reg = CurDAG->getTargetExtractSubreg(SubRegOp, dl, VT, Reg);
Eric Liu0b69b5e2018-01-30 14:18:33 +00003178
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003179 // Emit a testl or testw.
3180 SDNode *NewNode = CurDAG->getMachineNode(Op, dl, MVT::i32, Reg, Imm);
Craig Topperb424faf2018-02-12 03:02:02 +00003181 // Replace CMP with TEST.
Nirav Dave3264c1b2018-03-19 20:19:46 +00003182 ReplaceNode(Node, NewNode);
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003183 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00003184 }
3185 break;
3186 }
Chandler Carruth03258f22017-08-25 02:04:03 +00003187 case ISD::STORE:
3188 if (foldLoadStoreIntoMemOperand(Node))
3189 return;
3190 break;
Chris Lattner655e7df2005-11-16 01:54:32 +00003191 }
3192
Justin Bogner593741d2016-05-10 23:55:37 +00003193 SelectCode(Node);
Chris Lattner655e7df2005-11-16 01:54:32 +00003194}
3195
Chris Lattnerba1ed582006-06-08 18:03:49 +00003196bool X86DAGToDAGISel::
Daniel Sanders60f1db02015-03-13 12:45:09 +00003197SelectInlineAsmMemoryOperand(const SDValue &Op, unsigned ConstraintID,
Dan Gohmaneb0cee92008-08-23 02:25:05 +00003198 std::vector<SDValue> &OutOps) {
Rafael Espindola3b2df102009-04-08 21:14:34 +00003199 SDValue Op0, Op1, Op2, Op3, Op4;
Daniel Sanders60f1db02015-03-13 12:45:09 +00003200 switch (ConstraintID) {
Daniel Sandersd0496692015-05-16 12:09:54 +00003201 default:
3202 llvm_unreachable("Unexpected asm memory constraint");
3203 case InlineAsm::Constraint_i:
3204 // FIXME: It seems strange that 'i' is needed here since it's supposed to
3205 // be an immediate and not a memory constraint.
Justin Bognerb03fd122016-08-17 05:10:15 +00003206 LLVM_FALLTHROUGH;
Daniel Sanders60f1db02015-03-13 12:45:09 +00003207 case InlineAsm::Constraint_o: // offsetable ??
3208 case InlineAsm::Constraint_v: // not offsetable ??
Daniel Sanders60f1db02015-03-13 12:45:09 +00003209 case InlineAsm::Constraint_m: // memory
Daniel Sandersd0496692015-05-16 12:09:54 +00003210 case InlineAsm::Constraint_X:
Sanjay Patel85030aa2015-10-13 16:23:00 +00003211 if (!selectAddr(nullptr, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerba1ed582006-06-08 18:03:49 +00003212 return true;
3213 break;
3214 }
Chad Rosier24c19d22012-08-01 18:39:17 +00003215
Evan Cheng2d487222006-08-26 01:05:16 +00003216 OutOps.push_back(Op0);
3217 OutOps.push_back(Op1);
3218 OutOps.push_back(Op2);
3219 OutOps.push_back(Op3);
Rafael Espindola3b2df102009-04-08 21:14:34 +00003220 OutOps.push_back(Op4);
Chris Lattnerba1ed582006-06-08 18:03:49 +00003221 return false;
3222}
3223
Sanjay Patelb5723d02015-10-13 15:12:27 +00003224/// This pass converts a legalized DAG into a X86-specific DAG,
3225/// ready for instruction scheduling.
Bill Wendling026e5d72009-04-29 23:29:43 +00003226FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
Craig Topperf6e7e122012-03-27 07:21:54 +00003227 CodeGenOpt::Level OptLevel) {
Bill Wendling084669a2009-04-29 00:15:41 +00003228 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattner655e7df2005-11-16 01:54:32 +00003229}