blob: fe9d3478a03e928b74dfd9468d70ccca837bcf58 [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
2
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00003def simm4 : Operand<i32>;
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +00004def simm7 : Operand<i32>;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00005
Jack Carter97700972013-08-13 20:19:16 +00006def simm12 : Operand<i32> {
7 let DecoderMethod = "DecodeSimm12";
8}
9
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000010def uimm5_lsl2 : Operand<OtherVT> {
11 let EncoderMethod = "getUImm5Lsl2Encoding";
12}
13
Zoran Jovanovic42b84442014-10-23 11:13:59 +000014def uimm6_lsl2 : Operand<i32> {
15 let EncoderMethod = "getUImm6Lsl2Encoding";
16}
17
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000018def simm9_addiusp : Operand<i32> {
19 let EncoderMethod = "getSImm9AddiuspValue";
20}
21
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000022def uimm3_shift : Operand<i32> {
23 let EncoderMethod = "getUImm3Mod8Encoding";
24}
25
Zoran Jovanovicbac36192014-10-23 11:06:34 +000026def simm3_lsa2 : Operand<i32> {
27 let EncoderMethod = "getSImm3Lsa2Value";
28}
29
Zoran Jovanovic88531712014-11-05 17:31:00 +000030def uimm4_andi : Operand<i32> {
31 let EncoderMethod = "getUImm4AndValue";
32}
33
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000034def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
35
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000036def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
37
Jack Carter97700972013-08-13 20:19:16 +000038def mem_mm_12 : Operand<i32> {
39 let PrintMethod = "printMemOperand";
40 let MIOperandInfo = (ops GPR32, simm12);
41 let EncoderMethod = "getMemEncodingMMImm12";
42 let ParserMatchClass = MipsMemAsmOperand;
43 let OperandType = "OPERAND_MEMORY";
44}
45
Zoran Jovanovic507e0842013-10-29 16:38:59 +000046def jmptarget_mm : Operand<OtherVT> {
47 let EncoderMethod = "getJumpTargetOpValueMM";
48}
49
50def calltarget_mm : Operand<iPTR> {
51 let EncoderMethod = "getJumpTargetOpValueMM";
52}
53
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +000054def brtarget_mm : Operand<OtherVT> {
55 let EncoderMethod = "getBranchTargetOpValueMM";
56 let OperandType = "OPERAND_PCREL";
57 let DecoderMethod = "DecodeBranchTargetMM";
58}
59
Zoran Jovanovic73ff9482014-08-14 12:09:10 +000060class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
61 RegisterOperand RO> :
62 InstSE<(outs), (ins RO:$rs, opnd:$offset),
63 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> {
64 let isBranch = 1;
65 let isTerminator = 1;
66 let hasDelaySlot = 0;
67 let Defs = [AT];
68}
69
Jack Carter97700972013-08-13 20:19:16 +000070let canFoldAsLoad = 1 in
71class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
72 Operand MemOpnd> :
73 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
74 !strconcat(opstr, "\t$rt, $addr"),
75 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
76 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +000077 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +000078 string Constraints = "$src = $rt";
79}
80
81class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
82 Operand MemOpnd>:
83 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
84 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +000085 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
86 let DecoderMethod = "DecodeMemMMImm12";
87}
Jack Carter97700972013-08-13 20:19:16 +000088
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000089class LLBaseMM<string opstr, RegisterOperand RO> :
90 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
91 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +000092 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000093 let mayLoad = 1;
94}
95
96class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +000097 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000098 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +000099 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000100 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000101 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000102}
103
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000104class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
105 InstrItinClass Itin = NoItinerary> :
106 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
107 !strconcat(opstr, "\t$rt, $addr"),
108 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
109 let DecoderMethod = "DecodeMemMMImm12";
110 let canFoldAsLoad = 1;
111 let mayLoad = 1;
112}
113
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000114class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
115 InstrItinClass Itin = NoItinerary,
116 SDPatternOperator OpNode = null_frag> :
117 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
118 !strconcat(opstr, "\t$rd, $rs, $rt"),
119 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
120 let isCommutable = isComm;
121}
122
Zoran Jovanovic88531712014-11-05 17:31:00 +0000123class AndImmMM16<string opstr, RegisterOperand RO,
124 InstrItinClass Itin = NoItinerary> :
125 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm),
126 !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>;
127
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000128class LogicRMM16<string opstr, RegisterOperand RO,
129 InstrItinClass Itin = NoItinerary,
130 SDPatternOperator OpNode = null_frag> :
131 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
132 !strconcat(opstr, "\t$rt, $rs"),
133 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
134 let isCommutable = 1;
135 let Constraints = "$rt = $dst";
136}
137
138class NotMM16<string opstr, RegisterOperand RO> :
139 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
140 !strconcat(opstr, "\t$rt, $rs"),
141 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
142
Zoran Jovanovica87308c2014-11-05 16:19:59 +0000143class ShiftIMM16<string opstr, Operand ImmOpnd,
144 RegisterOperand RO, SDPatternOperator OpNode = null_frag,
145 SDPatternOperator PF = null_frag,
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000146 InstrItinClass Itin = NoItinerary> :
147 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
Zoran Jovanovica87308c2014-11-05 16:19:59 +0000148 !strconcat(opstr, "\t$rd, $rt, $shamt"),
149 [(set RO:$rd, (OpNode RO:$rt, PF:$shamt))], Itin, FrmR>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000150
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000151class AddImmUR2<string opstr, RegisterOperand RO> :
152 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
153 !strconcat(opstr, "\t$rd, $rs, $imm"),
154 [], NoItinerary, FrmR> {
155 let isCommutable = 1;
156}
157
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000158class AddImmUS5<string opstr, RegisterOperand RO> :
159 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
160 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
161 let Constraints = "$rd = $dst";
162 let isCommutable = 1;
163}
164
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000165class AddImmUR1SP<string opstr, RegisterOperand RO> :
166 MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm),
167 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>;
168
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000169class AddImmUSP<string opstr> :
170 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
171 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
172
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000173class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
174 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
175 [], II_MFHI_MFLO, FrmR> {
176 let Uses = [UseReg];
177 let hasSideEffects = 0;
178}
179
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000180class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
181 InstrItinClass Itin = NoItinerary> :
182 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
183 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
184 let isCommutable = isComm;
185 let isReMaterializable = 1;
186}
187
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000188class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO,
189 SDPatternOperator imm_type = null_frag> :
190 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
191 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
192 let isReMaterializable = 1;
193}
194
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000195// 16-bit Jump and Link (Call)
196class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
197 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic9b05a312014-03-31 14:00:10 +0000198 [(MipsJmpLink RO:$rs)], IIBranch, FrmR> {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000199 let isCall = 1;
200 let hasDelaySlot = 1;
201 let Defs = [RA];
202}
203
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000204// 16-bit Jump Reg
205class JumpRegMM16<string opstr, RegisterOperand RO> :
206 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
207 [], IIBranch, FrmR> {
208 let hasDelaySlot = 1;
209 let isBranch = 1;
210 let isIndirectBranch = 1;
211}
212
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000213// Base class for JRADDIUSP instruction.
214class JumpRAddiuStackMM16 :
215 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
216 [], IIBranch, FrmR> {
217 let isTerminator = 1;
218 let isBarrier = 1;
219 let hasDelaySlot = 1;
220 let isBranch = 1;
221 let isIndirectBranch = 1;
222}
223
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000224// 16-bit Jump and Link (Call) - Short Delay Slot
225class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
226 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
227 [], IIBranch, FrmR> {
228 let isCall = 1;
229 let hasDelaySlot = 1;
230 let Defs = [RA];
231}
232
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000233// 16-bit Jump Register Compact - No delay slot
234class JumpRegCMM16<string opstr, RegisterOperand RO> :
235 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
236 [], IIBranch, FrmR> {
237 let isTerminator = 1;
238 let isBarrier = 1;
239 let isBranch = 1;
240 let isIndirectBranch = 1;
241}
242
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000243// MicroMIPS Jump and Link (Call) - Short Delay Slot
244let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
245 class JumpLinkMM<string opstr, DAGOperand opnd> :
246 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
247 [], IIBranch, FrmJ, opstr> {
248 let DecoderMethod = "DecodeJumpTargetMM";
249 }
250
251 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
252 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
253 [], IIBranch, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000254
255 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
256 RegisterOperand RO> :
257 InstSE<(outs), (ins RO:$rs, opnd:$offset),
258 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000259}
260
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000261def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
262 ARITH_FM_MM16<0>;
263def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
264 ARITH_FM_MM16<1>;
Zoran Jovanovic88531712014-11-05 17:31:00 +0000265def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000266def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
267 LOGIC_FM_MM16<0x2>;
268def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>,
269 LOGIC_FM_MM16<0x3>;
270def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
271 LOGIC_FM_MM16<0x1>;
272def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>;
Zoran Jovanovica87308c2014-11-05 16:19:59 +0000273def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, shl,
274 immZExt2Shift, II_SLL>, SHIFT_FM_MM16<0>;
275def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, srl,
276 immZExt2Shift, II_SRL>, SHIFT_FM_MM16<1>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000277def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000278def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000279def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000280def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000281def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
282def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000283def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000284def LI16_MM : LoadImmMM16<"li16", simm7, GPRMM16Opnd, immLi16>,
285 LI_FM_MM16, IsAsCheapAsAMove;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000286def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000287def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000288def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000289def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000290def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000291
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000292class WaitMM<string opstr> :
293 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
294 NoItinerary, FrmOther, opstr>;
295
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000296let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000297 /// Compact Branch Instructions
298 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
299 COMPACT_BRANCH_FM_MM<0x7>;
300 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
301 COMPACT_BRANCH_FM_MM<0x5>;
302
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000303 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000304 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000305 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000306 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000307 ADDI_FM_MM<0x4>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000308 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000309 SLTI_FM_MM<0x24>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000310 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000311 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000312 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000313 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000314 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000315 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000316 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000317 ADDI_FM_MM<0x1c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000318 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000319
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000320 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
321 LW_FM_MM<0xc>;
322
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000323 /// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000324 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd>, ADD_FM_MM<0, 0x150>;
325 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd>, ADD_FM_MM<0, 0x1d0>;
326 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
327 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
328 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
329 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
330 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000331 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000332 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000333 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000334 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000335 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000336 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000337 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000338 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000339 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000340 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000341 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000342 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000343 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000344 MULT_FM_MM<0x2ac>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000345 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000346 MULT_FM_MM<0x2ec>;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000347
348 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000349 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000350 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000351 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000352 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000353 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000354 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000355 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000356 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000357 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000358 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000359 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000360 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000361 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000362 SRA_FM_MM<0xc0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000363 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000364 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000365
366 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000367 let DecoderMethod = "DecodeMemMMImm16" in {
368 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
369 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
370 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
371 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
372 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
373 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
374 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
375 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
376 }
Jack Carter97700972013-08-13 20:19:16 +0000377
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000378 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000379
Jack Carter97700972013-08-13 20:19:16 +0000380 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000381 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
382 LWL_FM_MM<0x0>;
383 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
384 LWL_FM_MM<0x1>;
385 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
386 LWL_FM_MM<0x8>;
387 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
388 LWL_FM_MM<0x9>;
Vladimir Medice0fbb442013-09-06 12:41:17 +0000389
390 /// Move Conditional
391 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
392 NoItinerary>, ADD_FM_MM<0, 0x58>;
393 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
394 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000395 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000396 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000397 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000398 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000399
400 /// Move to/from HI/LO
401 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
402 MTLO_FM_MM<0x0b5>;
403 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
404 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000405 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000406 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000407 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000408 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000409
410 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000411 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
412 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
413 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
414 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000415
416 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000417 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
418 ISA_MIPS32;
419 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
420 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000421
422 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000423 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
424 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
425 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
426 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000427
428 /// Word Swap Bytes Within Halfwords
Daniel Sanders39d00512014-05-12 12:15:41 +0000429 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd>, SEB_FM_MM<0x1ec>,
430 ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000431
432 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, MipsExt>,
433 EXT_FM_MM<0x2c>;
434 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, MipsIns>,
435 EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000436
437 /// Jump Instructions
438 let DecoderMethod = "DecodeJumpTargetMM" in {
439 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
440 J_FM_MM<0x35>;
441 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000442 }
443 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000444 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000445
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000446 /// Jump Instructions - Short Delay Slot
447 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
448 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
449
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000450 /// Branch Instructions
451 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
452 BEQ_FM_MM<0x25>;
453 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
454 BEQ_FM_MM<0x2d>;
455 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
456 BGEZ_FM_MM<0x2>;
457 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
458 BGEZ_FM_MM<0x6>;
459 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
460 BGEZ_FM_MM<0x4>;
461 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
462 BGEZ_FM_MM<0x0>;
463 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
464 BGEZAL_FM_MM<0x03>;
465 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
466 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000467
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000468 /// Branch Instructions - Short Delay Slot
469 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
470 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
471 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
472 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
473
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000474 /// Control Instructions
475 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
476 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
477 def SYSCALL_MM : MMRel, SYS_FT<"syscall">, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000478 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000479 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
480 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000481 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
482 ISA_MIPS32R2;
483 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
484 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000485
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000486 /// Trap Instructions
487 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd>, TEQ_FM_MM<0x0>;
488 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd>, TEQ_FM_MM<0x08>;
489 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd>, TEQ_FM_MM<0x10>;
490 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd>, TEQ_FM_MM<0x20>;
491 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd>, TEQ_FM_MM<0x28>;
492 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000493
494 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
495 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
496 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
497 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
498 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
499 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000500
501 /// Load-linked, Store-conditional
502 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
503 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000504
505 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
506 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
507 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
508 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000509}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000510
511//===----------------------------------------------------------------------===//
512// MicroMips instruction aliases
513//===----------------------------------------------------------------------===//
514
515let Predicates = [InMicroMips] in {
Daniel Sanders7d290b02014-05-08 16:12:31 +0000516 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000517}