blob: 7a3141abc1b33041ad3953ad9089e10993a97e47 [file] [log] [blame]
Hal Finkel27774d92014-03-13 07:58:58 +00001//===- PPCInstrVSX.td - The PowerPC VSX Extension --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the VSX extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Bill Schmidtfe723b92015-04-27 19:57:34 +000014// *********************************** NOTE ***********************************
15// ** For POWER8 Little Endian, the VSX swap optimization relies on knowing **
16// ** which VMX and VSX instructions are lane-sensitive and which are not. **
17// ** A lane-sensitive instruction relies, implicitly or explicitly, on **
18// ** whether lanes are numbered from left to right. An instruction like **
19// ** VADDFP is not lane-sensitive, because each lane of the result vector **
20// ** relies only on the corresponding lane of the source vectors. However, **
21// ** an instruction like VMULESB is lane-sensitive, because "even" and **
22// ** "odd" lanes are different for big-endian and little-endian numbering. **
23// ** **
24// ** When adding new VMX and VSX instructions, please consider whether they **
25// ** are lane-sensitive. If so, they must be added to a switch statement **
26// ** in PPCVSXSwapRemoval::gatherVectorInstructions(). **
27// ****************************************************************************
28
Hal Finkel27774d92014-03-13 07:58:58 +000029def PPCRegVSRCAsmOperand : AsmOperandClass {
30 let Name = "RegVSRC"; let PredicateMethod = "isVSRegNumber";
31}
32def vsrc : RegisterOperand<VSRC> {
33 let ParserMatchClass = PPCRegVSRCAsmOperand;
34}
35
Hal Finkel19be5062014-03-29 05:29:01 +000036def PPCRegVSFRCAsmOperand : AsmOperandClass {
37 let Name = "RegVSFRC"; let PredicateMethod = "isVSRegNumber";
38}
39def vsfrc : RegisterOperand<VSFRC> {
40 let ParserMatchClass = PPCRegVSFRCAsmOperand;
41}
42
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +000043def PPCRegVSSRCAsmOperand : AsmOperandClass {
44 let Name = "RegVSSRC"; let PredicateMethod = "isVSRegNumber";
45}
46def vssrc : RegisterOperand<VSSRC> {
47 let ParserMatchClass = PPCRegVSSRCAsmOperand;
48}
49
Zaara Syedafcd96972017-09-21 16:12:33 +000050def PPCRegSPILLTOVSRRCAsmOperand : AsmOperandClass {
51 let Name = "RegSPILLTOVSRRC"; let PredicateMethod = "isVSRegNumber";
52}
53
54def spilltovsrrc : RegisterOperand<SPILLTOVSRRC> {
55 let ParserMatchClass = PPCRegSPILLTOVSRRCAsmOperand;
56}
Bill Schmidtfae5d712014-12-09 16:35:51 +000057// Little-endian-specific nodes.
58def SDT_PPClxvd2x : SDTypeProfile<1, 1, [
59 SDTCisVT<0, v2f64>, SDTCisPtrTy<1>
60]>;
61def SDT_PPCstxvd2x : SDTypeProfile<0, 2, [
62 SDTCisVT<0, v2f64>, SDTCisPtrTy<1>
63]>;
64def SDT_PPCxxswapd : SDTypeProfile<1, 1, [
65 SDTCisSameAs<0, 1>
66]>;
Nemanja Ivanovic44513e52016-07-05 09:22:29 +000067def SDTVecConv : SDTypeProfile<1, 2, [
68 SDTCisVec<0>, SDTCisVec<1>, SDTCisPtrTy<2>
69]>;
Bill Schmidtfae5d712014-12-09 16:35:51 +000070
71def PPClxvd2x : SDNode<"PPCISD::LXVD2X", SDT_PPClxvd2x,
Sean Fertile3c8c3852017-01-26 18:59:15 +000072 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Bill Schmidtfae5d712014-12-09 16:35:51 +000073def PPCstxvd2x : SDNode<"PPCISD::STXVD2X", SDT_PPCstxvd2x,
74 [SDNPHasChain, SDNPMayStore]>;
75def PPCxxswapd : SDNode<"PPCISD::XXSWAPD", SDT_PPCxxswapd, [SDNPHasChain]>;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +000076def PPCmfvsr : SDNode<"PPCISD::MFVSR", SDTUnaryOp, []>;
77def PPCmtvsra : SDNode<"PPCISD::MTVSRA", SDTUnaryOp, []>;
78def PPCmtvsrz : SDNode<"PPCISD::MTVSRZ", SDTUnaryOp, []>;
Nemanja Ivanovic44513e52016-07-05 09:22:29 +000079def PPCsvec2fp : SDNode<"PPCISD::SINT_VEC_TO_FP", SDTVecConv, []>;
80def PPCuvec2fp: SDNode<"PPCISD::UINT_VEC_TO_FP", SDTVecConv, []>;
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +000081def PPCswapNoChain : SDNode<"PPCISD::SWAP_NO_CHAIN", SDT_PPCxxswapd>;
Bill Schmidtfae5d712014-12-09 16:35:51 +000082
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +000083multiclass XX3Form_Rcr<bits<6> opcode, bits<7> xo, string asmbase,
84 string asmstr, InstrItinClass itin, Intrinsic Int,
85 ValueType OutTy, ValueType InTy> {
Hal Finkel27774d92014-03-13 07:58:58 +000086 let BaseName = asmbase in {
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +000087 def NAME : XX3Form_Rc<opcode, xo, (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +000088 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +000089 [(set OutTy:$XT, (Int InTy:$XA, InTy:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +000090 let Defs = [CR6] in
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +000091 def o : XX3Form_Rc<opcode, xo, (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +000092 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +000093 [(set InTy:$XT,
94 (InTy (PPCvcmp_o InTy:$XA, InTy:$XB, xo)))]>,
95 isDOT;
Hal Finkel27774d92014-03-13 07:58:58 +000096 }
97}
98
Nemanja Ivanovic11049f82016-10-04 06:59:23 +000099// Instruction form with a single input register for instructions such as
100// XXPERMDI. The reason for defining this is that specifying multiple chained
101// operands (such as loads) to an instruction will perform both chained
102// operations rather than coalescing them into a single register - even though
103// the source memory location is the same. This simply forces the instruction
104// to use the same register for both inputs.
105// For example, an output DAG such as this:
106// (XXPERMDI (LXSIBZX xoaddr:$src), (LXSIBZX xoaddr:$src ), 0))
107// would result in two load instructions emitted and used as separate inputs
108// to the XXPERMDI instruction.
109class XX3Form_2s<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, string asmstr,
110 InstrItinClass itin, list<dag> pattern>
111 : XX3Form_2<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
112 let XB = XA;
113}
114
Eric Christopher1b8e7632014-05-22 01:07:24 +0000115def HasVSX : Predicate<"PPCSubTarget->hasVSX()">;
Bill Schmidtfae5d712014-12-09 16:35:51 +0000116def IsLittleEndian : Predicate<"PPCSubTarget->isLittleEndian()">;
117def IsBigEndian : Predicate<"!PPCSubTarget->isLittleEndian()">;
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +0000118def HasOnlySwappingMemOps : Predicate<"!PPCSubTarget->hasP9Vector()">;
Bill Schmidtfae5d712014-12-09 16:35:51 +0000119
Hal Finkel27774d92014-03-13 07:58:58 +0000120let Predicates = [HasVSX] in {
121let AddedComplexity = 400 in { // Prefer VSX patterns over non-VSX patterns.
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000122let UseVSXReg = 1 in {
Craig Topperc50d64b2014-11-26 00:46:26 +0000123let hasSideEffects = 0 in { // VSX instructions don't have side effects.
Hal Finkel27774d92014-03-13 07:58:58 +0000124let Uses = [RM] in {
125
126 // Load indexed instructions
Sean Fertile3c8c3852017-01-26 18:59:15 +0000127 let mayLoad = 1, mayStore = 0 in {
Nemanja Ivanovic6354d232016-10-04 11:25:52 +0000128 let CodeSize = 3 in
Stefan Pintilie26d4f922018-03-26 17:39:18 +0000129 def LXSDX : XX1Form_memOp<31, 588,
Hal Finkel19be5062014-03-29 05:29:01 +0000130 (outs vsfrc:$XT), (ins memrr:$src),
Hal Finkel27774d92014-03-13 07:58:58 +0000131 "lxsdx $XT, $src", IIC_LdStLFD,
Lei Huangf4ec6782018-05-24 03:20:28 +0000132 []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000133
Tony Jiang438bf4a2017-11-20 14:38:30 +0000134 // Pseudo instruction XFLOADf64 will be expanded to LXSDX or LFDX later
135 let isPseudo = 1, CodeSize = 3 in
Stefan Pintilie26d4f922018-03-26 17:39:18 +0000136 def XFLOADf64 : PseudoXFormMemOp<(outs vsfrc:$XT), (ins memrr:$src),
Tony Jiang438bf4a2017-11-20 14:38:30 +0000137 "#XFLOADf64",
138 [(set f64:$XT, (load xoaddr:$src))]>;
139
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +0000140 let Predicates = [HasVSX, HasOnlySwappingMemOps] in
Stefan Pintilie26d4f922018-03-26 17:39:18 +0000141 def LXVD2X : XX1Form_memOp<31, 844,
Hal Finkel27774d92014-03-13 07:58:58 +0000142 (outs vsrc:$XT), (ins memrr:$src),
143 "lxvd2x $XT, $src", IIC_LdStLFD,
Bill Schmidt72954782014-11-12 04:19:40 +0000144 [(set v2f64:$XT, (int_ppc_vsx_lxvd2x xoaddr:$src))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000145
Stefan Pintilie26d4f922018-03-26 17:39:18 +0000146 def LXVDSX : XX1Form_memOp<31, 332,
Hal Finkel27774d92014-03-13 07:58:58 +0000147 (outs vsrc:$XT), (ins memrr:$src),
148 "lxvdsx $XT, $src", IIC_LdStLFD, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000149
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +0000150 let Predicates = [HasVSX, HasOnlySwappingMemOps] in
Stefan Pintilie26d4f922018-03-26 17:39:18 +0000151 def LXVW4X : XX1Form_memOp<31, 780,
Hal Finkel27774d92014-03-13 07:58:58 +0000152 (outs vsrc:$XT), (ins memrr:$src),
Bill Schmidt2d1128a2014-10-17 15:13:38 +0000153 "lxvw4x $XT, $src", IIC_LdStLFD,
Nemanja Ivanovicb89c27f2017-05-02 01:47:34 +0000154 []>;
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000155 } // mayLoad
Hal Finkel27774d92014-03-13 07:58:58 +0000156
157 // Store indexed instructions
Sean Fertile3c8c3852017-01-26 18:59:15 +0000158 let mayStore = 1, mayLoad = 0 in {
Nemanja Ivanovic6354d232016-10-04 11:25:52 +0000159 let CodeSize = 3 in
Stefan Pintilie26d4f922018-03-26 17:39:18 +0000160 def STXSDX : XX1Form_memOp<31, 716,
Hal Finkel19be5062014-03-29 05:29:01 +0000161 (outs), (ins vsfrc:$XT, memrr:$dst),
Hal Finkel27774d92014-03-13 07:58:58 +0000162 "stxsdx $XT, $dst", IIC_LdStSTFD,
Lei Huangf4ec6782018-05-24 03:20:28 +0000163 []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000164
Tony Jiang438bf4a2017-11-20 14:38:30 +0000165 // Pseudo instruction XFSTOREf64 will be expanded to STXSDX or STFDX later
166 let isPseudo = 1, CodeSize = 3 in
Stefan Pintilie26d4f922018-03-26 17:39:18 +0000167 def XFSTOREf64 : PseudoXFormMemOp<(outs), (ins vsfrc:$XT, memrr:$dst),
Tony Jiang438bf4a2017-11-20 14:38:30 +0000168 "#XFSTOREf64",
169 [(store f64:$XT, xoaddr:$dst)]>;
170
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +0000171 let Predicates = [HasVSX, HasOnlySwappingMemOps] in {
Nemanja Ivanovice78ffed2016-09-22 10:32:03 +0000172 // The behaviour of this instruction is endianness-specific so we provide no
173 // pattern to match it without considering endianness.
Stefan Pintilie26d4f922018-03-26 17:39:18 +0000174 def STXVD2X : XX1Form_memOp<31, 972,
Hal Finkel27774d92014-03-13 07:58:58 +0000175 (outs), (ins vsrc:$XT, memrr:$dst),
176 "stxvd2x $XT, $dst", IIC_LdStSTFD,
Nemanja Ivanovice78ffed2016-09-22 10:32:03 +0000177 []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000178
Stefan Pintilie26d4f922018-03-26 17:39:18 +0000179 def STXVW4X : XX1Form_memOp<31, 908,
Hal Finkel27774d92014-03-13 07:58:58 +0000180 (outs), (ins vsrc:$XT, memrr:$dst),
Bill Schmidt2d1128a2014-10-17 15:13:38 +0000181 "stxvw4x $XT, $dst", IIC_LdStSTFD,
Nemanja Ivanovicb89c27f2017-05-02 01:47:34 +0000182 []>;
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +0000183 }
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000184 } // mayStore
Hal Finkel27774d92014-03-13 07:58:58 +0000185
186 // Add/Mul Instructions
187 let isCommutable = 1 in {
188 def XSADDDP : XX3Form<60, 32,
Hal Finkel19be5062014-03-29 05:29:01 +0000189 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000190 "xsadddp $XT, $XA, $XB", IIC_VecFP,
191 [(set f64:$XT, (fadd f64:$XA, f64:$XB))]>;
192 def XSMULDP : XX3Form<60, 48,
Hal Finkel19be5062014-03-29 05:29:01 +0000193 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000194 "xsmuldp $XT, $XA, $XB", IIC_VecFP,
195 [(set f64:$XT, (fmul f64:$XA, f64:$XB))]>;
196
197 def XVADDDP : XX3Form<60, 96,
198 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
199 "xvadddp $XT, $XA, $XB", IIC_VecFP,
200 [(set v2f64:$XT, (fadd v2f64:$XA, v2f64:$XB))]>;
201
202 def XVADDSP : XX3Form<60, 64,
203 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
204 "xvaddsp $XT, $XA, $XB", IIC_VecFP,
205 [(set v4f32:$XT, (fadd v4f32:$XA, v4f32:$XB))]>;
206
207 def XVMULDP : XX3Form<60, 112,
208 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
209 "xvmuldp $XT, $XA, $XB", IIC_VecFP,
210 [(set v2f64:$XT, (fmul v2f64:$XA, v2f64:$XB))]>;
211
212 def XVMULSP : XX3Form<60, 80,
213 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
214 "xvmulsp $XT, $XA, $XB", IIC_VecFP,
215 [(set v4f32:$XT, (fmul v4f32:$XA, v4f32:$XB))]>;
216 }
217
218 // Subtract Instructions
219 def XSSUBDP : XX3Form<60, 40,
Hal Finkel19be5062014-03-29 05:29:01 +0000220 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000221 "xssubdp $XT, $XA, $XB", IIC_VecFP,
222 [(set f64:$XT, (fsub f64:$XA, f64:$XB))]>;
223
224 def XVSUBDP : XX3Form<60, 104,
225 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
226 "xvsubdp $XT, $XA, $XB", IIC_VecFP,
227 [(set v2f64:$XT, (fsub v2f64:$XA, v2f64:$XB))]>;
228 def XVSUBSP : XX3Form<60, 72,
229 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
230 "xvsubsp $XT, $XA, $XB", IIC_VecFP,
231 [(set v4f32:$XT, (fsub v4f32:$XA, v4f32:$XB))]>;
232
233 // FMA Instructions
Hal Finkel25e04542014-03-25 18:55:11 +0000234 let BaseName = "XSMADDADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000235 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000236 def XSMADDADP : XX3Form<60, 33,
Hal Finkel19be5062014-03-29 05:29:01 +0000237 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000238 "xsmaddadp $XT, $XA, $XB", IIC_VecFP,
239 [(set f64:$XT, (fma f64:$XA, f64:$XB, f64:$XTi))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000240 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
241 AltVSXFMARel;
242 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000243 def XSMADDMDP : XX3Form<60, 41,
Hal Finkel19be5062014-03-29 05:29:01 +0000244 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000245 "xsmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000246 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
247 AltVSXFMARel;
248 }
Hal Finkel27774d92014-03-13 07:58:58 +0000249
Hal Finkel25e04542014-03-25 18:55:11 +0000250 let BaseName = "XSMSUBADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000251 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000252 def XSMSUBADP : XX3Form<60, 49,
Hal Finkel19be5062014-03-29 05:29:01 +0000253 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000254 "xsmsubadp $XT, $XA, $XB", IIC_VecFP,
255 [(set f64:$XT, (fma f64:$XA, f64:$XB, (fneg f64:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000256 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
257 AltVSXFMARel;
258 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000259 def XSMSUBMDP : XX3Form<60, 57,
Hal Finkel19be5062014-03-29 05:29:01 +0000260 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000261 "xsmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000262 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
263 AltVSXFMARel;
264 }
Hal Finkel27774d92014-03-13 07:58:58 +0000265
Hal Finkel25e04542014-03-25 18:55:11 +0000266 let BaseName = "XSNMADDADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000267 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000268 def XSNMADDADP : XX3Form<60, 161,
Hal Finkel19be5062014-03-29 05:29:01 +0000269 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000270 "xsnmaddadp $XT, $XA, $XB", IIC_VecFP,
271 [(set f64:$XT, (fneg (fma f64:$XA, f64:$XB, f64:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000272 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
273 AltVSXFMARel;
274 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000275 def XSNMADDMDP : XX3Form<60, 169,
Hal Finkel19be5062014-03-29 05:29:01 +0000276 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000277 "xsnmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000278 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
279 AltVSXFMARel;
280 }
Hal Finkel27774d92014-03-13 07:58:58 +0000281
Hal Finkel25e04542014-03-25 18:55:11 +0000282 let BaseName = "XSNMSUBADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000283 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000284 def XSNMSUBADP : XX3Form<60, 177,
Hal Finkel19be5062014-03-29 05:29:01 +0000285 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000286 "xsnmsubadp $XT, $XA, $XB", IIC_VecFP,
287 [(set f64:$XT, (fneg (fma f64:$XA, f64:$XB, (fneg f64:$XTi))))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000288 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
289 AltVSXFMARel;
290 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000291 def XSNMSUBMDP : XX3Form<60, 185,
Hal Finkel19be5062014-03-29 05:29:01 +0000292 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000293 "xsnmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000294 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
295 AltVSXFMARel;
296 }
Hal Finkel27774d92014-03-13 07:58:58 +0000297
Hal Finkel25e04542014-03-25 18:55:11 +0000298 let BaseName = "XVMADDADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000299 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000300 def XVMADDADP : XX3Form<60, 97,
301 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
302 "xvmaddadp $XT, $XA, $XB", IIC_VecFP,
303 [(set v2f64:$XT, (fma v2f64:$XA, v2f64:$XB, v2f64:$XTi))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000304 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
305 AltVSXFMARel;
306 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000307 def XVMADDMDP : XX3Form<60, 105,
308 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
309 "xvmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000310 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
311 AltVSXFMARel;
312 }
Hal Finkel27774d92014-03-13 07:58:58 +0000313
Hal Finkel25e04542014-03-25 18:55:11 +0000314 let BaseName = "XVMADDASP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000315 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000316 def XVMADDASP : XX3Form<60, 65,
317 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
318 "xvmaddasp $XT, $XA, $XB", IIC_VecFP,
319 [(set v4f32:$XT, (fma v4f32:$XA, v4f32:$XB, v4f32:$XTi))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000320 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
321 AltVSXFMARel;
322 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000323 def XVMADDMSP : XX3Form<60, 73,
324 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
325 "xvmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000326 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
327 AltVSXFMARel;
328 }
Hal Finkel27774d92014-03-13 07:58:58 +0000329
Hal Finkel25e04542014-03-25 18:55:11 +0000330 let BaseName = "XVMSUBADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000331 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000332 def XVMSUBADP : XX3Form<60, 113,
333 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
334 "xvmsubadp $XT, $XA, $XB", IIC_VecFP,
335 [(set v2f64:$XT, (fma v2f64:$XA, v2f64:$XB, (fneg v2f64:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000336 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
337 AltVSXFMARel;
338 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000339 def XVMSUBMDP : XX3Form<60, 121,
340 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
341 "xvmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000342 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
343 AltVSXFMARel;
344 }
Hal Finkel27774d92014-03-13 07:58:58 +0000345
Hal Finkel25e04542014-03-25 18:55:11 +0000346 let BaseName = "XVMSUBASP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000347 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000348 def XVMSUBASP : XX3Form<60, 81,
349 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
350 "xvmsubasp $XT, $XA, $XB", IIC_VecFP,
351 [(set v4f32:$XT, (fma v4f32:$XA, v4f32:$XB, (fneg v4f32:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000352 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
353 AltVSXFMARel;
354 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000355 def XVMSUBMSP : XX3Form<60, 89,
356 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
357 "xvmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000358 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
359 AltVSXFMARel;
360 }
Hal Finkel27774d92014-03-13 07:58:58 +0000361
Hal Finkel25e04542014-03-25 18:55:11 +0000362 let BaseName = "XVNMADDADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000363 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000364 def XVNMADDADP : XX3Form<60, 225,
365 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
366 "xvnmaddadp $XT, $XA, $XB", IIC_VecFP,
367 [(set v2f64:$XT, (fneg (fma v2f64:$XA, v2f64:$XB, v2f64:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000368 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
369 AltVSXFMARel;
370 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000371 def XVNMADDMDP : XX3Form<60, 233,
372 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
373 "xvnmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000374 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
375 AltVSXFMARel;
376 }
Hal Finkel27774d92014-03-13 07:58:58 +0000377
Hal Finkel25e04542014-03-25 18:55:11 +0000378 let BaseName = "XVNMADDASP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000379 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000380 def XVNMADDASP : XX3Form<60, 193,
381 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
382 "xvnmaddasp $XT, $XA, $XB", IIC_VecFP,
383 [(set v4f32:$XT, (fneg (fma v4f32:$XA, v4f32:$XB, v4f32:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000384 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
385 AltVSXFMARel;
386 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000387 def XVNMADDMSP : XX3Form<60, 201,
388 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
389 "xvnmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000390 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
391 AltVSXFMARel;
392 }
Hal Finkel27774d92014-03-13 07:58:58 +0000393
Hal Finkel25e04542014-03-25 18:55:11 +0000394 let BaseName = "XVNMSUBADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000395 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000396 def XVNMSUBADP : XX3Form<60, 241,
397 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
398 "xvnmsubadp $XT, $XA, $XB", IIC_VecFP,
399 [(set v2f64:$XT, (fneg (fma v2f64:$XA, v2f64:$XB, (fneg v2f64:$XTi))))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000400 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
401 AltVSXFMARel;
402 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000403 def XVNMSUBMDP : XX3Form<60, 249,
404 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
405 "xvnmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000406 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
407 AltVSXFMARel;
408 }
Hal Finkel27774d92014-03-13 07:58:58 +0000409
Hal Finkel25e04542014-03-25 18:55:11 +0000410 let BaseName = "XVNMSUBASP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000411 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000412 def XVNMSUBASP : XX3Form<60, 209,
413 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
414 "xvnmsubasp $XT, $XA, $XB", IIC_VecFP,
415 [(set v4f32:$XT, (fneg (fma v4f32:$XA, v4f32:$XB, (fneg v4f32:$XTi))))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000416 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
417 AltVSXFMARel;
418 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000419 def XVNMSUBMSP : XX3Form<60, 217,
420 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
421 "xvnmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000422 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
423 AltVSXFMARel;
424 }
Hal Finkel27774d92014-03-13 07:58:58 +0000425
426 // Division Instructions
427 def XSDIVDP : XX3Form<60, 56,
Hal Finkel19be5062014-03-29 05:29:01 +0000428 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000429 "xsdivdp $XT, $XA, $XB", IIC_FPDivD,
Hal Finkel27774d92014-03-13 07:58:58 +0000430 [(set f64:$XT, (fdiv f64:$XA, f64:$XB))]>;
431 def XSSQRTDP : XX2Form<60, 75,
Hal Finkel19be5062014-03-29 05:29:01 +0000432 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000433 "xssqrtdp $XT, $XB", IIC_FPSqrtD,
Hal Finkel27774d92014-03-13 07:58:58 +0000434 [(set f64:$XT, (fsqrt f64:$XB))]>;
435
436 def XSREDP : XX2Form<60, 90,
Hal Finkel19be5062014-03-29 05:29:01 +0000437 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000438 "xsredp $XT, $XB", IIC_VecFP,
439 [(set f64:$XT, (PPCfre f64:$XB))]>;
440 def XSRSQRTEDP : XX2Form<60, 74,
Hal Finkel19be5062014-03-29 05:29:01 +0000441 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000442 "xsrsqrtedp $XT, $XB", IIC_VecFP,
443 [(set f64:$XT, (PPCfrsqrte f64:$XB))]>;
444
445 def XSTDIVDP : XX3Form_1<60, 61,
Hal Finkel19be5062014-03-29 05:29:01 +0000446 (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000447 "xstdivdp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000448 def XSTSQRTDP : XX2Form_1<60, 106,
Hal Finkel19be5062014-03-29 05:29:01 +0000449 (outs crrc:$crD), (ins vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000450 "xstsqrtdp $crD, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000451
452 def XVDIVDP : XX3Form<60, 120,
453 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000454 "xvdivdp $XT, $XA, $XB", IIC_FPDivD,
Hal Finkel27774d92014-03-13 07:58:58 +0000455 [(set v2f64:$XT, (fdiv v2f64:$XA, v2f64:$XB))]>;
456 def XVDIVSP : XX3Form<60, 88,
457 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000458 "xvdivsp $XT, $XA, $XB", IIC_FPDivS,
Hal Finkel27774d92014-03-13 07:58:58 +0000459 [(set v4f32:$XT, (fdiv v4f32:$XA, v4f32:$XB))]>;
460
461 def XVSQRTDP : XX2Form<60, 203,
462 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000463 "xvsqrtdp $XT, $XB", IIC_FPSqrtD,
Hal Finkel27774d92014-03-13 07:58:58 +0000464 [(set v2f64:$XT, (fsqrt v2f64:$XB))]>;
465 def XVSQRTSP : XX2Form<60, 139,
466 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000467 "xvsqrtsp $XT, $XB", IIC_FPSqrtS,
Hal Finkel27774d92014-03-13 07:58:58 +0000468 [(set v4f32:$XT, (fsqrt v4f32:$XB))]>;
469
470 def XVTDIVDP : XX3Form_1<60, 125,
471 (outs crrc:$crD), (ins vsrc:$XA, vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000472 "xvtdivdp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000473 def XVTDIVSP : XX3Form_1<60, 93,
474 (outs crrc:$crD), (ins vsrc:$XA, vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000475 "xvtdivsp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000476
477 def XVTSQRTDP : XX2Form_1<60, 234,
478 (outs crrc:$crD), (ins vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000479 "xvtsqrtdp $crD, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000480 def XVTSQRTSP : XX2Form_1<60, 170,
481 (outs crrc:$crD), (ins vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000482 "xvtsqrtsp $crD, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000483
484 def XVREDP : XX2Form<60, 218,
485 (outs vsrc:$XT), (ins vsrc:$XB),
486 "xvredp $XT, $XB", IIC_VecFP,
487 [(set v2f64:$XT, (PPCfre v2f64:$XB))]>;
488 def XVRESP : XX2Form<60, 154,
489 (outs vsrc:$XT), (ins vsrc:$XB),
490 "xvresp $XT, $XB", IIC_VecFP,
491 [(set v4f32:$XT, (PPCfre v4f32:$XB))]>;
492
493 def XVRSQRTEDP : XX2Form<60, 202,
494 (outs vsrc:$XT), (ins vsrc:$XB),
495 "xvrsqrtedp $XT, $XB", IIC_VecFP,
496 [(set v2f64:$XT, (PPCfrsqrte v2f64:$XB))]>;
497 def XVRSQRTESP : XX2Form<60, 138,
498 (outs vsrc:$XT), (ins vsrc:$XB),
499 "xvrsqrtesp $XT, $XB", IIC_VecFP,
500 [(set v4f32:$XT, (PPCfrsqrte v4f32:$XB))]>;
501
502 // Compare Instructions
503 def XSCMPODP : XX3Form_1<60, 43,
Hal Finkel19be5062014-03-29 05:29:01 +0000504 (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000505 "xscmpodp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000506 def XSCMPUDP : XX3Form_1<60, 35,
Hal Finkel19be5062014-03-29 05:29:01 +0000507 (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000508 "xscmpudp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000509
510 defm XVCMPEQDP : XX3Form_Rcr<60, 99,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000511 "xvcmpeqdp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000512 int_ppc_vsx_xvcmpeqdp, v2i64, v2f64>;
Hal Finkel27774d92014-03-13 07:58:58 +0000513 defm XVCMPEQSP : XX3Form_Rcr<60, 67,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000514 "xvcmpeqsp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000515 int_ppc_vsx_xvcmpeqsp, v4i32, v4f32>;
Hal Finkel27774d92014-03-13 07:58:58 +0000516 defm XVCMPGEDP : XX3Form_Rcr<60, 115,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000517 "xvcmpgedp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000518 int_ppc_vsx_xvcmpgedp, v2i64, v2f64>;
Hal Finkel27774d92014-03-13 07:58:58 +0000519 defm XVCMPGESP : XX3Form_Rcr<60, 83,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000520 "xvcmpgesp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000521 int_ppc_vsx_xvcmpgesp, v4i32, v4f32>;
Hal Finkel27774d92014-03-13 07:58:58 +0000522 defm XVCMPGTDP : XX3Form_Rcr<60, 107,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000523 "xvcmpgtdp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000524 int_ppc_vsx_xvcmpgtdp, v2i64, v2f64>;
Hal Finkel27774d92014-03-13 07:58:58 +0000525 defm XVCMPGTSP : XX3Form_Rcr<60, 75,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000526 "xvcmpgtsp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000527 int_ppc_vsx_xvcmpgtsp, v4i32, v4f32>;
Hal Finkel27774d92014-03-13 07:58:58 +0000528
529 // Move Instructions
530 def XSABSDP : XX2Form<60, 345,
Hal Finkel19be5062014-03-29 05:29:01 +0000531 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000532 "xsabsdp $XT, $XB", IIC_VecFP,
533 [(set f64:$XT, (fabs f64:$XB))]>;
534 def XSNABSDP : XX2Form<60, 361,
Hal Finkel19be5062014-03-29 05:29:01 +0000535 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000536 "xsnabsdp $XT, $XB", IIC_VecFP,
537 [(set f64:$XT, (fneg (fabs f64:$XB)))]>;
538 def XSNEGDP : XX2Form<60, 377,
Hal Finkel19be5062014-03-29 05:29:01 +0000539 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000540 "xsnegdp $XT, $XB", IIC_VecFP,
541 [(set f64:$XT, (fneg f64:$XB))]>;
542 def XSCPSGNDP : XX3Form<60, 176,
Hal Finkel19be5062014-03-29 05:29:01 +0000543 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000544 "xscpsgndp $XT, $XA, $XB", IIC_VecFP,
545 [(set f64:$XT, (fcopysign f64:$XB, f64:$XA))]>;
546
547 def XVABSDP : XX2Form<60, 473,
548 (outs vsrc:$XT), (ins vsrc:$XB),
549 "xvabsdp $XT, $XB", IIC_VecFP,
550 [(set v2f64:$XT, (fabs v2f64:$XB))]>;
551
552 def XVABSSP : XX2Form<60, 409,
553 (outs vsrc:$XT), (ins vsrc:$XB),
554 "xvabssp $XT, $XB", IIC_VecFP,
555 [(set v4f32:$XT, (fabs v4f32:$XB))]>;
556
557 def XVCPSGNDP : XX3Form<60, 240,
558 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
559 "xvcpsgndp $XT, $XA, $XB", IIC_VecFP,
560 [(set v2f64:$XT, (fcopysign v2f64:$XB, v2f64:$XA))]>;
561 def XVCPSGNSP : XX3Form<60, 208,
562 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
563 "xvcpsgnsp $XT, $XA, $XB", IIC_VecFP,
564 [(set v4f32:$XT, (fcopysign v4f32:$XB, v4f32:$XA))]>;
565
566 def XVNABSDP : XX2Form<60, 489,
567 (outs vsrc:$XT), (ins vsrc:$XB),
568 "xvnabsdp $XT, $XB", IIC_VecFP,
569 [(set v2f64:$XT, (fneg (fabs v2f64:$XB)))]>;
570 def XVNABSSP : XX2Form<60, 425,
571 (outs vsrc:$XT), (ins vsrc:$XB),
572 "xvnabssp $XT, $XB", IIC_VecFP,
573 [(set v4f32:$XT, (fneg (fabs v4f32:$XB)))]>;
574
575 def XVNEGDP : XX2Form<60, 505,
576 (outs vsrc:$XT), (ins vsrc:$XB),
577 "xvnegdp $XT, $XB", IIC_VecFP,
578 [(set v2f64:$XT, (fneg v2f64:$XB))]>;
579 def XVNEGSP : XX2Form<60, 441,
580 (outs vsrc:$XT), (ins vsrc:$XB),
581 "xvnegsp $XT, $XB", IIC_VecFP,
582 [(set v4f32:$XT, (fneg v4f32:$XB))]>;
583
584 // Conversion Instructions
585 def XSCVDPSP : XX2Form<60, 265,
Hal Finkel19be5062014-03-29 05:29:01 +0000586 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000587 "xscvdpsp $XT, $XB", IIC_VecFP, []>;
588 def XSCVDPSXDS : XX2Form<60, 344,
Hal Finkel19be5062014-03-29 05:29:01 +0000589 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000590 "xscvdpsxds $XT, $XB", IIC_VecFP,
591 [(set f64:$XT, (PPCfctidz f64:$XB))]>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +0000592 let isCodeGenOnly = 1 in
593 def XSCVDPSXDSs : XX2Form<60, 344,
594 (outs vssrc:$XT), (ins vssrc:$XB),
595 "xscvdpsxds $XT, $XB", IIC_VecFP,
596 [(set f32:$XT, (PPCfctidz f32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000597 def XSCVDPSXWS : XX2Form<60, 88,
Hal Finkel19be5062014-03-29 05:29:01 +0000598 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000599 "xscvdpsxws $XT, $XB", IIC_VecFP,
600 [(set f64:$XT, (PPCfctiwz f64:$XB))]>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +0000601 let isCodeGenOnly = 1 in
602 def XSCVDPSXWSs : XX2Form<60, 88,
603 (outs vssrc:$XT), (ins vssrc:$XB),
604 "xscvdpsxws $XT, $XB", IIC_VecFP,
605 [(set f32:$XT, (PPCfctiwz f32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000606 def XSCVDPUXDS : XX2Form<60, 328,
Hal Finkel19be5062014-03-29 05:29:01 +0000607 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000608 "xscvdpuxds $XT, $XB", IIC_VecFP,
609 [(set f64:$XT, (PPCfctiduz f64:$XB))]>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +0000610 let isCodeGenOnly = 1 in
611 def XSCVDPUXDSs : XX2Form<60, 328,
612 (outs vssrc:$XT), (ins vssrc:$XB),
613 "xscvdpuxds $XT, $XB", IIC_VecFP,
614 [(set f32:$XT, (PPCfctiduz f32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000615 def XSCVDPUXWS : XX2Form<60, 72,
Hal Finkel19be5062014-03-29 05:29:01 +0000616 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000617 "xscvdpuxws $XT, $XB", IIC_VecFP,
618 [(set f64:$XT, (PPCfctiwuz f64:$XB))]>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +0000619 let isCodeGenOnly = 1 in
620 def XSCVDPUXWSs : XX2Form<60, 72,
621 (outs vssrc:$XT), (ins vssrc:$XB),
622 "xscvdpuxws $XT, $XB", IIC_VecFP,
623 [(set f32:$XT, (PPCfctiwuz f32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000624 def XSCVSPDP : XX2Form<60, 329,
Hal Finkel19be5062014-03-29 05:29:01 +0000625 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000626 "xscvspdp $XT, $XB", IIC_VecFP, []>;
627 def XSCVSXDDP : XX2Form<60, 376,
Hal Finkel19be5062014-03-29 05:29:01 +0000628 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000629 "xscvsxddp $XT, $XB", IIC_VecFP,
630 [(set f64:$XT, (PPCfcfid f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000631 def XSCVUXDDP : XX2Form<60, 360,
Hal Finkel19be5062014-03-29 05:29:01 +0000632 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000633 "xscvuxddp $XT, $XB", IIC_VecFP,
634 [(set f64:$XT, (PPCfcfidu f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000635
636 def XVCVDPSP : XX2Form<60, 393,
637 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000638 "xvcvdpsp $XT, $XB", IIC_VecFP,
639 [(set v4f32:$XT, (int_ppc_vsx_xvcvdpsp v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000640 def XVCVDPSXDS : XX2Form<60, 472,
641 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkel7279f4b2014-03-26 19:13:54 +0000642 "xvcvdpsxds $XT, $XB", IIC_VecFP,
643 [(set v2i64:$XT, (fp_to_sint v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000644 def XVCVDPSXWS : XX2Form<60, 216,
645 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000646 "xvcvdpsxws $XT, $XB", IIC_VecFP,
647 [(set v4i32:$XT, (int_ppc_vsx_xvcvdpsxws v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000648 def XVCVDPUXDS : XX2Form<60, 456,
649 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkel7279f4b2014-03-26 19:13:54 +0000650 "xvcvdpuxds $XT, $XB", IIC_VecFP,
651 [(set v2i64:$XT, (fp_to_uint v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000652 def XVCVDPUXWS : XX2Form<60, 200,
653 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000654 "xvcvdpuxws $XT, $XB", IIC_VecFP,
655 [(set v4i32:$XT, (int_ppc_vsx_xvcvdpuxws v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000656
657 def XVCVSPDP : XX2Form<60, 457,
658 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000659 "xvcvspdp $XT, $XB", IIC_VecFP,
660 [(set v2f64:$XT, (int_ppc_vsx_xvcvspdp v4f32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000661 def XVCVSPSXDS : XX2Form<60, 408,
662 (outs vsrc:$XT), (ins vsrc:$XB),
663 "xvcvspsxds $XT, $XB", IIC_VecFP, []>;
664 def XVCVSPSXWS : XX2Form<60, 152,
665 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +0000666 "xvcvspsxws $XT, $XB", IIC_VecFP,
667 [(set v4i32:$XT, (fp_to_sint v4f32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000668 def XVCVSPUXDS : XX2Form<60, 392,
669 (outs vsrc:$XT), (ins vsrc:$XB),
670 "xvcvspuxds $XT, $XB", IIC_VecFP, []>;
671 def XVCVSPUXWS : XX2Form<60, 136,
672 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +0000673 "xvcvspuxws $XT, $XB", IIC_VecFP,
674 [(set v4i32:$XT, (fp_to_uint v4f32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000675 def XVCVSXDDP : XX2Form<60, 504,
676 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkel7279f4b2014-03-26 19:13:54 +0000677 "xvcvsxddp $XT, $XB", IIC_VecFP,
678 [(set v2f64:$XT, (sint_to_fp v2i64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000679 def XVCVSXDSP : XX2Form<60, 440,
680 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000681 "xvcvsxdsp $XT, $XB", IIC_VecFP,
682 [(set v4f32:$XT, (int_ppc_vsx_xvcvsxdsp v2i64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000683 def XVCVSXWDP : XX2Form<60, 248,
684 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000685 "xvcvsxwdp $XT, $XB", IIC_VecFP,
686 [(set v2f64:$XT, (int_ppc_vsx_xvcvsxwdp v4i32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000687 def XVCVSXWSP : XX2Form<60, 184,
688 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000689 "xvcvsxwsp $XT, $XB", IIC_VecFP,
690 [(set v4f32:$XT, (sint_to_fp v4i32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000691 def XVCVUXDDP : XX2Form<60, 488,
692 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkel7279f4b2014-03-26 19:13:54 +0000693 "xvcvuxddp $XT, $XB", IIC_VecFP,
694 [(set v2f64:$XT, (uint_to_fp v2i64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000695 def XVCVUXDSP : XX2Form<60, 424,
696 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000697 "xvcvuxdsp $XT, $XB", IIC_VecFP,
698 [(set v4f32:$XT, (int_ppc_vsx_xvcvuxdsp v2i64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000699 def XVCVUXWDP : XX2Form<60, 232,
700 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000701 "xvcvuxwdp $XT, $XB", IIC_VecFP,
702 [(set v2f64:$XT, (int_ppc_vsx_xvcvuxwdp v4i32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000703 def XVCVUXWSP : XX2Form<60, 168,
704 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +0000705 "xvcvuxwsp $XT, $XB", IIC_VecFP,
706 [(set v4f32:$XT, (uint_to_fp v4i32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000707
708 // Rounding Instructions
709 def XSRDPI : XX2Form<60, 73,
Hal Finkel19be5062014-03-29 05:29:01 +0000710 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000711 "xsrdpi $XT, $XB", IIC_VecFP,
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000712 [(set f64:$XT, (fround f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000713 def XSRDPIC : XX2Form<60, 107,
Hal Finkel19be5062014-03-29 05:29:01 +0000714 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000715 "xsrdpic $XT, $XB", IIC_VecFP,
716 [(set f64:$XT, (fnearbyint f64:$XB))]>;
717 def XSRDPIM : XX2Form<60, 121,
Hal Finkel19be5062014-03-29 05:29:01 +0000718 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000719 "xsrdpim $XT, $XB", IIC_VecFP,
720 [(set f64:$XT, (ffloor f64:$XB))]>;
721 def XSRDPIP : XX2Form<60, 105,
Hal Finkel19be5062014-03-29 05:29:01 +0000722 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000723 "xsrdpip $XT, $XB", IIC_VecFP,
724 [(set f64:$XT, (fceil f64:$XB))]>;
725 def XSRDPIZ : XX2Form<60, 89,
Hal Finkel19be5062014-03-29 05:29:01 +0000726 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000727 "xsrdpiz $XT, $XB", IIC_VecFP,
728 [(set f64:$XT, (ftrunc f64:$XB))]>;
729
730 def XVRDPI : XX2Form<60, 201,
731 (outs vsrc:$XT), (ins vsrc:$XB),
732 "xvrdpi $XT, $XB", IIC_VecFP,
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000733 [(set v2f64:$XT, (fround v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000734 def XVRDPIC : XX2Form<60, 235,
735 (outs vsrc:$XT), (ins vsrc:$XB),
736 "xvrdpic $XT, $XB", IIC_VecFP,
737 [(set v2f64:$XT, (fnearbyint v2f64:$XB))]>;
738 def XVRDPIM : XX2Form<60, 249,
739 (outs vsrc:$XT), (ins vsrc:$XB),
740 "xvrdpim $XT, $XB", IIC_VecFP,
741 [(set v2f64:$XT, (ffloor v2f64:$XB))]>;
742 def XVRDPIP : XX2Form<60, 233,
743 (outs vsrc:$XT), (ins vsrc:$XB),
744 "xvrdpip $XT, $XB", IIC_VecFP,
745 [(set v2f64:$XT, (fceil v2f64:$XB))]>;
746 def XVRDPIZ : XX2Form<60, 217,
747 (outs vsrc:$XT), (ins vsrc:$XB),
748 "xvrdpiz $XT, $XB", IIC_VecFP,
749 [(set v2f64:$XT, (ftrunc v2f64:$XB))]>;
750
751 def XVRSPI : XX2Form<60, 137,
752 (outs vsrc:$XT), (ins vsrc:$XB),
753 "xvrspi $XT, $XB", IIC_VecFP,
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000754 [(set v4f32:$XT, (fround v4f32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000755 def XVRSPIC : XX2Form<60, 171,
756 (outs vsrc:$XT), (ins vsrc:$XB),
757 "xvrspic $XT, $XB", IIC_VecFP,
758 [(set v4f32:$XT, (fnearbyint v4f32:$XB))]>;
759 def XVRSPIM : XX2Form<60, 185,
760 (outs vsrc:$XT), (ins vsrc:$XB),
761 "xvrspim $XT, $XB", IIC_VecFP,
762 [(set v4f32:$XT, (ffloor v4f32:$XB))]>;
763 def XVRSPIP : XX2Form<60, 169,
764 (outs vsrc:$XT), (ins vsrc:$XB),
765 "xvrspip $XT, $XB", IIC_VecFP,
766 [(set v4f32:$XT, (fceil v4f32:$XB))]>;
767 def XVRSPIZ : XX2Form<60, 153,
768 (outs vsrc:$XT), (ins vsrc:$XB),
769 "xvrspiz $XT, $XB", IIC_VecFP,
770 [(set v4f32:$XT, (ftrunc v4f32:$XB))]>;
771
772 // Max/Min Instructions
Hal Finkele01d3212014-03-24 15:07:28 +0000773 let isCommutable = 1 in {
Hal Finkel27774d92014-03-13 07:58:58 +0000774 def XSMAXDP : XX3Form<60, 160,
Hal Finkel19be5062014-03-29 05:29:01 +0000775 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000776 "xsmaxdp $XT, $XA, $XB", IIC_VecFP,
777 [(set vsfrc:$XT,
778 (int_ppc_vsx_xsmaxdp vsfrc:$XA, vsfrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000779 def XSMINDP : XX3Form<60, 168,
Hal Finkel19be5062014-03-29 05:29:01 +0000780 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000781 "xsmindp $XT, $XA, $XB", IIC_VecFP,
782 [(set vsfrc:$XT,
783 (int_ppc_vsx_xsmindp vsfrc:$XA, vsfrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000784
785 def XVMAXDP : XX3Form<60, 224,
786 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000787 "xvmaxdp $XT, $XA, $XB", IIC_VecFP,
788 [(set vsrc:$XT,
789 (int_ppc_vsx_xvmaxdp vsrc:$XA, vsrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000790 def XVMINDP : XX3Form<60, 232,
791 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000792 "xvmindp $XT, $XA, $XB", IIC_VecFP,
793 [(set vsrc:$XT,
794 (int_ppc_vsx_xvmindp vsrc:$XA, vsrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000795
796 def XVMAXSP : XX3Form<60, 192,
797 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000798 "xvmaxsp $XT, $XA, $XB", IIC_VecFP,
799 [(set vsrc:$XT,
800 (int_ppc_vsx_xvmaxsp vsrc:$XA, vsrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000801 def XVMINSP : XX3Form<60, 200,
802 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000803 "xvminsp $XT, $XA, $XB", IIC_VecFP,
804 [(set vsrc:$XT,
805 (int_ppc_vsx_xvminsp vsrc:$XA, vsrc:$XB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000806 } // isCommutable
Hal Finkel27774d92014-03-13 07:58:58 +0000807} // Uses = [RM]
808
809 // Logical Instructions
Hal Finkele01d3212014-03-24 15:07:28 +0000810 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000811 def XXLAND : XX3Form<60, 130,
812 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000813 "xxland $XT, $XA, $XB", IIC_VecGeneral,
814 [(set v4i32:$XT, (and v4i32:$XA, v4i32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000815 def XXLANDC : XX3Form<60, 138,
816 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000817 "xxlandc $XT, $XA, $XB", IIC_VecGeneral,
818 [(set v4i32:$XT, (and v4i32:$XA,
819 (vnot_ppc v4i32:$XB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000820 let isCommutable = 1 in {
Hal Finkel27774d92014-03-13 07:58:58 +0000821 def XXLNOR : XX3Form<60, 162,
822 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000823 "xxlnor $XT, $XA, $XB", IIC_VecGeneral,
824 [(set v4i32:$XT, (vnot_ppc (or v4i32:$XA,
825 v4i32:$XB)))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000826 def XXLOR : XX3Form<60, 146,
827 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000828 "xxlor $XT, $XA, $XB", IIC_VecGeneral,
829 [(set v4i32:$XT, (or v4i32:$XA, v4i32:$XB))]>;
Hal Finkel19be5062014-03-29 05:29:01 +0000830 let isCodeGenOnly = 1 in
831 def XXLORf: XX3Form<60, 146,
832 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
833 "xxlor $XT, $XA, $XB", IIC_VecGeneral, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000834 def XXLXOR : XX3Form<60, 154,
835 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000836 "xxlxor $XT, $XA, $XB", IIC_VecGeneral,
837 [(set v4i32:$XT, (xor v4i32:$XA, v4i32:$XB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000838 } // isCommutable
Nemanja Ivanovicd2c3c512016-09-23 13:25:31 +0000839 let isCodeGenOnly = 1 in
840 def XXLXORz : XX3Form_Zero<60, 154, (outs vsrc:$XT), (ins),
841 "xxlxor $XT, $XT, $XT", IIC_VecGeneral,
842 [(set v4i32:$XT, (v4i32 immAllZerosV))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000843
Ehsan Amiric90b02c2016-10-24 17:31:09 +0000844 let isCodeGenOnly = 1 in {
845 def XXLXORdpz : XX3Form_SetZero<60, 154,
846 (outs vsfrc:$XT), (ins),
847 "xxlxor $XT, $XT, $XT", IIC_VecGeneral,
848 [(set f64:$XT, (fpimm0))]>;
849 def XXLXORspz : XX3Form_SetZero<60, 154,
850 (outs vssrc:$XT), (ins),
851 "xxlxor $XT, $XT, $XT", IIC_VecGeneral,
852 [(set f32:$XT, (fpimm0))]>;
853 }
854
Hal Finkel27774d92014-03-13 07:58:58 +0000855 // Permutation Instructions
856 def XXMRGHW : XX3Form<60, 18,
857 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
858 "xxmrghw $XT, $XA, $XB", IIC_VecPerm, []>;
859 def XXMRGLW : XX3Form<60, 50,
860 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
861 "xxmrglw $XT, $XA, $XB", IIC_VecPerm, []>;
862
863 def XXPERMDI : XX3Form_2<60, 10,
864 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, u2imm:$DM),
Tony Jiang60c247d2017-05-31 13:09:57 +0000865 "xxpermdi $XT, $XA, $XB, $DM", IIC_VecPerm,
866 [(set v2i64:$XT, (PPCxxpermdi v2i64:$XA, v2i64:$XB,
867 imm32SExt16:$DM))]>;
Nemanja Ivanovic15748f42016-12-06 11:47:14 +0000868 let isCodeGenOnly = 1 in
869 def XXPERMDIs : XX3Form_2s<60, 10, (outs vsrc:$XT), (ins vsfrc:$XA, u2imm:$DM),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000870 "xxpermdi $XT, $XA, $XA, $DM", IIC_VecPerm, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000871 def XXSEL : XX4Form<60, 3,
872 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, vsrc:$XC),
Nemanja Ivanovic5d06f172018-08-27 13:20:42 +0000873 "xxsel $XT, $XA, $XB, $XC", IIC_VecPerm, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000874
875 def XXSLDWI : XX3Form_2<60, 2,
876 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, u2imm:$SHW),
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +0000877 "xxsldwi $XT, $XA, $XB, $SHW", IIC_VecPerm,
878 [(set v4i32:$XT, (PPCvecshl v4i32:$XA, v4i32:$XB,
879 imm32SExt16:$SHW))]>;
Zaara Syedab2595b92018-08-08 15:20:43 +0000880
881 let isCodeGenOnly = 1 in
882 def XXSLDWIs : XX3Form_2s<60, 2,
883 (outs vsrc:$XT), (ins vsfrc:$XA, u2imm:$SHW),
884 "xxsldwi $XT, $XA, $XA, $SHW", IIC_VecPerm, []>;
885
Hal Finkel27774d92014-03-13 07:58:58 +0000886 def XXSPLTW : XX2Form_2<60, 164,
887 (outs vsrc:$XT), (ins vsrc:$XB, u2imm:$UIM),
Nemanja Ivanovic1a2b2f02016-05-04 16:04:02 +0000888 "xxspltw $XT, $XB, $UIM", IIC_VecPerm,
889 [(set v4i32:$XT,
890 (PPCxxsplt v4i32:$XB, imm32SExt16:$UIM))]>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000891 let isCodeGenOnly = 1 in
892 def XXSPLTWs : XX2Form_2<60, 164,
893 (outs vsrc:$XT), (ins vfrc:$XB, u2imm:$UIM),
894 "xxspltw $XT, $XB, $UIM", IIC_VecPerm, []>;
Zaara Syedab2595b92018-08-08 15:20:43 +0000895
Craig Topperc50d64b2014-11-26 00:46:26 +0000896} // hasSideEffects
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000897} // UseVSXReg = 1
Hal Finkel27774d92014-03-13 07:58:58 +0000898
Bill Schmidt61e65232014-10-22 13:13:40 +0000899// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
900// instruction selection into a branch sequence.
901let usesCustomInserter = 1, // Expanded after instruction selection.
902 PPC970_Single = 1 in {
903
904 def SELECT_CC_VSRC: Pseudo<(outs vsrc:$dst),
905 (ins crrc:$cond, vsrc:$T, vsrc:$F, i32imm:$BROPC),
906 "#SELECT_CC_VSRC",
907 []>;
Bill Schmidt9c54bbd2014-10-22 16:58:20 +0000908 def SELECT_VSRC: Pseudo<(outs vsrc:$dst),
909 (ins crbitrc:$cond, vsrc:$T, vsrc:$F),
910 "#SELECT_VSRC",
Bill Schmidt61e65232014-10-22 13:13:40 +0000911 [(set v2f64:$dst,
912 (select i1:$cond, v2f64:$T, v2f64:$F))]>;
Bill Schmidt9c54bbd2014-10-22 16:58:20 +0000913 def SELECT_CC_VSFRC: Pseudo<(outs f8rc:$dst),
914 (ins crrc:$cond, f8rc:$T, f8rc:$F,
915 i32imm:$BROPC), "#SELECT_CC_VSFRC",
916 []>;
917 def SELECT_VSFRC: Pseudo<(outs f8rc:$dst),
918 (ins crbitrc:$cond, f8rc:$T, f8rc:$F),
919 "#SELECT_VSFRC",
920 [(set f64:$dst,
921 (select i1:$cond, f64:$T, f64:$F))]>;
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000922 def SELECT_CC_VSSRC: Pseudo<(outs f4rc:$dst),
923 (ins crrc:$cond, f4rc:$T, f4rc:$F,
924 i32imm:$BROPC), "#SELECT_CC_VSSRC",
925 []>;
926 def SELECT_VSSRC: Pseudo<(outs f4rc:$dst),
927 (ins crbitrc:$cond, f4rc:$T, f4rc:$F),
928 "#SELECT_VSSRC",
929 [(set f32:$dst,
930 (select i1:$cond, f32:$T, f32:$F))]>;
Bill Schmidt9c54bbd2014-10-22 16:58:20 +0000931} // usesCustomInserter
932} // AddedComplexity
Bill Schmidt61e65232014-10-22 13:13:40 +0000933
Hal Finkel27774d92014-03-13 07:58:58 +0000934def : InstAlias<"xvmovdp $XT, $XB",
935 (XVCPSGNDP vsrc:$XT, vsrc:$XB, vsrc:$XB)>;
936def : InstAlias<"xvmovsp $XT, $XB",
937 (XVCPSGNSP vsrc:$XT, vsrc:$XB, vsrc:$XB)>;
938
939def : InstAlias<"xxspltd $XT, $XB, 0",
940 (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 0)>;
941def : InstAlias<"xxspltd $XT, $XB, 1",
942 (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 3)>;
943def : InstAlias<"xxmrghd $XT, $XA, $XB",
944 (XXPERMDI vsrc:$XT, vsrc:$XA, vsrc:$XB, 0)>;
945def : InstAlias<"xxmrgld $XT, $XA, $XB",
946 (XXPERMDI vsrc:$XT, vsrc:$XA, vsrc:$XB, 3)>;
947def : InstAlias<"xxswapd $XT, $XB",
948 (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 2)>;
Nemanja Ivanovic15748f42016-12-06 11:47:14 +0000949def : InstAlias<"xxspltd $XT, $XB, 0",
950 (XXPERMDIs vsrc:$XT, vsfrc:$XB, 0)>;
951def : InstAlias<"xxspltd $XT, $XB, 1",
952 (XXPERMDIs vsrc:$XT, vsfrc:$XB, 3)>;
953def : InstAlias<"xxswapd $XT, $XB",
954 (XXPERMDIs vsrc:$XT, vsfrc:$XB, 2)>;
Hal Finkel27774d92014-03-13 07:58:58 +0000955
956let AddedComplexity = 400 in { // Prefer VSX patterns over non-VSX patterns.
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000957
Nemanja Ivanovic6f22b412016-09-27 08:42:12 +0000958def : Pat<(v4i32 (vnot_ppc v4i32:$A)),
959 (v4i32 (XXLNOR $A, $A))>;
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000960let Predicates = [IsBigEndian] in {
Hal Finkel27774d92014-03-13 07:58:58 +0000961def : Pat<(v2f64 (scalar_to_vector f64:$A)),
Hal Finkel19be5062014-03-29 05:29:01 +0000962 (v2f64 (SUBREG_TO_REG (i64 1), $A, sub_64))>;
Hal Finkel27774d92014-03-13 07:58:58 +0000963
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000964def : Pat<(f64 (extractelt v2f64:$S, 0)),
Hal Finkel19be5062014-03-29 05:29:01 +0000965 (f64 (EXTRACT_SUBREG $S, sub_64))>;
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000966def : Pat<(f64 (extractelt v2f64:$S, 1)),
Hal Finkel19be5062014-03-29 05:29:01 +0000967 (f64 (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64))>;
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000968}
969
970let Predicates = [IsLittleEndian] in {
971def : Pat<(v2f64 (scalar_to_vector f64:$A)),
972 (v2f64 (XXPERMDI (SUBREG_TO_REG (i64 1), $A, sub_64),
973 (SUBREG_TO_REG (i64 1), $A, sub_64), 0))>;
974
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000975def : Pat<(f64 (extractelt v2f64:$S, 0)),
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000976 (f64 (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64))>;
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000977def : Pat<(f64 (extractelt v2f64:$S, 1)),
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000978 (f64 (EXTRACT_SUBREG $S, sub_64))>;
979}
Hal Finkel27774d92014-03-13 07:58:58 +0000980
981// Additional fnmsub patterns: -a*c + b == -(a*c - b)
982def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
983 (XSNMSUBADP $B, $C, $A)>;
984def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
985 (XSNMSUBADP $B, $C, $A)>;
986
987def : Pat<(fma (fneg v2f64:$A), v2f64:$C, v2f64:$B),
988 (XVNMSUBADP $B, $C, $A)>;
989def : Pat<(fma v2f64:$A, (fneg v2f64:$C), v2f64:$B),
990 (XVNMSUBADP $B, $C, $A)>;
991
992def : Pat<(fma (fneg v4f32:$A), v4f32:$C, v4f32:$B),
993 (XVNMSUBASP $B, $C, $A)>;
994def : Pat<(fma v4f32:$A, (fneg v4f32:$C), v4f32:$B),
995 (XVNMSUBASP $B, $C, $A)>;
996
Hal Finkel9e0baa62014-04-01 19:24:27 +0000997def : Pat<(v2f64 (bitconvert v4f32:$A)),
998 (COPY_TO_REGCLASS $A, VSRC)>;
Hal Finkel27774d92014-03-13 07:58:58 +0000999def : Pat<(v2f64 (bitconvert v4i32:$A)),
1000 (COPY_TO_REGCLASS $A, VSRC)>;
1001def : Pat<(v2f64 (bitconvert v8i16:$A)),
1002 (COPY_TO_REGCLASS $A, VSRC)>;
1003def : Pat<(v2f64 (bitconvert v16i8:$A)),
1004 (COPY_TO_REGCLASS $A, VSRC)>;
1005
Hal Finkel9e0baa62014-04-01 19:24:27 +00001006def : Pat<(v4f32 (bitconvert v2f64:$A)),
1007 (COPY_TO_REGCLASS $A, VRRC)>;
Hal Finkel27774d92014-03-13 07:58:58 +00001008def : Pat<(v4i32 (bitconvert v2f64:$A)),
1009 (COPY_TO_REGCLASS $A, VRRC)>;
1010def : Pat<(v8i16 (bitconvert v2f64:$A)),
1011 (COPY_TO_REGCLASS $A, VRRC)>;
1012def : Pat<(v16i8 (bitconvert v2f64:$A)),
1013 (COPY_TO_REGCLASS $A, VRRC)>;
1014
Hal Finkel9e0baa62014-04-01 19:24:27 +00001015def : Pat<(v2i64 (bitconvert v4f32:$A)),
1016 (COPY_TO_REGCLASS $A, VSRC)>;
Hal Finkela6c8b512014-03-26 16:12:58 +00001017def : Pat<(v2i64 (bitconvert v4i32:$A)),
1018 (COPY_TO_REGCLASS $A, VSRC)>;
1019def : Pat<(v2i64 (bitconvert v8i16:$A)),
1020 (COPY_TO_REGCLASS $A, VSRC)>;
1021def : Pat<(v2i64 (bitconvert v16i8:$A)),
1022 (COPY_TO_REGCLASS $A, VSRC)>;
1023
Hal Finkel9e0baa62014-04-01 19:24:27 +00001024def : Pat<(v4f32 (bitconvert v2i64:$A)),
1025 (COPY_TO_REGCLASS $A, VRRC)>;
Hal Finkela6c8b512014-03-26 16:12:58 +00001026def : Pat<(v4i32 (bitconvert v2i64:$A)),
1027 (COPY_TO_REGCLASS $A, VRRC)>;
1028def : Pat<(v8i16 (bitconvert v2i64:$A)),
1029 (COPY_TO_REGCLASS $A, VRRC)>;
1030def : Pat<(v16i8 (bitconvert v2i64:$A)),
1031 (COPY_TO_REGCLASS $A, VRRC)>;
1032
Hal Finkel9281c9a2014-03-26 18:26:30 +00001033def : Pat<(v2f64 (bitconvert v2i64:$A)),
1034 (COPY_TO_REGCLASS $A, VRRC)>;
1035def : Pat<(v2i64 (bitconvert v2f64:$A)),
1036 (COPY_TO_REGCLASS $A, VRRC)>;
1037
Kit Bartond4eb73c2015-05-05 16:10:44 +00001038def : Pat<(v2f64 (bitconvert v1i128:$A)),
1039 (COPY_TO_REGCLASS $A, VRRC)>;
1040def : Pat<(v1i128 (bitconvert v2f64:$A)),
1041 (COPY_TO_REGCLASS $A, VRRC)>;
1042
Stefan Pintilie927e8bf2018-10-23 17:11:36 +00001043def : Pat<(v2i64 (bitconvert f128:$A)),
1044 (COPY_TO_REGCLASS $A, VRRC)>;
1045def : Pat<(v4i32 (bitconvert f128:$A)),
1046 (COPY_TO_REGCLASS $A, VRRC)>;
1047def : Pat<(v8i16 (bitconvert f128:$A)),
1048 (COPY_TO_REGCLASS $A, VRRC)>;
1049def : Pat<(v16i8 (bitconvert f128:$A)),
1050 (COPY_TO_REGCLASS $A, VRRC)>;
1051
Nemanja Ivanovic44513e52016-07-05 09:22:29 +00001052def : Pat<(v2f64 (PPCsvec2fp v4i32:$C, 0)),
1053 (v2f64 (XVCVSXWDP (v2i64 (XXMRGHW $C, $C))))>;
1054def : Pat<(v2f64 (PPCsvec2fp v4i32:$C, 1)),
1055 (v2f64 (XVCVSXWDP (v2i64 (XXMRGLW $C, $C))))>;
1056
1057def : Pat<(v2f64 (PPCuvec2fp v4i32:$C, 0)),
1058 (v2f64 (XVCVUXWDP (v2i64 (XXMRGHW $C, $C))))>;
1059def : Pat<(v2f64 (PPCuvec2fp v4i32:$C, 1)),
1060 (v2f64 (XVCVUXWDP (v2i64 (XXMRGLW $C, $C))))>;
1061
Bill Schmidt2d1128a2014-10-17 15:13:38 +00001062// Loads.
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00001063let Predicates = [HasVSX, HasOnlySwappingMemOps] in {
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00001064 def : Pat<(v2f64 (PPClxvd2x xoaddr:$src)), (LXVD2X xoaddr:$src)>;
Bill Schmidt2d1128a2014-10-17 15:13:38 +00001065
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00001066 // Stores.
1067 def : Pat<(int_ppc_vsx_stxvd2x v2f64:$rS, xoaddr:$dst),
1068 (STXVD2X $rS, xoaddr:$dst)>;
Tony Jiang5f850cd2016-11-15 14:25:56 +00001069 def : Pat<(int_ppc_vsx_stxvd2x_be v2f64:$rS, xoaddr:$dst),
1070 (STXVD2X $rS, xoaddr:$dst)>;
1071 def : Pat<(int_ppc_vsx_stxvw4x_be v4i32:$rS, xoaddr:$dst),
1072 (STXVW4X $rS, xoaddr:$dst)>;
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00001073 def : Pat<(PPCstxvd2x v2f64:$rS, xoaddr:$dst), (STXVD2X $rS, xoaddr:$dst)>;
1074}
Nemanja Ivanovice78ffed2016-09-22 10:32:03 +00001075let Predicates = [IsBigEndian, HasVSX, HasOnlySwappingMemOps] in {
1076 def : Pat<(v2f64 (load xoaddr:$src)), (LXVD2X xoaddr:$src)>;
1077 def : Pat<(v2i64 (load xoaddr:$src)), (LXVD2X xoaddr:$src)>;
1078 def : Pat<(v4i32 (load xoaddr:$src)), (LXVW4X xoaddr:$src)>;
Nemanja Ivanovicb89c27f2017-05-02 01:47:34 +00001079 def : Pat<(v4i32 (int_ppc_vsx_lxvw4x xoaddr:$src)), (LXVW4X xoaddr:$src)>;
Nemanja Ivanovice78ffed2016-09-22 10:32:03 +00001080 def : Pat<(store v2f64:$rS, xoaddr:$dst), (STXVD2X $rS, xoaddr:$dst)>;
1081 def : Pat<(store v2i64:$rS, xoaddr:$dst), (STXVD2X $rS, xoaddr:$dst)>;
Nemanja Ivanovicb89c27f2017-05-02 01:47:34 +00001082 def : Pat<(store v4i32:$XT, xoaddr:$dst), (STXVW4X $XT, xoaddr:$dst)>;
1083 def : Pat<(int_ppc_vsx_stxvw4x v4i32:$rS, xoaddr:$dst),
1084 (STXVW4X $rS, xoaddr:$dst)>;
Nemanja Ivanovice78ffed2016-09-22 10:32:03 +00001085}
Bill Schmidtfae5d712014-12-09 16:35:51 +00001086
1087// Permutes.
1088def : Pat<(v2f64 (PPCxxswapd v2f64:$src)), (XXPERMDI $src, $src, 2)>;
1089def : Pat<(v2i64 (PPCxxswapd v2i64:$src)), (XXPERMDI $src, $src, 2)>;
1090def : Pat<(v4f32 (PPCxxswapd v4f32:$src)), (XXPERMDI $src, $src, 2)>;
1091def : Pat<(v4i32 (PPCxxswapd v4i32:$src)), (XXPERMDI $src, $src, 2)>;
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +00001092def : Pat<(v2f64 (PPCswapNoChain v2f64:$src)), (XXPERMDI $src, $src, 2)>;
Bill Schmidt2d1128a2014-10-17 15:13:38 +00001093
Tony Jiang0a429f02017-05-24 23:48:29 +00001094// PPCvecshl XT, XA, XA, 2 can be selected to both XXSLDWI XT,XA,XA,2 and
1095// XXSWAPD XT,XA (i.e. XXPERMDI XT,XA,XA,2), the later one is more profitable.
1096def : Pat<(v4i32 (PPCvecshl v4i32:$src, v4i32:$src, 2)), (XXPERMDI $src, $src, 2)>;
1097
Bill Schmidt61e65232014-10-22 13:13:40 +00001098// Selects.
1099def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001100 (SELECT_VSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1101def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETULT)),
Bill Schmidt61e65232014-10-22 13:13:40 +00001102 (SELECT_VSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1103def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001104 (SELECT_VSRC (CRORC $lhs, $rhs), $tval, $fval)>;
1105def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETULE)),
Bill Schmidt61e65232014-10-22 13:13:40 +00001106 (SELECT_VSRC (CRORC $rhs, $lhs), $tval, $fval)>;
1107def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETEQ)),
1108 (SELECT_VSRC (CREQV $lhs, $rhs), $tval, $fval)>;
1109def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001110 (SELECT_VSRC (CRORC $rhs, $lhs), $tval, $fval)>;
1111def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETUGE)),
Bill Schmidt61e65232014-10-22 13:13:40 +00001112 (SELECT_VSRC (CRORC $lhs, $rhs), $tval, $fval)>;
1113def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001114 (SELECT_VSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1115def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETUGT)),
Bill Schmidt61e65232014-10-22 13:13:40 +00001116 (SELECT_VSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1117def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETNE)),
1118 (SELECT_VSRC (CRXOR $lhs, $rhs), $tval, $fval)>;
1119
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00001120def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001121 (SELECT_VSFRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1122def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULT)),
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00001123 (SELECT_VSFRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1124def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001125 (SELECT_VSFRC (CRORC $lhs, $rhs), $tval, $fval)>;
1126def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULE)),
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00001127 (SELECT_VSFRC (CRORC $rhs, $lhs), $tval, $fval)>;
1128def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
1129 (SELECT_VSFRC (CREQV $lhs, $rhs), $tval, $fval)>;
1130def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001131 (SELECT_VSFRC (CRORC $rhs, $lhs), $tval, $fval)>;
1132def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGE)),
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00001133 (SELECT_VSFRC (CRORC $lhs, $rhs), $tval, $fval)>;
1134def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001135 (SELECT_VSFRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1136def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGT)),
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00001137 (SELECT_VSFRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1138def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
1139 (SELECT_VSFRC (CRXOR $lhs, $rhs), $tval, $fval)>;
1140
Bill Schmidt76746922014-11-14 12:10:40 +00001141// Divides.
1142def : Pat<(int_ppc_vsx_xvdivsp v4f32:$A, v4f32:$B),
1143 (XVDIVSP $A, $B)>;
1144def : Pat<(int_ppc_vsx_xvdivdp v2f64:$A, v2f64:$B),
1145 (XVDIVDP $A, $B)>;
1146
Nemanja Ivanovic984a3612015-07-14 17:25:20 +00001147// Reciprocal estimate
1148def : Pat<(int_ppc_vsx_xvresp v4f32:$A),
1149 (XVRESP $A)>;
1150def : Pat<(int_ppc_vsx_xvredp v2f64:$A),
1151 (XVREDP $A)>;
1152
Nemanja Ivanovicd358b8f2015-07-05 06:03:51 +00001153// Recip. square root estimate
1154def : Pat<(int_ppc_vsx_xvrsqrtesp v4f32:$A),
1155 (XVRSQRTESP $A)>;
1156def : Pat<(int_ppc_vsx_xvrsqrtedp v2f64:$A),
1157 (XVRSQRTEDP $A)>;
1158
Nemanja Ivanovicd3c284f2016-07-18 15:30:00 +00001159let Predicates = [IsLittleEndian] in {
1160def : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1161 (f64 (XSCVSXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1162def : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1163 (f64 (XSCVSXDDP (COPY_TO_REGCLASS (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>;
1164def : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1165 (f64 (XSCVUXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1166def : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1167 (f64 (XSCVUXDDP (COPY_TO_REGCLASS (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>;
1168} // IsLittleEndian
1169
1170let Predicates = [IsBigEndian] in {
1171def : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1172 (f64 (XSCVSXDDP (COPY_TO_REGCLASS $S, VSFRC)))>;
1173def : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1174 (f64 (XSCVSXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1175def : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1176 (f64 (XSCVUXDDP (COPY_TO_REGCLASS $S, VSFRC)))>;
1177def : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1178 (f64 (XSCVUXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1179} // IsBigEndian
1180
Hal Finkel27774d92014-03-13 07:58:58 +00001181} // AddedComplexity
1182} // HasVSX
1183
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001184def ScalarLoads {
1185 dag Li8 = (i32 (extloadi8 xoaddr:$src));
1186 dag ZELi8 = (i32 (zextloadi8 xoaddr:$src));
1187 dag ZELi8i64 = (i64 (zextloadi8 xoaddr:$src));
1188 dag SELi8 = (i32 (sext_inreg (extloadi8 xoaddr:$src), i8));
1189 dag SELi8i64 = (i64 (sext_inreg (extloadi8 xoaddr:$src), i8));
1190
1191 dag Li16 = (i32 (extloadi16 xoaddr:$src));
1192 dag ZELi16 = (i32 (zextloadi16 xoaddr:$src));
1193 dag ZELi16i64 = (i64 (zextloadi16 xoaddr:$src));
1194 dag SELi16 = (i32 (sextloadi16 xoaddr:$src));
1195 dag SELi16i64 = (i64 (sextloadi16 xoaddr:$src));
1196
1197 dag Li32 = (i32 (load xoaddr:$src));
1198}
1199
Kit Barton298beb52015-02-18 16:21:46 +00001200// The following VSX instructions were introduced in Power ISA 2.07
1201/* FIXME: if the operands are v2i64, these patterns will not match.
1202 we should define new patterns or otherwise match the same patterns
1203 when the elements are larger than i32.
1204*/
1205def HasP8Vector : Predicate<"PPCSubTarget->hasP8Vector()">;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00001206def HasDirectMove : Predicate<"PPCSubTarget->hasDirectMove()">;
Lei Huangc29229a2018-05-08 17:36:40 +00001207def NoP9Vector : Predicate<"!PPCSubTarget->hasP9Vector()">;
Kit Barton298beb52015-02-18 16:21:46 +00001208let Predicates = [HasP8Vector] in {
1209let AddedComplexity = 400 in { // Prefer VSX patterns over non-VSX patterns.
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001210 let isCommutable = 1, UseVSXReg = 1 in {
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001211 def XXLEQV : XX3Form<60, 186,
1212 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
1213 "xxleqv $XT, $XA, $XB", IIC_VecGeneral,
1214 [(set v4i32:$XT, (vnot_ppc (xor v4i32:$XA, v4i32:$XB)))]>;
1215 def XXLNAND : XX3Form<60, 178,
1216 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
1217 "xxlnand $XT, $XA, $XB", IIC_VecGeneral,
1218 [(set v4i32:$XT, (vnot_ppc (and v4i32:$XA,
Kit Barton298beb52015-02-18 16:21:46 +00001219 v4i32:$XB)))]>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001220 } // isCommutable, UseVSXReg
Nemanja Ivanovicd9e4b4f2015-07-10 14:25:17 +00001221
Nemanja Ivanovic5655fb32015-07-10 12:38:08 +00001222 def : Pat<(int_ppc_vsx_xxleqv v4i32:$A, v4i32:$B),
1223 (XXLEQV $A, $B)>;
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001224
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001225 let UseVSXReg = 1 in {
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001226 def XXLORC : XX3Form<60, 170,
1227 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
1228 "xxlorc $XT, $XA, $XB", IIC_VecGeneral,
1229 [(set v4i32:$XT, (or v4i32:$XA, (vnot_ppc v4i32:$XB)))]>;
1230
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00001231 // VSX scalar loads introduced in ISA 2.07
Sean Fertile3c8c3852017-01-26 18:59:15 +00001232 let mayLoad = 1, mayStore = 0 in {
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00001233 let CodeSize = 3 in
Stefan Pintilie26d4f922018-03-26 17:39:18 +00001234 def LXSSPX : XX1Form_memOp<31, 524, (outs vssrc:$XT), (ins memrr:$src),
Tony Jiang438bf4a2017-11-20 14:38:30 +00001235 "lxsspx $XT, $src", IIC_LdStLFD, []>;
Stefan Pintilie26d4f922018-03-26 17:39:18 +00001236 def LXSIWAX : XX1Form_memOp<31, 76, (outs vsfrc:$XT), (ins memrr:$src),
Tony Jiang438bf4a2017-11-20 14:38:30 +00001237 "lxsiwax $XT, $src", IIC_LdStLFD, []>;
Stefan Pintilie26d4f922018-03-26 17:39:18 +00001238 def LXSIWZX : XX1Form_memOp<31, 12, (outs vsfrc:$XT), (ins memrr:$src),
Tony Jiang438bf4a2017-11-20 14:38:30 +00001239 "lxsiwzx $XT, $src", IIC_LdStLFD, []>;
1240
1241 // Please note let isPseudo = 1 is not part of class Pseudo<>. Missing it
1242 // would cause these Pseudos are not expanded in expandPostRAPseudos()
1243 let isPseudo = 1 in {
1244 // Pseudo instruction XFLOADf32 will be expanded to LXSSPX or LFSX later
1245 let CodeSize = 3 in
Stefan Pintilie26d4f922018-03-26 17:39:18 +00001246 def XFLOADf32 : PseudoXFormMemOp<(outs vssrc:$XT), (ins memrr:$src),
Tony Jiang438bf4a2017-11-20 14:38:30 +00001247 "#XFLOADf32",
1248 [(set f32:$XT, (load xoaddr:$src))]>;
1249 // Pseudo instruction LIWAX will be expanded to LXSIWAX or LFIWAX later
Stefan Pintilie26d4f922018-03-26 17:39:18 +00001250 def LIWAX : PseudoXFormMemOp<(outs vsfrc:$XT), (ins memrr:$src),
Tony Jiang438bf4a2017-11-20 14:38:30 +00001251 "#LIWAX",
1252 [(set f64:$XT, (PPClfiwax xoaddr:$src))]>;
1253 // Pseudo instruction LIWZX will be expanded to LXSIWZX or LFIWZX later
Stefan Pintilie26d4f922018-03-26 17:39:18 +00001254 def LIWZX : PseudoXFormMemOp<(outs vsfrc:$XT), (ins memrr:$src),
Tony Jiang438bf4a2017-11-20 14:38:30 +00001255 "#LIWZX",
1256 [(set f64:$XT, (PPClfiwzx xoaddr:$src))]>;
1257 }
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00001258 } // mayLoad
1259
1260 // VSX scalar stores introduced in ISA 2.07
Sean Fertile3c8c3852017-01-26 18:59:15 +00001261 let mayStore = 1, mayLoad = 0 in {
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00001262 let CodeSize = 3 in
Stefan Pintilie26d4f922018-03-26 17:39:18 +00001263 def STXSSPX : XX1Form_memOp<31, 652, (outs), (ins vssrc:$XT, memrr:$dst),
Tony Jiang438bf4a2017-11-20 14:38:30 +00001264 "stxsspx $XT, $dst", IIC_LdStSTFD, []>;
Stefan Pintilie26d4f922018-03-26 17:39:18 +00001265 def STXSIWX : XX1Form_memOp<31, 140, (outs), (ins vsfrc:$XT, memrr:$dst),
Tony Jiang438bf4a2017-11-20 14:38:30 +00001266 "stxsiwx $XT, $dst", IIC_LdStSTFD, []>;
1267
1268 // Please note let isPseudo = 1 is not part of class Pseudo<>. Missing it
1269 // would cause these Pseudos are not expanded in expandPostRAPseudos()
1270 let isPseudo = 1 in {
1271 // Pseudo instruction XFSTOREf32 will be expanded to STXSSPX or STFSX later
1272 let CodeSize = 3 in
Stefan Pintilie26d4f922018-03-26 17:39:18 +00001273 def XFSTOREf32 : PseudoXFormMemOp<(outs), (ins vssrc:$XT, memrr:$dst),
Tony Jiang438bf4a2017-11-20 14:38:30 +00001274 "#XFSTOREf32",
1275 [(store f32:$XT, xoaddr:$dst)]>;
1276 // Pseudo instruction STIWX will be expanded to STXSIWX or STFIWX later
Stefan Pintilie26d4f922018-03-26 17:39:18 +00001277 def STIWX : PseudoXFormMemOp<(outs), (ins vsfrc:$XT, memrr:$dst),
Tony Jiang438bf4a2017-11-20 14:38:30 +00001278 "#STIWX",
1279 [(PPCstfiwx f64:$XT, xoaddr:$dst)]>;
1280 }
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00001281 } // mayStore
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001282 } // UseVSXReg = 1
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001283
1284 def : Pat<(f64 (extloadf32 xoaddr:$src)),
Tony Jiang438bf4a2017-11-20 14:38:30 +00001285 (COPY_TO_REGCLASS (XFLOADf32 xoaddr:$src), VSFRC)>;
Lei Huangcd4f3852018-03-12 19:26:18 +00001286 def : Pat<(f32 (fpround (f64 (extloadf32 xoaddr:$src)))),
Tony Jiang438bf4a2017-11-20 14:38:30 +00001287 (f32 (XFLOADf32 xoaddr:$src))>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00001288 def : Pat<(f64 (fpextend f32:$src)),
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001289 (COPY_TO_REGCLASS $src, VSFRC)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00001290
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001291 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001292 (SELECT_VSSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1293 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULT)),
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001294 (SELECT_VSSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1295 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001296 (SELECT_VSSRC (CRORC $lhs, $rhs), $tval, $fval)>;
1297 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULE)),
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001298 (SELECT_VSSRC (CRORC $rhs, $lhs), $tval, $fval)>;
1299 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
1300 (SELECT_VSSRC (CREQV $lhs, $rhs), $tval, $fval)>;
1301 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001302 (SELECT_VSSRC (CRORC $rhs, $lhs), $tval, $fval)>;
1303 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGE)),
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001304 (SELECT_VSSRC (CRORC $lhs, $rhs), $tval, $fval)>;
1305 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001306 (SELECT_VSSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1307 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGT)),
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001308 (SELECT_VSSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1309 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001310 (SELECT_VSSRC (CRXOR $lhs, $rhs), $tval, $fval)>;
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001311
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001312 let UseVSXReg = 1 in {
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001313 // VSX Elementary Scalar FP arithmetic (SP)
1314 let isCommutable = 1 in {
1315 def XSADDSP : XX3Form<60, 0,
1316 (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
1317 "xsaddsp $XT, $XA, $XB", IIC_VecFP,
1318 [(set f32:$XT, (fadd f32:$XA, f32:$XB))]>;
1319 def XSMULSP : XX3Form<60, 16,
1320 (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
1321 "xsmulsp $XT, $XA, $XB", IIC_VecFP,
1322 [(set f32:$XT, (fmul f32:$XA, f32:$XB))]>;
1323 } // isCommutable
1324
1325 def XSDIVSP : XX3Form<60, 24,
1326 (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
1327 "xsdivsp $XT, $XA, $XB", IIC_FPDivS,
1328 [(set f32:$XT, (fdiv f32:$XA, f32:$XB))]>;
1329 def XSRESP : XX2Form<60, 26,
1330 (outs vssrc:$XT), (ins vssrc:$XB),
1331 "xsresp $XT, $XB", IIC_VecFP,
1332 [(set f32:$XT, (PPCfre f32:$XB))]>;
Lei Huang6270ab62018-07-04 21:59:16 +00001333 def XSRSP : XX2Form<60, 281,
1334 (outs vssrc:$XT), (ins vsfrc:$XB),
1335 "xsrsp $XT, $XB", IIC_VecFP, []>;
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001336 def XSSQRTSP : XX2Form<60, 11,
1337 (outs vssrc:$XT), (ins vssrc:$XB),
1338 "xssqrtsp $XT, $XB", IIC_FPSqrtS,
1339 [(set f32:$XT, (fsqrt f32:$XB))]>;
1340 def XSRSQRTESP : XX2Form<60, 10,
1341 (outs vssrc:$XT), (ins vssrc:$XB),
1342 "xsrsqrtesp $XT, $XB", IIC_VecFP,
1343 [(set f32:$XT, (PPCfrsqrte f32:$XB))]>;
1344 def XSSUBSP : XX3Form<60, 8,
1345 (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
1346 "xssubsp $XT, $XA, $XB", IIC_VecFP,
1347 [(set f32:$XT, (fsub f32:$XA, f32:$XB))]>;
Nemanja Ivanovic376e1732015-05-29 17:13:25 +00001348
1349 // FMA Instructions
1350 let BaseName = "XSMADDASP" in {
1351 let isCommutable = 1 in
1352 def XSMADDASP : XX3Form<60, 1,
1353 (outs vssrc:$XT),
1354 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1355 "xsmaddasp $XT, $XA, $XB", IIC_VecFP,
1356 [(set f32:$XT, (fma f32:$XA, f32:$XB, f32:$XTi))]>,
1357 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1358 AltVSXFMARel;
1359 let IsVSXFMAAlt = 1 in
1360 def XSMADDMSP : XX3Form<60, 9,
1361 (outs vssrc:$XT),
1362 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1363 "xsmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
1364 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1365 AltVSXFMARel;
1366 }
1367
1368 let BaseName = "XSMSUBASP" in {
1369 let isCommutable = 1 in
1370 def XSMSUBASP : XX3Form<60, 17,
1371 (outs vssrc:$XT),
1372 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1373 "xsmsubasp $XT, $XA, $XB", IIC_VecFP,
1374 [(set f32:$XT, (fma f32:$XA, f32:$XB,
1375 (fneg f32:$XTi)))]>,
1376 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1377 AltVSXFMARel;
1378 let IsVSXFMAAlt = 1 in
1379 def XSMSUBMSP : XX3Form<60, 25,
1380 (outs vssrc:$XT),
1381 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1382 "xsmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
1383 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1384 AltVSXFMARel;
1385 }
1386
1387 let BaseName = "XSNMADDASP" in {
1388 let isCommutable = 1 in
1389 def XSNMADDASP : XX3Form<60, 129,
1390 (outs vssrc:$XT),
1391 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1392 "xsnmaddasp $XT, $XA, $XB", IIC_VecFP,
1393 [(set f32:$XT, (fneg (fma f32:$XA, f32:$XB,
1394 f32:$XTi)))]>,
1395 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1396 AltVSXFMARel;
1397 let IsVSXFMAAlt = 1 in
1398 def XSNMADDMSP : XX3Form<60, 137,
1399 (outs vssrc:$XT),
1400 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1401 "xsnmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
1402 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1403 AltVSXFMARel;
1404 }
1405
1406 let BaseName = "XSNMSUBASP" in {
1407 let isCommutable = 1 in
1408 def XSNMSUBASP : XX3Form<60, 145,
1409 (outs vssrc:$XT),
1410 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1411 "xsnmsubasp $XT, $XA, $XB", IIC_VecFP,
1412 [(set f32:$XT, (fneg (fma f32:$XA, f32:$XB,
1413 (fneg f32:$XTi))))]>,
1414 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1415 AltVSXFMARel;
1416 let IsVSXFMAAlt = 1 in
1417 def XSNMSUBMSP : XX3Form<60, 153,
1418 (outs vssrc:$XT),
1419 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1420 "xsnmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
1421 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1422 AltVSXFMARel;
1423 }
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001424
1425 // Single Precision Conversions (FP <-> INT)
1426 def XSCVSXDSP : XX2Form<60, 312,
1427 (outs vssrc:$XT), (ins vsfrc:$XB),
1428 "xscvsxdsp $XT, $XB", IIC_VecFP,
1429 [(set f32:$XT, (PPCfcfids f64:$XB))]>;
1430 def XSCVUXDSP : XX2Form<60, 296,
1431 (outs vssrc:$XT), (ins vsfrc:$XB),
1432 "xscvuxdsp $XT, $XB", IIC_VecFP,
1433 [(set f32:$XT, (PPCfcfidus f64:$XB))]>;
1434
1435 // Conversions between vector and scalar single precision
1436 def XSCVDPSPN : XX2Form<60, 267, (outs vsrc:$XT), (ins vssrc:$XB),
1437 "xscvdpspn $XT, $XB", IIC_VecFP, []>;
1438 def XSCVSPDPN : XX2Form<60, 331, (outs vssrc:$XT), (ins vsrc:$XB),
1439 "xscvspdpn $XT, $XB", IIC_VecFP, []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001440 } // UseVSXReg = 1
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001441
Nemanja Ivanovicd3c284f2016-07-18 15:30:00 +00001442 let Predicates = [IsLittleEndian] in {
Lei Huangcd4f3852018-03-12 19:26:18 +00001443 def : Pat<(f32 (PPCfcfids
1444 (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S, 0)))))),
Nemanja Ivanovicd3c284f2016-07-18 15:30:00 +00001445 (f32 (XSCVSXDSP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00001446 def : Pat<(f32 (PPCfcfids
1447 (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S, 1)))))),
1448 (f32 (XSCVSXDSP (COPY_TO_REGCLASS
1449 (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>;
1450 def : Pat<(f32 (PPCfcfidus
1451 (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S, 0)))))),
Nemanja Ivanovicd3c284f2016-07-18 15:30:00 +00001452 (f32 (XSCVUXDSP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00001453 def : Pat<(f32 (PPCfcfidus
1454 (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S, 1)))))),
1455 (f32 (XSCVUXDSP (COPY_TO_REGCLASS
1456 (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>;
Nemanja Ivanovicd3c284f2016-07-18 15:30:00 +00001457 }
1458
1459 let Predicates = [IsBigEndian] in {
Lei Huangcd4f3852018-03-12 19:26:18 +00001460 def : Pat<(f32 (PPCfcfids
1461 (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S, 0)))))),
Nemanja Ivanovicd3c284f2016-07-18 15:30:00 +00001462 (f32 (XSCVSXDSP (COPY_TO_REGCLASS $S, VSFRC)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00001463 def : Pat<(f32 (PPCfcfids
1464 (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S, 1)))))),
Nemanja Ivanovicd3c284f2016-07-18 15:30:00 +00001465 (f32 (XSCVSXDSP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00001466 def : Pat<(f32 (PPCfcfidus
1467 (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S, 0)))))),
Nemanja Ivanovicd3c284f2016-07-18 15:30:00 +00001468 (f32 (XSCVUXDSP (COPY_TO_REGCLASS $S, VSFRC)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00001469 def : Pat<(f32 (PPCfcfidus
1470 (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S, 1)))))),
Nemanja Ivanovicd3c284f2016-07-18 15:30:00 +00001471 (f32 (XSCVUXDSP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1472 }
Lei Huangc29229a2018-05-08 17:36:40 +00001473
1474 // Instructions for converting float to i64 feeding a store.
1475 let Predicates = [NoP9Vector] in {
1476 def : Pat<(PPCstore_scal_int_from_vsr
1477 (f64 (PPCcv_fp_to_sint_in_vsr f64:$src)), xoaddr:$dst, 8),
1478 (STXSDX (XSCVDPSXDS f64:$src), xoaddr:$dst)>;
1479 def : Pat<(PPCstore_scal_int_from_vsr
1480 (f64 (PPCcv_fp_to_uint_in_vsr f64:$src)), xoaddr:$dst, 8),
1481 (STXSDX (XSCVDPUXDS f64:$src), xoaddr:$dst)>;
1482 }
1483
1484 // Instructions for converting float to i32 feeding a store.
1485 def : Pat<(PPCstore_scal_int_from_vsr
1486 (f64 (PPCcv_fp_to_sint_in_vsr f64:$src)), xoaddr:$dst, 4),
1487 (STIWX (XSCVDPSXWS f64:$src), xoaddr:$dst)>;
1488 def : Pat<(PPCstore_scal_int_from_vsr
1489 (f64 (PPCcv_fp_to_uint_in_vsr f64:$src)), xoaddr:$dst, 4),
1490 (STIWX (XSCVDPUXWS f64:$src), xoaddr:$dst)>;
1491
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00001492} // AddedComplexity = 400
Kit Barton298beb52015-02-18 16:21:46 +00001493} // HasP8Vector
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00001494
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00001495let UseVSXReg = 1, AddedComplexity = 400 in {
Ehsan Amiri99b017a2016-03-31 17:47:17 +00001496let Predicates = [HasDirectMove] in {
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001497 // VSX direct move instructions
1498 def MFVSRD : XX1_RS6_RD5_XO<31, 51, (outs g8rc:$rA), (ins vsfrc:$XT),
1499 "mfvsrd $rA, $XT", IIC_VecGeneral,
1500 [(set i64:$rA, (PPCmfvsr f64:$XT))]>,
1501 Requires<[In64BitMode]>;
Nemanja Ivanovicffcf0fb2017-03-15 16:04:53 +00001502 let isCodeGenOnly = 1 in
1503 def MFVRD : XX1_RS6_RD5_XO<31, 51, (outs g8rc:$rA), (ins vrrc:$XT),
1504 "mfvsrd $rA, $XT", IIC_VecGeneral,
1505 []>,
1506 Requires<[In64BitMode]>;
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001507 def MFVSRWZ : XX1_RS6_RD5_XO<31, 115, (outs gprc:$rA), (ins vsfrc:$XT),
1508 "mfvsrwz $rA, $XT", IIC_VecGeneral,
1509 [(set i32:$rA, (PPCmfvsr f64:$XT))]>;
1510 def MTVSRD : XX1_RS6_RD5_XO<31, 179, (outs vsfrc:$XT), (ins g8rc:$rA),
1511 "mtvsrd $XT, $rA", IIC_VecGeneral,
1512 [(set f64:$XT, (PPCmtvsra i64:$rA))]>,
1513 Requires<[In64BitMode]>;
1514 def MTVSRWA : XX1_RS6_RD5_XO<31, 211, (outs vsfrc:$XT), (ins gprc:$rA),
1515 "mtvsrwa $XT, $rA", IIC_VecGeneral,
1516 [(set f64:$XT, (PPCmtvsra i32:$rA))]>;
1517 def MTVSRWZ : XX1_RS6_RD5_XO<31, 243, (outs vsfrc:$XT), (ins gprc:$rA),
1518 "mtvsrwz $XT, $rA", IIC_VecGeneral,
1519 [(set f64:$XT, (PPCmtvsrz i32:$rA))]>;
Ehsan Amiri99b017a2016-03-31 17:47:17 +00001520} // HasDirectMove
1521
1522let Predicates = [IsISA3_0, HasDirectMove] in {
1523 def MTVSRWS: XX1_RS6_RD5_XO<31, 403, (outs vsrc:$XT), (ins gprc:$rA),
Nemanja Ivanovicd2c3c512016-09-23 13:25:31 +00001524 "mtvsrws $XT, $rA", IIC_VecGeneral, []>;
Ehsan Amiri99b017a2016-03-31 17:47:17 +00001525
Guozhi Wei22e7da92017-05-11 22:17:35 +00001526 def MTVSRDD: XX1Form<31, 435, (outs vsrc:$XT), (ins g8rc_nox0:$rA, g8rc:$rB),
Ehsan Amiri99b017a2016-03-31 17:47:17 +00001527 "mtvsrdd $XT, $rA, $rB", IIC_VecGeneral,
1528 []>, Requires<[In64BitMode]>;
1529
1530 def MFVSRLD: XX1_RS6_RD5_XO<31, 307, (outs g8rc:$rA), (ins vsrc:$XT),
1531 "mfvsrld $rA, $XT", IIC_VecGeneral,
1532 []>, Requires<[In64BitMode]>;
1533
1534} // IsISA3_0, HasDirectMove
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001535} // UseVSXReg = 1
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001536
Nemanja Ivanovicffcf0fb2017-03-15 16:04:53 +00001537// We want to parse this from asm, but we don't want to emit this as it would
1538// be emitted with a VSX reg. So leave Emit = 0 here.
1539def : InstAlias<"mfvrd $rA, $XT",
1540 (MFVRD g8rc:$rA, vrrc:$XT), 0>;
1541def : InstAlias<"mffprd $rA, $src",
1542 (MFVSRD g8rc:$rA, f8rc:$src)>;
1543
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001544/* Direct moves of various widths from GPR's into VSR's. Each move lines
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001545 the value up into element 0 (both BE and LE). Namely, entities smaller than
1546 a doubleword are shifted left and moved for BE. For LE, they're moved, then
1547 swapped to go into the least significant element of the VSR.
1548*/
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001549def MovesToVSR {
1550 dag BE_BYTE_0 =
1551 (MTVSRD
1552 (RLDICR
1553 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32), 56, 7));
1554 dag BE_HALF_0 =
1555 (MTVSRD
1556 (RLDICR
1557 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32), 48, 15));
1558 dag BE_WORD_0 =
1559 (MTVSRD
1560 (RLDICR
1561 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32), 32, 31));
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001562 dag BE_DWORD_0 = (MTVSRD $A);
1563
1564 dag LE_MTVSRW = (MTVSRD (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32));
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001565 dag LE_WORD_1 = (v2i64 (INSERT_SUBREG (v2i64 (IMPLICIT_DEF)),
1566 LE_MTVSRW, sub_64));
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001567 dag LE_WORD_0 = (XXPERMDI LE_WORD_1, LE_WORD_1, 2);
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001568 dag LE_DWORD_1 = (v2i64 (INSERT_SUBREG (v2i64 (IMPLICIT_DEF)),
1569 BE_DWORD_0, sub_64));
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001570 dag LE_DWORD_0 = (XXPERMDI LE_DWORD_1, LE_DWORD_1, 2);
1571}
1572
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001573/* Patterns for extracting elements out of vectors. Integer elements are
1574 extracted using direct move operations. Patterns for extracting elements
1575 whose indices are not available at compile time are also provided with
1576 various _VARIABLE_ patterns.
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001577 The numbering for the DAG's is for LE, but when used on BE, the correct
1578 LE element can just be used (i.e. LE_BYTE_2 == BE_BYTE_13).
1579*/
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001580def VectorExtractions {
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001581 // Doubleword extraction
1582 dag LE_DWORD_0 =
1583 (MFVSRD
1584 (EXTRACT_SUBREG
1585 (XXPERMDI (COPY_TO_REGCLASS $S, VSRC),
1586 (COPY_TO_REGCLASS $S, VSRC), 2), sub_64));
1587 dag LE_DWORD_1 = (MFVSRD
1588 (EXTRACT_SUBREG
1589 (v2i64 (COPY_TO_REGCLASS $S, VSRC)), sub_64));
1590
1591 // Word extraction
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +00001592 dag LE_WORD_0 = (MFVSRWZ (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64));
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001593 dag LE_WORD_1 = (MFVSRWZ (EXTRACT_SUBREG (XXSLDWI $S, $S, 1), sub_64));
1594 dag LE_WORD_2 = (MFVSRWZ (EXTRACT_SUBREG
1595 (v2i64 (COPY_TO_REGCLASS $S, VSRC)), sub_64));
1596 dag LE_WORD_3 = (MFVSRWZ (EXTRACT_SUBREG (XXSLDWI $S, $S, 3), sub_64));
1597
1598 // Halfword extraction
1599 dag LE_HALF_0 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 0, 48), sub_32));
1600 dag LE_HALF_1 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 48, 48), sub_32));
1601 dag LE_HALF_2 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 32, 48), sub_32));
1602 dag LE_HALF_3 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 16, 48), sub_32));
1603 dag LE_HALF_4 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 0, 48), sub_32));
1604 dag LE_HALF_5 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 48, 48), sub_32));
1605 dag LE_HALF_6 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 32, 48), sub_32));
1606 dag LE_HALF_7 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 16, 48), sub_32));
1607
1608 // Byte extraction
1609 dag LE_BYTE_0 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 0, 56), sub_32));
1610 dag LE_BYTE_1 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 56, 56), sub_32));
1611 dag LE_BYTE_2 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 48, 56), sub_32));
1612 dag LE_BYTE_3 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 40, 56), sub_32));
1613 dag LE_BYTE_4 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 32, 56), sub_32));
1614 dag LE_BYTE_5 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 24, 56), sub_32));
1615 dag LE_BYTE_6 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 16, 56), sub_32));
1616 dag LE_BYTE_7 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 8, 56), sub_32));
1617 dag LE_BYTE_8 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 0, 56), sub_32));
1618 dag LE_BYTE_9 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 56, 56), sub_32));
1619 dag LE_BYTE_10 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 48, 56), sub_32));
1620 dag LE_BYTE_11 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 40, 56), sub_32));
1621 dag LE_BYTE_12 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 32, 56), sub_32));
1622 dag LE_BYTE_13 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 24, 56), sub_32));
1623 dag LE_BYTE_14 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 16, 56), sub_32));
1624 dag LE_BYTE_15 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 8, 56), sub_32));
1625
1626 /* Variable element number (BE and LE patterns must be specified separately)
1627 This is a rather involved process.
1628
1629 Conceptually, this is how the move is accomplished:
1630 1. Identify which doubleword contains the element
1631 2. Shift in the VMX register so that the correct doubleword is correctly
1632 lined up for the MFVSRD
1633 3. Perform the move so that the element (along with some extra stuff)
1634 is in the GPR
1635 4. Right shift within the GPR so that the element is right-justified
1636
1637 Of course, the index is an element number which has a different meaning
1638 on LE/BE so the patterns have to be specified separately.
1639
1640 Note: The final result will be the element right-justified with high
1641 order bits being arbitrarily defined (namely, whatever was in the
1642 vector register to the left of the value originally).
1643 */
1644
1645 /* LE variable byte
1646 Number 1. above:
1647 - For elements 0-7, we shift left by 8 bytes since they're on the right
1648 - For elements 8-15, we need not shift (shift left by zero bytes)
1649 This is accomplished by inverting the bits of the index and AND-ing
1650 with 0x8 (i.e. clearing all bits of the index and inverting bit 60).
1651 */
Lei Huangcd4f3852018-03-12 19:26:18 +00001652 dag LE_VBYTE_PERM_VEC = (v16i8 (LVSL ZERO8, (ANDC8 (LI8 8), $Idx)));
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001653
1654 // Number 2. above:
1655 // - Now that we set up the shift amount, we shift in the VMX register
Lei Huangcd4f3852018-03-12 19:26:18 +00001656 dag LE_VBYTE_PERMUTE = (v16i8 (VPERM $S, $S, LE_VBYTE_PERM_VEC));
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001657
1658 // Number 3. above:
1659 // - The doubleword containing our element is moved to a GPR
1660 dag LE_MV_VBYTE = (MFVSRD
1661 (EXTRACT_SUBREG
1662 (v2i64 (COPY_TO_REGCLASS LE_VBYTE_PERMUTE, VSRC)),
1663 sub_64));
1664
1665 /* Number 4. above:
1666 - Truncate the element number to the range 0-7 (8-15 are symmetrical
1667 and out of range values are truncated accordingly)
1668 - Multiply by 8 as we need to shift right by the number of bits, not bytes
1669 - Shift right in the GPR by the calculated value
1670 */
1671 dag LE_VBYTE_SHIFT = (EXTRACT_SUBREG (RLDICR (AND8 (LI8 7), $Idx), 3, 60),
1672 sub_32);
1673 dag LE_VARIABLE_BYTE = (EXTRACT_SUBREG (SRD LE_MV_VBYTE, LE_VBYTE_SHIFT),
1674 sub_32);
1675
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001676 /* LE variable halfword
1677 Number 1. above:
1678 - For elements 0-3, we shift left by 8 since they're on the right
1679 - For elements 4-7, we need not shift (shift left by zero bytes)
1680 Similarly to the byte pattern, we invert the bits of the index, but we
1681 AND with 0x4 (i.e. clear all bits of the index and invert bit 61).
1682 Of course, the shift is still by 8 bytes, so we must multiply by 2.
1683 */
Lei Huangcd4f3852018-03-12 19:26:18 +00001684 dag LE_VHALF_PERM_VEC =
1685 (v16i8 (LVSL ZERO8, (RLDICR (ANDC8 (LI8 4), $Idx), 1, 62)));
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001686
1687 // Number 2. above:
1688 // - Now that we set up the shift amount, we shift in the VMX register
Lei Huangcd4f3852018-03-12 19:26:18 +00001689 dag LE_VHALF_PERMUTE = (v16i8 (VPERM $S, $S, LE_VHALF_PERM_VEC));
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001690
1691 // Number 3. above:
1692 // - The doubleword containing our element is moved to a GPR
1693 dag LE_MV_VHALF = (MFVSRD
1694 (EXTRACT_SUBREG
1695 (v2i64 (COPY_TO_REGCLASS LE_VHALF_PERMUTE, VSRC)),
1696 sub_64));
1697
1698 /* Number 4. above:
1699 - Truncate the element number to the range 0-3 (4-7 are symmetrical
1700 and out of range values are truncated accordingly)
1701 - Multiply by 16 as we need to shift right by the number of bits
1702 - Shift right in the GPR by the calculated value
1703 */
1704 dag LE_VHALF_SHIFT = (EXTRACT_SUBREG (RLDICR (AND8 (LI8 3), $Idx), 4, 59),
1705 sub_32);
1706 dag LE_VARIABLE_HALF = (EXTRACT_SUBREG (SRD LE_MV_VHALF, LE_VHALF_SHIFT),
1707 sub_32);
1708
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001709 /* LE variable word
1710 Number 1. above:
1711 - For elements 0-1, we shift left by 8 since they're on the right
1712 - For elements 2-3, we need not shift
1713 */
Lei Huangcd4f3852018-03-12 19:26:18 +00001714 dag LE_VWORD_PERM_VEC = (v16i8 (LVSL ZERO8,
1715 (RLDICR (ANDC8 (LI8 2), $Idx), 2, 61)));
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001716
1717 // Number 2. above:
1718 // - Now that we set up the shift amount, we shift in the VMX register
Lei Huangcd4f3852018-03-12 19:26:18 +00001719 dag LE_VWORD_PERMUTE = (v16i8 (VPERM $S, $S, LE_VWORD_PERM_VEC));
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001720
1721 // Number 3. above:
1722 // - The doubleword containing our element is moved to a GPR
1723 dag LE_MV_VWORD = (MFVSRD
1724 (EXTRACT_SUBREG
1725 (v2i64 (COPY_TO_REGCLASS LE_VWORD_PERMUTE, VSRC)),
1726 sub_64));
1727
1728 /* Number 4. above:
1729 - Truncate the element number to the range 0-1 (2-3 are symmetrical
1730 and out of range values are truncated accordingly)
1731 - Multiply by 32 as we need to shift right by the number of bits
1732 - Shift right in the GPR by the calculated value
1733 */
1734 dag LE_VWORD_SHIFT = (EXTRACT_SUBREG (RLDICR (AND8 (LI8 1), $Idx), 5, 58),
1735 sub_32);
1736 dag LE_VARIABLE_WORD = (EXTRACT_SUBREG (SRD LE_MV_VWORD, LE_VWORD_SHIFT),
1737 sub_32);
1738
1739 /* LE variable doubleword
1740 Number 1. above:
1741 - For element 0, we shift left by 8 since it's on the right
1742 - For element 1, we need not shift
1743 */
Lei Huangcd4f3852018-03-12 19:26:18 +00001744 dag LE_VDWORD_PERM_VEC = (v16i8 (LVSL ZERO8,
1745 (RLDICR (ANDC8 (LI8 1), $Idx), 3, 60)));
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001746
1747 // Number 2. above:
1748 // - Now that we set up the shift amount, we shift in the VMX register
Lei Huangcd4f3852018-03-12 19:26:18 +00001749 dag LE_VDWORD_PERMUTE = (v16i8 (VPERM $S, $S, LE_VDWORD_PERM_VEC));
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001750
1751 // Number 3. above:
1752 // - The doubleword containing our element is moved to a GPR
1753 // - Number 4. is not needed for the doubleword as the value is 64-bits
1754 dag LE_VARIABLE_DWORD =
1755 (MFVSRD (EXTRACT_SUBREG
1756 (v2i64 (COPY_TO_REGCLASS LE_VDWORD_PERMUTE, VSRC)),
1757 sub_64));
1758
1759 /* LE variable float
1760 - Shift the vector to line up the desired element to BE Word 0
1761 - Convert 32-bit float to a 64-bit single precision float
1762 */
Lei Huangcd4f3852018-03-12 19:26:18 +00001763 dag LE_VFLOAT_PERM_VEC = (v16i8 (LVSL ZERO8,
1764 (RLDICR (XOR8 (LI8 3), $Idx), 2, 61)));
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001765 dag LE_VFLOAT_PERMUTE = (VPERM $S, $S, LE_VFLOAT_PERM_VEC);
1766 dag LE_VARIABLE_FLOAT = (XSCVSPDPN LE_VFLOAT_PERMUTE);
1767
1768 /* LE variable double
1769 Same as the LE doubleword except there is no move.
1770 */
Lei Huangcd4f3852018-03-12 19:26:18 +00001771 dag LE_VDOUBLE_PERMUTE = (v16i8 (VPERM (v16i8 (COPY_TO_REGCLASS $S, VRRC)),
1772 (v16i8 (COPY_TO_REGCLASS $S, VRRC)),
1773 LE_VDWORD_PERM_VEC));
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001774 dag LE_VARIABLE_DOUBLE = (COPY_TO_REGCLASS LE_VDOUBLE_PERMUTE, VSRC);
1775
1776 /* BE variable byte
1777 The algorithm here is the same as the LE variable byte except:
1778 - The shift in the VMX register is by 0/8 for opposite element numbers so
1779 we simply AND the element number with 0x8
1780 - The order of elements after the move to GPR is reversed, so we invert
1781 the bits of the index prior to truncating to the range 0-7
1782 */
Lei Huangcd4f3852018-03-12 19:26:18 +00001783 dag BE_VBYTE_PERM_VEC = (v16i8 (LVSL ZERO8, (ANDIo8 $Idx, 8)));
1784 dag BE_VBYTE_PERMUTE = (v16i8 (VPERM $S, $S, BE_VBYTE_PERM_VEC));
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001785 dag BE_MV_VBYTE = (MFVSRD
1786 (EXTRACT_SUBREG
1787 (v2i64 (COPY_TO_REGCLASS BE_VBYTE_PERMUTE, VSRC)),
1788 sub_64));
1789 dag BE_VBYTE_SHIFT = (EXTRACT_SUBREG (RLDICR (ANDC8 (LI8 7), $Idx), 3, 60),
1790 sub_32);
1791 dag BE_VARIABLE_BYTE = (EXTRACT_SUBREG (SRD BE_MV_VBYTE, BE_VBYTE_SHIFT),
1792 sub_32);
1793
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001794 /* BE variable halfword
1795 The algorithm here is the same as the LE variable halfword except:
1796 - The shift in the VMX register is by 0/8 for opposite element numbers so
1797 we simply AND the element number with 0x4 and multiply by 2
1798 - The order of elements after the move to GPR is reversed, so we invert
1799 the bits of the index prior to truncating to the range 0-3
1800 */
Lei Huangcd4f3852018-03-12 19:26:18 +00001801 dag BE_VHALF_PERM_VEC = (v16i8 (LVSL ZERO8,
1802 (RLDICR (ANDIo8 $Idx, 4), 1, 62)));
1803 dag BE_VHALF_PERMUTE = (v16i8 (VPERM $S, $S, BE_VHALF_PERM_VEC));
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001804 dag BE_MV_VHALF = (MFVSRD
1805 (EXTRACT_SUBREG
1806 (v2i64 (COPY_TO_REGCLASS BE_VHALF_PERMUTE, VSRC)),
1807 sub_64));
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001808 dag BE_VHALF_SHIFT = (EXTRACT_SUBREG (RLDICR (ANDC8 (LI8 3), $Idx), 4, 59),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001809 sub_32);
1810 dag BE_VARIABLE_HALF = (EXTRACT_SUBREG (SRD BE_MV_VHALF, BE_VHALF_SHIFT),
1811 sub_32);
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001812
1813 /* BE variable word
1814 The algorithm is the same as the LE variable word except:
1815 - The shift in the VMX register happens for opposite element numbers
1816 - The order of elements after the move to GPR is reversed, so we invert
1817 the bits of the index prior to truncating to the range 0-1
1818 */
Lei Huangcd4f3852018-03-12 19:26:18 +00001819 dag BE_VWORD_PERM_VEC = (v16i8 (LVSL ZERO8,
1820 (RLDICR (ANDIo8 $Idx, 2), 2, 61)));
1821 dag BE_VWORD_PERMUTE = (v16i8 (VPERM $S, $S, BE_VWORD_PERM_VEC));
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001822 dag BE_MV_VWORD = (MFVSRD
1823 (EXTRACT_SUBREG
1824 (v2i64 (COPY_TO_REGCLASS BE_VWORD_PERMUTE, VSRC)),
1825 sub_64));
1826 dag BE_VWORD_SHIFT = (EXTRACT_SUBREG (RLDICR (ANDC8 (LI8 1), $Idx), 5, 58),
1827 sub_32);
1828 dag BE_VARIABLE_WORD = (EXTRACT_SUBREG (SRD BE_MV_VWORD, BE_VWORD_SHIFT),
1829 sub_32);
1830
1831 /* BE variable doubleword
1832 Same as the LE doubleword except we shift in the VMX register for opposite
1833 element indices.
1834 */
Lei Huangcd4f3852018-03-12 19:26:18 +00001835 dag BE_VDWORD_PERM_VEC = (v16i8 (LVSL ZERO8,
1836 (RLDICR (ANDIo8 $Idx, 1), 3, 60)));
1837 dag BE_VDWORD_PERMUTE = (v16i8 (VPERM $S, $S, BE_VDWORD_PERM_VEC));
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001838 dag BE_VARIABLE_DWORD =
1839 (MFVSRD (EXTRACT_SUBREG
1840 (v2i64 (COPY_TO_REGCLASS BE_VDWORD_PERMUTE, VSRC)),
1841 sub_64));
1842
1843 /* BE variable float
1844 - Shift the vector to line up the desired element to BE Word 0
1845 - Convert 32-bit float to a 64-bit single precision float
1846 */
Lei Huangcd4f3852018-03-12 19:26:18 +00001847 dag BE_VFLOAT_PERM_VEC = (v16i8 (LVSL ZERO8, (RLDICR $Idx, 2, 61)));
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001848 dag BE_VFLOAT_PERMUTE = (VPERM $S, $S, BE_VFLOAT_PERM_VEC);
1849 dag BE_VARIABLE_FLOAT = (XSCVSPDPN BE_VFLOAT_PERMUTE);
1850
1851 /* BE variable double
1852 Same as the BE doubleword except there is no move.
1853 */
Lei Huangcd4f3852018-03-12 19:26:18 +00001854 dag BE_VDOUBLE_PERMUTE = (v16i8 (VPERM (v16i8 (COPY_TO_REGCLASS $S, VRRC)),
1855 (v16i8 (COPY_TO_REGCLASS $S, VRRC)),
1856 BE_VDWORD_PERM_VEC));
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001857 dag BE_VARIABLE_DOUBLE = (COPY_TO_REGCLASS BE_VDOUBLE_PERMUTE, VSRC);
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001858}
1859
Zaara Syeda48cb3c12017-11-27 17:11:03 +00001860def NoP9Altivec : Predicate<"!PPCSubTarget->hasP9Altivec()">;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00001861let AddedComplexity = 400 in {
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001862// v4f32 scalar <-> vector conversions (BE)
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001863let Predicates = [IsBigEndian, HasP8Vector] in {
1864 def : Pat<(v4f32 (scalar_to_vector f32:$A)),
1865 (v4f32 (XSCVDPSPN $A))>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001866 def : Pat<(f32 (vector_extract v4f32:$S, 0)),
1867 (f32 (XSCVSPDPN $S))>;
1868 def : Pat<(f32 (vector_extract v4f32:$S, 1)),
1869 (f32 (XSCVSPDPN (XXSLDWI $S, $S, 1)))>;
1870 def : Pat<(f32 (vector_extract v4f32:$S, 2)),
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +00001871 (f32 (XSCVSPDPN (XXPERMDI $S, $S, 2)))>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001872 def : Pat<(f32 (vector_extract v4f32:$S, 3)),
1873 (f32 (XSCVSPDPN (XXSLDWI $S, $S, 3)))>;
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001874 def : Pat<(f32 (vector_extract v4f32:$S, i64:$Idx)),
1875 (f32 VectorExtractions.BE_VARIABLE_FLOAT)>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001876} // IsBigEndian, HasP8Vector
1877
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001878// Variable index vector_extract for v2f64 does not require P8Vector
1879let Predicates = [IsBigEndian, HasVSX] in
1880 def : Pat<(f64 (vector_extract v2f64:$S, i64:$Idx)),
1881 (f64 VectorExtractions.BE_VARIABLE_DOUBLE)>;
1882
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001883let Predicates = [IsBigEndian, HasDirectMove] in {
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001884 // v16i8 scalar <-> vector conversions (BE)
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001885 def : Pat<(v16i8 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001886 (v16i8 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_BYTE_0, sub_64))>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001887 def : Pat<(v8i16 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001888 (v8i16 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_HALF_0, sub_64))>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001889 def : Pat<(v4i32 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001890 (v4i32 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_WORD_0, sub_64))>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001891 def : Pat<(v2i64 (scalar_to_vector i64:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001892 (v2i64 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_DWORD_0, sub_64))>;
Zaara Syeda48cb3c12017-11-27 17:11:03 +00001893
1894 // v2i64 scalar <-> vector conversions (BE)
1895 def : Pat<(i64 (vector_extract v2i64:$S, 0)),
1896 (i64 VectorExtractions.LE_DWORD_1)>;
1897 def : Pat<(i64 (vector_extract v2i64:$S, 1)),
1898 (i64 VectorExtractions.LE_DWORD_0)>;
1899 def : Pat<(i64 (vector_extract v2i64:$S, i64:$Idx)),
1900 (i64 VectorExtractions.BE_VARIABLE_DWORD)>;
1901} // IsBigEndian, HasDirectMove
1902
1903let Predicates = [IsBigEndian, HasDirectMove, NoP9Altivec] in {
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001904 def : Pat<(i32 (vector_extract v16i8:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001905 (i32 VectorExtractions.LE_BYTE_15)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001906 def : Pat<(i32 (vector_extract v16i8:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001907 (i32 VectorExtractions.LE_BYTE_14)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001908 def : Pat<(i32 (vector_extract v16i8:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001909 (i32 VectorExtractions.LE_BYTE_13)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001910 def : Pat<(i32 (vector_extract v16i8:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001911 (i32 VectorExtractions.LE_BYTE_12)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001912 def : Pat<(i32 (vector_extract v16i8:$S, 4)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001913 (i32 VectorExtractions.LE_BYTE_11)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001914 def : Pat<(i32 (vector_extract v16i8:$S, 5)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001915 (i32 VectorExtractions.LE_BYTE_10)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001916 def : Pat<(i32 (vector_extract v16i8:$S, 6)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001917 (i32 VectorExtractions.LE_BYTE_9)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001918 def : Pat<(i32 (vector_extract v16i8:$S, 7)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001919 (i32 VectorExtractions.LE_BYTE_8)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001920 def : Pat<(i32 (vector_extract v16i8:$S, 8)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001921 (i32 VectorExtractions.LE_BYTE_7)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001922 def : Pat<(i32 (vector_extract v16i8:$S, 9)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001923 (i32 VectorExtractions.LE_BYTE_6)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001924 def : Pat<(i32 (vector_extract v16i8:$S, 10)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001925 (i32 VectorExtractions.LE_BYTE_5)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001926 def : Pat<(i32 (vector_extract v16i8:$S, 11)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001927 (i32 VectorExtractions.LE_BYTE_4)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001928 def : Pat<(i32 (vector_extract v16i8:$S, 12)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001929 (i32 VectorExtractions.LE_BYTE_3)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001930 def : Pat<(i32 (vector_extract v16i8:$S, 13)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001931 (i32 VectorExtractions.LE_BYTE_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001932 def : Pat<(i32 (vector_extract v16i8:$S, 14)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001933 (i32 VectorExtractions.LE_BYTE_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001934 def : Pat<(i32 (vector_extract v16i8:$S, 15)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001935 (i32 VectorExtractions.LE_BYTE_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001936 def : Pat<(i32 (vector_extract v16i8:$S, i64:$Idx)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001937 (i32 VectorExtractions.BE_VARIABLE_BYTE)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001938
1939 // v8i16 scalar <-> vector conversions (BE)
1940 def : Pat<(i32 (vector_extract v8i16:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001941 (i32 VectorExtractions.LE_HALF_7)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001942 def : Pat<(i32 (vector_extract v8i16:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001943 (i32 VectorExtractions.LE_HALF_6)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001944 def : Pat<(i32 (vector_extract v8i16:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001945 (i32 VectorExtractions.LE_HALF_5)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001946 def : Pat<(i32 (vector_extract v8i16:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001947 (i32 VectorExtractions.LE_HALF_4)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001948 def : Pat<(i32 (vector_extract v8i16:$S, 4)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001949 (i32 VectorExtractions.LE_HALF_3)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001950 def : Pat<(i32 (vector_extract v8i16:$S, 5)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001951 (i32 VectorExtractions.LE_HALF_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001952 def : Pat<(i32 (vector_extract v8i16:$S, 6)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001953 (i32 VectorExtractions.LE_HALF_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001954 def : Pat<(i32 (vector_extract v8i16:$S, 7)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001955 (i32 VectorExtractions.LE_HALF_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001956 def : Pat<(i32 (vector_extract v8i16:$S, i64:$Idx)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001957 (i32 VectorExtractions.BE_VARIABLE_HALF)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001958
1959 // v4i32 scalar <-> vector conversions (BE)
1960 def : Pat<(i32 (vector_extract v4i32:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001961 (i32 VectorExtractions.LE_WORD_3)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001962 def : Pat<(i32 (vector_extract v4i32:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001963 (i32 VectorExtractions.LE_WORD_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001964 def : Pat<(i32 (vector_extract v4i32:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001965 (i32 VectorExtractions.LE_WORD_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001966 def : Pat<(i32 (vector_extract v4i32:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001967 (i32 VectorExtractions.LE_WORD_0)>;
1968 def : Pat<(i32 (vector_extract v4i32:$S, i64:$Idx)),
1969 (i32 VectorExtractions.BE_VARIABLE_WORD)>;
Zaara Syeda48cb3c12017-11-27 17:11:03 +00001970} // IsBigEndian, HasDirectMove, NoP9Altivec
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001971
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001972// v4f32 scalar <-> vector conversions (LE)
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001973let Predicates = [IsLittleEndian, HasP8Vector] in {
1974 def : Pat<(v4f32 (scalar_to_vector f32:$A)),
1975 (v4f32 (XXSLDWI (XSCVDPSPN $A), (XSCVDPSPN $A), 1))>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001976 def : Pat<(f32 (vector_extract v4f32:$S, 0)),
1977 (f32 (XSCVSPDPN (XXSLDWI $S, $S, 3)))>;
1978 def : Pat<(f32 (vector_extract v4f32:$S, 1)),
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +00001979 (f32 (XSCVSPDPN (XXPERMDI $S, $S, 2)))>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001980 def : Pat<(f32 (vector_extract v4f32:$S, 2)),
1981 (f32 (XSCVSPDPN (XXSLDWI $S, $S, 1)))>;
1982 def : Pat<(f32 (vector_extract v4f32:$S, 3)),
1983 (f32 (XSCVSPDPN $S))>;
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001984 def : Pat<(f32 (vector_extract v4f32:$S, i64:$Idx)),
1985 (f32 VectorExtractions.LE_VARIABLE_FLOAT)>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001986} // IsLittleEndian, HasP8Vector
1987
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001988// Variable index vector_extract for v2f64 does not require P8Vector
1989let Predicates = [IsLittleEndian, HasVSX] in
1990 def : Pat<(f64 (vector_extract v2f64:$S, i64:$Idx)),
1991 (f64 VectorExtractions.LE_VARIABLE_DOUBLE)>;
1992
Nemanja Ivanovicb89c27f2017-05-02 01:47:34 +00001993def : Pat<(v4i32 (int_ppc_vsx_lxvw4x_be xoaddr:$src)), (LXVW4X xoaddr:$src)>;
1994def : Pat<(v2f64 (int_ppc_vsx_lxvd2x_be xoaddr:$src)), (LXVD2X xoaddr:$src)>;
Tony Jiang5f850cd2016-11-15 14:25:56 +00001995
Tony Jiangaa5a6a12017-07-05 16:55:00 +00001996// Variable index unsigned vector_extract on Power9
1997let Predicates = [HasP9Altivec, IsLittleEndian] in {
1998 def : Pat<(i64 (anyext (i32 (vector_extract v16i8:$S, i64:$Idx)))),
1999 (VEXTUBRX $Idx, $S)>;
2000
2001 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, i64:$Idx)))),
2002 (VEXTUHRX (RLWINM8 $Idx, 1, 28, 30), $S)>;
2003 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 0)))),
2004 (VEXTUHRX (LI8 0), $S)>;
2005 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 1)))),
2006 (VEXTUHRX (LI8 2), $S)>;
2007 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 2)))),
2008 (VEXTUHRX (LI8 4), $S)>;
2009 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 3)))),
2010 (VEXTUHRX (LI8 6), $S)>;
2011 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 4)))),
2012 (VEXTUHRX (LI8 8), $S)>;
2013 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 5)))),
2014 (VEXTUHRX (LI8 10), $S)>;
2015 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 6)))),
2016 (VEXTUHRX (LI8 12), $S)>;
2017 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 7)))),
2018 (VEXTUHRX (LI8 14), $S)>;
2019
2020 def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, i64:$Idx)))),
2021 (VEXTUWRX (RLWINM8 $Idx, 2, 28, 29), $S)>;
2022 def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 0)))),
2023 (VEXTUWRX (LI8 0), $S)>;
2024 def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 1)))),
2025 (VEXTUWRX (LI8 4), $S)>;
Zaara Syeda48cb3c12017-11-27 17:11:03 +00002026 // For extracting LE word 2, MFVSRWZ is better than VEXTUWRX
Tony Jiangaa5a6a12017-07-05 16:55:00 +00002027 def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 2)))),
Zaara Syeda48cb3c12017-11-27 17:11:03 +00002028 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2029 (i32 VectorExtractions.LE_WORD_2), sub_32)>;
Tony Jiangaa5a6a12017-07-05 16:55:00 +00002030 def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 3)))),
2031 (VEXTUWRX (LI8 12), $S)>;
2032
2033 def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, i64:$Idx)))),
2034 (EXTSW (VEXTUWRX (RLWINM8 $Idx, 2, 28, 29), $S))>;
2035 def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 0)))),
2036 (EXTSW (VEXTUWRX (LI8 0), $S))>;
2037 def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 1)))),
2038 (EXTSW (VEXTUWRX (LI8 4), $S))>;
Zaara Syeda48cb3c12017-11-27 17:11:03 +00002039 // For extracting LE word 2, MFVSRWZ is better than VEXTUWRX
Tony Jiangaa5a6a12017-07-05 16:55:00 +00002040 def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 2)))),
Zaara Syeda48cb3c12017-11-27 17:11:03 +00002041 (EXTSW (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2042 (i32 VectorExtractions.LE_WORD_2), sub_32))>;
Tony Jiangaa5a6a12017-07-05 16:55:00 +00002043 def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 3)))),
2044 (EXTSW (VEXTUWRX (LI8 12), $S))>;
Zaara Syeda48cb3c12017-11-27 17:11:03 +00002045
2046 def : Pat<(i32 (vector_extract v16i8:$S, i64:$Idx)),
2047 (i32 (EXTRACT_SUBREG (VEXTUBRX $Idx, $S), sub_32))>;
2048 def : Pat<(i32 (vector_extract v16i8:$S, 0)),
2049 (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 0), $S), sub_32))>;
2050 def : Pat<(i32 (vector_extract v16i8:$S, 1)),
2051 (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 1), $S), sub_32))>;
2052 def : Pat<(i32 (vector_extract v16i8:$S, 2)),
2053 (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 2), $S), sub_32))>;
2054 def : Pat<(i32 (vector_extract v16i8:$S, 3)),
2055 (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 3), $S), sub_32))>;
2056 def : Pat<(i32 (vector_extract v16i8:$S, 4)),
2057 (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 4), $S), sub_32))>;
2058 def : Pat<(i32 (vector_extract v16i8:$S, 5)),
2059 (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 5), $S), sub_32))>;
2060 def : Pat<(i32 (vector_extract v16i8:$S, 6)),
2061 (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 6), $S), sub_32))>;
2062 def : Pat<(i32 (vector_extract v16i8:$S, 7)),
2063 (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 7), $S), sub_32))>;
2064 def : Pat<(i32 (vector_extract v16i8:$S, 8)),
2065 (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 8), $S), sub_32))>;
2066 def : Pat<(i32 (vector_extract v16i8:$S, 9)),
2067 (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 9), $S), sub_32))>;
2068 def : Pat<(i32 (vector_extract v16i8:$S, 10)),
2069 (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 10), $S), sub_32))>;
2070 def : Pat<(i32 (vector_extract v16i8:$S, 11)),
2071 (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 11), $S), sub_32))>;
2072 def : Pat<(i32 (vector_extract v16i8:$S, 12)),
2073 (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 12), $S), sub_32))>;
2074 def : Pat<(i32 (vector_extract v16i8:$S, 13)),
2075 (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 13), $S), sub_32))>;
2076 def : Pat<(i32 (vector_extract v16i8:$S, 14)),
2077 (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 14), $S), sub_32))>;
2078 def : Pat<(i32 (vector_extract v16i8:$S, 15)),
2079 (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 15), $S), sub_32))>;
2080
2081 def : Pat<(i32 (vector_extract v8i16:$S, i64:$Idx)),
2082 (i32 (EXTRACT_SUBREG (VEXTUHRX
2083 (RLWINM8 $Idx, 1, 28, 30), $S), sub_32))>;
2084 def : Pat<(i32 (vector_extract v8i16:$S, 0)),
2085 (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 0), $S), sub_32))>;
2086 def : Pat<(i32 (vector_extract v8i16:$S, 1)),
2087 (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 2), $S), sub_32))>;
2088 def : Pat<(i32 (vector_extract v8i16:$S, 2)),
2089 (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 4), $S), sub_32))>;
2090 def : Pat<(i32 (vector_extract v8i16:$S, 3)),
2091 (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 6), $S), sub_32))>;
2092 def : Pat<(i32 (vector_extract v8i16:$S, 4)),
2093 (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 8), $S), sub_32))>;
2094 def : Pat<(i32 (vector_extract v8i16:$S, 5)),
2095 (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 10), $S), sub_32))>;
2096 def : Pat<(i32 (vector_extract v8i16:$S, 6)),
2097 (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 12), $S), sub_32))>;
2098 def : Pat<(i32 (vector_extract v8i16:$S, 6)),
2099 (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 14), $S), sub_32))>;
2100
2101 def : Pat<(i32 (vector_extract v4i32:$S, i64:$Idx)),
2102 (i32 (EXTRACT_SUBREG (VEXTUWRX
2103 (RLWINM8 $Idx, 2, 28, 29), $S), sub_32))>;
2104 def : Pat<(i32 (vector_extract v4i32:$S, 0)),
2105 (i32 (EXTRACT_SUBREG (VEXTUWRX (LI8 0), $S), sub_32))>;
2106 def : Pat<(i32 (vector_extract v4i32:$S, 1)),
2107 (i32 (EXTRACT_SUBREG (VEXTUWRX (LI8 4), $S), sub_32))>;
2108 // For extracting LE word 2, MFVSRWZ is better than VEXTUWRX
2109 def : Pat<(i32 (vector_extract v4i32:$S, 2)),
2110 (i32 VectorExtractions.LE_WORD_2)>;
2111 def : Pat<(i32 (vector_extract v4i32:$S, 3)),
2112 (i32 (EXTRACT_SUBREG (VEXTUWRX (LI8 12), $S), sub_32))>;
Tony Jiangaa5a6a12017-07-05 16:55:00 +00002113}
Zaara Syeda48cb3c12017-11-27 17:11:03 +00002114
Tony Jiangaa5a6a12017-07-05 16:55:00 +00002115let Predicates = [HasP9Altivec, IsBigEndian] in {
2116 def : Pat<(i64 (anyext (i32 (vector_extract v16i8:$S, i64:$Idx)))),
2117 (VEXTUBLX $Idx, $S)>;
2118
2119 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, i64:$Idx)))),
2120 (VEXTUHLX (RLWINM8 $Idx, 1, 28, 30), $S)>;
2121 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 0)))),
2122 (VEXTUHLX (LI8 0), $S)>;
2123 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 1)))),
2124 (VEXTUHLX (LI8 2), $S)>;
2125 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 2)))),
2126 (VEXTUHLX (LI8 4), $S)>;
2127 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 3)))),
2128 (VEXTUHLX (LI8 6), $S)>;
2129 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 4)))),
2130 (VEXTUHLX (LI8 8), $S)>;
2131 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 5)))),
2132 (VEXTUHLX (LI8 10), $S)>;
2133 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 6)))),
2134 (VEXTUHLX (LI8 12), $S)>;
2135 def : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 7)))),
2136 (VEXTUHLX (LI8 14), $S)>;
2137
2138 def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, i64:$Idx)))),
2139 (VEXTUWLX (RLWINM8 $Idx, 2, 28, 29), $S)>;
2140 def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 0)))),
2141 (VEXTUWLX (LI8 0), $S)>;
Zaara Syeda48cb3c12017-11-27 17:11:03 +00002142
2143 // For extracting BE word 1, MFVSRWZ is better than VEXTUWLX
Tony Jiangaa5a6a12017-07-05 16:55:00 +00002144 def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 1)))),
Zaara Syeda48cb3c12017-11-27 17:11:03 +00002145 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2146 (i32 VectorExtractions.LE_WORD_2), sub_32)>;
Tony Jiangaa5a6a12017-07-05 16:55:00 +00002147 def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 2)))),
2148 (VEXTUWLX (LI8 8), $S)>;
2149 def : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 3)))),
2150 (VEXTUWLX (LI8 12), $S)>;
2151
2152 def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, i64:$Idx)))),
2153 (EXTSW (VEXTUWLX (RLWINM8 $Idx, 2, 28, 29), $S))>;
2154 def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 0)))),
2155 (EXTSW (VEXTUWLX (LI8 0), $S))>;
Zaara Syeda48cb3c12017-11-27 17:11:03 +00002156 // For extracting BE word 1, MFVSRWZ is better than VEXTUWLX
Tony Jiangaa5a6a12017-07-05 16:55:00 +00002157 def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 1)))),
Zaara Syeda48cb3c12017-11-27 17:11:03 +00002158 (EXTSW (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2159 (i32 VectorExtractions.LE_WORD_2), sub_32))>;
Tony Jiangaa5a6a12017-07-05 16:55:00 +00002160 def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 2)))),
2161 (EXTSW (VEXTUWLX (LI8 8), $S))>;
2162 def : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 3)))),
2163 (EXTSW (VEXTUWLX (LI8 12), $S))>;
Zaara Syeda48cb3c12017-11-27 17:11:03 +00002164
2165 def : Pat<(i32 (vector_extract v16i8:$S, i64:$Idx)),
2166 (i32 (EXTRACT_SUBREG (VEXTUBLX $Idx, $S), sub_32))>;
2167 def : Pat<(i32 (vector_extract v16i8:$S, 0)),
2168 (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 0), $S), sub_32))>;
2169 def : Pat<(i32 (vector_extract v16i8:$S, 1)),
2170 (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 1), $S), sub_32))>;
2171 def : Pat<(i32 (vector_extract v16i8:$S, 2)),
2172 (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 2), $S), sub_32))>;
2173 def : Pat<(i32 (vector_extract v16i8:$S, 3)),
2174 (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 3), $S), sub_32))>;
2175 def : Pat<(i32 (vector_extract v16i8:$S, 4)),
2176 (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 4), $S), sub_32))>;
2177 def : Pat<(i32 (vector_extract v16i8:$S, 5)),
2178 (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 5), $S), sub_32))>;
2179 def : Pat<(i32 (vector_extract v16i8:$S, 6)),
2180 (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 6), $S), sub_32))>;
2181 def : Pat<(i32 (vector_extract v16i8:$S, 7)),
2182 (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 7), $S), sub_32))>;
2183 def : Pat<(i32 (vector_extract v16i8:$S, 8)),
2184 (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 8), $S), sub_32))>;
2185 def : Pat<(i32 (vector_extract v16i8:$S, 9)),
2186 (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 9), $S), sub_32))>;
2187 def : Pat<(i32 (vector_extract v16i8:$S, 10)),
2188 (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 10), $S), sub_32))>;
2189 def : Pat<(i32 (vector_extract v16i8:$S, 11)),
2190 (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 11), $S), sub_32))>;
2191 def : Pat<(i32 (vector_extract v16i8:$S, 12)),
2192 (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 12), $S), sub_32))>;
2193 def : Pat<(i32 (vector_extract v16i8:$S, 13)),
2194 (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 13), $S), sub_32))>;
2195 def : Pat<(i32 (vector_extract v16i8:$S, 14)),
2196 (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 14), $S), sub_32))>;
2197 def : Pat<(i32 (vector_extract v16i8:$S, 15)),
2198 (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 15), $S), sub_32))>;
2199
2200 def : Pat<(i32 (vector_extract v8i16:$S, i64:$Idx)),
2201 (i32 (EXTRACT_SUBREG (VEXTUHLX
2202 (RLWINM8 $Idx, 1, 28, 30), $S), sub_32))>;
2203 def : Pat<(i32 (vector_extract v8i16:$S, 0)),
2204 (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 0), $S), sub_32))>;
2205 def : Pat<(i32 (vector_extract v8i16:$S, 1)),
2206 (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 2), $S), sub_32))>;
2207 def : Pat<(i32 (vector_extract v8i16:$S, 2)),
2208 (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 4), $S), sub_32))>;
2209 def : Pat<(i32 (vector_extract v8i16:$S, 3)),
2210 (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 6), $S), sub_32))>;
2211 def : Pat<(i32 (vector_extract v8i16:$S, 4)),
2212 (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 8), $S), sub_32))>;
2213 def : Pat<(i32 (vector_extract v8i16:$S, 5)),
2214 (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 10), $S), sub_32))>;
2215 def : Pat<(i32 (vector_extract v8i16:$S, 6)),
2216 (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 12), $S), sub_32))>;
2217 def : Pat<(i32 (vector_extract v8i16:$S, 6)),
2218 (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 14), $S), sub_32))>;
2219
2220 def : Pat<(i32 (vector_extract v4i32:$S, i64:$Idx)),
2221 (i32 (EXTRACT_SUBREG (VEXTUWLX
2222 (RLWINM8 $Idx, 2, 28, 29), $S), sub_32))>;
2223 def : Pat<(i32 (vector_extract v4i32:$S, 0)),
2224 (i32 (EXTRACT_SUBREG (VEXTUWLX (LI8 0), $S), sub_32))>;
2225 // For extracting BE word 1, MFVSRWZ is better than VEXTUWLX
2226 def : Pat<(i32 (vector_extract v4i32:$S, 1)),
2227 (i32 VectorExtractions.LE_WORD_2)>;
2228 def : Pat<(i32 (vector_extract v4i32:$S, 2)),
2229 (i32 (EXTRACT_SUBREG (VEXTUWLX (LI8 8), $S), sub_32))>;
2230 def : Pat<(i32 (vector_extract v4i32:$S, 3)),
2231 (i32 (EXTRACT_SUBREG (VEXTUWLX (LI8 12), $S), sub_32))>;
Tony Jiangaa5a6a12017-07-05 16:55:00 +00002232}
2233
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00002234let Predicates = [IsLittleEndian, HasDirectMove] in {
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002235 // v16i8 scalar <-> vector conversions (LE)
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00002236 def : Pat<(v16i8 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002237 (v16i8 (COPY_TO_REGCLASS MovesToVSR.LE_WORD_0, VSRC))>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00002238 def : Pat<(v8i16 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002239 (v8i16 (COPY_TO_REGCLASS MovesToVSR.LE_WORD_0, VSRC))>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00002240 def : Pat<(v4i32 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002241 (v4i32 MovesToVSR.LE_WORD_0)>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00002242 def : Pat<(v2i64 (scalar_to_vector i64:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002243 (v2i64 MovesToVSR.LE_DWORD_0)>;
Zaara Syeda48cb3c12017-11-27 17:11:03 +00002244 // v2i64 scalar <-> vector conversions (LE)
2245 def : Pat<(i64 (vector_extract v2i64:$S, 0)),
2246 (i64 VectorExtractions.LE_DWORD_0)>;
2247 def : Pat<(i64 (vector_extract v2i64:$S, 1)),
2248 (i64 VectorExtractions.LE_DWORD_1)>;
2249 def : Pat<(i64 (vector_extract v2i64:$S, i64:$Idx)),
2250 (i64 VectorExtractions.LE_VARIABLE_DWORD)>;
2251} // IsLittleEndian, HasDirectMove
2252
2253let Predicates = [IsLittleEndian, HasDirectMove, NoP9Altivec] in {
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002254 def : Pat<(i32 (vector_extract v16i8:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002255 (i32 VectorExtractions.LE_BYTE_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002256 def : Pat<(i32 (vector_extract v16i8:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002257 (i32 VectorExtractions.LE_BYTE_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002258 def : Pat<(i32 (vector_extract v16i8:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002259 (i32 VectorExtractions.LE_BYTE_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002260 def : Pat<(i32 (vector_extract v16i8:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002261 (i32 VectorExtractions.LE_BYTE_3)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002262 def : Pat<(i32 (vector_extract v16i8:$S, 4)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002263 (i32 VectorExtractions.LE_BYTE_4)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002264 def : Pat<(i32 (vector_extract v16i8:$S, 5)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002265 (i32 VectorExtractions.LE_BYTE_5)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002266 def : Pat<(i32 (vector_extract v16i8:$S, 6)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002267 (i32 VectorExtractions.LE_BYTE_6)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002268 def : Pat<(i32 (vector_extract v16i8:$S, 7)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002269 (i32 VectorExtractions.LE_BYTE_7)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002270 def : Pat<(i32 (vector_extract v16i8:$S, 8)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002271 (i32 VectorExtractions.LE_BYTE_8)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002272 def : Pat<(i32 (vector_extract v16i8:$S, 9)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002273 (i32 VectorExtractions.LE_BYTE_9)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002274 def : Pat<(i32 (vector_extract v16i8:$S, 10)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002275 (i32 VectorExtractions.LE_BYTE_10)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002276 def : Pat<(i32 (vector_extract v16i8:$S, 11)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002277 (i32 VectorExtractions.LE_BYTE_11)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002278 def : Pat<(i32 (vector_extract v16i8:$S, 12)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002279 (i32 VectorExtractions.LE_BYTE_12)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002280 def : Pat<(i32 (vector_extract v16i8:$S, 13)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002281 (i32 VectorExtractions.LE_BYTE_13)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002282 def : Pat<(i32 (vector_extract v16i8:$S, 14)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002283 (i32 VectorExtractions.LE_BYTE_14)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002284 def : Pat<(i32 (vector_extract v16i8:$S, 15)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002285 (i32 VectorExtractions.LE_BYTE_15)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002286 def : Pat<(i32 (vector_extract v16i8:$S, i64:$Idx)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002287 (i32 VectorExtractions.LE_VARIABLE_BYTE)>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00002288
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002289 // v8i16 scalar <-> vector conversions (LE)
2290 def : Pat<(i32 (vector_extract v8i16:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002291 (i32 VectorExtractions.LE_HALF_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002292 def : Pat<(i32 (vector_extract v8i16:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002293 (i32 VectorExtractions.LE_HALF_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002294 def : Pat<(i32 (vector_extract v8i16:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002295 (i32 VectorExtractions.LE_HALF_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002296 def : Pat<(i32 (vector_extract v8i16:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002297 (i32 VectorExtractions.LE_HALF_3)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002298 def : Pat<(i32 (vector_extract v8i16:$S, 4)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002299 (i32 VectorExtractions.LE_HALF_4)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002300 def : Pat<(i32 (vector_extract v8i16:$S, 5)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002301 (i32 VectorExtractions.LE_HALF_5)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002302 def : Pat<(i32 (vector_extract v8i16:$S, 6)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002303 (i32 VectorExtractions.LE_HALF_6)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002304 def : Pat<(i32 (vector_extract v8i16:$S, 7)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002305 (i32 VectorExtractions.LE_HALF_7)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002306 def : Pat<(i32 (vector_extract v8i16:$S, i64:$Idx)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002307 (i32 VectorExtractions.LE_VARIABLE_HALF)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002308
2309 // v4i32 scalar <-> vector conversions (LE)
2310 def : Pat<(i32 (vector_extract v4i32:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002311 (i32 VectorExtractions.LE_WORD_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002312 def : Pat<(i32 (vector_extract v4i32:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002313 (i32 VectorExtractions.LE_WORD_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002314 def : Pat<(i32 (vector_extract v4i32:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002315 (i32 VectorExtractions.LE_WORD_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00002316 def : Pat<(i32 (vector_extract v4i32:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00002317 (i32 VectorExtractions.LE_WORD_3)>;
2318 def : Pat<(i32 (vector_extract v4i32:$S, i64:$Idx)),
2319 (i32 VectorExtractions.LE_VARIABLE_WORD)>;
Zaara Syeda48cb3c12017-11-27 17:11:03 +00002320} // IsLittleEndian, HasDirectMove, NoP9Altivec
Nemanja Ivanovic89224762015-12-15 14:50:34 +00002321
2322let Predicates = [HasDirectMove, HasVSX] in {
2323// bitconvert f32 -> i32
2324// (convert to 32-bit fp single, shift right 1 word, move to GPR)
2325def : Pat<(i32 (bitconvert f32:$S)),
2326 (i32 (MFVSRWZ (EXTRACT_SUBREG
Lei Huangcd4f3852018-03-12 19:26:18 +00002327 (XXSLDWI (XSCVDPSPN $S), (XSCVDPSPN $S), 3),
Nemanja Ivanovic89224762015-12-15 14:50:34 +00002328 sub_64)))>;
2329// bitconvert i32 -> f32
2330// (move to FPR, shift left 1 word, convert to 64-bit fp single)
2331def : Pat<(f32 (bitconvert i32:$A)),
2332 (f32 (XSCVSPDPN
2333 (XXSLDWI MovesToVSR.LE_WORD_1, MovesToVSR.LE_WORD_1, 1)))>;
2334
2335// bitconvert f64 -> i64
2336// (move to GPR, nothing else needed)
2337def : Pat<(i64 (bitconvert f64:$S)),
2338 (i64 (MFVSRD $S))>;
2339
2340// bitconvert i64 -> f64
2341// (move to FPR, nothing else needed)
2342def : Pat<(f64 (bitconvert i64:$S)),
2343 (f64 (MTVSRD $S))>;
2344}
Kit Barton93612ec2016-02-26 21:11:55 +00002345
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00002346// Materialize a zero-vector of long long
2347def : Pat<(v2i64 immAllZerosV),
2348 (v2i64 (XXLXORz))>;
2349}
2350
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002351def AlignValues {
2352 dag F32_TO_BE_WORD1 = (v4f32 (XXSLDWI (XSCVDPSPN $B), (XSCVDPSPN $B), 3));
2353 dag I32_TO_BE_WORD1 = (COPY_TO_REGCLASS (MTVSRWZ $B), VSRC);
2354}
2355
Kit Barton93612ec2016-02-26 21:11:55 +00002356// The following VSX instructions were introduced in Power ISA 3.0
2357def HasP9Vector : Predicate<"PPCSubTarget->hasP9Vector()">;
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002358let AddedComplexity = 400, Predicates = [HasP9Vector] in {
Kit Barton93612ec2016-02-26 21:11:55 +00002359
2360 // [PO VRT XO VRB XO /]
2361 class X_VT5_XO5_VB5<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc,
2362 list<dag> pattern>
2363 : X_RD5_XO5_RS5<opcode, xo2, xo, (outs vrrc:$vT), (ins vrrc:$vB),
2364 !strconcat(opc, " $vT, $vB"), IIC_VecFP, pattern>;
2365
2366 // [PO VRT XO VRB XO RO], Round to Odd version of [PO VRT XO VRB XO /]
2367 class X_VT5_XO5_VB5_Ro<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc,
2368 list<dag> pattern>
2369 : X_VT5_XO5_VB5<opcode, xo2, xo, opc, pattern>, isDOT;
2370
2371 // [PO VRT XO VRB XO /], but the VRB is only used the left 64 bits (or less),
2372 // So we use different operand class for VRB
2373 class X_VT5_XO5_VB5_TyVB<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc,
2374 RegisterOperand vbtype, list<dag> pattern>
2375 : X_RD5_XO5_RS5<opcode, xo2, xo, (outs vrrc:$vT), (ins vbtype:$vB),
2376 !strconcat(opc, " $vT, $vB"), IIC_VecFP, pattern>;
2377
Lei Huang6270ab62018-07-04 21:59:16 +00002378 // [PO VRT XO VRB XO /]
2379 class X_VT5_XO5_VB5_VSFR<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc,
2380 list<dag> pattern>
2381 : X_RD5_XO5_RS5<opcode, xo2, xo, (outs vfrc:$vT), (ins vrrc:$vB),
2382 !strconcat(opc, " $vT, $vB"), IIC_VecFP, pattern>;
2383
2384 // [PO VRT XO VRB XO RO], Round to Odd version of [PO VRT XO VRB XO /]
2385 class X_VT5_XO5_VB5_VSFR_Ro<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc,
2386 list<dag> pattern>
2387 : X_VT5_XO5_VB5_VSFR<opcode, xo2, xo, opc, pattern>, isDOT;
2388
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002389 let UseVSXReg = 1 in {
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002390 // [PO T XO B XO BX /]
2391 class XX2_RT5_XO5_XB6<bits<6> opcode, bits<5> xo2, bits<9> xo, string opc,
2392 list<dag> pattern>
2393 : XX2_RD5_XO5_RS6<opcode, xo2, xo, (outs g8rc:$rT), (ins vsfrc:$XB),
2394 !strconcat(opc, " $rT, $XB"), IIC_VecFP, pattern>;
2395
Kit Barton93612ec2016-02-26 21:11:55 +00002396 // [PO T XO B XO BX TX]
2397 class XX2_XT6_XO5_XB6<bits<6> opcode, bits<5> xo2, bits<9> xo, string opc,
2398 RegisterOperand vtype, list<dag> pattern>
2399 : XX2_RD6_XO5_RS6<opcode, xo2, xo, (outs vtype:$XT), (ins vtype:$XB),
2400 !strconcat(opc, " $XT, $XB"), IIC_VecFP, pattern>;
2401
2402 // [PO T A B XO AX BX TX], src and dest register use different operand class
2403 class XX3_XT5_XA5_XB5<bits<6> opcode, bits<8> xo, string opc,
2404 RegisterOperand xty, RegisterOperand aty, RegisterOperand bty,
2405 InstrItinClass itin, list<dag> pattern>
2406 : XX3Form<opcode, xo, (outs xty:$XT), (ins aty:$XA, bty:$XB),
2407 !strconcat(opc, " $XT, $XA, $XB"), itin, pattern>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002408 } // UseVSXReg = 1
Kit Barton93612ec2016-02-26 21:11:55 +00002409
Chuang-Yu Cheng56638482016-03-28 07:38:01 +00002410 // [PO VRT VRA VRB XO /]
2411 class X_VT5_VA5_VB5<bits<6> opcode, bits<10> xo, string opc,
2412 list<dag> pattern>
2413 : XForm_1<opcode, xo, (outs vrrc:$vT), (ins vrrc:$vA, vrrc:$vB),
2414 !strconcat(opc, " $vT, $vA, $vB"), IIC_VecFP, pattern>;
2415
2416 // [PO VRT VRA VRB XO RO], Round to Odd version of [PO VRT VRA VRB XO /]
2417 class X_VT5_VA5_VB5_Ro<bits<6> opcode, bits<10> xo, string opc,
2418 list<dag> pattern>
2419 : X_VT5_VA5_VB5<opcode, xo, opc, pattern>, isDOT;
2420
Lei Huang09fda632018-04-04 16:43:50 +00002421 // [PO VRT VRA VRB XO /]
2422 class X_VT5_VA5_VB5_FMA<bits<6> opcode, bits<10> xo, string opc,
2423 list<dag> pattern>
2424 : XForm_1<opcode, xo, (outs vrrc:$vT), (ins vrrc:$vTi, vrrc:$vA, vrrc:$vB),
2425 !strconcat(opc, " $vT, $vA, $vB"), IIC_VecFP, pattern>,
2426 RegConstraint<"$vTi = $vT">, NoEncode<"$vTi">;
2427
2428 // [PO VRT VRA VRB XO RO], Round to Odd version of [PO VRT VRA VRB XO /]
2429 class X_VT5_VA5_VB5_FMA_Ro<bits<6> opcode, bits<10> xo, string opc,
2430 list<dag> pattern>
2431 : X_VT5_VA5_VB5_FMA<opcode, xo, opc, pattern>, isDOT;
2432
Chuang-Yu Cheng56638482016-03-28 07:38:01 +00002433 //===--------------------------------------------------------------------===//
2434 // Quad-Precision Scalar Move Instructions:
2435
2436 // Copy Sign
Lei Huangecfede92018-03-19 19:22:52 +00002437 def XSCPSGNQP : X_VT5_VA5_VB5<63, 100, "xscpsgnqp",
2438 [(set f128:$vT,
2439 (fcopysign f128:$vB, f128:$vA))]>;
Chuang-Yu Cheng56638482016-03-28 07:38:01 +00002440
2441 // Absolute/Negative-Absolute/Negate
Lei Huangecfede92018-03-19 19:22:52 +00002442 def XSABSQP : X_VT5_XO5_VB5<63, 0, 804, "xsabsqp",
2443 [(set f128:$vT, (fabs f128:$vB))]>;
2444 def XSNABSQP : X_VT5_XO5_VB5<63, 8, 804, "xsnabsqp",
2445 [(set f128:$vT, (fneg (fabs f128:$vB)))]>;
2446 def XSNEGQP : X_VT5_XO5_VB5<63, 16, 804, "xsnegqp",
2447 [(set f128:$vT, (fneg f128:$vB))]>;
Chuang-Yu Cheng56638482016-03-28 07:38:01 +00002448
2449 //===--------------------------------------------------------------------===//
2450 // Quad-Precision Scalar Floating-Point Arithmetic Instructions:
2451
2452 // Add/Divide/Multiply/Subtract
Lei Huang6d1596a2018-03-19 18:52:20 +00002453 let isCommutable = 1 in {
2454 def XSADDQP : X_VT5_VA5_VB5 <63, 4, "xsaddqp",
2455 [(set f128:$vT, (fadd f128:$vA, f128:$vB))]>;
Stefan Pintilie83a5fe12018-07-09 18:50:06 +00002456 def XSADDQPO : X_VT5_VA5_VB5_Ro<63, 4, "xsaddqpo",
2457 [(set f128:$vT,
2458 (int_ppc_addf128_round_to_odd
2459 f128:$vA, f128:$vB))]>;
Lei Huang6d1596a2018-03-19 18:52:20 +00002460 def XSMULQP : X_VT5_VA5_VB5 <63, 36, "xsmulqp",
2461 [(set f128:$vT, (fmul f128:$vA, f128:$vB))]>;
Stefan Pintilie83a5fe12018-07-09 18:50:06 +00002462 def XSMULQPO : X_VT5_VA5_VB5_Ro<63, 36, "xsmulqpo",
2463 [(set f128:$vT,
2464 (int_ppc_mulf128_round_to_odd
2465 f128:$vA, f128:$vB))]>;
Lei Huang6d1596a2018-03-19 18:52:20 +00002466 }
2467
2468 def XSSUBQP : X_VT5_VA5_VB5 <63, 516, "xssubqp" ,
2469 [(set f128:$vT, (fsub f128:$vA, f128:$vB))]>;
Stefan Pintilie83a5fe12018-07-09 18:50:06 +00002470 def XSSUBQPO : X_VT5_VA5_VB5_Ro<63, 516, "xssubqpo",
2471 [(set f128:$vT,
2472 (int_ppc_subf128_round_to_odd
2473 f128:$vA, f128:$vB))]>;
Lei Huang6d1596a2018-03-19 18:52:20 +00002474 def XSDIVQP : X_VT5_VA5_VB5 <63, 548, "xsdivqp",
2475 [(set f128:$vT, (fdiv f128:$vA, f128:$vB))]>;
Stefan Pintilie83a5fe12018-07-09 18:50:06 +00002476 def XSDIVQPO : X_VT5_VA5_VB5_Ro<63, 548, "xsdivqpo",
2477 [(set f128:$vT,
2478 (int_ppc_divf128_round_to_odd
2479 f128:$vA, f128:$vB))]>;
Chuang-Yu Cheng56638482016-03-28 07:38:01 +00002480
2481 // Square-Root
Lei Huangecfede92018-03-19 19:22:52 +00002482 def XSSQRTQP : X_VT5_XO5_VB5 <63, 27, 804, "xssqrtqp",
2483 [(set f128:$vT, (fsqrt f128:$vB))]>;
Stefan Pintilie83a5fe12018-07-09 18:50:06 +00002484 def XSSQRTQPO : X_VT5_XO5_VB5_Ro<63, 27, 804, "xssqrtqpo",
2485 [(set f128:$vT,
2486 (int_ppc_sqrtf128_round_to_odd f128:$vB))]>;
Chuang-Yu Cheng56638482016-03-28 07:38:01 +00002487
2488 // (Negative) Multiply-{Add/Subtract}
Lei Huang09fda632018-04-04 16:43:50 +00002489 def XSMADDQP : X_VT5_VA5_VB5_FMA <63, 388, "xsmaddqp",
2490 [(set f128:$vT,
2491 (fma f128:$vA, f128:$vB,
2492 f128:$vTi))]>;
Stefan Pintilie83a5fe12018-07-09 18:50:06 +00002493
2494 def XSMADDQPO : X_VT5_VA5_VB5_FMA_Ro<63, 388, "xsmaddqpo",
2495 [(set f128:$vT,
2496 (int_ppc_fmaf128_round_to_odd
2497 f128:$vA,f128:$vB,f128:$vTi))]>;
2498
Lei Huang09fda632018-04-04 16:43:50 +00002499 def XSMSUBQP : X_VT5_VA5_VB5_FMA <63, 420, "xsmsubqp" ,
2500 [(set f128:$vT,
2501 (fma f128:$vA, f128:$vB,
2502 (fneg f128:$vTi)))]>;
Stefan Pintilieb9d01aa2018-07-11 01:42:22 +00002503 def XSMSUBQPO : X_VT5_VA5_VB5_FMA_Ro<63, 420, "xsmsubqpo" ,
2504 [(set f128:$vT,
2505 (int_ppc_fmaf128_round_to_odd
2506 f128:$vA, f128:$vB, (fneg f128:$vTi)))]>;
Lei Huang09fda632018-04-04 16:43:50 +00002507 def XSNMADDQP : X_VT5_VA5_VB5_FMA <63, 452, "xsnmaddqp",
2508 [(set f128:$vT,
2509 (fneg (fma f128:$vA, f128:$vB,
2510 f128:$vTi)))]>;
Stefan Pintilieb9d01aa2018-07-11 01:42:22 +00002511 def XSNMADDQPO: X_VT5_VA5_VB5_FMA_Ro<63, 452, "xsnmaddqpo",
2512 [(set f128:$vT,
2513 (fneg (int_ppc_fmaf128_round_to_odd
2514 f128:$vA, f128:$vB, f128:$vTi)))]>;
Lei Huang09fda632018-04-04 16:43:50 +00002515 def XSNMSUBQP : X_VT5_VA5_VB5_FMA <63, 484, "xsnmsubqp",
2516 [(set f128:$vT,
2517 (fneg (fma f128:$vA, f128:$vB,
2518 (fneg f128:$vTi))))]>;
Stefan Pintilieb9d01aa2018-07-11 01:42:22 +00002519 def XSNMSUBQPO: X_VT5_VA5_VB5_FMA_Ro<63, 484, "xsnmsubqpo",
2520 [(set f128:$vT,
2521 (fneg (int_ppc_fmaf128_round_to_odd
2522 f128:$vA, f128:$vB, (fneg f128:$vTi))))]>;
Lei Huang09fda632018-04-04 16:43:50 +00002523
2524 // Additional fnmsub patterns: -a*c + b == -(a*c - b)
2525 def : Pat<(fma (fneg f128:$A), f128:$C, f128:$B), (XSNMSUBQP $B, $C, $A)>;
2526 def : Pat<(fma f128:$A, (fneg f128:$C), f128:$B), (XSNMSUBQP $B, $C, $A)>;
Chuang-Yu Cheng56638482016-03-28 07:38:01 +00002527
Kit Barton93612ec2016-02-26 21:11:55 +00002528 //===--------------------------------------------------------------------===//
2529 // Quad/Double-Precision Compare Instructions:
2530
2531 // [PO BF // VRA VRB XO /]
2532 class X_BF3_VA5_VB5<bits<6> opcode, bits<10> xo, string opc,
2533 list<dag> pattern>
2534 : XForm_17<opcode, xo, (outs crrc:$crD), (ins vrrc:$VA, vrrc:$VB),
2535 !strconcat(opc, " $crD, $VA, $VB"), IIC_FPCompare> {
2536 let Pattern = pattern;
2537 }
2538
2539 // QP Compare Ordered/Unordered
2540 def XSCMPOQP : X_BF3_VA5_VB5<63, 132, "xscmpoqp", []>;
2541 def XSCMPUQP : X_BF3_VA5_VB5<63, 644, "xscmpuqp", []>;
2542
2543 // DP/QP Compare Exponents
2544 def XSCMPEXPDP : XX3Form_1<60, 59,
2545 (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002546 "xscmpexpdp $crD, $XA, $XB", IIC_FPCompare, []>,
2547 UseVSXReg;
Kit Barton93612ec2016-02-26 21:11:55 +00002548 def XSCMPEXPQP : X_BF3_VA5_VB5<63, 164, "xscmpexpqp", []>;
2549
2550 // DP Compare ==, >=, >, !=
2551 // Use vsrc for XT, because the entire register of XT is set.
2552 // XT.dword[1] = 0x0000_0000_0000_0000
2553 def XSCMPEQDP : XX3_XT5_XA5_XB5<60, 3, "xscmpeqdp", vsrc, vsfrc, vsfrc,
2554 IIC_FPCompare, []>;
2555 def XSCMPGEDP : XX3_XT5_XA5_XB5<60, 19, "xscmpgedp", vsrc, vsfrc, vsfrc,
2556 IIC_FPCompare, []>;
2557 def XSCMPGTDP : XX3_XT5_XA5_XB5<60, 11, "xscmpgtdp", vsrc, vsfrc, vsfrc,
2558 IIC_FPCompare, []>;
Kit Barton93612ec2016-02-26 21:11:55 +00002559
2560 //===--------------------------------------------------------------------===//
2561 // Quad-Precision Floating-Point Conversion Instructions:
2562
2563 // Convert DP -> QP
Lei Huangd17c39c2018-07-05 04:18:37 +00002564 def XSCVDPQP : X_VT5_XO5_VB5_TyVB<63, 22, 836, "xscvdpqp", vfrc,
2565 [(set f128:$vT, (fpextend f64:$vB))]>;
Kit Barton93612ec2016-02-26 21:11:55 +00002566
2567 // Round & Convert QP -> DP (dword[1] is set to zero)
Lei Huang6270ab62018-07-04 21:59:16 +00002568 def XSCVQPDP : X_VT5_XO5_VB5_VSFR<63, 20, 836, "xscvqpdp" , []>;
Stefan Pintilie58e3e0a2018-07-09 20:09:22 +00002569 def XSCVQPDPO : X_VT5_XO5_VB5_VSFR_Ro<63, 20, 836, "xscvqpdpo",
2570 [(set f64:$vT,
2571 (int_ppc_truncf128_round_to_odd
2572 f128:$vB))]>;
Kit Barton93612ec2016-02-26 21:11:55 +00002573
2574 // Truncate & Convert QP -> (Un)Signed (D)Word (dword[1] is set to zero)
2575 def XSCVQPSDZ : X_VT5_XO5_VB5<63, 25, 836, "xscvqpsdz", []>;
2576 def XSCVQPSWZ : X_VT5_XO5_VB5<63, 9, 836, "xscvqpswz", []>;
2577 def XSCVQPUDZ : X_VT5_XO5_VB5<63, 17, 836, "xscvqpudz", []>;
2578 def XSCVQPUWZ : X_VT5_XO5_VB5<63, 1, 836, "xscvqpuwz", []>;
2579
Lei Huangc517e952018-05-08 18:23:31 +00002580 // Convert (Un)Signed DWord -> QP.
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002581 def XSCVSDQP : X_VT5_XO5_VB5_TyVB<63, 10, 836, "xscvsdqp", vfrc, []>;
Lei Huang10367eb2018-04-12 18:00:14 +00002582 def : Pat<(f128 (sint_to_fp i64:$src)),
2583 (f128 (XSCVSDQP (COPY_TO_REGCLASS $src, VFRC)))>;
Lei Huang66e22c22018-07-05 07:46:01 +00002584 def : Pat<(f128 (sint_to_fp (i64 (PPCmfvsr f64:$src)))),
2585 (f128 (XSCVSDQP $src))>;
2586 def : Pat<(f128 (sint_to_fp (i32 (PPCmfvsr f64:$src)))),
2587 (f128 (XSCVSDQP (VEXTSW2Ds $src)))>;
2588
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002589 def XSCVUDQP : X_VT5_XO5_VB5_TyVB<63, 2, 836, "xscvudqp", vfrc, []>;
Lei Huang10367eb2018-04-12 18:00:14 +00002590 def : Pat<(f128 (uint_to_fp i64:$src)),
2591 (f128 (XSCVUDQP (COPY_TO_REGCLASS $src, VFRC)))>;
Lei Huang66e22c22018-07-05 07:46:01 +00002592 def : Pat<(f128 (uint_to_fp (i64 (PPCmfvsr f64:$src)))),
2593 (f128 (XSCVUDQP $src))>;
Kit Barton93612ec2016-02-26 21:11:55 +00002594
Lei Huangc517e952018-05-08 18:23:31 +00002595 // Convert (Un)Signed Word -> QP.
Lei Huang198e6782018-04-18 16:34:22 +00002596 def : Pat<(f128 (sint_to_fp i32:$src)),
2597 (f128 (XSCVSDQP (MTVSRWA $src)))>;
2598 def : Pat<(f128 (sint_to_fp (i32 (load xoaddr:$src)))),
2599 (f128 (XSCVSDQP (LIWAX xoaddr:$src)))>;
2600 def : Pat<(f128 (uint_to_fp i32:$src)),
2601 (f128 (XSCVUDQP (MTVSRWZ $src)))>;
2602 def : Pat<(f128 (uint_to_fp (i32 (load xoaddr:$src)))),
2603 (f128 (XSCVUDQP (LIWZX xoaddr:$src)))>;
2604
Sean Fertilea435e072016-11-14 18:43:59 +00002605 let UseVSXReg = 1 in {
Kit Barton93612ec2016-02-26 21:11:55 +00002606 //===--------------------------------------------------------------------===//
2607 // Round to Floating-Point Integer Instructions
2608
2609 // (Round &) Convert DP <-> HP
2610 // Note! xscvdphp's src and dest register both use the left 64 bits, so we use
2611 // vsfrc for src and dest register. xscvhpdp's src only use the left 16 bits,
2612 // but we still use vsfrc for it.
2613 def XSCVDPHP : XX2_XT6_XO5_XB6<60, 17, 347, "xscvdphp", vsfrc, []>;
2614 def XSCVHPDP : XX2_XT6_XO5_XB6<60, 16, 347, "xscvhpdp", vsfrc, []>;
2615
2616 // Vector HP -> SP
2617 def XVCVHPSP : XX2_XT6_XO5_XB6<60, 24, 475, "xvcvhpsp", vsrc, []>;
Nemanja Ivanovicec4b0c32016-11-11 21:42:01 +00002618 def XVCVSPHP : XX2_XT6_XO5_XB6<60, 25, 475, "xvcvsphp", vsrc,
2619 [(set v4f32:$XT,
2620 (int_ppc_vsx_xvcvsphp v4f32:$XB))]>;
Kit Barton93612ec2016-02-26 21:11:55 +00002621
Sean Fertilea435e072016-11-14 18:43:59 +00002622 } // UseVSXReg = 1
2623
2624 // Pattern for matching Vector HP -> Vector SP intrinsic. Defined as a
Simon Pilgrim68168d12017-03-30 12:59:53 +00002625 // separate pattern so that it can convert the input register class from
Sean Fertilea435e072016-11-14 18:43:59 +00002626 // VRRC(v8i16) to VSRC.
2627 def : Pat<(v4f32 (int_ppc_vsx_xvcvhpsp v8i16:$A)),
2628 (v4f32 (XVCVHPSP (COPY_TO_REGCLASS $A, VSRC)))>;
2629
Kit Barton93612ec2016-02-26 21:11:55 +00002630 class Z23_VT5_R1_VB5_RMC2_EX1<bits<6> opcode, bits<8> xo, bit ex, string opc,
2631 list<dag> pattern>
Zaara Syeda421a5962018-05-14 15:45:15 +00002632 : Z23Form_8<opcode, xo,
Kit Barton93612ec2016-02-26 21:11:55 +00002633 (outs vrrc:$vT), (ins u1imm:$r, vrrc:$vB, u2imm:$rmc),
2634 !strconcat(opc, " $r, $vT, $vB, $rmc"), IIC_VecFP, pattern> {
2635 let RC = ex;
2636 }
2637
2638 // Round to Quad-Precision Integer [with Inexact]
2639 def XSRQPI : Z23_VT5_R1_VB5_RMC2_EX1<63, 5, 0, "xsrqpi" , []>;
2640 def XSRQPIX : Z23_VT5_R1_VB5_RMC2_EX1<63, 5, 1, "xsrqpix", []>;
2641
Stefan Pintilie133acb22018-07-09 20:38:40 +00002642 // Use current rounding mode
2643 def : Pat<(f128 (fnearbyint f128:$vB)), (f128 (XSRQPI 0, $vB, 3))>;
2644 // Round to nearest, ties away from zero
2645 def : Pat<(f128 (fround f128:$vB)), (f128 (XSRQPI 0, $vB, 0))>;
2646 // Round towards Zero
2647 def : Pat<(f128 (ftrunc f128:$vB)), (f128 (XSRQPI 1, $vB, 1))>;
2648 // Round towards +Inf
2649 def : Pat<(f128 (fceil f128:$vB)), (f128 (XSRQPI 1, $vB, 2))>;
2650 // Round towards -Inf
2651 def : Pat<(f128 (ffloor f128:$vB)), (f128 (XSRQPI 1, $vB, 3))>;
2652
2653 // Use current rounding mode, [with Inexact]
2654 def : Pat<(f128 (frint f128:$vB)), (f128 (XSRQPIX 0, $vB, 3))>;
2655
Kit Barton93612ec2016-02-26 21:11:55 +00002656 // Round Quad-Precision to Double-Extended Precision (fp80)
2657 def XSRQPXP : Z23_VT5_R1_VB5_RMC2_EX1<63, 37, 0, "xsrqpxp", []>;
Kit Bartonba532dc2016-03-08 03:49:13 +00002658
2659 //===--------------------------------------------------------------------===//
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002660 // Insert/Extract Instructions
2661
2662 // Insert Exponent DP/QP
2663 // XT NOTE: XT.dword[1] = 0xUUUU_UUUU_UUUU_UUUU
2664 def XSIEXPDP : XX1Form <60, 918, (outs vsrc:$XT), (ins g8rc:$rA, g8rc:$rB),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002665 "xsiexpdp $XT, $rA, $rB", IIC_VecFP, []>, UseVSXReg;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002666 // vB NOTE: only vB.dword[0] is used, that's why we don't use
2667 // X_VT5_VA5_VB5 form
2668 def XSIEXPQP : XForm_18<63, 868, (outs vrrc:$vT), (ins vrrc:$vA, vsfrc:$vB),
2669 "xsiexpqp $vT, $vA, $vB", IIC_VecFP, []>;
2670
Stefan Pintilieb5305772018-09-24 18:14:13 +00002671 def : Pat<(f128 (int_ppc_scalar_insert_exp_qp f128:$vA, i64:$vB)),
2672 (f128 (XSIEXPQP $vA, (MTVSRD $vB)))>;
2673
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002674 // Extract Exponent/Significand DP/QP
2675 def XSXEXPDP : XX2_RT5_XO5_XB6<60, 0, 347, "xsxexpdp", []>;
2676 def XSXSIGDP : XX2_RT5_XO5_XB6<60, 1, 347, "xsxsigdp", []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002677
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002678 def XSXEXPQP : X_VT5_XO5_VB5 <63, 2, 804, "xsxexpqp", []>;
2679 def XSXSIGQP : X_VT5_XO5_VB5 <63, 18, 804, "xsxsigqp", []>;
2680
Stefan Pintilieb5305772018-09-24 18:14:13 +00002681 def : Pat<(i64 (int_ppc_scalar_extract_expq f128:$vA)),
2682 (i64 (MFVSRD (EXTRACT_SUBREG
2683 (v2i64 (XSXEXPQP $vA)), sub_64)))>;
2684
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002685 // Vector Insert Word
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002686 let UseVSXReg = 1 in {
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002687 // XB NOTE: Only XB.dword[1] is used, but we use vsrc on XB.
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002688 def XXINSERTW :
2689 XX2_RD6_UIM5_RS6<60, 181, (outs vsrc:$XT),
2690 (ins vsrc:$XTi, vsrc:$XB, u4imm:$UIM),
2691 "xxinsertw $XT, $XB, $UIM", IIC_VecFP,
Tony Jiang61ef1c52017-09-05 18:08:02 +00002692 [(set v4i32:$XT, (PPCvecinsert v4i32:$XTi, v4i32:$XB,
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002693 imm32SExt16:$UIM))]>,
2694 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002695
2696 // Vector Extract Unsigned Word
2697 def XXEXTRACTUW : XX2_RD6_UIM5_RS6<60, 165,
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002698 (outs vsfrc:$XT), (ins vsrc:$XB, u4imm:$UIMM),
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002699 "xxextractuw $XT, $XB, $UIMM", IIC_VecFP, []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002700 } // UseVSXReg = 1
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002701
2702 // Vector Insert Exponent DP/SP
2703 def XVIEXPDP : XX3_XT5_XA5_XB5<60, 248, "xviexpdp", vsrc, vsrc, vsrc,
Nemanja Ivanovic0f459982016-10-26 19:03:40 +00002704 IIC_VecFP, [(set v2f64: $XT,(int_ppc_vsx_xviexpdp v2i64:$XA, v2i64:$XB))]>;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002705 def XVIEXPSP : XX3_XT5_XA5_XB5<60, 216, "xviexpsp", vsrc, vsrc, vsrc,
Nemanja Ivanovic0f459982016-10-26 19:03:40 +00002706 IIC_VecFP, [(set v4f32: $XT,(int_ppc_vsx_xviexpsp v4i32:$XA, v4i32:$XB))]>;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002707
2708 // Vector Extract Exponent/Significand DP/SP
Sean Fertileadda5b22016-11-14 14:42:37 +00002709 def XVXEXPDP : XX2_XT6_XO5_XB6<60, 0, 475, "xvxexpdp", vsrc,
2710 [(set v2i64: $XT,
2711 (int_ppc_vsx_xvxexpdp v2f64:$XB))]>;
2712 def XVXEXPSP : XX2_XT6_XO5_XB6<60, 8, 475, "xvxexpsp", vsrc,
2713 [(set v4i32: $XT,
2714 (int_ppc_vsx_xvxexpsp v4f32:$XB))]>;
2715 def XVXSIGDP : XX2_XT6_XO5_XB6<60, 1, 475, "xvxsigdp", vsrc,
2716 [(set v2i64: $XT,
2717 (int_ppc_vsx_xvxsigdp v2f64:$XB))]>;
2718 def XVXSIGSP : XX2_XT6_XO5_XB6<60, 9, 475, "xvxsigsp", vsrc,
2719 [(set v4i32: $XT,
2720 (int_ppc_vsx_xvxsigsp v4f32:$XB))]>;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002721
Sean Fertile1c4109b2016-12-09 17:21:42 +00002722 let AddedComplexity = 400, Predicates = [HasP9Vector] in {
2723 // Extra patterns expanding to vector Extract Word/Insert Word
2724 def : Pat<(v4i32 (int_ppc_vsx_xxinsertw v4i32:$A, v2i64:$B, imm:$IMM)),
2725 (v4i32 (XXINSERTW $A, $B, imm:$IMM))>;
2726 def : Pat<(v2i64 (int_ppc_vsx_xxextractuw v2i64:$A, imm:$IMM)),
2727 (v2i64 (COPY_TO_REGCLASS (XXEXTRACTUW $A, imm:$IMM), VSRC))>;
2728 } // AddedComplexity = 400, HasP9Vector
2729
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002730 //===--------------------------------------------------------------------===//
2731
2732 // Test Data Class SP/DP/QP
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002733 let UseVSXReg = 1 in {
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002734 def XSTSTDCSP : XX2_BF3_DCMX7_RS6<60, 298,
2735 (outs crrc:$BF), (ins u7imm:$DCMX, vsfrc:$XB),
2736 "xststdcsp $BF, $XB, $DCMX", IIC_VecFP, []>;
2737 def XSTSTDCDP : XX2_BF3_DCMX7_RS6<60, 362,
2738 (outs crrc:$BF), (ins u7imm:$DCMX, vsfrc:$XB),
2739 "xststdcdp $BF, $XB, $DCMX", IIC_VecFP, []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002740 } // UseVSXReg = 1
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002741 def XSTSTDCQP : X_BF3_DCMX7_RS5 <63, 708,
2742 (outs crrc:$BF), (ins u7imm:$DCMX, vrrc:$vB),
2743 "xststdcqp $BF, $vB, $DCMX", IIC_VecFP, []>;
2744
2745 // Vector Test Data Class SP/DP
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002746 let UseVSXReg = 1 in {
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002747 def XVTSTDCSP : XX2_RD6_DCMX7_RS6<60, 13, 5,
2748 (outs vsrc:$XT), (ins u7imm:$DCMX, vsrc:$XB),
Sean Fertileadda5b22016-11-14 14:42:37 +00002749 "xvtstdcsp $XT, $XB, $DCMX", IIC_VecFP,
2750 [(set v4i32: $XT,
2751 (int_ppc_vsx_xvtstdcsp v4f32:$XB, imm:$DCMX))]>;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002752 def XVTSTDCDP : XX2_RD6_DCMX7_RS6<60, 15, 5,
2753 (outs vsrc:$XT), (ins u7imm:$DCMX, vsrc:$XB),
Sean Fertileadda5b22016-11-14 14:42:37 +00002754 "xvtstdcdp $XT, $XB, $DCMX", IIC_VecFP,
2755 [(set v2i64: $XT,
2756 (int_ppc_vsx_xvtstdcdp v2f64:$XB, imm:$DCMX))]>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002757 } // UseVSXReg = 1
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002758
2759 //===--------------------------------------------------------------------===//
2760
2761 // Maximum/Minimum Type-C/Type-J DP
2762 // XT.dword[1] = 0xUUUU_UUUU_UUUU_UUUU, so we use vsrc for XT
2763 def XSMAXCDP : XX3_XT5_XA5_XB5<60, 128, "xsmaxcdp", vsrc, vsfrc, vsfrc,
2764 IIC_VecFP, []>;
2765 def XSMAXJDP : XX3_XT5_XA5_XB5<60, 144, "xsmaxjdp", vsrc, vsfrc, vsfrc,
2766 IIC_VecFP, []>;
2767 def XSMINCDP : XX3_XT5_XA5_XB5<60, 136, "xsmincdp", vsrc, vsfrc, vsfrc,
2768 IIC_VecFP, []>;
2769 def XSMINJDP : XX3_XT5_XA5_XB5<60, 152, "xsminjdp", vsrc, vsfrc, vsfrc,
2770 IIC_VecFP, []>;
2771
2772 //===--------------------------------------------------------------------===//
2773
2774 // Vector Byte-Reverse H/W/D/Q Word
2775 def XXBRH : XX2_XT6_XO5_XB6<60, 7, 475, "xxbrh", vsrc, []>;
2776 def XXBRW : XX2_XT6_XO5_XB6<60, 15, 475, "xxbrw", vsrc, []>;
2777 def XXBRD : XX2_XT6_XO5_XB6<60, 23, 475, "xxbrd", vsrc, []>;
2778 def XXBRQ : XX2_XT6_XO5_XB6<60, 31, 475, "xxbrq", vsrc, []>;
2779
Tony Jiang1a8eec12017-06-12 18:24:36 +00002780 // Vector Reverse
2781 def : Pat<(v8i16 (PPCxxreverse v8i16 :$A)),
2782 (v8i16 (COPY_TO_REGCLASS (XXBRH (COPY_TO_REGCLASS $A, VSRC)), VRRC))>;
2783 def : Pat<(v4i32 (PPCxxreverse v4i32 :$A)),
2784 (v4i32 (XXBRW $A))>;
2785 def : Pat<(v2i64 (PPCxxreverse v2i64 :$A)),
2786 (v2i64 (XXBRD $A))>;
2787 def : Pat<(v1i128 (PPCxxreverse v1i128 :$A)),
2788 (v1i128 (COPY_TO_REGCLASS (XXBRQ (COPY_TO_REGCLASS $A, VSRC)), VRRC))>;
2789
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002790 // Vector Permute
2791 def XXPERM : XX3_XT5_XA5_XB5<60, 26, "xxperm" , vsrc, vsrc, vsrc,
2792 IIC_VecPerm, []>;
2793 def XXPERMR : XX3_XT5_XA5_XB5<60, 58, "xxpermr", vsrc, vsrc, vsrc,
2794 IIC_VecPerm, []>;
2795
2796 // Vector Splat Immediate Byte
2797 def XXSPLTIB : X_RD6_IMM8<60, 360, (outs vsrc:$XT), (ins u8imm:$IMM8),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002798 "xxspltib $XT, $IMM8", IIC_VecPerm, []>, UseVSXReg;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002799
2800 //===--------------------------------------------------------------------===//
Kit Bartonba532dc2016-03-08 03:49:13 +00002801 // Vector/Scalar Load/Store Instructions
2802
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00002803 // When adding new D-Form loads/stores, be sure to update the ImmToIdxMap in
2804 // PPCRegisterInfo::PPCRegisterInfo and maybe save yourself some debugging.
Sean Fertile3c8c3852017-01-26 18:59:15 +00002805 let mayLoad = 1, mayStore = 0 in {
Kit Bartonba532dc2016-03-08 03:49:13 +00002806 // Load Vector
2807 def LXV : DQ_RD6_RS5_DQ12<61, 1, (outs vsrc:$XT), (ins memrix16:$src),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002808 "lxv $XT, $src", IIC_LdStLFD, []>, UseVSXReg;
Kit Bartonba532dc2016-03-08 03:49:13 +00002809 // Load DWord
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002810 def LXSD : DSForm_1<57, 2, (outs vfrc:$vD), (ins memrix:$src),
Kit Bartonba532dc2016-03-08 03:49:13 +00002811 "lxsd $vD, $src", IIC_LdStLFD, []>;
2812 // Load SP from src, convert it to DP, and place in dword[0]
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002813 def LXSSP : DSForm_1<57, 3, (outs vfrc:$vD), (ins memrix:$src),
Kit Bartonba532dc2016-03-08 03:49:13 +00002814 "lxssp $vD, $src", IIC_LdStLFD, []>;
2815
2816 // [PO T RA RB XO TX] almost equal to [PO S RA RB XO SX], but has different
2817 // "out" and "in" dag
2818 class X_XT6_RA5_RB5<bits<6> opcode, bits<10> xo, string opc,
2819 RegisterOperand vtype, list<dag> pattern>
Stefan Pintilie26d4f922018-03-26 17:39:18 +00002820 : XX1Form_memOp<opcode, xo, (outs vtype:$XT), (ins memrr:$src),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002821 !strconcat(opc, " $XT, $src"), IIC_LdStLFD, pattern>, UseVSXReg;
Kit Bartonba532dc2016-03-08 03:49:13 +00002822
2823 // Load as Integer Byte/Halfword & Zero Indexed
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002824 def LXSIBZX : X_XT6_RA5_RB5<31, 781, "lxsibzx", vsfrc,
2825 [(set f64:$XT, (PPClxsizx xoaddr:$src, 1))]>;
2826 def LXSIHZX : X_XT6_RA5_RB5<31, 813, "lxsihzx", vsfrc,
2827 [(set f64:$XT, (PPClxsizx xoaddr:$src, 2))]>;
Kit Bartonba532dc2016-03-08 03:49:13 +00002828
2829 // Load Vector Halfword*8/Byte*16 Indexed
2830 def LXVH8X : X_XT6_RA5_RB5<31, 812, "lxvh8x" , vsrc, []>;
2831 def LXVB16X : X_XT6_RA5_RB5<31, 876, "lxvb16x", vsrc, []>;
2832
2833 // Load Vector Indexed
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00002834 def LXVX : X_XT6_RA5_RB5<31, 268, "lxvx" , vsrc,
Zaara Syeda93297832017-05-24 17:50:37 +00002835 [(set v2f64:$XT, (load xaddr:$src))]>;
Kit Bartonba532dc2016-03-08 03:49:13 +00002836 // Load Vector (Left-justified) with Length
Stefan Pintilie26d4f922018-03-26 17:39:18 +00002837 def LXVL : XX1Form_memOp<31, 269, (outs vsrc:$XT), (ins memr:$src, g8rc:$rB),
Zaara Syedaa19c9e62016-11-15 17:54:19 +00002838 "lxvl $XT, $src, $rB", IIC_LdStLoad,
2839 [(set v4i32:$XT, (int_ppc_vsx_lxvl addr:$src, i64:$rB))]>,
2840 UseVSXReg;
Stefan Pintilie26d4f922018-03-26 17:39:18 +00002841 def LXVLL : XX1Form_memOp<31,301, (outs vsrc:$XT), (ins memr:$src, g8rc:$rB),
Zaara Syedaa19c9e62016-11-15 17:54:19 +00002842 "lxvll $XT, $src, $rB", IIC_LdStLoad,
2843 [(set v4i32:$XT, (int_ppc_vsx_lxvll addr:$src, i64:$rB))]>,
2844 UseVSXReg;
Kit Bartonba532dc2016-03-08 03:49:13 +00002845
2846 // Load Vector Word & Splat Indexed
2847 def LXVWSX : X_XT6_RA5_RB5<31, 364, "lxvwsx" , vsrc, []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002848 } // mayLoad
Kit Bartonba532dc2016-03-08 03:49:13 +00002849
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00002850 // When adding new D-Form loads/stores, be sure to update the ImmToIdxMap in
2851 // PPCRegisterInfo::PPCRegisterInfo and maybe save yourself some debugging.
Sean Fertile3c8c3852017-01-26 18:59:15 +00002852 let mayStore = 1, mayLoad = 0 in {
Kit Bartonba532dc2016-03-08 03:49:13 +00002853 // Store Vector
2854 def STXV : DQ_RD6_RS5_DQ12<61, 5, (outs), (ins vsrc:$XT, memrix16:$dst),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002855 "stxv $XT, $dst", IIC_LdStSTFD, []>, UseVSXReg;
Kit Bartonba532dc2016-03-08 03:49:13 +00002856 // Store DWord
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002857 def STXSD : DSForm_1<61, 2, (outs), (ins vfrc:$vS, memrix:$dst),
Kit Bartonba532dc2016-03-08 03:49:13 +00002858 "stxsd $vS, $dst", IIC_LdStSTFD, []>;
2859 // Convert DP of dword[0] to SP, and Store to dst
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002860 def STXSSP : DSForm_1<61, 3, (outs), (ins vfrc:$vS, memrix:$dst),
Kit Bartonba532dc2016-03-08 03:49:13 +00002861 "stxssp $vS, $dst", IIC_LdStSTFD, []>;
2862
2863 // [PO S RA RB XO SX]
2864 class X_XS6_RA5_RB5<bits<6> opcode, bits<10> xo, string opc,
2865 RegisterOperand vtype, list<dag> pattern>
Stefan Pintilie26d4f922018-03-26 17:39:18 +00002866 : XX1Form_memOp<opcode, xo, (outs), (ins vtype:$XT, memrr:$dst),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002867 !strconcat(opc, " $XT, $dst"), IIC_LdStSTFD, pattern>, UseVSXReg;
Kit Bartonba532dc2016-03-08 03:49:13 +00002868
2869 // Store as Integer Byte/Halfword Indexed
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002870 def STXSIBX : X_XS6_RA5_RB5<31, 909, "stxsibx" , vsfrc,
2871 [(PPCstxsix f64:$XT, xoaddr:$dst, 1)]>;
2872 def STXSIHX : X_XS6_RA5_RB5<31, 941, "stxsihx" , vsfrc,
2873 [(PPCstxsix f64:$XT, xoaddr:$dst, 2)]>;
2874 let isCodeGenOnly = 1 in {
2875 def STXSIBXv : X_XS6_RA5_RB5<31, 909, "stxsibx" , vrrc, []>;
2876 def STXSIHXv : X_XS6_RA5_RB5<31, 941, "stxsihx" , vrrc, []>;
2877 }
Kit Bartonba532dc2016-03-08 03:49:13 +00002878
2879 // Store Vector Halfword*8/Byte*16 Indexed
2880 def STXVH8X : X_XS6_RA5_RB5<31, 940, "stxvh8x" , vsrc, []>;
2881 def STXVB16X : X_XS6_RA5_RB5<31, 1004, "stxvb16x", vsrc, []>;
2882
2883 // Store Vector Indexed
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00002884 def STXVX : X_XS6_RA5_RB5<31, 396, "stxvx" , vsrc,
Zaara Syeda93297832017-05-24 17:50:37 +00002885 [(store v2f64:$XT, xaddr:$dst)]>;
Kit Bartonba532dc2016-03-08 03:49:13 +00002886
2887 // Store Vector (Left-justified) with Length
Stefan Pintilie26d4f922018-03-26 17:39:18 +00002888 def STXVL : XX1Form_memOp<31, 397, (outs),
2889 (ins vsrc:$XT, memr:$dst, g8rc:$rB),
2890 "stxvl $XT, $dst, $rB", IIC_LdStLoad,
2891 [(int_ppc_vsx_stxvl v4i32:$XT, addr:$dst,
2892 i64:$rB)]>,
2893 UseVSXReg;
2894 def STXVLL : XX1Form_memOp<31, 429, (outs),
2895 (ins vsrc:$XT, memr:$dst, g8rc:$rB),
2896 "stxvll $XT, $dst, $rB", IIC_LdStLoad,
2897 [(int_ppc_vsx_stxvll v4i32:$XT, addr:$dst,
2898 i64:$rB)]>,
2899 UseVSXReg;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002900 } // mayStore
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002901
Lei Huang451ef4a2017-08-14 18:09:29 +00002902 let Predicates = [IsLittleEndian] in {
Lei Huangcd4f3852018-03-12 19:26:18 +00002903 def: Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 0)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002904 (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 3))))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002905 def: Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 1)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002906 (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 2))))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002907 def: Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 2)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002908 (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 1))))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002909 def: Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 3)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002910 (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 0))))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002911 def: Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 0)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002912 (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 3)), VSFRC))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002913 def: Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 1)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002914 (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 2)), VSFRC))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002915 def: Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 2)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002916 (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 1)), VSFRC))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002917 def: Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 3)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002918 (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 0)), VSFRC))>;
2919 }
2920
2921 let Predicates = [IsBigEndian] in {
Lei Huangcd4f3852018-03-12 19:26:18 +00002922 def: Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 0)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002923 (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 0))))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002924 def: Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 1)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002925 (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 1))))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002926 def: Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 2)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002927 (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 2))))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002928 def: Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 3)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002929 (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 3))))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002930 def: Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 0)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002931 (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 0)), VSFRC))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002932 def: Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 1)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002933 (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 1)), VSFRC))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002934 def: Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 2)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002935 (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 2)), VSFRC))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002936 def: Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 3)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002937 (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 3)), VSFRC))>;
2938 }
2939
Graham Yiu5cd044e2017-11-07 20:55:43 +00002940 // Alternate patterns for PPCmtvsrz where the output is v8i16 or v16i8 instead
2941 // of f64
2942 def : Pat<(v8i16 (PPCmtvsrz i32:$A)),
2943 (v8i16 (SUBREG_TO_REG (i64 1), (MTVSRWZ $A), sub_64))>;
2944 def : Pat<(v16i8 (PPCmtvsrz i32:$A)),
2945 (v16i8 (SUBREG_TO_REG (i64 1), (MTVSRWZ $A), sub_64))>;
2946
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002947 // Patterns for which instructions from ISA 3.0 are a better match
2948 let Predicates = [IsLittleEndian, HasP9Vector] in {
Lei Huangcd4f3852018-03-12 19:26:18 +00002949 def : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 0)))))),
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002950 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 12)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002951 def : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 1)))))),
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002952 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 8)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002953 def : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 2)))))),
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002954 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 4)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002955 def : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 3)))))),
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002956 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 0)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002957 def : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 0)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002958 (f64 (XSCVUXDDP (XXEXTRACTUW $A, 12)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002959 def : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 1)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002960 (f64 (XSCVUXDDP (XXEXTRACTUW $A, 8)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002961 def : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 2)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002962 (f64 (XSCVUXDDP (XXEXTRACTUW $A, 4)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002963 def : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 3)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002964 (f64 (XSCVUXDDP (XXEXTRACTUW $A, 0)))>;
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002965 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 0)),
2966 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 12))>;
2967 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 1)),
2968 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 8))>;
2969 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 2)),
2970 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 4))>;
2971 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 3)),
2972 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 0))>;
2973 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 0)),
2974 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 12))>;
2975 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 1)),
2976 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 8))>;
2977 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 2)),
2978 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 4))>;
2979 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 3)),
2980 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 0))>;
2981 } // IsLittleEndian, HasP9Vector
2982
2983 let Predicates = [IsBigEndian, HasP9Vector] in {
Lei Huangcd4f3852018-03-12 19:26:18 +00002984 def : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 0)))))),
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002985 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 0)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002986 def : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 1)))))),
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002987 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 4)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002988 def : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 2)))))),
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002989 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 8)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002990 def : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 3)))))),
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002991 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 12)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002992 def : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 0)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002993 (f64 (XSCVUXDDP (XXEXTRACTUW $A, 0)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002994 def : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 1)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002995 (f64 (XSCVUXDDP (XXEXTRACTUW $A, 4)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002996 def : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 2)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002997 (f64 (XSCVUXDDP (XXEXTRACTUW $A, 8)))>;
Lei Huangcd4f3852018-03-12 19:26:18 +00002998 def : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 3)))))),
Lei Huang451ef4a2017-08-14 18:09:29 +00002999 (f64 (XSCVUXDDP (XXEXTRACTUW $A, 12)))>;
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00003000 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 0)),
3001 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 0))>;
3002 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 1)),
3003 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 4))>;
3004 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 2)),
3005 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 8))>;
3006 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 3)),
3007 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 12))>;
3008 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 0)),
3009 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 0))>;
3010 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 1)),
3011 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 4))>;
3012 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 2)),
3013 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 8))>;
3014 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 3)),
3015 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 12))>;
3016 } // IsLittleEndian, HasP9Vector
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00003017
Zaara Syeda93297832017-05-24 17:50:37 +00003018 // D-Form Load/Store
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003019 def : Pat<(v4i32 (quadwOffsetLoad iqaddr:$src)), (LXV memrix16:$src)>;
3020 def : Pat<(v4f32 (quadwOffsetLoad iqaddr:$src)), (LXV memrix16:$src)>;
3021 def : Pat<(v2i64 (quadwOffsetLoad iqaddr:$src)), (LXV memrix16:$src)>;
3022 def : Pat<(v2f64 (quadwOffsetLoad iqaddr:$src)), (LXV memrix16:$src)>;
Lei Huang6d1596a2018-03-19 18:52:20 +00003023 def : Pat<(f128 (quadwOffsetLoad iqaddr:$src)),
3024 (COPY_TO_REGCLASS (LXV memrix16:$src), VRRC)>;
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003025 def : Pat<(v4i32 (int_ppc_vsx_lxvw4x iqaddr:$src)), (LXV memrix16:$src)>;
3026 def : Pat<(v2f64 (int_ppc_vsx_lxvd2x iqaddr:$src)), (LXV memrix16:$src)>;
Nemanja Ivanovicd2c3c512016-09-23 13:25:31 +00003027
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003028 def : Pat<(quadwOffsetStore v4f32:$rS, iqaddr:$dst), (STXV $rS, memrix16:$dst)>;
3029 def : Pat<(quadwOffsetStore v4i32:$rS, iqaddr:$dst), (STXV $rS, memrix16:$dst)>;
3030 def : Pat<(quadwOffsetStore v2f64:$rS, iqaddr:$dst), (STXV $rS, memrix16:$dst)>;
Lei Huang6d1596a2018-03-19 18:52:20 +00003031 def : Pat<(quadwOffsetStore f128:$rS, iqaddr:$dst),
3032 (STXV (COPY_TO_REGCLASS $rS, VSRC), memrix16:$dst)>;
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003033 def : Pat<(quadwOffsetStore v2i64:$rS, iqaddr:$dst), (STXV $rS, memrix16:$dst)>;
3034 def : Pat<(int_ppc_vsx_stxvw4x v4i32:$rS, iqaddr:$dst),
Zaara Syeda93297832017-05-24 17:50:37 +00003035 (STXV $rS, memrix16:$dst)>;
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003036 def : Pat<(int_ppc_vsx_stxvd2x v2f64:$rS, iqaddr:$dst),
Zaara Syeda93297832017-05-24 17:50:37 +00003037 (STXV $rS, memrix16:$dst)>;
3038
3039
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003040 def : Pat<(v2f64 (nonQuadwOffsetLoad xoaddr:$src)), (LXVX xoaddr:$src)>;
3041 def : Pat<(v2i64 (nonQuadwOffsetLoad xoaddr:$src)), (LXVX xoaddr:$src)>;
3042 def : Pat<(v4f32 (nonQuadwOffsetLoad xoaddr:$src)), (LXVX xoaddr:$src)>;
3043 def : Pat<(v4i32 (nonQuadwOffsetLoad xoaddr:$src)), (LXVX xoaddr:$src)>;
3044 def : Pat<(v4i32 (int_ppc_vsx_lxvw4x xoaddr:$src)), (LXVX xoaddr:$src)>;
3045 def : Pat<(v2f64 (int_ppc_vsx_lxvd2x xoaddr:$src)), (LXVX xoaddr:$src)>;
Lei Huang6d1596a2018-03-19 18:52:20 +00003046 def : Pat<(f128 (nonQuadwOffsetLoad xoaddr:$src)),
3047 (COPY_TO_REGCLASS (LXVX xoaddr:$src), VRRC)>;
3048 def : Pat<(nonQuadwOffsetStore f128:$rS, xoaddr:$dst),
3049 (STXVX (COPY_TO_REGCLASS $rS, VSRC), xoaddr:$dst)>;
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003050 def : Pat<(nonQuadwOffsetStore v2f64:$rS, xoaddr:$dst),
3051 (STXVX $rS, xoaddr:$dst)>;
3052 def : Pat<(nonQuadwOffsetStore v2i64:$rS, xoaddr:$dst),
3053 (STXVX $rS, xoaddr:$dst)>;
3054 def : Pat<(nonQuadwOffsetStore v4f32:$rS, xoaddr:$dst),
3055 (STXVX $rS, xoaddr:$dst)>;
3056 def : Pat<(nonQuadwOffsetStore v4i32:$rS, xoaddr:$dst),
3057 (STXVX $rS, xoaddr:$dst)>;
3058 def : Pat<(int_ppc_vsx_stxvw4x v4i32:$rS, xoaddr:$dst),
3059 (STXVX $rS, xoaddr:$dst)>;
3060 def : Pat<(int_ppc_vsx_stxvd2x v2f64:$rS, xoaddr:$dst),
3061 (STXVX $rS, xoaddr:$dst)>;
Zaara Syedab2595b92018-08-08 15:20:43 +00003062
3063 let AddedComplexity = 400 in {
3064 // LIWAX - This instruction is used for sign extending i32 -> i64.
3065 // LIWZX - This instruction will be emitted for i32, f32, and when
3066 // zero-extending i32 to i64 (zext i32 -> i64).
3067 let Predicates = [IsLittleEndian] in {
3068
3069 def : Pat<(v2i64 (scalar_to_vector (i64 (sextloadi32 xoaddr:$src)))),
3070 (v2i64 (XXPERMDIs
3071 (COPY_TO_REGCLASS (LIWAX xoaddr:$src), VSRC), 2))>;
3072
3073 def : Pat<(v2i64 (scalar_to_vector (i64 (zextloadi32 xoaddr:$src)))),
3074 (v2i64 (XXPERMDIs
3075 (COPY_TO_REGCLASS (LIWZX xoaddr:$src), VSRC), 2))>;
3076
3077 def : Pat<(v4i32 (scalar_to_vector (i32 (load xoaddr:$src)))),
3078 (v4i32 (XXPERMDIs
3079 (COPY_TO_REGCLASS (LIWZX xoaddr:$src), VSRC), 2))>;
3080
3081 def : Pat<(v4f32 (scalar_to_vector (f32 (load xoaddr:$src)))),
3082 (v4f32 (XXPERMDIs
3083 (COPY_TO_REGCLASS (LIWZX xoaddr:$src), VSRC), 2))>;
3084 }
3085
3086 let Predicates = [IsBigEndian] in {
3087 def : Pat<(v2i64 (scalar_to_vector (i64 (sextloadi32 xoaddr:$src)))),
3088 (v2i64 (COPY_TO_REGCLASS (LIWAX xoaddr:$src), VSRC))>;
3089
3090 def : Pat<(v2i64 (scalar_to_vector (i64 (zextloadi32 xoaddr:$src)))),
3091 (v2i64 (COPY_TO_REGCLASS (LIWZX xoaddr:$src), VSRC))>;
3092
3093 def : Pat<(v4i32 (scalar_to_vector (i32 (load xoaddr:$src)))),
3094 (v4i32 (XXSLDWIs
3095 (COPY_TO_REGCLASS (LIWZX xoaddr:$src), VSRC), 1))>;
3096
3097 def : Pat<(v4f32 (scalar_to_vector (f32 (load xoaddr:$src)))),
3098 (v4f32 (XXSLDWIs
3099 (COPY_TO_REGCLASS (LIWZX xoaddr:$src), VSRC), 1))>;
3100 }
3101
3102 }
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003103
3104 // Build vectors from i8 loads
3105 def : Pat<(v16i8 (scalar_to_vector ScalarLoads.Li8)),
3106 (v16i8 (VSPLTBs 7, (LXSIBZX xoaddr:$src)))>;
3107 def : Pat<(v8i16 (scalar_to_vector ScalarLoads.ZELi8)),
3108 (v8i16 (VSPLTHs 3, (LXSIBZX xoaddr:$src)))>;
3109 def : Pat<(v4i32 (scalar_to_vector ScalarLoads.ZELi8)),
3110 (v4i32 (XXSPLTWs (LXSIBZX xoaddr:$src), 1))>;
3111 def : Pat<(v2i64 (scalar_to_vector ScalarLoads.ZELi8i64)),
Nemanja Ivanovic15748f42016-12-06 11:47:14 +00003112 (v2i64 (XXPERMDIs (LXSIBZX xoaddr:$src), 0))>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003113 def : Pat<(v4i32 (scalar_to_vector ScalarLoads.SELi8)),
3114 (v4i32 (XXSPLTWs (VEXTSB2Ws (LXSIBZX xoaddr:$src)), 1))>;
3115 def : Pat<(v2i64 (scalar_to_vector ScalarLoads.SELi8i64)),
Nemanja Ivanovic15748f42016-12-06 11:47:14 +00003116 (v2i64 (XXPERMDIs (VEXTSB2Ds (LXSIBZX xoaddr:$src)), 0))>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003117
3118 // Build vectors from i16 loads
3119 def : Pat<(v8i16 (scalar_to_vector ScalarLoads.Li16)),
3120 (v8i16 (VSPLTHs 3, (LXSIHZX xoaddr:$src)))>;
3121 def : Pat<(v4i32 (scalar_to_vector ScalarLoads.ZELi16)),
3122 (v4i32 (XXSPLTWs (LXSIHZX xoaddr:$src), 1))>;
3123 def : Pat<(v2i64 (scalar_to_vector ScalarLoads.ZELi16i64)),
Nemanja Ivanovic15748f42016-12-06 11:47:14 +00003124 (v2i64 (XXPERMDIs (LXSIHZX xoaddr:$src), 0))>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003125 def : Pat<(v4i32 (scalar_to_vector ScalarLoads.SELi16)),
3126 (v4i32 (XXSPLTWs (VEXTSH2Ws (LXSIHZX xoaddr:$src)), 1))>;
3127 def : Pat<(v2i64 (scalar_to_vector ScalarLoads.SELi16i64)),
Nemanja Ivanovic15748f42016-12-06 11:47:14 +00003128 (v2i64 (XXPERMDIs (VEXTSH2Ds (LXSIHZX xoaddr:$src)), 0))>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003129
3130 let Predicates = [IsBigEndian, HasP9Vector] in {
3131 // Scalar stores of i8
3132 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 0)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003133 (STXSIBXv (v16i8 (VSLDOI $S, $S, 9)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003134 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 1)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003135 (STXSIBXv (v16i8 (VSLDOI $S, $S, 10)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003136 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 2)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003137 (STXSIBXv (v16i8 (VSLDOI $S, $S, 11)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003138 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 3)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003139 (STXSIBXv (v16i8 (VSLDOI $S, $S, 12)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003140 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 4)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003141 (STXSIBXv (v16i8 (VSLDOI $S, $S, 13)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003142 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 5)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003143 (STXSIBXv (v16i8 (VSLDOI $S, $S, 14)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003144 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 6)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003145 (STXSIBXv (v16i8 (VSLDOI $S, $S, 15)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003146 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 7)), xoaddr:$dst),
3147 (STXSIBXv $S, xoaddr:$dst)>;
3148 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 8)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003149 (STXSIBXv (v16i8 (VSLDOI $S, $S, 1)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003150 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 9)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003151 (STXSIBXv (v16i8 (VSLDOI $S, $S, 2)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003152 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 10)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003153 (STXSIBXv (v16i8 (VSLDOI $S, $S, 3)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003154 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 11)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003155 (STXSIBXv (v16i8 (VSLDOI $S, $S, 4)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003156 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 12)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003157 (STXSIBXv (v16i8 (VSLDOI $S, $S, 5)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003158 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 13)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003159 (STXSIBXv (v16i8 (VSLDOI $S, $S, 6)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003160 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 14)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003161 (STXSIBXv (v16i8 (VSLDOI $S, $S, 7)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003162 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 15)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003163 (STXSIBXv (v16i8 (VSLDOI $S, $S, 8)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003164
3165 // Scalar stores of i16
3166 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 0)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003167 (STXSIHXv (v16i8 (VSLDOI $S, $S, 10)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003168 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 1)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003169 (STXSIHXv (v16i8 (VSLDOI $S, $S, 12)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003170 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 2)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003171 (STXSIHXv (v16i8 (VSLDOI $S, $S, 14)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003172 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 3)), xoaddr:$dst),
3173 (STXSIHXv $S, xoaddr:$dst)>;
3174 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 4)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003175 (STXSIHXv (v16i8 (VSLDOI $S, $S, 2)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003176 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 5)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003177 (STXSIHXv (v16i8 (VSLDOI $S, $S, 4)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003178 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 6)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003179 (STXSIHXv (v16i8 (VSLDOI $S, $S, 6)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003180 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 7)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003181 (STXSIHXv (v16i8 (VSLDOI $S, $S, 8)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003182 } // IsBigEndian, HasP9Vector
3183
3184 let Predicates = [IsLittleEndian, HasP9Vector] in {
3185 // Scalar stores of i8
3186 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 0)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003187 (STXSIBXv (v16i8 (VSLDOI $S, $S, 8)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003188 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 1)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003189 (STXSIBXv (v16i8 (VSLDOI $S, $S, 7)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003190 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 2)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003191 (STXSIBXv (v16i8 (VSLDOI $S, $S, 6)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003192 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 3)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003193 (STXSIBXv (v16i8 (VSLDOI $S, $S, 5)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003194 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 4)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003195 (STXSIBXv (v16i8 (VSLDOI $S, $S, 4)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003196 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 5)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003197 (STXSIBXv (v16i8 (VSLDOI $S, $S, 3)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003198 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 6)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003199 (STXSIBXv (v16i8 (VSLDOI $S, $S, 2)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003200 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 7)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003201 (STXSIBXv (v16i8 (VSLDOI $S, $S, 1)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003202 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 8)), xoaddr:$dst),
3203 (STXSIBXv $S, xoaddr:$dst)>;
3204 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 9)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003205 (STXSIBXv (v16i8 (VSLDOI $S, $S, 15)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003206 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 10)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003207 (STXSIBXv (v16i8 (VSLDOI $S, $S, 14)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003208 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 11)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003209 (STXSIBXv (v16i8 (VSLDOI $S, $S, 13)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003210 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 12)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003211 (STXSIBXv (v16i8 (VSLDOI $S, $S, 12)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003212 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 13)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003213 (STXSIBXv (v16i8 (VSLDOI $S, $S, 11)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003214 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 14)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003215 (STXSIBXv (v16i8 (VSLDOI $S, $S, 10)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003216 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 15)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003217 (STXSIBXv (v16i8 (VSLDOI $S, $S, 9)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003218
3219 // Scalar stores of i16
3220 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 0)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003221 (STXSIHXv (v16i8 (VSLDOI $S, $S, 8)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003222 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 1)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003223 (STXSIHXv (v16i8 (VSLDOI $S, $S, 6)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003224 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 2)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003225 (STXSIHXv (v16i8 (VSLDOI $S, $S, 4)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003226 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 3)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003227 (STXSIHXv (v16i8 (VSLDOI $S, $S, 2)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003228 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 4)), xoaddr:$dst),
3229 (STXSIHXv $S, xoaddr:$dst)>;
3230 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 5)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003231 (STXSIHXv (v16i8 (VSLDOI $S, $S, 14)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003232 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 6)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003233 (STXSIHXv (v16i8 (VSLDOI $S, $S, 12)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003234 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 7)), xoaddr:$dst),
Lei Huangcd4f3852018-03-12 19:26:18 +00003235 (STXSIHXv (v16i8 (VSLDOI $S, $S, 10)), xoaddr:$dst)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003236 } // IsLittleEndian, HasP9Vector
3237
Sean Fertile1c4109b2016-12-09 17:21:42 +00003238
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00003239 // Vector sign extensions
3240 def : Pat<(f64 (PPCVexts f64:$A, 1)),
3241 (f64 (COPY_TO_REGCLASS (VEXTSB2Ds $A), VSFRC))>;
3242 def : Pat<(f64 (PPCVexts f64:$A, 2)),
3243 (f64 (COPY_TO_REGCLASS (VEXTSH2Ds $A), VSFRC))>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003244
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00003245 let isPseudo = 1 in {
3246 def DFLOADf32 : Pseudo<(outs vssrc:$XT), (ins memrix:$src),
3247 "#DFLOADf32",
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003248 [(set f32:$XT, (load ixaddr:$src))]>;
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00003249 def DFLOADf64 : Pseudo<(outs vsfrc:$XT), (ins memrix:$src),
3250 "#DFLOADf64",
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003251 [(set f64:$XT, (load ixaddr:$src))]>;
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00003252 def DFSTOREf32 : Pseudo<(outs), (ins vssrc:$XT, memrix:$dst),
3253 "#DFSTOREf32",
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003254 [(store f32:$XT, ixaddr:$dst)]>;
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00003255 def DFSTOREf64 : Pseudo<(outs), (ins vsfrc:$XT, memrix:$dst),
3256 "#DFSTOREf64",
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003257 [(store f64:$XT, ixaddr:$dst)]>;
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00003258 }
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003259 def : Pat<(f64 (extloadf32 ixaddr:$src)),
3260 (COPY_TO_REGCLASS (DFLOADf32 ixaddr:$src), VSFRC)>;
Lei Huangcd4f3852018-03-12 19:26:18 +00003261 def : Pat<(f32 (fpround (f64 (extloadf32 ixaddr:$src)))),
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003262 (f32 (DFLOADf32 ixaddr:$src))>;
Lei Huang10367eb2018-04-12 18:00:14 +00003263
Zaara Syedab2595b92018-08-08 15:20:43 +00003264
3265 let AddedComplexity = 400 in {
3266 // The following pseudoinstructions are used to ensure the utilization
3267 // of all 64 VSX registers.
3268 let Predicates = [IsLittleEndian, HasP9Vector] in {
3269 def : Pat<(v2i64 (scalar_to_vector (i64 (load ixaddr:$src)))),
3270 (v2i64 (XXPERMDIs
3271 (COPY_TO_REGCLASS (DFLOADf64 ixaddr:$src), VSRC), 2))>;
3272 def : Pat<(v2i64 (scalar_to_vector (i64 (load xaddr:$src)))),
3273 (v2i64 (XXPERMDIs
3274 (COPY_TO_REGCLASS (XFLOADf64 xaddr:$src), VSRC), 2))>;
3275
3276 def : Pat<(v2f64 (scalar_to_vector (f64 (load ixaddr:$src)))),
3277 (v2f64 (XXPERMDIs
3278 (COPY_TO_REGCLASS (DFLOADf64 ixaddr:$src), VSRC), 2))>;
3279 def : Pat<(v2f64 (scalar_to_vector (f64 (load xaddr:$src)))),
3280 (v2f64 (XXPERMDIs
3281 (COPY_TO_REGCLASS (XFLOADf64 xaddr:$src), VSRC), 2))>;
3282 }
3283
3284 let Predicates = [IsBigEndian, HasP9Vector] in {
3285 def : Pat<(v2i64 (scalar_to_vector (i64 (load ixaddr:$src)))),
3286 (v2i64 (COPY_TO_REGCLASS (DFLOADf64 ixaddr:$src), VSRC))>;
3287 def : Pat<(v2i64 (scalar_to_vector (i64 (load xaddr:$src)))),
3288 (v2i64 (COPY_TO_REGCLASS (XFLOADf64 xaddr:$src), VSRC))>;
3289
3290 def : Pat<(v2f64 (scalar_to_vector (f64 (load ixaddr:$src)))),
3291 (v2f64 (COPY_TO_REGCLASS (DFLOADf64 ixaddr:$src), VSRC))>;
3292 def : Pat<(v2f64 (scalar_to_vector (f64 (load xaddr:$src)))),
3293 (v2f64 (COPY_TO_REGCLASS (XFLOADf64 xaddr:$src), VSRC))>;
3294 }
3295 }
3296
Lei Huang8b0da652018-05-23 19:31:54 +00003297 let Predicates = [IsBigEndian, HasP9Vector] in {
Lei Huang89901682018-05-23 18:36:51 +00003298
Lei Huang8b0da652018-05-23 19:31:54 +00003299 // (Un)Signed DWord vector extract -> QP
3300 def : Pat<(f128 (sint_to_fp (i64 (extractelt v2i64:$src, 0)))),
3301 (f128 (XSCVSDQP (COPY_TO_REGCLASS $src, VFRC)))>;
3302 def : Pat<(f128 (sint_to_fp (i64 (extractelt v2i64:$src, 1)))),
3303 (f128 (XSCVSDQP
3304 (EXTRACT_SUBREG (XXPERMDI $src, $src, 3), sub_64)))>;
3305 def : Pat<(f128 (uint_to_fp (i64 (extractelt v2i64:$src, 0)))),
3306 (f128 (XSCVUDQP (COPY_TO_REGCLASS $src, VFRC)))>;
3307 def : Pat<(f128 (uint_to_fp (i64 (extractelt v2i64:$src, 1)))),
3308 (f128 (XSCVUDQP
3309 (EXTRACT_SUBREG (XXPERMDI $src, $src, 3), sub_64)))>;
3310
3311 // (Un)Signed Word vector extract -> QP
3312 def : Pat<(f128 (sint_to_fp (i32 (extractelt v4i32:$src, 1)))),
3313 (f128 (XSCVSDQP (EXTRACT_SUBREG (VEXTSW2D $src), sub_64)))>;
3314 foreach Idx = [0,2,3] in {
3315 def : Pat<(f128 (sint_to_fp (i32 (extractelt v4i32:$src, Idx)))),
3316 (f128 (XSCVSDQP (EXTRACT_SUBREG
3317 (VEXTSW2D (VSPLTW Idx, $src)), sub_64)))>;
3318 }
3319 foreach Idx = 0-3 in {
3320 def : Pat<(f128 (uint_to_fp (i32 (extractelt v4i32:$src, Idx)))),
3321 (f128 (XSCVUDQP (XXEXTRACTUW $src, !shl(Idx, 2))))>;
3322 }
3323
Lei Huang651be442018-05-28 16:43:29 +00003324 // (Un)Signed HWord vector extract -> QP
3325 foreach Idx = 0-7 in {
3326 def : Pat<(f128 (sint_to_fp
3327 (i32 (sext_inreg
3328 (vector_extract v8i16:$src, Idx), i16)))),
3329 (f128 (XSCVSDQP (EXTRACT_SUBREG
3330 (VEXTSH2D (VEXTRACTUH !add(Idx, Idx), $src)),
3331 sub_64)))>;
3332 // The SDAG adds the `and` since an `i16` is being extracted as an `i32`.
3333 def : Pat<(f128 (uint_to_fp
3334 (and (i32 (vector_extract v8i16:$src, Idx)), 65535))),
3335 (f128 (XSCVUDQP (EXTRACT_SUBREG
3336 (VEXTRACTUH !add(Idx, Idx), $src), sub_64)))>;
3337 }
3338
3339 // (Un)Signed Byte vector extract -> QP
3340 foreach Idx = 0-15 in {
3341 def : Pat<(f128 (sint_to_fp
3342 (i32 (sext_inreg (vector_extract v16i8:$src, Idx),
3343 i8)))),
3344 (f128 (XSCVSDQP (EXTRACT_SUBREG
3345 (VEXTSB2D (VEXTRACTUB Idx, $src)), sub_64)))>;
3346 def : Pat<(f128 (uint_to_fp
3347 (and (i32 (vector_extract v16i8:$src, Idx)), 255))),
3348 (f128 (XSCVUDQP
3349 (EXTRACT_SUBREG (VEXTRACTUB Idx, $src), sub_64)))>;
3350 }
Lei Huang66e22c22018-07-05 07:46:01 +00003351
3352 // Unsiged int in vsx register -> QP
3353 def : Pat<(f128 (uint_to_fp (i32 (PPCmfvsr f64:$src)))),
3354 (f128 (XSCVUDQP
3355 (XXEXTRACTUW (SUBREG_TO_REG (i64 1), $src, sub_64), 4)))>;
Lei Huang8b0da652018-05-23 19:31:54 +00003356 } // IsBigEndian, HasP9Vector
3357
3358 let Predicates = [IsLittleEndian, HasP9Vector] in {
3359
3360 // (Un)Signed DWord vector extract -> QP
Lei Huang89901682018-05-23 18:36:51 +00003361 def : Pat<(f128 (sint_to_fp (i64 (extractelt v2i64:$src, 0)))),
3362 (f128 (XSCVSDQP
3363 (EXTRACT_SUBREG (XXPERMDI $src, $src, 3), sub_64)))>;
3364 def : Pat<(f128 (sint_to_fp (i64 (extractelt v2i64:$src, 1)))),
3365 (f128 (XSCVSDQP (COPY_TO_REGCLASS $src, VFRC)))>;
3366 def : Pat<(f128 (uint_to_fp (i64 (extractelt v2i64:$src, 0)))),
3367 (f128 (XSCVUDQP
3368 (EXTRACT_SUBREG (XXPERMDI $src, $src, 3), sub_64)))>;
3369 def : Pat<(f128 (uint_to_fp (i64 (extractelt v2i64:$src, 1)))),
3370 (f128 (XSCVUDQP (COPY_TO_REGCLASS $src, VFRC)))>;
Lei Huang8b0da652018-05-23 19:31:54 +00003371
3372 // (Un)Signed Word vector extract -> QP
3373 foreach Idx = [[0,3],[1,2],[3,0]] in {
3374 def : Pat<(f128 (sint_to_fp (i32 (extractelt v4i32:$src, !head(Idx))))),
3375 (f128 (XSCVSDQP (EXTRACT_SUBREG
3376 (VEXTSW2D (VSPLTW !head(!tail(Idx)), $src)),
3377 sub_64)))>;
3378 }
3379 def : Pat<(f128 (sint_to_fp (i32 (extractelt v4i32:$src, 2)))),
3380 (f128 (XSCVSDQP (EXTRACT_SUBREG (VEXTSW2D $src), sub_64)))>;
3381
3382 foreach Idx = [[0,12],[1,8],[2,4],[3,0]] in {
3383 def : Pat<(f128 (uint_to_fp (i32 (extractelt v4i32:$src, !head(Idx))))),
3384 (f128 (XSCVUDQP (XXEXTRACTUW $src, !head(!tail(Idx)))))>;
3385 }
Lei Huang651be442018-05-28 16:43:29 +00003386
3387 // (Un)Signed HWord vector extract -> QP
3388 // The Nested foreach lists identifies the vector element and corresponding
3389 // register byte location.
3390 foreach Idx = [[0,14],[1,12],[2,10],[3,8],[4,6],[5,4],[6,2],[7,0]] in {
3391 def : Pat<(f128 (sint_to_fp
3392 (i32 (sext_inreg
3393 (vector_extract v8i16:$src, !head(Idx)), i16)))),
3394 (f128 (XSCVSDQP
3395 (EXTRACT_SUBREG (VEXTSH2D
3396 (VEXTRACTUH !head(!tail(Idx)), $src)),
3397 sub_64)))>;
3398 def : Pat<(f128 (uint_to_fp
3399 (and (i32 (vector_extract v8i16:$src, !head(Idx))),
3400 65535))),
3401 (f128 (XSCVUDQP (EXTRACT_SUBREG
3402 (VEXTRACTUH !head(!tail(Idx)), $src), sub_64)))>;
3403 }
3404
3405 // (Un)Signed Byte vector extract -> QP
3406 foreach Idx = [[0,15],[1,14],[2,13],[3,12],[4,11],[5,10],[6,9],[7,8],[8,7],
3407 [9,6],[10,5],[11,4],[12,3],[13,2],[14,1],[15,0]] in {
3408 def : Pat<(f128 (sint_to_fp
3409 (i32 (sext_inreg
3410 (vector_extract v16i8:$src, !head(Idx)), i8)))),
3411 (f128 (XSCVSDQP
3412 (EXTRACT_SUBREG
3413 (VEXTSB2D (VEXTRACTUB !head(!tail(Idx)), $src)),
3414 sub_64)))>;
3415 def : Pat<(f128 (uint_to_fp
3416 (and (i32 (vector_extract v16i8:$src, !head(Idx))),
3417 255))),
3418 (f128 (XSCVUDQP
3419 (EXTRACT_SUBREG
3420 (VEXTRACTUB !head(!tail(Idx)), $src), sub_64)))>;
3421 }
Lei Huang66e22c22018-07-05 07:46:01 +00003422
3423 // Unsiged int in vsx register -> QP
3424 def : Pat<(f128 (uint_to_fp (i32 (PPCmfvsr f64:$src)))),
3425 (f128 (XSCVUDQP
3426 (XXEXTRACTUW (SUBREG_TO_REG (i64 1), $src, sub_64), 8)))>;
Lei Huang8b0da652018-05-23 19:31:54 +00003427 } // IsLittleEndian, HasP9Vector
Lei Huang89901682018-05-23 18:36:51 +00003428
Lei Huang10367eb2018-04-12 18:00:14 +00003429 // Convert (Un)Signed DWord in memory -> QP
3430 def : Pat<(f128 (sint_to_fp (i64 (load xaddr:$src)))),
3431 (f128 (XSCVSDQP (LXSDX xaddr:$src)))>;
3432 def : Pat<(f128 (sint_to_fp (i64 (load ixaddr:$src)))),
3433 (f128 (XSCVSDQP (LXSD ixaddr:$src)))>;
3434 def : Pat<(f128 (uint_to_fp (i64 (load xaddr:$src)))),
3435 (f128 (XSCVUDQP (LXSDX xaddr:$src)))>;
3436 def : Pat<(f128 (uint_to_fp (i64 (load ixaddr:$src)))),
3437 (f128 (XSCVUDQP (LXSD ixaddr:$src)))>;
3438
Lei Huang192c6cc2018-04-18 17:41:46 +00003439 // Convert Unsigned HWord in memory -> QP
3440 def : Pat<(f128 (uint_to_fp ScalarLoads.ZELi16)),
3441 (f128 (XSCVUDQP (LXSIHZX xaddr:$src)))>;
3442
3443 // Convert Unsigned Byte in memory -> QP
3444 def : Pat<(f128 (uint_to_fp ScalarLoads.ZELi8)),
3445 (f128 (XSCVUDQP (LXSIBZX xoaddr:$src)))>;
3446
Lei Huangc517e952018-05-08 18:23:31 +00003447 // Truncate & Convert QP -> (Un)Signed (D)Word.
3448 def : Pat<(i64 (fp_to_sint f128:$src)), (i64 (MFVRD (XSCVQPSDZ $src)))>;
3449 def : Pat<(i64 (fp_to_uint f128:$src)), (i64 (MFVRD (XSCVQPUDZ $src)))>;
Lei Huang63642882018-05-08 18:34:00 +00003450 def : Pat<(i32 (fp_to_sint f128:$src)),
3451 (i32 (MFVSRWZ (COPY_TO_REGCLASS (XSCVQPSWZ $src), VFRC)))>;
3452 def : Pat<(i32 (fp_to_uint f128:$src)),
3453 (i32 (MFVSRWZ (COPY_TO_REGCLASS (XSCVQPUWZ $src), VFRC)))>;
Lei Huangc517e952018-05-08 18:23:31 +00003454
Lei Huange41e3d32018-05-08 18:52:06 +00003455 // Instructions for store(fptosi).
Lei Huangc29229a2018-05-08 17:36:40 +00003456 // The 8-byte version is repeated here due to availability of D-Form STXSD.
3457 def : Pat<(PPCstore_scal_int_from_vsr
Lei Huangc517e952018-05-08 18:23:31 +00003458 (f64 (PPCcv_fp_to_sint_in_vsr f128:$src)), xaddr:$dst, 8),
3459 (STXSDX (COPY_TO_REGCLASS (XSCVQPSDZ f128:$src), VFRC),
3460 xaddr:$dst)>;
3461 def : Pat<(PPCstore_scal_int_from_vsr
3462 (f64 (PPCcv_fp_to_sint_in_vsr f128:$src)), ixaddr:$dst, 8),
3463 (STXSD (COPY_TO_REGCLASS (XSCVQPSDZ f128:$src), VFRC),
3464 ixaddr:$dst)>;
3465 def : Pat<(PPCstore_scal_int_from_vsr
Lei Huang63642882018-05-08 18:34:00 +00003466 (f64 (PPCcv_fp_to_sint_in_vsr f128:$src)), xoaddr:$dst, 4),
3467 (STXSIWX (COPY_TO_REGCLASS (XSCVQPSWZ $src), VFRC), xoaddr:$dst)>;
3468 def : Pat<(PPCstore_scal_int_from_vsr
Lei Huange41e3d32018-05-08 18:52:06 +00003469 (f64 (PPCcv_fp_to_sint_in_vsr f128:$src)), xoaddr:$dst, 2),
3470 (STXSIHX (COPY_TO_REGCLASS (XSCVQPSWZ $src), VFRC), xoaddr:$dst)>;
3471 def : Pat<(PPCstore_scal_int_from_vsr
3472 (f64 (PPCcv_fp_to_sint_in_vsr f128:$src)), xoaddr:$dst, 1),
3473 (STXSIBX (COPY_TO_REGCLASS (XSCVQPSWZ $src), VFRC), xoaddr:$dst)>;
3474 def : Pat<(PPCstore_scal_int_from_vsr
Lei Huangc29229a2018-05-08 17:36:40 +00003475 (f64 (PPCcv_fp_to_sint_in_vsr f64:$src)), xaddr:$dst, 8),
3476 (STXSDX (XSCVDPSXDS f64:$src), xaddr:$dst)>;
3477 def : Pat<(PPCstore_scal_int_from_vsr
3478 (f64 (PPCcv_fp_to_sint_in_vsr f64:$src)), ixaddr:$dst, 8),
3479 (STXSD (XSCVDPSXDS f64:$src), ixaddr:$dst)>;
3480 def : Pat<(PPCstore_scal_int_from_vsr
3481 (f64 (PPCcv_fp_to_sint_in_vsr f64:$src)), xoaddr:$dst, 2),
3482 (STXSIHX (XSCVDPSXWS f64:$src), xoaddr:$dst)>;
3483 def : Pat<(PPCstore_scal_int_from_vsr
3484 (f64 (PPCcv_fp_to_sint_in_vsr f64:$src)), xoaddr:$dst, 1),
3485 (STXSIBX (XSCVDPSXWS f64:$src), xoaddr:$dst)>;
Nemanja Ivanovicd2c3c512016-09-23 13:25:31 +00003486
Lei Huange41e3d32018-05-08 18:52:06 +00003487 // Instructions for store(fptoui).
Lei Huangc29229a2018-05-08 17:36:40 +00003488 def : Pat<(PPCstore_scal_int_from_vsr
Lei Huangc517e952018-05-08 18:23:31 +00003489 (f64 (PPCcv_fp_to_uint_in_vsr f128:$src)), xaddr:$dst, 8),
3490 (STXSDX (COPY_TO_REGCLASS (XSCVQPUDZ f128:$src), VFRC),
3491 xaddr:$dst)>;
3492 def : Pat<(PPCstore_scal_int_from_vsr
3493 (f64 (PPCcv_fp_to_uint_in_vsr f128:$src)), ixaddr:$dst, 8),
3494 (STXSD (COPY_TO_REGCLASS (XSCVQPUDZ f128:$src), VFRC),
3495 ixaddr:$dst)>;
3496 def : Pat<(PPCstore_scal_int_from_vsr
Lei Huang63642882018-05-08 18:34:00 +00003497 (f64 (PPCcv_fp_to_uint_in_vsr f128:$src)), xoaddr:$dst, 4),
3498 (STXSIWX (COPY_TO_REGCLASS (XSCVQPUWZ $src), VFRC), xoaddr:$dst)>;
3499 def : Pat<(PPCstore_scal_int_from_vsr
Lei Huange41e3d32018-05-08 18:52:06 +00003500 (f64 (PPCcv_fp_to_uint_in_vsr f128:$src)), xoaddr:$dst, 2),
3501 (STXSIHX (COPY_TO_REGCLASS (XSCVQPUWZ $src), VFRC), xoaddr:$dst)>;
3502 def : Pat<(PPCstore_scal_int_from_vsr
3503 (f64 (PPCcv_fp_to_uint_in_vsr f128:$src)), xoaddr:$dst, 1),
3504 (STXSIBX (COPY_TO_REGCLASS (XSCVQPUWZ $src), VFRC), xoaddr:$dst)>;
3505 def : Pat<(PPCstore_scal_int_from_vsr
Lei Huangc29229a2018-05-08 17:36:40 +00003506 (f64 (PPCcv_fp_to_uint_in_vsr f64:$src)), xaddr:$dst, 8),
3507 (STXSDX (XSCVDPUXDS f64:$src), xaddr:$dst)>;
3508 def : Pat<(PPCstore_scal_int_from_vsr
3509 (f64 (PPCcv_fp_to_uint_in_vsr f64:$src)), ixaddr:$dst, 8),
3510 (STXSD (XSCVDPUXDS f64:$src), ixaddr:$dst)>;
3511 def : Pat<(PPCstore_scal_int_from_vsr
3512 (f64 (PPCcv_fp_to_uint_in_vsr f64:$src)), xoaddr:$dst, 2),
3513 (STXSIHX (XSCVDPUXWS f64:$src), xoaddr:$dst)>;
3514 def : Pat<(PPCstore_scal_int_from_vsr
3515 (f64 (PPCcv_fp_to_uint_in_vsr f64:$src)), xoaddr:$dst, 1),
3516 (STXSIBX (XSCVDPUXWS f64:$src), xoaddr:$dst)>;
3517
Lei Huang6270ab62018-07-04 21:59:16 +00003518 // Round & Convert QP -> DP/SP
3519 def : Pat<(f64 (fpround f128:$src)), (f64 (XSCVQPDP $src))>;
3520 def : Pat<(f32 (fpround f128:$src)), (f32 (XSRSP (XSCVQPDPO $src)))>;
Lei Huangd17c39c2018-07-05 04:18:37 +00003521
3522 // Convert SP -> QP
3523 def : Pat<(f128 (fpextend f32:$src)),
3524 (f128 (XSCVDPQP (COPY_TO_REGCLASS $src, VFRC)))>;
3525
Lei Huangc29229a2018-05-08 17:36:40 +00003526} // end HasP9Vector, AddedComplexity
Lei Huang6270ab62018-07-04 21:59:16 +00003527
Lei Huanga855e172018-07-05 06:21:37 +00003528let AddedComplexity = 400 in {
3529 let Predicates = [IsISA3_0, HasP9Vector, HasDirectMove, IsBigEndian] in {
3530 def : Pat<(f128 (PPCbuild_fp128 i64:$rB, i64:$rA)),
3531 (f128 (COPY_TO_REGCLASS (MTVSRDD $rB, $rA), VRRC))>;
3532 }
3533 let Predicates = [IsISA3_0, HasP9Vector, HasDirectMove, IsLittleEndian] in {
3534 def : Pat<(f128 (PPCbuild_fp128 i64:$rA, i64:$rB)),
3535 (f128 (COPY_TO_REGCLASS (MTVSRDD $rB, $rA), VRRC))>;
3536 }
3537}
3538
Zaara Syedafcd96972017-09-21 16:12:33 +00003539let Predicates = [HasP9Vector] in {
3540 let isPseudo = 1 in {
3541 let mayStore = 1 in {
Stefan Pintilie26d4f922018-03-26 17:39:18 +00003542 def SPILLTOVSR_STX : PseudoXFormMemOp<(outs),
3543 (ins spilltovsrrc:$XT, memrr:$dst),
3544 "#SPILLTOVSR_STX", []>;
Zaara Syedafcd96972017-09-21 16:12:33 +00003545 def SPILLTOVSR_ST : Pseudo<(outs), (ins spilltovsrrc:$XT, memrix:$dst),
3546 "#SPILLTOVSR_ST", []>;
3547 }
3548 let mayLoad = 1 in {
Stefan Pintilie26d4f922018-03-26 17:39:18 +00003549 def SPILLTOVSR_LDX : PseudoXFormMemOp<(outs spilltovsrrc:$XT),
3550 (ins memrr:$src),
3551 "#SPILLTOVSR_LDX", []>;
Zaara Syedafcd96972017-09-21 16:12:33 +00003552 def SPILLTOVSR_LD : Pseudo<(outs spilltovsrrc:$XT), (ins memrix:$src),
3553 "#SPILLTOVSR_LD", []>;
3554
3555 }
3556 }
3557}
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003558// Integer extend helper dags 32 -> 64
3559def AnyExts {
3560 dag A = (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32);
3561 dag B = (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $B, sub_32);
3562 dag C = (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $C, sub_32);
3563 dag D = (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $D, sub_32);
Nemanja Ivanovicd2c3c512016-09-23 13:25:31 +00003564}
3565
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003566def DblToFlt {
3567 dag A0 = (f32 (fpround (f64 (extractelt v2f64:$A, 0))));
3568 dag A1 = (f32 (fpround (f64 (extractelt v2f64:$A, 1))));
3569 dag B0 = (f32 (fpround (f64 (extractelt v2f64:$B, 0))));
3570 dag B1 = (f32 (fpround (f64 (extractelt v2f64:$B, 1))));
3571}
Zaara Syeda79acbbe2017-06-08 17:14:36 +00003572
Nemanja Ivanovice1a525e2018-08-02 00:03:22 +00003573def ExtDbl {
3574 dag A0S = (i32 (PPCmfvsr (f64 (PPCfctiwz (f64 (extractelt v2f64:$A, 0))))));
3575 dag A1S = (i32 (PPCmfvsr (f64 (PPCfctiwz (f64 (extractelt v2f64:$A, 1))))));
3576 dag B0S = (i32 (PPCmfvsr (f64 (PPCfctiwz (f64 (extractelt v2f64:$B, 0))))));
3577 dag B1S = (i32 (PPCmfvsr (f64 (PPCfctiwz (f64 (extractelt v2f64:$B, 1))))));
3578 dag A0U = (i32 (PPCmfvsr (f64 (PPCfctiwuz (f64 (extractelt v2f64:$A, 0))))));
3579 dag A1U = (i32 (PPCmfvsr (f64 (PPCfctiwuz (f64 (extractelt v2f64:$A, 1))))));
3580 dag B0U = (i32 (PPCmfvsr (f64 (PPCfctiwuz (f64 (extractelt v2f64:$B, 0))))));
3581 dag B1U = (i32 (PPCmfvsr (f64 (PPCfctiwuz (f64 (extractelt v2f64:$B, 1))))));
3582}
3583
Zaara Syeda79acbbe2017-06-08 17:14:36 +00003584def ByteToWord {
Tony Jiang9a91a182017-07-05 16:00:38 +00003585 dag LE_A0 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 0)), i8));
3586 dag LE_A1 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 4)), i8));
3587 dag LE_A2 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 8)), i8));
3588 dag LE_A3 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 12)), i8));
3589 dag BE_A0 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 3)), i8));
3590 dag BE_A1 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 7)), i8));
3591 dag BE_A2 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 11)), i8));
3592 dag BE_A3 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 15)), i8));
Zaara Syeda79acbbe2017-06-08 17:14:36 +00003593}
3594
3595def ByteToDWord {
Tony Jiang9a91a182017-07-05 16:00:38 +00003596 dag LE_A0 = (i64 (sext_inreg
3597 (i64 (anyext (i32 (vector_extract v16i8:$A, 0)))), i8));
3598 dag LE_A1 = (i64 (sext_inreg
3599 (i64 (anyext (i32 (vector_extract v16i8:$A, 8)))), i8));
3600 dag BE_A0 = (i64 (sext_inreg
3601 (i64 (anyext (i32 (vector_extract v16i8:$A, 7)))), i8));
3602 dag BE_A1 = (i64 (sext_inreg
3603 (i64 (anyext (i32 (vector_extract v16i8:$A, 15)))), i8));
Zaara Syeda79acbbe2017-06-08 17:14:36 +00003604}
3605
3606def HWordToWord {
Tony Jiang9a91a182017-07-05 16:00:38 +00003607 dag LE_A0 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 0)), i16));
3608 dag LE_A1 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 2)), i16));
3609 dag LE_A2 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 4)), i16));
3610 dag LE_A3 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 6)), i16));
3611 dag BE_A0 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 1)), i16));
3612 dag BE_A1 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 3)), i16));
3613 dag BE_A2 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 5)), i16));
3614 dag BE_A3 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 7)), i16));
Zaara Syeda79acbbe2017-06-08 17:14:36 +00003615}
3616
3617def HWordToDWord {
Tony Jiang9a91a182017-07-05 16:00:38 +00003618 dag LE_A0 = (i64 (sext_inreg
3619 (i64 (anyext (i32 (vector_extract v8i16:$A, 0)))), i16));
3620 dag LE_A1 = (i64 (sext_inreg
3621 (i64 (anyext (i32 (vector_extract v8i16:$A, 4)))), i16));
3622 dag BE_A0 = (i64 (sext_inreg
3623 (i64 (anyext (i32 (vector_extract v8i16:$A, 3)))), i16));
3624 dag BE_A1 = (i64 (sext_inreg
3625 (i64 (anyext (i32 (vector_extract v8i16:$A, 7)))), i16));
Zaara Syeda79acbbe2017-06-08 17:14:36 +00003626}
3627
3628def WordToDWord {
Tony Jiang9a91a182017-07-05 16:00:38 +00003629 dag LE_A0 = (i64 (sext (i32 (vector_extract v4i32:$A, 0))));
3630 dag LE_A1 = (i64 (sext (i32 (vector_extract v4i32:$A, 2))));
3631 dag BE_A0 = (i64 (sext (i32 (vector_extract v4i32:$A, 1))));
3632 dag BE_A1 = (i64 (sext (i32 (vector_extract v4i32:$A, 3))));
Zaara Syeda79acbbe2017-06-08 17:14:36 +00003633}
3634
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003635def FltToIntLoad {
3636 dag A = (i32 (PPCmfvsr (PPCfctiwz (f64 (extloadf32 xoaddr:$A)))));
3637}
3638def FltToUIntLoad {
3639 dag A = (i32 (PPCmfvsr (PPCfctiwuz (f64 (extloadf32 xoaddr:$A)))));
3640}
3641def FltToLongLoad {
3642 dag A = (i64 (PPCmfvsr (PPCfctidz (f64 (extloadf32 xoaddr:$A)))));
3643}
Hiroshi Inouee3c14eb2017-05-29 07:12:39 +00003644def FltToLongLoadP9 {
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003645 dag A = (i64 (PPCmfvsr (PPCfctidz (f64 (extloadf32 ixaddr:$A)))));
Hiroshi Inouee3c14eb2017-05-29 07:12:39 +00003646}
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003647def FltToULongLoad {
3648 dag A = (i64 (PPCmfvsr (PPCfctiduz (f64 (extloadf32 xoaddr:$A)))));
3649}
Hiroshi Inouee3c14eb2017-05-29 07:12:39 +00003650def FltToULongLoadP9 {
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003651 dag A = (i64 (PPCmfvsr (PPCfctiduz (f64 (extloadf32 ixaddr:$A)))));
Hiroshi Inouee3c14eb2017-05-29 07:12:39 +00003652}
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003653def FltToLong {
Lei Huangcd4f3852018-03-12 19:26:18 +00003654 dag A = (i64 (PPCmfvsr (f64 (PPCfctidz (fpextend f32:$A)))));
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003655}
3656def FltToULong {
Lei Huangcd4f3852018-03-12 19:26:18 +00003657 dag A = (i64 (PPCmfvsr (f64 (PPCfctiduz (fpextend f32:$A)))));
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003658}
3659def DblToInt {
3660 dag A = (i32 (PPCmfvsr (f64 (PPCfctiwz f64:$A))));
Nemanja Ivanovice1a525e2018-08-02 00:03:22 +00003661 dag B = (i32 (PPCmfvsr (f64 (PPCfctiwz f64:$B))));
3662 dag C = (i32 (PPCmfvsr (f64 (PPCfctiwz f64:$C))));
3663 dag D = (i32 (PPCmfvsr (f64 (PPCfctiwz f64:$D))));
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003664}
3665def DblToUInt {
3666 dag A = (i32 (PPCmfvsr (f64 (PPCfctiwuz f64:$A))));
Nemanja Ivanovice1a525e2018-08-02 00:03:22 +00003667 dag B = (i32 (PPCmfvsr (f64 (PPCfctiwuz f64:$B))));
3668 dag C = (i32 (PPCmfvsr (f64 (PPCfctiwuz f64:$C))));
3669 dag D = (i32 (PPCmfvsr (f64 (PPCfctiwuz f64:$D))));
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003670}
3671def DblToLong {
3672 dag A = (i64 (PPCmfvsr (f64 (PPCfctidz f64:$A))));
3673}
3674def DblToULong {
3675 dag A = (i64 (PPCmfvsr (f64 (PPCfctiduz f64:$A))));
3676}
3677def DblToIntLoad {
3678 dag A = (i32 (PPCmfvsr (PPCfctiwz (f64 (load xoaddr:$A)))));
3679}
Hiroshi Inouee3c14eb2017-05-29 07:12:39 +00003680def DblToIntLoadP9 {
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003681 dag A = (i32 (PPCmfvsr (PPCfctiwz (f64 (load ixaddr:$A)))));
Hiroshi Inouee3c14eb2017-05-29 07:12:39 +00003682}
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003683def DblToUIntLoad {
3684 dag A = (i32 (PPCmfvsr (PPCfctiwuz (f64 (load xoaddr:$A)))));
3685}
Hiroshi Inouee3c14eb2017-05-29 07:12:39 +00003686def DblToUIntLoadP9 {
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003687 dag A = (i32 (PPCmfvsr (PPCfctiwuz (f64 (load ixaddr:$A)))));
Hiroshi Inouee3c14eb2017-05-29 07:12:39 +00003688}
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003689def DblToLongLoad {
3690 dag A = (i64 (PPCmfvsr (PPCfctidz (f64 (load xoaddr:$A)))));
3691}
3692def DblToULongLoad {
3693 dag A = (i64 (PPCmfvsr (PPCfctiduz (f64 (load xoaddr:$A)))));
3694}
3695
3696// FP merge dags (for f32 -> v4f32)
3697def MrgFP {
3698 dag AC = (XVCVDPSP (XXPERMDI (COPY_TO_REGCLASS $A, VSRC),
3699 (COPY_TO_REGCLASS $C, VSRC), 0));
3700 dag BD = (XVCVDPSP (XXPERMDI (COPY_TO_REGCLASS $B, VSRC),
3701 (COPY_TO_REGCLASS $D, VSRC), 0));
3702 dag ABhToFlt = (XVCVDPSP (XXPERMDI $A, $B, 0));
3703 dag ABlToFlt = (XVCVDPSP (XXPERMDI $A, $B, 3));
3704 dag BAhToFlt = (XVCVDPSP (XXPERMDI $B, $A, 0));
3705 dag BAlToFlt = (XVCVDPSP (XXPERMDI $B, $A, 3));
3706}
3707
Nemanja Ivanovice1a525e2018-08-02 00:03:22 +00003708// Word-element merge dags - conversions from f64 to i32 merged into vectors.
3709def MrgWords {
3710 // For big endian, we merge low and hi doublewords (A, B).
3711 dag A0B0 = (v2f64 (XXPERMDI v2f64:$A, v2f64:$B, 0));
3712 dag A1B1 = (v2f64 (XXPERMDI v2f64:$A, v2f64:$B, 3));
3713 dag CVA1B1S = (v4i32 (XVCVDPSXWS A1B1));
3714 dag CVA0B0S = (v4i32 (XVCVDPSXWS A0B0));
3715 dag CVA1B1U = (v4i32 (XVCVDPUXWS A1B1));
3716 dag CVA0B0U = (v4i32 (XVCVDPUXWS A0B0));
3717
3718 // For little endian, we merge low and hi doublewords (B, A).
3719 dag B1A1 = (v2f64 (XXPERMDI v2f64:$B, v2f64:$A, 0));
3720 dag B0A0 = (v2f64 (XXPERMDI v2f64:$B, v2f64:$A, 3));
3721 dag CVB1A1S = (v4i32 (XVCVDPSXWS B1A1));
3722 dag CVB0A0S = (v4i32 (XVCVDPSXWS B0A0));
3723 dag CVB1A1U = (v4i32 (XVCVDPUXWS B1A1));
3724 dag CVB0A0U = (v4i32 (XVCVDPUXWS B0A0));
3725
3726 // For big endian, we merge hi doublewords of (A, C) and (B, D), convert
3727 // then merge.
3728 dag AC = (v2f64 (XXPERMDI (COPY_TO_REGCLASS f64:$A, VSRC),
3729 (COPY_TO_REGCLASS f64:$C, VSRC), 0));
3730 dag BD = (v2f64 (XXPERMDI (COPY_TO_REGCLASS f64:$B, VSRC),
3731 (COPY_TO_REGCLASS f64:$D, VSRC), 0));
3732 dag CVACS = (v4i32 (XVCVDPSXWS AC));
3733 dag CVBDS = (v4i32 (XVCVDPSXWS BD));
3734 dag CVACU = (v4i32 (XVCVDPUXWS AC));
3735 dag CVBDU = (v4i32 (XVCVDPUXWS BD));
3736
3737 // For little endian, we merge hi doublewords of (D, B) and (C, A), convert
3738 // then merge.
3739 dag DB = (v2f64 (XXPERMDI (COPY_TO_REGCLASS f64:$D, VSRC),
3740 (COPY_TO_REGCLASS f64:$B, VSRC), 0));
3741 dag CA = (v2f64 (XXPERMDI (COPY_TO_REGCLASS f64:$C, VSRC),
3742 (COPY_TO_REGCLASS f64:$A, VSRC), 0));
3743 dag CVDBS = (v4i32 (XVCVDPSXWS DB));
3744 dag CVCAS = (v4i32 (XVCVDPSXWS CA));
3745 dag CVDBU = (v4i32 (XVCVDPUXWS DB));
3746 dag CVCAU = (v4i32 (XVCVDPUXWS CA));
3747}
3748
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003749// Patterns for BUILD_VECTOR nodes.
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003750let AddedComplexity = 400 in {
3751
3752 let Predicates = [HasVSX] in {
3753 // Build vectors of floating point converted to i32.
3754 def : Pat<(v4i32 (build_vector DblToInt.A, DblToInt.A,
3755 DblToInt.A, DblToInt.A)),
3756 (v4i32 (XXSPLTW (COPY_TO_REGCLASS (XSCVDPSXWS $A), VSRC), 1))>;
3757 def : Pat<(v4i32 (build_vector DblToUInt.A, DblToUInt.A,
3758 DblToUInt.A, DblToUInt.A)),
3759 (v4i32 (XXSPLTW (COPY_TO_REGCLASS (XSCVDPUXWS $A), VSRC), 1))>;
3760 def : Pat<(v2i64 (build_vector DblToLong.A, DblToLong.A)),
3761 (v2i64 (XXPERMDI (COPY_TO_REGCLASS (XSCVDPSXDS $A), VSRC),
3762 (COPY_TO_REGCLASS (XSCVDPSXDS $A), VSRC), 0))>;
3763 def : Pat<(v2i64 (build_vector DblToULong.A, DblToULong.A)),
3764 (v2i64 (XXPERMDI (COPY_TO_REGCLASS (XSCVDPUXDS $A), VSRC),
3765 (COPY_TO_REGCLASS (XSCVDPUXDS $A), VSRC), 0))>;
3766 def : Pat<(v4i32 (scalar_to_vector FltToIntLoad.A)),
3767 (v4i32 (XXSPLTW (COPY_TO_REGCLASS
Tony Jiang438bf4a2017-11-20 14:38:30 +00003768 (XSCVDPSXWSs (XFLOADf32 xoaddr:$A)), VSRC), 1))>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003769 def : Pat<(v4i32 (scalar_to_vector FltToUIntLoad.A)),
3770 (v4i32 (XXSPLTW (COPY_TO_REGCLASS
Tony Jiang438bf4a2017-11-20 14:38:30 +00003771 (XSCVDPUXWSs (XFLOADf32 xoaddr:$A)), VSRC), 1))>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003772 def : Pat<(v4f32 (build_vector f32:$A, f32:$A, f32:$A, f32:$A)),
3773 (v4f32 (XXSPLTW (v4f32 (XSCVDPSPN $A)), 0))>;
3774
3775 // Build vectors of floating point converted to i64.
3776 def : Pat<(v2i64 (build_vector FltToLong.A, FltToLong.A)),
Nemanja Ivanovic15748f42016-12-06 11:47:14 +00003777 (v2i64 (XXPERMDIs
3778 (COPY_TO_REGCLASS (XSCVDPSXDSs $A), VSFRC), 0))>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003779 def : Pat<(v2i64 (build_vector FltToULong.A, FltToULong.A)),
Nemanja Ivanovic15748f42016-12-06 11:47:14 +00003780 (v2i64 (XXPERMDIs
3781 (COPY_TO_REGCLASS (XSCVDPUXDSs $A), VSFRC), 0))>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003782 def : Pat<(v2i64 (scalar_to_vector DblToLongLoad.A)),
3783 (v2i64 (XVCVDPSXDS (LXVDSX xoaddr:$A)))>;
3784 def : Pat<(v2i64 (scalar_to_vector DblToULongLoad.A)),
3785 (v2i64 (XVCVDPUXDS (LXVDSX xoaddr:$A)))>;
3786 }
3787
3788 let Predicates = [HasVSX, NoP9Vector] in {
Tony Jiang438bf4a2017-11-20 14:38:30 +00003789 // Load-and-splat with fp-to-int conversion (using X-Form VSX/FP loads).
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003790 def : Pat<(v4i32 (scalar_to_vector DblToIntLoad.A)),
3791 (v4i32 (XXSPLTW (COPY_TO_REGCLASS
Tony Jiang438bf4a2017-11-20 14:38:30 +00003792 (XSCVDPSXWS (XFLOADf64 xoaddr:$A)), VSRC), 1))>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003793 def : Pat<(v4i32 (scalar_to_vector DblToUIntLoad.A)),
3794 (v4i32 (XXSPLTW (COPY_TO_REGCLASS
Tony Jiang438bf4a2017-11-20 14:38:30 +00003795 (XSCVDPUXWS (XFLOADf64 xoaddr:$A)), VSRC), 1))>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003796 def : Pat<(v2i64 (scalar_to_vector FltToLongLoad.A)),
3797 (v2i64 (XXPERMDIs (XSCVDPSXDS (COPY_TO_REGCLASS
Tony Jiang438bf4a2017-11-20 14:38:30 +00003798 (XFLOADf32 xoaddr:$A), VSFRC)), 0))>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003799 def : Pat<(v2i64 (scalar_to_vector FltToULongLoad.A)),
3800 (v2i64 (XXPERMDIs (XSCVDPUXDS (COPY_TO_REGCLASS
Tony Jiang438bf4a2017-11-20 14:38:30 +00003801 (XFLOADf32 xoaddr:$A), VSFRC)), 0))>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003802 }
3803
3804 // Big endian, available on all targets with VSX
3805 let Predicates = [IsBigEndian, HasVSX] in {
3806 def : Pat<(v2f64 (build_vector f64:$A, f64:$B)),
3807 (v2f64 (XXPERMDI
3808 (COPY_TO_REGCLASS $A, VSRC),
3809 (COPY_TO_REGCLASS $B, VSRC), 0))>;
3810
3811 def : Pat<(v4f32 (build_vector f32:$A, f32:$B, f32:$C, f32:$D)),
3812 (VMRGEW MrgFP.AC, MrgFP.BD)>;
3813 def : Pat<(v4f32 (build_vector DblToFlt.A0, DblToFlt.A1,
3814 DblToFlt.B0, DblToFlt.B1)),
3815 (v4f32 (VMRGEW MrgFP.ABhToFlt, MrgFP.ABlToFlt))>;
Nemanja Ivanovice1a525e2018-08-02 00:03:22 +00003816
3817 // Convert 4 doubles to a vector of ints.
3818 def : Pat<(v4i32 (build_vector DblToInt.A, DblToInt.B,
3819 DblToInt.C, DblToInt.D)),
3820 (v4i32 (VMRGEW MrgWords.CVACS, MrgWords.CVBDS))>;
3821 def : Pat<(v4i32 (build_vector DblToUInt.A, DblToUInt.B,
3822 DblToUInt.C, DblToUInt.D)),
3823 (v4i32 (VMRGEW MrgWords.CVACU, MrgWords.CVBDU))>;
3824 def : Pat<(v4i32 (build_vector ExtDbl.A0S, ExtDbl.A1S,
3825 ExtDbl.B0S, ExtDbl.B1S)),
3826 (v4i32 (VMRGEW MrgWords.CVA0B0S, MrgWords.CVA1B1S))>;
3827 def : Pat<(v4i32 (build_vector ExtDbl.A0U, ExtDbl.A1U,
3828 ExtDbl.B0U, ExtDbl.B1U)),
3829 (v4i32 (VMRGEW MrgWords.CVA0B0U, MrgWords.CVA1B1U))>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003830 }
3831
3832 let Predicates = [IsLittleEndian, HasVSX] in {
3833 // Little endian, available on all targets with VSX
3834 def : Pat<(v2f64 (build_vector f64:$A, f64:$B)),
3835 (v2f64 (XXPERMDI
3836 (COPY_TO_REGCLASS $B, VSRC),
3837 (COPY_TO_REGCLASS $A, VSRC), 0))>;
3838
3839 def : Pat<(v4f32 (build_vector f32:$D, f32:$C, f32:$B, f32:$A)),
3840 (VMRGEW MrgFP.AC, MrgFP.BD)>;
3841 def : Pat<(v4f32 (build_vector DblToFlt.A0, DblToFlt.A1,
3842 DblToFlt.B0, DblToFlt.B1)),
3843 (v4f32 (VMRGEW MrgFP.BAhToFlt, MrgFP.BAlToFlt))>;
Nemanja Ivanovice1a525e2018-08-02 00:03:22 +00003844
3845 // Convert 4 doubles to a vector of ints.
3846 def : Pat<(v4i32 (build_vector DblToInt.A, DblToInt.B,
3847 DblToInt.C, DblToInt.D)),
3848 (v4i32 (VMRGEW MrgWords.CVDBS, MrgWords.CVCAS))>;
3849 def : Pat<(v4i32 (build_vector DblToUInt.A, DblToUInt.B,
3850 DblToUInt.C, DblToUInt.D)),
3851 (v4i32 (VMRGEW MrgWords.CVDBU, MrgWords.CVCAU))>;
3852 def : Pat<(v4i32 (build_vector ExtDbl.A0S, ExtDbl.A1S,
3853 ExtDbl.B0S, ExtDbl.B1S)),
3854 (v4i32 (VMRGEW MrgWords.CVB1A1S, MrgWords.CVB0A0S))>;
3855 def : Pat<(v4i32 (build_vector ExtDbl.A0U, ExtDbl.A1U,
3856 ExtDbl.B0U, ExtDbl.B1U)),
3857 (v4i32 (VMRGEW MrgWords.CVB1A1U, MrgWords.CVB0A0U))>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003858 }
3859
3860 let Predicates = [HasDirectMove] in {
3861 // Endianness-neutral constant splat on P8 and newer targets. The reason
3862 // for this pattern is that on targets with direct moves, we don't expand
3863 // BUILD_VECTOR nodes for v4i32.
3864 def : Pat<(v4i32 (build_vector immSExt5NonZero:$A, immSExt5NonZero:$A,
3865 immSExt5NonZero:$A, immSExt5NonZero:$A)),
3866 (v4i32 (VSPLTISW imm:$A))>;
3867 }
3868
3869 let Predicates = [IsBigEndian, HasDirectMove, NoP9Vector] in {
3870 // Big endian integer vectors using direct moves.
3871 def : Pat<(v2i64 (build_vector i64:$A, i64:$B)),
3872 (v2i64 (XXPERMDI
3873 (COPY_TO_REGCLASS (MTVSRD $A), VSRC),
3874 (COPY_TO_REGCLASS (MTVSRD $B), VSRC), 0))>;
3875 def : Pat<(v4i32 (build_vector i32:$A, i32:$B, i32:$C, i32:$D)),
3876 (VMRGOW (XXPERMDI (COPY_TO_REGCLASS (MTVSRWZ $A), VSRC),
3877 (COPY_TO_REGCLASS (MTVSRWZ $C), VSRC), 0),
3878 (XXPERMDI (COPY_TO_REGCLASS (MTVSRWZ $B), VSRC),
3879 (COPY_TO_REGCLASS (MTVSRWZ $D), VSRC), 0))>;
3880 def : Pat<(v4i32 (build_vector i32:$A, i32:$A, i32:$A, i32:$A)),
3881 (XXSPLTW (COPY_TO_REGCLASS (MTVSRWZ $A), VSRC), 1)>;
3882 }
3883
3884 let Predicates = [IsLittleEndian, HasDirectMove, NoP9Vector] in {
3885 // Little endian integer vectors using direct moves.
3886 def : Pat<(v2i64 (build_vector i64:$A, i64:$B)),
3887 (v2i64 (XXPERMDI
3888 (COPY_TO_REGCLASS (MTVSRD $B), VSRC),
3889 (COPY_TO_REGCLASS (MTVSRD $A), VSRC), 0))>;
3890 def : Pat<(v4i32 (build_vector i32:$A, i32:$B, i32:$C, i32:$D)),
3891 (VMRGOW (XXPERMDI (COPY_TO_REGCLASS (MTVSRWZ $D), VSRC),
3892 (COPY_TO_REGCLASS (MTVSRWZ $B), VSRC), 0),
3893 (XXPERMDI (COPY_TO_REGCLASS (MTVSRWZ $C), VSRC),
3894 (COPY_TO_REGCLASS (MTVSRWZ $A), VSRC), 0))>;
3895 def : Pat<(v4i32 (build_vector i32:$A, i32:$A, i32:$A, i32:$A)),
3896 (XXSPLTW (COPY_TO_REGCLASS (MTVSRWZ $A), VSRC), 1)>;
3897 }
3898
3899 let Predicates = [HasP9Vector] in {
3900 // Endianness-neutral patterns for const splats with ISA 3.0 instructions.
3901 def : Pat<(v4i32 (scalar_to_vector i32:$A)),
3902 (v4i32 (MTVSRWS $A))>;
3903 def : Pat<(v4i32 (build_vector i32:$A, i32:$A, i32:$A, i32:$A)),
3904 (v4i32 (MTVSRWS $A))>;
Nemanja Ivanovic552c8e92016-12-15 11:16:20 +00003905 def : Pat<(v16i8 (build_vector immAnyExt8:$A, immAnyExt8:$A, immAnyExt8:$A,
3906 immAnyExt8:$A, immAnyExt8:$A, immAnyExt8:$A,
3907 immAnyExt8:$A, immAnyExt8:$A, immAnyExt8:$A,
3908 immAnyExt8:$A, immAnyExt8:$A, immAnyExt8:$A,
3909 immAnyExt8:$A, immAnyExt8:$A, immAnyExt8:$A,
3910 immAnyExt8:$A)),
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003911 (v16i8 (COPY_TO_REGCLASS (XXSPLTIB imm:$A), VSRC))>;
3912 def : Pat<(v16i8 immAllOnesV),
3913 (v16i8 (COPY_TO_REGCLASS (XXSPLTIB 255), VSRC))>;
3914 def : Pat<(v8i16 immAllOnesV),
3915 (v8i16 (COPY_TO_REGCLASS (XXSPLTIB 255), VSRC))>;
3916 def : Pat<(v4i32 immAllOnesV),
3917 (v4i32 (XXSPLTIB 255))>;
3918 def : Pat<(v2i64 immAllOnesV),
3919 (v2i64 (XXSPLTIB 255))>;
3920 def : Pat<(v4i32 (scalar_to_vector FltToIntLoad.A)),
3921 (v4i32 (XVCVSPSXWS (LXVWSX xoaddr:$A)))>;
3922 def : Pat<(v4i32 (scalar_to_vector FltToUIntLoad.A)),
3923 (v4i32 (XVCVSPUXWS (LXVWSX xoaddr:$A)))>;
Hiroshi Inouee3c14eb2017-05-29 07:12:39 +00003924 def : Pat<(v4i32 (scalar_to_vector DblToIntLoadP9.A)),
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003925 (v4i32 (XXSPLTW (COPY_TO_REGCLASS
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003926 (XSCVDPSXWS (DFLOADf64 ixaddr:$A)), VSRC), 1))>;
Hiroshi Inouee3c14eb2017-05-29 07:12:39 +00003927 def : Pat<(v4i32 (scalar_to_vector DblToUIntLoadP9.A)),
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003928 (v4i32 (XXSPLTW (COPY_TO_REGCLASS
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003929 (XSCVDPUXWS (DFLOADf64 ixaddr:$A)), VSRC), 1))>;
Hiroshi Inouee3c14eb2017-05-29 07:12:39 +00003930 def : Pat<(v2i64 (scalar_to_vector FltToLongLoadP9.A)),
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003931 (v2i64 (XXPERMDIs (XSCVDPSXDS (COPY_TO_REGCLASS
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003932 (DFLOADf32 ixaddr:$A),
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003933 VSFRC)), 0))>;
Hiroshi Inouee3c14eb2017-05-29 07:12:39 +00003934 def : Pat<(v2i64 (scalar_to_vector FltToULongLoadP9.A)),
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003935 (v2i64 (XXPERMDIs (XSCVDPUXDS (COPY_TO_REGCLASS
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +00003936 (DFLOADf32 ixaddr:$A),
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003937 VSFRC)), 0))>;
3938 }
3939
3940 let Predicates = [IsISA3_0, HasDirectMove, IsBigEndian] in {
3941 def : Pat<(i64 (extractelt v2i64:$A, 1)),
3942 (i64 (MFVSRLD $A))>;
3943 // Better way to build integer vectors if we have MTVSRDD. Big endian.
3944 def : Pat<(v2i64 (build_vector i64:$rB, i64:$rA)),
3945 (v2i64 (MTVSRDD $rB, $rA))>;
3946 def : Pat<(v4i32 (build_vector i32:$A, i32:$B, i32:$C, i32:$D)),
Lei Huangcd4f3852018-03-12 19:26:18 +00003947 (VMRGOW
3948 (v4i32 (COPY_TO_REGCLASS (MTVSRDD AnyExts.A, AnyExts.C), VSRC)),
3949 (v4i32
3950 (COPY_TO_REGCLASS (MTVSRDD AnyExts.B, AnyExts.D), VSRC)))>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003951 }
3952
3953 let Predicates = [IsISA3_0, HasDirectMove, IsLittleEndian] in {
3954 def : Pat<(i64 (extractelt v2i64:$A, 0)),
3955 (i64 (MFVSRLD $A))>;
3956 // Better way to build integer vectors if we have MTVSRDD. Little endian.
3957 def : Pat<(v2i64 (build_vector i64:$rA, i64:$rB)),
3958 (v2i64 (MTVSRDD $rB, $rA))>;
3959 def : Pat<(v4i32 (build_vector i32:$A, i32:$B, i32:$C, i32:$D)),
Lei Huangcd4f3852018-03-12 19:26:18 +00003960 (VMRGOW
3961 (v4i32 (COPY_TO_REGCLASS (MTVSRDD AnyExts.D, AnyExts.B), VSRC)),
3962 (v4i32
3963 (COPY_TO_REGCLASS (MTVSRDD AnyExts.C, AnyExts.A), VSRC)))>;
Nemanja Ivanovicdf1cb522016-11-29 16:11:34 +00003964 }
Zaara Syeda79acbbe2017-06-08 17:14:36 +00003965 // P9 Altivec instructions that can be used to build vectors.
3966 // Adding them to PPCInstrVSX.td rather than PPCAltivecVSX.td to compete
3967 // with complexities of existing build vector patterns in this file.
Tony Jiang9a91a182017-07-05 16:00:38 +00003968 let Predicates = [HasP9Altivec, IsLittleEndian] in {
3969 def : Pat<(v2i64 (build_vector WordToDWord.LE_A0, WordToDWord.LE_A1)),
Zaara Syeda79acbbe2017-06-08 17:14:36 +00003970 (v2i64 (VEXTSW2D $A))>;
Tony Jiang9a91a182017-07-05 16:00:38 +00003971 def : Pat<(v2i64 (build_vector HWordToDWord.LE_A0, HWordToDWord.LE_A1)),
Zaara Syeda79acbbe2017-06-08 17:14:36 +00003972 (v2i64 (VEXTSH2D $A))>;
Tony Jiang9a91a182017-07-05 16:00:38 +00003973 def : Pat<(v4i32 (build_vector HWordToWord.LE_A0, HWordToWord.LE_A1,
3974 HWordToWord.LE_A2, HWordToWord.LE_A3)),
Zaara Syeda79acbbe2017-06-08 17:14:36 +00003975 (v4i32 (VEXTSH2W $A))>;
Tony Jiang9a91a182017-07-05 16:00:38 +00003976 def : Pat<(v4i32 (build_vector ByteToWord.LE_A0, ByteToWord.LE_A1,
3977 ByteToWord.LE_A2, ByteToWord.LE_A3)),
Zaara Syeda79acbbe2017-06-08 17:14:36 +00003978 (v4i32 (VEXTSB2W $A))>;
Tony Jiang9a91a182017-07-05 16:00:38 +00003979 def : Pat<(v2i64 (build_vector ByteToDWord.LE_A0, ByteToDWord.LE_A1)),
Zaara Syeda79acbbe2017-06-08 17:14:36 +00003980 (v2i64 (VEXTSB2D $A))>;
3981 }
Tony Jiang9a91a182017-07-05 16:00:38 +00003982
3983 let Predicates = [HasP9Altivec, IsBigEndian] in {
3984 def : Pat<(v2i64 (build_vector WordToDWord.BE_A0, WordToDWord.BE_A1)),
3985 (v2i64 (VEXTSW2D $A))>;
3986 def : Pat<(v2i64 (build_vector HWordToDWord.BE_A0, HWordToDWord.BE_A1)),
3987 (v2i64 (VEXTSH2D $A))>;
3988 def : Pat<(v4i32 (build_vector HWordToWord.BE_A0, HWordToWord.BE_A1,
3989 HWordToWord.BE_A2, HWordToWord.BE_A3)),
3990 (v4i32 (VEXTSH2W $A))>;
3991 def : Pat<(v4i32 (build_vector ByteToWord.BE_A0, ByteToWord.BE_A1,
3992 ByteToWord.BE_A2, ByteToWord.BE_A3)),
3993 (v4i32 (VEXTSB2W $A))>;
3994 def : Pat<(v2i64 (build_vector ByteToDWord.BE_A0, ByteToDWord.BE_A1)),
3995 (v2i64 (VEXTSB2D $A))>;
3996 }
3997
3998 let Predicates = [HasP9Altivec] in {
3999 def: Pat<(v2i64 (PPCSExtVElems v16i8:$A)),
4000 (v2i64 (VEXTSB2D $A))>;
4001 def: Pat<(v2i64 (PPCSExtVElems v8i16:$A)),
4002 (v2i64 (VEXTSH2D $A))>;
4003 def: Pat<(v2i64 (PPCSExtVElems v4i32:$A)),
4004 (v2i64 (VEXTSW2D $A))>;
4005 def: Pat<(v4i32 (PPCSExtVElems v16i8:$A)),
4006 (v4i32 (VEXTSB2W $A))>;
4007 def: Pat<(v4i32 (PPCSExtVElems v8i16:$A)),
4008 (v4i32 (VEXTSH2W $A))>;
4009 }
Nemanja Ivanovicd2c3c512016-09-23 13:25:31 +00004010}
Zaara Syedab2595b92018-08-08 15:20:43 +00004011