blob: 7239da85eff87cc5eb3251c78301899e8539d82a [file] [log] [blame]
Akira Hatanakae2489122011-04-15 21:51:11 +00001//===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_MIPS_MIPSISELLOWERING_H
16#define LLVM_LIB_TARGET_MIPS_MIPSISELLOWERING_H
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000017
Eric Christopher96e72c62015-01-29 23:27:36 +000018#include "MCTargetDesc/MipsABIInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000019#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000020#include "Mips.h"
Akira Hatanaka4a3711d2012-10-26 23:56:38 +000021#include "llvm/CodeGen/CallingConvLower.h"
Craig Topperb25fda92012-03-17 18:46:09 +000022#include "llvm/CodeGen/SelectionDAG.h"
Akira Hatanaka4b634fa2013-03-05 22:13:04 +000023#include "llvm/IR/Function.h"
Craig Topperb25fda92012-03-17 18:46:09 +000024#include "llvm/Target/TargetLowering.h"
Akira Hatanakaf7d16d02013-01-22 20:05:56 +000025#include <deque>
Reed Kotlera2d76bc2013-01-24 04:24:02 +000026#include <string>
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000027
28namespace llvm {
29 namespace MipsISD {
Matthias Braund04893f2015-05-07 21:33:59 +000030 enum NodeType : unsigned {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000031 // Start the numbering from where ISD NodeType finishes.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000033
34 // Jump and link (call)
35 JmpLink,
36
Akira Hatanaka91318df2012-10-19 20:59:39 +000037 // Tail call
38 TailCall,
39
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000040 // Get the Higher 16 bits from a 32-bit immediate
41 // No relation with Mips Hi register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000042 Hi,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000043
44 // Get the Lower 16 bits from a 32-bit immediate
45 // No relation with Mips Lo register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000046 Lo,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000047
Bruno Cardoso Lopese5d1fcf2008-07-21 18:52:34 +000048 // Handle gp_rel (small data/bss sections) relocation.
49 GPRel,
50
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +000051 // Thread Pointer
52 ThreadPointer,
53
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000054 // Floating Point Branch Conditional
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000055 FPBrcond,
56
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000057 // Floating Point Compare
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000058 FPCmp,
59
Akira Hatanakaa5352702011-03-31 18:26:17 +000060 // Floating Point Conditional Moves
61 CMovFP_T,
62 CMovFP_F,
63
Akira Hatanaka252f54f2013-05-16 21:17:15 +000064 // FP-to-int truncation node.
65 TruncIntFP,
66
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000067 // Return
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000068 Ret,
69
Akira Hatanakac0b02062013-01-30 00:26:49 +000070 EH_RETURN,
71
Akira Hatanaka28721bd2013-03-30 01:14:04 +000072 // Node used to extract integer from accumulator.
Akira Hatanakad98c99f2013-10-15 01:12:50 +000073 MFHI,
74 MFLO,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000075
76 // Node used to insert integers to accumulator.
Akira Hatanakad98c99f2013-10-15 01:12:50 +000077 MTLOHI,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000078
79 // Mult nodes.
80 Mult,
81 Multu,
82
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000083 // MAdd/Sub nodes
84 MAdd,
85 MAddu,
86 MSub,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000087 MSubu,
88
89 // DivRem(u)
90 DivRem,
Akira Hatanaka27916972011-04-15 19:52:08 +000091 DivRemU,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000092 DivRem16,
93 DivRemU16,
Akira Hatanaka27916972011-04-15 19:52:08 +000094
95 BuildPairF64,
Akira Hatanakab4068432011-05-28 01:07:07 +000096 ExtractElementF64,
97
Akira Hatanaka5ee84642011-12-09 01:53:17 +000098 Wrapper,
Akira Hatanaka4c406e72011-06-21 00:40:49 +000099
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000100 DynAlloc,
101
Akira Hatanaka5360f882011-08-17 02:05:42 +0000102 Sync,
103
104 Ext,
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000105 Ins,
106
Akira Hatanaka233ac532012-09-21 23:52:47 +0000107 // EXTR.W instrinsic nodes.
108 EXTP,
109 EXTPDP,
110 EXTR_S_H,
111 EXTR_W,
112 EXTR_R_W,
113 EXTR_RS_W,
114 SHILO,
115 MTHLIP,
116
117 // DPA.W intrinsic nodes.
118 MULSAQ_S_W_PH,
119 MAQ_S_W_PHL,
120 MAQ_S_W_PHR,
121 MAQ_SA_W_PHL,
122 MAQ_SA_W_PHR,
123 DPAU_H_QBL,
124 DPAU_H_QBR,
125 DPSU_H_QBL,
126 DPSU_H_QBR,
127 DPAQ_S_W_PH,
128 DPSQ_S_W_PH,
129 DPAQ_SA_L_W,
130 DPSQ_SA_L_W,
131 DPA_W_PH,
132 DPS_W_PH,
133 DPAQX_S_W_PH,
134 DPAQX_SA_W_PH,
135 DPAX_W_PH,
136 DPSX_W_PH,
137 DPSQX_S_W_PH,
138 DPSQX_SA_W_PH,
139 MULSA_W_PH,
140
141 MULT,
142 MULTU,
143 MADD_DSP,
144 MADDU_DSP,
145 MSUB_DSP,
146 MSUBU_DSP,
147
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000148 // DSP shift nodes.
149 SHLL_DSP,
150 SHRA_DSP,
151 SHRL_DSP,
152
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000153 // DSP setcc and select_cc nodes.
154 SETCC_DSP,
155 SELECT_CC_DSP,
156
Daniel Sanders7a289d02013-09-23 12:02:46 +0000157 // Vector comparisons.
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000158 // These take a vector and return a boolean.
Daniel Sandersce09d072013-08-28 12:14:50 +0000159 VALL_ZERO,
160 VANY_ZERO,
161 VALL_NONZERO,
162 VANY_NONZERO,
163
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000164 // These take a vector and return a vector bitmask.
165 VCEQ,
166 VCLE_S,
167 VCLE_U,
168 VCLT_S,
169 VCLT_U,
170
Daniel Sanders3ce56622013-09-24 12:18:31 +0000171 // Element-wise vector max/min.
172 VSMAX,
173 VSMIN,
174 VUMAX,
175 VUMIN,
176
Daniel Sanderse5087042013-09-24 14:02:15 +0000177 // Vector Shuffle with mask as an operand
178 VSHF, // Generic shuffle
Daniel Sanders26307182013-09-24 14:20:00 +0000179 SHF, // 4-element set shuffle.
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000180 ILVEV, // Interleave even elements
181 ILVOD, // Interleave odd elements
182 ILVL, // Interleave left elements
183 ILVR, // Interleave right elements
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000184 PCKEV, // Pack even elements
185 PCKOD, // Pack odd elements
Daniel Sanderse5087042013-09-24 14:02:15 +0000186
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000187 // Vector Lane Copy
188 INSVE, // Copy element from one vector to another
189
Daniel Sandersf7456c72013-09-23 13:22:24 +0000190 // Combined (XOR (OR $a, $b), -1)
191 VNOR,
192
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000193 // Extended vector element extraction
194 VEXTRACT_SEXT_ELT,
195 VEXTRACT_ZEXT_ELT,
196
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000197 // Load/Store Left/Right nodes.
198 LWL = ISD::FIRST_TARGET_MEMORY_OPCODE,
199 LWR,
200 SWL,
201 SWR,
202 LDL,
203 LDR,
204 SDL,
205 SDR
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000206 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000207 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000208
Akira Hatanakae2489122011-04-15 21:51:11 +0000209 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000210 // TargetLowering Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +0000211 //===--------------------------------------------------------------------===//
Akira Hatanaka9c962c02012-10-30 20:16:31 +0000212 class MipsFunctionInfo;
Eric Christopherbf33a3c2014-07-02 23:18:40 +0000213 class MipsSubtarget;
Daniel Sanders2c6f4b42014-11-07 15:03:53 +0000214 class MipsCCState;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000215
Chris Lattner58e8be82009-08-13 05:41:27 +0000216 class MipsTargetLowering : public TargetLowering {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000217 bool isMicroMips;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000218 public:
Eric Christopherb1526602014-09-19 23:30:42 +0000219 explicit MipsTargetLowering(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000220 const MipsSubtarget &STI);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000221
Eric Christopherb1526602014-09-19 23:30:42 +0000222 static const MipsTargetLowering *create(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000223 const MipsSubtarget &STI);
Akira Hatanaka770f0642011-11-07 18:59:49 +0000224
Reed Kotler720c5ca2014-04-17 22:15:34 +0000225 /// createFastISel - This method returns a target specific FastISel object,
226 /// or null if the target does not support "fast" ISel.
227 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
228 const TargetLibraryInfo *libInfo) const override;
229
Mehdi Amini9639d652015-07-09 02:09:20 +0000230 MVT getScalarShiftAmountTy(const DataLayout &) const override {
231 return MVT::i32;
232 }
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000233
Craig Topper56c590a2014-04-29 07:58:02 +0000234 void LowerOperationWrapper(SDNode *N,
235 SmallVectorImpl<SDValue> &Results,
236 SelectionDAG &DAG) const override;
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000237
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000238 /// LowerOperation - Provide custom lowering hooks for some operations.
Craig Topper56c590a2014-04-29 07:58:02 +0000239 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000240
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000241 /// ReplaceNodeResults - Replace the results of node with an illegal result
242 /// type with new values built out of custom code.
243 ///
Craig Topper56c590a2014-04-29 07:58:02 +0000244 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
245 SelectionDAG &DAG) const override;
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000246
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000247 /// getTargetNodeName - This method returns the name of a target specific
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000248 // DAG node.
Craig Topper56c590a2014-04-29 07:58:02 +0000249 const char *getTargetNodeName(unsigned Opcode) const override;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000250
Scott Michela6729e82008-03-10 15:42:14 +0000251 /// getSetCCResultType - get the ISD::SETCC result ValueType
Mehdi Amini44ede332015-07-09 02:09:04 +0000252 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
253 EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000254
Craig Topper56c590a2014-04-29 07:58:02 +0000255 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000256
Craig Topper56c590a2014-04-29 07:58:02 +0000257 MachineBasicBlock *
258 EmitInstrWithCustomInserter(MachineInstr *MI,
259 MachineBasicBlock *MBB) const override;
Reed Kotler97f8e2f2013-01-28 02:46:49 +0000260
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000261 struct LTStr {
262 bool operator()(const char *S1, const char *S2) const {
263 return strcmp(S1, S2) < 0;
264 }
265 };
Reed Kotler5fdeb212012-12-15 00:20:05 +0000266
Daniel Sanders23e98772014-11-02 16:09:29 +0000267 void HandleByVal(CCState *, unsigned &, unsigned) const override;
268
Daniel Sanders1440bb22015-01-09 17:21:30 +0000269 unsigned getRegisterByName(const char* RegName, EVT VT) const override;
270
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000271 protected:
272 SDValue getGlobalReg(SelectionDAG &DAG, EVT Ty) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000273
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000274 // This method creates the following nodes, which are necessary for
275 // computing a local symbol's address:
276 //
277 // (add (load (wrapper $gp, %got(sym)), %lo(sym))
Daniel Sanders6dd72512014-03-26 13:59:42 +0000278 template <class NodeTy>
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000279 SDValue getAddrLocal(NodeTy *N, SDLoc DL, EVT Ty, SelectionDAG &DAG,
Daniel Sanders6dd72512014-03-26 13:59:42 +0000280 bool IsN32OrN64) const {
Daniel Sanders6dd72512014-03-26 13:59:42 +0000281 unsigned GOTFlag = IsN32OrN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000282 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
283 getTargetNode(N, Ty, DAG, GOTFlag));
284 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
285 MachinePointerInfo::getGOT(), false, false,
286 false, 0);
Daniel Sanders6dd72512014-03-26 13:59:42 +0000287 unsigned LoFlag = IsN32OrN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000288 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty,
289 getTargetNode(N, Ty, DAG, LoFlag));
290 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
291 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000292
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000293 // This method creates the following nodes, which are necessary for
294 // computing a global symbol's address:
295 //
296 // (load (wrapper $gp, %got(sym)))
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000297 template <class NodeTy>
298 SDValue getAddrGlobal(NodeTy *N, SDLoc DL, EVT Ty, SelectionDAG &DAG,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000299 unsigned Flag, SDValue Chain,
300 const MachinePointerInfo &PtrInfo) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000301 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
302 getTargetNode(N, Ty, DAG, Flag));
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000303 return DAG.getLoad(Ty, DL, Chain, Tgt, PtrInfo, false, false, false, 0);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000304 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000305
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000306 // This method creates the following nodes, which are necessary for
307 // computing a global symbol's address in large-GOT mode:
308 //
309 // (load (wrapper (add %hi(sym), $gp), %lo(sym)))
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000310 template <class NodeTy>
311 SDValue getAddrGlobalLargeGOT(NodeTy *N, SDLoc DL, EVT Ty,
312 SelectionDAG &DAG, unsigned HiFlag,
313 unsigned LoFlag, SDValue Chain,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000314 const MachinePointerInfo &PtrInfo) const {
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000315 SDValue Hi =
316 DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(N, Ty, DAG, HiFlag));
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000317 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
318 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
319 getTargetNode(N, Ty, DAG, LoFlag));
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000320 return DAG.getLoad(Ty, DL, Chain, Wrapper, PtrInfo, false, false, false,
321 0);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000322 }
323
324 // This method creates the following nodes, which are necessary for
325 // computing a symbol's address in non-PIC mode:
326 //
327 // (add %hi(sym), %lo(sym))
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000328 template <class NodeTy>
329 SDValue getAddrNonPIC(NodeTy *N, SDLoc DL, EVT Ty,
330 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000331 SDValue Hi = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_HI);
332 SDValue Lo = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_LO);
333 return DAG.getNode(ISD::ADD, DL, Ty,
334 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
335 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
336 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000337
Sasa Stankovicb38db1e2014-11-06 13:20:12 +0000338 // This method creates the following nodes, which are necessary for
339 // computing a symbol's address using gp-relative addressing:
340 //
341 // (add $gp, %gp_rel(sym))
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000342 template <class NodeTy>
343 SDValue getAddrGPRel(NodeTy *N, SDLoc DL, EVT Ty, SelectionDAG &DAG) const {
Sasa Stankovicb38db1e2014-11-06 13:20:12 +0000344 assert(Ty == MVT::i32);
345 SDValue GPRel = getTargetNode(N, Ty, DAG, MipsII::MO_GPREL);
346 return DAG.getNode(ISD::ADD, DL, Ty,
347 DAG.getRegister(Mips::GP, Ty),
348 DAG.getNode(MipsISD::GPRel, DL, DAG.getVTList(Ty),
349 GPRel));
350 }
351
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000352 /// This function fills Ops, which is the list of operands that will later
353 /// be used when a function call node is created. It also generates
354 /// copyToReg nodes to set up argument registers.
355 virtual void
356 getOpndList(SmallVectorImpl<SDValue> &Ops,
357 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
358 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
Sasa Stankovic7072a792014-10-01 08:22:21 +0000359 bool IsCallReloc, CallLoweringInfo &CLI, SDValue Callee,
360 SDValue Chain) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000361
Reed Kotler783c7942013-05-10 22:25:39 +0000362 protected:
Akira Hatanaka63791212013-09-07 00:52:30 +0000363 SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const;
364 SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const;
365
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000366 // Subtarget Info
Eric Christopher1c29a652014-07-18 22:55:25 +0000367 const MipsSubtarget &Subtarget;
Eric Christopher96e72c62015-01-29 23:27:36 +0000368 // Cache the ABI from the TargetMachine, we use it everywhere.
369 const MipsABIInfo &ABI;
Jia Liuf54f60f2012-02-28 07:46:26 +0000370
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000371 private:
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000372 // Create a TargetGlobalAddress node.
373 SDValue getTargetNode(GlobalAddressSDNode *N, EVT Ty, SelectionDAG &DAG,
374 unsigned Flag) const;
375
376 // Create a TargetExternalSymbol node.
377 SDValue getTargetNode(ExternalSymbolSDNode *N, EVT Ty, SelectionDAG &DAG,
378 unsigned Flag) const;
379
380 // Create a TargetBlockAddress node.
381 SDValue getTargetNode(BlockAddressSDNode *N, EVT Ty, SelectionDAG &DAG,
382 unsigned Flag) const;
383
384 // Create a TargetJumpTable node.
385 SDValue getTargetNode(JumpTableSDNode *N, EVT Ty, SelectionDAG &DAG,
386 unsigned Flag) const;
387
388 // Create a TargetConstantPool node.
389 SDValue getTargetNode(ConstantPoolSDNode *N, EVT Ty, SelectionDAG &DAG,
390 unsigned Flag) const;
Reed Kotler783c7942013-05-10 22:25:39 +0000391
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000392 // Lower Operand helpers
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000393 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000394 CallingConv::ID CallConv, bool isVarArg,
Daniel Sandersb3ca3382014-09-26 10:06:12 +0000395 const SmallVectorImpl<ISD::InputArg> &Ins, SDLoc dl,
396 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals,
397 TargetLowering::CallLoweringInfo &CLI) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000398
399 // Lower Operand specifics
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000400 SDValue lowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
401 SDValue lowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
402 SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
403 SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
404 SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
405 SDValue lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
406 SDValue lowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
407 SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const;
408 SDValue lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
409 SDValue lowerSETCC(SDValue Op, SelectionDAG &DAG) const;
410 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const;
Daniel Sanders2b553d42014-08-01 09:17:39 +0000411 SDValue lowerVAARG(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000412 SDValue lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
413 SDValue lowerFABS(SDValue Op, SelectionDAG &DAG) const;
414 SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
415 SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
416 SDValue lowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000417 SDValue lowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const;
418 SDValue lowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const;
419 SDValue lowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000420 bool IsSRA) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000421 SDValue lowerADD(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000422 SDValue lowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes4eed3af2008-06-06 00:58:26 +0000423
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000424 /// isEligibleForTailCallOptimization - Check whether the call is eligible
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000425 /// for tail call optimization.
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000426 virtual bool
Daniel Sanders23e98772014-11-02 16:09:29 +0000427 isEligibleForTailCallOptimization(const CCState &CCInfo,
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000428 unsigned NextStackOffset,
Daniel Sanders23e98772014-11-02 16:09:29 +0000429 const MipsFunctionInfo &FI) const = 0;
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000430
Akira Hatanaka25dad192012-10-27 00:10:18 +0000431 /// copyByValArg - Copy argument registers which were used to pass a byval
432 /// argument to the stack. Create a stack frame object for the byval
433 /// argument.
Daniel Sandersf43e6872014-11-01 18:44:56 +0000434 void copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
435 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka25dad192012-10-27 00:10:18 +0000436 SmallVectorImpl<SDValue> &InVals,
Daniel Sandersb315c8c2014-11-07 15:33:08 +0000437 const Argument *FuncArg, unsigned FirstReg,
438 unsigned LastReg, const CCValAssign &VA,
439 MipsCCState &State) const;
Akira Hatanaka25dad192012-10-27 00:10:18 +0000440
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000441 /// passByValArg - Pass a byval argument in registers or on stack.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000442 void passByValArg(SDValue Chain, SDLoc DL,
Daniel Sandersf43e6872014-11-01 18:44:56 +0000443 std::deque<std::pair<unsigned, SDValue>> &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +0000444 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000445 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Daniel Sandersb315c8c2014-11-07 15:33:08 +0000446 unsigned FirstReg, unsigned LastReg,
Daniel Sandersf43e6872014-11-01 18:44:56 +0000447 const ISD::ArgFlagsTy &Flags, bool isLittle,
448 const CCValAssign &VA) const;
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000449
Akira Hatanaka2a134022012-10-27 00:21:13 +0000450 /// writeVarArgRegs - Write variable function arguments passed in registers
451 /// to the stack. Also create a stack frame object for the first variable
452 /// argument.
Daniel Sandersb315c8c2014-11-07 15:33:08 +0000453 void writeVarArgRegs(std::vector<SDValue> &OutChains, SDValue Chain,
454 SDLoc DL, SelectionDAG &DAG, CCState &State) const;
Akira Hatanaka2a134022012-10-27 00:21:13 +0000455
Craig Topper56c590a2014-04-29 07:58:02 +0000456 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000457 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000458 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000459 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000460 SDLoc dl, SelectionDAG &DAG,
Craig Topper56c590a2014-04-29 07:58:02 +0000461 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000462
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000463 SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000464 SDValue Arg, SDLoc DL, bool IsTailCall,
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000465 SelectionDAG &DAG) const;
466
Craig Topper56c590a2014-04-29 07:58:02 +0000467 SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
468 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000469
Craig Topper56c590a2014-04-29 07:58:02 +0000470 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
471 bool isVarArg,
472 const SmallVectorImpl<ISD::OutputArg> &Outs,
473 LLVMContext &Context) const override;
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +0000474
Craig Topper56c590a2014-04-29 07:58:02 +0000475 SDValue LowerReturn(SDValue Chain,
476 CallingConv::ID CallConv, bool isVarArg,
477 const SmallVectorImpl<ISD::OutputArg> &Outs,
478 const SmallVectorImpl<SDValue> &OutVals,
479 SDLoc dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000480
Petar Jovanovic5b436222015-03-23 12:28:13 +0000481 bool shouldSignExtendTypeInLibCall(EVT Type, bool IsSigned) const override;
482
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000483 // Inline asm support
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000484 ConstraintType getConstraintType(StringRef Constraint) const override;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000485
Akira Hatanakae2489122011-04-15 21:51:11 +0000486 /// Examine constraint string and operand type and determine a weight value.
487 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000488 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper56c590a2014-04-29 07:58:02 +0000489 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000490
Akira Hatanaka7473b472013-08-14 00:21:25 +0000491 /// This function parses registers that appear in inline-asm constraints.
492 /// It returns pair (0, 0) on failure.
493 std::pair<unsigned, const TargetRegisterClass *>
Craig Topper6dc4a8bc2014-08-30 16:48:02 +0000494 parseRegForInlineAsmConstraint(StringRef C, MVT VT) const;
Akira Hatanaka7473b472013-08-14 00:21:25 +0000495
Eric Christopher11e4df72015-02-26 22:38:43 +0000496 std::pair<unsigned, const TargetRegisterClass *>
497 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000498 StringRef Constraint, MVT VT) const override;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000499
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000500 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
501 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
502 /// true it means one of the asm constraint of the inline asm instruction
503 /// being processed is 'm'.
Craig Topper56c590a2014-04-29 07:58:02 +0000504 void LowerAsmOperandForConstraint(SDValue Op,
505 std::string &Constraint,
506 std::vector<SDValue> &Ops,
507 SelectionDAG &DAG) const override;
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000508
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000509 unsigned
510 getInlineAsmMemConstraint(StringRef ConstraintCode) const override {
Daniel Sandersa73d8fe2015-03-24 11:26:34 +0000511 if (ConstraintCode == "R")
512 return InlineAsm::Constraint_R;
513 else if (ConstraintCode == "ZC")
514 return InlineAsm::Constraint_ZC;
515 return TargetLowering::getInlineAsmMemConstraint(ConstraintCode);
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000516 }
517
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +0000518 bool isLegalAddressingMode(const AddrMode &AM, Type *Ty,
519 unsigned AS) const override;
Akira Hatanakaef839192012-11-17 00:25:41 +0000520
Craig Topper56c590a2014-04-29 07:58:02 +0000521 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Evan Cheng16993aa2009-10-27 19:56:55 +0000522
Craig Topper56c590a2014-04-29 07:58:02 +0000523 EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
524 unsigned SrcAlign,
525 bool IsMemset, bool ZeroMemset,
526 bool MemcpyStrSrc,
527 MachineFunction &MF) const override;
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000528
Evan Cheng16993aa2009-10-27 19:56:55 +0000529 /// isFPImmLegal - Returns true if the target can instruction select the
530 /// specified FP immediate natively. If false, the legalizer will
531 /// materialize the FP immediate as a load from a constant pool.
Craig Topper56c590a2014-04-29 07:58:02 +0000532 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000533
Craig Topper56c590a2014-04-29 07:58:02 +0000534 unsigned getJumpTableEncoding() const override;
Eric Christopher824f42f2015-05-12 01:26:05 +0000535 bool useSoftFloat() const override;
Akira Hatanakaf0b08442012-02-03 04:33:00 +0000536
Daniel Sanders6a803f62014-06-16 13:13:03 +0000537 /// Emit a sign-extension using sll/sra, seb, or seh appropriately.
538 MachineBasicBlock *emitSignExtendToI32InReg(MachineInstr *MI,
539 MachineBasicBlock *BB,
540 unsigned Size, unsigned DstReg,
541 unsigned SrcRec) const;
542
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000543 MachineBasicBlock *emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000544 unsigned Size, unsigned BinOpcode, bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000545 MachineBasicBlock *emitAtomicBinaryPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000546 MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
547 bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000548 MachineBasicBlock *emitAtomicCmpSwap(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000549 MachineBasicBlock *BB, unsigned Size) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000550 MachineBasicBlock *emitAtomicCmpSwapPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000551 MachineBasicBlock *BB, unsigned Size) const;
Daniel Sanders0fa60412014-06-12 13:39:06 +0000552 MachineBasicBlock *emitSEL_D(MachineInstr *MI, MachineBasicBlock *BB) const;
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +0000553 MachineBasicBlock *emitPseudoSELECT(MachineInstr *MI,
554 MachineBasicBlock *BB, bool isFPCmp,
555 unsigned Opc) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000556 };
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000557
558 /// Create MipsTargetLowering objects.
Eric Christopher8924d272014-07-18 23:25:04 +0000559 const MipsTargetLowering *
Eric Christopherb1526602014-09-19 23:30:42 +0000560 createMips16TargetLowering(const MipsTargetMachine &TM,
561 const MipsSubtarget &STI);
Eric Christopher8924d272014-07-18 23:25:04 +0000562 const MipsTargetLowering *
Eric Christopherb1526602014-09-19 23:30:42 +0000563 createMipsSETargetLowering(const MipsTargetMachine &TM,
564 const MipsSubtarget &STI);
Reed Kotler720c5ca2014-04-17 22:15:34 +0000565
566 namespace Mips {
567 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
568 const TargetLibraryInfo *libInfo);
569 }
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000570}
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000571
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000572#endif