blob: c2158654f5e6821022745ec1424921a7929e3e59 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
15class AMDGPUInst <dag outs, dag ins, string asm, list<dag> pattern> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000016 field bit isRegisterLoad = 0;
17 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19 let Namespace = "AMDGPU";
20 let OutOperandList = outs;
21 let InOperandList = ins;
22 let AsmString = asm;
23 let Pattern = pattern;
24 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000025
Tom Stellard9d7ddd52014-11-14 14:08:00 +000026 let isCodeGenOnly = 1;
27
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000028 let TSFlags{63} = isRegisterLoad;
29 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000030}
31
32class AMDGPUShaderInst <dag outs, dag ins, string asm, list<dag> pattern>
33 : AMDGPUInst<outs, ins, asm, pattern> {
34
35 field bits<32> Inst = 0xffffffff;
36
37}
38
Matt Arsenaultf171cf22014-07-14 23:40:49 +000039def FP32Denormals : Predicate<"Subtarget.hasFP32Denormals()">;
40def FP64Denormals : Predicate<"Subtarget.hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000041def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000042
Tom Stellard75aadc22012-12-11 21:25:42 +000043def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
Tom Stellard81d871d2013-11-13 23:36:50 +000044def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000045
Tom Stellardb02094e2014-07-21 15:45:01 +000046let OperandType = "OPERAND_IMMEDIATE" in {
47
Matt Arsenault4d7d3832014-04-15 22:32:49 +000048def u32imm : Operand<i32> {
49 let PrintMethod = "printU32ImmOperand";
50}
51
52def u16imm : Operand<i16> {
53 let PrintMethod = "printU16ImmOperand";
54}
55
56def u8imm : Operand<i8> {
57 let PrintMethod = "printU8ImmOperand";
58}
59
Tom Stellardb02094e2014-07-21 15:45:01 +000060} // End OperandType = "OPERAND_IMMEDIATE"
61
Tom Stellardbc5b5372014-06-13 16:38:59 +000062//===--------------------------------------------------------------------===//
63// Custom Operands
64//===--------------------------------------------------------------------===//
65def brtarget : Operand<OtherVT>;
66
Tom Stellardc0845332013-11-22 23:07:58 +000067//===----------------------------------------------------------------------===//
68// PatLeafs for floating-point comparisons
69//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000070
Tom Stellard0351ea22013-09-28 02:50:50 +000071def COND_OEQ : PatLeaf <
72 (cond),
73 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
74>;
75
Tom Stellard0351ea22013-09-28 02:50:50 +000076def COND_OGT : PatLeaf <
77 (cond),
78 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
79>;
80
Tom Stellard0351ea22013-09-28 02:50:50 +000081def COND_OGE : PatLeaf <
82 (cond),
83 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
84>;
85
Tom Stellardc0845332013-11-22 23:07:58 +000086def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000087 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +000088 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +000089>;
90
Tom Stellardc0845332013-11-22 23:07:58 +000091def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000092 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +000093 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
94>;
95
96def COND_UNE : PatLeaf <
97 (cond),
98 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
99>;
100
101def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
102def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
103
104//===----------------------------------------------------------------------===//
105// PatLeafs for unsigned comparisons
106//===----------------------------------------------------------------------===//
107
108def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
109def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
110def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
111def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
112
113//===----------------------------------------------------------------------===//
114// PatLeafs for signed comparisons
115//===----------------------------------------------------------------------===//
116
117def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
118def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
119def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
120def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
121
122//===----------------------------------------------------------------------===//
123// PatLeafs for integer equality
124//===----------------------------------------------------------------------===//
125
126def COND_EQ : PatLeaf <
127 (cond),
128 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
129>;
130
131def COND_NE : PatLeaf <
132 (cond),
133 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000134>;
135
Christian Konigb19849a2013-02-21 15:17:04 +0000136def COND_NULL : PatLeaf <
137 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000138 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000139>;
140
Tom Stellard75aadc22012-12-11 21:25:42 +0000141//===----------------------------------------------------------------------===//
142// Load/Store Pattern Fragments
143//===----------------------------------------------------------------------===//
144
Tom Stellardb02094e2014-07-21 15:45:01 +0000145class PrivateMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
146 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS;
147}]>;
148
149class PrivateLoad <SDPatternOperator op> : PrivateMemOp <
150 (ops node:$ptr), (op node:$ptr)
151>;
152
153class PrivateStore <SDPatternOperator op> : PrivateMemOp <
154 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
155>;
156
157def extloadi8_private : PrivateLoad <extloadi8>;
158def sextloadi8_private : PrivateLoad <sextloadi8>;
159def extloadi16_private : PrivateLoad <extloadi16>;
160def sextloadi16_private : PrivateLoad <sextloadi16>;
161def load_private : PrivateLoad <load>;
162
163def truncstorei8_private : PrivateStore <truncstorei8>;
164def truncstorei16_private : PrivateStore <truncstorei16>;
165def store_private : PrivateStore <store>;
166
Tom Stellardbc5b5372014-06-13 16:38:59 +0000167def global_store : PatFrag<(ops node:$val, node:$ptr),
168 (store node:$val, node:$ptr), [{
169 return isGlobalStore(dyn_cast<StoreSDNode>(N));
170}]>;
171
172// Global address space loads
173def global_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
174 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
175}]>;
176
177// Constant address space loads
178def constant_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
179 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
180}]>;
181
Tom Stellard31209cc2013-07-15 19:00:09 +0000182def az_extload : PatFrag<(ops node:$ptr), (unindexedload node:$ptr), [{
183 LoadSDNode *L = cast<LoadSDNode>(N);
184 return L->getExtensionType() == ISD::ZEXTLOAD ||
185 L->getExtensionType() == ISD::EXTLOAD;
186}]>;
187
Tom Stellard33dd04b2013-07-23 01:47:52 +0000188def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
189 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
190}]>;
191
Tom Stellardc6f4a292013-08-26 15:05:59 +0000192def az_extloadi8_global : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
193 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
194}]>;
195
Tom Stellard9f950332013-07-23 01:48:35 +0000196def sextloadi8_global : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
Tom Stellard75aadc22012-12-11 21:25:42 +0000197 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
198}]>;
199
Matt Arsenault3f981402014-09-15 15:41:53 +0000200def az_extloadi8_flat : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
201 return isFlatLoad(dyn_cast<LoadSDNode>(N));
202}]>;
203
204def sextloadi8_flat : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
205 return isFlatLoad(dyn_cast<LoadSDNode>(N));
206}]>;
207
Tom Stellard33dd04b2013-07-23 01:47:52 +0000208def az_extloadi8_constant : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
Tom Stellard9f950332013-07-23 01:48:35 +0000209 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
210}]>;
211
212def sextloadi8_constant : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
213 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
214}]>;
215
Tom Stellardc6f4a292013-08-26 15:05:59 +0000216def az_extloadi8_local : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
217 return isLocalLoad(dyn_cast<LoadSDNode>(N));
218}]>;
219
220def sextloadi8_local : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
221 return isLocalLoad(dyn_cast<LoadSDNode>(N));
Tom Stellard33dd04b2013-07-23 01:47:52 +0000222}]>;
223
224def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
225 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
226}]>;
227
228def az_extloadi16_global : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
229 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
230}]>;
231
Tom Stellard9f950332013-07-23 01:48:35 +0000232def sextloadi16_global : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
Tom Stellard07a10a32013-06-03 17:39:43 +0000233 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
234}]>;
235
Matt Arsenault3f981402014-09-15 15:41:53 +0000236def az_extloadi16_flat : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
237 return isFlatLoad(dyn_cast<LoadSDNode>(N));
238}]>;
239
240def sextloadi16_flat : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
241 return isFlatLoad(dyn_cast<LoadSDNode>(N));
242}]>;
243
Tom Stellard9f950332013-07-23 01:48:35 +0000244def az_extloadi16_constant : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
245 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
246}]>;
247
248def sextloadi16_constant : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
249 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
250}]>;
251
Tom Stellardc6f4a292013-08-26 15:05:59 +0000252def az_extloadi16_local : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
253 return isLocalLoad(dyn_cast<LoadSDNode>(N));
254}]>;
255
256def sextloadi16_local : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
257 return isLocalLoad(dyn_cast<LoadSDNode>(N));
258}]>;
259
Tom Stellard31209cc2013-07-15 19:00:09 +0000260def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
261 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
262}]>;
263
264def az_extloadi32_global : PatFrag<(ops node:$ptr),
265 (az_extloadi32 node:$ptr), [{
266 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
267}]>;
268
Matt Arsenault3f981402014-09-15 15:41:53 +0000269def az_extloadi32_flat : PatFrag<(ops node:$ptr),
270 (az_extloadi32 node:$ptr), [{
271 return isFlatLoad(dyn_cast<LoadSDNode>(N));
272}]>;
273
Tom Stellard31209cc2013-07-15 19:00:09 +0000274def az_extloadi32_constant : PatFrag<(ops node:$ptr),
275 (az_extloadi32 node:$ptr), [{
276 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
277}]>;
278
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000279def truncstorei8_global : PatFrag<(ops node:$val, node:$ptr),
280 (truncstorei8 node:$val, node:$ptr), [{
281 return isGlobalStore(dyn_cast<StoreSDNode>(N));
282}]>;
283
284def truncstorei16_global : PatFrag<(ops node:$val, node:$ptr),
285 (truncstorei16 node:$val, node:$ptr), [{
286 return isGlobalStore(dyn_cast<StoreSDNode>(N));
287}]>;
288
Matt Arsenault3f981402014-09-15 15:41:53 +0000289def truncstorei8_flat : PatFrag<(ops node:$val, node:$ptr),
290 (truncstorei8 node:$val, node:$ptr), [{
291 return isFlatStore(dyn_cast<StoreSDNode>(N));
292}]>;
293
294def truncstorei16_flat : PatFrag<(ops node:$val, node:$ptr),
295 (truncstorei16 node:$val, node:$ptr), [{
296 return isFlatStore(dyn_cast<StoreSDNode>(N));
297}]>;
298
Tom Stellardc026e8b2013-06-28 15:47:08 +0000299def local_store : PatFrag<(ops node:$val, node:$ptr),
300 (store node:$val, node:$ptr), [{
Tom Stellardf3d166a2013-08-26 15:05:49 +0000301 return isLocalStore(dyn_cast<StoreSDNode>(N));
302}]>;
303
304def truncstorei8_local : PatFrag<(ops node:$val, node:$ptr),
305 (truncstorei8 node:$val, node:$ptr), [{
306 return isLocalStore(dyn_cast<StoreSDNode>(N));
307}]>;
308
309def truncstorei16_local : PatFrag<(ops node:$val, node:$ptr),
310 (truncstorei16 node:$val, node:$ptr), [{
311 return isLocalStore(dyn_cast<StoreSDNode>(N));
312}]>;
313
314def local_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
315 return isLocalLoad(dyn_cast<LoadSDNode>(N));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000316}]>;
317
Tom Stellardf3fc5552014-08-22 18:49:35 +0000318class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
319 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
320}]>;
321
322def local_load_aligned8bytes : Aligned8Bytes <
323 (ops node:$ptr), (local_load node:$ptr)
324>;
325
326def local_store_aligned8bytes : Aligned8Bytes <
327 (ops node:$val, node:$ptr), (local_store node:$val, node:$ptr)
328>;
Matt Arsenault72574102014-06-11 18:08:34 +0000329
330class local_binary_atomic_op<SDNode atomic_op> :
331 PatFrag<(ops node:$ptr, node:$value),
332 (atomic_op node:$ptr, node:$value), [{
333 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000334}]>;
335
Matt Arsenault72574102014-06-11 18:08:34 +0000336
337def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
338def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
339def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
340def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
341def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
342def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
343def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
344def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
345def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
346def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
347def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000348
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000349def mskor_global : PatFrag<(ops node:$val, node:$ptr),
350 (AMDGPUstore_mskor node:$val, node:$ptr), [{
351 return dyn_cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
352}]>;
353
Matt Arsenault3f981402014-09-15 15:41:53 +0000354
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000355def atomic_cmp_swap_32_local :
356 PatFrag<(ops node:$ptr, node:$cmp, node:$swap),
357 (atomic_cmp_swap node:$ptr, node:$cmp, node:$swap), [{
358 AtomicSDNode *AN = cast<AtomicSDNode>(N);
359 return AN->getMemoryVT() == MVT::i32 &&
360 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
361}]>;
362
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000363def atomic_cmp_swap_64_local :
364 PatFrag<(ops node:$ptr, node:$cmp, node:$swap),
365 (atomic_cmp_swap node:$ptr, node:$cmp, node:$swap), [{
366 AtomicSDNode *AN = cast<AtomicSDNode>(N);
367 return AN->getMemoryVT() == MVT::i64 &&
368 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
369}]>;
370
Matt Arsenault3f981402014-09-15 15:41:53 +0000371def flat_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
372 return isFlatLoad(dyn_cast<LoadSDNode>(N));
373}]>;
374
375def flat_store : PatFrag<(ops node:$val, node:$ptr),
376 (store node:$val, node:$ptr), [{
377 return isFlatStore(dyn_cast<StoreSDNode>(N));
378}]>;
379
380def mskor_flat : PatFrag<(ops node:$val, node:$ptr),
381 (AMDGPUstore_mskor node:$val, node:$ptr), [{
382 return dyn_cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::FLAT_ADDRESS;
383}]>;
384
Tom Stellard7980fc82014-09-25 18:30:26 +0000385class global_binary_atomic_op<SDNode atomic_op> : PatFrag<
386 (ops node:$ptr, node:$value),
387 (atomic_op node:$ptr, node:$value),
388 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]
389>;
390
Aaron Watry81144372014-10-17 23:33:03 +0000391def atomic_swap_global : global_binary_atomic_op<atomic_swap>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000392def atomic_add_global : global_binary_atomic_op<atomic_load_add>;
Aaron Watry62127802014-10-17 23:32:54 +0000393def atomic_and_global : global_binary_atomic_op<atomic_load_and>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000394def atomic_max_global : global_binary_atomic_op<atomic_load_max>;
Aaron Watry58c99922014-10-17 23:32:57 +0000395def atomic_min_global : global_binary_atomic_op<atomic_load_min>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000396def atomic_or_global : global_binary_atomic_op<atomic_load_or>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000397def atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000398def atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
Aaron Watry58c99922014-10-17 23:32:57 +0000399def atomic_umin_global : global_binary_atomic_op<atomic_load_umin>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000400def atomic_xor_global : global_binary_atomic_op<atomic_load_xor>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000401
Tom Stellardb4a313a2014-08-01 00:32:39 +0000402//===----------------------------------------------------------------------===//
403// Misc Pattern Fragments
404//===----------------------------------------------------------------------===//
405
406def fmad : PatFrag <
407 (ops node:$src0, node:$src1, node:$src2),
408 (fadd (fmul node:$src0, node:$src1), node:$src2)
409>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000410
Tom Stellard75aadc22012-12-11 21:25:42 +0000411class Constants {
412int TWO_PI = 0x40c90fdb;
413int PI = 0x40490fdb;
414int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000415int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000416int FP32_NEG_ONE = 0xbf800000;
417int FP32_ONE = 0x3f800000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000418}
419def CONST : Constants;
420
421def FP_ZERO : PatLeaf <
422 (fpimm),
423 [{return N->getValueAPF().isZero();}]
424>;
425
426def FP_ONE : PatLeaf <
427 (fpimm),
428 [{return N->isExactlyValue(1.0);}]
429>;
430
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000431let isCodeGenOnly = 1, isPseudo = 1 in {
432
433let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000434
435class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
436 (outs rc:$dst),
437 (ins rc:$src0),
438 "CLAMP $dst, $src0",
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000439 [(set f32:$dst, (AMDGPUclamp f32:$src0, (f32 FP_ZERO), (f32 FP_ONE)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000440>;
441
442class FABS <RegisterClass rc> : AMDGPUShaderInst <
443 (outs rc:$dst),
444 (ins rc:$src0),
445 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000446 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000447>;
448
449class FNEG <RegisterClass rc> : AMDGPUShaderInst <
450 (outs rc:$dst),
451 (ins rc:$src0),
452 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000453 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000454>;
455
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000456} // usesCustomInserter = 1
457
458multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
459 ComplexPattern addrPat> {
Tom Stellard81d871d2013-11-13 23:36:50 +0000460let UseNamedOperandTable = 1 in {
461
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000462 def RegisterLoad : AMDGPUShaderInst <
463 (outs dstClass:$dst),
464 (ins addrClass:$addr, i32imm:$chan),
465 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000466 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000467 > {
468 let isRegisterLoad = 1;
469 }
470
471 def RegisterStore : AMDGPUShaderInst <
472 (outs),
473 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
474 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000475 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000476 > {
477 let isRegisterStore = 1;
478 }
479}
Tom Stellard81d871d2013-11-13 23:36:50 +0000480}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000481
482} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000483
484/* Generic helper patterns for intrinsics */
485/* -------------------------------------- */
486
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000487class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
488 : Pat <
489 (fpow f32:$src0, f32:$src1),
490 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000491>;
492
493/* Other helper patterns */
494/* --------------------- */
495
496/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000497class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000498 SubRegIndex sub_reg>
499 : Pat<
500 (sub_type (vector_extract vec_type:$src, sub_idx)),
501 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000502>;
503
504/* Insert element pattern */
505class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000506 int sub_idx, SubRegIndex sub_reg>
507 : Pat <
508 (vector_insert vec_type:$vec, elem_type:$elem, sub_idx),
509 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000510>;
511
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000512// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
513// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000514// bitconvert pattern
515class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
516 (dt (bitconvert (st rc:$src0))),
517 (dt rc:$src0)
518>;
519
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000520// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
521// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000522class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
523 (vt (AMDGPUdwordaddr (vt rc:$addr))),
524 (vt rc:$addr)
525>;
526
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000527// BFI_INT patterns
528
Matt Arsenault7d858d82014-11-02 23:46:54 +0000529multiclass BFIPatterns <Instruction BFI_INT,
530 Instruction LoadImm32,
531 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000532 // Definition from ISA doc:
533 // (y & x) | (z & ~x)
534 def : Pat <
535 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
536 (BFI_INT $x, $y, $z)
537 >;
538
539 // SHA-256 Ch function
540 // z ^ (x & (y ^ z))
541 def : Pat <
542 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
543 (BFI_INT $x, $y, $z)
544 >;
545
Matt Arsenault6e439652014-06-10 19:00:20 +0000546 def : Pat <
547 (fcopysign f32:$src0, f32:$src1),
548 (BFI_INT (LoadImm32 0x7fffffff), $src0, $src1)
549 >;
550
551 def : Pat <
552 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000553 (REG_SEQUENCE RC64,
554 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Matt Arsenault6e439652014-06-10 19:00:20 +0000555 (BFI_INT (LoadImm32 0x7fffffff),
556 (i32 (EXTRACT_SUBREG $src0, sub1)),
557 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
558 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000559}
560
Tom Stellardeac65dd2013-05-03 17:21:20 +0000561// SHA-256 Ma patterns
562
563// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
564class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
565 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
566 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
567>;
568
Tom Stellard2b971eb2013-05-10 02:09:45 +0000569// Bitfield extract patterns
570
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000571/*
572
573XXX: The BFE pattern is not working correctly because the XForm is not being
574applied.
575
Tom Stellard2b971eb2013-05-10 02:09:45 +0000576def legalshift32 : ImmLeaf <i32, [{return Imm >=0 && Imm < 32;}]>;
577def bfemask : PatLeaf <(imm), [{return isMask_32(N->getZExtValue());}],
578 SDNodeXForm<imm, [{ return CurDAG->getTargetConstant(CountTrailingOnes_32(N->getZExtValue()), MVT::i32);}]>>;
579
580class BFEPattern <Instruction BFE> : Pat <
581 (and (srl i32:$x, legalshift32:$y), bfemask:$z),
582 (BFE $x, $y, $z)
583>;
584
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000585*/
586
Tom Stellard5643c4a2013-05-20 15:02:19 +0000587// rotr pattern
588class ROTRPattern <Instruction BIT_ALIGN> : Pat <
589 (rotr i32:$src0, i32:$src1),
590 (BIT_ALIGN $src0, $src0, $src1)
591>;
592
Tom Stellard41fc7852013-07-23 01:48:42 +0000593// 24-bit arithmetic patterns
594def umul24 : PatFrag <(ops node:$x, node:$y), (mul node:$x, node:$y)>;
595
596/*
597class UMUL24Pattern <Instruction UMUL24> : Pat <
598 (mul U24:$x, U24:$y),
599 (UMUL24 $x, $y)
600>;
601*/
602
Matt Arsenaulteb260202014-05-22 18:00:15 +0000603class IMad24Pat<Instruction Inst> : Pat <
604 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
605 (Inst $src0, $src1, $src2)
606>;
607
608class UMad24Pat<Instruction Inst> : Pat <
609 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
610 (Inst $src0, $src1, $src2)
611>;
612
Matt Arsenault493c5f12014-05-22 18:00:24 +0000613multiclass Expand24IBitOps<Instruction MulInst, Instruction AddInst> {
614 def _expand_imad24 : Pat <
615 (AMDGPUmad_i24 i32:$src0, i32:$src1, i32:$src2),
616 (AddInst (MulInst $src0, $src1), $src2)
617 >;
Matt Arsenaultf15a0562014-05-22 18:00:20 +0000618
Matt Arsenault493c5f12014-05-22 18:00:24 +0000619 def _expand_imul24 : Pat <
620 (AMDGPUmul_i24 i32:$src0, i32:$src1),
621 (MulInst $src0, $src1)
622 >;
623}
Matt Arsenaultf15a0562014-05-22 18:00:20 +0000624
Matt Arsenault493c5f12014-05-22 18:00:24 +0000625multiclass Expand24UBitOps<Instruction MulInst, Instruction AddInst> {
626 def _expand_umad24 : Pat <
627 (AMDGPUmad_u24 i32:$src0, i32:$src1, i32:$src2),
628 (AddInst (MulInst $src0, $src1), $src2)
629 >;
630
631 def _expand_umul24 : Pat <
632 (AMDGPUmul_u24 i32:$src0, i32:$src1),
633 (MulInst $src0, $src1)
634 >;
635}
Matt Arsenaulteb260202014-05-22 18:00:15 +0000636
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000637class RcpPat<Instruction RcpInst, ValueType vt> : Pat <
638 (fdiv FP_ONE, vt:$src),
639 (RcpInst $src)
640>;
641
Matt Arsenault257d48d2014-06-24 22:13:39 +0000642multiclass RsqPat<Instruction RsqInst, ValueType vt> {
643 def : Pat <
644 (fdiv FP_ONE, (fsqrt vt:$src)),
645 (RsqInst $src)
646 >;
647
648 def : Pat <
649 (AMDGPUrcp (fsqrt vt:$src)),
650 (RsqInst $src)
651 >;
652}
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000653
Tom Stellard75aadc22012-12-11 21:25:42 +0000654include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000655include "R700Instructions.td"
656include "EvergreenInstructions.td"
657include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000658
659include "SIInstrInfo.td"
660