blob: cf20baea5b42b201b464667418d30669a4fafd98 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkelbeb296b2013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendling77b13af2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Chris Lattnerd7495ae2006-03-31 05:13:27 +000034def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000035 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
36]>;
37
Chris Lattner9754d142006-04-18 17:59:36 +000038def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000039 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000040]>;
41
Dan Gohman48b185d2009-09-25 20:36:54 +000042def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkel31d29562013-03-28 19:25:55 +000043 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000044]>;
Dan Gohman48b185d2009-09-25 20:36:54 +000045def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkel31d29562013-03-28 19:25:55 +000046 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000047]>;
48
Evan Cheng32e376f2008-07-12 02:23:19 +000049def SDT_PPClarx : SDTypeProfile<1, 1, [
50 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000051]>;
Evan Cheng32e376f2008-07-12 02:23:19 +000052def SDT_PPCstcx : SDTypeProfile<0, 2, [
53 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000054]>;
55
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +000056def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
57 SDTCisPtrTy<0>, SDTCisVT<1, i32>
58]>;
59
Hal Finkel3ee2af72014-07-18 23:29:49 +000060def tocentry32 : Operand<iPTR> {
61 let MIOperandInfo = (ops i32imm:$imm);
62}
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000063
Chris Lattner27f53452006-03-01 05:50:56 +000064//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000065// PowerPC specific DAG Nodes.
66//
67
Hal Finkel2e103312013-04-03 04:01:11 +000068def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>;
69def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>;
70
Hal Finkelf6d45f22013-04-01 17:52:07 +000071def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
72def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
73def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
74def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000075def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
76def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000077def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
78def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnera348f552008-01-06 06:44:58 +000079def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
80 [SDNPHasChain, SDNPMayStore]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000081def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
82 [SDNPHasChain, SDNPMayLoad]>;
83def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkelbeb296b2013-03-31 10:12:51 +000084 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000085
Ulrich Weigand874fc622013-03-26 10:56:22 +000086// Extract FPSCR (not modeled at the DAG level).
87def PPCmffs : SDNode<"PPCISD::MFFS",
88 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
89
90// Perform FADD in round-to-zero mode.
91def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
92
Dale Johannesen666323e2007-10-10 01:01:31 +000093
Chris Lattner261009a2005-10-25 20:55:47 +000094def PPCfsel : SDNode<"PPCISD::FSEL",
95 // Type constraint for fsel.
96 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
97 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000098
Nate Begeman69caef22005-12-13 22:55:22 +000099def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
100def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000101def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman69caef22005-12-13 22:55:22 +0000102def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
103def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +0000104
Roman Divacky32143e22013-12-20 18:08:54 +0000105def PPCppc32GOT : SDNode<"PPCISD::PPC32_GOT", SDTIntLeaf, []>;
106
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000107def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
108def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
109 [SDNPMayLoad]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000110def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000111def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
112def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
113def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000114def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
115def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
116def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
117def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
118 [SDNPHasChain]>;
119def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000120
Chris Lattnera8713b12006-03-20 01:53:53 +0000121def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000122
Chris Lattnerfea33f72005-12-06 02:10:38 +0000123// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
124// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000125def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
126def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
127def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattnerfea33f72005-12-06 02:10:38 +0000128
Chris Lattnerf9797942005-12-04 19:01:59 +0000129// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +0000130def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000131 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +0000132def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000133 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000134
Chris Lattner3b587342006-06-27 18:36:44 +0000135def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000136def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
137 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
138 SDNPVariadic]>;
139def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
140 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
141 SDNPVariadic]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000142def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000143 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000144def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesena954e922012-08-24 14:43:27 +0000145 [SDNPHasChain, SDNPSideEffect,
146 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000147def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000148 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000149def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
150 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
151 SDNPVariadic]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000152
Chris Lattner9a249b02008-01-15 22:02:54 +0000153def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000154 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000155
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000156def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000157 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000158
Hal Finkel756810f2013-03-21 21:37:52 +0000159def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
160 SDTypeProfile<1, 1, [SDTCisInt<0>,
161 SDTCisPtrTy<1>]>,
162 [SDNPHasChain, SDNPSideEffect]>;
163def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
164 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
165 [SDNPHasChain, SDNPSideEffect]>;
166
Bill Schmidta87a7e22013-05-14 19:35:45 +0000167def SDT_PPCsc : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
168def PPCsc : SDNode<"PPCISD::SC", SDT_PPCsc,
169 [SDNPHasChain, SDNPSideEffect]>;
170
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000171def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000172def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000173
Chris Lattner9754d142006-04-18 17:59:36 +0000174def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000175 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner9754d142006-04-18 17:59:36 +0000176
Chris Lattner94de7bc2008-01-10 05:12:37 +0000177def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
178 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000179def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
180 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000181
Hal Finkel5ab37802012-08-28 02:10:27 +0000182// Instructions to set/unset CR bit 6 for SVR4 vararg calls
183def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
184 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
185def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
186 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
187
Evan Cheng32e376f2008-07-12 02:23:19 +0000188// Instructions to support atomic operations
Evan Cheng5102bd92008-04-19 02:30:38 +0000189def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
190 [SDNPHasChain, SDNPMayLoad]>;
191def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
192 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng51096af2008-04-19 01:30:48 +0000193
Bill Schmidt27917782013-02-21 17:12:27 +0000194// Instructions to support medium and large code model
Bill Schmidt34627e32012-11-27 17:35:46 +0000195def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
196def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
197def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
198
199
Jim Laskey48850c12006-11-16 22:43:37 +0000200// Instructions to support dynamic alloca.
201def SDTDynOp : SDTypeProfile<1, 2, []>;
202def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
203
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000204//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000205// PowerPC specific transformation functions and pattern fragments.
206//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000207
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000208def SHL32 : SDNodeXForm<imm, [{
209 // Transformation function: 31 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000210 return getI32Imm(31 - N->getZExtValue());
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000211}]>;
212
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000213def SRL32 : SDNodeXForm<imm, [{
214 // Transformation function: 32 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000215 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000216}]>;
217
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000218def LO16 : SDNodeXForm<imm, [{
219 // Transformation function: get the low 16 bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000220 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000221}]>;
222
223def HI16 : SDNodeXForm<imm, [{
224 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000225 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000226}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000227
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000228def HA16 : SDNodeXForm<imm, [{
229 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000230 signed int Val = N->getZExtValue();
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000231 return getI32Imm((Val - (signed short)Val) >> 16);
232}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000233def MB : SDNodeXForm<imm, [{
234 // Transformation function: get the start bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000235 unsigned mb = 0, me;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000236 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000237 return getI32Imm(mb);
238}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000239
Nate Begemand31efd12006-09-22 05:01:56 +0000240def ME : SDNodeXForm<imm, [{
241 // Transformation function: get the end bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000242 unsigned mb, me = 0;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000243 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000244 return getI32Imm(me);
245}]>;
246def maskimm32 : PatLeaf<(imm), [{
247 // maskImm predicate - True if immediate is a run of ones.
248 unsigned mb, me;
Owen Anderson9f944592009-08-11 20:47:22 +0000249 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +0000250 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000251 else
252 return false;
253}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000254
Bill Schmidtf88571e2013-05-22 20:09:24 +0000255def imm32SExt16 : Operand<i32>, ImmLeaf<i32, [{
256 // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit
257 // sign extended field. Used by instructions like 'addi'.
258 return (int32_t)Imm == (short)Imm;
259}]>;
260def imm64SExt16 : Operand<i64>, ImmLeaf<i64, [{
261 // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit
262 // sign extended field. Used by instructions like 'addi'.
263 return (int64_t)Imm == (short)Imm;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000264}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000265def immZExt16 : PatLeaf<(imm), [{
266 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
267 // field. Used by instructions like 'ori'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000268 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000269}], LO16>;
270
Chris Lattner7e742e42006-06-20 22:34:10 +0000271// imm16Shifted* - These match immediates where the low 16-bits are zero. There
272// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
273// identical in 32-bit mode, but in 64-bit mode, they return true if the
274// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
275// clear).
276def imm16ShiftedZExt : PatLeaf<(imm), [{
277 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
278 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000279 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner7e742e42006-06-20 22:34:10 +0000280}], HI16>;
281
282def imm16ShiftedSExt : PatLeaf<(imm), [{
283 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
284 // immediate are set. Used by instructions like 'addis'. Identical to
285 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000286 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson9f944592009-08-11 20:47:22 +0000287 if (N->getValueType(0) == MVT::i32)
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000288 return true;
289 // For 64-bit, make sure it is sext right.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000290 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000291}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000292
Hal Finkel940ab932014-02-28 00:27:01 +0000293def imm64ZExt32 : Operand<i64>, ImmLeaf<i64, [{
294 // imm64ZExt32 predicate - True if the i64 immediate fits in a 32-bit
295 // zero extended field.
296 return isUInt<32>(Imm);
297}]>;
298
Hal Finkelb09680b2013-03-18 23:00:58 +0000299// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000300// restricted memrix (4-aligned) constants are alignment sensitive. If these
Hal Finkelb09680b2013-03-18 23:00:58 +0000301// offsets are hidden behind TOC entries than the values of the lower-order
302// bits cannot be checked directly. As a result, we need to also incorporate
303// an alignment check into the relevant patterns.
304
305def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
306 return cast<LoadSDNode>(N)->getAlignment() >= 4;
307}]>;
308def aligned4store : PatFrag<(ops node:$val, node:$ptr),
309 (store node:$val, node:$ptr), [{
310 return cast<StoreSDNode>(N)->getAlignment() >= 4;
311}]>;
312def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
313 return cast<LoadSDNode>(N)->getAlignment() >= 4;
314}]>;
315def aligned4pre_store : PatFrag<
316 (ops node:$val, node:$base, node:$offset),
317 (pre_store node:$val, node:$base, node:$offset), [{
318 return cast<StoreSDNode>(N)->getAlignment() >= 4;
319}]>;
320
321def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
322 return cast<LoadSDNode>(N)->getAlignment() < 4;
323}]>;
324def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
325 (store node:$val, node:$ptr), [{
326 return cast<StoreSDNode>(N)->getAlignment() < 4;
327}]>;
328def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
329 return cast<LoadSDNode>(N)->getAlignment() < 4;
330}]>;
Chris Lattner2771e2c2006-03-25 06:12:06 +0000331
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000332//===----------------------------------------------------------------------===//
333// PowerPC Flag Definitions.
334
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000335class isPPC64 { bit PPC64 = 1; }
Hal Finkel1b58f332013-04-12 18:17:57 +0000336class isDOT { bit RC = 1; }
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000337
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000338class RegConstraint<string C> {
339 string Constraints = C;
340}
Chris Lattner57711562006-11-15 23:24:18 +0000341class NoEncode<string E> {
342 string DisableEncoding = E;
343}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000344
345
346//===----------------------------------------------------------------------===//
347// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000348
Ulrich Weigand136ac222013-04-26 16:53:15 +0000349// In the default PowerPC assembler syntax, registers are specified simply
350// by number, so they cannot be distinguished from immediate values (without
351// looking at the opcode). This means that the default operand matching logic
352// for the asm parser does not work, and we need to specify custom matchers.
353// Since those can only be specified with RegisterOperand classes and not
354// directly on the RegisterClass, all instructions patterns used by the asm
355// parser need to use a RegisterOperand (instead of a RegisterClass) for
356// all their register operands.
357// For this purpose, we define one RegisterOperand for each RegisterClass,
358// using the same name as the class, just in lower case.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000359
Ulrich Weigand640192d2013-05-03 19:49:39 +0000360def PPCRegGPRCAsmOperand : AsmOperandClass {
361 let Name = "RegGPRC"; let PredicateMethod = "isRegNumber";
362}
363def gprc : RegisterOperand<GPRC> {
364 let ParserMatchClass = PPCRegGPRCAsmOperand;
365}
366def PPCRegG8RCAsmOperand : AsmOperandClass {
367 let Name = "RegG8RC"; let PredicateMethod = "isRegNumber";
368}
369def g8rc : RegisterOperand<G8RC> {
370 let ParserMatchClass = PPCRegG8RCAsmOperand;
371}
372def PPCRegGPRCNoR0AsmOperand : AsmOperandClass {
373 let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber";
374}
375def gprc_nor0 : RegisterOperand<GPRC_NOR0> {
376 let ParserMatchClass = PPCRegGPRCNoR0AsmOperand;
377}
378def PPCRegG8RCNoX0AsmOperand : AsmOperandClass {
379 let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber";
380}
381def g8rc_nox0 : RegisterOperand<G8RC_NOX0> {
382 let ParserMatchClass = PPCRegG8RCNoX0AsmOperand;
383}
384def PPCRegF8RCAsmOperand : AsmOperandClass {
385 let Name = "RegF8RC"; let PredicateMethod = "isRegNumber";
386}
387def f8rc : RegisterOperand<F8RC> {
388 let ParserMatchClass = PPCRegF8RCAsmOperand;
389}
390def PPCRegF4RCAsmOperand : AsmOperandClass {
391 let Name = "RegF4RC"; let PredicateMethod = "isRegNumber";
392}
393def f4rc : RegisterOperand<F4RC> {
394 let ParserMatchClass = PPCRegF4RCAsmOperand;
395}
396def PPCRegVRRCAsmOperand : AsmOperandClass {
397 let Name = "RegVRRC"; let PredicateMethod = "isRegNumber";
398}
399def vrrc : RegisterOperand<VRRC> {
400 let ParserMatchClass = PPCRegVRRCAsmOperand;
401}
402def PPCRegCRBITRCAsmOperand : AsmOperandClass {
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000403 let Name = "RegCRBITRC"; let PredicateMethod = "isCRBitNumber";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000404}
405def crbitrc : RegisterOperand<CRBITRC> {
406 let ParserMatchClass = PPCRegCRBITRCAsmOperand;
407}
408def PPCRegCRRCAsmOperand : AsmOperandClass {
409 let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber";
410}
411def crrc : RegisterOperand<CRRC> {
412 let ParserMatchClass = PPCRegCRRCAsmOperand;
413}
414
Hal Finkel27774d92014-03-13 07:58:58 +0000415def PPCU2ImmAsmOperand : AsmOperandClass {
416 let Name = "U2Imm"; let PredicateMethod = "isU2Imm";
417 let RenderMethod = "addImmOperands";
418}
419def u2imm : Operand<i32> {
420 let PrintMethod = "printU2ImmOperand";
421 let ParserMatchClass = PPCU2ImmAsmOperand;
422}
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000423
424def PPCU4ImmAsmOperand : AsmOperandClass {
425 let Name = "U4Imm"; let PredicateMethod = "isU4Imm";
426 let RenderMethod = "addImmOperands";
427}
428def u4imm : Operand<i32> {
429 let PrintMethod = "printU4ImmOperand";
430 let ParserMatchClass = PPCU4ImmAsmOperand;
431}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000432def PPCS5ImmAsmOperand : AsmOperandClass {
433 let Name = "S5Imm"; let PredicateMethod = "isS5Imm";
434 let RenderMethod = "addImmOperands";
435}
Chris Lattner2771e2c2006-03-25 06:12:06 +0000436def s5imm : Operand<i32> {
437 let PrintMethod = "printS5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000438 let ParserMatchClass = PPCS5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000439 let DecoderMethod = "decodeSImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000440}
441def PPCU5ImmAsmOperand : AsmOperandClass {
442 let Name = "U5Imm"; let PredicateMethod = "isU5Imm";
443 let RenderMethod = "addImmOperands";
Chris Lattner2771e2c2006-03-25 06:12:06 +0000444}
Chris Lattnerf006d152005-09-14 20:53:05 +0000445def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000446 let PrintMethod = "printU5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000447 let ParserMatchClass = PPCU5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000448 let DecoderMethod = "decodeUImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000449}
450def PPCU6ImmAsmOperand : AsmOperandClass {
451 let Name = "U6Imm"; let PredicateMethod = "isU6Imm";
452 let RenderMethod = "addImmOperands";
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000453}
Chris Lattnerf006d152005-09-14 20:53:05 +0000454def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000455 let PrintMethod = "printU6ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000456 let ParserMatchClass = PPCU6ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000457 let DecoderMethod = "decodeUImmOperand<6>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000458}
459def PPCS16ImmAsmOperand : AsmOperandClass {
460 let Name = "S16Imm"; let PredicateMethod = "isS16Imm";
461 let RenderMethod = "addImmOperands";
Nate Begeman143cf942004-08-30 02:28:06 +0000462}
Chris Lattnerf006d152005-09-14 20:53:05 +0000463def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000464 let PrintMethod = "printS16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000465 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000466 let ParserMatchClass = PPCS16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000467 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000468}
469def PPCU16ImmAsmOperand : AsmOperandClass {
470 let Name = "U16Imm"; let PredicateMethod = "isU16Imm";
471 let RenderMethod = "addImmOperands";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000472}
Chris Lattnerf006d152005-09-14 20:53:05 +0000473def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000474 let PrintMethod = "printU16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000475 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000476 let ParserMatchClass = PPCU16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000477 let DecoderMethod = "decodeUImmOperand<16>";
Chris Lattner8a796852004-08-15 05:20:16 +0000478}
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000479def PPCS17ImmAsmOperand : AsmOperandClass {
480 let Name = "S17Imm"; let PredicateMethod = "isS17Imm";
481 let RenderMethod = "addImmOperands";
482}
483def s17imm : Operand<i32> {
484 // This operand type is used for addis/lis to allow the assembler parser
485 // to accept immediates in the range -65536..65535 for compatibility with
486 // the GNU assembler. The operand is treated as 16-bit otherwise.
487 let PrintMethod = "printS16ImmOperand";
488 let EncoderMethod = "getImm16Encoding";
489 let ParserMatchClass = PPCS17ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000490 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000491}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000492def PPCDirectBrAsmOperand : AsmOperandClass {
493 let Name = "DirectBr"; let PredicateMethod = "isDirectBr";
494 let RenderMethod = "addBranchTargetOperands";
495}
Chris Lattner0e3461e2010-11-15 06:09:35 +0000496def directbrtarget : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000497 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000498 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000499 let ParserMatchClass = PPCDirectBrAsmOperand;
500}
501def absdirectbrtarget : Operand<OtherVT> {
502 let PrintMethod = "printAbsBranchOperand";
503 let EncoderMethod = "getAbsDirectBrEncoding";
504 let ParserMatchClass = PPCDirectBrAsmOperand;
505}
506def PPCCondBrAsmOperand : AsmOperandClass {
507 let Name = "CondBr"; let PredicateMethod = "isCondBr";
508 let RenderMethod = "addBranchTargetOperands";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000509}
510def condbrtarget : Operand<OtherVT> {
Chris Lattnercfedba72010-11-16 01:45:05 +0000511 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000512 let EncoderMethod = "getCondBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000513 let ParserMatchClass = PPCCondBrAsmOperand;
514}
515def abscondbrtarget : Operand<OtherVT> {
516 let PrintMethod = "printAbsBranchOperand";
517 let EncoderMethod = "getAbsCondBrEncoding";
518 let ParserMatchClass = PPCCondBrAsmOperand;
Nate Begeman61738782004-09-02 08:13:00 +0000519}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000520def calltarget : Operand<iPTR> {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000521 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000522 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000523 let ParserMatchClass = PPCDirectBrAsmOperand;
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000524}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000525def abscalltarget : Operand<iPTR> {
526 let PrintMethod = "printAbsBranchOperand";
527 let EncoderMethod = "getAbsDirectBrEncoding";
528 let ParserMatchClass = PPCDirectBrAsmOperand;
Nate Begemana171f6b2005-11-16 00:48:01 +0000529}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000530def PPCCRBitMaskOperand : AsmOperandClass {
531 let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000532}
Nate Begeman8465fe82005-07-20 22:42:00 +0000533def crbitm: Operand<i8> {
534 let PrintMethod = "printcrbitm";
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000535 let EncoderMethod = "get_crbitm_encoding";
Hal Finkel23453472013-12-19 16:13:01 +0000536 let DecoderMethod = "decodeCRBitMOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000537 let ParserMatchClass = PPCCRBitMaskOperand;
Nate Begeman8465fe82005-07-20 22:42:00 +0000538}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000539// Address operands
Hal Finkel638a9fa2013-03-19 18:51:05 +0000540// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
Ulrich Weigand640192d2013-05-03 19:49:39 +0000541def PPCRegGxRCNoR0Operand : AsmOperandClass {
542 let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber";
543}
544def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> {
545 let ParserMatchClass = PPCRegGxRCNoR0Operand;
546}
547// A version of ptr_rc usable with the asm parser.
548def PPCRegGxRCOperand : AsmOperandClass {
549 let Name = "RegGxRC"; let PredicateMethod = "isRegNumber";
550}
551def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> {
552 let ParserMatchClass = PPCRegGxRCOperand;
553}
Hal Finkel638a9fa2013-03-19 18:51:05 +0000554
Ulrich Weigand640192d2013-05-03 19:49:39 +0000555def PPCDispRIOperand : AsmOperandClass {
556 let Name = "DispRI"; let PredicateMethod = "isS16Imm";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000557 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000558}
559def dispRI : Operand<iPTR> {
560 let ParserMatchClass = PPCDispRIOperand;
561}
562def PPCDispRIXOperand : AsmOperandClass {
563 let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000564 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000565}
566def dispRIX : Operand<iPTR> {
567 let ParserMatchClass = PPCDispRIXOperand;
568}
Ulrich Weigand4a083882013-03-26 10:55:45 +0000569
Chris Lattnera5190ae2006-06-16 21:01:35 +0000570def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000571 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000572 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000573 let EncoderMethod = "getMemRIEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000574 let DecoderMethod = "decodeMemRIOperands";
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000575}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000576def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000577 let PrintMethod = "printMemRegReg";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000578 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000579}
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000580def memrix : Operand<iPTR> { // memri where the imm is 4-aligned.
581 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000582 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000583 let EncoderMethod = "getMemRIXEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000584 let DecoderMethod = "decodeMemRIXOperands";
Chris Lattner4a66d692006-03-22 05:30:33 +0000585}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000586
Hal Finkel756810f2013-03-21 21:37:52 +0000587// A single-register address. This is used with the SjLj
588// pseudo-instructions.
589def memr : Operand<iPTR> {
590 let MIOperandInfo = (ops ptr_rc:$ptrreg);
591}
Roman Divacky32143e22013-12-20 18:08:54 +0000592def PPCTLSRegOperand : AsmOperandClass {
593 let Name = "TLSReg"; let PredicateMethod = "isTLSReg";
594 let RenderMethod = "addTLSRegOperands";
595}
596def tlsreg32 : Operand<i32> {
597 let EncoderMethod = "getTLSRegEncoding";
598 let ParserMatchClass = PPCTLSRegOperand;
599}
Hal Finkel7c8ae532014-07-25 17:47:22 +0000600def tlsgd32 : Operand<i32> {}
601def tlscall32 : Operand<i32> {
602 let PrintMethod = "printTLSCall";
603 let MIOperandInfo = (ops calltarget:$func, tlsgd32:$sym);
604 let EncoderMethod = "getTLSCallEncoding";
605}
Hal Finkel756810f2013-03-21 21:37:52 +0000606
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000607// PowerPC Predicate operand.
608def pred : Operand<OtherVT> {
Chris Lattner6be72602006-11-04 05:27:39 +0000609 let PrintMethod = "printPredicateOperand";
Ulrich Weigand136ac222013-04-26 16:53:15 +0000610 let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg);
Chris Lattner6be72602006-11-04 05:27:39 +0000611}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000612
Chris Lattner268d3582006-01-12 02:05:36 +0000613// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000614def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
615def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
616def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000617def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmX4", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000618
Hal Finkel756810f2013-03-21 21:37:52 +0000619// The address in a single register. This is used with the SjLj
620// pseudo-instructions.
621def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
622
Chris Lattner6f5840c2006-11-16 00:41:37 +0000623/// This is just the offset part of iaddr, used for preinc.
624def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000625
Evan Cheng3db275d2005-12-14 22:07:12 +0000626//===----------------------------------------------------------------------===//
627// PowerPC Instruction Predicate Definitions.
Eric Christopher1b8e7632014-05-22 01:07:24 +0000628def In32BitMode : Predicate<"!PPCSubTarget->isPPC64()">;
629def In64BitMode : Predicate<"PPCSubTarget->isPPC64()">;
630def IsBookE : Predicate<"PPCSubTarget->isBookE()">;
631def IsNotBookE : Predicate<"!PPCSubTarget->isBookE()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000632def IsPPC4xx : Predicate<"PPCSubTarget->isPPC4xx()">;
Joerg Sonnenberger74052102014-08-04 17:07:41 +0000633def IsPPC6xx : Predicate<"PPCSubTarget->isPPC6xx()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000634def IsE500 : Predicate<"PPCSubTarget->isE500()">;
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000635
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000636//===----------------------------------------------------------------------===//
Hal Finkel654d43b2013-04-12 02:18:09 +0000637// PowerPC Multiclass Definitions.
638
639multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
640 string asmbase, string asmstr, InstrItinClass itin,
641 list<dag> pattern> {
642 let BaseName = asmbase in {
643 def NAME : XForm_6<opcode, xo, OOL, IOL,
644 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
645 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000646 let Defs = [CR0] in
647 def o : XForm_6<opcode, xo, OOL, IOL,
648 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
649 []>, isDOT, RecFormRel;
650 }
651}
652
653multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
654 string asmbase, string asmstr, InstrItinClass itin,
655 list<dag> pattern> {
656 let BaseName = asmbase in {
657 let Defs = [CARRY] in
658 def NAME : XForm_6<opcode, xo, OOL, IOL,
659 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
660 pattern>, RecFormRel;
661 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000662 def o : XForm_6<opcode, xo, OOL, IOL,
663 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
664 []>, isDOT, RecFormRel;
665 }
666}
667
Hal Finkel1b58f332013-04-12 18:17:57 +0000668multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
669 string asmbase, string asmstr, InstrItinClass itin,
670 list<dag> pattern> {
671 let BaseName = asmbase in {
672 let Defs = [CARRY] in
673 def NAME : XForm_10<opcode, xo, OOL, IOL,
674 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
675 pattern>, RecFormRel;
676 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000677 def o : XForm_10<opcode, xo, OOL, IOL,
678 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
679 []>, isDOT, RecFormRel;
680 }
681}
682
683multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
684 string asmbase, string asmstr, InstrItinClass itin,
685 list<dag> pattern> {
686 let BaseName = asmbase in {
687 def NAME : XForm_11<opcode, xo, OOL, IOL,
688 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
689 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000690 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000691 def o : XForm_11<opcode, xo, OOL, IOL,
692 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
693 []>, isDOT, RecFormRel;
694 }
695}
696
697multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
698 string asmbase, string asmstr, InstrItinClass itin,
699 list<dag> pattern> {
700 let BaseName = asmbase in {
701 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
702 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
703 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000704 let Defs = [CR0] in
705 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
706 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
707 []>, isDOT, RecFormRel;
708 }
709}
710
711multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
712 string asmbase, string asmstr, InstrItinClass itin,
713 list<dag> pattern> {
714 let BaseName = asmbase in {
715 let Defs = [CARRY] in
716 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
717 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
718 pattern>, RecFormRel;
719 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000720 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
721 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
722 []>, isDOT, RecFormRel;
723 }
724}
725
726multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
727 string asmbase, string asmstr, InstrItinClass itin,
728 list<dag> pattern> {
729 let BaseName = asmbase in {
730 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
731 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
732 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000733 let Defs = [CR0] in
734 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
735 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
736 []>, isDOT, RecFormRel;
737 }
738}
739
740multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
741 string asmbase, string asmstr, InstrItinClass itin,
742 list<dag> pattern> {
743 let BaseName = asmbase in {
744 let Defs = [CARRY] in
745 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
746 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
747 pattern>, RecFormRel;
748 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000749 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
750 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
751 []>, isDOT, RecFormRel;
752 }
753}
754
755multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL,
756 string asmbase, string asmstr, InstrItinClass itin,
757 list<dag> pattern> {
758 let BaseName = asmbase in {
759 def NAME : MForm_2<opcode, OOL, IOL,
760 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
761 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000762 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000763 def o : MForm_2<opcode, OOL, IOL,
764 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
765 []>, isDOT, RecFormRel;
766 }
767}
768
769multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL,
770 string asmbase, string asmstr, InstrItinClass itin,
771 list<dag> pattern> {
772 let BaseName = asmbase in {
773 def NAME : MDForm_1<opcode, xo, OOL, IOL,
774 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
775 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000776 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000777 def o : MDForm_1<opcode, xo, OOL, IOL,
778 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
779 []>, isDOT, RecFormRel;
780 }
781}
782
Ulrich Weigandfa451ba2013-04-26 15:39:12 +0000783multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL,
784 string asmbase, string asmstr, InstrItinClass itin,
785 list<dag> pattern> {
786 let BaseName = asmbase in {
787 def NAME : MDSForm_1<opcode, xo, OOL, IOL,
788 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
789 pattern>, RecFormRel;
790 let Defs = [CR0] in
791 def o : MDSForm_1<opcode, xo, OOL, IOL,
792 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
793 []>, isDOT, RecFormRel;
794 }
795}
796
Hal Finkel1b58f332013-04-12 18:17:57 +0000797multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
798 string asmbase, string asmstr, InstrItinClass itin,
799 list<dag> pattern> {
Hal Finkel654d43b2013-04-12 02:18:09 +0000800 let BaseName = asmbase in {
Hal Finkel1b58f332013-04-12 18:17:57 +0000801 let Defs = [CARRY] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000802 def NAME : XSForm_1<opcode, xo, OOL, IOL,
803 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
804 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000805 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000806 def o : XSForm_1<opcode, xo, OOL, IOL,
807 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
808 []>, isDOT, RecFormRel;
809 }
810}
811
812multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
813 string asmbase, string asmstr, InstrItinClass itin,
814 list<dag> pattern> {
815 let BaseName = asmbase in {
816 def NAME : XForm_26<opcode, xo, OOL, IOL,
817 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
818 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000819 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000820 def o : XForm_26<opcode, xo, OOL, IOL,
821 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000822 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000823 }
824}
825
Hal Finkeldbc78e12013-08-19 05:01:02 +0000826multiclass XForm_28r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
827 string asmbase, string asmstr, InstrItinClass itin,
828 list<dag> pattern> {
829 let BaseName = asmbase in {
830 def NAME : XForm_28<opcode, xo, OOL, IOL,
831 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
832 pattern>, RecFormRel;
833 let Defs = [CR1] in
834 def o : XForm_28<opcode, xo, OOL, IOL,
835 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
836 []>, isDOT, RecFormRel;
837 }
838}
839
Hal Finkel654d43b2013-04-12 02:18:09 +0000840multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
841 string asmbase, string asmstr, InstrItinClass itin,
842 list<dag> pattern> {
843 let BaseName = asmbase in {
844 def NAME : AForm_1<opcode, xo, OOL, IOL,
845 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
846 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000847 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000848 def o : AForm_1<opcode, xo, OOL, IOL,
849 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000850 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000851 }
852}
853
854multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
855 string asmbase, string asmstr, InstrItinClass itin,
856 list<dag> pattern> {
857 let BaseName = asmbase in {
858 def NAME : AForm_2<opcode, xo, OOL, IOL,
859 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
860 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000861 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000862 def o : AForm_2<opcode, xo, OOL, IOL,
863 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000864 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000865 }
866}
867
868multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
869 string asmbase, string asmstr, InstrItinClass itin,
870 list<dag> pattern> {
871 let BaseName = asmbase in {
872 def NAME : AForm_3<opcode, xo, OOL, IOL,
873 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
874 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000875 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000876 def o : AForm_3<opcode, xo, OOL, IOL,
877 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000878 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000879 }
880}
881
882//===----------------------------------------------------------------------===//
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000883// PowerPC Instruction Definitions.
884
Misha Brukmane05203f2004-06-21 16:55:25 +0000885// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000886
Chris Lattner51348c52006-03-12 09:13:49 +0000887let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +0000888let Defs = [R1], Uses = [R1] in {
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000889def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattner27539552008-10-11 22:08:30 +0000890 [(callseq_start timm:$amt)]>;
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000891def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattner27539552008-10-11 22:08:30 +0000892 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000893}
Chris Lattner02e2c182006-03-13 21:52:10 +0000894
Ulrich Weigand136ac222013-04-26 16:53:15 +0000895def UPDATE_VRSAVE : Pseudo<(outs gprc:$rD), (ins gprc:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +0000896 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000897}
Jim Laskey48850c12006-11-16 22:43:37 +0000898
Evan Cheng3e18e502007-09-11 19:55:27 +0000899let Defs = [R1], Uses = [R1] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000900def DYNALLOC : Pseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000901 [(set i32:$result,
902 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000903
Dan Gohman453d64c2009-10-29 18:10:34 +0000904// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
905// instruction selection into a branch sequence.
906let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner51348c52006-03-12 09:13:49 +0000907 PPC970_Single = 1 in {
Hal Finkel3fa362a2013-03-27 05:57:58 +0000908 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
909 // because either operand might become the first operand in an isel, and
910 // that operand cannot be r0.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000911 def SELECT_CC_I4 : Pseudo<(outs gprc:$dst), (ins crrc:$cond,
912 gprc_nor0:$T, gprc_nor0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000913 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000914 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000915 def SELECT_CC_I8 : Pseudo<(outs g8rc:$dst), (ins crrc:$cond,
916 g8rc_nox0:$T, g8rc_nox0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000917 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000918 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000919 def SELECT_CC_F4 : Pseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000920 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000921 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000922 def SELECT_CC_F8 : Pseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000923 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000924 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000925 def SELECT_CC_VRRC: Pseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000926 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000927 []>;
Hal Finkel940ab932014-02-28 00:27:01 +0000928
929 // SELECT_* pseudo instructions, like SELECT_CC_* but taking condition
930 // register bit directly.
931 def SELECT_I4 : Pseudo<(outs gprc:$dst), (ins crbitrc:$cond,
932 gprc_nor0:$T, gprc_nor0:$F), "#SELECT_I4",
933 [(set i32:$dst, (select i1:$cond, i32:$T, i32:$F))]>;
934 def SELECT_I8 : Pseudo<(outs g8rc:$dst), (ins crbitrc:$cond,
935 g8rc_nox0:$T, g8rc_nox0:$F), "#SELECT_I8",
936 [(set i64:$dst, (select i1:$cond, i64:$T, i64:$F))]>;
937 def SELECT_F4 : Pseudo<(outs f4rc:$dst), (ins crbitrc:$cond,
938 f4rc:$T, f4rc:$F), "#SELECT_F4",
939 [(set f32:$dst, (select i1:$cond, f32:$T, f32:$F))]>;
940 def SELECT_F8 : Pseudo<(outs f8rc:$dst), (ins crbitrc:$cond,
941 f8rc:$T, f8rc:$F), "#SELECT_F8",
942 [(set f64:$dst, (select i1:$cond, f64:$T, f64:$F))]>;
943 def SELECT_VRRC: Pseudo<(outs vrrc:$dst), (ins crbitrc:$cond,
944 vrrc:$T, vrrc:$F), "#SELECT_VRRC",
945 [(set v4i32:$dst,
946 (select i1:$cond, v4i32:$T, v4i32:$F))]>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000947}
948
Bill Wendling632ea652008-03-03 22:19:16 +0000949// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
950// scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +0000951let mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000952def SPILL_CR : Pseudo<(outs), (ins crrc:$cond, memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000953 "#SPILL_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +0000954def SPILL_CRBIT : Pseudo<(outs), (ins crbitrc:$cond, memri:$F),
955 "#SPILL_CRBIT", []>;
956}
Bill Wendling632ea652008-03-03 22:19:16 +0000957
Hal Finkelbde7f8f2011-12-06 20:55:36 +0000958// RESTORE_CR - Indicate that we're restoring the CR register (previously
959// spilled), so we'll need to scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +0000960let mayLoad = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000961def RESTORE_CR : Pseudo<(outs crrc:$cond), (ins memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000962 "#RESTORE_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +0000963def RESTORE_CRBIT : Pseudo<(outs crbitrc:$cond), (ins memri:$F),
964 "#RESTORE_CRBIT", []>;
965}
Hal Finkelbde7f8f2011-12-06 20:55:36 +0000966
Evan Chengac1591b2007-07-21 00:34:19 +0000967let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000968 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +0000969 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB,
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000970 [(retflag)]>;
Hal Finkel500b0042013-04-10 06:42:34 +0000971 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in {
Hal Finkel3e5a3602013-11-27 23:26:09 +0000972 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
973 []>;
Hal Finkel500b0042013-04-10 06:42:34 +0000974
Hal Finkel940ab932014-02-28 00:27:01 +0000975 let isCodeGenOnly = 1 in {
976 def BCCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
977 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB,
978 []>;
979
980 def BCCTR : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi),
981 "bcctr 12, $bi, 0", IIC_BrB, []>;
982 def BCCTRn : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi),
983 "bcctr 4, $bi, 0", IIC_BrB, []>;
984 }
Hal Finkel500b0042013-04-10 06:42:34 +0000985 }
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000986}
987
Chris Lattner915fd0d2005-02-15 20:26:49 +0000988let Defs = [LR] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000989 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner51348c52006-03-12 09:13:49 +0000990 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +0000991
Evan Chengac1591b2007-07-21 00:34:19 +0000992let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +0000993 let isBarrier = 1 in {
Chris Lattner0e3461e2010-11-15 06:09:35 +0000994 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000995 "b $dst", IIC_BrB,
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000996 [(br bb:$dst)]>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000997 def BA : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000998 "ba $dst", IIC_BrB, []>;
Chris Lattnercf569172006-10-13 19:10:34 +0000999 }
Chris Lattner40565d72004-11-22 23:07:01 +00001000
Chris Lattnerbe9377a2006-11-17 22:37:34 +00001001 // BCC represents an arbitrary conditional branch on a predicate.
1002 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidt314c6c42012-10-05 15:16:11 +00001003 // a two-value operand where a dag node expects two operands. :(
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001004 let isCodeGenOnly = 1 in {
Will Schmidt314c6c42012-10-05 15:16:11 +00001005 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001006 "b${cond:cc}${cond:pm} ${cond:reg}, $dst"
Ulrich Weigand136ac222013-04-26 16:53:15 +00001007 /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001008 def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001009 "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001010
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001011 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel940ab932014-02-28 00:27:01 +00001012 def BCCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001013 "b${cond:cc}lr${cond:pm} ${cond:reg}", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001014 }
Hal Finkel5711eca2013-04-09 22:58:37 +00001015
Hal Finkel940ab932014-02-28 00:27:01 +00001016 let isCodeGenOnly = 1 in {
1017 let Pattern = [(brcond i1:$bi, bb:$dst)] in
1018 def BC : BForm_4<16, 12, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1019 "bc 12, $bi, $dst">;
1020
1021 let Pattern = [(brcond (not i1:$bi), bb:$dst)] in
1022 def BCn : BForm_4<16, 4, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1023 "bc 4, $bi, $dst">;
1024
1025 let isReturn = 1, Uses = [LR, RM] in
1026 def BCLR : XLForm_2_br2<19, 16, 12, 0, (outs), (ins crbitrc:$bi),
1027 "bclr 12, $bi, 0", IIC_BrB, []>;
1028 def BCLRn : XLForm_2_br2<19, 16, 4, 0, (outs), (ins crbitrc:$bi),
1029 "bclr 4, $bi, 0", IIC_BrB, []>;
1030 }
1031
Ulrich Weigand86247b62013-06-24 16:52:04 +00001032 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in {
1033 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001034 "bdzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001035 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001036 "bdnzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001037 def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001038 "bdzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001039 def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001040 "bdnzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001041 def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001042 "bdzlr-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001043 def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001044 "bdnzlr-", IIC_BrB, []>;
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001045 }
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001046
1047 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand01177182012-11-13 19:15:52 +00001048 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
1049 "bdz $dst">;
1050 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
1051 "bdnz $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001052 def BDZA : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst),
1053 "bdza $dst">;
1054 def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst),
1055 "bdnza $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001056 def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst),
1057 "bdz+ $dst">;
1058 def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst),
1059 "bdnz+ $dst">;
1060 def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst),
1061 "bdza+ $dst">;
1062 def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst),
1063 "bdnza+ $dst">;
1064 def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst),
1065 "bdz- $dst">;
1066 def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst),
1067 "bdnz- $dst">;
1068 def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst),
1069 "bdza- $dst">;
1070 def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst),
1071 "bdnza- $dst">;
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001072 }
Misha Brukman767fa112004-06-28 18:23:35 +00001073}
1074
Hal Finkele5680b32013-04-04 22:55:54 +00001075// The unconditional BCL used by the SjLj setjmp code.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001076let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001077 let Defs = [LR], Uses = [RM] in {
Hal Finkele5680b32013-04-04 22:55:54 +00001078 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
1079 "bcl 20, 31, $dst">;
Hal Finkel756810f2013-03-21 21:37:52 +00001080 }
1081}
1082
Roman Divackyef21be22012-03-06 16:41:49 +00001083let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukman0648a902004-06-30 22:00:45 +00001084 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001085 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001086 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001087 "bl $func", IIC_BrB, []>; // See Pat patterns below.
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001088 def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001089 "bla $func", IIC_BrB, [(PPCcall (i32 imm:$func))]>;
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00001090
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001091 let isCodeGenOnly = 1 in {
Hal Finkel7c8ae532014-07-25 17:47:22 +00001092 def BL_TLS : IForm<18, 0, 1, (outs), (ins tlscall32:$func),
1093 "bl $func", IIC_BrB, []>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001094 def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001095 "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001096 def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001097 "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">;
Hal Finkel940ab932014-02-28 00:27:01 +00001098
1099 def BCL : BForm_4<16, 12, 0, 1, (outs),
1100 (ins crbitrc:$bi, condbrtarget:$dst),
1101 "bcl 12, $bi, $dst">;
1102 def BCLn : BForm_4<16, 4, 0, 1, (outs),
1103 (ins crbitrc:$bi, condbrtarget:$dst),
1104 "bcl 4, $bi, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001105 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001106 }
1107 let Uses = [CTR, RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001108 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001109 "bctrl", IIC_BrB, [(PPCbctrl)]>,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001110 Requires<[In32BitMode]>;
Ulrich Weigandd0585d82013-04-17 17:19:05 +00001111
Hal Finkel940ab932014-02-28 00:27:01 +00001112 let isCodeGenOnly = 1 in {
1113 def BCCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
1114 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB,
1115 []>;
1116
1117 def BCCTRL : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi),
1118 "bcctrl 12, $bi, 0", IIC_BrB, []>;
1119 def BCCTRLn : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi),
1120 "bcctrl 4, $bi, 0", IIC_BrB, []>;
1121 }
Dale Johannesene395d782008-10-23 20:41:28 +00001122 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001123 let Uses = [LR, RM] in {
1124 def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001125 "blrl", IIC_BrB, []>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001126
Hal Finkel940ab932014-02-28 00:27:01 +00001127 let isCodeGenOnly = 1 in {
1128 def BCCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond),
1129 "b${cond:cc}lrl${cond:pm} ${cond:reg}", IIC_BrB,
1130 []>;
1131
1132 def BCLRL : XLForm_2_br2<19, 16, 12, 1, (outs), (ins crbitrc:$bi),
1133 "bclrl 12, $bi, 0", IIC_BrB, []>;
1134 def BCLRLn : XLForm_2_br2<19, 16, 4, 1, (outs), (ins crbitrc:$bi),
1135 "bclrl 4, $bi, 0", IIC_BrB, []>;
1136 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001137 }
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001138 let Defs = [CTR], Uses = [CTR, RM] in {
1139 def BDZL : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst),
1140 "bdzl $dst">;
1141 def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst),
1142 "bdnzl $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001143 def BDZLA : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst),
1144 "bdzla $dst">;
1145 def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst),
1146 "bdnzla $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001147 def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst),
1148 "bdzl+ $dst">;
1149 def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst),
1150 "bdnzl+ $dst">;
1151 def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst),
1152 "bdzla+ $dst">;
1153 def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst),
1154 "bdnzla+ $dst">;
1155 def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst),
1156 "bdzl- $dst">;
1157 def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst),
1158 "bdnzl- $dst">;
1159 def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst),
1160 "bdzla- $dst">;
1161 def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst),
1162 "bdnzla- $dst">;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001163 }
1164 let Defs = [CTR], Uses = [CTR, LR, RM] in {
1165 def BDZLRL : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001166 "bdzlrl", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001167 def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001168 "bdnzlrl", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001169 def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001170 "bdzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001171 def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001172 "bdnzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001173 def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001174 "bdzlrl-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001175 def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001176 "bdnzlrl-", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001177 }
Chris Lattner43df5b32007-02-25 05:34:32 +00001178}
1179
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001180let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001181def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001182 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001183 "#TC_RETURNd $dst $offset",
1184 []>;
1185
1186
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001187let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001188def TCRETURNai :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001189 "#TC_RETURNa $func $offset",
1190 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
1191
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001192let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001193def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001194 "#TC_RETURNr $dst $offset",
1195 []>;
1196
1197
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001198let isCodeGenOnly = 1 in {
1199
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001200let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001201 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001202def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1203 []>, Requires<[In32BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001204
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001205let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001206 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001207def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001208 "b $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001209 []>;
1210
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001211let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001212 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001213def TAILBA : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001214 "ba $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001215 []>;
1216
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001217}
1218
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001219let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel40f76d52013-07-17 05:35:44 +00001220 let Defs = [CTR] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001221 def EH_SjLj_SetJmp32 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
Hal Finkel756810f2013-03-21 21:37:52 +00001222 "#EH_SJLJ_SETJMP32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001223 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +00001224 Requires<[In32BitMode]>;
1225 let isTerminator = 1 in
1226 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
1227 "#EH_SJLJ_LONGJMP32",
1228 [(PPCeh_sjlj_longjmp addr:$buf)]>,
1229 Requires<[In32BitMode]>;
1230}
1231
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001232let isBranch = 1, isTerminator = 1 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001233 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
1234 "#EH_SjLj_Setup\t$dst", []>;
1235}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001236
Bill Schmidta87a7e22013-05-14 19:35:45 +00001237// System call.
1238let PPC970_Unit = 7 in {
1239 def SC : SCForm<17, 1, (outs), (ins i32imm:$lev),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001240 "sc $lev", IIC_BrB, [(PPCsc (i32 imm:$lev))]>;
Bill Schmidta87a7e22013-05-14 19:35:45 +00001241}
1242
Chris Lattnerc8587d42006-06-06 21:29:23 +00001243// DCB* instructions.
Hal Finkel3e5a3602013-11-27 23:26:09 +00001244def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst), "dcba $dst",
1245 IIC_LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001246 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001247def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst), "dcbf $dst",
1248 IIC_LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001249 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001250def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst), "dcbi $dst",
1251 IIC_LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001252 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001253def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst), "dcbst $dst",
1254 IIC_LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001255 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001256def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst), "dcbt $dst",
1257 IIC_LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001258 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001259def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst), "dcbtst $dst",
1260 IIC_LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001261 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001262def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst), "dcbz $dst",
1263 IIC_LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001264 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001265def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst), "dcbzl $dst",
1266 IIC_LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001267 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +00001268
Hal Finkel322e41a2012-04-01 20:08:17 +00001269def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
1270 (DCBT xoaddr:$dst)>;
1271
Evan Cheng32e376f2008-07-12 02:23:19 +00001272// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +00001273let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +00001274 let Defs = [CR0] in {
Dale Johannesena32affb2008-08-28 17:53:09 +00001275 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001276 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001277 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001278 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001279 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001280 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001281 def ATOMIC_LOAD_AND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001282 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001283 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001284 def ATOMIC_LOAD_OR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001285 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001286 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001287 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001288 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001289 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001290 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001291 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001292 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001293 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001294 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001295 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001296 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001297 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001298 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001299 def ATOMIC_LOAD_AND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001300 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001301 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001302 def ATOMIC_LOAD_OR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001303 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001304 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001305 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001306 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001307 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001308 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001309 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001310 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001311 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001312 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001313 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001314 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001315 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001316 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001317 def ATOMIC_LOAD_AND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001318 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001319 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001320 def ATOMIC_LOAD_OR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001321 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001322 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001323 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001324 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001325 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001326 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001327 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001328 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001329
Dale Johannesena32affb2008-08-28 17:53:09 +00001330 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001331 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001332 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001333 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001334 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001335 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001336 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001337 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001338 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001339
Dale Johannesena32affb2008-08-28 17:53:09 +00001340 def ATOMIC_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001341 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001342 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001343 def ATOMIC_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001344 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001345 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen765065c2008-08-25 21:09:52 +00001346 def ATOMIC_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001347 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001348 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001349 }
Evan Cheng51096af2008-04-19 01:30:48 +00001350}
1351
Evan Cheng32e376f2008-07-12 02:23:19 +00001352// Instructions to support atomic operations
Ulrich Weigand136ac222013-04-26 16:53:15 +00001353def LWARX : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001354 "lwarx $rD, $src", IIC_LdStLWARX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001355 [(set i32:$rD, (PPClarx xoaddr:$src))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001356
1357let Defs = [CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001358def STWCX : XForm_1<31, 150, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001359 "stwcx. $rS, $dst", IIC_LdStSTWCX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001360 [(PPCstcx i32:$rS, xoaddr:$dst)]>,
Evan Cheng32e376f2008-07-12 02:23:19 +00001361 isDOT;
1362
Dan Gohman30e3db22010-05-14 16:46:02 +00001363let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001364def TRAP : XForm_24<31, 4, (outs), (ins), "trap", IIC_LdStLoad, [(trap)]>;
Nate Begemanf69d13b2008-08-11 17:36:31 +00001365
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001366def TWI : DForm_base<3, (outs), (ins u5imm:$to, gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001367 "twi $to, $rA, $imm", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001368def TW : XForm_1<31, 4, (outs), (ins u5imm:$to, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001369 "tw $to, $rA, $rB", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001370def TDI : DForm_base<2, (outs), (ins u5imm:$to, g8rc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001371 "tdi $to, $rA, $imm", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001372def TD : XForm_1<31, 68, (outs), (ins u5imm:$to, g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001373 "td $to, $rA, $rB", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001374
Chris Lattnere79a4512006-11-14 19:19:53 +00001375//===----------------------------------------------------------------------===//
1376// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +00001377//
Chris Lattnere79a4512006-11-14 19:19:53 +00001378
Chris Lattner13969612006-11-15 02:43:19 +00001379// Unindexed (r+i) Loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001380let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001381def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001382 "lbz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001383 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001384def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001385 "lha $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001386 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001387 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001388def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001389 "lhz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001390 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001391def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001392 "lwz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001393 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001394
Ulrich Weigand136ac222013-04-26 16:53:15 +00001395def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001396 "lfs $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001397 [(set f32:$rD, (load iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001398def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001399 "lfd $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001400 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattnerce645542006-11-10 02:08:47 +00001401
Chris Lattnerce645542006-11-10 02:08:47 +00001402
Chris Lattner13969612006-11-15 02:43:19 +00001403// Unindexed (r+i) Loads with Update (preinc).
Hal Finkel6efd45e2013-04-07 05:46:58 +00001404let mayLoad = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001405def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001406 "lbzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001407 []>, RegConstraint<"$addr.reg = $ea_result">,
1408 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001409
Ulrich Weigand136ac222013-04-26 16:53:15 +00001410def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001411 "lhau $rD, $addr", IIC_LdStLHAU,
Chris Lattner57711562006-11-15 23:24:18 +00001412 []>, RegConstraint<"$addr.reg = $ea_result">,
1413 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001414
Ulrich Weigand136ac222013-04-26 16:53:15 +00001415def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001416 "lhzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001417 []>, RegConstraint<"$addr.reg = $ea_result">,
1418 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001419
Ulrich Weigand136ac222013-04-26 16:53:15 +00001420def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001421 "lwzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001422 []>, RegConstraint<"$addr.reg = $ea_result">,
1423 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001424
Ulrich Weigand136ac222013-04-26 16:53:15 +00001425def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001426 "lfsu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001427 []>, RegConstraint<"$addr.reg = $ea_result">,
1428 NoEncode<"$ea_result">;
1429
Ulrich Weigand136ac222013-04-26 16:53:15 +00001430def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001431 "lfdu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001432 []>, RegConstraint<"$addr.reg = $ea_result">,
1433 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +00001434
1435
1436// Indexed (r+r) Loads with Update (preinc).
Ulrich Weigand136ac222013-04-26 16:53:15 +00001437def LBZUX : XForm_1<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001438 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001439 "lbzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001440 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001441 NoEncode<"$ea_result">;
1442
Ulrich Weigand136ac222013-04-26 16:53:15 +00001443def LHAUX : XForm_1<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001444 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001445 "lhaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001446 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001447 NoEncode<"$ea_result">;
1448
Ulrich Weigand136ac222013-04-26 16:53:15 +00001449def LHZUX : XForm_1<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001450 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001451 "lhzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001452 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001453 NoEncode<"$ea_result">;
1454
Ulrich Weigand136ac222013-04-26 16:53:15 +00001455def LWZUX : XForm_1<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001456 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001457 "lwzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001458 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001459 NoEncode<"$ea_result">;
1460
Ulrich Weigand136ac222013-04-26 16:53:15 +00001461def LFSUX : XForm_1<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001462 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001463 "lfsux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001464 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001465 NoEncode<"$ea_result">;
1466
Ulrich Weigand136ac222013-04-26 16:53:15 +00001467def LFDUX : XForm_1<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001468 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001469 "lfdux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001470 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001471 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001472}
Dan Gohmanae3ba452008-12-03 02:30:17 +00001473}
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001474
Chris Lattner13969612006-11-15 02:43:19 +00001475// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +00001476//
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001477let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001478def LBZX : XForm_1<31, 87, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001479 "lbzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001480 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001481def LHAX : XForm_1<31, 343, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001482 "lhax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001483 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001484 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001485def LHZX : XForm_1<31, 279, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001486 "lhzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001487 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001488def LWZX : XForm_1<31, 23, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001489 "lwzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001490 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001491
1492
Ulrich Weigand136ac222013-04-26 16:53:15 +00001493def LHBRX : XForm_1<31, 790, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001494 "lhbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001495 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001496def LWBRX : XForm_1<31, 534, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001497 "lwbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001498 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001499
Ulrich Weigand136ac222013-04-26 16:53:15 +00001500def LFSX : XForm_25<31, 535, (outs f4rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001501 "lfsx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001502 [(set f32:$frD, (load xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001503def LFDX : XForm_25<31, 599, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001504 "lfdx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001505 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkelbeb296b2013-03-31 10:12:51 +00001506
Ulrich Weigand136ac222013-04-26 16:53:15 +00001507def LFIWAX : XForm_25<31, 855, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001508 "lfiwax $frD, $src", IIC_LdStLFD,
Hal Finkelbeb296b2013-03-31 10:12:51 +00001509 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001510def LFIWZX : XForm_25<31, 887, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001511 "lfiwzx $frD, $src", IIC_LdStLFD,
Hal Finkelf6d45f22013-04-01 17:52:07 +00001512 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001513}
1514
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001515// Load Multiple
1516def LMW : DForm_1<46, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001517 "lmw $rD, $src", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001518
Chris Lattnere79a4512006-11-14 19:19:53 +00001519//===----------------------------------------------------------------------===//
1520// PPC32 Store Instructions.
1521//
1522
Chris Lattner13969612006-11-15 02:43:19 +00001523// Unindexed (r+i) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001524let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001525def STB : DForm_1<38, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001526 "stb $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001527 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001528def STH : DForm_1<44, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001529 "sth $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001530 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001531def STW : DForm_1<36, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001532 "stw $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001533 [(store i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001534def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001535 "stfs $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001536 [(store f32:$rS, iaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001537def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001538 "stfd $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001539 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001540}
1541
Chris Lattner13969612006-11-15 02:43:19 +00001542// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigandd8501672013-03-19 19:52:04 +00001543let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001544def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001545 "stbu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001546 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001547def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001548 "sthu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001549 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001550def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001551 "stwu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001552 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001553def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001554 "stfsu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001555 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001556def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001557 "stfdu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001558 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +00001559}
1560
Ulrich Weigandd8501672013-03-19 19:52:04 +00001561// Patterns to match the pre-inc stores. We can't put the patterns on
1562// the instruction definitions directly as ISel wants the address base
1563// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001564def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1565 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
1566def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1567 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
1568def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1569 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
1570def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1571 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
1572def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1573 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattner13969612006-11-15 02:43:19 +00001574
Chris Lattnere79a4512006-11-14 19:19:53 +00001575// Indexed (r+r) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001576let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001577def STBX : XForm_8<31, 215, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001578 "stbx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001579 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001580 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001581def STHX : XForm_8<31, 407, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001582 "sthx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001583 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001584 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001585def STWX : XForm_8<31, 151, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001586 "stwx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001587 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001588 PPC970_DGroup_Cracked;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001589
Ulrich Weigand136ac222013-04-26 16:53:15 +00001590def STHBRX: XForm_8<31, 918, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001591 "sthbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001592 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001593 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001594def STWBRX: XForm_8<31, 662, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001595 "stwbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001596 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001597 PPC970_DGroup_Cracked;
1598
Ulrich Weigand136ac222013-04-26 16:53:15 +00001599def STFIWX: XForm_28<31, 983, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001600 "stfiwx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001601 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnera348f552008-01-06 06:44:58 +00001602
Ulrich Weigand136ac222013-04-26 16:53:15 +00001603def STFSX : XForm_28<31, 663, (outs), (ins f4rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001604 "stfsx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001605 [(store f32:$frS, xaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001606def STFDX : XForm_28<31, 727, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001607 "stfdx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001608 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001609}
1610
Ulrich Weigandd8501672013-03-19 19:52:04 +00001611// Indexed (r+r) Stores with Update (preinc).
1612let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001613def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001614 "stbux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001615 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001616 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001617def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001618 "sthux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001619 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001620 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001621def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001622 "stwux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001623 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001624 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001625def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001626 "stfsux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001627 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001628 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001629def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001630 "stfdux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001631 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001632 PPC970_DGroup_Cracked;
1633}
1634
1635// Patterns to match the pre-inc stores. We can't put the patterns on
1636// the instruction definitions directly as ISel wants the address base
1637// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001638def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1639 (STBUX $rS, $ptrreg, $ptroff)>;
1640def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1641 (STHUX $rS, $ptrreg, $ptroff)>;
1642def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1643 (STWUX $rS, $ptrreg, $ptroff)>;
1644def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1645 (STFSUX $rS, $ptrreg, $ptroff)>;
1646def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1647 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +00001648
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001649// Store Multiple
1650def STMW : DForm_1<47, (outs), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001651 "stmw $rS, $dst", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001652
Ulrich Weigand797f1a32013-07-01 16:37:52 +00001653def SYNC : XForm_24_sync<31, 598, (outs), (ins i32imm:$L),
Rafael Espindola28a85a82014-01-22 20:20:52 +00001654 "sync $L", IIC_LdStSync, []>, Requires<[IsNotBookE]>;
1655
1656let isCodeGenOnly = 1 in {
1657 def MSYNC : XForm_24_sync<31, 598, (outs), (ins),
1658 "msync", IIC_LdStSync, []>, Requires<[IsBookE]> {
1659 let L = 0;
1660 }
1661}
1662
1663def : Pat<(int_ppc_sync), (SYNC 0)>, Requires<[IsNotBookE]>;
1664def : Pat<(int_ppc_sync), (MSYNC)>, Requires<[IsBookE]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001665
1666//===----------------------------------------------------------------------===//
1667// PPC32 Arithmetic Instructions.
1668//
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001669
Chris Lattner51348c52006-03-12 09:13:49 +00001670let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand99485462013-05-23 22:48:06 +00001671def ADDI : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001672 "addi $rD, $rA, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001673 [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001674let BaseName = "addic" in {
1675let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001676def ADDIC : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001677 "addic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001678 [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>,
Hal Finkel654d43b2013-04-12 02:18:09 +00001679 RecFormRel, PPC970_DGroup_Cracked;
Hal Finkel1b58f332013-04-12 18:17:57 +00001680let Defs = [CARRY, CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001681def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001682 "addic. $rD, $rA, $imm", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001683 []>, isDOT, RecFormRel;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001684}
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001685def ADDIS : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001686 "addis $rD, $rA, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001687 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001688let isCodeGenOnly = 1 in
Ulrich Weigand99485462013-05-23 22:48:06 +00001689def LA : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001690 "la $rD, $sym($rA)", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001691 [(set i32:$rD, (add i32:$rA,
Chris Lattner4b11fa22005-11-17 17:52:01 +00001692 (PPClo tglobaladdr:$sym, 0)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001693def MULLI : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001694 "mulli $rD, $rA, $imm", IIC_IntMulLI,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001695 [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001696let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001697def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001698 "subfic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001699 [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001700
Hal Finkel686f2ee2012-08-28 02:10:33 +00001701let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Ulrich Weigand99485462013-05-23 22:48:06 +00001702 def LI : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001703 "li $rD, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001704 [(set i32:$rD, imm32SExt16:$imm)]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001705 def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001706 "lis $rD, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001707 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001708}
Chris Lattner51348c52006-03-12 09:13:49 +00001709}
Chris Lattnere79a4512006-11-14 19:19:53 +00001710
Chris Lattner51348c52006-03-12 09:13:49 +00001711let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel1b58f332013-04-12 18:17:57 +00001712let Defs = [CR0] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001713def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001714 "andi. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001715 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001716 isDOT;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001717def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001718 "andis. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001719 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001720 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +00001721}
Ulrich Weigand136ac222013-04-26 16:53:15 +00001722def ORI : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001723 "ori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001724 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001725def ORIS : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001726 "oris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001727 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001728def XORI : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001729 "xori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001730 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001731def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001732 "xoris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001733 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001734
Hal Finkel3e5a3602013-11-27 23:26:09 +00001735def NOP : DForm_4_zero<24, (outs), (ins), "nop", IIC_IntSimple,
Nate Begemanade6f9a2005-12-09 23:54:18 +00001736 []>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001737let isCodeGenOnly = 1 in {
1738// The POWER6 and POWER7 have special group-terminating nops.
1739def NOP_GT_PWR6 : DForm_4_fixedreg_zero<24, 1, (outs), (ins),
1740 "ori 1, 1, 0", IIC_IntSimple, []>;
1741def NOP_GT_PWR7 : DForm_4_fixedreg_zero<24, 2, (outs), (ins),
1742 "ori 2, 2, 0", IIC_IntSimple, []>;
1743}
1744
Hal Finkel95e6ea62013-04-15 02:37:46 +00001745let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001746 def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001747 "cmpwi $crD, $rA, $imm", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001748 def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001749 "cmplwi $dst, $src1, $src2", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001750}
Chris Lattner51348c52006-03-12 09:13:49 +00001751}
Nate Begeman4bfceb12004-09-04 05:00:00 +00001752
Hal Finkel654d43b2013-04-12 02:18:09 +00001753let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Hal Finkele01d3212014-03-24 15:07:28 +00001754let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001755defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001756 "nand", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001757 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001758defm AND : XForm_6r<31, 28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001759 "and", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001760 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001761} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001762defm ANDC : XForm_6r<31, 60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001763 "andc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001764 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001765let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001766defm OR : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001767 "or", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001768 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001769defm NOR : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001770 "nor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001771 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001772} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001773defm ORC : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001774 "orc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001775 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001776let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001777defm EQV : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001778 "eqv", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001779 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001780defm XOR : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001781 "xor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001782 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001783} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001784defm SLW : XForm_6r<31, 24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001785 "slw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001786 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001787defm SRW : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001788 "srw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001789 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001790defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001791 "sraw", "$rA, $rS, $rB", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001792 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001793}
Chris Lattnere79a4512006-11-14 19:19:53 +00001794
Chris Lattner51348c52006-03-12 09:13:49 +00001795let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel654d43b2013-04-12 02:18:09 +00001796let neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001797defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001798 "srawi", "$rA, $rS, $SH", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001799 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001800defm CNTLZW : XForm_11r<31, 26, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001801 "cntlzw", "$rA, $rS", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001802 [(set i32:$rA, (ctlz i32:$rS))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001803defm EXTSB : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001804 "extsb", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001805 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001806defm EXTSH : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001807 "extsh", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001808 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
1809}
Hal Finkel95e6ea62013-04-15 02:37:46 +00001810let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001811 def CMPW : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001812 "cmpw $crD, $rA, $rB", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001813 def CMPLW : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001814 "cmplw $crD, $rA, $rB", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001815}
Chris Lattner51348c52006-03-12 09:13:49 +00001816}
1817let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +00001818//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001819// "fcmpo $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001820let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001821 def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001822 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001823 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001824 def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001825 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001826}
Chris Lattnere79a4512006-11-14 19:19:53 +00001827
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001828let Uses = [RM] in {
Hal Finkel654d43b2013-04-12 02:18:09 +00001829 let neverHasSideEffects = 1 in {
David Majnemer6ad26d32013-09-26 04:11:24 +00001830 defm FCTIW : XForm_26r<63, 14, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001831 "fctiw", "$frD, $frB", IIC_FPGeneral,
David Majnemer08249a32013-09-26 05:22:11 +00001832 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001833 defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001834 "fctiwz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001835 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001836
Ulrich Weigand136ac222013-04-26 16:53:15 +00001837 defm FRSP : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001838 "frsp", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001839 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001840
Hal Finkelb4b99e52013-12-17 23:05:18 +00001841 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001842 defm FRIND : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001843 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001844 [(set f64:$frD, (frnd f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001845 defm FRINS : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001846 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001847 [(set f32:$frD, (frnd f32:$frB))]>;
Hal Finkelf8ac57e2013-03-29 19:41:55 +00001848 }
1849
Hal Finkel654d43b2013-04-12 02:18:09 +00001850 let neverHasSideEffects = 1 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +00001851 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001852 defm FRIPD : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001853 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001854 [(set f64:$frD, (fceil f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001855 defm FRIPS : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001856 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001857 [(set f32:$frD, (fceil f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001858 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001859 defm FRIZD : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001860 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001861 [(set f64:$frD, (ftrunc f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001862 defm FRIZS : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001863 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001864 [(set f32:$frD, (ftrunc f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001865 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001866 defm FRIMD : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001867 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001868 [(set f64:$frD, (ffloor f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001869 defm FRIMS : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001870 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001871 [(set f32:$frD, (ffloor f32:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001872
Ulrich Weigand136ac222013-04-26 16:53:15 +00001873 defm FSQRT : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00001874 "fsqrt", "$frD, $frB", IIC_FPSqrtD,
Hal Finkel654d43b2013-04-12 02:18:09 +00001875 [(set f64:$frD, (fsqrt f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001876 defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00001877 "fsqrts", "$frD, $frB", IIC_FPSqrtS,
Hal Finkel654d43b2013-04-12 02:18:09 +00001878 [(set f32:$frD, (fsqrt f32:$frB))]>;
1879 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001880 }
Chris Lattner51348c52006-03-12 09:13:49 +00001881}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001882
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00001883/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +00001884/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +00001885/// that they will fill slots (which could cause the load of a LSU reject to
1886/// sneak into a d-group with a store).
Hal Finkel94072b92013-04-07 04:56:16 +00001887let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001888defm FMR : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001889 "fmr", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001890 []>, // (set f32:$frD, f32:$frB)
1891 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001892
Hal Finkel654d43b2013-04-12 02:18:09 +00001893let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001894// These are artificially split into two different forms, for 4/8 byte FP.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001895defm FABSS : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001896 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001897 [(set f32:$frD, (fabs f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001898let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001899defm FABSD : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001900 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001901 [(set f64:$frD, (fabs f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001902defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001903 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001904 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001905let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001906defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001907 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001908 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001909defm FNEGS : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001910 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001911 [(set f32:$frD, (fneg f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001912let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001913defm FNEGD : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001914 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001915 [(set f64:$frD, (fneg f64:$frB))]>;
Hal Finkel2e103312013-04-03 04:01:11 +00001916
Hal Finkeldbc78e12013-08-19 05:01:02 +00001917defm FCPSGNS : XForm_28r<63, 8, (outs f4rc:$frD), (ins f4rc:$frA, f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001918 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00001919 [(set f32:$frD, (fcopysign f32:$frB, f32:$frA))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001920let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkeldbc78e12013-08-19 05:01:02 +00001921defm FCPSGND : XForm_28r<63, 8, (outs f8rc:$frD), (ins f8rc:$frA, f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001922 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00001923 [(set f64:$frD, (fcopysign f64:$frB, f64:$frA))]>;
1924
Hal Finkel2e103312013-04-03 04:01:11 +00001925// Reciprocal estimates.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001926defm FRE : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001927 "fre", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001928 [(set f64:$frD, (PPCfre f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001929defm FRES : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001930 "fres", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001931 [(set f32:$frD, (PPCfre f32:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001932defm FRSQRTE : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001933 "frsqrte", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001934 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001935defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001936 "frsqrtes", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001937 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00001938}
Nate Begeman6cdbd222004-08-29 22:45:13 +00001939
Nate Begeman143cf942004-08-30 02:28:06 +00001940// XL-Form instructions. condition register logical ops.
1941//
Hal Finkel933e8f02013-04-07 05:16:57 +00001942let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001943def MCRF : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001944 "mcrf $BF, $BFA", IIC_BrMCR>,
Chris Lattner51348c52006-03-12 09:13:49 +00001945 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00001946
Hal Finkele01d3212014-03-24 15:07:28 +00001947let isCommutable = 1 in {
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001948def CRAND : XLForm_1<19, 257, (outs crbitrc:$CRD),
1949 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001950 "crand $CRD, $CRA, $CRB", IIC_BrCR,
1951 [(set i1:$CRD, (and i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001952
1953def CRNAND : XLForm_1<19, 225, (outs crbitrc:$CRD),
1954 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001955 "crnand $CRD, $CRA, $CRB", IIC_BrCR,
1956 [(set i1:$CRD, (not (and i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001957
1958def CROR : XLForm_1<19, 449, (outs crbitrc:$CRD),
1959 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001960 "cror $CRD, $CRA, $CRB", IIC_BrCR,
1961 [(set i1:$CRD, (or i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001962
1963def CRXOR : XLForm_1<19, 193, (outs crbitrc:$CRD),
1964 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001965 "crxor $CRD, $CRA, $CRB", IIC_BrCR,
1966 [(set i1:$CRD, (xor i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001967
1968def CRNOR : XLForm_1<19, 33, (outs crbitrc:$CRD),
1969 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001970 "crnor $CRD, $CRA, $CRB", IIC_BrCR,
1971 [(set i1:$CRD, (not (or i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001972
Ulrich Weigand136ac222013-04-26 16:53:15 +00001973def CREQV : XLForm_1<19, 289, (outs crbitrc:$CRD),
1974 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001975 "creqv $CRD, $CRA, $CRB", IIC_BrCR,
1976 [(set i1:$CRD, (not (xor i1:$CRA, i1:$CRB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001977} // isCommutable
Chris Lattner43df5b32007-02-25 05:34:32 +00001978
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001979def CRANDC : XLForm_1<19, 129, (outs crbitrc:$CRD),
Ulrich Weigand136ac222013-04-26 16:53:15 +00001980 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001981 "crandc $CRD, $CRA, $CRB", IIC_BrCR,
1982 [(set i1:$CRD, (and i1:$CRA, (not i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001983
1984def CRORC : XLForm_1<19, 417, (outs crbitrc:$CRD),
1985 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001986 "crorc $CRD, $CRA, $CRB", IIC_BrCR,
1987 [(set i1:$CRD, (or i1:$CRA, (not i1:$CRB)))]>;
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +00001988
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001989let isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001990def CRSET : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001991 "creqv $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00001992 [(set i1:$dst, 1)]>;
Chris Lattner43df5b32007-02-25 05:34:32 +00001993
Ulrich Weigand136ac222013-04-26 16:53:15 +00001994def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001995 "crxor $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00001996 [(set i1:$dst, 0)]>;
Roman Divacky71038e72011-08-30 17:04:16 +00001997
Hal Finkel5ab37802012-08-28 02:10:27 +00001998let Defs = [CR1EQ], CRD = 6 in {
1999def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002000 "creqv 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002001 [(PPCcr6set)]>;
2002
2003def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002004 "crxor 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002005 [(PPCcr6unset)]>;
2006}
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002007}
Hal Finkel5ab37802012-08-28 02:10:27 +00002008
Chris Lattner51348c52006-03-12 09:13:49 +00002009// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +00002010//
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002011
2012def MFSPR : XFXForm_1<31, 339, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002013 "mfspr $RT, $SPR", IIC_SprMFSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002014def MTSPR : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, gprc:$RT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002015 "mtspr $SPR, $RT", IIC_SprMTSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002016
Ulrich Weigande840ee22013-07-08 15:20:38 +00002017def MFTB : XFXForm_1<31, 371, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002018 "mftb $RT, $SPR", IIC_SprMFTB>, Deprecated<DeprecatedMFTB>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00002019
Dale Johannesene395d782008-10-23 20:41:28 +00002020let Uses = [CTR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002021def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002022 "mfctr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002023 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002024}
Ulrich Weigandc8868102013-03-25 19:05:30 +00002025let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002026def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002027 "mtctr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002028 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002029}
Hal Finkel25c19922013-05-15 21:37:41 +00002030let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in {
2031let Pattern = [(int_ppc_mtctr i32:$rS)] in
Hal Finkel0859ef22013-05-20 16:08:37 +00002032def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002033 "mtctr $rS", IIC_SprMTSPR>,
Hal Finkel0859ef22013-05-20 16:08:37 +00002034 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel25c19922013-05-15 21:37:41 +00002035}
Chris Lattner02e2c182006-03-13 21:52:10 +00002036
Dale Johannesene395d782008-10-23 20:41:28 +00002037let Defs = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002038def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002039 "mtlr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002040 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002041}
2042let Uses = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002043def MFLR : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002044 "mflr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002045 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002046}
Chris Lattner02e2c182006-03-13 21:52:10 +00002047
Hal Finkela1431df2013-03-21 19:03:21 +00002048let isCodeGenOnly = 1 in {
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002049 // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed
2050 // like a GPR on the PPC970. As such, copies in and out have the same
2051 // performance characteristics as an OR instruction.
2052 def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002053 "mtspr 256, $rS", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002054 PPC970_DGroup_Single, PPC970_Unit_FXU;
2055 def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002056 "mfspr $rT, 256", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002057 PPC970_DGroup_First, PPC970_Unit_FXU;
2058
Hal Finkela1431df2013-03-21 19:03:21 +00002059 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002060 (outs VRSAVERC:$reg), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002061 "mtspr 256, $rS", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002062 PPC970_DGroup_Single, PPC970_Unit_FXU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002063 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT),
Hal Finkela1431df2013-03-21 19:03:21 +00002064 (ins VRSAVERC:$reg),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002065 "mfspr $rT, 256", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002066 PPC970_DGroup_First, PPC970_Unit_FXU;
2067}
2068
2069// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
2070// so we'll need to scavenge a register for it.
2071let mayStore = 1 in
2072def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
2073 "#SPILL_VRSAVE", []>;
2074
2075// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
2076// spilled), so we'll need to scavenge a register for it.
2077let mayLoad = 1 in
2078def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
2079 "#RESTORE_VRSAVE", []>;
2080
Hal Finkelb47a69a2013-04-07 14:33:13 +00002081let neverHasSideEffects = 1 in {
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002082def MTOCRF: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins gprc:$ST),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002083 "mtocrf $FXM, $ST", IIC_BrMCRX>,
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002084 PPC970_DGroup_First, PPC970_Unit_CRU;
2085
2086def MTCRF : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002087 "mtcrf $FXM, $rS", IIC_BrMCRX>,
Chris Lattner51348c52006-03-12 09:13:49 +00002088 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesend7d66382010-05-20 17:48:26 +00002089
Hal Finkel7fe6a532013-09-12 05:24:49 +00002090let hasExtraSrcRegAllocReq = 1 in // to enable post-ra anti-dep breaking.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002091def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
Hal Finkel46402a42013-11-30 20:41:13 +00002092 "mfocrf $rT, $FXM", IIC_SprMFCRF>,
Chris Lattner51348c52006-03-12 09:13:49 +00002093 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +00002094
Ulrich Weigand136ac222013-04-26 16:53:15 +00002095def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002096 "mfcr $rT", IIC_SprMFCR>,
Hal Finkelb47a69a2013-04-07 14:33:13 +00002097 PPC970_MicroCode, PPC970_Unit_CRU;
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00002098} // neverHasSideEffects = 1
Nate Begeman143cf942004-08-30 02:28:06 +00002099
Ulrich Weigand874fc622013-03-26 10:56:22 +00002100// Pseudo instruction to perform FADD in round-to-zero mode.
2101let usesCustomInserter = 1, Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002102 def FADDrtz: Pseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "",
Ulrich Weigand874fc622013-03-26 10:56:22 +00002103 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
2104}
Dale Johannesen666323e2007-10-10 01:01:31 +00002105
Ulrich Weigand874fc622013-03-26 10:56:22 +00002106// The above pseudo gets expanded to make use of the following instructions
2107// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002108let Uses = [RM], Defs = [RM] in {
2109 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002110 "mtfsb0 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002111 PPC970_DGroup_Single, PPC970_Unit_FPU;
2112 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002113 "mtfsb1 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002114 PPC970_DGroup_Single, PPC970_Unit_FPU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002115 def MTFSF : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002116 "mtfsf $FM, $rT", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002117 PPC970_DGroup_Single, PPC970_Unit_FPU;
2118}
2119let Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002120 def MFFS : XForm_42<63, 583, (outs f8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002121 "mffs $rT", IIC_IntMFFS,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002122 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002123 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002124}
2125
Dale Johannesen666323e2007-10-10 01:01:31 +00002126
Hal Finkel654d43b2013-04-12 02:18:09 +00002127let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +00002128// XO-Form instructions. Arithmetic instructions that can set overflow bit
Hal Finkele01d3212014-03-24 15:07:28 +00002129let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002130defm ADD4 : XOForm_1r<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002131 "add", "$rT, $rA, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002132 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002133let isCodeGenOnly = 1 in
2134def ADD4TLS : XOForm_1<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, tlsreg32:$rB),
2135 "add $rT, $rA, $rB", IIC_IntSimple,
2136 [(set i32:$rT, (add i32:$rA, tglobaltlsaddr:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002137let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002138defm ADDC : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002139 "addc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002140 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
2141 PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002142
Ulrich Weigand136ac222013-04-26 16:53:15 +00002143defm DIVW : XOForm_1r<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002144 "divw", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002145 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
2146 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002147defm DIVWU : XOForm_1r<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002148 "divwu", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002149 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
2150 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002151let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002152defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002153 "mulhw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002154 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002155defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002156 "mulhwu", "$rT, $rA, $rB", IIC_IntMulHWU,
Hal Finkel654d43b2013-04-12 02:18:09 +00002157 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002158defm MULLW : XOForm_1r<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002159 "mullw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002160 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002161} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002162defm SUBF : XOForm_1r<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002163 "subf", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002164 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002165defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002166 "subfc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002167 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
2168 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002169defm NEG : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002170 "neg", "$rT, $rA", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002171 [(set i32:$rT, (ineg i32:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00002172let Uses = [CARRY] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002173let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002174defm ADDE : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002175 "adde", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002176 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002177defm ADDME : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002178 "addme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002179 [(set i32:$rT, (adde i32:$rA, -1))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002180defm ADDZE : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002181 "addze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002182 [(set i32:$rT, (adde i32:$rA, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002183defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002184 "subfe", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002185 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002186defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002187 "subfme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002188 [(set i32:$rT, (sube -1, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002189defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002190 "subfze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002191 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002192}
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00002193}
Nate Begeman143cf942004-08-30 02:28:06 +00002194
2195// A-Form instructions. Most of the instructions executed in the FPU are of
2196// this type.
2197//
Hal Finkel654d43b2013-04-12 02:18:09 +00002198let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002199let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002200let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002201 defm FMADD : AForm_1r<63, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002202 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002203 "fmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002204 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002205 defm FMADDS : AForm_1r<59, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002206 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002207 "fmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002208 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002209 defm FMSUB : AForm_1r<63, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002210 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002211 "fmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002212 [(set f64:$FRT,
2213 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002214 defm FMSUBS : AForm_1r<59, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002215 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002216 "fmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002217 [(set f32:$FRT,
2218 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002219 defm FNMADD : AForm_1r<63, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002220 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002221 "fnmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002222 [(set f64:$FRT,
2223 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002224 defm FNMADDS : AForm_1r<59, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002225 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002226 "fnmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002227 [(set f32:$FRT,
2228 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002229 defm FNMSUB : AForm_1r<63, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002230 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002231 "fnmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002232 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
2233 (fneg f64:$FRB))))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002234 defm FNMSUBS : AForm_1r<59, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002235 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002236 "fnmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002237 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
2238 (fneg f32:$FRB))))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002239} // isCommutable
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002240}
Chris Lattner3734d202005-10-02 07:07:49 +00002241// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
2242// having 4 of these, force the comparison to always be an 8-byte double (code
2243// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00002244// and 4/8 byte forms for the result and operand type..
Hal Finkelb4b99e52013-12-17 23:05:18 +00002245let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkel654d43b2013-04-12 02:18:09 +00002246defm FSELD : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002247 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002248 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002249 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
2250defm FSELS : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002251 (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002252 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002253 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002254let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002255 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002256 defm FADD : AForm_2r<63, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002257 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002258 "fadd", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002259 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
2260 defm FADDS : AForm_2r<59, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002261 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002262 "fadds", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002263 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002264 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002265 defm FDIV : AForm_2r<63, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002266 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002267 "fdiv", "$FRT, $FRA, $FRB", IIC_FPDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002268 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
2269 defm FDIVS : AForm_2r<59, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002270 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002271 "fdivs", "$FRT, $FRA, $FRB", IIC_FPDivS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002272 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002273 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002274 defm FMUL : AForm_3r<63, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002275 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002276 "fmul", "$FRT, $FRA, $FRC", IIC_FPFused,
Hal Finkel654d43b2013-04-12 02:18:09 +00002277 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
2278 defm FMULS : AForm_3r<59, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002279 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002280 "fmuls", "$FRT, $FRA, $FRC", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002281 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002282 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002283 defm FSUB : AForm_2r<63, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002284 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002285 "fsub", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002286 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
2287 defm FSUBS : AForm_2r<59, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002288 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002289 "fsubs", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002290 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002291 }
Chris Lattner51348c52006-03-12 09:13:49 +00002292}
Nate Begeman143cf942004-08-30 02:28:06 +00002293
Hal Finkel7795e472013-04-07 15:06:53 +00002294let neverHasSideEffects = 1 in {
Chris Lattner51348c52006-03-12 09:13:49 +00002295let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel7795e472013-04-07 15:06:53 +00002296 let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00002297 def ISEL : AForm_4<31, 15,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002298 (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002299 "isel $rT, $rA, $rB, $cond", IIC_IntGeneral,
Hal Finkel460e94d2012-06-22 23:10:08 +00002300 []>;
2301}
2302
2303let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00002304// M-Form instructions. rotate and mask instructions.
2305//
Chris Lattner57711562006-11-15 23:24:18 +00002306let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00002307// RLWIMI can be commuted if the rotate amount is zero.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002308defm RLWIMI : MForm_2r<20, (outs gprc:$rA),
2309 (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB,
Hal Finkel3e5a3602013-11-27 23:26:09 +00002310 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME",
2311 IIC_IntRotate, []>, PPC970_DGroup_Cracked,
2312 RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00002313}
Hal Finkel654d43b2013-04-12 02:18:09 +00002314let BaseName = "rlwinm" in {
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002315def RLWINM : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002316 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002317 "rlwinm $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002318 []>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00002319let Defs = [CR0] in
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002320def RLWINMo : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002321 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002322 "rlwinm. $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002323 []>, isDOT, RecFormRel, PPC970_DGroup_Cracked;
2324}
Ulrich Weigand136ac222013-04-26 16:53:15 +00002325defm RLWNM : MForm_2r<23, (outs gprc:$rA),
2326 (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002327 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002328 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00002329}
Hal Finkel7795e472013-04-07 15:06:53 +00002330} // neverHasSideEffects = 1
Chris Lattner382f3562006-03-20 06:15:45 +00002331
Chris Lattner39b4d83f2005-09-09 00:39:56 +00002332//===----------------------------------------------------------------------===//
2333// PowerPC Instruction Patterns
2334//
2335
Chris Lattner4435b142005-09-26 22:20:16 +00002336// Arbitrary immediate support. Implement in terms of LIS/ORI.
2337def : Pat<(i32 imm:$imm),
2338 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002339
2340// Implement the 'not' operation with the NOR instruction.
Hal Finkel940ab932014-02-28 00:27:01 +00002341def i32not : OutPatFrag<(ops node:$in),
2342 (NOR $in, $in)>;
2343def : Pat<(not i32:$in),
2344 (i32not $in)>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002345
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002346// ADD an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002347def : Pat<(add i32:$in, imm:$imm),
2348 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002349// OR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002350def : Pat<(or i32:$in, imm:$imm),
2351 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002352// XOR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002353def : Pat<(xor i32:$in, imm:$imm),
2354 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00002355// SUBFIC
Bill Schmidtf88571e2013-05-22 20:09:24 +00002356def : Pat<(sub imm32SExt16:$imm, i32:$in),
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002357 (SUBFIC $in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00002358
Chris Lattnerb4299832006-06-16 20:22:01 +00002359// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002360def : Pat<(shl i32:$in, (i32 imm:$imm)),
2361 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
2362def : Pat<(srl i32:$in, (i32 imm:$imm)),
2363 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00002364
Nate Begeman1b8121b2006-01-11 21:21:00 +00002365// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002366def : Pat<(rotl i32:$in, i32:$sh),
2367 (RLWNM $in, $sh, 0, 31)>;
2368def : Pat<(rotl i32:$in, (i32 imm:$imm)),
2369 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002370
Nate Begemand31efd12006-09-22 05:01:56 +00002371// RLWNM
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002372def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
2373 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemand31efd12006-09-22 05:01:56 +00002374
Chris Lattnereb755fc2006-05-17 19:00:46 +00002375// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00002376def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
2377 (BL tglobaladdr:$dst)>;
2378def : Pat<(PPCcall (i32 texternalsym:$dst)),
2379 (BL texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002380
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002381
2382def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
2383 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
2384
2385def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
2386 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
2387
2388def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
2389 (TCRETURNri CTRRC:$dst, imm:$imm)>;
2390
2391
2392
Chris Lattner595088a2005-11-17 07:30:41 +00002393// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00002394def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
2395def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
2396def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
2397def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00002398def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
2399def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00002400def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
2401def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002402def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
2403 (ADDIS $in, tglobaltlsaddr:$g)>;
2404def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +00002405 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002406def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
2407 (ADDIS $in, tglobaladdr:$g)>;
2408def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
2409 (ADDIS $in, tconstpool:$g)>;
2410def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
2411 (ADDIS $in, tjumptable:$g)>;
2412def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
2413 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00002414
Roman Divacky32143e22013-12-20 18:08:54 +00002415// Support for thread-local storage.
2416def PPC32GOT: Pseudo<(outs gprc:$rD), (ins), "#PPC32GOT",
2417 [(set i32:$rD, (PPCppc32GOT))]>;
2418
Hal Finkel7c8ae532014-07-25 17:47:22 +00002419// Get the _GLOBAL_OFFSET_TABLE_ in PIC mode.
2420// This uses two output registers, the first as the real output, the second as a
2421// temporary register, used internally in code generation.
2422def PPC32PICGOT: Pseudo<(outs gprc:$rD, gprc:$rT), (ins), "#PPC32PICGOT",
2423 []>, NoEncode<"$rT">;
2424
Roman Divacky32143e22013-12-20 18:08:54 +00002425def LDgotTprelL32: Pseudo<(outs gprc:$rD), (ins s16imm:$disp, gprc_nor0:$reg),
Hal Finkel7c8ae532014-07-25 17:47:22 +00002426 "#LDgotTprelL32",
2427 [(set i32:$rD,
2428 (PPCldGotTprelL tglobaltlsaddr:$disp, i32:$reg))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002429def : Pat<(PPCaddTls i32:$in, tglobaltlsaddr:$g),
2430 (ADD4TLS $in, tglobaltlsaddr:$g)>;
2431
Hal Finkel7c8ae532014-07-25 17:47:22 +00002432def ADDItlsgdL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2433 "#ADDItlsgdL32",
2434 [(set i32:$rD,
2435 (PPCaddiTlsgdL i32:$reg, tglobaltlsaddr:$disp))]>;
2436def GETtlsADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2437 "#GETtlsADDR32",
2438 [(set i32:$rD,
2439 (PPCgetTlsAddr i32:$reg, tglobaltlsaddr:$sym))]>;
2440def ADDItlsldL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2441 "#ADDItlsldL32",
2442 [(set i32:$rD,
2443 (PPCaddiTlsldL i32:$reg, tglobaltlsaddr:$disp))]>;
2444def GETtlsldADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2445 "#GETtlsldADDR32",
2446 [(set i32:$rD,
2447 (PPCgetTlsldAddr i32:$reg, tglobaltlsaddr:$sym))]>;
2448def ADDIdtprelL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2449 "#ADDIdtprelL32",
2450 [(set i32:$rD,
2451 (PPCaddiDtprelL i32:$reg, tglobaltlsaddr:$disp))]>;
2452def ADDISdtprelHA32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2453 "#ADDISdtprelHA32",
2454 [(set i32:$rD,
2455 (PPCaddisDtprelHA i32:$reg,
2456 tglobaltlsaddr:$disp))]>;
2457
Hal Finkel3ee2af72014-07-18 23:29:49 +00002458// Support for Position-independent code
2459def LWZtoc: Pseudo<(outs gprc:$rD), (ins tocentry32:$disp, gprc:$reg),
2460 "#LWZtoc",
2461 [(set i32:$rD,
2462 (PPCtoc_entry tglobaladdr:$disp, i32:$reg))]>;
2463// Get Global (GOT) Base Register offset, from the word immediately preceding
2464// the function label.
2465def GetGBRO: Pseudo<(outs gprc:$rT), (ins gprc:$rI), "#GetGBRO", []>;
2466// Update the Global(GOT) Base Register with the above offset.
2467def UpdateGBR: Pseudo<(outs gprc:$rT), (ins gprc:$rI), "#UpdateGBR", []>;
2468
2469
Chris Lattnerfea33f72005-12-06 02:10:38 +00002470// Standard shifts. These are represented separately from the real shifts above
2471// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
2472// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002473def : Pat<(sra i32:$rS, i32:$rB),
2474 (SRAW $rS, $rB)>;
2475def : Pat<(srl i32:$rS, i32:$rB),
2476 (SRW $rS, $rB)>;
2477def : Pat<(shl i32:$rS, i32:$rB),
2478 (SLW $rS, $rB)>;
Chris Lattnerfea33f72005-12-06 02:10:38 +00002479
Evan Chenge71fe34d2006-10-09 20:57:25 +00002480def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002481 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002482def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002483 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002484def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002485 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002486def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002487 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002488def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002489 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002490def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002491 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002492def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002493 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002494def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002495 (LHZX xaddr:$src)>;
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002496def : Pat<(f64 (extloadf32 iaddr:$src)),
2497 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
2498def : Pat<(f64 (extloadf32 xaddr:$src)),
2499 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
2500
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002501def : Pat<(f64 (fextend f32:$src)),
2502 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002503
Rafael Espindola28a85a82014-01-22 20:20:52 +00002504def : Pat<(atomic_fence (imm), (imm)), (SYNC 0)>, Requires<[IsNotBookE]>;
2505def : Pat<(atomic_fence (imm), (imm)), (MSYNC)>, Requires<[IsBookE]>;
Eli Friedman26a48482011-07-27 22:21:52 +00002506
Hal Finkel2e103312013-04-03 04:01:11 +00002507// Additional FNMSUB patterns: -a*c + b == -(a*c - b)
2508def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
2509 (FNMSUB $A, $C, $B)>;
2510def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
2511 (FNMSUB $A, $C, $B)>;
2512def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B),
2513 (FNMSUBS $A, $C, $B)>;
2514def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B),
2515 (FNMSUBS $A, $C, $B)>;
2516
Hal Finkeldbc78e12013-08-19 05:01:02 +00002517// FCOPYSIGN's operand types need not agree.
2518def : Pat<(fcopysign f64:$frB, f32:$frA),
2519 (FCPSGND (COPY_TO_REGCLASS $frA, F8RC), $frB)>;
2520def : Pat<(fcopysign f32:$frB, f64:$frA),
2521 (FCPSGNS (COPY_TO_REGCLASS $frA, F4RC), $frB)>;
2522
Chris Lattner2a85fa12006-03-25 07:51:43 +00002523include "PPCInstrAltivec.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00002524include "PPCInstr64Bit.td"
Hal Finkel27774d92014-03-13 07:58:58 +00002525include "PPCInstrVSX.td"
Ulrich Weigandd8394902013-05-03 19:50:27 +00002526
Hal Finkel940ab932014-02-28 00:27:01 +00002527def crnot : OutPatFrag<(ops node:$in),
2528 (CRNOR $in, $in)>;
2529def : Pat<(not i1:$in),
2530 (crnot $in)>;
2531
2532// Patterns for arithmetic i1 operations.
2533def : Pat<(add i1:$a, i1:$b),
2534 (CRXOR $a, $b)>;
2535def : Pat<(sub i1:$a, i1:$b),
2536 (CRXOR $a, $b)>;
2537def : Pat<(mul i1:$a, i1:$b),
2538 (CRAND $a, $b)>;
2539
2540// We're sometimes asked to materialize i1 -1, which is just 1 in this case
2541// (-1 is used to mean all bits set).
2542def : Pat<(i1 -1), (CRSET)>;
2543
2544// i1 extensions, implemented in terms of isel.
2545def : Pat<(i32 (zext i1:$in)),
2546 (SELECT_I4 $in, (LI 1), (LI 0))>;
2547def : Pat<(i32 (sext i1:$in)),
2548 (SELECT_I4 $in, (LI -1), (LI 0))>;
2549
2550def : Pat<(i64 (zext i1:$in)),
2551 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2552def : Pat<(i64 (sext i1:$in)),
2553 (SELECT_I8 $in, (LI8 -1), (LI8 0))>;
2554
2555// FIXME: We should choose either a zext or a sext based on other constants
2556// already around.
2557def : Pat<(i32 (anyext i1:$in)),
2558 (SELECT_I4 $in, (LI 1), (LI 0))>;
2559def : Pat<(i64 (anyext i1:$in)),
2560 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2561
2562// match setcc on i1 variables.
2563def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLT)),
2564 (CRANDC $s2, $s1)>;
2565def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULT)),
2566 (CRANDC $s2, $s1)>;
2567def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLE)),
2568 (CRORC $s2, $s1)>;
2569def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULE)),
2570 (CRORC $s2, $s1)>;
2571def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETEQ)),
2572 (CREQV $s1, $s2)>;
2573def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGE)),
2574 (CRORC $s1, $s2)>;
2575def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGE)),
2576 (CRORC $s1, $s2)>;
2577def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGT)),
2578 (CRANDC $s1, $s2)>;
2579def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGT)),
2580 (CRANDC $s1, $s2)>;
2581def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETNE)),
2582 (CRXOR $s1, $s2)>;
2583
2584// match setcc on non-i1 (non-vector) variables. Note that SETUEQ, SETOGE,
2585// SETOLE, SETONE, SETULT and SETUGT should be expanded by legalize for
2586// floating-point types.
2587
2588multiclass CRNotPat<dag pattern, dag result> {
2589 def : Pat<pattern, (crnot result)>;
2590 def : Pat<(not pattern), result>;
2591
2592 // We can also fold the crnot into an extension:
2593 def : Pat<(i32 (zext pattern)),
2594 (SELECT_I4 result, (LI 0), (LI 1))>;
2595 def : Pat<(i32 (sext pattern)),
2596 (SELECT_I4 result, (LI 0), (LI -1))>;
2597
2598 // We can also fold the crnot into an extension:
2599 def : Pat<(i64 (zext pattern)),
2600 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2601 def : Pat<(i64 (sext pattern)),
2602 (SELECT_I8 result, (LI8 0), (LI8 -1))>;
2603
2604 // FIXME: We should choose either a zext or a sext based on other constants
2605 // already around.
2606 def : Pat<(i32 (anyext pattern)),
2607 (SELECT_I4 result, (LI 0), (LI 1))>;
2608
2609 def : Pat<(i64 (anyext pattern)),
2610 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2611}
2612
2613// FIXME: Because of what seems like a bug in TableGen's type-inference code,
2614// we need to write imm:$imm in the output patterns below, not just $imm, or
2615// else the resulting matcher will not correctly add the immediate operand
2616// (making it a register operand instead).
2617
2618// extended SETCC.
2619multiclass ExtSetCCPat<CondCode cc, PatFrag pfrag,
2620 OutPatFrag rfrag, OutPatFrag rfrag8> {
2621 def : Pat<(i32 (zext (i1 (pfrag i32:$s1, cc)))),
2622 (rfrag $s1)>;
2623 def : Pat<(i64 (zext (i1 (pfrag i64:$s1, cc)))),
2624 (rfrag8 $s1)>;
2625 def : Pat<(i64 (zext (i1 (pfrag i32:$s1, cc)))),
2626 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2627 def : Pat<(i32 (zext (i1 (pfrag i64:$s1, cc)))),
2628 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2629
2630 def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, cc)))),
2631 (rfrag $s1)>;
2632 def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, cc)))),
2633 (rfrag8 $s1)>;
2634 def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, cc)))),
2635 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2636 def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, cc)))),
2637 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2638}
2639
2640// Note that we do all inversions below with i(32|64)not, instead of using
2641// (xori x, 1) because on the A2 nor has single-cycle latency while xori
2642// has 2-cycle latency.
2643
2644defm : ExtSetCCPat<SETEQ,
2645 PatFrag<(ops node:$in, node:$cc),
2646 (setcc $in, 0, $cc)>,
2647 OutPatFrag<(ops node:$in),
2648 (RLWINM (CNTLZW $in), 27, 31, 31)>,
2649 OutPatFrag<(ops node:$in),
2650 (RLDICL (CNTLZD $in), 58, 63)> >;
2651
2652defm : ExtSetCCPat<SETNE,
2653 PatFrag<(ops node:$in, node:$cc),
2654 (setcc $in, 0, $cc)>,
2655 OutPatFrag<(ops node:$in),
2656 (RLWINM (i32not (CNTLZW $in)), 27, 31, 31)>,
2657 OutPatFrag<(ops node:$in),
2658 (RLDICL (i64not (CNTLZD $in)), 58, 63)> >;
2659
2660defm : ExtSetCCPat<SETLT,
2661 PatFrag<(ops node:$in, node:$cc),
2662 (setcc $in, 0, $cc)>,
2663 OutPatFrag<(ops node:$in),
2664 (RLWINM $in, 1, 31, 31)>,
2665 OutPatFrag<(ops node:$in),
2666 (RLDICL $in, 1, 63)> >;
2667
2668defm : ExtSetCCPat<SETGE,
2669 PatFrag<(ops node:$in, node:$cc),
2670 (setcc $in, 0, $cc)>,
2671 OutPatFrag<(ops node:$in),
2672 (RLWINM (i32not $in), 1, 31, 31)>,
2673 OutPatFrag<(ops node:$in),
2674 (RLDICL (i64not $in), 1, 63)> >;
2675
2676defm : ExtSetCCPat<SETGT,
2677 PatFrag<(ops node:$in, node:$cc),
2678 (setcc $in, 0, $cc)>,
2679 OutPatFrag<(ops node:$in),
2680 (RLWINM (ANDC (NEG $in), $in), 1, 31, 31)>,
2681 OutPatFrag<(ops node:$in),
2682 (RLDICL (ANDC8 (NEG8 $in), $in), 1, 63)> >;
2683
2684defm : ExtSetCCPat<SETLE,
2685 PatFrag<(ops node:$in, node:$cc),
2686 (setcc $in, 0, $cc)>,
2687 OutPatFrag<(ops node:$in),
2688 (RLWINM (ORC $in, (NEG $in)), 1, 31, 31)>,
2689 OutPatFrag<(ops node:$in),
2690 (RLDICL (ORC8 $in, (NEG8 $in)), 1, 63)> >;
2691
2692defm : ExtSetCCPat<SETLT,
2693 PatFrag<(ops node:$in, node:$cc),
2694 (setcc $in, -1, $cc)>,
2695 OutPatFrag<(ops node:$in),
2696 (RLWINM (AND $in, (ADDI $in, 1)), 1, 31, 31)>,
2697 OutPatFrag<(ops node:$in),
2698 (RLDICL (AND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
2699
2700defm : ExtSetCCPat<SETGE,
2701 PatFrag<(ops node:$in, node:$cc),
2702 (setcc $in, -1, $cc)>,
2703 OutPatFrag<(ops node:$in),
2704 (RLWINM (NAND $in, (ADDI $in, 1)), 1, 31, 31)>,
2705 OutPatFrag<(ops node:$in),
2706 (RLDICL (NAND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
2707
2708defm : ExtSetCCPat<SETGT,
2709 PatFrag<(ops node:$in, node:$cc),
2710 (setcc $in, -1, $cc)>,
2711 OutPatFrag<(ops node:$in),
2712 (RLWINM (i32not $in), 1, 31, 31)>,
2713 OutPatFrag<(ops node:$in),
2714 (RLDICL (i64not $in), 1, 63)> >;
2715
2716defm : ExtSetCCPat<SETLE,
2717 PatFrag<(ops node:$in, node:$cc),
2718 (setcc $in, -1, $cc)>,
2719 OutPatFrag<(ops node:$in),
2720 (RLWINM $in, 1, 31, 31)>,
2721 OutPatFrag<(ops node:$in),
2722 (RLDICL $in, 1, 63)> >;
2723
2724// SETCC for i32.
2725def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULT)),
2726 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
2727def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLT)),
2728 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
2729def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGT)),
2730 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
2731def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGT)),
2732 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
2733def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETEQ)),
2734 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
2735def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETEQ)),
2736 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
2737
2738// For non-equality comparisons, the default code would materialize the
2739// constant, then compare against it, like this:
2740// lis r2, 4660
2741// ori r2, r2, 22136
2742// cmpw cr0, r3, r2
2743// beq cr0,L6
2744// Since we are just comparing for equality, we can emit this instead:
2745// xoris r0,r3,0x1234
2746// cmplwi cr0,r0,0x5678
2747// beq cr0,L6
2748
2749def : Pat<(i1 (setcc i32:$s1, imm:$imm, SETEQ)),
2750 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
2751 (LO16 imm:$imm)), sub_eq)>;
2752
2753defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGE)),
2754 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
2755defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGE)),
2756 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
2757defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULE)),
2758 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
2759defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLE)),
2760 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
2761defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETNE)),
2762 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
2763defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETNE)),
2764 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
2765
2766defm : CRNotPat<(i1 (setcc i32:$s1, imm:$imm, SETNE)),
2767 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
2768 (LO16 imm:$imm)), sub_eq)>;
2769
2770def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETULT)),
2771 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
2772def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETLT)),
2773 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
2774def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETUGT)),
2775 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
2776def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETGT)),
2777 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
2778def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETEQ)),
2779 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
2780
2781defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETUGE)),
2782 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
2783defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETGE)),
2784 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
2785defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETULE)),
2786 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
2787defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETLE)),
2788 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
2789defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETNE)),
2790 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
2791
2792// SETCC for i64.
2793def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULT)),
2794 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
2795def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLT)),
2796 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
2797def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGT)),
2798 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
2799def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGT)),
2800 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
2801def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETEQ)),
2802 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
2803def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETEQ)),
2804 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
2805
2806// For non-equality comparisons, the default code would materialize the
2807// constant, then compare against it, like this:
2808// lis r2, 4660
2809// ori r2, r2, 22136
2810// cmpd cr0, r3, r2
2811// beq cr0,L6
2812// Since we are just comparing for equality, we can emit this instead:
2813// xoris r0,r3,0x1234
2814// cmpldi cr0,r0,0x5678
2815// beq cr0,L6
2816
2817def : Pat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETEQ)),
2818 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
2819 (LO16 imm:$imm)), sub_eq)>;
2820
2821defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGE)),
2822 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
2823defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGE)),
2824 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
2825defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULE)),
2826 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
2827defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLE)),
2828 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
2829defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETNE)),
2830 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
2831defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETNE)),
2832 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
2833
2834defm : CRNotPat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETNE)),
2835 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
2836 (LO16 imm:$imm)), sub_eq)>;
2837
2838def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETULT)),
2839 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
2840def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETLT)),
2841 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
2842def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETUGT)),
2843 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
2844def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETGT)),
2845 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
2846def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETEQ)),
2847 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
2848
2849defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETUGE)),
2850 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
2851defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETGE)),
2852 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
2853defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETULE)),
2854 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
2855defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETLE)),
2856 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
2857defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETNE)),
2858 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
2859
2860// SETCC for f32.
2861def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOLT)),
2862 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2863def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETLT)),
2864 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2865def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOGT)),
2866 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2867def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETGT)),
2868 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2869def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOEQ)),
2870 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2871def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETEQ)),
2872 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2873def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETUO)),
2874 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
2875
2876defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUGE)),
2877 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2878defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETGE)),
2879 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2880defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETULE)),
2881 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2882defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETLE)),
2883 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2884defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUNE)),
2885 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2886defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETNE)),
2887 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2888defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETO)),
2889 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
2890
2891// SETCC for f64.
2892def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOLT)),
2893 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2894def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETLT)),
2895 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2896def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOGT)),
2897 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2898def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETGT)),
2899 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2900def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOEQ)),
2901 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2902def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETEQ)),
2903 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2904def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETUO)),
2905 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
2906
2907defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUGE)),
2908 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2909defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETGE)),
2910 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2911defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETULE)),
2912 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2913defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETLE)),
2914 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2915defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUNE)),
2916 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2917defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETNE)),
2918 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2919defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETO)),
2920 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
2921
2922// match select on i1 variables:
2923def : Pat<(i1 (select i1:$cond, i1:$tval, i1:$fval)),
2924 (CROR (CRAND $cond , $tval),
2925 (CRAND (crnot $cond), $fval))>;
2926
2927// match selectcc on i1 variables:
2928// select (lhs == rhs), tval, fval is:
2929// ((lhs == rhs) & tval) | (!(lhs == rhs) & fval)
2930def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLT)),
2931 (CROR (CRAND (CRANDC $rhs, $lhs), $tval),
2932 (CRAND (CRORC $lhs, $rhs), $fval))>;
2933def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLE)),
2934 (CROR (CRAND (CRORC $rhs, $lhs), $tval),
2935 (CRAND (CRANDC $lhs, $rhs), $fval))>;
2936def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETEQ)),
2937 (CROR (CRAND (CREQV $lhs, $rhs), $tval),
2938 (CRAND (CRXOR $lhs, $rhs), $fval))>;
2939def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGE)),
2940 (CROR (CRAND (CRORC $lhs, $rhs), $tval),
2941 (CRAND (CRANDC $rhs, $lhs), $fval))>;
2942def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGT)),
2943 (CROR (CRAND (CRANDC $lhs, $rhs), $tval),
2944 (CRAND (CRORC $rhs, $lhs), $fval))>;
2945def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETNE)),
2946 (CROR (CRAND (CREQV $lhs, $rhs), $fval),
2947 (CRAND (CRXOR $lhs, $rhs), $tval))>;
2948
2949// match selectcc on i1 variables with non-i1 output.
2950def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLT)),
2951 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>;
2952def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLE)),
2953 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>;
2954def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETEQ)),
2955 (SELECT_I4 (CREQV $lhs, $rhs), $tval, $fval)>;
2956def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGE)),
2957 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>;
2958def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGT)),
2959 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>;
2960def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETNE)),
2961 (SELECT_I4 (CRXOR $lhs, $rhs), $tval, $fval)>;
2962
2963def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLT)),
2964 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>;
2965def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLE)),
2966 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>;
2967def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETEQ)),
2968 (SELECT_I8 (CREQV $lhs, $rhs), $tval, $fval)>;
2969def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGE)),
2970 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>;
2971def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGT)),
2972 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>;
2973def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETNE)),
2974 (SELECT_I8 (CRXOR $lhs, $rhs), $tval, $fval)>;
2975
2976def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
2977 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>;
2978def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
2979 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>;
2980def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
2981 (SELECT_F4 (CREQV $lhs, $rhs), $tval, $fval)>;
2982def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
2983 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>;
2984def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
2985 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>;
2986def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
2987 (SELECT_F4 (CRXOR $lhs, $rhs), $tval, $fval)>;
2988
2989def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
2990 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>;
2991def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
2992 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>;
2993def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
2994 (SELECT_F8 (CREQV $lhs, $rhs), $tval, $fval)>;
2995def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
2996 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>;
2997def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
2998 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>;
2999def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
3000 (SELECT_F8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3001
3002def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLT)),
3003 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>;
3004def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLE)),
3005 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>;
3006def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETEQ)),
3007 (SELECT_VRRC (CREQV $lhs, $rhs), $tval, $fval)>;
3008def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGE)),
3009 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>;
3010def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGT)),
3011 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>;
3012def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETNE)),
3013 (SELECT_VRRC (CRXOR $lhs, $rhs), $tval, $fval)>;
3014
3015let usesCustomInserter = 1 in {
3016def ANDIo_1_EQ_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3017 "#ANDIo_1_EQ_BIT",
3018 [(set i1:$dst, (trunc (not i32:$in)))]>;
3019def ANDIo_1_GT_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3020 "#ANDIo_1_GT_BIT",
3021 [(set i1:$dst, (trunc i32:$in))]>;
3022
3023def ANDIo_1_EQ_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3024 "#ANDIo_1_EQ_BIT8",
3025 [(set i1:$dst, (trunc (not i64:$in)))]>;
3026def ANDIo_1_GT_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3027 "#ANDIo_1_GT_BIT8",
3028 [(set i1:$dst, (trunc i64:$in))]>;
3029}
3030
3031def : Pat<(i1 (not (trunc i32:$in))),
3032 (ANDIo_1_EQ_BIT $in)>;
3033def : Pat<(i1 (not (trunc i64:$in))),
3034 (ANDIo_1_EQ_BIT8 $in)>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003035
3036//===----------------------------------------------------------------------===//
3037// PowerPC Instructions used for assembler/disassembler only
3038//
3039
3040def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003041 "isync", IIC_SprISYNC, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003042
3043def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003044 "icbi $src", IIC_LdStICBI, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003045
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003046def EIEIO : XForm_24_eieio<31, 854, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003047 "eieio", IIC_LdStLoad, []>;
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003048
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003049def WAIT : XForm_24_sync<31, 62, (outs), (ins i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003050 "wait $L", IIC_LdStLoad, []>;
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003051
Joerg Sonnenberger99ef10f2014-07-29 23:16:31 +00003052def MBAR : XForm_mbar<31, 854, (outs), (ins u5imm:$MO),
3053 "mbar $MO", IIC_LdStLoad>, Requires<[IsBookE]>;
3054
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +00003055def MTSR: XForm_sr<31, 210, (outs), (ins gprc:$RS, u4imm:$SR),
3056 "mtsr $SR, $RS", IIC_SprMTSR>;
3057
3058def MFSR: XForm_sr<31, 595, (outs gprc:$RS), (ins u4imm:$SR),
3059 "mfsr $RS, $SR", IIC_SprMFSR>;
3060
3061def MTSRIN: XForm_srin<31, 242, (outs), (ins gprc:$RS, gprc:$RB),
3062 "mtsrin $RS, $RB", IIC_SprMTSR>;
3063
3064def MFSRIN: XForm_srin<31, 659, (outs gprc:$RS), (ins gprc:$RB),
3065 "mfsrin $RS, $RB", IIC_SprMFSR>;
3066
Roman Divacky62cb6352013-09-12 17:50:54 +00003067def MTMSR: XForm_mtmsr<31, 146, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003068 "mtmsr $RS, $L", IIC_SprMTMSR>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003069
Joerg Sonnenbergerb97f3192014-07-30 10:32:51 +00003070def WRTEE: XForm_mtmsr<31, 131, (outs), (ins gprc:$RS),
3071 "wrtee $RS", IIC_SprMTMSR>, Requires<[IsBookE]> {
3072 let L = 0;
3073}
3074
3075def WRTEEI: I<31, (outs), (ins i1imm:$E), "wrteei $E", IIC_SprMTMSR>,
3076 Requires<[IsBookE]> {
3077 bits<1> E;
3078
3079 let Inst{16} = E;
3080 let Inst{21-30} = 163;
3081}
3082
Roman Divacky62cb6352013-09-12 17:50:54 +00003083def MFMSR : XForm_rs<31, 83, (outs gprc:$RT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003084 "mfmsr $RT", IIC_SprMFMSR, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003085
3086def MTMSRD : XForm_mtmsr<31, 178, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003087 "mtmsrd $RS, $L", IIC_SprMTMSRD>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003088
3089def SLBIE : XForm_16b<31, 434, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003090 "slbie $RB", IIC_SprSLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003091
3092def SLBMTE : XForm_26<31, 402, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003093 "slbmte $RS, $RB", IIC_SprSLBMTE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003094
3095def SLBMFEE : XForm_26<31, 915, (outs gprc:$RT), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003096 "slbmfee $RT, $RB", IIC_SprSLBMFEE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003097
Hal Finkel3e5a3602013-11-27 23:26:09 +00003098def SLBIA : XForm_0<31, 498, (outs), (ins), "slbia", IIC_SprSLBIA, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003099
Joerg Sonnenbergerc03105b2014-08-02 20:16:29 +00003100def TLBIA : XForm_0<31, 370, (outs), (ins),
3101 "tlbia", IIC_SprTLBIA, []>;
3102
Roman Divacky62cb6352013-09-12 17:50:54 +00003103def TLBSYNC : XForm_0<31, 566, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003104 "tlbsync", IIC_SprTLBSYNC, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003105
3106def TLBIEL : XForm_16b<31, 274, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003107 "tlbiel $RB", IIC_SprTLBIEL, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003108
Joerg Sonnenberger5995e002014-08-04 23:49:45 +00003109def TLBLD : XForm_16b<31, 978, (outs), (ins gprc:$RB),
3110 "tlbld $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3111def TLBLI : XForm_16b<31, 1010, (outs), (ins gprc:$RB),
3112 "tlbli $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3113
Roman Divacky62cb6352013-09-12 17:50:54 +00003114def TLBIE : XForm_26<31, 306, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003115 "tlbie $RB,$RS", IIC_SprTLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003116
Joerg Sonnenbergerc5fe19d2014-07-30 22:51:15 +00003117def TLBSX : XForm_tlb<914, (outs), (ins gprc:$A, gprc:$B), "tlbsx $A, $B",
3118 IIC_LdStLoad>, Requires<[IsBookE]>;
3119
3120def TLBIVAX : XForm_tlb<786, (outs), (ins gprc:$A, gprc:$B), "tlbivax $A, $B",
3121 IIC_LdStLoad>, Requires<[IsBookE]>;
Joerg Sonnenbergerfee94b42014-07-30 20:44:04 +00003122
3123def TLBRE : XForm_24_eieio<31, 946, (outs), (ins),
3124 "tlbre", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3125
3126def TLBWE : XForm_24_eieio<31, 978, (outs), (ins),
3127 "tlbwe", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3128
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003129def TLBRE2 : XForm_tlbws<31, 946, (outs gprc:$RS), (ins gprc:$A, i1imm:$WS),
3130 "tlbre $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3131
3132def TLBWE2 : XForm_tlbws<31, 978, (outs), (ins gprc:$RS, gprc:$A, i1imm:$WS),
3133 "tlbwe $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3134
3135def TLBSX2 : XForm_base_r3xo<31, 914, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3136 "tlbsx $RST, $A, $B", IIC_LdStLoad, []>,
3137 Requires<[IsPPC4xx]>;
3138def TLBSX2D : XForm_base_r3xo<31, 914, (outs),
3139 (ins gprc:$RST, gprc:$A, gprc:$B),
3140 "tlbsx. $RST, $A, $B", IIC_LdStLoad, []>,
3141 Requires<[IsPPC4xx]>, isDOT;
3142
Joerg Sonnenberger13076552014-07-29 23:45:20 +00003143def RFI : XForm_0<19, 50, (outs), (ins), "rfi", IIC_BrB, []>,
3144 Requires<[IsBookE]>;
3145def RFCI : XForm_0<19, 51, (outs), (ins), "rfci", IIC_BrB, []>,
3146 Requires<[IsBookE]>;
Joerg Sonnenbergeraccbc942014-07-29 15:49:09 +00003147
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003148def RFDI : XForm_0<19, 39, (outs), (ins), "rfdi", IIC_BrB, []>,
3149 Requires<[IsE500]>;
3150def RFMCI : XForm_0<19, 38, (outs), (ins), "rfmci", IIC_BrB, []>,
3151 Requires<[IsE500]>;
Joerg Sonnenberger68092872014-07-30 21:09:03 +00003152
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003153def MFDCR : XFXForm_1<31, 323, (outs gprc:$RT), (ins i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003154 "mfdcr $RT, $SPR", IIC_SprMFSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003155def MTDCR : XFXForm_1<31, 451, (outs), (ins gprc:$RT, i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003156 "mtdcr $SPR, $RT", IIC_SprMTSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003157
Ulrich Weigandd8394902013-05-03 19:50:27 +00003158//===----------------------------------------------------------------------===//
3159// PowerPC Assembler Instruction Aliases
3160//
3161
3162// Pseudo-instructions for alternate assembly syntax (never used by codegen).
3163// These are aliases that require C++ handling to convert to the target
3164// instruction, while InstAliases can be handled directly by tblgen.
3165class PPCAsmPseudo<string asm, dag iops>
3166 : Instruction {
3167 let Namespace = "PPC";
3168 bit PPC64 = 0; // Default value, override with isPPC64
3169
3170 let OutOperandList = (outs);
3171 let InOperandList = iops;
3172 let Pattern = [];
3173 let AsmString = asm;
3174 let isAsmParserOnly = 1;
3175 let isPseudo = 1;
3176}
3177
Ulrich Weigand4c440322013-06-10 17:19:43 +00003178def : InstAlias<"sc", (SC 0)>;
3179
Rafael Espindola28a85a82014-01-22 20:20:52 +00003180def : InstAlias<"sync", (SYNC 0)>, Requires<[IsNotBookE]>;
3181def : InstAlias<"msync", (SYNC 0)>, Requires<[IsNotBookE]>;
3182def : InstAlias<"lwsync", (SYNC 1)>, Requires<[IsNotBookE]>;
3183def : InstAlias<"ptesync", (SYNC 2)>, Requires<[IsNotBookE]>;
Ulrich Weigand797f1a32013-07-01 16:37:52 +00003184
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003185def : InstAlias<"wait", (WAIT 0)>;
3186def : InstAlias<"waitrsv", (WAIT 1)>;
3187def : InstAlias<"waitimpl", (WAIT 2)>;
3188
Joerg Sonnenberger24507682014-07-29 23:31:27 +00003189def : InstAlias<"mbar", (MBAR 0)>, Requires<[IsBookE]>;
3190
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00003191def : InstAlias<"crset $bx", (CREQV crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3192def : InstAlias<"crclr $bx", (CRXOR crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3193def : InstAlias<"crmove $bx, $by", (CROR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3194def : InstAlias<"crnot $bx, $by", (CRNOR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3195
Ulrich Weigandae9cf582013-07-03 12:32:41 +00003196def : InstAlias<"mtxer $Rx", (MTSPR 1, gprc:$Rx)>;
3197def : InstAlias<"mfxer $Rx", (MFSPR gprc:$Rx, 1)>;
3198
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003199def : InstAlias<"mtdscr $Rx", (MTSPR 17, gprc:$Rx)>;
3200def : InstAlias<"mfdscr $Rx", (MFSPR gprc:$Rx, 17)>;
3201
Joerg Sonnenberger053566a2014-07-29 22:42:44 +00003202def : InstAlias<"mtdsisr $Rx", (MTSPR 18, gprc:$Rx)>;
3203def : InstAlias<"mfdsisr $Rx", (MFSPR gprc:$Rx, 18)>;
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003204
3205def : InstAlias<"mtdar $Rx", (MTSPR 19, gprc:$Rx)>;
3206def : InstAlias<"mfdar $Rx", (MFSPR gprc:$Rx, 19)>;
3207
3208def : InstAlias<"mtdec $Rx", (MTSPR 22, gprc:$Rx)>;
3209def : InstAlias<"mfdec $Rx", (MFSPR gprc:$Rx, 22)>;
3210
3211def : InstAlias<"mtsdr1 $Rx", (MTSPR 25, gprc:$Rx)>;
3212def : InstAlias<"mfsdr1 $Rx", (MFSPR gprc:$Rx, 25)>;
3213
3214def : InstAlias<"mtsrr0 $Rx", (MTSPR 26, gprc:$Rx)>;
3215def : InstAlias<"mfsrr0 $Rx", (MFSPR gprc:$Rx, 26)>;
3216
3217def : InstAlias<"mtsrr1 $Rx", (MTSPR 27, gprc:$Rx)>;
3218def : InstAlias<"mfsrr1 $Rx", (MFSPR gprc:$Rx, 27)>;
3219
3220def : InstAlias<"mtcfar $Rx", (MTSPR 28, gprc:$Rx)>;
3221def : InstAlias<"mfcfar $Rx", (MFSPR gprc:$Rx, 28)>;
3222
3223def : InstAlias<"mtamr $Rx", (MTSPR 29, gprc:$Rx)>;
3224def : InstAlias<"mfamr $Rx", (MFSPR gprc:$Rx, 29)>;
3225
Joerg Sonnenberger9e281bf2014-07-30 23:59:11 +00003226def : InstAlias<"mtpid $Rx", (MTSPR 48, gprc:$Rx)>, Requires<[IsBookE]>;
3227def : InstAlias<"mfpid $Rx", (MFSPR gprc:$Rx, 48)>, Requires<[IsBookE]>;
3228
Ulrich Weigande840ee22013-07-08 15:20:38 +00003229def : InstAlias<"mftb $Rx", (MFTB gprc:$Rx, 268)>;
Joerg Sonnenberger6e842b32014-08-04 20:28:34 +00003230def : InstAlias<"mftbl $Rx", (MFTB gprc:$Rx, 268)>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00003231def : InstAlias<"mftbu $Rx", (MFTB gprc:$Rx, 269)>;
3232
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003233def : InstAlias<"xnop", (XORI R0, R0, 0)>;
3234
Ulrich Weigandd8394902013-05-03 19:50:27 +00003235def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003236def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3237
3238def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3239def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3240
Ulrich Weigand49f487e2013-07-03 17:59:07 +00003241def : InstAlias<"mtcr $rA", (MTCRF8 255, g8rc:$rA)>;
3242
Joerg Sonnenberger74052102014-08-04 17:07:41 +00003243foreach BATR = 0-3 in {
3244 def : InstAlias<"mtdbatu "#BATR#", $Rx",
3245 (MTSPR !add(BATR, !add(BATR, 536)), gprc:$Rx)>,
3246 Requires<[IsPPC6xx]>;
3247 def : InstAlias<"mfdbatu $Rx, "#BATR,
3248 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 536)))>,
3249 Requires<[IsPPC6xx]>;
3250 def : InstAlias<"mtdbatl "#BATR#", $Rx",
3251 (MTSPR !add(BATR, !add(BATR, 537)), gprc:$Rx)>,
3252 Requires<[IsPPC6xx]>;
3253 def : InstAlias<"mfdbatl $Rx, "#BATR,
3254 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 537)))>,
3255 Requires<[IsPPC6xx]>;
3256 def : InstAlias<"mtibatu "#BATR#", $Rx",
3257 (MTSPR !add(BATR, !add(BATR, 528)), gprc:$Rx)>,
3258 Requires<[IsPPC6xx]>;
3259 def : InstAlias<"mfibatu $Rx, "#BATR,
3260 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 528)))>,
3261 Requires<[IsPPC6xx]>;
3262 def : InstAlias<"mtibatl "#BATR#", $Rx",
3263 (MTSPR !add(BATR, !add(BATR, 529)), gprc:$Rx)>,
3264 Requires<[IsPPC6xx]>;
3265 def : InstAlias<"mfibatl $Rx, "#BATR,
3266 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 529)))>,
3267 Requires<[IsPPC6xx]>;
3268}
3269
Joerg Sonnenberger51cf7332014-08-04 22:56:42 +00003270def : InstAlias<"mtdccr $Rx", (MTSPR 1018, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3271def : InstAlias<"mfdccr $Rx", (MFSPR gprc:$Rx, 1018)>, Requires<[IsPPC4xx]>;
3272
3273def : InstAlias<"mticcr $Rx", (MTSPR 1019, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3274def : InstAlias<"mficcr $Rx", (MFSPR gprc:$Rx, 1019)>, Requires<[IsPPC4xx]>;
3275
3276def : InstAlias<"mtdear $Rx", (MTSPR 981, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3277def : InstAlias<"mfdear $Rx", (MFSPR gprc:$Rx, 981)>, Requires<[IsPPC4xx]>;
3278
3279def : InstAlias<"mtesr $Rx", (MTSPR 980, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3280def : InstAlias<"mfesr $Rx", (MFSPR gprc:$Rx, 980)>, Requires<[IsPPC4xx]>;
3281
Joerg Sonnenberger755ffa92014-08-04 23:53:42 +00003282def : InstAlias<"mttcr $Rx", (MTSPR 986, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3283def : InstAlias<"mftcr $Rx", (MFSPR gprc:$Rx, 986)>, Requires<[IsPPC4xx]>;
3284
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003285def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003286
Ulrich Weigand4069e242013-06-25 13:16:48 +00003287def SUBI : PPCAsmPseudo<"subi $rA, $rB, $imm",
3288 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3289def SUBIS : PPCAsmPseudo<"subis $rA, $rB, $imm",
3290 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3291def SUBIC : PPCAsmPseudo<"subic $rA, $rB, $imm",
3292 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3293def SUBICo : PPCAsmPseudo<"subic. $rA, $rB, $imm",
3294 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3295
3296def : InstAlias<"sub $rA, $rB, $rC", (SUBF8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3297def : InstAlias<"sub. $rA, $rB, $rC", (SUBF8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3298def : InstAlias<"subc $rA, $rB, $rC", (SUBFC8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3299def : InstAlias<"subc. $rA, $rB, $rC", (SUBFC8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3300
Roman Divacky62cb6352013-09-12 17:50:54 +00003301def : InstAlias<"mtmsrd $RS", (MTMSRD gprc:$RS, 0)>;
3302def : InstAlias<"mtmsr $RS", (MTMSR gprc:$RS, 0)>;
3303
Joerg Sonnenberger5002fb52014-08-04 17:26:15 +00003304foreach SPRG = 0-3 in {
3305 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 272))>;
3306 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 272))>;
3307 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3308 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3309}
3310foreach SPRG = 4-7 in {
3311 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 256))>,
3312 Requires<[IsBookE]>;
3313 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 256))>,
3314 Requires<[IsBookE]>;
3315 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3316 Requires<[IsBookE]>;
3317 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3318 Requires<[IsBookE]>;
3319}
Roman Divacky62cb6352013-09-12 17:50:54 +00003320
3321def : InstAlias<"mtasr $RS", (MTSPR 280, gprc:$RS)>;
3322
3323def : InstAlias<"mfdec $RT", (MFSPR gprc:$RT, 22)>;
3324def : InstAlias<"mtdec $RT", (MTSPR 22, gprc:$RT)>;
3325
3326def : InstAlias<"mfpvr $RT", (MFSPR gprc:$RT, 287)>;
3327
3328def : InstAlias<"mfsdr1 $RT", (MFSPR gprc:$RT, 25)>;
3329def : InstAlias<"mtsdr1 $RT", (MTSPR 25, gprc:$RT)>;
3330
3331def : InstAlias<"mfsrr0 $RT", (MFSPR gprc:$RT, 26)>;
3332def : InstAlias<"mfsrr1 $RT", (MFSPR gprc:$RT, 27)>;
3333def : InstAlias<"mtsrr0 $RT", (MTSPR 26, gprc:$RT)>;
3334def : InstAlias<"mtsrr1 $RT", (MTSPR 27, gprc:$RT)>;
3335
3336def : InstAlias<"tlbie $RB", (TLBIE R0, gprc:$RB)>;
3337
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003338def : InstAlias<"tlbrehi $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 0)>,
3339 Requires<[IsPPC4xx]>;
3340def : InstAlias<"tlbrelo $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 1)>,
3341 Requires<[IsPPC4xx]>;
3342def : InstAlias<"tlbwehi $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 0)>,
3343 Requires<[IsPPC4xx]>;
3344def : InstAlias<"tlbwelo $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 1)>,
3345 Requires<[IsPPC4xx]>;
3346
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003347def EXTLWI : PPCAsmPseudo<"extlwi $rA, $rS, $n, $b",
3348 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3349def EXTLWIo : PPCAsmPseudo<"extlwi. $rA, $rS, $n, $b",
3350 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3351def EXTRWI : PPCAsmPseudo<"extrwi $rA, $rS, $n, $b",
3352 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3353def EXTRWIo : PPCAsmPseudo<"extrwi. $rA, $rS, $n, $b",
3354 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3355def INSLWI : PPCAsmPseudo<"inslwi $rA, $rS, $n, $b",
3356 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3357def INSLWIo : PPCAsmPseudo<"inslwi. $rA, $rS, $n, $b",
3358 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3359def INSRWI : PPCAsmPseudo<"insrwi $rA, $rS, $n, $b",
3360 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3361def INSRWIo : PPCAsmPseudo<"insrwi. $rA, $rS, $n, $b",
3362 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3363def ROTRWI : PPCAsmPseudo<"rotrwi $rA, $rS, $n",
3364 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3365def ROTRWIo : PPCAsmPseudo<"rotrwi. $rA, $rS, $n",
3366 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003367def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n",
3368 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003369def SLWIo : PPCAsmPseudo<"slwi. $rA, $rS, $n",
3370 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003371def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n",
3372 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003373def SRWIo : PPCAsmPseudo<"srwi. $rA, $rS, $n",
3374 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3375def CLRRWI : PPCAsmPseudo<"clrrwi $rA, $rS, $n",
3376 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3377def CLRRWIo : PPCAsmPseudo<"clrrwi. $rA, $rS, $n",
3378 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3379def CLRLSLWI : PPCAsmPseudo<"clrlslwi $rA, $rS, $b, $n",
3380 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3381def CLRLSLWIo : PPCAsmPseudo<"clrlslwi. $rA, $rS, $b, $n",
3382 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3383
3384def : InstAlias<"rotlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3385def : InstAlias<"rotlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3386def : InstAlias<"rotlw $rA, $rS, $rB", (RLWNM gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3387def : InstAlias<"rotlw. $rA, $rS, $rB", (RLWNMo gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3388def : InstAlias<"clrlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3389def : InstAlias<"clrlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3390
3391def EXTLDI : PPCAsmPseudo<"extldi $rA, $rS, $n, $b",
3392 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3393def EXTLDIo : PPCAsmPseudo<"extldi. $rA, $rS, $n, $b",
3394 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3395def EXTRDI : PPCAsmPseudo<"extrdi $rA, $rS, $n, $b",
3396 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3397def EXTRDIo : PPCAsmPseudo<"extrdi. $rA, $rS, $n, $b",
3398 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3399def INSRDI : PPCAsmPseudo<"insrdi $rA, $rS, $n, $b",
3400 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3401def INSRDIo : PPCAsmPseudo<"insrdi. $rA, $rS, $n, $b",
3402 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3403def ROTRDI : PPCAsmPseudo<"rotrdi $rA, $rS, $n",
3404 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3405def ROTRDIo : PPCAsmPseudo<"rotrdi. $rA, $rS, $n",
3406 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003407def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n",
3408 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003409def SLDIo : PPCAsmPseudo<"sldi. $rA, $rS, $n",
3410 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003411def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n",
3412 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003413def SRDIo : PPCAsmPseudo<"srdi. $rA, $rS, $n",
3414 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3415def CLRRDI : PPCAsmPseudo<"clrrdi $rA, $rS, $n",
3416 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3417def CLRRDIo : PPCAsmPseudo<"clrrdi. $rA, $rS, $n",
3418 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3419def CLRLSLDI : PPCAsmPseudo<"clrlsldi $rA, $rS, $b, $n",
3420 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3421def CLRLSLDIo : PPCAsmPseudo<"clrlsldi. $rA, $rS, $b, $n",
3422 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3423
3424def : InstAlias<"rotldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3425def : InstAlias<"rotldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3426def : InstAlias<"rotld $rA, $rS, $rB", (RLDCL g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3427def : InstAlias<"rotld. $rA, $rS, $rB", (RLDCLo g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3428def : InstAlias<"clrldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
3429def : InstAlias<"clrldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003430
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003431// These generic branch instruction forms are used for the assembler parser only.
3432// Defs and Uses are conservative, since we don't know the BO value.
3433let PPC970_Unit = 7 in {
3434 let Defs = [CTR], Uses = [CTR, RM] in {
3435 def gBC : BForm_3<16, 0, 0, (outs),
3436 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3437 "bc $bo, $bi, $dst">;
3438 def gBCA : BForm_3<16, 1, 0, (outs),
3439 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3440 "bca $bo, $bi, $dst">;
3441 }
3442 let Defs = [LR, CTR], Uses = [CTR, RM] in {
3443 def gBCL : BForm_3<16, 0, 1, (outs),
3444 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3445 "bcl $bo, $bi, $dst">;
3446 def gBCLA : BForm_3<16, 1, 1, (outs),
3447 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3448 "bcla $bo, $bi, $dst">;
3449 }
3450 let Defs = [CTR], Uses = [CTR, LR, RM] in
3451 def gBCLR : XLForm_2<19, 16, 0, (outs),
3452 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003453 "bclr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003454 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3455 def gBCLRL : XLForm_2<19, 16, 1, (outs),
3456 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003457 "bclrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003458 let Defs = [CTR], Uses = [CTR, LR, RM] in
3459 def gBCCTR : XLForm_2<19, 528, 0, (outs),
3460 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003461 "bcctr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003462 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3463 def gBCCTRL : XLForm_2<19, 528, 1, (outs),
3464 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003465 "bcctrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003466}
3467def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>;
3468def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>;
3469def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>;
3470def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>;
3471
Ulrich Weigand86247b62013-06-24 16:52:04 +00003472multiclass BranchSimpleMnemonic1<string name, string pm, int bo> {
3473 def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>;
3474 def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3475 def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>;
3476 def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>;
3477 def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3478 def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003479}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003480multiclass BranchSimpleMnemonic2<string name, string pm, int bo>
3481 : BranchSimpleMnemonic1<name, pm, bo> {
3482 def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>;
3483 def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003484}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003485defm : BranchSimpleMnemonic2<"t", "", 12>;
3486defm : BranchSimpleMnemonic2<"f", "", 4>;
3487defm : BranchSimpleMnemonic2<"t", "-", 14>;
3488defm : BranchSimpleMnemonic2<"f", "-", 6>;
3489defm : BranchSimpleMnemonic2<"t", "+", 15>;
3490defm : BranchSimpleMnemonic2<"f", "+", 7>;
3491defm : BranchSimpleMnemonic1<"dnzt", "", 8>;
3492defm : BranchSimpleMnemonic1<"dnzf", "", 0>;
3493defm : BranchSimpleMnemonic1<"dzt", "", 10>;
3494defm : BranchSimpleMnemonic1<"dzf", "", 2>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003495
Ulrich Weigand86247b62013-06-24 16:52:04 +00003496multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> {
3497 def : InstAlias<"b"#name#pm#" $cc, $dst",
Ulrich Weigand39740622013-06-10 17:18:29 +00003498 (BCC bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003499 def : InstAlias<"b"#name#pm#" $dst",
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003500 (BCC bibo, CR0, condbrtarget:$dst)>;
3501
Ulrich Weigand86247b62013-06-24 16:52:04 +00003502 def : InstAlias<"b"#name#"a"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003503 (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003504 def : InstAlias<"b"#name#"a"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003505 (BCCA bibo, CR0, abscondbrtarget:$dst)>;
3506
Ulrich Weigand86247b62013-06-24 16:52:04 +00003507 def : InstAlias<"b"#name#"lr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003508 (BCCLR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003509 def : InstAlias<"b"#name#"lr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003510 (BCCLR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003511
Ulrich Weigand86247b62013-06-24 16:52:04 +00003512 def : InstAlias<"b"#name#"ctr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003513 (BCCCTR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003514 def : InstAlias<"b"#name#"ctr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003515 (BCCCTR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003516
Ulrich Weigand86247b62013-06-24 16:52:04 +00003517 def : InstAlias<"b"#name#"l"#pm#" $cc, $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00003518 (BCCL bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003519 def : InstAlias<"b"#name#"l"#pm#" $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00003520 (BCCL bibo, CR0, condbrtarget:$dst)>;
3521
Ulrich Weigand86247b62013-06-24 16:52:04 +00003522 def : InstAlias<"b"#name#"la"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003523 (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003524 def : InstAlias<"b"#name#"la"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003525 (BCCLA bibo, CR0, abscondbrtarget:$dst)>;
3526
Ulrich Weigand86247b62013-06-24 16:52:04 +00003527 def : InstAlias<"b"#name#"lrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003528 (BCCLRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003529 def : InstAlias<"b"#name#"lrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003530 (BCCLRL bibo, CR0)>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00003531
Ulrich Weigand86247b62013-06-24 16:52:04 +00003532 def : InstAlias<"b"#name#"ctrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003533 (BCCCTRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003534 def : InstAlias<"b"#name#"ctrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003535 (BCCCTRL bibo, CR0)>;
Ulrich Weigand39740622013-06-10 17:18:29 +00003536}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003537multiclass BranchExtendedMnemonic<string name, int bibo> {
3538 defm : BranchExtendedMnemonicPM<name, "", bibo>;
3539 defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>;
3540 defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>;
3541}
Ulrich Weigand39740622013-06-10 17:18:29 +00003542defm : BranchExtendedMnemonic<"lt", 12>;
3543defm : BranchExtendedMnemonic<"gt", 44>;
3544defm : BranchExtendedMnemonic<"eq", 76>;
3545defm : BranchExtendedMnemonic<"un", 108>;
3546defm : BranchExtendedMnemonic<"so", 108>;
3547defm : BranchExtendedMnemonic<"ge", 4>;
3548defm : BranchExtendedMnemonic<"nl", 4>;
3549defm : BranchExtendedMnemonic<"le", 36>;
3550defm : BranchExtendedMnemonic<"ng", 36>;
3551defm : BranchExtendedMnemonic<"ne", 68>;
3552defm : BranchExtendedMnemonic<"nu", 100>;
3553defm : BranchExtendedMnemonic<"ns", 100>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003554
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003555def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>;
3556def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>;
3557def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>;
3558def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003559def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003560def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003561def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003562def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>;
3563
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003564def : InstAlias<"cmpi $bf, 0, $rA, $imm", (CMPWI crrc:$bf, gprc:$rA, s16imm:$imm)>;
3565def : InstAlias<"cmp $bf, 0, $rA, $rB", (CMPW crrc:$bf, gprc:$rA, gprc:$rB)>;
3566def : InstAlias<"cmpli $bf, 0, $rA, $imm", (CMPLWI crrc:$bf, gprc:$rA, u16imm:$imm)>;
3567def : InstAlias<"cmpl $bf, 0, $rA, $rB", (CMPLW crrc:$bf, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003568def : InstAlias<"cmpi $bf, 1, $rA, $imm", (CMPDI crrc:$bf, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003569def : InstAlias<"cmp $bf, 1, $rA, $rB", (CMPD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003570def : InstAlias<"cmpli $bf, 1, $rA, $imm", (CMPLDI crrc:$bf, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003571def : InstAlias<"cmpl $bf, 1, $rA, $rB", (CMPLD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
3572
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00003573multiclass TrapExtendedMnemonic<string name, int to> {
3574 def : InstAlias<"td"#name#"i $rA, $imm", (TDI to, g8rc:$rA, s16imm:$imm)>;
3575 def : InstAlias<"td"#name#" $rA, $rB", (TD to, g8rc:$rA, g8rc:$rB)>;
3576 def : InstAlias<"tw"#name#"i $rA, $imm", (TWI to, gprc:$rA, s16imm:$imm)>;
3577 def : InstAlias<"tw"#name#" $rA, $rB", (TW to, gprc:$rA, gprc:$rB)>;
3578}
3579defm : TrapExtendedMnemonic<"lt", 16>;
3580defm : TrapExtendedMnemonic<"le", 20>;
3581defm : TrapExtendedMnemonic<"eq", 4>;
3582defm : TrapExtendedMnemonic<"ge", 12>;
3583defm : TrapExtendedMnemonic<"gt", 8>;
3584defm : TrapExtendedMnemonic<"nl", 12>;
3585defm : TrapExtendedMnemonic<"ne", 24>;
3586defm : TrapExtendedMnemonic<"ng", 20>;
3587defm : TrapExtendedMnemonic<"llt", 2>;
3588defm : TrapExtendedMnemonic<"lle", 6>;
3589defm : TrapExtendedMnemonic<"lge", 5>;
3590defm : TrapExtendedMnemonic<"lgt", 1>;
3591defm : TrapExtendedMnemonic<"lnl", 5>;
3592defm : TrapExtendedMnemonic<"lng", 6>;
3593defm : TrapExtendedMnemonic<"u", 31>;
3594