blob: 4a074f1c425673a1d8c759489ffe53d2fd68ef66 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkelbeb296b2013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendling77b13af2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Chris Lattnerd7495ae2006-03-31 05:13:27 +000034def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000035 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
36]>;
37
Chris Lattner9754d142006-04-18 17:59:36 +000038def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000039 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000040]>;
41
Dan Gohman48b185d2009-09-25 20:36:54 +000042def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkel31d29562013-03-28 19:25:55 +000043 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000044]>;
Dan Gohman48b185d2009-09-25 20:36:54 +000045def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkel31d29562013-03-28 19:25:55 +000046 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000047]>;
48
Evan Cheng32e376f2008-07-12 02:23:19 +000049def SDT_PPClarx : SDTypeProfile<1, 1, [
50 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000051]>;
Evan Cheng32e376f2008-07-12 02:23:19 +000052def SDT_PPCstcx : SDTypeProfile<0, 2, [
53 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000054]>;
55
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +000056def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
57 SDTCisPtrTy<0>, SDTCisVT<1, i32>
58]>;
59
Hal Finkel3ee2af72014-07-18 23:29:49 +000060def tocentry32 : Operand<iPTR> {
61 let MIOperandInfo = (ops i32imm:$imm);
62}
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000063
Chris Lattner27f53452006-03-01 05:50:56 +000064//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000065// PowerPC specific DAG Nodes.
66//
67
Hal Finkel2e103312013-04-03 04:01:11 +000068def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>;
69def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>;
70
Hal Finkelf6d45f22013-04-01 17:52:07 +000071def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
72def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
73def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
74def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000075def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
76def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000077def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
78def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnera348f552008-01-06 06:44:58 +000079def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
80 [SDNPHasChain, SDNPMayStore]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000081def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
82 [SDNPHasChain, SDNPMayLoad]>;
83def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkelbeb296b2013-03-31 10:12:51 +000084 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000085
Ulrich Weigand874fc622013-03-26 10:56:22 +000086// Extract FPSCR (not modeled at the DAG level).
87def PPCmffs : SDNode<"PPCISD::MFFS",
88 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
89
90// Perform FADD in round-to-zero mode.
91def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
92
Dale Johannesen666323e2007-10-10 01:01:31 +000093
Chris Lattner261009a2005-10-25 20:55:47 +000094def PPCfsel : SDNode<"PPCISD::FSEL",
95 // Type constraint for fsel.
96 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
97 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000098
Nate Begeman69caef22005-12-13 22:55:22 +000099def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
100def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000101def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman69caef22005-12-13 22:55:22 +0000102def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
103def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +0000104
Roman Divacky32143e22013-12-20 18:08:54 +0000105def PPCppc32GOT : SDNode<"PPCISD::PPC32_GOT", SDTIntLeaf, []>;
106
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000107def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
108def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
109 [SDNPMayLoad]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000110def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000111def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
112def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
113def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000114def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
115def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
116def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
117def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
118 [SDNPHasChain]>;
119def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000120
Chris Lattnera8713b12006-03-20 01:53:53 +0000121def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000122
Chris Lattnerfea33f72005-12-06 02:10:38 +0000123// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
124// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000125def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
126def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
127def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattnerfea33f72005-12-06 02:10:38 +0000128
Chris Lattnerf9797942005-12-04 19:01:59 +0000129// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +0000130def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000131 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +0000132def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000133 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000134
Chris Lattner3b587342006-06-27 18:36:44 +0000135def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000136def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
137 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
138 SDNPVariadic]>;
139def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
140 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
141 SDNPVariadic]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000142def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000143 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000144def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesena954e922012-08-24 14:43:27 +0000145 [SDNPHasChain, SDNPSideEffect,
146 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000147def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000148 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000149def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
150 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
151 SDNPVariadic]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000152
Chris Lattner9a249b02008-01-15 22:02:54 +0000153def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000154 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000155
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000156def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000157 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000158
Hal Finkel756810f2013-03-21 21:37:52 +0000159def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
160 SDTypeProfile<1, 1, [SDTCisInt<0>,
161 SDTCisPtrTy<1>]>,
162 [SDNPHasChain, SDNPSideEffect]>;
163def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
164 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
165 [SDNPHasChain, SDNPSideEffect]>;
166
Bill Schmidta87a7e22013-05-14 19:35:45 +0000167def SDT_PPCsc : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
168def PPCsc : SDNode<"PPCISD::SC", SDT_PPCsc,
169 [SDNPHasChain, SDNPSideEffect]>;
170
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000171def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000172def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000173
Chris Lattner9754d142006-04-18 17:59:36 +0000174def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000175 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner9754d142006-04-18 17:59:36 +0000176
Chris Lattner94de7bc2008-01-10 05:12:37 +0000177def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
178 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000179def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
180 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000181
Hal Finkel5ab37802012-08-28 02:10:27 +0000182// Instructions to set/unset CR bit 6 for SVR4 vararg calls
183def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
184 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
185def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
186 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
187
Evan Cheng32e376f2008-07-12 02:23:19 +0000188// Instructions to support atomic operations
Evan Cheng5102bd92008-04-19 02:30:38 +0000189def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
190 [SDNPHasChain, SDNPMayLoad]>;
191def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
192 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng51096af2008-04-19 01:30:48 +0000193
Bill Schmidt27917782013-02-21 17:12:27 +0000194// Instructions to support medium and large code model
Bill Schmidt34627e32012-11-27 17:35:46 +0000195def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
196def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
197def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
198
199
Jim Laskey48850c12006-11-16 22:43:37 +0000200// Instructions to support dynamic alloca.
201def SDTDynOp : SDTypeProfile<1, 2, []>;
202def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
203
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000204//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000205// PowerPC specific transformation functions and pattern fragments.
206//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000207
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000208def SHL32 : SDNodeXForm<imm, [{
209 // Transformation function: 31 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000210 return getI32Imm(31 - N->getZExtValue());
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000211}]>;
212
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000213def SRL32 : SDNodeXForm<imm, [{
214 // Transformation function: 32 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000215 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000216}]>;
217
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000218def LO16 : SDNodeXForm<imm, [{
219 // Transformation function: get the low 16 bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000220 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000221}]>;
222
223def HI16 : SDNodeXForm<imm, [{
224 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000225 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000226}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000227
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000228def HA16 : SDNodeXForm<imm, [{
229 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000230 signed int Val = N->getZExtValue();
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000231 return getI32Imm((Val - (signed short)Val) >> 16);
232}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000233def MB : SDNodeXForm<imm, [{
234 // Transformation function: get the start bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000235 unsigned mb = 0, me;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000236 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000237 return getI32Imm(mb);
238}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000239
Nate Begemand31efd12006-09-22 05:01:56 +0000240def ME : SDNodeXForm<imm, [{
241 // Transformation function: get the end bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000242 unsigned mb, me = 0;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000243 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000244 return getI32Imm(me);
245}]>;
246def maskimm32 : PatLeaf<(imm), [{
247 // maskImm predicate - True if immediate is a run of ones.
248 unsigned mb, me;
Owen Anderson9f944592009-08-11 20:47:22 +0000249 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +0000250 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000251 else
252 return false;
253}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000254
Bill Schmidtf88571e2013-05-22 20:09:24 +0000255def imm32SExt16 : Operand<i32>, ImmLeaf<i32, [{
256 // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit
257 // sign extended field. Used by instructions like 'addi'.
258 return (int32_t)Imm == (short)Imm;
259}]>;
260def imm64SExt16 : Operand<i64>, ImmLeaf<i64, [{
261 // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit
262 // sign extended field. Used by instructions like 'addi'.
263 return (int64_t)Imm == (short)Imm;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000264}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000265def immZExt16 : PatLeaf<(imm), [{
266 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
267 // field. Used by instructions like 'ori'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000268 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000269}], LO16>;
270
Chris Lattner7e742e42006-06-20 22:34:10 +0000271// imm16Shifted* - These match immediates where the low 16-bits are zero. There
272// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
273// identical in 32-bit mode, but in 64-bit mode, they return true if the
274// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
275// clear).
276def imm16ShiftedZExt : PatLeaf<(imm), [{
277 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
278 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000279 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner7e742e42006-06-20 22:34:10 +0000280}], HI16>;
281
282def imm16ShiftedSExt : PatLeaf<(imm), [{
283 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
284 // immediate are set. Used by instructions like 'addis'. Identical to
285 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000286 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson9f944592009-08-11 20:47:22 +0000287 if (N->getValueType(0) == MVT::i32)
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000288 return true;
289 // For 64-bit, make sure it is sext right.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000290 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000291}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000292
Hal Finkel940ab932014-02-28 00:27:01 +0000293def imm64ZExt32 : Operand<i64>, ImmLeaf<i64, [{
294 // imm64ZExt32 predicate - True if the i64 immediate fits in a 32-bit
295 // zero extended field.
296 return isUInt<32>(Imm);
297}]>;
298
Hal Finkelb09680b2013-03-18 23:00:58 +0000299// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000300// restricted memrix (4-aligned) constants are alignment sensitive. If these
Hal Finkelb09680b2013-03-18 23:00:58 +0000301// offsets are hidden behind TOC entries than the values of the lower-order
302// bits cannot be checked directly. As a result, we need to also incorporate
303// an alignment check into the relevant patterns.
304
305def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
306 return cast<LoadSDNode>(N)->getAlignment() >= 4;
307}]>;
308def aligned4store : PatFrag<(ops node:$val, node:$ptr),
309 (store node:$val, node:$ptr), [{
310 return cast<StoreSDNode>(N)->getAlignment() >= 4;
311}]>;
312def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
313 return cast<LoadSDNode>(N)->getAlignment() >= 4;
314}]>;
315def aligned4pre_store : PatFrag<
316 (ops node:$val, node:$base, node:$offset),
317 (pre_store node:$val, node:$base, node:$offset), [{
318 return cast<StoreSDNode>(N)->getAlignment() >= 4;
319}]>;
320
321def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
322 return cast<LoadSDNode>(N)->getAlignment() < 4;
323}]>;
324def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
325 (store node:$val, node:$ptr), [{
326 return cast<StoreSDNode>(N)->getAlignment() < 4;
327}]>;
328def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
329 return cast<LoadSDNode>(N)->getAlignment() < 4;
330}]>;
Chris Lattner2771e2c2006-03-25 06:12:06 +0000331
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000332//===----------------------------------------------------------------------===//
333// PowerPC Flag Definitions.
334
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000335class isPPC64 { bit PPC64 = 1; }
Hal Finkel1b58f332013-04-12 18:17:57 +0000336class isDOT { bit RC = 1; }
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000337
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000338class RegConstraint<string C> {
339 string Constraints = C;
340}
Chris Lattner57711562006-11-15 23:24:18 +0000341class NoEncode<string E> {
342 string DisableEncoding = E;
343}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000344
345
346//===----------------------------------------------------------------------===//
347// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000348
Ulrich Weigand136ac222013-04-26 16:53:15 +0000349// In the default PowerPC assembler syntax, registers are specified simply
350// by number, so they cannot be distinguished from immediate values (without
351// looking at the opcode). This means that the default operand matching logic
352// for the asm parser does not work, and we need to specify custom matchers.
353// Since those can only be specified with RegisterOperand classes and not
354// directly on the RegisterClass, all instructions patterns used by the asm
355// parser need to use a RegisterOperand (instead of a RegisterClass) for
356// all their register operands.
357// For this purpose, we define one RegisterOperand for each RegisterClass,
358// using the same name as the class, just in lower case.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000359
Ulrich Weigand640192d2013-05-03 19:49:39 +0000360def PPCRegGPRCAsmOperand : AsmOperandClass {
361 let Name = "RegGPRC"; let PredicateMethod = "isRegNumber";
362}
363def gprc : RegisterOperand<GPRC> {
364 let ParserMatchClass = PPCRegGPRCAsmOperand;
365}
366def PPCRegG8RCAsmOperand : AsmOperandClass {
367 let Name = "RegG8RC"; let PredicateMethod = "isRegNumber";
368}
369def g8rc : RegisterOperand<G8RC> {
370 let ParserMatchClass = PPCRegG8RCAsmOperand;
371}
372def PPCRegGPRCNoR0AsmOperand : AsmOperandClass {
373 let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber";
374}
375def gprc_nor0 : RegisterOperand<GPRC_NOR0> {
376 let ParserMatchClass = PPCRegGPRCNoR0AsmOperand;
377}
378def PPCRegG8RCNoX0AsmOperand : AsmOperandClass {
379 let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber";
380}
381def g8rc_nox0 : RegisterOperand<G8RC_NOX0> {
382 let ParserMatchClass = PPCRegG8RCNoX0AsmOperand;
383}
384def PPCRegF8RCAsmOperand : AsmOperandClass {
385 let Name = "RegF8RC"; let PredicateMethod = "isRegNumber";
386}
387def f8rc : RegisterOperand<F8RC> {
388 let ParserMatchClass = PPCRegF8RCAsmOperand;
389}
390def PPCRegF4RCAsmOperand : AsmOperandClass {
391 let Name = "RegF4RC"; let PredicateMethod = "isRegNumber";
392}
393def f4rc : RegisterOperand<F4RC> {
394 let ParserMatchClass = PPCRegF4RCAsmOperand;
395}
396def PPCRegVRRCAsmOperand : AsmOperandClass {
397 let Name = "RegVRRC"; let PredicateMethod = "isRegNumber";
398}
399def vrrc : RegisterOperand<VRRC> {
400 let ParserMatchClass = PPCRegVRRCAsmOperand;
401}
402def PPCRegCRBITRCAsmOperand : AsmOperandClass {
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000403 let Name = "RegCRBITRC"; let PredicateMethod = "isCRBitNumber";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000404}
405def crbitrc : RegisterOperand<CRBITRC> {
406 let ParserMatchClass = PPCRegCRBITRCAsmOperand;
407}
408def PPCRegCRRCAsmOperand : AsmOperandClass {
409 let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber";
410}
411def crrc : RegisterOperand<CRRC> {
412 let ParserMatchClass = PPCRegCRRCAsmOperand;
413}
414
Hal Finkel27774d92014-03-13 07:58:58 +0000415def PPCU2ImmAsmOperand : AsmOperandClass {
416 let Name = "U2Imm"; let PredicateMethod = "isU2Imm";
417 let RenderMethod = "addImmOperands";
418}
419def u2imm : Operand<i32> {
420 let PrintMethod = "printU2ImmOperand";
421 let ParserMatchClass = PPCU2ImmAsmOperand;
422}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000423def PPCS5ImmAsmOperand : AsmOperandClass {
424 let Name = "S5Imm"; let PredicateMethod = "isS5Imm";
425 let RenderMethod = "addImmOperands";
426}
Chris Lattner2771e2c2006-03-25 06:12:06 +0000427def s5imm : Operand<i32> {
428 let PrintMethod = "printS5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000429 let ParserMatchClass = PPCS5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000430 let DecoderMethod = "decodeSImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000431}
432def PPCU5ImmAsmOperand : AsmOperandClass {
433 let Name = "U5Imm"; let PredicateMethod = "isU5Imm";
434 let RenderMethod = "addImmOperands";
Chris Lattner2771e2c2006-03-25 06:12:06 +0000435}
Chris Lattnerf006d152005-09-14 20:53:05 +0000436def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000437 let PrintMethod = "printU5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000438 let ParserMatchClass = PPCU5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000439 let DecoderMethod = "decodeUImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000440}
441def PPCU6ImmAsmOperand : AsmOperandClass {
442 let Name = "U6Imm"; let PredicateMethod = "isU6Imm";
443 let RenderMethod = "addImmOperands";
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000444}
Chris Lattnerf006d152005-09-14 20:53:05 +0000445def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000446 let PrintMethod = "printU6ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000447 let ParserMatchClass = PPCU6ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000448 let DecoderMethod = "decodeUImmOperand<6>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000449}
450def PPCS16ImmAsmOperand : AsmOperandClass {
451 let Name = "S16Imm"; let PredicateMethod = "isS16Imm";
452 let RenderMethod = "addImmOperands";
Nate Begeman143cf942004-08-30 02:28:06 +0000453}
Chris Lattnerf006d152005-09-14 20:53:05 +0000454def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000455 let PrintMethod = "printS16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000456 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000457 let ParserMatchClass = PPCS16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000458 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000459}
460def PPCU16ImmAsmOperand : AsmOperandClass {
461 let Name = "U16Imm"; let PredicateMethod = "isU16Imm";
462 let RenderMethod = "addImmOperands";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000463}
Chris Lattnerf006d152005-09-14 20:53:05 +0000464def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000465 let PrintMethod = "printU16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000466 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000467 let ParserMatchClass = PPCU16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000468 let DecoderMethod = "decodeUImmOperand<16>";
Chris Lattner8a796852004-08-15 05:20:16 +0000469}
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000470def PPCS17ImmAsmOperand : AsmOperandClass {
471 let Name = "S17Imm"; let PredicateMethod = "isS17Imm";
472 let RenderMethod = "addImmOperands";
473}
474def s17imm : Operand<i32> {
475 // This operand type is used for addis/lis to allow the assembler parser
476 // to accept immediates in the range -65536..65535 for compatibility with
477 // the GNU assembler. The operand is treated as 16-bit otherwise.
478 let PrintMethod = "printS16ImmOperand";
479 let EncoderMethod = "getImm16Encoding";
480 let ParserMatchClass = PPCS17ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000481 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000482}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000483def PPCDirectBrAsmOperand : AsmOperandClass {
484 let Name = "DirectBr"; let PredicateMethod = "isDirectBr";
485 let RenderMethod = "addBranchTargetOperands";
486}
Chris Lattner0e3461e2010-11-15 06:09:35 +0000487def directbrtarget : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000488 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000489 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000490 let ParserMatchClass = PPCDirectBrAsmOperand;
491}
492def absdirectbrtarget : Operand<OtherVT> {
493 let PrintMethod = "printAbsBranchOperand";
494 let EncoderMethod = "getAbsDirectBrEncoding";
495 let ParserMatchClass = PPCDirectBrAsmOperand;
496}
497def PPCCondBrAsmOperand : AsmOperandClass {
498 let Name = "CondBr"; let PredicateMethod = "isCondBr";
499 let RenderMethod = "addBranchTargetOperands";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000500}
501def condbrtarget : Operand<OtherVT> {
Chris Lattnercfedba72010-11-16 01:45:05 +0000502 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000503 let EncoderMethod = "getCondBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000504 let ParserMatchClass = PPCCondBrAsmOperand;
505}
506def abscondbrtarget : Operand<OtherVT> {
507 let PrintMethod = "printAbsBranchOperand";
508 let EncoderMethod = "getAbsCondBrEncoding";
509 let ParserMatchClass = PPCCondBrAsmOperand;
Nate Begeman61738782004-09-02 08:13:00 +0000510}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000511def calltarget : Operand<iPTR> {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000512 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000513 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000514 let ParserMatchClass = PPCDirectBrAsmOperand;
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000515}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000516def abscalltarget : Operand<iPTR> {
517 let PrintMethod = "printAbsBranchOperand";
518 let EncoderMethod = "getAbsDirectBrEncoding";
519 let ParserMatchClass = PPCDirectBrAsmOperand;
Nate Begemana171f6b2005-11-16 00:48:01 +0000520}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000521def PPCCRBitMaskOperand : AsmOperandClass {
522 let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000523}
Nate Begeman8465fe82005-07-20 22:42:00 +0000524def crbitm: Operand<i8> {
525 let PrintMethod = "printcrbitm";
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000526 let EncoderMethod = "get_crbitm_encoding";
Hal Finkel23453472013-12-19 16:13:01 +0000527 let DecoderMethod = "decodeCRBitMOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000528 let ParserMatchClass = PPCCRBitMaskOperand;
Nate Begeman8465fe82005-07-20 22:42:00 +0000529}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000530// Address operands
Hal Finkel638a9fa2013-03-19 18:51:05 +0000531// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
Ulrich Weigand640192d2013-05-03 19:49:39 +0000532def PPCRegGxRCNoR0Operand : AsmOperandClass {
533 let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber";
534}
535def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> {
536 let ParserMatchClass = PPCRegGxRCNoR0Operand;
537}
538// A version of ptr_rc usable with the asm parser.
539def PPCRegGxRCOperand : AsmOperandClass {
540 let Name = "RegGxRC"; let PredicateMethod = "isRegNumber";
541}
542def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> {
543 let ParserMatchClass = PPCRegGxRCOperand;
544}
Hal Finkel638a9fa2013-03-19 18:51:05 +0000545
Ulrich Weigand640192d2013-05-03 19:49:39 +0000546def PPCDispRIOperand : AsmOperandClass {
547 let Name = "DispRI"; let PredicateMethod = "isS16Imm";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000548 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000549}
550def dispRI : Operand<iPTR> {
551 let ParserMatchClass = PPCDispRIOperand;
552}
553def PPCDispRIXOperand : AsmOperandClass {
554 let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000555 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000556}
557def dispRIX : Operand<iPTR> {
558 let ParserMatchClass = PPCDispRIXOperand;
559}
Ulrich Weigand4a083882013-03-26 10:55:45 +0000560
Chris Lattnera5190ae2006-06-16 21:01:35 +0000561def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000562 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000563 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000564 let EncoderMethod = "getMemRIEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000565 let DecoderMethod = "decodeMemRIOperands";
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000566}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000567def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000568 let PrintMethod = "printMemRegReg";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000569 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000570}
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000571def memrix : Operand<iPTR> { // memri where the imm is 4-aligned.
572 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000573 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000574 let EncoderMethod = "getMemRIXEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000575 let DecoderMethod = "decodeMemRIXOperands";
Chris Lattner4a66d692006-03-22 05:30:33 +0000576}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000577
Hal Finkel756810f2013-03-21 21:37:52 +0000578// A single-register address. This is used with the SjLj
579// pseudo-instructions.
580def memr : Operand<iPTR> {
581 let MIOperandInfo = (ops ptr_rc:$ptrreg);
582}
Roman Divacky32143e22013-12-20 18:08:54 +0000583def PPCTLSRegOperand : AsmOperandClass {
584 let Name = "TLSReg"; let PredicateMethod = "isTLSReg";
585 let RenderMethod = "addTLSRegOperands";
586}
587def tlsreg32 : Operand<i32> {
588 let EncoderMethod = "getTLSRegEncoding";
589 let ParserMatchClass = PPCTLSRegOperand;
590}
Hal Finkel7c8ae532014-07-25 17:47:22 +0000591def tlsgd32 : Operand<i32> {}
592def tlscall32 : Operand<i32> {
593 let PrintMethod = "printTLSCall";
594 let MIOperandInfo = (ops calltarget:$func, tlsgd32:$sym);
595 let EncoderMethod = "getTLSCallEncoding";
596}
Hal Finkel756810f2013-03-21 21:37:52 +0000597
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000598// PowerPC Predicate operand.
599def pred : Operand<OtherVT> {
Chris Lattner6be72602006-11-04 05:27:39 +0000600 let PrintMethod = "printPredicateOperand";
Ulrich Weigand136ac222013-04-26 16:53:15 +0000601 let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg);
Chris Lattner6be72602006-11-04 05:27:39 +0000602}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000603
Chris Lattner268d3582006-01-12 02:05:36 +0000604// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000605def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
606def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
607def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000608def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmX4", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000609
Hal Finkel756810f2013-03-21 21:37:52 +0000610// The address in a single register. This is used with the SjLj
611// pseudo-instructions.
612def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
613
Chris Lattner6f5840c2006-11-16 00:41:37 +0000614/// This is just the offset part of iaddr, used for preinc.
615def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000616
Evan Cheng3db275d2005-12-14 22:07:12 +0000617//===----------------------------------------------------------------------===//
618// PowerPC Instruction Predicate Definitions.
Eric Christopher1b8e7632014-05-22 01:07:24 +0000619def In32BitMode : Predicate<"!PPCSubTarget->isPPC64()">;
620def In64BitMode : Predicate<"PPCSubTarget->isPPC64()">;
621def IsBookE : Predicate<"PPCSubTarget->isBookE()">;
622def IsNotBookE : Predicate<"!PPCSubTarget->isBookE()">;
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000623
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000624//===----------------------------------------------------------------------===//
Hal Finkel654d43b2013-04-12 02:18:09 +0000625// PowerPC Multiclass Definitions.
626
627multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
628 string asmbase, string asmstr, InstrItinClass itin,
629 list<dag> pattern> {
630 let BaseName = asmbase in {
631 def NAME : XForm_6<opcode, xo, OOL, IOL,
632 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
633 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000634 let Defs = [CR0] in
635 def o : XForm_6<opcode, xo, OOL, IOL,
636 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
637 []>, isDOT, RecFormRel;
638 }
639}
640
641multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
642 string asmbase, string asmstr, InstrItinClass itin,
643 list<dag> pattern> {
644 let BaseName = asmbase in {
645 let Defs = [CARRY] in
646 def NAME : XForm_6<opcode, xo, OOL, IOL,
647 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
648 pattern>, RecFormRel;
649 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000650 def o : XForm_6<opcode, xo, OOL, IOL,
651 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
652 []>, isDOT, RecFormRel;
653 }
654}
655
Hal Finkel1b58f332013-04-12 18:17:57 +0000656multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
657 string asmbase, string asmstr, InstrItinClass itin,
658 list<dag> pattern> {
659 let BaseName = asmbase in {
660 let Defs = [CARRY] in
661 def NAME : XForm_10<opcode, xo, OOL, IOL,
662 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
663 pattern>, RecFormRel;
664 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000665 def o : XForm_10<opcode, xo, OOL, IOL,
666 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
667 []>, isDOT, RecFormRel;
668 }
669}
670
671multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
672 string asmbase, string asmstr, InstrItinClass itin,
673 list<dag> pattern> {
674 let BaseName = asmbase in {
675 def NAME : XForm_11<opcode, xo, OOL, IOL,
676 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
677 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000678 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000679 def o : XForm_11<opcode, xo, OOL, IOL,
680 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
681 []>, isDOT, RecFormRel;
682 }
683}
684
685multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
686 string asmbase, string asmstr, InstrItinClass itin,
687 list<dag> pattern> {
688 let BaseName = asmbase in {
689 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
690 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
691 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000692 let Defs = [CR0] in
693 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
694 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
695 []>, isDOT, RecFormRel;
696 }
697}
698
699multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
700 string asmbase, string asmstr, InstrItinClass itin,
701 list<dag> pattern> {
702 let BaseName = asmbase in {
703 let Defs = [CARRY] in
704 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
705 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
706 pattern>, RecFormRel;
707 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000708 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
709 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
710 []>, isDOT, RecFormRel;
711 }
712}
713
714multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
715 string asmbase, string asmstr, InstrItinClass itin,
716 list<dag> pattern> {
717 let BaseName = asmbase in {
718 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
719 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
720 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000721 let Defs = [CR0] in
722 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
723 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
724 []>, isDOT, RecFormRel;
725 }
726}
727
728multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
729 string asmbase, string asmstr, InstrItinClass itin,
730 list<dag> pattern> {
731 let BaseName = asmbase in {
732 let Defs = [CARRY] in
733 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
734 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
735 pattern>, RecFormRel;
736 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000737 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
738 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
739 []>, isDOT, RecFormRel;
740 }
741}
742
743multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL,
744 string asmbase, string asmstr, InstrItinClass itin,
745 list<dag> pattern> {
746 let BaseName = asmbase in {
747 def NAME : MForm_2<opcode, OOL, IOL,
748 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
749 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000750 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000751 def o : MForm_2<opcode, OOL, IOL,
752 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
753 []>, isDOT, RecFormRel;
754 }
755}
756
757multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL,
758 string asmbase, string asmstr, InstrItinClass itin,
759 list<dag> pattern> {
760 let BaseName = asmbase in {
761 def NAME : MDForm_1<opcode, xo, OOL, IOL,
762 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
763 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000764 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000765 def o : MDForm_1<opcode, xo, OOL, IOL,
766 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
767 []>, isDOT, RecFormRel;
768 }
769}
770
Ulrich Weigandfa451ba2013-04-26 15:39:12 +0000771multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL,
772 string asmbase, string asmstr, InstrItinClass itin,
773 list<dag> pattern> {
774 let BaseName = asmbase in {
775 def NAME : MDSForm_1<opcode, xo, OOL, IOL,
776 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
777 pattern>, RecFormRel;
778 let Defs = [CR0] in
779 def o : MDSForm_1<opcode, xo, OOL, IOL,
780 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
781 []>, isDOT, RecFormRel;
782 }
783}
784
Hal Finkel1b58f332013-04-12 18:17:57 +0000785multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
786 string asmbase, string asmstr, InstrItinClass itin,
787 list<dag> pattern> {
Hal Finkel654d43b2013-04-12 02:18:09 +0000788 let BaseName = asmbase in {
Hal Finkel1b58f332013-04-12 18:17:57 +0000789 let Defs = [CARRY] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000790 def NAME : XSForm_1<opcode, xo, OOL, IOL,
791 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
792 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000793 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000794 def o : XSForm_1<opcode, xo, OOL, IOL,
795 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
796 []>, isDOT, RecFormRel;
797 }
798}
799
800multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
801 string asmbase, string asmstr, InstrItinClass itin,
802 list<dag> pattern> {
803 let BaseName = asmbase in {
804 def NAME : XForm_26<opcode, xo, OOL, IOL,
805 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
806 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000807 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000808 def o : XForm_26<opcode, xo, OOL, IOL,
809 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000810 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000811 }
812}
813
Hal Finkeldbc78e12013-08-19 05:01:02 +0000814multiclass XForm_28r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
815 string asmbase, string asmstr, InstrItinClass itin,
816 list<dag> pattern> {
817 let BaseName = asmbase in {
818 def NAME : XForm_28<opcode, xo, OOL, IOL,
819 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
820 pattern>, RecFormRel;
821 let Defs = [CR1] in
822 def o : XForm_28<opcode, xo, OOL, IOL,
823 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
824 []>, isDOT, RecFormRel;
825 }
826}
827
Hal Finkel654d43b2013-04-12 02:18:09 +0000828multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
829 string asmbase, string asmstr, InstrItinClass itin,
830 list<dag> pattern> {
831 let BaseName = asmbase in {
832 def NAME : AForm_1<opcode, xo, OOL, IOL,
833 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
834 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000835 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000836 def o : AForm_1<opcode, xo, OOL, IOL,
837 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000838 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000839 }
840}
841
842multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
843 string asmbase, string asmstr, InstrItinClass itin,
844 list<dag> pattern> {
845 let BaseName = asmbase in {
846 def NAME : AForm_2<opcode, xo, OOL, IOL,
847 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
848 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000849 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000850 def o : AForm_2<opcode, xo, OOL, IOL,
851 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000852 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000853 }
854}
855
856multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
857 string asmbase, string asmstr, InstrItinClass itin,
858 list<dag> pattern> {
859 let BaseName = asmbase in {
860 def NAME : AForm_3<opcode, xo, OOL, IOL,
861 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
862 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000863 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000864 def o : AForm_3<opcode, xo, OOL, IOL,
865 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000866 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000867 }
868}
869
870//===----------------------------------------------------------------------===//
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000871// PowerPC Instruction Definitions.
872
Misha Brukmane05203f2004-06-21 16:55:25 +0000873// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000874
Chris Lattner51348c52006-03-12 09:13:49 +0000875let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +0000876let Defs = [R1], Uses = [R1] in {
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000877def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattner27539552008-10-11 22:08:30 +0000878 [(callseq_start timm:$amt)]>;
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000879def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattner27539552008-10-11 22:08:30 +0000880 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000881}
Chris Lattner02e2c182006-03-13 21:52:10 +0000882
Ulrich Weigand136ac222013-04-26 16:53:15 +0000883def UPDATE_VRSAVE : Pseudo<(outs gprc:$rD), (ins gprc:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +0000884 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000885}
Jim Laskey48850c12006-11-16 22:43:37 +0000886
Evan Cheng3e18e502007-09-11 19:55:27 +0000887let Defs = [R1], Uses = [R1] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000888def DYNALLOC : Pseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000889 [(set i32:$result,
890 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000891
Dan Gohman453d64c2009-10-29 18:10:34 +0000892// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
893// instruction selection into a branch sequence.
894let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner51348c52006-03-12 09:13:49 +0000895 PPC970_Single = 1 in {
Hal Finkel3fa362a2013-03-27 05:57:58 +0000896 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
897 // because either operand might become the first operand in an isel, and
898 // that operand cannot be r0.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000899 def SELECT_CC_I4 : Pseudo<(outs gprc:$dst), (ins crrc:$cond,
900 gprc_nor0:$T, gprc_nor0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000901 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000902 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000903 def SELECT_CC_I8 : Pseudo<(outs g8rc:$dst), (ins crrc:$cond,
904 g8rc_nox0:$T, g8rc_nox0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000905 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000906 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000907 def SELECT_CC_F4 : Pseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000908 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000909 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000910 def SELECT_CC_F8 : Pseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000911 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000912 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000913 def SELECT_CC_VRRC: Pseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000914 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000915 []>;
Hal Finkel940ab932014-02-28 00:27:01 +0000916
917 // SELECT_* pseudo instructions, like SELECT_CC_* but taking condition
918 // register bit directly.
919 def SELECT_I4 : Pseudo<(outs gprc:$dst), (ins crbitrc:$cond,
920 gprc_nor0:$T, gprc_nor0:$F), "#SELECT_I4",
921 [(set i32:$dst, (select i1:$cond, i32:$T, i32:$F))]>;
922 def SELECT_I8 : Pseudo<(outs g8rc:$dst), (ins crbitrc:$cond,
923 g8rc_nox0:$T, g8rc_nox0:$F), "#SELECT_I8",
924 [(set i64:$dst, (select i1:$cond, i64:$T, i64:$F))]>;
925 def SELECT_F4 : Pseudo<(outs f4rc:$dst), (ins crbitrc:$cond,
926 f4rc:$T, f4rc:$F), "#SELECT_F4",
927 [(set f32:$dst, (select i1:$cond, f32:$T, f32:$F))]>;
928 def SELECT_F8 : Pseudo<(outs f8rc:$dst), (ins crbitrc:$cond,
929 f8rc:$T, f8rc:$F), "#SELECT_F8",
930 [(set f64:$dst, (select i1:$cond, f64:$T, f64:$F))]>;
931 def SELECT_VRRC: Pseudo<(outs vrrc:$dst), (ins crbitrc:$cond,
932 vrrc:$T, vrrc:$F), "#SELECT_VRRC",
933 [(set v4i32:$dst,
934 (select i1:$cond, v4i32:$T, v4i32:$F))]>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000935}
936
Bill Wendling632ea652008-03-03 22:19:16 +0000937// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
938// scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +0000939let mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000940def SPILL_CR : Pseudo<(outs), (ins crrc:$cond, memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000941 "#SPILL_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +0000942def SPILL_CRBIT : Pseudo<(outs), (ins crbitrc:$cond, memri:$F),
943 "#SPILL_CRBIT", []>;
944}
Bill Wendling632ea652008-03-03 22:19:16 +0000945
Hal Finkelbde7f8f2011-12-06 20:55:36 +0000946// RESTORE_CR - Indicate that we're restoring the CR register (previously
947// spilled), so we'll need to scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +0000948let mayLoad = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000949def RESTORE_CR : Pseudo<(outs crrc:$cond), (ins memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000950 "#RESTORE_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +0000951def RESTORE_CRBIT : Pseudo<(outs crbitrc:$cond), (ins memri:$F),
952 "#RESTORE_CRBIT", []>;
953}
Hal Finkelbde7f8f2011-12-06 20:55:36 +0000954
Evan Chengac1591b2007-07-21 00:34:19 +0000955let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000956 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +0000957 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB,
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000958 [(retflag)]>;
Hal Finkel500b0042013-04-10 06:42:34 +0000959 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in {
Hal Finkel3e5a3602013-11-27 23:26:09 +0000960 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
961 []>;
Hal Finkel500b0042013-04-10 06:42:34 +0000962
Hal Finkel940ab932014-02-28 00:27:01 +0000963 let isCodeGenOnly = 1 in {
964 def BCCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
965 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB,
966 []>;
967
968 def BCCTR : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi),
969 "bcctr 12, $bi, 0", IIC_BrB, []>;
970 def BCCTRn : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi),
971 "bcctr 4, $bi, 0", IIC_BrB, []>;
972 }
Hal Finkel500b0042013-04-10 06:42:34 +0000973 }
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000974}
975
Chris Lattner915fd0d2005-02-15 20:26:49 +0000976let Defs = [LR] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000977 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner51348c52006-03-12 09:13:49 +0000978 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +0000979
Evan Chengac1591b2007-07-21 00:34:19 +0000980let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +0000981 let isBarrier = 1 in {
Chris Lattner0e3461e2010-11-15 06:09:35 +0000982 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000983 "b $dst", IIC_BrB,
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000984 [(br bb:$dst)]>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000985 def BA : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000986 "ba $dst", IIC_BrB, []>;
Chris Lattnercf569172006-10-13 19:10:34 +0000987 }
Chris Lattner40565d72004-11-22 23:07:01 +0000988
Chris Lattnerbe9377a2006-11-17 22:37:34 +0000989 // BCC represents an arbitrary conditional branch on a predicate.
990 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidt314c6c42012-10-05 15:16:11 +0000991 // a two-value operand where a dag node expects two operands. :(
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000992 let isCodeGenOnly = 1 in {
Will Schmidt314c6c42012-10-05 15:16:11 +0000993 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +0000994 "b${cond:cc}${cond:pm} ${cond:reg}, $dst"
Ulrich Weigand136ac222013-04-26 16:53:15 +0000995 /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000996 def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +0000997 "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000998
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000999 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel940ab932014-02-28 00:27:01 +00001000 def BCCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001001 "b${cond:cc}lr${cond:pm} ${cond:reg}", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001002 }
Hal Finkel5711eca2013-04-09 22:58:37 +00001003
Hal Finkel940ab932014-02-28 00:27:01 +00001004 let isCodeGenOnly = 1 in {
1005 let Pattern = [(brcond i1:$bi, bb:$dst)] in
1006 def BC : BForm_4<16, 12, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1007 "bc 12, $bi, $dst">;
1008
1009 let Pattern = [(brcond (not i1:$bi), bb:$dst)] in
1010 def BCn : BForm_4<16, 4, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1011 "bc 4, $bi, $dst">;
1012
1013 let isReturn = 1, Uses = [LR, RM] in
1014 def BCLR : XLForm_2_br2<19, 16, 12, 0, (outs), (ins crbitrc:$bi),
1015 "bclr 12, $bi, 0", IIC_BrB, []>;
1016 def BCLRn : XLForm_2_br2<19, 16, 4, 0, (outs), (ins crbitrc:$bi),
1017 "bclr 4, $bi, 0", IIC_BrB, []>;
1018 }
1019
Ulrich Weigand86247b62013-06-24 16:52:04 +00001020 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in {
1021 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001022 "bdzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001023 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001024 "bdnzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001025 def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001026 "bdzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001027 def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001028 "bdnzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001029 def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001030 "bdzlr-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001031 def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001032 "bdnzlr-", IIC_BrB, []>;
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001033 }
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001034
1035 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand01177182012-11-13 19:15:52 +00001036 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
1037 "bdz $dst">;
1038 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
1039 "bdnz $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001040 def BDZA : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst),
1041 "bdza $dst">;
1042 def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst),
1043 "bdnza $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001044 def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst),
1045 "bdz+ $dst">;
1046 def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst),
1047 "bdnz+ $dst">;
1048 def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst),
1049 "bdza+ $dst">;
1050 def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst),
1051 "bdnza+ $dst">;
1052 def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst),
1053 "bdz- $dst">;
1054 def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst),
1055 "bdnz- $dst">;
1056 def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst),
1057 "bdza- $dst">;
1058 def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst),
1059 "bdnza- $dst">;
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001060 }
Misha Brukman767fa112004-06-28 18:23:35 +00001061}
1062
Hal Finkele5680b32013-04-04 22:55:54 +00001063// The unconditional BCL used by the SjLj setjmp code.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001064let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001065 let Defs = [LR], Uses = [RM] in {
Hal Finkele5680b32013-04-04 22:55:54 +00001066 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
1067 "bcl 20, 31, $dst">;
Hal Finkel756810f2013-03-21 21:37:52 +00001068 }
1069}
1070
Roman Divackyef21be22012-03-06 16:41:49 +00001071let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukman0648a902004-06-30 22:00:45 +00001072 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001073 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001074 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001075 "bl $func", IIC_BrB, []>; // See Pat patterns below.
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001076 def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001077 "bla $func", IIC_BrB, [(PPCcall (i32 imm:$func))]>;
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00001078
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001079 let isCodeGenOnly = 1 in {
Hal Finkel7c8ae532014-07-25 17:47:22 +00001080 def BL_TLS : IForm<18, 0, 1, (outs), (ins tlscall32:$func),
1081 "bl $func", IIC_BrB, []>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001082 def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001083 "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001084 def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001085 "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">;
Hal Finkel940ab932014-02-28 00:27:01 +00001086
1087 def BCL : BForm_4<16, 12, 0, 1, (outs),
1088 (ins crbitrc:$bi, condbrtarget:$dst),
1089 "bcl 12, $bi, $dst">;
1090 def BCLn : BForm_4<16, 4, 0, 1, (outs),
1091 (ins crbitrc:$bi, condbrtarget:$dst),
1092 "bcl 4, $bi, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001093 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001094 }
1095 let Uses = [CTR, RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001096 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001097 "bctrl", IIC_BrB, [(PPCbctrl)]>,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001098 Requires<[In32BitMode]>;
Ulrich Weigandd0585d82013-04-17 17:19:05 +00001099
Hal Finkel940ab932014-02-28 00:27:01 +00001100 let isCodeGenOnly = 1 in {
1101 def BCCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
1102 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB,
1103 []>;
1104
1105 def BCCTRL : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi),
1106 "bcctrl 12, $bi, 0", IIC_BrB, []>;
1107 def BCCTRLn : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi),
1108 "bcctrl 4, $bi, 0", IIC_BrB, []>;
1109 }
Dale Johannesene395d782008-10-23 20:41:28 +00001110 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001111 let Uses = [LR, RM] in {
1112 def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001113 "blrl", IIC_BrB, []>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001114
Hal Finkel940ab932014-02-28 00:27:01 +00001115 let isCodeGenOnly = 1 in {
1116 def BCCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond),
1117 "b${cond:cc}lrl${cond:pm} ${cond:reg}", IIC_BrB,
1118 []>;
1119
1120 def BCLRL : XLForm_2_br2<19, 16, 12, 1, (outs), (ins crbitrc:$bi),
1121 "bclrl 12, $bi, 0", IIC_BrB, []>;
1122 def BCLRLn : XLForm_2_br2<19, 16, 4, 1, (outs), (ins crbitrc:$bi),
1123 "bclrl 4, $bi, 0", IIC_BrB, []>;
1124 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001125 }
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001126 let Defs = [CTR], Uses = [CTR, RM] in {
1127 def BDZL : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst),
1128 "bdzl $dst">;
1129 def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst),
1130 "bdnzl $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001131 def BDZLA : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst),
1132 "bdzla $dst">;
1133 def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst),
1134 "bdnzla $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001135 def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst),
1136 "bdzl+ $dst">;
1137 def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst),
1138 "bdnzl+ $dst">;
1139 def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst),
1140 "bdzla+ $dst">;
1141 def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst),
1142 "bdnzla+ $dst">;
1143 def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst),
1144 "bdzl- $dst">;
1145 def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst),
1146 "bdnzl- $dst">;
1147 def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst),
1148 "bdzla- $dst">;
1149 def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst),
1150 "bdnzla- $dst">;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001151 }
1152 let Defs = [CTR], Uses = [CTR, LR, RM] in {
1153 def BDZLRL : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001154 "bdzlrl", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001155 def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001156 "bdnzlrl", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001157 def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001158 "bdzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001159 def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001160 "bdnzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001161 def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001162 "bdzlrl-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001163 def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001164 "bdnzlrl-", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001165 }
Chris Lattner43df5b32007-02-25 05:34:32 +00001166}
1167
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001168let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001169def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001170 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001171 "#TC_RETURNd $dst $offset",
1172 []>;
1173
1174
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001175let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001176def TCRETURNai :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001177 "#TC_RETURNa $func $offset",
1178 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
1179
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001180let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001181def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001182 "#TC_RETURNr $dst $offset",
1183 []>;
1184
1185
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001186let isCodeGenOnly = 1 in {
1187
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001188let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001189 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001190def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1191 []>, Requires<[In32BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001192
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001193let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001194 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001195def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001196 "b $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001197 []>;
1198
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001199let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001200 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001201def TAILBA : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001202 "ba $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001203 []>;
1204
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001205}
1206
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001207let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel40f76d52013-07-17 05:35:44 +00001208 let Defs = [CTR] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001209 def EH_SjLj_SetJmp32 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
Hal Finkel756810f2013-03-21 21:37:52 +00001210 "#EH_SJLJ_SETJMP32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001211 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +00001212 Requires<[In32BitMode]>;
1213 let isTerminator = 1 in
1214 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
1215 "#EH_SJLJ_LONGJMP32",
1216 [(PPCeh_sjlj_longjmp addr:$buf)]>,
1217 Requires<[In32BitMode]>;
1218}
1219
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001220let isBranch = 1, isTerminator = 1 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001221 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
1222 "#EH_SjLj_Setup\t$dst", []>;
1223}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001224
Bill Schmidta87a7e22013-05-14 19:35:45 +00001225// System call.
1226let PPC970_Unit = 7 in {
1227 def SC : SCForm<17, 1, (outs), (ins i32imm:$lev),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001228 "sc $lev", IIC_BrB, [(PPCsc (i32 imm:$lev))]>;
Bill Schmidta87a7e22013-05-14 19:35:45 +00001229}
1230
Chris Lattnerc8587d42006-06-06 21:29:23 +00001231// DCB* instructions.
Hal Finkel3e5a3602013-11-27 23:26:09 +00001232def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst), "dcba $dst",
1233 IIC_LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001234 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001235def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst), "dcbf $dst",
1236 IIC_LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001237 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001238def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst), "dcbi $dst",
1239 IIC_LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001240 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001241def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst), "dcbst $dst",
1242 IIC_LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001243 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001244def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst), "dcbt $dst",
1245 IIC_LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001246 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001247def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst), "dcbtst $dst",
1248 IIC_LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001249 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001250def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst), "dcbz $dst",
1251 IIC_LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001252 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001253def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst), "dcbzl $dst",
1254 IIC_LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001255 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +00001256
Hal Finkel322e41a2012-04-01 20:08:17 +00001257def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
1258 (DCBT xoaddr:$dst)>;
1259
Evan Cheng32e376f2008-07-12 02:23:19 +00001260// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +00001261let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +00001262 let Defs = [CR0] in {
Dale Johannesena32affb2008-08-28 17:53:09 +00001263 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001264 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001265 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001266 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001267 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001268 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001269 def ATOMIC_LOAD_AND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001270 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001271 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001272 def ATOMIC_LOAD_OR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001273 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001274 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001275 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001276 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001277 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001278 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001279 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001280 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001281 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001282 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001283 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001284 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001285 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001286 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001287 def ATOMIC_LOAD_AND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001288 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001289 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001290 def ATOMIC_LOAD_OR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001291 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001292 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001293 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001294 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001295 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001296 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001297 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001298 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001299 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001300 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001301 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001302 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001303 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001304 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001305 def ATOMIC_LOAD_AND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001306 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001307 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001308 def ATOMIC_LOAD_OR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001309 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001310 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001311 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001312 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001313 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001314 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001315 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001316 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001317
Dale Johannesena32affb2008-08-28 17:53:09 +00001318 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001319 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001320 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001321 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001322 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001323 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001324 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001325 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001326 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001327
Dale Johannesena32affb2008-08-28 17:53:09 +00001328 def ATOMIC_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001329 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001330 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001331 def ATOMIC_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001332 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001333 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen765065c2008-08-25 21:09:52 +00001334 def ATOMIC_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001335 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001336 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001337 }
Evan Cheng51096af2008-04-19 01:30:48 +00001338}
1339
Evan Cheng32e376f2008-07-12 02:23:19 +00001340// Instructions to support atomic operations
Ulrich Weigand136ac222013-04-26 16:53:15 +00001341def LWARX : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001342 "lwarx $rD, $src", IIC_LdStLWARX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001343 [(set i32:$rD, (PPClarx xoaddr:$src))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001344
1345let Defs = [CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001346def STWCX : XForm_1<31, 150, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001347 "stwcx. $rS, $dst", IIC_LdStSTWCX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001348 [(PPCstcx i32:$rS, xoaddr:$dst)]>,
Evan Cheng32e376f2008-07-12 02:23:19 +00001349 isDOT;
1350
Dan Gohman30e3db22010-05-14 16:46:02 +00001351let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001352def TRAP : XForm_24<31, 4, (outs), (ins), "trap", IIC_LdStLoad, [(trap)]>;
Nate Begemanf69d13b2008-08-11 17:36:31 +00001353
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001354def TWI : DForm_base<3, (outs), (ins u5imm:$to, gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001355 "twi $to, $rA, $imm", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001356def TW : XForm_1<31, 4, (outs), (ins u5imm:$to, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001357 "tw $to, $rA, $rB", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001358def TDI : DForm_base<2, (outs), (ins u5imm:$to, g8rc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001359 "tdi $to, $rA, $imm", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001360def TD : XForm_1<31, 68, (outs), (ins u5imm:$to, g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001361 "td $to, $rA, $rB", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001362
Chris Lattnere79a4512006-11-14 19:19:53 +00001363//===----------------------------------------------------------------------===//
1364// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +00001365//
Chris Lattnere79a4512006-11-14 19:19:53 +00001366
Chris Lattner13969612006-11-15 02:43:19 +00001367// Unindexed (r+i) Loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001368let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001369def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001370 "lbz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001371 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001372def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001373 "lha $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001374 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001375 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001376def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001377 "lhz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001378 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001379def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001380 "lwz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001381 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001382
Ulrich Weigand136ac222013-04-26 16:53:15 +00001383def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001384 "lfs $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001385 [(set f32:$rD, (load iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001386def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001387 "lfd $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001388 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattnerce645542006-11-10 02:08:47 +00001389
Chris Lattnerce645542006-11-10 02:08:47 +00001390
Chris Lattner13969612006-11-15 02:43:19 +00001391// Unindexed (r+i) Loads with Update (preinc).
Hal Finkel6efd45e2013-04-07 05:46:58 +00001392let mayLoad = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001393def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001394 "lbzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001395 []>, RegConstraint<"$addr.reg = $ea_result">,
1396 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001397
Ulrich Weigand136ac222013-04-26 16:53:15 +00001398def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001399 "lhau $rD, $addr", IIC_LdStLHAU,
Chris Lattner57711562006-11-15 23:24:18 +00001400 []>, RegConstraint<"$addr.reg = $ea_result">,
1401 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001402
Ulrich Weigand136ac222013-04-26 16:53:15 +00001403def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001404 "lhzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001405 []>, RegConstraint<"$addr.reg = $ea_result">,
1406 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001407
Ulrich Weigand136ac222013-04-26 16:53:15 +00001408def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001409 "lwzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001410 []>, RegConstraint<"$addr.reg = $ea_result">,
1411 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001412
Ulrich Weigand136ac222013-04-26 16:53:15 +00001413def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001414 "lfsu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001415 []>, RegConstraint<"$addr.reg = $ea_result">,
1416 NoEncode<"$ea_result">;
1417
Ulrich Weigand136ac222013-04-26 16:53:15 +00001418def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001419 "lfdu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001420 []>, RegConstraint<"$addr.reg = $ea_result">,
1421 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +00001422
1423
1424// Indexed (r+r) Loads with Update (preinc).
Ulrich Weigand136ac222013-04-26 16:53:15 +00001425def LBZUX : XForm_1<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001426 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001427 "lbzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001428 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001429 NoEncode<"$ea_result">;
1430
Ulrich Weigand136ac222013-04-26 16:53:15 +00001431def LHAUX : XForm_1<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001432 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001433 "lhaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001434 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001435 NoEncode<"$ea_result">;
1436
Ulrich Weigand136ac222013-04-26 16:53:15 +00001437def LHZUX : XForm_1<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001438 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001439 "lhzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001440 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001441 NoEncode<"$ea_result">;
1442
Ulrich Weigand136ac222013-04-26 16:53:15 +00001443def LWZUX : XForm_1<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001444 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001445 "lwzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001446 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001447 NoEncode<"$ea_result">;
1448
Ulrich Weigand136ac222013-04-26 16:53:15 +00001449def LFSUX : XForm_1<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001450 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001451 "lfsux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001452 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001453 NoEncode<"$ea_result">;
1454
Ulrich Weigand136ac222013-04-26 16:53:15 +00001455def LFDUX : XForm_1<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001456 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001457 "lfdux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001458 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001459 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001460}
Dan Gohmanae3ba452008-12-03 02:30:17 +00001461}
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001462
Chris Lattner13969612006-11-15 02:43:19 +00001463// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +00001464//
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001465let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001466def LBZX : XForm_1<31, 87, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001467 "lbzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001468 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001469def LHAX : XForm_1<31, 343, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001470 "lhax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001471 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001472 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001473def LHZX : XForm_1<31, 279, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001474 "lhzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001475 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001476def LWZX : XForm_1<31, 23, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001477 "lwzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001478 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001479
1480
Ulrich Weigand136ac222013-04-26 16:53:15 +00001481def LHBRX : XForm_1<31, 790, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001482 "lhbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001483 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001484def LWBRX : XForm_1<31, 534, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001485 "lwbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001486 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001487
Ulrich Weigand136ac222013-04-26 16:53:15 +00001488def LFSX : XForm_25<31, 535, (outs f4rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001489 "lfsx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001490 [(set f32:$frD, (load xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001491def LFDX : XForm_25<31, 599, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001492 "lfdx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001493 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkelbeb296b2013-03-31 10:12:51 +00001494
Ulrich Weigand136ac222013-04-26 16:53:15 +00001495def LFIWAX : XForm_25<31, 855, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001496 "lfiwax $frD, $src", IIC_LdStLFD,
Hal Finkelbeb296b2013-03-31 10:12:51 +00001497 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001498def LFIWZX : XForm_25<31, 887, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001499 "lfiwzx $frD, $src", IIC_LdStLFD,
Hal Finkelf6d45f22013-04-01 17:52:07 +00001500 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001501}
1502
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001503// Load Multiple
1504def LMW : DForm_1<46, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001505 "lmw $rD, $src", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001506
Chris Lattnere79a4512006-11-14 19:19:53 +00001507//===----------------------------------------------------------------------===//
1508// PPC32 Store Instructions.
1509//
1510
Chris Lattner13969612006-11-15 02:43:19 +00001511// Unindexed (r+i) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001512let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001513def STB : DForm_1<38, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001514 "stb $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001515 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001516def STH : DForm_1<44, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001517 "sth $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001518 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001519def STW : DForm_1<36, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001520 "stw $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001521 [(store i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001522def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001523 "stfs $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001524 [(store f32:$rS, iaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001525def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001526 "stfd $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001527 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001528}
1529
Chris Lattner13969612006-11-15 02:43:19 +00001530// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigandd8501672013-03-19 19:52:04 +00001531let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001532def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001533 "stbu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001534 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001535def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001536 "sthu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001537 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001538def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001539 "stwu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001540 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001541def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001542 "stfsu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001543 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001544def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001545 "stfdu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001546 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +00001547}
1548
Ulrich Weigandd8501672013-03-19 19:52:04 +00001549// Patterns to match the pre-inc stores. We can't put the patterns on
1550// the instruction definitions directly as ISel wants the address base
1551// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001552def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1553 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
1554def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1555 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
1556def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1557 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
1558def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1559 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
1560def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1561 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattner13969612006-11-15 02:43:19 +00001562
Chris Lattnere79a4512006-11-14 19:19:53 +00001563// Indexed (r+r) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001564let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001565def STBX : XForm_8<31, 215, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001566 "stbx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001567 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001568 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001569def STHX : XForm_8<31, 407, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001570 "sthx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001571 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001572 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001573def STWX : XForm_8<31, 151, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001574 "stwx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001575 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001576 PPC970_DGroup_Cracked;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001577
Ulrich Weigand136ac222013-04-26 16:53:15 +00001578def STHBRX: XForm_8<31, 918, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001579 "sthbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001580 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001581 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001582def STWBRX: XForm_8<31, 662, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001583 "stwbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001584 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001585 PPC970_DGroup_Cracked;
1586
Ulrich Weigand136ac222013-04-26 16:53:15 +00001587def STFIWX: XForm_28<31, 983, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001588 "stfiwx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001589 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnera348f552008-01-06 06:44:58 +00001590
Ulrich Weigand136ac222013-04-26 16:53:15 +00001591def STFSX : XForm_28<31, 663, (outs), (ins f4rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001592 "stfsx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001593 [(store f32:$frS, xaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001594def STFDX : XForm_28<31, 727, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001595 "stfdx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001596 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001597}
1598
Ulrich Weigandd8501672013-03-19 19:52:04 +00001599// Indexed (r+r) Stores with Update (preinc).
1600let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001601def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001602 "stbux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001603 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001604 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001605def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001606 "sthux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001607 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001608 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001609def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001610 "stwux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001611 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001612 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001613def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001614 "stfsux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001615 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001616 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001617def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001618 "stfdux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001619 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001620 PPC970_DGroup_Cracked;
1621}
1622
1623// Patterns to match the pre-inc stores. We can't put the patterns on
1624// the instruction definitions directly as ISel wants the address base
1625// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001626def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1627 (STBUX $rS, $ptrreg, $ptroff)>;
1628def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1629 (STHUX $rS, $ptrreg, $ptroff)>;
1630def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1631 (STWUX $rS, $ptrreg, $ptroff)>;
1632def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1633 (STFSUX $rS, $ptrreg, $ptroff)>;
1634def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1635 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +00001636
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001637// Store Multiple
1638def STMW : DForm_1<47, (outs), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001639 "stmw $rS, $dst", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001640
Ulrich Weigand797f1a32013-07-01 16:37:52 +00001641def SYNC : XForm_24_sync<31, 598, (outs), (ins i32imm:$L),
Rafael Espindola28a85a82014-01-22 20:20:52 +00001642 "sync $L", IIC_LdStSync, []>, Requires<[IsNotBookE]>;
1643
1644let isCodeGenOnly = 1 in {
1645 def MSYNC : XForm_24_sync<31, 598, (outs), (ins),
1646 "msync", IIC_LdStSync, []>, Requires<[IsBookE]> {
1647 let L = 0;
1648 }
1649}
1650
1651def : Pat<(int_ppc_sync), (SYNC 0)>, Requires<[IsNotBookE]>;
1652def : Pat<(int_ppc_sync), (MSYNC)>, Requires<[IsBookE]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001653
1654//===----------------------------------------------------------------------===//
1655// PPC32 Arithmetic Instructions.
1656//
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001657
Chris Lattner51348c52006-03-12 09:13:49 +00001658let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand99485462013-05-23 22:48:06 +00001659def ADDI : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001660 "addi $rD, $rA, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001661 [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001662let BaseName = "addic" in {
1663let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001664def ADDIC : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001665 "addic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001666 [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>,
Hal Finkel654d43b2013-04-12 02:18:09 +00001667 RecFormRel, PPC970_DGroup_Cracked;
Hal Finkel1b58f332013-04-12 18:17:57 +00001668let Defs = [CARRY, CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001669def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001670 "addic. $rD, $rA, $imm", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001671 []>, isDOT, RecFormRel;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001672}
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001673def ADDIS : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001674 "addis $rD, $rA, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001675 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001676let isCodeGenOnly = 1 in
Ulrich Weigand99485462013-05-23 22:48:06 +00001677def LA : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001678 "la $rD, $sym($rA)", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001679 [(set i32:$rD, (add i32:$rA,
Chris Lattner4b11fa22005-11-17 17:52:01 +00001680 (PPClo tglobaladdr:$sym, 0)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001681def MULLI : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001682 "mulli $rD, $rA, $imm", IIC_IntMulLI,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001683 [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001684let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001685def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001686 "subfic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001687 [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001688
Hal Finkel686f2ee2012-08-28 02:10:33 +00001689let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Ulrich Weigand99485462013-05-23 22:48:06 +00001690 def LI : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001691 "li $rD, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001692 [(set i32:$rD, imm32SExt16:$imm)]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001693 def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001694 "lis $rD, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001695 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001696}
Chris Lattner51348c52006-03-12 09:13:49 +00001697}
Chris Lattnere79a4512006-11-14 19:19:53 +00001698
Chris Lattner51348c52006-03-12 09:13:49 +00001699let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel1b58f332013-04-12 18:17:57 +00001700let Defs = [CR0] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001701def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001702 "andi. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001703 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001704 isDOT;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001705def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001706 "andis. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001707 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001708 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +00001709}
Ulrich Weigand136ac222013-04-26 16:53:15 +00001710def ORI : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001711 "ori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001712 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001713def ORIS : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001714 "oris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001715 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001716def XORI : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001717 "xori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001718 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001719def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001720 "xoris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001721 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001722
Hal Finkel3e5a3602013-11-27 23:26:09 +00001723def NOP : DForm_4_zero<24, (outs), (ins), "nop", IIC_IntSimple,
Nate Begemanade6f9a2005-12-09 23:54:18 +00001724 []>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001725let isCodeGenOnly = 1 in {
1726// The POWER6 and POWER7 have special group-terminating nops.
1727def NOP_GT_PWR6 : DForm_4_fixedreg_zero<24, 1, (outs), (ins),
1728 "ori 1, 1, 0", IIC_IntSimple, []>;
1729def NOP_GT_PWR7 : DForm_4_fixedreg_zero<24, 2, (outs), (ins),
1730 "ori 2, 2, 0", IIC_IntSimple, []>;
1731}
1732
Hal Finkel95e6ea62013-04-15 02:37:46 +00001733let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001734 def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001735 "cmpwi $crD, $rA, $imm", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001736 def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001737 "cmplwi $dst, $src1, $src2", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001738}
Chris Lattner51348c52006-03-12 09:13:49 +00001739}
Nate Begeman4bfceb12004-09-04 05:00:00 +00001740
Hal Finkel654d43b2013-04-12 02:18:09 +00001741let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Hal Finkele01d3212014-03-24 15:07:28 +00001742let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001743defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001744 "nand", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001745 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001746defm AND : XForm_6r<31, 28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001747 "and", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001748 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001749} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001750defm ANDC : XForm_6r<31, 60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001751 "andc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001752 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001753let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001754defm OR : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001755 "or", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001756 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001757defm NOR : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001758 "nor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001759 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001760} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001761defm ORC : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001762 "orc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001763 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001764let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001765defm EQV : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001766 "eqv", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001767 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001768defm XOR : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001769 "xor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001770 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001771} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001772defm SLW : XForm_6r<31, 24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001773 "slw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001774 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001775defm SRW : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001776 "srw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001777 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001778defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001779 "sraw", "$rA, $rS, $rB", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001780 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001781}
Chris Lattnere79a4512006-11-14 19:19:53 +00001782
Chris Lattner51348c52006-03-12 09:13:49 +00001783let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel654d43b2013-04-12 02:18:09 +00001784let neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001785defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001786 "srawi", "$rA, $rS, $SH", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001787 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001788defm CNTLZW : XForm_11r<31, 26, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001789 "cntlzw", "$rA, $rS", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001790 [(set i32:$rA, (ctlz i32:$rS))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001791defm EXTSB : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001792 "extsb", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001793 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001794defm EXTSH : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001795 "extsh", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001796 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
1797}
Hal Finkel95e6ea62013-04-15 02:37:46 +00001798let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001799 def CMPW : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001800 "cmpw $crD, $rA, $rB", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001801 def CMPLW : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001802 "cmplw $crD, $rA, $rB", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001803}
Chris Lattner51348c52006-03-12 09:13:49 +00001804}
1805let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +00001806//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001807// "fcmpo $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001808let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001809 def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001810 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001811 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001812 def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001813 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001814}
Chris Lattnere79a4512006-11-14 19:19:53 +00001815
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001816let Uses = [RM] in {
Hal Finkel654d43b2013-04-12 02:18:09 +00001817 let neverHasSideEffects = 1 in {
David Majnemer6ad26d32013-09-26 04:11:24 +00001818 defm FCTIW : XForm_26r<63, 14, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001819 "fctiw", "$frD, $frB", IIC_FPGeneral,
David Majnemer08249a32013-09-26 05:22:11 +00001820 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001821 defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001822 "fctiwz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001823 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001824
Ulrich Weigand136ac222013-04-26 16:53:15 +00001825 defm FRSP : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001826 "frsp", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001827 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001828
Hal Finkelb4b99e52013-12-17 23:05:18 +00001829 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001830 defm FRIND : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001831 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001832 [(set f64:$frD, (frnd f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001833 defm FRINS : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001834 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001835 [(set f32:$frD, (frnd f32:$frB))]>;
Hal Finkelf8ac57e2013-03-29 19:41:55 +00001836 }
1837
Hal Finkel654d43b2013-04-12 02:18:09 +00001838 let neverHasSideEffects = 1 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +00001839 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001840 defm FRIPD : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001841 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001842 [(set f64:$frD, (fceil f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001843 defm FRIPS : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001844 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001845 [(set f32:$frD, (fceil f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001846 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001847 defm FRIZD : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001848 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001849 [(set f64:$frD, (ftrunc f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001850 defm FRIZS : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001851 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001852 [(set f32:$frD, (ftrunc f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001853 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001854 defm FRIMD : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001855 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001856 [(set f64:$frD, (ffloor f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001857 defm FRIMS : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001858 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001859 [(set f32:$frD, (ffloor f32:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001860
Ulrich Weigand136ac222013-04-26 16:53:15 +00001861 defm FSQRT : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00001862 "fsqrt", "$frD, $frB", IIC_FPSqrtD,
Hal Finkel654d43b2013-04-12 02:18:09 +00001863 [(set f64:$frD, (fsqrt f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001864 defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00001865 "fsqrts", "$frD, $frB", IIC_FPSqrtS,
Hal Finkel654d43b2013-04-12 02:18:09 +00001866 [(set f32:$frD, (fsqrt f32:$frB))]>;
1867 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001868 }
Chris Lattner51348c52006-03-12 09:13:49 +00001869}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001870
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00001871/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +00001872/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +00001873/// that they will fill slots (which could cause the load of a LSU reject to
1874/// sneak into a d-group with a store).
Hal Finkel94072b92013-04-07 04:56:16 +00001875let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001876defm FMR : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001877 "fmr", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001878 []>, // (set f32:$frD, f32:$frB)
1879 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001880
Hal Finkel654d43b2013-04-12 02:18:09 +00001881let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001882// These are artificially split into two different forms, for 4/8 byte FP.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001883defm FABSS : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001884 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001885 [(set f32:$frD, (fabs f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001886let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001887defm FABSD : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001888 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001889 [(set f64:$frD, (fabs f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001890defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001891 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001892 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001893let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001894defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001895 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001896 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001897defm FNEGS : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001898 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001899 [(set f32:$frD, (fneg f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001900let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001901defm FNEGD : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001902 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001903 [(set f64:$frD, (fneg f64:$frB))]>;
Hal Finkel2e103312013-04-03 04:01:11 +00001904
Hal Finkeldbc78e12013-08-19 05:01:02 +00001905defm FCPSGNS : XForm_28r<63, 8, (outs f4rc:$frD), (ins f4rc:$frA, f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001906 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00001907 [(set f32:$frD, (fcopysign f32:$frB, f32:$frA))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001908let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkeldbc78e12013-08-19 05:01:02 +00001909defm FCPSGND : XForm_28r<63, 8, (outs f8rc:$frD), (ins f8rc:$frA, f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001910 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00001911 [(set f64:$frD, (fcopysign f64:$frB, f64:$frA))]>;
1912
Hal Finkel2e103312013-04-03 04:01:11 +00001913// Reciprocal estimates.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001914defm FRE : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001915 "fre", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001916 [(set f64:$frD, (PPCfre f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001917defm FRES : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001918 "fres", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001919 [(set f32:$frD, (PPCfre f32:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001920defm FRSQRTE : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001921 "frsqrte", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001922 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001923defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001924 "frsqrtes", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001925 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00001926}
Nate Begeman6cdbd222004-08-29 22:45:13 +00001927
Nate Begeman143cf942004-08-30 02:28:06 +00001928// XL-Form instructions. condition register logical ops.
1929//
Hal Finkel933e8f02013-04-07 05:16:57 +00001930let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001931def MCRF : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001932 "mcrf $BF, $BFA", IIC_BrMCR>,
Chris Lattner51348c52006-03-12 09:13:49 +00001933 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00001934
Hal Finkele01d3212014-03-24 15:07:28 +00001935let isCommutable = 1 in {
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001936def CRAND : XLForm_1<19, 257, (outs crbitrc:$CRD),
1937 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001938 "crand $CRD, $CRA, $CRB", IIC_BrCR,
1939 [(set i1:$CRD, (and i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001940
1941def CRNAND : XLForm_1<19, 225, (outs crbitrc:$CRD),
1942 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001943 "crnand $CRD, $CRA, $CRB", IIC_BrCR,
1944 [(set i1:$CRD, (not (and i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001945
1946def CROR : XLForm_1<19, 449, (outs crbitrc:$CRD),
1947 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001948 "cror $CRD, $CRA, $CRB", IIC_BrCR,
1949 [(set i1:$CRD, (or i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001950
1951def CRXOR : XLForm_1<19, 193, (outs crbitrc:$CRD),
1952 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001953 "crxor $CRD, $CRA, $CRB", IIC_BrCR,
1954 [(set i1:$CRD, (xor i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001955
1956def CRNOR : XLForm_1<19, 33, (outs crbitrc:$CRD),
1957 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001958 "crnor $CRD, $CRA, $CRB", IIC_BrCR,
1959 [(set i1:$CRD, (not (or i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001960
Ulrich Weigand136ac222013-04-26 16:53:15 +00001961def CREQV : XLForm_1<19, 289, (outs crbitrc:$CRD),
1962 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001963 "creqv $CRD, $CRA, $CRB", IIC_BrCR,
1964 [(set i1:$CRD, (not (xor i1:$CRA, i1:$CRB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001965} // isCommutable
Chris Lattner43df5b32007-02-25 05:34:32 +00001966
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001967def CRANDC : XLForm_1<19, 129, (outs crbitrc:$CRD),
Ulrich Weigand136ac222013-04-26 16:53:15 +00001968 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001969 "crandc $CRD, $CRA, $CRB", IIC_BrCR,
1970 [(set i1:$CRD, (and i1:$CRA, (not i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001971
1972def CRORC : XLForm_1<19, 417, (outs crbitrc:$CRD),
1973 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001974 "crorc $CRD, $CRA, $CRB", IIC_BrCR,
1975 [(set i1:$CRD, (or i1:$CRA, (not i1:$CRB)))]>;
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +00001976
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001977let isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001978def CRSET : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001979 "creqv $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00001980 [(set i1:$dst, 1)]>;
Chris Lattner43df5b32007-02-25 05:34:32 +00001981
Ulrich Weigand136ac222013-04-26 16:53:15 +00001982def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001983 "crxor $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00001984 [(set i1:$dst, 0)]>;
Roman Divacky71038e72011-08-30 17:04:16 +00001985
Hal Finkel5ab37802012-08-28 02:10:27 +00001986let Defs = [CR1EQ], CRD = 6 in {
1987def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001988 "creqv 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00001989 [(PPCcr6set)]>;
1990
1991def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001992 "crxor 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00001993 [(PPCcr6unset)]>;
1994}
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001995}
Hal Finkel5ab37802012-08-28 02:10:27 +00001996
Chris Lattner51348c52006-03-12 09:13:49 +00001997// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +00001998//
Ulrich Weigandae9cf582013-07-03 12:32:41 +00001999
2000def MFSPR : XFXForm_1<31, 339, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002001 "mfspr $RT, $SPR", IIC_SprMFSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002002def MTSPR : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, gprc:$RT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002003 "mtspr $SPR, $RT", IIC_SprMTSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002004
Ulrich Weigande840ee22013-07-08 15:20:38 +00002005def MFTB : XFXForm_1<31, 371, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002006 "mftb $RT, $SPR", IIC_SprMFTB>, Deprecated<DeprecatedMFTB>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00002007
Dale Johannesene395d782008-10-23 20:41:28 +00002008let Uses = [CTR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002009def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002010 "mfctr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002011 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002012}
Ulrich Weigandc8868102013-03-25 19:05:30 +00002013let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002014def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002015 "mtctr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002016 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002017}
Hal Finkel25c19922013-05-15 21:37:41 +00002018let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in {
2019let Pattern = [(int_ppc_mtctr i32:$rS)] in
Hal Finkel0859ef22013-05-20 16:08:37 +00002020def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002021 "mtctr $rS", IIC_SprMTSPR>,
Hal Finkel0859ef22013-05-20 16:08:37 +00002022 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel25c19922013-05-15 21:37:41 +00002023}
Chris Lattner02e2c182006-03-13 21:52:10 +00002024
Dale Johannesene395d782008-10-23 20:41:28 +00002025let Defs = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002026def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002027 "mtlr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002028 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002029}
2030let Uses = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002031def MFLR : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002032 "mflr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002033 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002034}
Chris Lattner02e2c182006-03-13 21:52:10 +00002035
Hal Finkela1431df2013-03-21 19:03:21 +00002036let isCodeGenOnly = 1 in {
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002037 // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed
2038 // like a GPR on the PPC970. As such, copies in and out have the same
2039 // performance characteristics as an OR instruction.
2040 def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002041 "mtspr 256, $rS", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002042 PPC970_DGroup_Single, PPC970_Unit_FXU;
2043 def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002044 "mfspr $rT, 256", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002045 PPC970_DGroup_First, PPC970_Unit_FXU;
2046
Hal Finkela1431df2013-03-21 19:03:21 +00002047 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002048 (outs VRSAVERC:$reg), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002049 "mtspr 256, $rS", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002050 PPC970_DGroup_Single, PPC970_Unit_FXU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002051 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT),
Hal Finkela1431df2013-03-21 19:03:21 +00002052 (ins VRSAVERC:$reg),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002053 "mfspr $rT, 256", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002054 PPC970_DGroup_First, PPC970_Unit_FXU;
2055}
2056
2057// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
2058// so we'll need to scavenge a register for it.
2059let mayStore = 1 in
2060def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
2061 "#SPILL_VRSAVE", []>;
2062
2063// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
2064// spilled), so we'll need to scavenge a register for it.
2065let mayLoad = 1 in
2066def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
2067 "#RESTORE_VRSAVE", []>;
2068
Hal Finkelb47a69a2013-04-07 14:33:13 +00002069let neverHasSideEffects = 1 in {
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002070def MTOCRF: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins gprc:$ST),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002071 "mtocrf $FXM, $ST", IIC_BrMCRX>,
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002072 PPC970_DGroup_First, PPC970_Unit_CRU;
2073
2074def MTCRF : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002075 "mtcrf $FXM, $rS", IIC_BrMCRX>,
Chris Lattner51348c52006-03-12 09:13:49 +00002076 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesend7d66382010-05-20 17:48:26 +00002077
Hal Finkel7fe6a532013-09-12 05:24:49 +00002078let hasExtraSrcRegAllocReq = 1 in // to enable post-ra anti-dep breaking.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002079def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
Hal Finkel46402a42013-11-30 20:41:13 +00002080 "mfocrf $rT, $FXM", IIC_SprMFCRF>,
Chris Lattner51348c52006-03-12 09:13:49 +00002081 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +00002082
Ulrich Weigand136ac222013-04-26 16:53:15 +00002083def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002084 "mfcr $rT", IIC_SprMFCR>,
Hal Finkelb47a69a2013-04-07 14:33:13 +00002085 PPC970_MicroCode, PPC970_Unit_CRU;
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00002086} // neverHasSideEffects = 1
Nate Begeman143cf942004-08-30 02:28:06 +00002087
Ulrich Weigand874fc622013-03-26 10:56:22 +00002088// Pseudo instruction to perform FADD in round-to-zero mode.
2089let usesCustomInserter = 1, Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002090 def FADDrtz: Pseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "",
Ulrich Weigand874fc622013-03-26 10:56:22 +00002091 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
2092}
Dale Johannesen666323e2007-10-10 01:01:31 +00002093
Ulrich Weigand874fc622013-03-26 10:56:22 +00002094// The above pseudo gets expanded to make use of the following instructions
2095// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002096let Uses = [RM], Defs = [RM] in {
2097 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002098 "mtfsb0 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002099 PPC970_DGroup_Single, PPC970_Unit_FPU;
2100 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002101 "mtfsb1 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002102 PPC970_DGroup_Single, PPC970_Unit_FPU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002103 def MTFSF : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002104 "mtfsf $FM, $rT", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002105 PPC970_DGroup_Single, PPC970_Unit_FPU;
2106}
2107let Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002108 def MFFS : XForm_42<63, 583, (outs f8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002109 "mffs $rT", IIC_IntMFFS,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002110 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002111 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002112}
2113
Dale Johannesen666323e2007-10-10 01:01:31 +00002114
Hal Finkel654d43b2013-04-12 02:18:09 +00002115let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +00002116// XO-Form instructions. Arithmetic instructions that can set overflow bit
Hal Finkele01d3212014-03-24 15:07:28 +00002117let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002118defm ADD4 : XOForm_1r<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002119 "add", "$rT, $rA, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002120 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002121let isCodeGenOnly = 1 in
2122def ADD4TLS : XOForm_1<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, tlsreg32:$rB),
2123 "add $rT, $rA, $rB", IIC_IntSimple,
2124 [(set i32:$rT, (add i32:$rA, tglobaltlsaddr:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002125let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002126defm ADDC : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002127 "addc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002128 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
2129 PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002130
Ulrich Weigand136ac222013-04-26 16:53:15 +00002131defm DIVW : XOForm_1r<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002132 "divw", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002133 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
2134 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002135defm DIVWU : XOForm_1r<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002136 "divwu", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002137 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
2138 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002139let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002140defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002141 "mulhw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002142 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002143defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002144 "mulhwu", "$rT, $rA, $rB", IIC_IntMulHWU,
Hal Finkel654d43b2013-04-12 02:18:09 +00002145 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002146defm MULLW : XOForm_1r<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002147 "mullw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002148 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002149} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002150defm SUBF : XOForm_1r<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002151 "subf", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002152 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002153defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002154 "subfc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002155 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
2156 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002157defm NEG : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002158 "neg", "$rT, $rA", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002159 [(set i32:$rT, (ineg i32:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00002160let Uses = [CARRY] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002161let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002162defm ADDE : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002163 "adde", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002164 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002165defm ADDME : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002166 "addme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002167 [(set i32:$rT, (adde i32:$rA, -1))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002168defm ADDZE : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002169 "addze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002170 [(set i32:$rT, (adde i32:$rA, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002171defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002172 "subfe", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002173 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002174defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002175 "subfme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002176 [(set i32:$rT, (sube -1, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002177defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002178 "subfze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002179 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002180}
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00002181}
Nate Begeman143cf942004-08-30 02:28:06 +00002182
2183// A-Form instructions. Most of the instructions executed in the FPU are of
2184// this type.
2185//
Hal Finkel654d43b2013-04-12 02:18:09 +00002186let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002187let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002188let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002189 defm FMADD : AForm_1r<63, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002190 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002191 "fmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002192 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002193 defm FMADDS : AForm_1r<59, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002194 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002195 "fmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002196 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002197 defm FMSUB : AForm_1r<63, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002198 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002199 "fmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002200 [(set f64:$FRT,
2201 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002202 defm FMSUBS : AForm_1r<59, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002203 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002204 "fmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002205 [(set f32:$FRT,
2206 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002207 defm FNMADD : AForm_1r<63, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002208 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002209 "fnmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002210 [(set f64:$FRT,
2211 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002212 defm FNMADDS : AForm_1r<59, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002213 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002214 "fnmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002215 [(set f32:$FRT,
2216 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002217 defm FNMSUB : AForm_1r<63, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002218 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002219 "fnmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002220 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
2221 (fneg f64:$FRB))))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002222 defm FNMSUBS : AForm_1r<59, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002223 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002224 "fnmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002225 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
2226 (fneg f32:$FRB))))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002227} // isCommutable
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002228}
Chris Lattner3734d202005-10-02 07:07:49 +00002229// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
2230// having 4 of these, force the comparison to always be an 8-byte double (code
2231// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00002232// and 4/8 byte forms for the result and operand type..
Hal Finkelb4b99e52013-12-17 23:05:18 +00002233let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkel654d43b2013-04-12 02:18:09 +00002234defm FSELD : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002235 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002236 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002237 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
2238defm FSELS : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002239 (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002240 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002241 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002242let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002243 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002244 defm FADD : AForm_2r<63, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002245 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002246 "fadd", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002247 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
2248 defm FADDS : AForm_2r<59, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002249 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002250 "fadds", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002251 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002252 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002253 defm FDIV : AForm_2r<63, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002254 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002255 "fdiv", "$FRT, $FRA, $FRB", IIC_FPDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002256 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
2257 defm FDIVS : AForm_2r<59, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002258 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002259 "fdivs", "$FRT, $FRA, $FRB", IIC_FPDivS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002260 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002261 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002262 defm FMUL : AForm_3r<63, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002263 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002264 "fmul", "$FRT, $FRA, $FRC", IIC_FPFused,
Hal Finkel654d43b2013-04-12 02:18:09 +00002265 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
2266 defm FMULS : AForm_3r<59, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002267 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002268 "fmuls", "$FRT, $FRA, $FRC", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002269 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002270 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002271 defm FSUB : AForm_2r<63, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002272 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002273 "fsub", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002274 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
2275 defm FSUBS : AForm_2r<59, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002276 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002277 "fsubs", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002278 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002279 }
Chris Lattner51348c52006-03-12 09:13:49 +00002280}
Nate Begeman143cf942004-08-30 02:28:06 +00002281
Hal Finkel7795e472013-04-07 15:06:53 +00002282let neverHasSideEffects = 1 in {
Chris Lattner51348c52006-03-12 09:13:49 +00002283let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel7795e472013-04-07 15:06:53 +00002284 let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00002285 def ISEL : AForm_4<31, 15,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002286 (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002287 "isel $rT, $rA, $rB, $cond", IIC_IntGeneral,
Hal Finkel460e94d2012-06-22 23:10:08 +00002288 []>;
2289}
2290
2291let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00002292// M-Form instructions. rotate and mask instructions.
2293//
Chris Lattner57711562006-11-15 23:24:18 +00002294let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00002295// RLWIMI can be commuted if the rotate amount is zero.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002296defm RLWIMI : MForm_2r<20, (outs gprc:$rA),
2297 (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB,
Hal Finkel3e5a3602013-11-27 23:26:09 +00002298 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME",
2299 IIC_IntRotate, []>, PPC970_DGroup_Cracked,
2300 RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00002301}
Hal Finkel654d43b2013-04-12 02:18:09 +00002302let BaseName = "rlwinm" in {
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002303def RLWINM : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002304 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002305 "rlwinm $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002306 []>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00002307let Defs = [CR0] in
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002308def RLWINMo : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002309 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002310 "rlwinm. $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002311 []>, isDOT, RecFormRel, PPC970_DGroup_Cracked;
2312}
Ulrich Weigand136ac222013-04-26 16:53:15 +00002313defm RLWNM : MForm_2r<23, (outs gprc:$rA),
2314 (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002315 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002316 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00002317}
Hal Finkel7795e472013-04-07 15:06:53 +00002318} // neverHasSideEffects = 1
Chris Lattner382f3562006-03-20 06:15:45 +00002319
Chris Lattner39b4d83f2005-09-09 00:39:56 +00002320//===----------------------------------------------------------------------===//
2321// PowerPC Instruction Patterns
2322//
2323
Chris Lattner4435b142005-09-26 22:20:16 +00002324// Arbitrary immediate support. Implement in terms of LIS/ORI.
2325def : Pat<(i32 imm:$imm),
2326 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002327
2328// Implement the 'not' operation with the NOR instruction.
Hal Finkel940ab932014-02-28 00:27:01 +00002329def i32not : OutPatFrag<(ops node:$in),
2330 (NOR $in, $in)>;
2331def : Pat<(not i32:$in),
2332 (i32not $in)>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002333
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002334// ADD an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002335def : Pat<(add i32:$in, imm:$imm),
2336 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002337// OR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002338def : Pat<(or i32:$in, imm:$imm),
2339 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002340// XOR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002341def : Pat<(xor i32:$in, imm:$imm),
2342 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00002343// SUBFIC
Bill Schmidtf88571e2013-05-22 20:09:24 +00002344def : Pat<(sub imm32SExt16:$imm, i32:$in),
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002345 (SUBFIC $in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00002346
Chris Lattnerb4299832006-06-16 20:22:01 +00002347// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002348def : Pat<(shl i32:$in, (i32 imm:$imm)),
2349 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
2350def : Pat<(srl i32:$in, (i32 imm:$imm)),
2351 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00002352
Nate Begeman1b8121b2006-01-11 21:21:00 +00002353// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002354def : Pat<(rotl i32:$in, i32:$sh),
2355 (RLWNM $in, $sh, 0, 31)>;
2356def : Pat<(rotl i32:$in, (i32 imm:$imm)),
2357 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002358
Nate Begemand31efd12006-09-22 05:01:56 +00002359// RLWNM
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002360def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
2361 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemand31efd12006-09-22 05:01:56 +00002362
Chris Lattnereb755fc2006-05-17 19:00:46 +00002363// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00002364def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
2365 (BL tglobaladdr:$dst)>;
2366def : Pat<(PPCcall (i32 texternalsym:$dst)),
2367 (BL texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002368
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002369
2370def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
2371 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
2372
2373def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
2374 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
2375
2376def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
2377 (TCRETURNri CTRRC:$dst, imm:$imm)>;
2378
2379
2380
Chris Lattner595088a2005-11-17 07:30:41 +00002381// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00002382def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
2383def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
2384def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
2385def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00002386def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
2387def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00002388def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
2389def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002390def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
2391 (ADDIS $in, tglobaltlsaddr:$g)>;
2392def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +00002393 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002394def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
2395 (ADDIS $in, tglobaladdr:$g)>;
2396def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
2397 (ADDIS $in, tconstpool:$g)>;
2398def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
2399 (ADDIS $in, tjumptable:$g)>;
2400def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
2401 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00002402
Roman Divacky32143e22013-12-20 18:08:54 +00002403// Support for thread-local storage.
2404def PPC32GOT: Pseudo<(outs gprc:$rD), (ins), "#PPC32GOT",
2405 [(set i32:$rD, (PPCppc32GOT))]>;
2406
Hal Finkel7c8ae532014-07-25 17:47:22 +00002407// Get the _GLOBAL_OFFSET_TABLE_ in PIC mode.
2408// This uses two output registers, the first as the real output, the second as a
2409// temporary register, used internally in code generation.
2410def PPC32PICGOT: Pseudo<(outs gprc:$rD, gprc:$rT), (ins), "#PPC32PICGOT",
2411 []>, NoEncode<"$rT">;
2412
Roman Divacky32143e22013-12-20 18:08:54 +00002413def LDgotTprelL32: Pseudo<(outs gprc:$rD), (ins s16imm:$disp, gprc_nor0:$reg),
Hal Finkel7c8ae532014-07-25 17:47:22 +00002414 "#LDgotTprelL32",
2415 [(set i32:$rD,
2416 (PPCldGotTprelL tglobaltlsaddr:$disp, i32:$reg))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002417def : Pat<(PPCaddTls i32:$in, tglobaltlsaddr:$g),
2418 (ADD4TLS $in, tglobaltlsaddr:$g)>;
2419
Hal Finkel7c8ae532014-07-25 17:47:22 +00002420def ADDItlsgdL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2421 "#ADDItlsgdL32",
2422 [(set i32:$rD,
2423 (PPCaddiTlsgdL i32:$reg, tglobaltlsaddr:$disp))]>;
2424def GETtlsADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2425 "#GETtlsADDR32",
2426 [(set i32:$rD,
2427 (PPCgetTlsAddr i32:$reg, tglobaltlsaddr:$sym))]>;
2428def ADDItlsldL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2429 "#ADDItlsldL32",
2430 [(set i32:$rD,
2431 (PPCaddiTlsldL i32:$reg, tglobaltlsaddr:$disp))]>;
2432def GETtlsldADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2433 "#GETtlsldADDR32",
2434 [(set i32:$rD,
2435 (PPCgetTlsldAddr i32:$reg, tglobaltlsaddr:$sym))]>;
2436def ADDIdtprelL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2437 "#ADDIdtprelL32",
2438 [(set i32:$rD,
2439 (PPCaddiDtprelL i32:$reg, tglobaltlsaddr:$disp))]>;
2440def ADDISdtprelHA32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2441 "#ADDISdtprelHA32",
2442 [(set i32:$rD,
2443 (PPCaddisDtprelHA i32:$reg,
2444 tglobaltlsaddr:$disp))]>;
2445
Hal Finkel3ee2af72014-07-18 23:29:49 +00002446// Support for Position-independent code
2447def LWZtoc: Pseudo<(outs gprc:$rD), (ins tocentry32:$disp, gprc:$reg),
2448 "#LWZtoc",
2449 [(set i32:$rD,
2450 (PPCtoc_entry tglobaladdr:$disp, i32:$reg))]>;
2451// Get Global (GOT) Base Register offset, from the word immediately preceding
2452// the function label.
2453def GetGBRO: Pseudo<(outs gprc:$rT), (ins gprc:$rI), "#GetGBRO", []>;
2454// Update the Global(GOT) Base Register with the above offset.
2455def UpdateGBR: Pseudo<(outs gprc:$rT), (ins gprc:$rI), "#UpdateGBR", []>;
2456
2457
Chris Lattnerfea33f72005-12-06 02:10:38 +00002458// Standard shifts. These are represented separately from the real shifts above
2459// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
2460// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002461def : Pat<(sra i32:$rS, i32:$rB),
2462 (SRAW $rS, $rB)>;
2463def : Pat<(srl i32:$rS, i32:$rB),
2464 (SRW $rS, $rB)>;
2465def : Pat<(shl i32:$rS, i32:$rB),
2466 (SLW $rS, $rB)>;
Chris Lattnerfea33f72005-12-06 02:10:38 +00002467
Evan Chenge71fe34d2006-10-09 20:57:25 +00002468def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002469 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002470def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002471 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002472def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002473 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002474def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002475 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002476def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002477 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002478def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002479 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002480def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002481 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002482def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002483 (LHZX xaddr:$src)>;
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002484def : Pat<(f64 (extloadf32 iaddr:$src)),
2485 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
2486def : Pat<(f64 (extloadf32 xaddr:$src)),
2487 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
2488
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002489def : Pat<(f64 (fextend f32:$src)),
2490 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002491
Rafael Espindola28a85a82014-01-22 20:20:52 +00002492def : Pat<(atomic_fence (imm), (imm)), (SYNC 0)>, Requires<[IsNotBookE]>;
2493def : Pat<(atomic_fence (imm), (imm)), (MSYNC)>, Requires<[IsBookE]>;
Eli Friedman26a48482011-07-27 22:21:52 +00002494
Hal Finkel2e103312013-04-03 04:01:11 +00002495// Additional FNMSUB patterns: -a*c + b == -(a*c - b)
2496def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
2497 (FNMSUB $A, $C, $B)>;
2498def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
2499 (FNMSUB $A, $C, $B)>;
2500def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B),
2501 (FNMSUBS $A, $C, $B)>;
2502def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B),
2503 (FNMSUBS $A, $C, $B)>;
2504
Hal Finkeldbc78e12013-08-19 05:01:02 +00002505// FCOPYSIGN's operand types need not agree.
2506def : Pat<(fcopysign f64:$frB, f32:$frA),
2507 (FCPSGND (COPY_TO_REGCLASS $frA, F8RC), $frB)>;
2508def : Pat<(fcopysign f32:$frB, f64:$frA),
2509 (FCPSGNS (COPY_TO_REGCLASS $frA, F4RC), $frB)>;
2510
Chris Lattner2a85fa12006-03-25 07:51:43 +00002511include "PPCInstrAltivec.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00002512include "PPCInstr64Bit.td"
Hal Finkel27774d92014-03-13 07:58:58 +00002513include "PPCInstrVSX.td"
Ulrich Weigandd8394902013-05-03 19:50:27 +00002514
Hal Finkel940ab932014-02-28 00:27:01 +00002515def crnot : OutPatFrag<(ops node:$in),
2516 (CRNOR $in, $in)>;
2517def : Pat<(not i1:$in),
2518 (crnot $in)>;
2519
2520// Patterns for arithmetic i1 operations.
2521def : Pat<(add i1:$a, i1:$b),
2522 (CRXOR $a, $b)>;
2523def : Pat<(sub i1:$a, i1:$b),
2524 (CRXOR $a, $b)>;
2525def : Pat<(mul i1:$a, i1:$b),
2526 (CRAND $a, $b)>;
2527
2528// We're sometimes asked to materialize i1 -1, which is just 1 in this case
2529// (-1 is used to mean all bits set).
2530def : Pat<(i1 -1), (CRSET)>;
2531
2532// i1 extensions, implemented in terms of isel.
2533def : Pat<(i32 (zext i1:$in)),
2534 (SELECT_I4 $in, (LI 1), (LI 0))>;
2535def : Pat<(i32 (sext i1:$in)),
2536 (SELECT_I4 $in, (LI -1), (LI 0))>;
2537
2538def : Pat<(i64 (zext i1:$in)),
2539 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2540def : Pat<(i64 (sext i1:$in)),
2541 (SELECT_I8 $in, (LI8 -1), (LI8 0))>;
2542
2543// FIXME: We should choose either a zext or a sext based on other constants
2544// already around.
2545def : Pat<(i32 (anyext i1:$in)),
2546 (SELECT_I4 $in, (LI 1), (LI 0))>;
2547def : Pat<(i64 (anyext i1:$in)),
2548 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2549
2550// match setcc on i1 variables.
2551def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLT)),
2552 (CRANDC $s2, $s1)>;
2553def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULT)),
2554 (CRANDC $s2, $s1)>;
2555def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLE)),
2556 (CRORC $s2, $s1)>;
2557def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULE)),
2558 (CRORC $s2, $s1)>;
2559def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETEQ)),
2560 (CREQV $s1, $s2)>;
2561def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGE)),
2562 (CRORC $s1, $s2)>;
2563def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGE)),
2564 (CRORC $s1, $s2)>;
2565def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGT)),
2566 (CRANDC $s1, $s2)>;
2567def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGT)),
2568 (CRANDC $s1, $s2)>;
2569def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETNE)),
2570 (CRXOR $s1, $s2)>;
2571
2572// match setcc on non-i1 (non-vector) variables. Note that SETUEQ, SETOGE,
2573// SETOLE, SETONE, SETULT and SETUGT should be expanded by legalize for
2574// floating-point types.
2575
2576multiclass CRNotPat<dag pattern, dag result> {
2577 def : Pat<pattern, (crnot result)>;
2578 def : Pat<(not pattern), result>;
2579
2580 // We can also fold the crnot into an extension:
2581 def : Pat<(i32 (zext pattern)),
2582 (SELECT_I4 result, (LI 0), (LI 1))>;
2583 def : Pat<(i32 (sext pattern)),
2584 (SELECT_I4 result, (LI 0), (LI -1))>;
2585
2586 // We can also fold the crnot into an extension:
2587 def : Pat<(i64 (zext pattern)),
2588 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2589 def : Pat<(i64 (sext pattern)),
2590 (SELECT_I8 result, (LI8 0), (LI8 -1))>;
2591
2592 // FIXME: We should choose either a zext or a sext based on other constants
2593 // already around.
2594 def : Pat<(i32 (anyext pattern)),
2595 (SELECT_I4 result, (LI 0), (LI 1))>;
2596
2597 def : Pat<(i64 (anyext pattern)),
2598 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2599}
2600
2601// FIXME: Because of what seems like a bug in TableGen's type-inference code,
2602// we need to write imm:$imm in the output patterns below, not just $imm, or
2603// else the resulting matcher will not correctly add the immediate operand
2604// (making it a register operand instead).
2605
2606// extended SETCC.
2607multiclass ExtSetCCPat<CondCode cc, PatFrag pfrag,
2608 OutPatFrag rfrag, OutPatFrag rfrag8> {
2609 def : Pat<(i32 (zext (i1 (pfrag i32:$s1, cc)))),
2610 (rfrag $s1)>;
2611 def : Pat<(i64 (zext (i1 (pfrag i64:$s1, cc)))),
2612 (rfrag8 $s1)>;
2613 def : Pat<(i64 (zext (i1 (pfrag i32:$s1, cc)))),
2614 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2615 def : Pat<(i32 (zext (i1 (pfrag i64:$s1, cc)))),
2616 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2617
2618 def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, cc)))),
2619 (rfrag $s1)>;
2620 def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, cc)))),
2621 (rfrag8 $s1)>;
2622 def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, cc)))),
2623 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2624 def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, cc)))),
2625 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2626}
2627
2628// Note that we do all inversions below with i(32|64)not, instead of using
2629// (xori x, 1) because on the A2 nor has single-cycle latency while xori
2630// has 2-cycle latency.
2631
2632defm : ExtSetCCPat<SETEQ,
2633 PatFrag<(ops node:$in, node:$cc),
2634 (setcc $in, 0, $cc)>,
2635 OutPatFrag<(ops node:$in),
2636 (RLWINM (CNTLZW $in), 27, 31, 31)>,
2637 OutPatFrag<(ops node:$in),
2638 (RLDICL (CNTLZD $in), 58, 63)> >;
2639
2640defm : ExtSetCCPat<SETNE,
2641 PatFrag<(ops node:$in, node:$cc),
2642 (setcc $in, 0, $cc)>,
2643 OutPatFrag<(ops node:$in),
2644 (RLWINM (i32not (CNTLZW $in)), 27, 31, 31)>,
2645 OutPatFrag<(ops node:$in),
2646 (RLDICL (i64not (CNTLZD $in)), 58, 63)> >;
2647
2648defm : ExtSetCCPat<SETLT,
2649 PatFrag<(ops node:$in, node:$cc),
2650 (setcc $in, 0, $cc)>,
2651 OutPatFrag<(ops node:$in),
2652 (RLWINM $in, 1, 31, 31)>,
2653 OutPatFrag<(ops node:$in),
2654 (RLDICL $in, 1, 63)> >;
2655
2656defm : ExtSetCCPat<SETGE,
2657 PatFrag<(ops node:$in, node:$cc),
2658 (setcc $in, 0, $cc)>,
2659 OutPatFrag<(ops node:$in),
2660 (RLWINM (i32not $in), 1, 31, 31)>,
2661 OutPatFrag<(ops node:$in),
2662 (RLDICL (i64not $in), 1, 63)> >;
2663
2664defm : ExtSetCCPat<SETGT,
2665 PatFrag<(ops node:$in, node:$cc),
2666 (setcc $in, 0, $cc)>,
2667 OutPatFrag<(ops node:$in),
2668 (RLWINM (ANDC (NEG $in), $in), 1, 31, 31)>,
2669 OutPatFrag<(ops node:$in),
2670 (RLDICL (ANDC8 (NEG8 $in), $in), 1, 63)> >;
2671
2672defm : ExtSetCCPat<SETLE,
2673 PatFrag<(ops node:$in, node:$cc),
2674 (setcc $in, 0, $cc)>,
2675 OutPatFrag<(ops node:$in),
2676 (RLWINM (ORC $in, (NEG $in)), 1, 31, 31)>,
2677 OutPatFrag<(ops node:$in),
2678 (RLDICL (ORC8 $in, (NEG8 $in)), 1, 63)> >;
2679
2680defm : ExtSetCCPat<SETLT,
2681 PatFrag<(ops node:$in, node:$cc),
2682 (setcc $in, -1, $cc)>,
2683 OutPatFrag<(ops node:$in),
2684 (RLWINM (AND $in, (ADDI $in, 1)), 1, 31, 31)>,
2685 OutPatFrag<(ops node:$in),
2686 (RLDICL (AND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
2687
2688defm : ExtSetCCPat<SETGE,
2689 PatFrag<(ops node:$in, node:$cc),
2690 (setcc $in, -1, $cc)>,
2691 OutPatFrag<(ops node:$in),
2692 (RLWINM (NAND $in, (ADDI $in, 1)), 1, 31, 31)>,
2693 OutPatFrag<(ops node:$in),
2694 (RLDICL (NAND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
2695
2696defm : ExtSetCCPat<SETGT,
2697 PatFrag<(ops node:$in, node:$cc),
2698 (setcc $in, -1, $cc)>,
2699 OutPatFrag<(ops node:$in),
2700 (RLWINM (i32not $in), 1, 31, 31)>,
2701 OutPatFrag<(ops node:$in),
2702 (RLDICL (i64not $in), 1, 63)> >;
2703
2704defm : ExtSetCCPat<SETLE,
2705 PatFrag<(ops node:$in, node:$cc),
2706 (setcc $in, -1, $cc)>,
2707 OutPatFrag<(ops node:$in),
2708 (RLWINM $in, 1, 31, 31)>,
2709 OutPatFrag<(ops node:$in),
2710 (RLDICL $in, 1, 63)> >;
2711
2712// SETCC for i32.
2713def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULT)),
2714 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
2715def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLT)),
2716 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
2717def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGT)),
2718 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
2719def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGT)),
2720 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
2721def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETEQ)),
2722 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
2723def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETEQ)),
2724 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
2725
2726// For non-equality comparisons, the default code would materialize the
2727// constant, then compare against it, like this:
2728// lis r2, 4660
2729// ori r2, r2, 22136
2730// cmpw cr0, r3, r2
2731// beq cr0,L6
2732// Since we are just comparing for equality, we can emit this instead:
2733// xoris r0,r3,0x1234
2734// cmplwi cr0,r0,0x5678
2735// beq cr0,L6
2736
2737def : Pat<(i1 (setcc i32:$s1, imm:$imm, SETEQ)),
2738 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
2739 (LO16 imm:$imm)), sub_eq)>;
2740
2741defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGE)),
2742 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
2743defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGE)),
2744 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
2745defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULE)),
2746 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
2747defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLE)),
2748 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
2749defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETNE)),
2750 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
2751defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETNE)),
2752 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
2753
2754defm : CRNotPat<(i1 (setcc i32:$s1, imm:$imm, SETNE)),
2755 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
2756 (LO16 imm:$imm)), sub_eq)>;
2757
2758def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETULT)),
2759 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
2760def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETLT)),
2761 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
2762def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETUGT)),
2763 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
2764def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETGT)),
2765 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
2766def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETEQ)),
2767 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
2768
2769defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETUGE)),
2770 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
2771defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETGE)),
2772 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
2773defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETULE)),
2774 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
2775defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETLE)),
2776 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
2777defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETNE)),
2778 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
2779
2780// SETCC for i64.
2781def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULT)),
2782 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
2783def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLT)),
2784 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
2785def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGT)),
2786 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
2787def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGT)),
2788 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
2789def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETEQ)),
2790 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
2791def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETEQ)),
2792 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
2793
2794// For non-equality comparisons, the default code would materialize the
2795// constant, then compare against it, like this:
2796// lis r2, 4660
2797// ori r2, r2, 22136
2798// cmpd cr0, r3, r2
2799// beq cr0,L6
2800// Since we are just comparing for equality, we can emit this instead:
2801// xoris r0,r3,0x1234
2802// cmpldi cr0,r0,0x5678
2803// beq cr0,L6
2804
2805def : Pat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETEQ)),
2806 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
2807 (LO16 imm:$imm)), sub_eq)>;
2808
2809defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGE)),
2810 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
2811defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGE)),
2812 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
2813defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULE)),
2814 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
2815defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLE)),
2816 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
2817defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETNE)),
2818 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
2819defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETNE)),
2820 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
2821
2822defm : CRNotPat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETNE)),
2823 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
2824 (LO16 imm:$imm)), sub_eq)>;
2825
2826def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETULT)),
2827 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
2828def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETLT)),
2829 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
2830def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETUGT)),
2831 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
2832def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETGT)),
2833 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
2834def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETEQ)),
2835 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
2836
2837defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETUGE)),
2838 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
2839defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETGE)),
2840 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
2841defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETULE)),
2842 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
2843defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETLE)),
2844 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
2845defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETNE)),
2846 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
2847
2848// SETCC for f32.
2849def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOLT)),
2850 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2851def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETLT)),
2852 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2853def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOGT)),
2854 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2855def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETGT)),
2856 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2857def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOEQ)),
2858 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2859def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETEQ)),
2860 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2861def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETUO)),
2862 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
2863
2864defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUGE)),
2865 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2866defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETGE)),
2867 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2868defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETULE)),
2869 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2870defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETLE)),
2871 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2872defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUNE)),
2873 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2874defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETNE)),
2875 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2876defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETO)),
2877 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
2878
2879// SETCC for f64.
2880def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOLT)),
2881 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2882def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETLT)),
2883 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2884def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOGT)),
2885 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2886def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETGT)),
2887 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2888def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOEQ)),
2889 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2890def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETEQ)),
2891 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2892def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETUO)),
2893 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
2894
2895defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUGE)),
2896 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2897defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETGE)),
2898 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2899defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETULE)),
2900 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2901defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETLE)),
2902 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2903defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUNE)),
2904 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2905defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETNE)),
2906 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2907defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETO)),
2908 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
2909
2910// match select on i1 variables:
2911def : Pat<(i1 (select i1:$cond, i1:$tval, i1:$fval)),
2912 (CROR (CRAND $cond , $tval),
2913 (CRAND (crnot $cond), $fval))>;
2914
2915// match selectcc on i1 variables:
2916// select (lhs == rhs), tval, fval is:
2917// ((lhs == rhs) & tval) | (!(lhs == rhs) & fval)
2918def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLT)),
2919 (CROR (CRAND (CRANDC $rhs, $lhs), $tval),
2920 (CRAND (CRORC $lhs, $rhs), $fval))>;
2921def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLE)),
2922 (CROR (CRAND (CRORC $rhs, $lhs), $tval),
2923 (CRAND (CRANDC $lhs, $rhs), $fval))>;
2924def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETEQ)),
2925 (CROR (CRAND (CREQV $lhs, $rhs), $tval),
2926 (CRAND (CRXOR $lhs, $rhs), $fval))>;
2927def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGE)),
2928 (CROR (CRAND (CRORC $lhs, $rhs), $tval),
2929 (CRAND (CRANDC $rhs, $lhs), $fval))>;
2930def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGT)),
2931 (CROR (CRAND (CRANDC $lhs, $rhs), $tval),
2932 (CRAND (CRORC $rhs, $lhs), $fval))>;
2933def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETNE)),
2934 (CROR (CRAND (CREQV $lhs, $rhs), $fval),
2935 (CRAND (CRXOR $lhs, $rhs), $tval))>;
2936
2937// match selectcc on i1 variables with non-i1 output.
2938def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLT)),
2939 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>;
2940def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLE)),
2941 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>;
2942def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETEQ)),
2943 (SELECT_I4 (CREQV $lhs, $rhs), $tval, $fval)>;
2944def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGE)),
2945 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>;
2946def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGT)),
2947 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>;
2948def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETNE)),
2949 (SELECT_I4 (CRXOR $lhs, $rhs), $tval, $fval)>;
2950
2951def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLT)),
2952 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>;
2953def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLE)),
2954 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>;
2955def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETEQ)),
2956 (SELECT_I8 (CREQV $lhs, $rhs), $tval, $fval)>;
2957def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGE)),
2958 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>;
2959def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGT)),
2960 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>;
2961def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETNE)),
2962 (SELECT_I8 (CRXOR $lhs, $rhs), $tval, $fval)>;
2963
2964def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
2965 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>;
2966def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
2967 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>;
2968def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
2969 (SELECT_F4 (CREQV $lhs, $rhs), $tval, $fval)>;
2970def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
2971 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>;
2972def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
2973 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>;
2974def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
2975 (SELECT_F4 (CRXOR $lhs, $rhs), $tval, $fval)>;
2976
2977def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
2978 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>;
2979def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
2980 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>;
2981def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
2982 (SELECT_F8 (CREQV $lhs, $rhs), $tval, $fval)>;
2983def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
2984 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>;
2985def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
2986 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>;
2987def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
2988 (SELECT_F8 (CRXOR $lhs, $rhs), $tval, $fval)>;
2989
2990def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLT)),
2991 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>;
2992def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLE)),
2993 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>;
2994def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETEQ)),
2995 (SELECT_VRRC (CREQV $lhs, $rhs), $tval, $fval)>;
2996def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGE)),
2997 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>;
2998def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGT)),
2999 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>;
3000def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETNE)),
3001 (SELECT_VRRC (CRXOR $lhs, $rhs), $tval, $fval)>;
3002
3003let usesCustomInserter = 1 in {
3004def ANDIo_1_EQ_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3005 "#ANDIo_1_EQ_BIT",
3006 [(set i1:$dst, (trunc (not i32:$in)))]>;
3007def ANDIo_1_GT_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3008 "#ANDIo_1_GT_BIT",
3009 [(set i1:$dst, (trunc i32:$in))]>;
3010
3011def ANDIo_1_EQ_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3012 "#ANDIo_1_EQ_BIT8",
3013 [(set i1:$dst, (trunc (not i64:$in)))]>;
3014def ANDIo_1_GT_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3015 "#ANDIo_1_GT_BIT8",
3016 [(set i1:$dst, (trunc i64:$in))]>;
3017}
3018
3019def : Pat<(i1 (not (trunc i32:$in))),
3020 (ANDIo_1_EQ_BIT $in)>;
3021def : Pat<(i1 (not (trunc i64:$in))),
3022 (ANDIo_1_EQ_BIT8 $in)>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003023
3024//===----------------------------------------------------------------------===//
3025// PowerPC Instructions used for assembler/disassembler only
3026//
3027
3028def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003029 "isync", IIC_SprISYNC, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003030
3031def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003032 "icbi $src", IIC_LdStICBI, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003033
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003034def EIEIO : XForm_24_eieio<31, 854, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003035 "eieio", IIC_LdStLoad, []>;
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003036
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003037def WAIT : XForm_24_sync<31, 62, (outs), (ins i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003038 "wait $L", IIC_LdStLoad, []>;
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003039
Roman Divacky62cb6352013-09-12 17:50:54 +00003040def MTMSR: XForm_mtmsr<31, 146, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003041 "mtmsr $RS, $L", IIC_SprMTMSR>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003042
3043def MFMSR : XForm_rs<31, 83, (outs gprc:$RT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003044 "mfmsr $RT", IIC_SprMFMSR, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003045
3046def MTMSRD : XForm_mtmsr<31, 178, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003047 "mtmsrd $RS, $L", IIC_SprMTMSRD>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003048
3049def SLBIE : XForm_16b<31, 434, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003050 "slbie $RB", IIC_SprSLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003051
3052def SLBMTE : XForm_26<31, 402, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003053 "slbmte $RS, $RB", IIC_SprSLBMTE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003054
3055def SLBMFEE : XForm_26<31, 915, (outs gprc:$RT), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003056 "slbmfee $RT, $RB", IIC_SprSLBMFEE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003057
Hal Finkel3e5a3602013-11-27 23:26:09 +00003058def SLBIA : XForm_0<31, 498, (outs), (ins), "slbia", IIC_SprSLBIA, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003059
3060def TLBSYNC : XForm_0<31, 566, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003061 "tlbsync", IIC_SprTLBSYNC, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003062
3063def TLBIEL : XForm_16b<31, 274, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003064 "tlbiel $RB", IIC_SprTLBIEL, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003065
3066def TLBIE : XForm_26<31, 306, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003067 "tlbie $RB,$RS", IIC_SprTLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003068
Joerg Sonnenbergeraccbc942014-07-29 15:49:09 +00003069def RFI : XForm_0<19, 50, (outs), (ins), "rfi", IIC_BrB, []>;
3070
Ulrich Weigandd8394902013-05-03 19:50:27 +00003071//===----------------------------------------------------------------------===//
3072// PowerPC Assembler Instruction Aliases
3073//
3074
3075// Pseudo-instructions for alternate assembly syntax (never used by codegen).
3076// These are aliases that require C++ handling to convert to the target
3077// instruction, while InstAliases can be handled directly by tblgen.
3078class PPCAsmPseudo<string asm, dag iops>
3079 : Instruction {
3080 let Namespace = "PPC";
3081 bit PPC64 = 0; // Default value, override with isPPC64
3082
3083 let OutOperandList = (outs);
3084 let InOperandList = iops;
3085 let Pattern = [];
3086 let AsmString = asm;
3087 let isAsmParserOnly = 1;
3088 let isPseudo = 1;
3089}
3090
Ulrich Weigand4c440322013-06-10 17:19:43 +00003091def : InstAlias<"sc", (SC 0)>;
3092
Rafael Espindola28a85a82014-01-22 20:20:52 +00003093def : InstAlias<"sync", (SYNC 0)>, Requires<[IsNotBookE]>;
3094def : InstAlias<"msync", (SYNC 0)>, Requires<[IsNotBookE]>;
3095def : InstAlias<"lwsync", (SYNC 1)>, Requires<[IsNotBookE]>;
3096def : InstAlias<"ptesync", (SYNC 2)>, Requires<[IsNotBookE]>;
Ulrich Weigand797f1a32013-07-01 16:37:52 +00003097
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003098def : InstAlias<"wait", (WAIT 0)>;
3099def : InstAlias<"waitrsv", (WAIT 1)>;
3100def : InstAlias<"waitimpl", (WAIT 2)>;
3101
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00003102def : InstAlias<"crset $bx", (CREQV crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3103def : InstAlias<"crclr $bx", (CRXOR crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3104def : InstAlias<"crmove $bx, $by", (CROR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3105def : InstAlias<"crnot $bx, $by", (CRNOR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3106
Ulrich Weigandae9cf582013-07-03 12:32:41 +00003107def : InstAlias<"mtxer $Rx", (MTSPR 1, gprc:$Rx)>;
3108def : InstAlias<"mfxer $Rx", (MFSPR gprc:$Rx, 1)>;
3109
Ulrich Weigande840ee22013-07-08 15:20:38 +00003110def : InstAlias<"mftb $Rx", (MFTB gprc:$Rx, 268)>;
3111def : InstAlias<"mftbu $Rx", (MFTB gprc:$Rx, 269)>;
3112
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003113def : InstAlias<"xnop", (XORI R0, R0, 0)>;
3114
Ulrich Weigandd8394902013-05-03 19:50:27 +00003115def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003116def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3117
3118def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3119def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3120
Ulrich Weigand49f487e2013-07-03 17:59:07 +00003121def : InstAlias<"mtcr $rA", (MTCRF8 255, g8rc:$rA)>;
3122
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003123def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003124
Ulrich Weigand4069e242013-06-25 13:16:48 +00003125def SUBI : PPCAsmPseudo<"subi $rA, $rB, $imm",
3126 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3127def SUBIS : PPCAsmPseudo<"subis $rA, $rB, $imm",
3128 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3129def SUBIC : PPCAsmPseudo<"subic $rA, $rB, $imm",
3130 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3131def SUBICo : PPCAsmPseudo<"subic. $rA, $rB, $imm",
3132 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3133
3134def : InstAlias<"sub $rA, $rB, $rC", (SUBF8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3135def : InstAlias<"sub. $rA, $rB, $rC", (SUBF8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3136def : InstAlias<"subc $rA, $rB, $rC", (SUBFC8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3137def : InstAlias<"subc. $rA, $rB, $rC", (SUBFC8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3138
Roman Divacky62cb6352013-09-12 17:50:54 +00003139def : InstAlias<"mtmsrd $RS", (MTMSRD gprc:$RS, 0)>;
3140def : InstAlias<"mtmsr $RS", (MTMSR gprc:$RS, 0)>;
3141
3142def : InstAlias<"mfsprg $RT, 0", (MFSPR gprc:$RT, 272)>;
3143def : InstAlias<"mfsprg $RT, 1", (MFSPR gprc:$RT, 273)>;
3144def : InstAlias<"mfsprg $RT, 2", (MFSPR gprc:$RT, 274)>;
3145def : InstAlias<"mfsprg $RT, 3", (MFSPR gprc:$RT, 275)>;
3146
3147def : InstAlias<"mfsprg0 $RT", (MFSPR gprc:$RT, 272)>;
3148def : InstAlias<"mfsprg1 $RT", (MFSPR gprc:$RT, 273)>;
3149def : InstAlias<"mfsprg2 $RT", (MFSPR gprc:$RT, 274)>;
3150def : InstAlias<"mfsprg3 $RT", (MFSPR gprc:$RT, 275)>;
3151
3152def : InstAlias<"mtsprg 0, $RT", (MTSPR 272, gprc:$RT)>;
3153def : InstAlias<"mtsprg 1, $RT", (MTSPR 273, gprc:$RT)>;
3154def : InstAlias<"mtsprg 2, $RT", (MTSPR 274, gprc:$RT)>;
3155def : InstAlias<"mtsprg 3, $RT", (MTSPR 275, gprc:$RT)>;
3156
3157def : InstAlias<"mtsprg0 $RT", (MTSPR 272, gprc:$RT)>;
3158def : InstAlias<"mtsprg1 $RT", (MTSPR 273, gprc:$RT)>;
3159def : InstAlias<"mtsprg2 $RT", (MTSPR 274, gprc:$RT)>;
3160def : InstAlias<"mtsprg3 $RT", (MTSPR 275, gprc:$RT)>;
3161
3162def : InstAlias<"mtasr $RS", (MTSPR 280, gprc:$RS)>;
3163
3164def : InstAlias<"mfdec $RT", (MFSPR gprc:$RT, 22)>;
3165def : InstAlias<"mtdec $RT", (MTSPR 22, gprc:$RT)>;
3166
3167def : InstAlias<"mfpvr $RT", (MFSPR gprc:$RT, 287)>;
3168
3169def : InstAlias<"mfsdr1 $RT", (MFSPR gprc:$RT, 25)>;
3170def : InstAlias<"mtsdr1 $RT", (MTSPR 25, gprc:$RT)>;
3171
3172def : InstAlias<"mfsrr0 $RT", (MFSPR gprc:$RT, 26)>;
3173def : InstAlias<"mfsrr1 $RT", (MFSPR gprc:$RT, 27)>;
3174def : InstAlias<"mtsrr0 $RT", (MTSPR 26, gprc:$RT)>;
3175def : InstAlias<"mtsrr1 $RT", (MTSPR 27, gprc:$RT)>;
3176
3177def : InstAlias<"tlbie $RB", (TLBIE R0, gprc:$RB)>;
3178
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003179def EXTLWI : PPCAsmPseudo<"extlwi $rA, $rS, $n, $b",
3180 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3181def EXTLWIo : PPCAsmPseudo<"extlwi. $rA, $rS, $n, $b",
3182 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3183def EXTRWI : PPCAsmPseudo<"extrwi $rA, $rS, $n, $b",
3184 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3185def EXTRWIo : PPCAsmPseudo<"extrwi. $rA, $rS, $n, $b",
3186 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3187def INSLWI : PPCAsmPseudo<"inslwi $rA, $rS, $n, $b",
3188 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3189def INSLWIo : PPCAsmPseudo<"inslwi. $rA, $rS, $n, $b",
3190 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3191def INSRWI : PPCAsmPseudo<"insrwi $rA, $rS, $n, $b",
3192 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3193def INSRWIo : PPCAsmPseudo<"insrwi. $rA, $rS, $n, $b",
3194 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3195def ROTRWI : PPCAsmPseudo<"rotrwi $rA, $rS, $n",
3196 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3197def ROTRWIo : PPCAsmPseudo<"rotrwi. $rA, $rS, $n",
3198 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003199def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n",
3200 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003201def SLWIo : PPCAsmPseudo<"slwi. $rA, $rS, $n",
3202 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003203def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n",
3204 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003205def SRWIo : PPCAsmPseudo<"srwi. $rA, $rS, $n",
3206 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3207def CLRRWI : PPCAsmPseudo<"clrrwi $rA, $rS, $n",
3208 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3209def CLRRWIo : PPCAsmPseudo<"clrrwi. $rA, $rS, $n",
3210 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3211def CLRLSLWI : PPCAsmPseudo<"clrlslwi $rA, $rS, $b, $n",
3212 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3213def CLRLSLWIo : PPCAsmPseudo<"clrlslwi. $rA, $rS, $b, $n",
3214 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3215
3216def : InstAlias<"rotlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3217def : InstAlias<"rotlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3218def : InstAlias<"rotlw $rA, $rS, $rB", (RLWNM gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3219def : InstAlias<"rotlw. $rA, $rS, $rB", (RLWNMo gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3220def : InstAlias<"clrlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3221def : InstAlias<"clrlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3222
3223def EXTLDI : PPCAsmPseudo<"extldi $rA, $rS, $n, $b",
3224 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3225def EXTLDIo : PPCAsmPseudo<"extldi. $rA, $rS, $n, $b",
3226 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3227def EXTRDI : PPCAsmPseudo<"extrdi $rA, $rS, $n, $b",
3228 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3229def EXTRDIo : PPCAsmPseudo<"extrdi. $rA, $rS, $n, $b",
3230 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3231def INSRDI : PPCAsmPseudo<"insrdi $rA, $rS, $n, $b",
3232 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3233def INSRDIo : PPCAsmPseudo<"insrdi. $rA, $rS, $n, $b",
3234 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3235def ROTRDI : PPCAsmPseudo<"rotrdi $rA, $rS, $n",
3236 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3237def ROTRDIo : PPCAsmPseudo<"rotrdi. $rA, $rS, $n",
3238 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003239def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n",
3240 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003241def SLDIo : PPCAsmPseudo<"sldi. $rA, $rS, $n",
3242 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003243def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n",
3244 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003245def SRDIo : PPCAsmPseudo<"srdi. $rA, $rS, $n",
3246 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3247def CLRRDI : PPCAsmPseudo<"clrrdi $rA, $rS, $n",
3248 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3249def CLRRDIo : PPCAsmPseudo<"clrrdi. $rA, $rS, $n",
3250 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3251def CLRLSLDI : PPCAsmPseudo<"clrlsldi $rA, $rS, $b, $n",
3252 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3253def CLRLSLDIo : PPCAsmPseudo<"clrlsldi. $rA, $rS, $b, $n",
3254 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3255
3256def : InstAlias<"rotldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3257def : InstAlias<"rotldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3258def : InstAlias<"rotld $rA, $rS, $rB", (RLDCL g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3259def : InstAlias<"rotld. $rA, $rS, $rB", (RLDCLo g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3260def : InstAlias<"clrldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
3261def : InstAlias<"clrldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003262
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003263// These generic branch instruction forms are used for the assembler parser only.
3264// Defs and Uses are conservative, since we don't know the BO value.
3265let PPC970_Unit = 7 in {
3266 let Defs = [CTR], Uses = [CTR, RM] in {
3267 def gBC : BForm_3<16, 0, 0, (outs),
3268 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3269 "bc $bo, $bi, $dst">;
3270 def gBCA : BForm_3<16, 1, 0, (outs),
3271 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3272 "bca $bo, $bi, $dst">;
3273 }
3274 let Defs = [LR, CTR], Uses = [CTR, RM] in {
3275 def gBCL : BForm_3<16, 0, 1, (outs),
3276 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3277 "bcl $bo, $bi, $dst">;
3278 def gBCLA : BForm_3<16, 1, 1, (outs),
3279 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3280 "bcla $bo, $bi, $dst">;
3281 }
3282 let Defs = [CTR], Uses = [CTR, LR, RM] in
3283 def gBCLR : XLForm_2<19, 16, 0, (outs),
3284 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003285 "bclr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003286 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3287 def gBCLRL : XLForm_2<19, 16, 1, (outs),
3288 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003289 "bclrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003290 let Defs = [CTR], Uses = [CTR, LR, RM] in
3291 def gBCCTR : XLForm_2<19, 528, 0, (outs),
3292 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003293 "bcctr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003294 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3295 def gBCCTRL : XLForm_2<19, 528, 1, (outs),
3296 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003297 "bcctrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003298}
3299def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>;
3300def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>;
3301def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>;
3302def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>;
3303
Ulrich Weigand86247b62013-06-24 16:52:04 +00003304multiclass BranchSimpleMnemonic1<string name, string pm, int bo> {
3305 def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>;
3306 def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3307 def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>;
3308 def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>;
3309 def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3310 def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003311}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003312multiclass BranchSimpleMnemonic2<string name, string pm, int bo>
3313 : BranchSimpleMnemonic1<name, pm, bo> {
3314 def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>;
3315 def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003316}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003317defm : BranchSimpleMnemonic2<"t", "", 12>;
3318defm : BranchSimpleMnemonic2<"f", "", 4>;
3319defm : BranchSimpleMnemonic2<"t", "-", 14>;
3320defm : BranchSimpleMnemonic2<"f", "-", 6>;
3321defm : BranchSimpleMnemonic2<"t", "+", 15>;
3322defm : BranchSimpleMnemonic2<"f", "+", 7>;
3323defm : BranchSimpleMnemonic1<"dnzt", "", 8>;
3324defm : BranchSimpleMnemonic1<"dnzf", "", 0>;
3325defm : BranchSimpleMnemonic1<"dzt", "", 10>;
3326defm : BranchSimpleMnemonic1<"dzf", "", 2>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003327
Ulrich Weigand86247b62013-06-24 16:52:04 +00003328multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> {
3329 def : InstAlias<"b"#name#pm#" $cc, $dst",
Ulrich Weigand39740622013-06-10 17:18:29 +00003330 (BCC bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003331 def : InstAlias<"b"#name#pm#" $dst",
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003332 (BCC bibo, CR0, condbrtarget:$dst)>;
3333
Ulrich Weigand86247b62013-06-24 16:52:04 +00003334 def : InstAlias<"b"#name#"a"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003335 (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003336 def : InstAlias<"b"#name#"a"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003337 (BCCA bibo, CR0, abscondbrtarget:$dst)>;
3338
Ulrich Weigand86247b62013-06-24 16:52:04 +00003339 def : InstAlias<"b"#name#"lr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003340 (BCCLR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003341 def : InstAlias<"b"#name#"lr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003342 (BCCLR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003343
Ulrich Weigand86247b62013-06-24 16:52:04 +00003344 def : InstAlias<"b"#name#"ctr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003345 (BCCCTR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003346 def : InstAlias<"b"#name#"ctr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003347 (BCCCTR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003348
Ulrich Weigand86247b62013-06-24 16:52:04 +00003349 def : InstAlias<"b"#name#"l"#pm#" $cc, $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00003350 (BCCL bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003351 def : InstAlias<"b"#name#"l"#pm#" $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00003352 (BCCL bibo, CR0, condbrtarget:$dst)>;
3353
Ulrich Weigand86247b62013-06-24 16:52:04 +00003354 def : InstAlias<"b"#name#"la"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003355 (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003356 def : InstAlias<"b"#name#"la"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003357 (BCCLA bibo, CR0, abscondbrtarget:$dst)>;
3358
Ulrich Weigand86247b62013-06-24 16:52:04 +00003359 def : InstAlias<"b"#name#"lrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003360 (BCCLRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003361 def : InstAlias<"b"#name#"lrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003362 (BCCLRL bibo, CR0)>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00003363
Ulrich Weigand86247b62013-06-24 16:52:04 +00003364 def : InstAlias<"b"#name#"ctrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003365 (BCCCTRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003366 def : InstAlias<"b"#name#"ctrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003367 (BCCCTRL bibo, CR0)>;
Ulrich Weigand39740622013-06-10 17:18:29 +00003368}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003369multiclass BranchExtendedMnemonic<string name, int bibo> {
3370 defm : BranchExtendedMnemonicPM<name, "", bibo>;
3371 defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>;
3372 defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>;
3373}
Ulrich Weigand39740622013-06-10 17:18:29 +00003374defm : BranchExtendedMnemonic<"lt", 12>;
3375defm : BranchExtendedMnemonic<"gt", 44>;
3376defm : BranchExtendedMnemonic<"eq", 76>;
3377defm : BranchExtendedMnemonic<"un", 108>;
3378defm : BranchExtendedMnemonic<"so", 108>;
3379defm : BranchExtendedMnemonic<"ge", 4>;
3380defm : BranchExtendedMnemonic<"nl", 4>;
3381defm : BranchExtendedMnemonic<"le", 36>;
3382defm : BranchExtendedMnemonic<"ng", 36>;
3383defm : BranchExtendedMnemonic<"ne", 68>;
3384defm : BranchExtendedMnemonic<"nu", 100>;
3385defm : BranchExtendedMnemonic<"ns", 100>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003386
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003387def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>;
3388def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>;
3389def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>;
3390def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003391def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003392def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003393def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003394def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>;
3395
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003396def : InstAlias<"cmpi $bf, 0, $rA, $imm", (CMPWI crrc:$bf, gprc:$rA, s16imm:$imm)>;
3397def : InstAlias<"cmp $bf, 0, $rA, $rB", (CMPW crrc:$bf, gprc:$rA, gprc:$rB)>;
3398def : InstAlias<"cmpli $bf, 0, $rA, $imm", (CMPLWI crrc:$bf, gprc:$rA, u16imm:$imm)>;
3399def : InstAlias<"cmpl $bf, 0, $rA, $rB", (CMPLW crrc:$bf, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003400def : InstAlias<"cmpi $bf, 1, $rA, $imm", (CMPDI crrc:$bf, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003401def : InstAlias<"cmp $bf, 1, $rA, $rB", (CMPD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003402def : InstAlias<"cmpli $bf, 1, $rA, $imm", (CMPLDI crrc:$bf, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003403def : InstAlias<"cmpl $bf, 1, $rA, $rB", (CMPLD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
3404
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00003405multiclass TrapExtendedMnemonic<string name, int to> {
3406 def : InstAlias<"td"#name#"i $rA, $imm", (TDI to, g8rc:$rA, s16imm:$imm)>;
3407 def : InstAlias<"td"#name#" $rA, $rB", (TD to, g8rc:$rA, g8rc:$rB)>;
3408 def : InstAlias<"tw"#name#"i $rA, $imm", (TWI to, gprc:$rA, s16imm:$imm)>;
3409 def : InstAlias<"tw"#name#" $rA, $rB", (TW to, gprc:$rA, gprc:$rB)>;
3410}
3411defm : TrapExtendedMnemonic<"lt", 16>;
3412defm : TrapExtendedMnemonic<"le", 20>;
3413defm : TrapExtendedMnemonic<"eq", 4>;
3414defm : TrapExtendedMnemonic<"ge", 12>;
3415defm : TrapExtendedMnemonic<"gt", 8>;
3416defm : TrapExtendedMnemonic<"nl", 12>;
3417defm : TrapExtendedMnemonic<"ne", 24>;
3418defm : TrapExtendedMnemonic<"ng", 20>;
3419defm : TrapExtendedMnemonic<"llt", 2>;
3420defm : TrapExtendedMnemonic<"lle", 6>;
3421defm : TrapExtendedMnemonic<"lge", 5>;
3422defm : TrapExtendedMnemonic<"lgt", 1>;
3423defm : TrapExtendedMnemonic<"lnl", 5>;
3424defm : TrapExtendedMnemonic<"lng", 6>;
3425defm : TrapExtendedMnemonic<"u", 31>;
3426