blob: dca0c93aea3e5a55449d12775e6af61f9bdf548c [file] [log] [blame]
Chris Lattner0cb9dd72008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner959a5fb2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adveab9e5572001-07-21 12:41:50 +000013
Chris Lattner23fcc082001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Evan Chenge9c46c22010-03-03 01:44:33 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner63f41ab2004-02-19 16:17:08 +000019#include "llvm/CodeGen/MachineFunction.h"
Reid Kleckner28865802016-04-14 18:29:59 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +000022#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner961e7422008-01-01 01:12:31 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2d489b52008-02-06 22:27:42 +000024#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000025#include "llvm/IR/Constants.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000026#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/Function.h"
28#include "llvm/IR/InlineAsm.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000029#include "llvm/IR/Intrinsics.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/LLVMContext.h"
31#include "llvm/IR/Metadata.h"
32#include "llvm/IR/Module.h"
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +000033#include "llvm/IR/ModuleSlotTracker.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/Type.h"
35#include "llvm/IR/Value.h"
Evan Cheng6cc775f2011-06-28 19:10:37 +000036#include "llvm/MC/MCInstrDesc.h"
Chris Lattner6c604e32010-03-13 08:14:18 +000037#include "llvm/MC/MCSymbol.h"
Daniel Sanders1e97a0b2015-08-19 12:03:04 +000038#include "llvm/Support/CommandLine.h"
David Greene29388d62010-01-04 23:48:20 +000039#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000040#include "llvm/Support/ErrorHandling.h"
Dan Gohmanaedb4a62008-07-07 20:32:02 +000041#include "llvm/Support/MathExtras.h"
Chris Lattnera078d832008-08-24 20:37:32 +000042#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/Target/TargetInstrInfo.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000044#include "llvm/Target/TargetIntrinsicInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/Target/TargetMachine.h"
46#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000047#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattner43df6c22004-02-23 18:38:20 +000048using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000049
Daniel Sanders1e97a0b2015-08-19 12:03:04 +000050static cl::opt<bool> PrintWholeRegMask(
51 "print-whole-regmask",
52 cl::desc("Print the full contents of regmask operands in IR dumps"),
53 cl::init(true), cl::Hidden);
54
Chris Lattner60055892007-12-30 21:56:09 +000055//===----------------------------------------------------------------------===//
56// MachineOperand Implementation
57//===----------------------------------------------------------------------===//
58
Chris Lattner961e7422008-01-01 01:12:31 +000059void MachineOperand::setReg(unsigned Reg) {
60 if (getReg() == Reg) return; // No change.
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000061
Chris Lattner961e7422008-01-01 01:12:31 +000062 // Otherwise, we have to change the register. If this operand is embedded
63 // into a machine function, we need to update the old and new register's
64 // use/def lists.
65 if (MachineInstr *MI = getParent())
66 if (MachineBasicBlock *MBB = MI->getParent())
67 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000068 MachineRegisterInfo &MRI = MF->getRegInfo();
69 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000070 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000071 MRI.addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +000072 return;
73 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000074
Chris Lattner961e7422008-01-01 01:12:31 +000075 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000076 SmallContents.RegNo = Reg;
Chris Lattner961e7422008-01-01 01:12:31 +000077}
78
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000079void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
80 const TargetRegisterInfo &TRI) {
81 assert(TargetRegisterInfo::isVirtualRegister(Reg));
82 if (SubIdx && getSubReg())
83 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
84 setReg(Reg);
Jakob Stoklund Olesen7b0ac862010-06-01 22:39:25 +000085 if (SubIdx)
86 setSubReg(SubIdx);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000087}
88
89void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
90 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
91 if (getSubReg()) {
92 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesen89bd2ae2011-05-08 19:21:08 +000093 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
94 // That won't happen in legal code.
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000095 setSubReg(0);
Krzysztof Parzyszek673b3472016-08-22 14:50:12 +000096 if (isDef())
97 setIsUndef(false);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000098 }
99 setReg(Reg);
100}
101
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000102/// Change a def to a use, or a use to a def.
103void MachineOperand::setIsDef(bool Val) {
104 assert(isReg() && "Wrong MachineOperand accessor");
105 assert((!Val || !isDebug()) && "Marking a debug operation as def");
106 if (IsDef == Val)
107 return;
108 // MRI may keep uses and defs in different list positions.
109 if (MachineInstr *MI = getParent())
110 if (MachineBasicBlock *MBB = MI->getParent())
111 if (MachineFunction *MF = MBB->getParent()) {
112 MachineRegisterInfo &MRI = MF->getRegInfo();
113 MRI.removeRegOperandFromUseList(this);
114 IsDef = Val;
115 MRI.addRegOperandToUseList(this);
116 return;
117 }
118 IsDef = Val;
119}
120
Matt Arsenault93ffe582014-09-28 19:24:59 +0000121// If this operand is currently a register operand, and if this is in a
122// function, deregister the operand from the register's use/def list.
123void MachineOperand::removeRegFromUses() {
124 if (!isReg() || !isOnRegUseList())
125 return;
126
127 if (MachineInstr *MI = getParent()) {
128 if (MachineBasicBlock *MBB = MI->getParent()) {
129 if (MachineFunction *MF = MBB->getParent())
130 MF->getRegInfo().removeRegOperandFromUseList(this);
131 }
132 }
133}
134
Chris Lattner961e7422008-01-01 01:12:31 +0000135/// ChangeToImmediate - Replace this operand with a new immediate operand of
136/// the specified value. If an operand is known to be an immediate already,
137/// the setImm method should be used.
138void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000139 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Matt Arsenault93ffe582014-09-28 19:24:59 +0000140
141 removeRegFromUses();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000142
Chris Lattner961e7422008-01-01 01:12:31 +0000143 OpKind = MO_Immediate;
144 Contents.ImmVal = ImmVal;
145}
146
Matt Arsenault93ffe582014-09-28 19:24:59 +0000147void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) {
148 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
149
150 removeRegFromUses();
151
152 OpKind = MO_FPImmediate;
153 Contents.CFP = FPImm;
154}
155
Matt Arsenault633dba42015-05-06 17:05:54 +0000156void MachineOperand::ChangeToES(const char *SymName, unsigned char TargetFlags) {
157 assert((!isReg() || !isTied()) &&
158 "Cannot change a tied operand into an external symbol");
159
160 removeRegFromUses();
161
162 OpKind = MO_ExternalSymbol;
163 Contents.OffsetedInfo.Val.SymbolName = SymName;
164 setOffset(0); // Offset is always 0.
165 setTargetFlags(TargetFlags);
166}
167
168void MachineOperand::ChangeToMCSymbol(MCSymbol *Sym) {
169 assert((!isReg() || !isTied()) &&
170 "Cannot change a tied operand into an MCSymbol");
171
172 removeRegFromUses();
173
174 OpKind = MO_MCSymbol;
175 Contents.Sym = Sym;
176}
177
Matt Arsenault25dba302016-09-13 19:03:12 +0000178void MachineOperand::ChangeToFrameIndex(int Idx) {
179 assert((!isReg() || !isTied()) &&
180 "Cannot change a tied operand into a FrameIndex");
181
182 removeRegFromUses();
183
184 OpKind = MO_FrameIndex;
185 setIndex(Idx);
186}
187
Chris Lattner961e7422008-01-01 01:12:31 +0000188/// ChangeToRegister - Replace this operand with a new register operand of
189/// the specified value. If an operand is known to be an register already,
190/// the setReg method should be used.
191void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesend40d42c2010-02-10 00:41:49 +0000192 bool isKill, bool isDead, bool isUndef,
193 bool isDebug) {
Craig Topperc0196b12014-04-14 00:51:57 +0000194 MachineRegisterInfo *RegInfo = nullptr;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000195 if (MachineInstr *MI = getParent())
196 if (MachineBasicBlock *MBB = MI->getParent())
197 if (MachineFunction *MF = MBB->getParent())
198 RegInfo = &MF->getRegInfo();
199 // If this operand is already a register operand, remove it from the
Chris Lattner961e7422008-01-01 01:12:31 +0000200 // register's use/def lists.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000201 bool WasReg = isReg();
202 if (RegInfo && WasReg)
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000203 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000204
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000205 // Change this to a register and set the reg#.
206 OpKind = MO_Register;
207 SmallContents.RegNo = Reg;
Jakob Stoklund Olesena1b246d2013-01-07 23:21:44 +0000208 SubReg_TargetFlags = 0;
Chris Lattner961e7422008-01-01 01:12:31 +0000209 IsDef = isDef;
210 IsImp = isImp;
211 IsKill = isKill;
212 IsDead = isDead;
Evan Cheng0dc101b2009-06-30 08:49:04 +0000213 IsUndef = isUndef;
Jakob Stoklund Olesenb0d91ab2011-12-07 00:22:07 +0000214 IsInternalRead = false;
Dale Johannesenc0d712d2008-09-14 01:44:36 +0000215 IsEarlyClobber = false;
Dale Johannesend40d42c2010-02-10 00:41:49 +0000216 IsDebug = isDebug;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000217 // Ensure isOnRegUseList() returns false.
Craig Topperc0196b12014-04-14 00:51:57 +0000218 Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000219 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000220 if (!WasReg)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000221 TiedTo = 0;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000222
223 // If this operand is embedded in a function, add the operand to the
224 // register's use/def list.
225 if (RegInfo)
226 RegInfo->addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000227}
228
Chris Lattner60055892007-12-30 21:56:09 +0000229/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruth264854f2012-07-05 11:06:22 +0000230/// operand. Note that this should stay in sync with the hash_value overload
231/// below.
Chris Lattner60055892007-12-30 21:56:09 +0000232bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattnerfd682802009-06-24 17:54:48 +0000233 if (getType() != Other.getType() ||
234 getTargetFlags() != Other.getTargetFlags())
235 return false;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000236
Chris Lattner60055892007-12-30 21:56:09 +0000237 switch (getType()) {
Chris Lattner60055892007-12-30 21:56:09 +0000238 case MachineOperand::MO_Register:
239 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
240 getSubReg() == Other.getSubReg();
241 case MachineOperand::MO_Immediate:
242 return getImm() == Other.getImm();
Cameron Zwarich7da0f9a2011-07-01 23:45:21 +0000243 case MachineOperand::MO_CImmediate:
244 return getCImm() == Other.getCImm();
Nate Begeman26b76b62008-02-14 07:39:30 +0000245 case MachineOperand::MO_FPImmediate:
246 return getFPImm() == Other.getFPImm();
Chris Lattner60055892007-12-30 21:56:09 +0000247 case MachineOperand::MO_MachineBasicBlock:
248 return getMBB() == Other.getMBB();
249 case MachineOperand::MO_FrameIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000250 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000251 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000252 case MachineOperand::MO_TargetIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000253 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattner60055892007-12-30 21:56:09 +0000254 case MachineOperand::MO_JumpTableIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000255 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000256 case MachineOperand::MO_GlobalAddress:
257 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
258 case MachineOperand::MO_ExternalSymbol:
259 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
260 getOffset() == Other.getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000261 case MachineOperand::MO_BlockAddress:
Michael Liaoabb87d42012-09-12 21:43:09 +0000262 return getBlockAddress() == Other.getBlockAddress() &&
263 getOffset() == Other.getOffset();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000264 case MachineOperand::MO_RegisterMask:
265 case MachineOperand::MO_RegisterLiveOut:
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000266 return getRegMask() == Other.getRegMask();
Chris Lattner6c604e32010-03-13 08:14:18 +0000267 case MachineOperand::MO_MCSymbol:
268 return getMCSymbol() == Other.getMCSymbol();
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000269 case MachineOperand::MO_CFIIndex:
270 return getCFIIndex() == Other.getCFIIndex();
Chris Lattnerf839ee02010-04-07 18:03:19 +0000271 case MachineOperand::MO_Metadata:
272 return getMetadata() == Other.getMetadata();
Tim Northover6b3bd612016-07-29 20:32:59 +0000273 case MachineOperand::MO_IntrinsicID:
274 return getIntrinsicID() == Other.getIntrinsicID();
Tim Northoverde3aea0412016-08-17 20:25:25 +0000275 case MachineOperand::MO_Predicate:
276 return getPredicate() == Other.getPredicate();
Chris Lattner60055892007-12-30 21:56:09 +0000277 }
Chandler Carruthf3e85022012-01-10 18:08:01 +0000278 llvm_unreachable("Invalid machine operand type");
Chris Lattner60055892007-12-30 21:56:09 +0000279}
280
Chandler Carruth264854f2012-07-05 11:06:22 +0000281// Note: this must stay exactly in sync with isIdenticalTo above.
282hash_code llvm::hash_value(const MachineOperand &MO) {
283 switch (MO.getType()) {
284 case MachineOperand::MO_Register:
Jakob Stoklund Olesendba99d02012-08-28 18:05:48 +0000285 // Register operands don't have target flags.
286 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruth264854f2012-07-05 11:06:22 +0000287 case MachineOperand::MO_Immediate:
288 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
289 case MachineOperand::MO_CImmediate:
290 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
291 case MachineOperand::MO_FPImmediate:
292 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
293 case MachineOperand::MO_MachineBasicBlock:
294 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
295 case MachineOperand::MO_FrameIndex:
296 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
297 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000298 case MachineOperand::MO_TargetIndex:
Chandler Carruth264854f2012-07-05 11:06:22 +0000299 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
300 MO.getOffset());
301 case MachineOperand::MO_JumpTableIndex:
302 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
303 case MachineOperand::MO_ExternalSymbol:
304 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
305 MO.getSymbolName());
306 case MachineOperand::MO_GlobalAddress:
307 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
308 MO.getOffset());
309 case MachineOperand::MO_BlockAddress:
310 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liaoabb87d42012-09-12 21:43:09 +0000311 MO.getBlockAddress(), MO.getOffset());
Chandler Carruth264854f2012-07-05 11:06:22 +0000312 case MachineOperand::MO_RegisterMask:
Juergen Ributzkae8294752013-12-14 06:53:06 +0000313 case MachineOperand::MO_RegisterLiveOut:
Chandler Carruth264854f2012-07-05 11:06:22 +0000314 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
315 case MachineOperand::MO_Metadata:
316 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
317 case MachineOperand::MO_MCSymbol:
318 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000319 case MachineOperand::MO_CFIIndex:
320 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex());
Tim Northover6b3bd612016-07-29 20:32:59 +0000321 case MachineOperand::MO_IntrinsicID:
322 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIntrinsicID());
Tim Northoverde3aea0412016-08-17 20:25:25 +0000323 case MachineOperand::MO_Predicate:
324 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getPredicate());
Chandler Carruth264854f2012-07-05 11:06:22 +0000325 }
326 llvm_unreachable("Invalid machine operand type");
327}
328
Tim Northover6b3bd612016-07-29 20:32:59 +0000329void MachineOperand::print(raw_ostream &OS, const TargetRegisterInfo *TRI,
330 const TargetIntrinsicInfo *IntrinsicInfo) const {
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000331 ModuleSlotTracker DummyMST(nullptr);
Tim Northover6b3bd612016-07-29 20:32:59 +0000332 print(OS, DummyMST, TRI, IntrinsicInfo);
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000333}
334
335void MachineOperand::print(raw_ostream &OS, ModuleSlotTracker &MST,
Tim Northover6b3bd612016-07-29 20:32:59 +0000336 const TargetRegisterInfo *TRI,
337 const TargetIntrinsicInfo *IntrinsicInfo) const {
Chris Lattner60055892007-12-30 21:56:09 +0000338 switch (getType()) {
339 case MachineOperand::MO_Register:
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000340 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman0ab11442008-12-18 21:51:27 +0000341
Evan Cheng0dc101b2009-06-30 08:49:04 +0000342 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000343 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000344 OS << '<';
Chris Lattner60055892007-12-30 21:56:09 +0000345 bool NeedComma = false;
Evan Cheng70b1fa52009-10-14 23:37:31 +0000346 if (isDef()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000347 if (NeedComma) OS << ',';
Dale Johannesen1f3ab862008-09-12 17:49:03 +0000348 if (isEarlyClobber())
349 OS << "earlyclobber,";
Evan Cheng70b1fa52009-10-14 23:37:31 +0000350 if (isImplicit())
351 OS << "imp-";
Chris Lattner60055892007-12-30 21:56:09 +0000352 OS << "def";
353 NeedComma = true;
Jakob Stoklund Olesen7111a632012-04-20 21:45:33 +0000354 // <def,read-undef> only makes sense when getSubReg() is set.
355 // Don't clutter the output otherwise.
356 if (isUndef() && getSubReg())
357 OS << ",read-undef";
Evan Chengf781bd82009-10-21 07:56:02 +0000358 } else if (isImplicit()) {
Craig Topper9a9d58a2015-05-16 05:42:08 +0000359 OS << "imp-use";
360 NeedComma = true;
Evan Chengf781bd82009-10-21 07:56:02 +0000361 }
Evan Cheng70b1fa52009-10-14 23:37:31 +0000362
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000363 if (isKill()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000364 if (NeedComma) OS << ',';
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000365 OS << "kill";
366 NeedComma = true;
367 }
368 if (isDead()) {
369 if (NeedComma) OS << ',';
370 OS << "dead";
371 NeedComma = true;
372 }
373 if (isUndef() && isUse()) {
374 if (NeedComma) OS << ',';
375 OS << "undef";
376 NeedComma = true;
377 }
378 if (isInternalRead()) {
379 if (NeedComma) OS << ',';
380 OS << "internal";
381 NeedComma = true;
382 }
383 if (isTied()) {
384 if (NeedComma) OS << ',';
385 OS << "tied";
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000386 if (TiedTo != 15)
387 OS << unsigned(TiedTo - 1);
Chris Lattner60055892007-12-30 21:56:09 +0000388 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000389 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000390 }
391 break;
392 case MachineOperand::MO_Immediate:
393 OS << getImm();
394 break;
Devang Patelf071d722011-06-24 20:46:11 +0000395 case MachineOperand::MO_CImmediate:
396 getCImm()->getValue().print(OS, false);
397 break;
Nate Begeman26b76b62008-02-14 07:39:30 +0000398 case MachineOperand::MO_FPImmediate:
Matt Arsenault59239732016-02-05 00:50:18 +0000399 if (getFPImm()->getType()->isFloatTy()) {
Nate Begeman26b76b62008-02-14 07:39:30 +0000400 OS << getFPImm()->getValueAPF().convertToFloat();
Matt Arsenault59239732016-02-05 00:50:18 +0000401 } else if (getFPImm()->getType()->isHalfTy()) {
402 APFloat APF = getFPImm()->getValueAPF();
403 bool Unused;
404 APF.convert(APFloat::IEEEsingle, APFloat::rmNearestTiesToEven, &Unused);
405 OS << "half " << APF.convertToFloat();
406 } else {
Nate Begeman26b76b62008-02-14 07:39:30 +0000407 OS << getFPImm()->getValueAPF().convertToDouble();
Matt Arsenault59239732016-02-05 00:50:18 +0000408 }
Nate Begeman26b76b62008-02-14 07:39:30 +0000409 break;
Chris Lattner60055892007-12-30 21:56:09 +0000410 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman34341e62009-10-31 20:19:03 +0000411 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattner60055892007-12-30 21:56:09 +0000412 break;
413 case MachineOperand::MO_FrameIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000414 OS << "<fi#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000415 break;
416 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000417 OS << "<cp#" << getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000418 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000419 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000420 break;
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000421 case MachineOperand::MO_TargetIndex:
422 OS << "<ti#" << getIndex();
423 if (getOffset()) OS << "+" << getOffset();
424 OS << '>';
425 break;
Chris Lattner60055892007-12-30 21:56:09 +0000426 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000427 OS << "<jt#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000428 break;
429 case MachineOperand::MO_GlobalAddress:
Dan Gohman0080ee22009-11-06 18:03:10 +0000430 OS << "<ga:";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000431 getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST);
Chris Lattner60055892007-12-30 21:56:09 +0000432 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000433 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000434 break;
435 case MachineOperand::MO_ExternalSymbol:
436 OS << "<es:" << getSymbolName();
437 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000438 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000439 break;
Dan Gohman6c938802009-10-30 01:27:03 +0000440 case MachineOperand::MO_BlockAddress:
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000441 OS << '<';
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000442 getBlockAddress()->printAsOperand(OS, /*PrintType=*/false, MST);
Michael Liaoabb87d42012-09-12 21:43:09 +0000443 if (getOffset()) OS << "+" << getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000444 OS << '>';
445 break;
Daniel Sanders1e97a0b2015-08-19 12:03:04 +0000446 case MachineOperand::MO_RegisterMask: {
447 unsigned NumRegsInMask = 0;
448 unsigned NumRegsEmitted = 0;
449 OS << "<regmask";
450 for (unsigned i = 0; i < TRI->getNumRegs(); ++i) {
451 unsigned MaskWord = i / 32;
452 unsigned MaskBit = i % 32;
453 if (getRegMask()[MaskWord] & (1 << MaskBit)) {
454 if (PrintWholeRegMask || NumRegsEmitted <= 10) {
455 OS << " " << PrintReg(i, TRI);
456 NumRegsEmitted++;
457 }
458 NumRegsInMask++;
459 }
460 }
461 if (NumRegsEmitted != NumRegsInMask)
462 OS << " and " << (NumRegsInMask - NumRegsEmitted) << " more...";
463 OS << ">";
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000464 break;
Daniel Sanders1e97a0b2015-08-19 12:03:04 +0000465 }
Juergen Ributzkae8294752013-12-14 06:53:06 +0000466 case MachineOperand::MO_RegisterLiveOut:
467 OS << "<regliveout>";
468 break;
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000469 case MachineOperand::MO_Metadata:
470 OS << '<';
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000471 getMetadata()->printAsOperand(OS, MST);
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000472 OS << '>';
473 break;
Chris Lattner6c604e32010-03-13 08:14:18 +0000474 case MachineOperand::MO_MCSymbol:
475 OS << "<MCSym=" << *getMCSymbol() << '>';
476 break;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000477 case MachineOperand::MO_CFIIndex:
478 OS << "<call frame instruction>";
479 break;
Tim Northover6b3bd612016-07-29 20:32:59 +0000480 case MachineOperand::MO_IntrinsicID: {
481 Intrinsic::ID ID = getIntrinsicID();
482 if (ID < Intrinsic::num_intrinsics)
Ahmed Bougacha925961b2016-09-12 16:21:49 +0000483 OS << "<intrinsic:@" << Intrinsic::getName(ID, None) << '>';
Tim Northover6b3bd612016-07-29 20:32:59 +0000484 else if (IntrinsicInfo)
Ahmed Bougacha925961b2016-09-12 16:21:49 +0000485 OS << "<intrinsic:@" << IntrinsicInfo->getName(ID) << '>';
Tim Northover6b3bd612016-07-29 20:32:59 +0000486 else
487 OS << "<intrinsic:" << ID << '>';
488 break;
489 }
Tim Northoverde3aea0412016-08-17 20:25:25 +0000490 case MachineOperand::MO_Predicate: {
491 auto Pred = static_cast<CmpInst::Predicate>(getPredicate());
492 OS << '<' << (CmpInst::isIntPredicate(Pred) ? "intpred" : "floatpred")
493 << CmpInst::getPredicateName(Pred) << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000494 }
Tim Northoverde3aea0412016-08-17 20:25:25 +0000495 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000496 if (unsigned TF = getTargetFlags())
497 OS << "[TF=" << TF << ']';
Chris Lattner60055892007-12-30 21:56:09 +0000498}
499
500//===----------------------------------------------------------------------===//
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000501// MachineMemOperand Implementation
502//===----------------------------------------------------------------------===//
503
Chris Lattnerde93bb02010-09-21 05:39:30 +0000504/// getAddrSpace - Return the LLVM IR address space number that this pointer
505/// points into.
506unsigned MachinePointerInfo::getAddrSpace() const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000507 if (V.isNull() || V.is<const PseudoSourceValue*>()) return 0;
508 return cast<PointerType>(V.get<const Value*>()->getType())->getAddressSpace();
Chris Lattnerde93bb02010-09-21 05:39:30 +0000509}
510
Chris Lattner82fd06d2010-09-21 06:22:23 +0000511/// getConstantPool - Return a MachinePointerInfo record that refers to the
512/// constant pool.
Alex Lorenze40c8a22015-08-11 23:09:45 +0000513MachinePointerInfo MachinePointerInfo::getConstantPool(MachineFunction &MF) {
514 return MachinePointerInfo(MF.getPSVManager().getConstantPool());
Chris Lattner82fd06d2010-09-21 06:22:23 +0000515}
516
517/// getFixedStack - Return a MachinePointerInfo record that refers to the
518/// the specified FrameIndex.
Alex Lorenze40c8a22015-08-11 23:09:45 +0000519MachinePointerInfo MachinePointerInfo::getFixedStack(MachineFunction &MF,
520 int FI, int64_t Offset) {
521 return MachinePointerInfo(MF.getPSVManager().getFixedStack(FI), Offset);
Chris Lattner82fd06d2010-09-21 06:22:23 +0000522}
523
Alex Lorenze40c8a22015-08-11 23:09:45 +0000524MachinePointerInfo MachinePointerInfo::getJumpTable(MachineFunction &MF) {
525 return MachinePointerInfo(MF.getPSVManager().getJumpTable());
Chris Lattner50287ea2010-09-21 06:43:24 +0000526}
527
Alex Lorenze40c8a22015-08-11 23:09:45 +0000528MachinePointerInfo MachinePointerInfo::getGOT(MachineFunction &MF) {
529 return MachinePointerInfo(MF.getPSVManager().getGOT());
Chris Lattner50287ea2010-09-21 06:43:24 +0000530}
Chris Lattnerde93bb02010-09-21 05:39:30 +0000531
Alex Lorenze40c8a22015-08-11 23:09:45 +0000532MachinePointerInfo MachinePointerInfo::getStack(MachineFunction &MF,
533 int64_t Offset) {
534 return MachinePointerInfo(MF.getPSVManager().getStack(), Offset);
Chris Lattner886250c2010-09-21 18:51:21 +0000535}
536
Justin Lebara3b786a2016-07-14 17:07:44 +0000537MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, Flags f,
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000538 uint64_t s, unsigned int a,
Hal Finkelcc39b672014-07-24 12:16:19 +0000539 const AAMDNodes &AAInfo,
Konstantin Zhuravlyov8ea02462016-10-15 22:01:18 +0000540 const MDNode *Ranges,
541 SynchronizationScope SynchScope,
542 AtomicOrdering Ordering,
543 AtomicOrdering FailureOrdering)
Justin Lebara3b786a2016-07-14 17:07:44 +0000544 : PtrInfo(ptrinfo), Size(s), FlagVals(f), BaseAlignLog2(Log2_32(a) + 1),
545 AAInfo(AAInfo), Ranges(Ranges) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000546 assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue*>() ||
547 isa<PointerType>(PtrInfo.V.get<const Value*>()->getType())) &&
Chris Lattner00ca0b82010-09-21 04:32:08 +0000548 "invalid pointer value");
Dan Gohmane7c82422009-09-21 19:47:04 +0000549 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanbf98f682008-07-16 15:56:42 +0000550 assert((isLoad() || isStore()) && "Not a load/store!");
Konstantin Zhuravlyov8ea02462016-10-15 22:01:18 +0000551
552 AtomicInfo.SynchScope = static_cast<unsigned>(SynchScope);
553 assert(getSynchScope() == SynchScope && "Value truncated");
554 AtomicInfo.Ordering = static_cast<unsigned>(Ordering);
555 assert(getOrdering() == Ordering && "Value truncated");
556 AtomicInfo.FailureOrdering = static_cast<unsigned>(FailureOrdering);
557 assert(getFailureOrdering() == FailureOrdering && "Value truncated");
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000558}
559
Dan Gohman2da2bed2008-08-20 15:58:01 +0000560/// Profile - Gather unique data for the object.
561///
562void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattner187f6532010-09-21 04:23:39 +0000563 ID.AddInteger(getOffset());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000564 ID.AddInteger(Size);
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000565 ID.AddPointer(getOpaqueValue());
Justin Lebara3b786a2016-07-14 17:07:44 +0000566 ID.AddInteger(getFlags());
567 ID.AddInteger(getBaseAlignment());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000568}
569
Dan Gohman48b185d2009-09-25 20:36:54 +0000570void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
571 // The Value and Offset may differ due to CSE. But the flags and size
572 // should be the same.
573 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
574 assert(MMO->getSize() == getSize() && "Size mismatch!");
575
576 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
577 // Update the alignment value.
Justin Lebara3b786a2016-07-14 17:07:44 +0000578 BaseAlignLog2 = Log2_32(MMO->getBaseAlignment()) + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000579 // Also update the base and offset, because the new alignment may
580 // not be applicable with the old ones.
Chris Lattner187f6532010-09-21 04:23:39 +0000581 PtrInfo = MMO->PtrInfo;
Dan Gohman48b185d2009-09-25 20:36:54 +0000582 }
583}
584
Dan Gohman5a6b11c2009-09-25 23:33:20 +0000585/// getAlignment - Return the minimum known alignment in bytes of the
586/// actual memory reference.
587uint64_t MachineMemOperand::getAlignment() const {
588 return MinAlign(getBaseAlignment(), getOffset());
589}
590
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000591void MachineMemOperand::print(raw_ostream &OS) const {
592 ModuleSlotTracker DummyMST(nullptr);
593 print(OS, DummyMST);
594}
595void MachineMemOperand::print(raw_ostream &OS, ModuleSlotTracker &MST) const {
596 assert((isLoad() || isStore()) &&
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000597 "SV has to be a load, store or both.");
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000598
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000599 if (isVolatile())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000600 OS << "Volatile ";
601
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000602 if (isLoad())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000603 OS << "LD";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000604 if (isStore())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000605 OS << "ST";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000606 OS << getSize();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000607
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000608 // Print the address information.
609 OS << "[";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000610 if (const Value *V = getValue())
611 V->printAsOperand(OS, /*PrintType=*/false, MST);
612 else if (const PseudoSourceValue *PSV = getPseudoValue())
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000613 PSV->printCustom(OS);
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000614 else
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000615 OS << "<unknown>";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000616
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000617 unsigned AS = getAddrSpace();
Matt Arsenault68c38fd2013-12-14 00:24:02 +0000618 if (AS != 0)
619 OS << "(addrspace=" << AS << ')';
620
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000621 // If the alignment of the memory reference itself differs from the alignment
622 // of the base pointer, print the base alignment explicitly, next to the base
623 // pointer.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000624 if (getBaseAlignment() != getAlignment())
625 OS << "(align=" << getBaseAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000626
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000627 if (getOffset() != 0)
628 OS << "+" << getOffset();
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000629 OS << "]";
630
631 // Print the alignment of the reference.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000632 if (getBaseAlignment() != getAlignment() || getBaseAlignment() != getSize())
633 OS << "(align=" << getAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000634
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000635 // Print TBAA info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000636 if (const MDNode *TBAAInfo = getAAInfo().TBAA) {
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000637 OS << "(tbaa=";
638 if (TBAAInfo->getNumOperands() > 0)
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000639 TBAAInfo->getOperand(0)->printAsOperand(OS, MST);
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000640 else
641 OS << "<unknown>";
642 OS << ")";
643 }
644
Hal Finkel94146652014-07-24 14:25:39 +0000645 // Print AA scope info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000646 if (const MDNode *ScopeInfo = getAAInfo().Scope) {
Hal Finkel94146652014-07-24 14:25:39 +0000647 OS << "(alias.scope=";
648 if (ScopeInfo->getNumOperands() > 0)
649 for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) {
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000650 ScopeInfo->getOperand(i)->printAsOperand(OS, MST);
Hal Finkel94146652014-07-24 14:25:39 +0000651 if (i != ie-1)
652 OS << ",";
653 }
654 else
655 OS << "<unknown>";
656 OS << ")";
657 }
658
659 // Print AA noalias scope info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000660 if (const MDNode *NoAliasInfo = getAAInfo().NoAlias) {
Hal Finkel94146652014-07-24 14:25:39 +0000661 OS << "(noalias=";
662 if (NoAliasInfo->getNumOperands() > 0)
663 for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) {
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000664 NoAliasInfo->getOperand(i)->printAsOperand(OS, MST);
Hal Finkel94146652014-07-24 14:25:39 +0000665 if (i != ie-1)
666 OS << ",";
667 }
668 else
669 OS << "<unknown>";
670 OS << ")";
671 }
672
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000673 if (isNonTemporal())
Bill Wendling9f638ab2011-04-29 23:45:22 +0000674 OS << "(nontemporal)";
Justin Lebaradbf09e2016-09-11 01:38:58 +0000675 if (isDereferenceable())
676 OS << "(dereferenceable)";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000677 if (isInvariant())
Matt Arsenault572c29a2015-06-26 19:00:11 +0000678 OS << "(invariant)";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000679}
680
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000681//===----------------------------------------------------------------------===//
Chris Lattner60055892007-12-30 21:56:09 +0000682// MachineInstr Implementation
683//===----------------------------------------------------------------------===//
684
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000685void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000686 if (MCID->ImplicitDefs)
Craig Toppere5e035a32015-12-05 07:13:35 +0000687 for (const MCPhysReg *ImpDefs = MCID->getImplicitDefs(); *ImpDefs;
688 ++ImpDefs)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000689 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000690 if (MCID->ImplicitUses)
Craig Toppere5e035a32015-12-05 07:13:35 +0000691 for (const MCPhysReg *ImpUses = MCID->getImplicitUses(); *ImpUses;
692 ++ImpUses)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000693 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Cheng77af6ac2006-11-13 23:34:06 +0000694}
695
Bob Wilson406f2702010-04-09 04:34:03 +0000696/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
697/// implicit operands. It reserves space for the number of operands specified by
Evan Cheng6cc775f2011-06-28 19:10:37 +0000698/// the MCInstrDesc.
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000699MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
Benjamin Kramera9591b52015-02-07 12:28:15 +0000700 DebugLoc dl, bool NoImp)
701 : MCID(&tid), Parent(nullptr), Operands(nullptr), NumOperands(0), Flags(0),
702 AsmPrinterFlags(0), NumMemRefs(0), MemRefs(nullptr),
Tim Northover0f140c72016-09-09 11:46:34 +0000703 debugLoc(std::move(dl)) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000704 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
705
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000706 // Reserve space for the expected number of operands.
707 if (unsigned NumOps = MCID->getNumOperands() +
708 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
709 CapOperands = OperandCapacity::get(NumOps);
710 Operands = MF.allocateOperandArray(CapOperands);
711 }
712
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000713 if (!NoImp)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000714 addImplicitDefUseOperands(MF);
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000715}
716
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000717/// MachineInstr ctor - Copies MachineInstr arg exactly
718///
Evan Chenga7a20c42008-07-19 00:37:25 +0000719MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Quentin Colombet98551112016-02-11 18:22:37 +0000720 : MCID(&MI.getDesc()), Parent(nullptr), Operands(nullptr), NumOperands(0),
721 Flags(0), AsmPrinterFlags(0), NumMemRefs(MI.NumMemRefs),
Tim Northover0f140c72016-09-09 11:46:34 +0000722 MemRefs(MI.MemRefs), debugLoc(MI.getDebugLoc()) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000723 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
724
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000725 CapOperands = OperandCapacity::get(MI.getNumOperands());
726 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattner9953d862004-05-23 20:58:02 +0000727
Jakob Stoklund Olesendc5285f2013-01-05 05:05:51 +0000728 // Copy operands.
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000729 for (const MachineOperand &MO : MI.operands())
730 addOperand(MF, MO);
Tanya Lattnerbcee21b2004-05-24 03:14:18 +0000731
Jakob Stoklund Olesena33f5042012-12-18 21:36:05 +0000732 // Copy all the sensible flags.
733 setFlags(MI.Flags);
Alkis Evlogimenos14f3fe82004-02-16 07:17:43 +0000734}
735
Chris Lattner961e7422008-01-01 01:12:31 +0000736/// getRegInfo - If this instruction is embedded into a MachineFunction,
737/// return the MachineRegisterInfo object for the current function, otherwise
738/// return null.
739MachineRegisterInfo *MachineInstr::getRegInfo() {
740 if (MachineBasicBlock *MBB = getParent())
Dan Gohmanf188fa42008-07-08 23:59:09 +0000741 return &MBB->getParent()->getRegInfo();
Craig Topperc0196b12014-04-14 00:51:57 +0000742 return nullptr;
Chris Lattner961e7422008-01-01 01:12:31 +0000743}
744
745/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
746/// this instruction from their respective use lists. This requires that the
747/// operands already be on their use lists.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000748void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000749 for (MachineOperand &MO : operands())
750 if (MO.isReg())
751 MRI.removeRegOperandFromUseList(&MO);
Chris Lattner961e7422008-01-01 01:12:31 +0000752}
753
754/// AddRegOperandsToUseLists - Add all of the register operands in
755/// this instruction from their respective use lists. This requires that the
756/// operands not be on their use lists yet.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000757void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000758 for (MachineOperand &MO : operands())
759 if (MO.isReg())
760 MRI.addRegOperandToUseList(&MO);
Chris Lattner961e7422008-01-01 01:12:31 +0000761}
762
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000763void MachineInstr::addOperand(const MachineOperand &Op) {
764 MachineBasicBlock *MBB = getParent();
765 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
766 MachineFunction *MF = MBB->getParent();
767 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
768 addOperand(*MF, Op);
769}
770
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000771/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
772/// ranges. If MRI is non-null also update use-def chains.
773static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
774 unsigned NumOps, MachineRegisterInfo *MRI) {
775 if (MRI)
776 return MRI->moveOperands(Dst, Src, NumOps);
777
JF Bastiena874d1a2016-03-26 18:20:02 +0000778 // MachineOperand is a trivially copyable type so we can just use memmove.
Benjamin Kramer5c0e64f2015-02-21 16:22:48 +0000779 std::memmove(Dst, Src, NumOps * sizeof(MachineOperand));
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000780}
781
Chris Lattner961e7422008-01-01 01:12:31 +0000782/// addOperand - Add the specified operand to the instruction. If it is an
783/// implicit operand, it is added to the end of the operand list. If it is
784/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000785/// (before the first implicit operand).
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000786void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000787 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohman9356d8f2008-12-09 22:45:08 +0000788
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000789 // Check if we're adding one of our existing operands.
790 if (&Op >= Operands && &Op < Operands + NumOperands) {
791 // This is unusual: MI->addOperand(MI->getOperand(i)).
792 // If adding Op requires reallocating or moving existing operands around,
793 // the Op reference could go stale. Support it by copying Op.
794 MachineOperand CopyOp(Op);
795 return addOperand(MF, CopyOp);
796 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000797
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000798 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000799 // the end, everything else goes before the implicit regs.
800 //
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000801 // FIXME: Allow mixed explicit and implicit operands on inline asm.
802 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
803 // implicit-defs, but they must not be moved around. See the FIXME in
804 // InstrEmitter.cpp.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000805 unsigned OpNo = getNumOperands();
806 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000807 if (!isImpReg && !isInlineAsm()) {
808 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
809 --OpNo;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000810 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner961e7422008-01-01 01:12:31 +0000811 }
812 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000813
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000814#ifndef NDEBUG
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000815 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000816 // OpNo now points as the desired insertion point. Unless this is a variadic
817 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesenc300ef02012-07-04 23:53:23 +0000818 // RegMask operands go between the explicit and implicit operands.
819 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000820 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000821 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000822#endif
Chris Lattner961e7422008-01-01 01:12:31 +0000823
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000824 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000825
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000826 // Determine if the Operands array needs to be reallocated.
827 // Save the old capacity and operand array.
828 OperandCapacity OldCap = CapOperands;
829 MachineOperand *OldOperands = Operands;
830 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
831 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
832 Operands = MF.allocateOperandArray(CapOperands);
833 // Move the operands before the insertion point.
834 if (OpNo)
835 moveOperands(Operands, OldOperands, OpNo, MRI);
836 }
Chris Lattner961e7422008-01-01 01:12:31 +0000837
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000838 // Move the operands following the insertion point.
839 if (OpNo != NumOperands)
840 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
841 MRI);
842 ++NumOperands;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000843
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000844 // Deallocate the old operand array.
845 if (OldOperands != Operands && OldOperands)
846 MF.deallocateOperandArray(OldCap, OldOperands);
847
848 // Copy Op into place. It still needs to be inserted into the MRI use lists.
849 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
850 NewMO->ParentMI = this;
851
852 // When adding a register operand, tell MRI about it.
853 if (NewMO->isReg()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000854 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Craig Topperc0196b12014-04-14 00:51:57 +0000855 NewMO->Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000856 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000857 NewMO->TiedTo = 0;
858 // Add the new operand to MRI, but only for instructions in an MBB.
859 if (MRI)
860 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000861 // The MCID operand information isn't accurate until we start adding
862 // explicit operands. The implicit operands are added first, then the
863 // explicits are inserted before them.
864 if (!isImpReg) {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000865 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000866 if (NewMO->isUse()) {
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000867 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000868 if (DefIdx != -1)
869 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000870 }
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000871 // If the register operand is flagged as early, mark the operand as such.
872 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000873 NewMO->setIsEarlyClobber(true);
Chris Lattner961e7422008-01-01 01:12:31 +0000874 }
Chris Lattner961e7422008-01-01 01:12:31 +0000875 }
876}
877
878/// RemoveOperand - Erase an operand from an instruction, leaving it with one
879/// fewer operand than it started with.
880///
881void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000882 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000883 untieRegOperand(OpNo);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000884
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000885#ifndef NDEBUG
886 // Moving tied operands would break the ties.
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000887 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000888 if (Operands[i].isReg())
889 assert(!Operands[i].isTied() && "Cannot move tied operands");
890#endif
891
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000892 MachineRegisterInfo *MRI = getRegInfo();
893 if (MRI && Operands[OpNo].isReg())
894 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner961e7422008-01-01 01:12:31 +0000895
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000896 // Don't call the MachineOperand destructor. A lot of this code depends on
897 // MachineOperand having a trivial destructor anyway, and adding a call here
898 // wouldn't make it 'destructor-correct'.
899
900 if (unsigned N = NumOperands - 1 - OpNo)
901 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
902 --NumOperands;
Chris Lattner961e7422008-01-01 01:12:31 +0000903}
904
Dan Gohman48b185d2009-09-25 20:36:54 +0000905/// addMemOperand - Add a MachineMemOperand to the machine instruction.
906/// This function should be used only occasionally. The setMemRefs function
907/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman3b460302008-07-07 23:14:23 +0000908void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman48b185d2009-09-25 20:36:54 +0000909 MachineMemOperand *MO) {
910 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000911 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman3b460302008-07-07 23:14:23 +0000912
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000913 unsigned NewNum = NumMemRefs + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000914 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman3b460302008-07-07 23:14:23 +0000915
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000916 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohman48b185d2009-09-25 20:36:54 +0000917 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000918 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohman48b185d2009-09-25 20:36:54 +0000919}
Chris Lattner961e7422008-01-01 01:12:31 +0000920
Philip Reames5eb90a72016-01-06 19:33:12 +0000921/// Check to see if the MMOs pointed to by the two MemRefs arrays are
Junmo Park820e3922016-02-26 02:07:36 +0000922/// identical.
Philip Reames5eb90a72016-01-06 19:33:12 +0000923static bool hasIdenticalMMOs(const MachineInstr &MI1, const MachineInstr &MI2) {
924 auto I1 = MI1.memoperands_begin(), E1 = MI1.memoperands_end();
925 auto I2 = MI2.memoperands_begin(), E2 = MI2.memoperands_end();
926 if ((E1 - I1) != (E2 - I2))
927 return false;
928 for (; I1 != E1; ++I1, ++I2) {
929 if (**I1 != **I2)
930 return false;
931 }
932 return true;
933}
934
Philip Reamesc86ed002016-01-06 04:39:03 +0000935std::pair<MachineInstr::mmo_iterator, unsigned>
936MachineInstr::mergeMemRefsWith(const MachineInstr& Other) {
Philip Reames5eb90a72016-01-06 19:33:12 +0000937
938 // If either of the incoming memrefs are empty, we must be conservative and
939 // treat this as if we've exhausted our space for memrefs and dropped them.
940 if (memoperands_empty() || Other.memoperands_empty())
941 return std::make_pair(nullptr, 0);
942
943 // If both instructions have identical memrefs, we don't need to merge them.
944 // Since many instructions have a single memref, and we tend to merge things
945 // like pairs of loads from the same location, this catches a large number of
946 // cases in practice.
947 if (hasIdenticalMMOs(*this, Other))
948 return std::make_pair(MemRefs, NumMemRefs);
Junmo Park820e3922016-02-26 02:07:36 +0000949
Philip Reamesc86ed002016-01-06 04:39:03 +0000950 // TODO: consider uniquing elements within the operand lists to reduce
951 // space usage and fall back to conservative information less often.
Philip Reames5eb90a72016-01-06 19:33:12 +0000952 size_t CombinedNumMemRefs = NumMemRefs + Other.NumMemRefs;
953
954 // If we don't have enough room to store this many memrefs, be conservative
955 // and drop them. Otherwise, we'd fail asserts when trying to add them to
956 // the new instruction.
957 if (CombinedNumMemRefs != uint8_t(CombinedNumMemRefs))
958 return std::make_pair(nullptr, 0);
Philip Reamesc86ed002016-01-06 04:39:03 +0000959
960 MachineFunction *MF = getParent()->getParent();
961 mmo_iterator MemBegin = MF->allocateMemRefsArray(CombinedNumMemRefs);
962 mmo_iterator MemEnd = std::copy(memoperands_begin(), memoperands_end(),
963 MemBegin);
964 MemEnd = std::copy(Other.memoperands_begin(), Other.memoperands_end(),
965 MemEnd);
Philip Reames2d2fc4a2016-01-06 05:53:09 +0000966 assert(MemEnd - MemBegin == (ptrdiff_t)CombinedNumMemRefs &&
967 "missing memrefs");
Junmo Park820e3922016-02-26 02:07:36 +0000968
Philip Reamesc86ed002016-01-06 04:39:03 +0000969 return std::make_pair(MemBegin, CombinedNumMemRefs);
970}
971
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000972bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesenf0615c72013-01-10 18:42:44 +0000973 assert(!isBundledWithPred() && "Must be called on bundle header");
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000974 for (MachineBasicBlock::const_instr_iterator MII = getIterator();; ++MII) {
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000975 if (MII->getDesc().getFlags() & Mask) {
Evan Chengcdf89fd2011-12-08 19:23:10 +0000976 if (Type == AnyInBundle)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000977 return true;
978 } else {
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000979 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng7f8e5632011-12-07 07:15:52 +0000980 return false;
981 }
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000982 // This was the last instruction in the bundle.
983 if (!MII->isBundledWithSucc())
984 return Type == AllInBundle;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000985 }
Evan Cheng2a81dd42011-12-06 22:12:01 +0000986}
987
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000988bool MachineInstr::isIdenticalTo(const MachineInstr &Other,
Evan Chenge9c46c22010-03-03 01:44:33 +0000989 MICheckType Check) const {
Evan Cheng0f260e12010-03-03 21:54:14 +0000990 // If opcodes or number of operands are not the same then the two
991 // instructions are obviously not identical.
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000992 if (Other.getOpcode() != getOpcode() ||
993 Other.getNumOperands() != getNumOperands())
Evan Cheng0f260e12010-03-03 21:54:14 +0000994 return false;
995
Evan Cheng7fae11b2011-12-14 02:11:42 +0000996 if (isBundle()) {
997 // Both instructions are bundles, compare MIs inside the bundle.
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000998 MachineBasicBlock::const_instr_iterator I1 = getIterator();
999 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001000 MachineBasicBlock::const_instr_iterator I2 = Other.getIterator();
1001 MachineBasicBlock::const_instr_iterator E2 = Other.getParent()->instr_end();
Evan Cheng7fae11b2011-12-14 02:11:42 +00001002 while (++I1 != E1 && I1->isInsideBundle()) {
1003 ++I2;
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001004 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(*I2, Check))
Evan Cheng7fae11b2011-12-14 02:11:42 +00001005 return false;
1006 }
1007 }
1008
Evan Cheng0f260e12010-03-03 21:54:14 +00001009 // Check operands to make sure they match.
1010 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1011 const MachineOperand &MO = getOperand(i);
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001012 const MachineOperand &OMO = Other.getOperand(i);
Evan Chengcfdf3392011-05-12 00:56:58 +00001013 if (!MO.isReg()) {
1014 if (!MO.isIdenticalTo(OMO))
1015 return false;
1016 continue;
1017 }
1018
Evan Cheng0f260e12010-03-03 21:54:14 +00001019 // Clients may or may not want to ignore defs when testing for equality.
1020 // For example, machine CSE pass only cares about finding common
1021 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcfdf3392011-05-12 00:56:58 +00001022 if (MO.isDef()) {
Evan Cheng0f260e12010-03-03 21:54:14 +00001023 if (Check == IgnoreDefs)
1024 continue;
Evan Chengcfdf3392011-05-12 00:56:58 +00001025 else if (Check == IgnoreVRegDefs) {
1026 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
1027 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
1028 if (MO.getReg() != OMO.getReg())
1029 return false;
1030 } else {
1031 if (!MO.isIdenticalTo(OMO))
Evan Cheng0f260e12010-03-03 21:54:14 +00001032 return false;
Evan Chengcfdf3392011-05-12 00:56:58 +00001033 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
1034 return false;
1035 }
1036 } else {
1037 if (!MO.isIdenticalTo(OMO))
1038 return false;
1039 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
1040 return false;
1041 }
Evan Cheng0f260e12010-03-03 21:54:14 +00001042 }
Devang Patelbf8cc602011-07-07 17:45:33 +00001043 // If DebugLoc does not match then two dbg.values are not identical.
1044 if (isDebugValue())
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001045 if (getDebugLoc() && Other.getDebugLoc() &&
1046 getDebugLoc() != Other.getDebugLoc())
Devang Patelbf8cc602011-07-07 17:45:33 +00001047 return false;
Evan Cheng0f260e12010-03-03 21:54:14 +00001048 return true;
Evan Chenge9c46c22010-03-03 01:44:33 +00001049}
1050
Chris Lattnerbec79b42006-04-17 21:35:41 +00001051MachineInstr *MachineInstr::removeFromParent() {
1052 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +00001053 return getParent()->remove(this);
Chris Lattnerbec79b42006-04-17 21:35:41 +00001054}
1055
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +00001056MachineInstr *MachineInstr::removeFromBundle() {
1057 assert(getParent() && "Not embedded in a basic block!");
1058 return getParent()->remove_instr(this);
1059}
Chris Lattnerbec79b42006-04-17 21:35:41 +00001060
Dan Gohman3b460302008-07-07 23:14:23 +00001061void MachineInstr::eraseFromParent() {
1062 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +00001063 getParent()->erase(this);
Dan Gohman3b460302008-07-07 23:14:23 +00001064}
1065
Gerolf Hoflehnercaa8bfd2014-08-13 21:15:23 +00001066void MachineInstr::eraseFromParentAndMarkDBGValuesForRemoval() {
1067 assert(getParent() && "Not embedded in a basic block!");
1068 MachineBasicBlock *MBB = getParent();
1069 MachineFunction *MF = MBB->getParent();
1070 assert(MF && "Not embedded in a function!");
1071
1072 MachineInstr *MI = (MachineInstr *)this;
1073 MachineRegisterInfo &MRI = MF->getRegInfo();
1074
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001075 for (const MachineOperand &MO : MI->operands()) {
Gerolf Hoflehnercaa8bfd2014-08-13 21:15:23 +00001076 if (!MO.isReg() || !MO.isDef())
1077 continue;
1078 unsigned Reg = MO.getReg();
1079 if (!TargetRegisterInfo::isVirtualRegister(Reg))
1080 continue;
1081 MRI.markUsesInDebugValueAsUndef(Reg);
1082 }
1083 MI->eraseFromParent();
1084}
1085
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +00001086void MachineInstr::eraseFromBundle() {
1087 assert(getParent() && "Not embedded in a basic block!");
1088 getParent()->erase_instr(this);
1089}
Dan Gohman3b460302008-07-07 23:14:23 +00001090
Evan Cheng4d728b02007-05-15 01:26:09 +00001091/// getNumExplicitOperands - Returns the number of non-implicit operands.
1092///
1093unsigned MachineInstr::getNumExplicitOperands() const {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001094 unsigned NumOperands = MCID->getNumOperands();
1095 if (!MCID->isVariadic())
Evan Cheng4d728b02007-05-15 01:26:09 +00001096 return NumOperands;
1097
Dan Gohman37608532009-04-15 17:59:11 +00001098 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
1099 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001100 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng4d728b02007-05-15 01:26:09 +00001101 NumOperands++;
1102 }
1103 return NumOperands;
1104}
1105
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001106void MachineInstr::bundleWithPred() {
1107 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
1108 setFlag(BundledPred);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001109 MachineBasicBlock::instr_iterator Pred = getIterator();
1110 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001111 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001112 Pred->setFlag(BundledSucc);
1113}
1114
1115void MachineInstr::bundleWithSucc() {
1116 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
1117 setFlag(BundledSucc);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001118 MachineBasicBlock::instr_iterator Succ = getIterator();
1119 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001120 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001121 Succ->setFlag(BundledPred);
1122}
1123
1124void MachineInstr::unbundleFromPred() {
1125 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
1126 clearFlag(BundledPred);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001127 MachineBasicBlock::instr_iterator Pred = getIterator();
1128 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001129 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001130 Pred->clearFlag(BundledSucc);
1131}
1132
1133void MachineInstr::unbundleFromSucc() {
1134 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
1135 clearFlag(BundledSucc);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001136 MachineBasicBlock::instr_iterator Succ = getIterator();
1137 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001138 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001139 Succ->clearFlag(BundledPred);
1140}
1141
Evan Cheng6eb516d2011-01-07 23:50:32 +00001142bool MachineInstr::isStackAligningInlineAsm() const {
1143 if (isInlineAsm()) {
1144 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1145 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1146 return true;
1147 }
1148 return false;
1149}
Chris Lattner33f5af02006-10-20 22:39:59 +00001150
Chad Rosier994f4042012-09-05 21:00:58 +00001151InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
1152 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
1153 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosiere53314f2012-09-05 22:40:13 +00001154 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier994f4042012-09-05 21:00:58 +00001155}
1156
Jakob Stoklund Olesen1e737162011-10-12 23:37:33 +00001157int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
1158 unsigned *GroupNo) const {
1159 assert(isInlineAsm() && "Expected an inline asm instruction");
1160 assert(OpIdx < getNumOperands() && "OpIdx out of range");
1161
1162 // Ignore queries about the initial operands.
1163 if (OpIdx < InlineAsm::MIOp_FirstOperand)
1164 return -1;
1165
1166 unsigned Group = 0;
1167 unsigned NumOps;
1168 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1169 i += NumOps) {
1170 const MachineOperand &FlagMO = getOperand(i);
1171 // If we reach the implicit register operands, stop looking.
1172 if (!FlagMO.isImm())
1173 return -1;
1174 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1175 if (i + NumOps > OpIdx) {
1176 if (GroupNo)
1177 *GroupNo = Group;
1178 return i;
1179 }
1180 ++Group;
1181 }
1182 return -1;
1183}
1184
Reid Kleckner28865802016-04-14 18:29:59 +00001185const DILocalVariable *MachineInstr::getDebugVariable() const {
1186 assert(isDebugValue() && "not a DBG_VALUE");
1187 return cast<DILocalVariable>(getOperand(2).getMetadata());
1188}
1189
1190const DIExpression *MachineInstr::getDebugExpression() const {
1191 assert(isDebugValue() && "not a DBG_VALUE");
1192 return cast<DIExpression>(getOperand(3).getMetadata());
1193}
1194
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001195const TargetRegisterClass*
1196MachineInstr::getRegClassConstraint(unsigned OpIdx,
1197 const TargetInstrInfo *TII,
1198 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001199 assert(getParent() && "Can't have an MBB reference here!");
1200 assert(getParent()->getParent() && "Can't have an MF reference here!");
1201 const MachineFunction &MF = *getParent()->getParent();
1202
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001203 // Most opcodes have fixed constraints in their MCInstrDesc.
1204 if (!isInlineAsm())
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001205 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001206
1207 if (!getOperand(OpIdx).isReg())
Craig Topperc0196b12014-04-14 00:51:57 +00001208 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001209
1210 // For tied uses on inline asm, get the constraint from the def.
1211 unsigned DefIdx;
1212 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
1213 OpIdx = DefIdx;
1214
1215 // Inline asm stores register class constraints in the flag word.
1216 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
1217 if (FlagIdx < 0)
Craig Topperc0196b12014-04-14 00:51:57 +00001218 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001219
1220 unsigned Flag = getOperand(FlagIdx).getImm();
1221 unsigned RCID;
Simon Dardisd32a2d32016-07-18 13:17:31 +00001222 if ((InlineAsm::getKind(Flag) == InlineAsm::Kind_RegUse ||
1223 InlineAsm::getKind(Flag) == InlineAsm::Kind_RegDef ||
1224 InlineAsm::getKind(Flag) == InlineAsm::Kind_RegDefEarlyClobber) &&
1225 InlineAsm::hasRegClassConstraint(Flag, RCID))
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001226 return TRI->getRegClass(RCID);
1227
1228 // Assume that all registers in a memory operand are pointers.
1229 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001230 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001231
Craig Topperc0196b12014-04-14 00:51:57 +00001232 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001233}
1234
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001235const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVReg(
1236 unsigned Reg, const TargetRegisterClass *CurRC, const TargetInstrInfo *TII,
1237 const TargetRegisterInfo *TRI, bool ExploreBundle) const {
1238 // Check every operands inside the bundle if we have
1239 // been asked to.
1240 if (ExploreBundle)
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00001241 for (ConstMIBundleOperands OpndIt(*this); OpndIt.isValid() && CurRC;
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001242 ++OpndIt)
1243 CurRC = OpndIt->getParent()->getRegClassConstraintEffectForVRegImpl(
1244 OpndIt.getOperandNo(), Reg, CurRC, TII, TRI);
1245 else
1246 // Otherwise, just check the current operands.
Matthias Braune41e1462015-05-29 02:56:46 +00001247 for (unsigned i = 0, e = NumOperands; i < e && CurRC; ++i)
1248 CurRC = getRegClassConstraintEffectForVRegImpl(i, Reg, CurRC, TII, TRI);
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001249 return CurRC;
1250}
1251
1252const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVRegImpl(
1253 unsigned OpIdx, unsigned Reg, const TargetRegisterClass *CurRC,
1254 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1255 assert(CurRC && "Invalid initial register class");
1256 // Check if Reg is constrained by some of its use/def from MI.
1257 const MachineOperand &MO = getOperand(OpIdx);
1258 if (!MO.isReg() || MO.getReg() != Reg)
1259 return CurRC;
1260 // If yes, accumulate the constraints through the operand.
1261 return getRegClassConstraintEffect(OpIdx, CurRC, TII, TRI);
1262}
1263
1264const TargetRegisterClass *MachineInstr::getRegClassConstraintEffect(
1265 unsigned OpIdx, const TargetRegisterClass *CurRC,
1266 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1267 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI);
1268 const MachineOperand &MO = getOperand(OpIdx);
1269 assert(MO.isReg() &&
1270 "Cannot get register constraints for non-register operand");
1271 assert(CurRC && "Invalid initial register class");
1272 if (unsigned SubIdx = MO.getSubReg()) {
1273 if (OpRC)
1274 CurRC = TRI->getMatchingSuperRegClass(CurRC, OpRC, SubIdx);
1275 else
1276 CurRC = TRI->getSubClassWithSubReg(CurRC, SubIdx);
1277 } else if (OpRC)
1278 CurRC = TRI->getCommonSubClass(CurRC, OpRC);
1279 return CurRC;
1280}
1281
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001282/// Return the number of instructions inside the MI bundle, not counting the
1283/// header instruction.
Evan Cheng7fae11b2011-12-14 02:11:42 +00001284unsigned MachineInstr::getBundleSize() const {
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001285 MachineBasicBlock::const_instr_iterator I = getIterator();
Evan Cheng7fae11b2011-12-14 02:11:42 +00001286 unsigned Size = 0;
Richard Trieu7a083812016-02-18 22:09:30 +00001287 while (I->isBundledWithSucc()) {
1288 ++Size;
1289 ++I;
1290 }
Evan Cheng7fae11b2011-12-14 02:11:42 +00001291 return Size;
1292}
1293
Nicolai Haehnleb0c97482016-04-22 04:04:08 +00001294/// Returns true if the MachineInstr has an implicit-use operand of exactly
1295/// the given register (not considering sub/super-registers).
1296bool MachineInstr::hasRegisterImplicitUseOperand(unsigned Reg) const {
1297 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1298 const MachineOperand &MO = getOperand(i);
1299 if (MO.isReg() && MO.isUse() && MO.isImplicit() && MO.getReg() == Reg)
1300 return true;
1301 }
1302 return false;
1303}
1304
Evan Cheng910c8082007-04-26 19:00:32 +00001305/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach9632c142009-09-17 17:57:26 +00001306/// the specific register or -1 if it is not found. It further tightens
Evan Cheng9965aeb2007-02-23 01:04:26 +00001307/// the search criteria to a use that kills the register if isKill is true.
Fraser Cormack48d9fdc2016-10-11 09:09:21 +00001308int MachineInstr::findRegisterUseOperandIdx(
1309 unsigned Reg, bool isKill, const TargetRegisterInfo *TRI) const {
Evan Cheng75c21942006-12-06 08:27:42 +00001310 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng5983bdb2007-05-29 18:35:22 +00001311 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001312 if (!MO.isReg() || !MO.isUse())
Evan Cheng63254462008-03-05 00:59:57 +00001313 continue;
1314 unsigned MOReg = MO.getReg();
1315 if (!MOReg)
1316 continue;
Fraser Cormack48d9fdc2016-10-11 09:09:21 +00001317 if (MOReg == Reg || (TRI && TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1318 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1319 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng9965aeb2007-02-23 01:04:26 +00001320 if (!isKill || MO.isKill())
Evan Chengec3ac312007-03-26 22:37:45 +00001321 return i;
Evan Cheng75c21942006-12-06 08:27:42 +00001322 }
Evan Chengec3ac312007-03-26 22:37:45 +00001323 return -1;
Evan Cheng75c21942006-12-06 08:27:42 +00001324}
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001325
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001326/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1327/// indicating if this instruction reads or writes Reg. This also considers
1328/// partial defines.
1329std::pair<bool,bool>
1330MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1331 SmallVectorImpl<unsigned> *Ops) const {
1332 bool PartDef = false; // Partial redefine.
1333 bool FullDef = false; // Full define.
1334 bool Use = false;
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001335
1336 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1337 const MachineOperand &MO = getOperand(i);
1338 if (!MO.isReg() || MO.getReg() != Reg)
1339 continue;
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001340 if (Ops)
1341 Ops->push_back(i);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001342 if (MO.isUse())
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001343 Use |= !MO.isUndef();
Jakob Stoklund Olesen9eb77bf2011-08-19 00:30:17 +00001344 else if (MO.getSubReg() && !MO.isUndef())
1345 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001346 PartDef = true;
1347 else
1348 FullDef = true;
1349 }
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001350 // A partial redefine uses Reg unless there is also a full define.
1351 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001352}
1353
Evan Cheng63254462008-03-05 00:59:57 +00001354/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman72a0bc12008-05-06 00:20:10 +00001355/// the specified register or -1 if it is not found. If isDead is true, defs
1356/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1357/// also checks if there is a def of a super-register.
Evan Cheng38584512010-05-21 20:53:24 +00001358int
1359MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1360 const TargetRegisterInfo *TRI) const {
1361 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengf7ed82d2007-02-19 21:49:54 +00001362 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng63254462008-03-05 00:59:57 +00001363 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesene7d3f442012-02-14 23:49:37 +00001364 // Accept regmask operands when Overlap is set.
1365 // Ignore them when looking for a specific def operand (Overlap == false).
1366 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1367 return i;
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001368 if (!MO.isReg() || !MO.isDef())
Evan Cheng63254462008-03-05 00:59:57 +00001369 continue;
1370 unsigned MOReg = MO.getReg();
Evan Cheng38584512010-05-21 20:53:24 +00001371 bool Found = (MOReg == Reg);
1372 if (!Found && TRI && isPhys &&
1373 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1374 if (Overlap)
1375 Found = TRI->regsOverlap(MOReg, Reg);
1376 else
1377 Found = TRI->isSubRegister(MOReg, Reg);
1378 }
1379 if (Found && (!isDead || MO.isDead()))
1380 return i;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001381 }
Evan Cheng63254462008-03-05 00:59:57 +00001382 return -1;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001383}
Evan Cheng4d728b02007-05-15 01:26:09 +00001384
Evan Cheng5983bdb2007-05-29 18:35:22 +00001385/// findFirstPredOperandIdx() - Find the index of the first operand in the
1386/// operand list that is used to represent the predicate. It returns -1 if
1387/// none is found.
1388int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbached16ec42011-08-29 22:24:09 +00001389 // Don't call MCID.findFirstPredOperandIdx() because this variant
1390 // is sometimes called on an instruction that's not yet complete, and
1391 // so the number of operands is less than the MCID indicates. In
1392 // particular, the PTX target does this.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001393 const MCInstrDesc &MCID = getDesc();
1394 if (MCID.isPredicable()) {
Evan Cheng4d728b02007-05-15 01:26:09 +00001395 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Cheng6cc775f2011-06-28 19:10:37 +00001396 if (MCID.OpInfo[i].isPredicate())
Evan Cheng5983bdb2007-05-29 18:35:22 +00001397 return i;
Evan Cheng4d728b02007-05-15 01:26:09 +00001398 }
1399
Evan Cheng5983bdb2007-05-29 18:35:22 +00001400 return -1;
Evan Cheng4d728b02007-05-15 01:26:09 +00001401}
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001402
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001403// MachineOperand::TiedTo is 4 bits wide.
1404const unsigned TiedMax = 15;
1405
1406/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1407///
1408/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1409/// field. TiedTo can have these values:
1410///
1411/// 0: Operand is not tied to anything.
1412/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1413/// TiedMax: Tied to an operand >= TiedMax-1.
1414///
1415/// The tied def must be one of the first TiedMax operands on a normal
1416/// instruction. INLINEASM instructions allow more tied defs.
1417///
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001418void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001419 MachineOperand &DefMO = getOperand(DefIdx);
1420 MachineOperand &UseMO = getOperand(UseIdx);
1421 assert(DefMO.isDef() && "DefIdx must be a def operand");
1422 assert(UseMO.isUse() && "UseIdx must be a use operand");
1423 assert(!DefMO.isTied() && "Def is already tied to another use");
1424 assert(!UseMO.isTied() && "Use is already tied to another def");
1425
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001426 if (DefIdx < TiedMax)
1427 UseMO.TiedTo = DefIdx + 1;
1428 else {
1429 // Inline asm can use the group descriptors to find tied operands, but on
1430 // normal instruction, the tied def must be within the first TiedMax
1431 // operands.
1432 assert(isInlineAsm() && "DefIdx out of range");
1433 UseMO.TiedTo = TiedMax;
1434 }
1435
1436 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1437 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001438}
1439
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001440/// Given the index of a tied register operand, find the operand it is tied to.
1441/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1442/// which must exist.
1443unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001444 const MachineOperand &MO = getOperand(OpIdx);
1445 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001446
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001447 // Normally TiedTo is in range.
1448 if (MO.TiedTo < TiedMax)
1449 return MO.TiedTo - 1;
1450
1451 // Uses on normal instructions can be out of range.
1452 if (!isInlineAsm()) {
1453 // Normal tied defs must be in the 0..TiedMax-1 range.
1454 if (MO.isUse())
1455 return TiedMax - 1;
1456 // MO is a def. Search for the tied use.
1457 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1458 const MachineOperand &UseMO = getOperand(i);
1459 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1460 return i;
1461 }
1462 llvm_unreachable("Can't find tied use");
1463 }
1464
1465 // Now deal with inline asm by parsing the operand group descriptor flags.
1466 // Find the beginning of each operand group.
1467 SmallVector<unsigned, 8> GroupIdx;
1468 unsigned OpIdxGroup = ~0u;
1469 unsigned NumOps;
1470 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1471 i += NumOps) {
1472 const MachineOperand &FlagMO = getOperand(i);
1473 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1474 unsigned CurGroup = GroupIdx.size();
1475 GroupIdx.push_back(i);
1476 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1477 // OpIdx belongs to this operand group.
1478 if (OpIdx > i && OpIdx < i + NumOps)
1479 OpIdxGroup = CurGroup;
1480 unsigned TiedGroup;
1481 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1482 continue;
1483 // Operands in this group are tied to operands in TiedGroup which must be
1484 // earlier. Find the number of operands between the two groups.
1485 unsigned Delta = i - GroupIdx[TiedGroup];
1486
1487 // OpIdx is a use tied to TiedGroup.
1488 if (OpIdxGroup == CurGroup)
1489 return OpIdx - Delta;
1490
1491 // OpIdx is a def tied to this use group.
1492 if (OpIdxGroup == TiedGroup)
1493 return OpIdx + Delta;
1494 }
1495 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001496}
1497
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001498/// clearKillInfo - Clears kill flags on all operands.
1499///
1500void MachineInstr::clearKillInfo() {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001501 for (MachineOperand &MO : operands()) {
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001502 if (MO.isReg() && MO.isUse())
1503 MO.setIsKill(false);
1504 }
1505}
1506
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001507void MachineInstr::substituteRegister(unsigned FromReg,
1508 unsigned ToReg,
1509 unsigned SubIdx,
1510 const TargetRegisterInfo &RegInfo) {
1511 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1512 if (SubIdx)
1513 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001514 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001515 if (!MO.isReg() || MO.getReg() != FromReg)
1516 continue;
1517 MO.substPhysReg(ToReg, RegInfo);
1518 }
1519 } else {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001520 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001521 if (!MO.isReg() || MO.getReg() != FromReg)
1522 continue;
1523 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1524 }
1525 }
1526}
1527
Evan Cheng7d98a482008-07-03 09:09:37 +00001528/// isSafeToMove - Return true if it is safe to move this instruction. If
1529/// SawStore is set to true, it means that there is a store (or call) between
1530/// the instruction's location and its intended destination.
Matthias Braun07066cc2015-05-19 21:22:20 +00001531bool MachineInstr::isSafeToMove(AliasAnalysis *AA, bool &SawStore) const {
Evan Cheng399e1102008-03-13 00:44:09 +00001532 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001533 //
1534 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesend92e2bc2012-09-04 18:44:43 +00001535 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001536 // a load across an atomic load with Ordering > Monotonic.
1537 if (mayStore() || isCall() ||
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001538 (mayLoad() && hasOrderedMemoryRef())) {
Evan Cheng399e1102008-03-13 00:44:09 +00001539 SawStore = true;
1540 return false;
1541 }
Evan Cheng0638c202011-01-07 21:08:26 +00001542
Rafael Espindolab1f25f12014-03-07 06:08:31 +00001543 if (isPosition() || isDebugValue() || isTerminator() ||
1544 hasUnmodeledSideEffects())
Evan Cheng399e1102008-03-13 00:44:09 +00001545 return false;
1546
1547 // See if this instruction does a load. If so, we have to guarantee that the
1548 // loaded value doesn't change between the load and the its intended
1549 // destination. The check for isInvariantLoad gives the targe the chance to
1550 // classify the load as always returning a constant, e.g. a constant pool
1551 // load.
Justin Lebard98cf002016-09-10 01:03:20 +00001552 if (mayLoad() && !isDereferenceableInvariantLoad(AA))
Evan Cheng399e1102008-03-13 00:44:09 +00001553 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001554 // end of block, we can't move it.
1555 return !SawStore;
Dan Gohman7c59ed62008-09-24 00:06:15 +00001556
Evan Cheng399e1102008-03-13 00:44:09 +00001557 return true;
1558}
1559
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001560/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1561/// or volatile memory reference, or if the information describing the memory
1562/// reference is not available. Return false if it is known to have no ordered
1563/// memory references.
1564bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman7c59ed62008-09-24 00:06:15 +00001565 // An instruction known never to access memory won't have a volatile access.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001566 if (!mayStore() &&
1567 !mayLoad() &&
1568 !isCall() &&
Evan Cheng6eb516d2011-01-07 23:50:32 +00001569 !hasUnmodeledSideEffects())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001570 return false;
1571
1572 // Otherwise, if the instruction has no memory reference information,
1573 // conservatively assume it wasn't preserved.
1574 if (memoperands_empty())
1575 return true;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001576
Justin Lebardede81e2016-07-13 22:35:19 +00001577 // Check if any of our memory operands are ordered.
1578 return any_of(memoperands(), [](const MachineMemOperand *MMO) {
1579 return !MMO->isUnordered();
1580 });
Dan Gohman7c59ed62008-09-24 00:06:15 +00001581}
1582
Justin Lebard98cf002016-09-10 01:03:20 +00001583/// isDereferenceableInvariantLoad - Return true if this instruction will never
1584/// trap and is loading from a location whose value is invariant across a run of
1585/// this function.
1586bool MachineInstr::isDereferenceableInvariantLoad(AliasAnalysis *AA) const {
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001587 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001588 if (!mayLoad())
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001589 return false;
1590
1591 // If the instruction has lost its memoperands, conservatively assume that
1592 // it may not be an invariant load.
1593 if (memoperands_empty())
1594 return false;
1595
Matthias Braun941a7052016-07-28 18:40:00 +00001596 const MachineFrameInfo &MFI = getParent()->getParent()->getFrameInfo();
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001597
Justin Lebardede81e2016-07-13 22:35:19 +00001598 for (MachineMemOperand *MMO : memoperands()) {
1599 if (MMO->isVolatile()) return false;
1600 if (MMO->isStore()) return false;
Justin Lebaradbf09e2016-09-11 01:38:58 +00001601 if (MMO->isInvariant() && MMO->isDereferenceable())
1602 continue;
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001603
1604 // A load from a constant PseudoSourceValue is invariant.
Justin Lebardede81e2016-07-13 22:35:19 +00001605 if (const PseudoSourceValue *PSV = MMO->getPseudoValue())
Matthias Braun941a7052016-07-28 18:40:00 +00001606 if (PSV->isConstant(&MFI))
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001607 continue;
1608
Justin Lebardede81e2016-07-13 22:35:19 +00001609 if (const Value *V = MMO->getValue()) {
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001610 // If we have an AliasAnalysis, ask it whether the memory is constant.
Chandler Carruthac80dc72015-06-17 07:18:54 +00001611 if (AA &&
1612 AA->pointsToConstantMemory(
Justin Lebardede81e2016-07-13 22:35:19 +00001613 MemoryLocation(V, MMO->getSize(), MMO->getAAInfo())))
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001614 continue;
1615 }
1616
1617 // Otherwise assume conservatively.
1618 return false;
1619 }
1620
1621 // Everything checks out.
1622 return true;
1623}
1624
Evan Cheng71453822009-12-03 02:31:43 +00001625/// isConstantValuePHI - If the specified instruction is a PHI that always
1626/// merges together the same virtual register, return the register, otherwise
1627/// return 0.
1628unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattnerb06015a2010-02-09 19:54:29 +00001629 if (!isPHI())
Evan Cheng71453822009-12-03 02:31:43 +00001630 return 0;
Evan Cheng5c668a22009-12-07 23:10:34 +00001631 assert(getNumOperands() >= 3 &&
1632 "It's illegal to have a PHI without source operands");
Evan Cheng71453822009-12-03 02:31:43 +00001633
1634 unsigned Reg = getOperand(1).getReg();
1635 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1636 if (getOperand(i).getReg() != Reg)
1637 return 0;
1638 return Reg;
1639}
1640
Evan Cheng6eb516d2011-01-07 23:50:32 +00001641bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001642 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Cheng6eb516d2011-01-07 23:50:32 +00001643 return true;
1644 if (isInlineAsm()) {
1645 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1646 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1647 return true;
1648 }
1649
1650 return false;
1651}
1652
Michael Kupersteinbc7f99a2015-08-12 10:14:58 +00001653bool MachineInstr::isLoadFoldBarrier() const {
1654 return mayStore() || isCall() || hasUnmodeledSideEffects();
1655}
1656
Evan Chengb083c472010-04-08 20:02:37 +00001657/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1658///
1659bool MachineInstr::allDefsAreDead() const {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001660 for (const MachineOperand &MO : operands()) {
Evan Chengb083c472010-04-08 20:02:37 +00001661 if (!MO.isReg() || MO.isUse())
1662 continue;
1663 if (!MO.isDead())
1664 return false;
1665 }
1666 return true;
1667}
1668
Evan Cheng21eedfb2010-10-22 21:49:09 +00001669/// copyImplicitOps - Copy implicit register operands from specified
1670/// instruction to this instruction.
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001671void MachineInstr::copyImplicitOps(MachineFunction &MF,
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001672 const MachineInstr &MI) {
1673 for (unsigned i = MI.getDesc().getNumOperands(), e = MI.getNumOperands();
Evan Cheng21eedfb2010-10-22 21:49:09 +00001674 i != e; ++i) {
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001675 const MachineOperand &MO = MI.getOperand(i);
Lang Hames7c8189c2014-03-17 01:22:54 +00001676 if ((MO.isReg() && MO.isImplicit()) || MO.isRegMask())
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001677 addOperand(MF, MO);
Evan Cheng21eedfb2010-10-22 21:49:09 +00001678 }
1679}
1680
Yaron Kereneb2a2542016-01-29 20:50:44 +00001681LLVM_DUMP_METHOD void MachineInstr::dump() const {
Manman Ren19f49ac2012-09-11 22:23:19 +00001682#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene29388d62010-01-04 23:48:20 +00001683 dbgs() << " " << *this;
Manman Ren742534c2012-09-06 19:06:06 +00001684#endif
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001685}
1686
Eric Christopher1cdefae2015-02-27 00:11:34 +00001687void MachineInstr::print(raw_ostream &OS, bool SkipOpers) const {
Duncan P. N. Exon Smithc0374522015-06-26 23:18:44 +00001688 const Module *M = nullptr;
1689 if (const MachineBasicBlock *MBB = getParent())
1690 if (const MachineFunction *MF = MBB->getParent())
1691 M = MF->getFunction()->getParent();
1692
1693 ModuleSlotTracker MST(M);
1694 print(OS, MST, SkipOpers);
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001695}
1696
1697void MachineInstr::print(raw_ostream &OS, ModuleSlotTracker &MST,
1698 bool SkipOpers) const {
Eric Christopher1cdefae2015-02-27 00:11:34 +00001699 // We can be a bit tidier if we know the MachineFunction.
Craig Topperc0196b12014-04-14 00:51:57 +00001700 const MachineFunction *MF = nullptr;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001701 const TargetRegisterInfo *TRI = nullptr;
Craig Topperc0196b12014-04-14 00:51:57 +00001702 const MachineRegisterInfo *MRI = nullptr;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001703 const TargetInstrInfo *TII = nullptr;
Tim Northover6b3bd612016-07-29 20:32:59 +00001704 const TargetIntrinsicInfo *IntrinsicInfo = nullptr;
1705
Dan Gohman2745d192009-11-09 19:38:45 +00001706 if (const MachineBasicBlock *MBB = getParent()) {
1707 MF = MBB->getParent();
Eric Christopher1cdefae2015-02-27 00:11:34 +00001708 if (MF) {
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001709 MRI = &MF->getRegInfo();
Eric Christopher1cdefae2015-02-27 00:11:34 +00001710 TRI = MF->getSubtarget().getRegisterInfo();
1711 TII = MF->getSubtarget().getInstrInfo();
Tim Northover6b3bd612016-07-29 20:32:59 +00001712 IntrinsicInfo = MF->getTarget().getIntrinsicInfo();
Eric Christopher1cdefae2015-02-27 00:11:34 +00001713 }
Dan Gohman2745d192009-11-09 19:38:45 +00001714 }
Dan Gohman34341e62009-10-31 20:19:03 +00001715
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001716 // Save a list of virtual registers.
1717 SmallVector<unsigned, 8> VirtRegs;
1718
Dan Gohman34341e62009-10-31 20:19:03 +00001719 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman2745d192009-11-09 19:38:45 +00001720 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman34341e62009-10-31 20:19:03 +00001721 for (; StartOp < e && getOperand(StartOp).isReg() &&
1722 getOperand(StartOp).isDef() &&
1723 !getOperand(StartOp).isImplicit();
1724 ++StartOp) {
1725 if (StartOp != 0) OS << ", ";
Tim Northover6b3bd612016-07-29 20:32:59 +00001726 getOperand(StartOp).print(OS, MST, TRI, IntrinsicInfo);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001727 unsigned Reg = getOperand(StartOp).getReg();
Quentin Colombet36ce1b02016-02-10 23:43:48 +00001728 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001729 VirtRegs.push_back(Reg);
Tim Northover0f140c72016-09-09 11:46:34 +00001730 LLT Ty = MRI ? MRI->getType(Reg) : LLT{};
1731 if (Ty.isValid())
1732 OS << '(' << Ty << ')';
Quentin Colombet36ce1b02016-02-10 23:43:48 +00001733 }
Chris Lattnerac6e9742002-10-30 01:55:38 +00001734 }
Tanya Lattner23dbc812004-06-25 00:13:11 +00001735
Dan Gohman34341e62009-10-31 20:19:03 +00001736 if (StartOp != 0)
1737 OS << " = ";
1738
1739 // Print the opcode name.
Eric Christopher1cdefae2015-02-27 00:11:34 +00001740 if (TII)
1741 OS << TII->getName(getOpcode());
Benjamin Kramerbf152d52012-02-10 13:18:44 +00001742 else
1743 OS << "UNKNOWN";
Misha Brukman835702a2005-04-21 22:36:52 +00001744
Andrew Trickb36388a2013-01-25 07:45:25 +00001745 if (SkipOpers)
1746 return;
1747
Dan Gohman34341e62009-10-31 20:19:03 +00001748 // Print the rest of the operands.
Dan Gohman2745d192009-11-09 19:38:45 +00001749 bool OmittedAnyCallClobbers = false;
1750 bool FirstOp = true;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001751 unsigned AsmDescOp = ~0u;
1752 unsigned AsmOpCount = 0;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001753
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +00001754 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Cheng6eb516d2011-01-07 23:50:32 +00001755 // Print asm string.
1756 OS << " ";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001757 getOperand(InlineAsm::MIOp_AsmString).print(OS, MST, TRI);
Evan Cheng6eb516d2011-01-07 23:50:32 +00001758
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001759 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Cheng6eb516d2011-01-07 23:50:32 +00001760 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1761 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1762 OS << " [sideeffect]";
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001763 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1764 OS << " [mayload]";
1765 if (ExtraInfo & InlineAsm::Extra_MayStore)
1766 OS << " [maystore]";
Wei Ding0526e7f2016-06-22 18:51:08 +00001767 if (ExtraInfo & InlineAsm::Extra_IsConvergent)
1768 OS << " [isconvergent]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001769 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1770 OS << " [alignstack]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001771 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier994f4042012-09-05 21:00:58 +00001772 OS << " [attdialect]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001773 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier994f4042012-09-05 21:00:58 +00001774 OS << " [inteldialect]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001775
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001776 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001777 FirstOp = false;
1778 }
1779
Chris Lattnerac6e9742002-10-30 01:55:38 +00001780 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman2745d192009-11-09 19:38:45 +00001781 const MachineOperand &MO = getOperand(i);
1782
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001783 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001784 VirtRegs.push_back(MO.getReg());
1785
Dan Gohman2745d192009-11-09 19:38:45 +00001786 // Omit call-clobbered registers which aren't used anywhere. This makes
1787 // call instructions much less noisy on targets where calls clobber lots
1788 // of registers. Don't rely on MO.isDead() because we may be called before
1789 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Craig Toppercf0444b2014-11-17 05:50:14 +00001790 if (MRI && isCall() &&
Dan Gohman2745d192009-11-09 19:38:45 +00001791 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1792 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001793 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Craig Toppercf0444b2014-11-17 05:50:14 +00001794 if (MRI->use_empty(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001795 bool HasAliasLive = false;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001796 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) {
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001797 unsigned AliasReg = *AI;
Craig Toppercf0444b2014-11-17 05:50:14 +00001798 if (!MRI->use_empty(AliasReg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001799 HasAliasLive = true;
1800 break;
1801 }
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001802 }
Dan Gohman2745d192009-11-09 19:38:45 +00001803 if (!HasAliasLive) {
1804 OmittedAnyCallClobbers = true;
1805 continue;
1806 }
1807 }
1808 }
1809 }
1810
1811 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattnerac6e9742002-10-30 01:55:38 +00001812 OS << " ";
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001813 if (i < getDesc().NumOperands) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001814 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1815 if (MCOI.isPredicate())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001816 OS << "pred:";
Evan Cheng6cc775f2011-06-28 19:10:37 +00001817 if (MCOI.isOptionalDef())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001818 OS << "opt:";
1819 }
Evan Chengd4d1a512010-04-28 20:03:13 +00001820 if (isDebugValue() && MO.isMetadata()) {
1821 // Pretty print DBG_VALUE instructions.
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00001822 auto *DIV = dyn_cast<DILocalVariable>(MO.getMetadata());
Duncan P. N. Exon Smith7348dda2015-04-14 02:22:36 +00001823 if (DIV && !DIV->getName().empty())
1824 OS << "!\"" << DIV->getName() << '\"';
Evan Chengd4d1a512010-04-28 20:03:13 +00001825 else
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001826 MO.print(OS, MST, TRI);
Eric Christopher1cdefae2015-02-27 00:11:34 +00001827 } else if (TRI && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1828 OS << TRI->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001829 } else if (i == AsmDescOp && MO.isImm()) {
1830 // Pretty print the inline asm operand descriptor.
1831 OS << '$' << AsmOpCount++;
1832 unsigned Flag = MO.getImm();
1833 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001834 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1835 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1836 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1837 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1838 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1839 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1840 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001841 }
1842
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001843 unsigned RCID = 0;
Simon Dardisd32a2d32016-07-18 13:17:31 +00001844 if (!InlineAsm::isImmKind(Flag) && !InlineAsm::isMemKind(Flag) &&
1845 InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Eric Christopher1cdefae2015-02-27 00:11:34 +00001846 if (TRI) {
1847 OS << ':' << TRI->getRegClassName(TRI->getRegClass(RCID));
Craig Toppercf0444b2014-11-17 05:50:14 +00001848 } else
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001849 OS << ":RC" << RCID;
Nick Lewycky84882252011-10-13 00:54:59 +00001850 }
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001851
Simon Dardisd32a2d32016-07-18 13:17:31 +00001852 if (InlineAsm::isMemKind(Flag)) {
1853 unsigned MCID = InlineAsm::getMemoryConstraintID(Flag);
1854 switch (MCID) {
1855 case InlineAsm::Constraint_es: OS << ":es"; break;
1856 case InlineAsm::Constraint_i: OS << ":i"; break;
1857 case InlineAsm::Constraint_m: OS << ":m"; break;
1858 case InlineAsm::Constraint_o: OS << ":o"; break;
1859 case InlineAsm::Constraint_v: OS << ":v"; break;
1860 case InlineAsm::Constraint_Q: OS << ":Q"; break;
1861 case InlineAsm::Constraint_R: OS << ":R"; break;
1862 case InlineAsm::Constraint_S: OS << ":S"; break;
1863 case InlineAsm::Constraint_T: OS << ":T"; break;
1864 case InlineAsm::Constraint_Um: OS << ":Um"; break;
1865 case InlineAsm::Constraint_Un: OS << ":Un"; break;
1866 case InlineAsm::Constraint_Uq: OS << ":Uq"; break;
1867 case InlineAsm::Constraint_Us: OS << ":Us"; break;
1868 case InlineAsm::Constraint_Ut: OS << ":Ut"; break;
1869 case InlineAsm::Constraint_Uv: OS << ":Uv"; break;
1870 case InlineAsm::Constraint_Uy: OS << ":Uy"; break;
1871 case InlineAsm::Constraint_X: OS << ":X"; break;
1872 case InlineAsm::Constraint_Z: OS << ":Z"; break;
1873 case InlineAsm::Constraint_ZC: OS << ":ZC"; break;
1874 case InlineAsm::Constraint_Zy: OS << ":Zy"; break;
1875 default: OS << ":?"; break;
1876 }
1877 }
1878
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001879 unsigned TiedTo = 0;
1880 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001881 OS << " tiedto:$" << TiedTo;
1882
1883 OS << ']';
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001884
1885 // Compute the index of the next operand descriptor.
1886 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Chengd4d1a512010-04-28 20:03:13 +00001887 } else
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001888 MO.print(OS, MST, TRI);
Dan Gohman2745d192009-11-09 19:38:45 +00001889 }
1890
1891 // Briefly indicate whether any call clobbers were omitted.
1892 if (OmittedAnyCallClobbers) {
Bill Wendlingec030f22009-12-25 13:45:50 +00001893 if (!FirstOp) OS << ",";
Dan Gohman2745d192009-11-09 19:38:45 +00001894 OS << " ...";
Chris Lattner214808f2002-10-30 00:48:05 +00001895 }
Misha Brukman835702a2005-04-21 22:36:52 +00001896
Dan Gohman34341e62009-10-31 20:19:03 +00001897 bool HaveSemi = false;
Michael Kuperstein098cd9f2015-09-16 11:18:25 +00001898 const unsigned PrintableFlags = FrameSetup | FrameDestroy;
Jakob Stoklund Olesen6922e9c2013-01-09 18:35:09 +00001899 if (Flags & PrintableFlags) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001900 if (!HaveSemi) {
1901 OS << ";";
1902 HaveSemi = true;
1903 }
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001904 OS << " flags: ";
1905
1906 if (Flags & FrameSetup)
1907 OS << "FrameSetup";
Michael Kuperstein098cd9f2015-09-16 11:18:25 +00001908
1909 if (Flags & FrameDestroy)
1910 OS << "FrameDestroy";
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001911 }
1912
Dan Gohman3b460302008-07-07 23:14:23 +00001913 if (!memoperands_empty()) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001914 if (!HaveSemi) {
1915 OS << ";";
1916 HaveSemi = true;
1917 }
Dan Gohman34341e62009-10-31 20:19:03 +00001918
1919 OS << " mem:";
Dan Gohman48b185d2009-09-25 20:36:54 +00001920 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1921 i != e; ++i) {
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001922 (*i)->print(OS, MST);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001923 if (std::next(i) != e)
Dan Gohmanc0353bf2009-09-23 01:33:16 +00001924 OS << " ";
Dan Gohman2d489b52008-02-06 22:27:42 +00001925 }
1926 }
1927
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001928 // Print the regclass of any virtual registers encountered.
1929 if (MRI && !VirtRegs.empty()) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001930 if (!HaveSemi) {
1931 OS << ";";
1932 HaveSemi = true;
1933 }
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001934 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
Quentin Colombet03c41962016-04-07 23:18:11 +00001935 const RegClassOrRegBank &RC = MRI->getRegClassOrRegBank(VirtRegs[i]);
Quentin Colombete1494c32016-02-11 00:19:17 +00001936 if (!RC)
1937 continue;
Quentin Colombet03c41962016-04-07 23:18:11 +00001938 // Generic virtual registers do not have register classes.
1939 if (RC.is<const RegisterBank *>())
1940 OS << " " << RC.get<const RegisterBank *>()->getName();
1941 else
1942 OS << " "
1943 << TRI->getRegClassName(RC.get<const TargetRegisterClass *>());
1944 OS << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001945 for (unsigned j = i+1; j != VirtRegs.size();) {
Quentin Colombet03c41962016-04-07 23:18:11 +00001946 if (MRI->getRegClassOrRegBank(VirtRegs[j]) != RC) {
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001947 ++j;
1948 continue;
1949 }
1950 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001951 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001952 VirtRegs.erase(VirtRegs.begin()+j);
1953 }
1954 }
1955 }
1956
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001957 // Print debug location information.
Duncan P. N. Exon Smithc5bd3e02015-04-03 16:23:04 +00001958 if (isDebugValue() && getOperand(e - 2).isMetadata()) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001959 if (!HaveSemi)
1960 OS << ";";
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00001961 auto *DV = cast<DILocalVariable>(getOperand(e - 2).getMetadata());
Duncan P. N. Exon Smith7348dda2015-04-14 02:22:36 +00001962 OS << " line no:" << DV->getLine();
Duncan P. N. Exon Smith62e0f452015-04-15 22:29:27 +00001963 if (auto *InlinedAt = debugLoc->getInlinedAt()) {
Duncan P. N. Exon Smith9dffcd02015-03-30 19:14:47 +00001964 DebugLoc InlinedAtDL(InlinedAt);
1965 if (InlinedAtDL && MF) {
Devang Pateld61b1d52011-08-04 20:44:26 +00001966 OS << " inlined @[ ";
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001967 InlinedAtDL.print(OS);
Devang Pateld61b1d52011-08-04 20:44:26 +00001968 OS << " ]";
1969 }
1970 }
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001971 if (isIndirectDebugValue())
1972 OS << " indirect";
Duncan P. N. Exon Smith9dffcd02015-03-30 19:14:47 +00001973 } else if (debugLoc && MF) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001974 if (!HaveSemi)
1975 OS << ";";
Dan Gohman2e3f1872009-11-23 21:29:08 +00001976 OS << " dbg:";
Eric Christopherb9f00092015-02-26 23:32:17 +00001977 debugLoc.print(OS);
Bill Wendling1a0a3d02009-02-19 21:44:55 +00001978 }
1979
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001980 OS << '\n';
Chris Lattner214808f2002-10-30 00:48:05 +00001981}
1982
Owen Anderson2a8a4852008-01-24 01:10:07 +00001983bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001984 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001985 bool AddIfNotFound) {
Evan Cheng6c177732008-04-16 09:41:59 +00001986 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001987 bool hasAliases = isPhysReg &&
1988 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001989 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001990 SmallVector<unsigned,4> DeadOps;
Bill Wendling7921ad02008-03-03 22:14:33 +00001991 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1992 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenf465f062009-08-04 20:09:25 +00001993 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng6c177732008-04-16 09:41:59 +00001994 continue;
Mandeep Singh Grange5a2f112016-05-10 17:57:27 +00001995
1996 // DEBUG_VALUE nodes do not contribute to code generation and should
1997 // always be ignored. Failure to do so may result in trying to modify
1998 // KILL flags on DEBUG_VALUE nodes.
1999 if (MO.isDebug())
2000 continue;
2001
Evan Cheng6c177732008-04-16 09:41:59 +00002002 unsigned Reg = MO.getReg();
2003 if (!Reg)
2004 continue;
Bill Wendling7921ad02008-03-03 22:14:33 +00002005
Evan Cheng6c177732008-04-16 09:41:59 +00002006 if (Reg == IncomingReg) {
Dan Gohmanc7367b42008-09-03 15:56:16 +00002007 if (!Found) {
2008 if (MO.isKill())
2009 // The register is already marked kill.
2010 return true;
Jakob Stoklund Olesenc59cd9b2009-08-02 19:13:03 +00002011 if (isPhysReg && isRegTiedToDefOperand(i))
2012 // Two-address uses of physregs must not be marked kill.
2013 return true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00002014 MO.setIsKill();
2015 Found = true;
2016 }
2017 } else if (hasAliases && MO.isKill() &&
2018 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00002019 // A super-register kill already exists.
2020 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohmanb2612922008-07-03 01:18:51 +00002021 return true;
2022 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng6c177732008-04-16 09:41:59 +00002023 DeadOps.push_back(i);
Bill Wendling7921ad02008-03-03 22:14:33 +00002024 }
2025 }
2026
Evan Cheng6c177732008-04-16 09:41:59 +00002027 // Trim unneeded kill operands.
2028 while (!DeadOps.empty()) {
2029 unsigned OpIdx = DeadOps.back();
2030 if (getOperand(OpIdx).isImplicit())
2031 RemoveOperand(OpIdx);
2032 else
2033 getOperand(OpIdx).setIsKill(false);
2034 DeadOps.pop_back();
2035 }
2036
Bill Wendling7921ad02008-03-03 22:14:33 +00002037 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson2a8a4852008-01-24 01:10:07 +00002038 // new implicit operand if required.
Dan Gohmanc7367b42008-09-03 15:56:16 +00002039 if (!Found && AddIfNotFound) {
Bill Wendling7921ad02008-03-03 22:14:33 +00002040 addOperand(MachineOperand::CreateReg(IncomingReg,
2041 false /*IsDef*/,
2042 true /*IsImp*/,
2043 true /*IsKill*/));
Owen Anderson2a8a4852008-01-24 01:10:07 +00002044 return true;
2045 }
Dan Gohmanc7367b42008-09-03 15:56:16 +00002046 return Found;
Owen Anderson2a8a4852008-01-24 01:10:07 +00002047}
2048
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00002049void MachineInstr::clearRegisterKills(unsigned Reg,
2050 const TargetRegisterInfo *RegInfo) {
2051 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
Craig Topperc0196b12014-04-14 00:51:57 +00002052 RegInfo = nullptr;
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002053 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00002054 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
2055 continue;
2056 unsigned OpReg = MO.getReg();
Matthias Braunaca625a2016-02-24 19:21:48 +00002057 if ((RegInfo && RegInfo->regsOverlap(Reg, OpReg)) || Reg == OpReg)
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00002058 MO.setIsKill(false);
2059 }
2060}
2061
Matthias Braun1965bfa2013-10-10 21:28:38 +00002062bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002063 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00002064 bool AddIfNotFound) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00002065 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00002066 bool hasAliases = isPhysReg &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00002067 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00002068 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00002069 SmallVector<unsigned,4> DeadOps;
Owen Anderson2a8a4852008-01-24 01:10:07 +00002070 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
2071 MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00002072 if (!MO.isReg() || !MO.isDef())
Evan Cheng6c177732008-04-16 09:41:59 +00002073 continue;
Matthias Braun1965bfa2013-10-10 21:28:38 +00002074 unsigned MOReg = MO.getReg();
2075 if (!MOReg)
Dan Gohmanc7367b42008-09-03 15:56:16 +00002076 continue;
2077
Matthias Braun1965bfa2013-10-10 21:28:38 +00002078 if (MOReg == Reg) {
Jakob Stoklund Olesen76ad3de2011-04-05 16:53:50 +00002079 MO.setIsDead();
2080 Found = true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00002081 } else if (hasAliases && MO.isDead() &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00002082 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00002083 // There exists a super-register that's marked dead.
Matthias Braun1965bfa2013-10-10 21:28:38 +00002084 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohmanb2612922008-07-03 01:18:51 +00002085 return true;
Matthias Braun1965bfa2013-10-10 21:28:38 +00002086 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng6c177732008-04-16 09:41:59 +00002087 DeadOps.push_back(i);
Owen Anderson2a8a4852008-01-24 01:10:07 +00002088 }
2089 }
2090
Evan Cheng6c177732008-04-16 09:41:59 +00002091 // Trim unneeded dead operands.
2092 while (!DeadOps.empty()) {
2093 unsigned OpIdx = DeadOps.back();
2094 if (getOperand(OpIdx).isImplicit())
2095 RemoveOperand(OpIdx);
2096 else
2097 getOperand(OpIdx).setIsDead(false);
2098 DeadOps.pop_back();
2099 }
2100
Dan Gohmanc7367b42008-09-03 15:56:16 +00002101 // If not found, this means an alias of one of the operands is dead. Add a
2102 // new implicit operand if required.
Chris Lattnerfd682802009-06-24 17:54:48 +00002103 if (Found || !AddIfNotFound)
2104 return Found;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00002105
Matthias Braun1965bfa2013-10-10 21:28:38 +00002106 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattnerfd682802009-06-24 17:54:48 +00002107 true /*IsDef*/,
2108 true /*IsImp*/,
2109 false /*IsKill*/,
2110 true /*IsDead*/));
2111 return true;
Owen Anderson2a8a4852008-01-24 01:10:07 +00002112}
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00002113
Matthias Braun26e7ea62015-02-04 19:35:16 +00002114void MachineInstr::clearRegisterDeads(unsigned Reg) {
2115 for (MachineOperand &MO : operands()) {
2116 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg)
2117 continue;
2118 MO.setIsDead(false);
2119 }
2120}
2121
Matthias Braun2c98d0f2015-11-11 00:41:58 +00002122void MachineInstr::setRegisterDefReadUndef(unsigned Reg, bool IsUndef) {
Matthias Braunc1988f32015-01-21 22:55:13 +00002123 for (MachineOperand &MO : operands()) {
2124 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg || MO.getSubReg() == 0)
2125 continue;
Matthias Braun2c98d0f2015-11-11 00:41:58 +00002126 MO.setIsUndef(IsUndef);
Matthias Braunc1988f32015-01-21 22:55:13 +00002127 }
2128}
2129
Matthias Braun1965bfa2013-10-10 21:28:38 +00002130void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00002131 const TargetRegisterInfo *RegInfo) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00002132 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
2133 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00002134 if (MO)
2135 return;
2136 } else {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002137 for (const MachineOperand &MO : operands()) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00002138 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00002139 MO.getSubReg() == 0)
2140 return;
2141 }
2142 }
Matthias Braun1965bfa2013-10-10 21:28:38 +00002143 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00002144 true /*IsDef*/,
2145 true /*IsImp*/));
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00002146}
Evan Cheng59d27fe2010-03-03 23:37:30 +00002147
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00002148void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohman86936502010-06-18 23:28:01 +00002149 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00002150 bool HasRegMask = false;
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002151 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00002152 if (MO.isRegMask()) {
2153 HasRegMask = true;
2154 continue;
2155 }
Dan Gohman86936502010-06-18 23:28:01 +00002156 if (!MO.isReg() || !MO.isDef()) continue;
2157 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf6507322012-02-03 20:43:35 +00002158 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohman86936502010-06-18 23:28:01 +00002159 // If there are no uses, including partial uses, the def is dead.
David Majnemer0a16c222016-08-11 21:15:00 +00002160 if (none_of(UsedRegs,
2161 [&](unsigned Use) { return TRI.regsOverlap(Use, Reg); }))
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002162 MO.setIsDead();
Dan Gohman86936502010-06-18 23:28:01 +00002163 }
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00002164
2165 // This is a call with a register mask operand.
2166 // Mask clobbers are always dead, so add defs for the non-dead defines.
2167 if (HasRegMask)
2168 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
2169 I != E; ++I)
2170 addRegisterDefined(*I, &TRI);
Dan Gohman86936502010-06-18 23:28:01 +00002171}
2172
Evan Cheng59d27fe2010-03-03 23:37:30 +00002173unsigned
2174MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruth962152c2012-03-07 09:39:46 +00002175 // Build up a buffer of hash code components.
Chandler Carruth962152c2012-03-07 09:39:46 +00002176 SmallVector<size_t, 8> HashComponents;
2177 HashComponents.reserve(MI->getNumOperands() + 1);
2178 HashComponents.push_back(MI->getOpcode());
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002179 for (const MachineOperand &MO : MI->operands()) {
Chandler Carruth264854f2012-07-05 11:06:22 +00002180 if (MO.isReg() && MO.isDef() &&
2181 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
2182 continue; // Skip virtual register defs.
2183
2184 HashComponents.push_back(hash_value(MO));
Evan Cheng59d27fe2010-03-03 23:37:30 +00002185 }
Chandler Carruth962152c2012-03-07 09:39:46 +00002186 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng59d27fe2010-03-03 23:37:30 +00002187}
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00002188
2189void MachineInstr::emitError(StringRef Msg) const {
2190 // Find the source location cookie.
2191 unsigned LocCookie = 0;
Craig Topperc0196b12014-04-14 00:51:57 +00002192 const MDNode *LocMD = nullptr;
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00002193 for (unsigned i = getNumOperands(); i != 0; --i) {
2194 if (getOperand(i-1).isMetadata() &&
2195 (LocMD = getOperand(i-1).getMetadata()) &&
2196 LocMD->getNumOperands() != 0) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00002197 if (const ConstantInt *CI =
2198 mdconst::dyn_extract<ConstantInt>(LocMD->getOperand(0))) {
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00002199 LocCookie = CI->getZExtValue();
2200 break;
2201 }
2202 }
2203 }
2204
2205 if (const MachineBasicBlock *MBB = getParent())
2206 if (const MachineFunction *MF = MBB->getParent())
2207 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
2208 report_fatal_error(Msg);
2209}
Reid Kleckner28865802016-04-14 18:29:59 +00002210
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002211MachineInstrBuilder llvm::BuildMI(MachineFunction &MF, const DebugLoc &DL,
Reid Kleckner28865802016-04-14 18:29:59 +00002212 const MCInstrDesc &MCID, bool IsIndirect,
2213 unsigned Reg, unsigned Offset,
2214 const MDNode *Variable, const MDNode *Expr) {
2215 assert(isa<DILocalVariable>(Variable) && "not a variable");
2216 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
2217 assert(cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(DL) &&
2218 "Expected inlined-at fields to agree");
2219 if (IsIndirect)
2220 return BuildMI(MF, DL, MCID)
2221 .addReg(Reg, RegState::Debug)
2222 .addImm(Offset)
2223 .addMetadata(Variable)
2224 .addMetadata(Expr);
2225 else {
2226 assert(Offset == 0 && "A direct address cannot have an offset.");
2227 return BuildMI(MF, DL, MCID)
2228 .addReg(Reg, RegState::Debug)
2229 .addReg(0U, RegState::Debug)
2230 .addMetadata(Variable)
2231 .addMetadata(Expr);
2232 }
2233}
2234
2235MachineInstrBuilder llvm::BuildMI(MachineBasicBlock &BB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002236 MachineBasicBlock::iterator I,
2237 const DebugLoc &DL, const MCInstrDesc &MCID,
2238 bool IsIndirect, unsigned Reg,
2239 unsigned Offset, const MDNode *Variable,
2240 const MDNode *Expr) {
Reid Kleckner28865802016-04-14 18:29:59 +00002241 assert(isa<DILocalVariable>(Variable) && "not a variable");
2242 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
2243 MachineFunction &MF = *BB.getParent();
2244 MachineInstr *MI =
2245 BuildMI(MF, DL, MCID, IsIndirect, Reg, Offset, Variable, Expr);
2246 BB.insert(I, MI);
2247 return MachineInstrBuilder(MF, MI);
2248}