blob: 5d91e37f5ef4866cee7a80ecece2e7fb82fd6487 [file] [log] [blame]
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001// Bitcasts between 512-bit vector types. Return the original type since
2// no instruction is needed for the conversion
3let Predicates = [HasAVX512] in {
4 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
5 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
6 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
7 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
8 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
9 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
10 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
11 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
12 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
13 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
14 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
15 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
16 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
17
18 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
19 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
20 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
21 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
22 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
23 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
24 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
25 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
26 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
27 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
28 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
29 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
30 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
31 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
32 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
33 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
34 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
35 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
36 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
37 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
38 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
39 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
40 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
41 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
42 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
43 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
44 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
45 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
46 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
47 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
48
49// Bitcasts between 256-bit vector types. Return the original type since
50// no instruction is needed for the conversion
51 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
52 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
53 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
54 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
55 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
56 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
57 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
58 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
59 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
60 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
61 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
62 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
63 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
64 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
65 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
66 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
67 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
68 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
69 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
70 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
71 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
72 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
73 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
74 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
75 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
76 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
77 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
78 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
79 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
80 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
81}
82
83//
84// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
85//
86
87let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
88 isPseudo = 1, Predicates = [HasAVX512] in {
89def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
90 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
91}
92
93def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
94def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
95def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
96def : Pat<(v16f32 immAllZerosV), (AVX512_512_SET0)>;
97
98//===----------------------------------------------------------------------===//
99// AVX-512 - VECTOR INSERT
100//
101// -- 32x8 form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000102let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000103def VINSERTF32x4rr : AVX512AIi8<0x18, MRMSrcReg, (outs VR512:$dst),
104 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
105 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
106 []>, EVEX_4V, EVEX_V512;
107let mayLoad = 1 in
108def VINSERTF32x4rm : AVX512AIi8<0x18, MRMSrcMem, (outs VR512:$dst),
109 (ins VR512:$src1, f128mem:$src2, i8imm:$src3),
110 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
111 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
112}
113
114// -- 64x4 fp form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000115let hasSideEffects = 0, ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000116def VINSERTF64x4rr : AVX512AIi8<0x1a, MRMSrcReg, (outs VR512:$dst),
117 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
118 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
119 []>, EVEX_4V, EVEX_V512, VEX_W;
120let mayLoad = 1 in
121def VINSERTF64x4rm : AVX512AIi8<0x1a, MRMSrcMem, (outs VR512:$dst),
122 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
123 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
124 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
125}
126// -- 32x4 integer form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000127let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000128def VINSERTI32x4rr : AVX512AIi8<0x38, MRMSrcReg, (outs VR512:$dst),
129 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
130 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
131 []>, EVEX_4V, EVEX_V512;
132let mayLoad = 1 in
133def VINSERTI32x4rm : AVX512AIi8<0x38, MRMSrcMem, (outs VR512:$dst),
134 (ins VR512:$src1, i128mem:$src2, i8imm:$src3),
135 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
136 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
137
138}
139
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000140let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000141// -- 64x4 form --
142def VINSERTI64x4rr : AVX512AIi8<0x3a, MRMSrcReg, (outs VR512:$dst),
143 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
144 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
145 []>, EVEX_4V, EVEX_V512, VEX_W;
146let mayLoad = 1 in
147def VINSERTI64x4rm : AVX512AIi8<0x3a, MRMSrcMem, (outs VR512:$dst),
148 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
149 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
150 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
151}
152
153def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (v4f32 VR128X:$src2),
154 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
155 (INSERT_get_vinsert128_imm VR512:$ins))>;
156def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (v2f64 VR128X:$src2),
157 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
158 (INSERT_get_vinsert128_imm VR512:$ins))>;
159def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v2i64 VR128X:$src2),
160 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
161 (INSERT_get_vinsert128_imm VR512:$ins))>;
162def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v4i32 VR128X:$src2),
163 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
164 (INSERT_get_vinsert128_imm VR512:$ins))>;
165
166def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (loadv4f32 addr:$src2),
167 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
168 (INSERT_get_vinsert128_imm VR512:$ins))>;
169def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1),
170 (bc_v4i32 (loadv2i64 addr:$src2)),
171 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
172 (INSERT_get_vinsert128_imm VR512:$ins))>;
173def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (loadv2f64 addr:$src2),
174 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
175 (INSERT_get_vinsert128_imm VR512:$ins))>;
176def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (loadv2i64 addr:$src2),
177 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
178 (INSERT_get_vinsert128_imm VR512:$ins))>;
179
180def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (v8f32 VR256X:$src2),
181 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
182 (INSERT_get_vinsert256_imm VR512:$ins))>;
183def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (v4f64 VR256X:$src2),
184 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
185 (INSERT_get_vinsert256_imm VR512:$ins))>;
186def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v4i64 VR256X:$src2),
187 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
188 (INSERT_get_vinsert256_imm VR512:$ins))>;
189def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v8i32 VR256X:$src2),
190 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
191 (INSERT_get_vinsert256_imm VR512:$ins))>;
192
193def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (loadv8f32 addr:$src2),
194 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
195 (INSERT_get_vinsert256_imm VR512:$ins))>;
196def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (loadv4f64 addr:$src2),
197 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
198 (INSERT_get_vinsert256_imm VR512:$ins))>;
199def : Pat<(vinsert256_insert:$ins (v8i64 VR512:$src1), (loadv4i64 addr:$src2),
200 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
201 (INSERT_get_vinsert256_imm VR512:$ins))>;
202def : Pat<(vinsert256_insert:$ins (v16i32 VR512:$src1),
203 (bc_v8i32 (loadv4i64 addr:$src2)),
204 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
205 (INSERT_get_vinsert256_imm VR512:$ins))>;
206
207// vinsertps - insert f32 to XMM
208def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
209 (ins VR128X:$src1, VR128X:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000210 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000211 [(set VR128X:$dst, (X86insrtps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
212 EVEX_4V;
213def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
214 (ins VR128X:$src1, f32mem:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000215 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000216 [(set VR128X:$dst, (X86insrtps VR128X:$src1,
217 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
218 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
219
220//===----------------------------------------------------------------------===//
221// AVX-512 VECTOR EXTRACT
222//---
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000223let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000224// -- 32x4 form --
225def VEXTRACTF32x4rr : AVX512AIi8<0x19, MRMDestReg, (outs VR128X:$dst),
226 (ins VR512:$src1, i8imm:$src2),
227 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
228 []>, EVEX, EVEX_V512;
229def VEXTRACTF32x4mr : AVX512AIi8<0x19, MRMDestMem, (outs),
230 (ins f128mem:$dst, VR512:$src1, i8imm:$src2),
231 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
232 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
233
234// -- 64x4 form --
235def VEXTRACTF64x4rr : AVX512AIi8<0x1b, MRMDestReg, (outs VR256X:$dst),
236 (ins VR512:$src1, i8imm:$src2),
237 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
238 []>, EVEX, EVEX_V512, VEX_W;
239let mayStore = 1 in
240def VEXTRACTF64x4mr : AVX512AIi8<0x1b, MRMDestMem, (outs),
241 (ins f256mem:$dst, VR512:$src1, i8imm:$src2),
242 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
243 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
244}
245
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000246let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000247// -- 32x4 form --
248def VEXTRACTI32x4rr : AVX512AIi8<0x39, MRMDestReg, (outs VR128X:$dst),
249 (ins VR512:$src1, i8imm:$src2),
250 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
251 []>, EVEX, EVEX_V512;
252def VEXTRACTI32x4mr : AVX512AIi8<0x39, MRMDestMem, (outs),
253 (ins i128mem:$dst, VR512:$src1, i8imm:$src2),
254 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
255 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
256
257// -- 64x4 form --
258def VEXTRACTI64x4rr : AVX512AIi8<0x3b, MRMDestReg, (outs VR256X:$dst),
259 (ins VR512:$src1, i8imm:$src2),
260 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
261 []>, EVEX, EVEX_V512, VEX_W;
262let mayStore = 1 in
263def VEXTRACTI64x4mr : AVX512AIi8<0x3b, MRMDestMem, (outs),
264 (ins i256mem:$dst, VR512:$src1, i8imm:$src2),
265 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
266 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
267}
268
269def : Pat<(vextract128_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
270 (v4f32 (VEXTRACTF32x4rr VR512:$src1,
271 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
272
273def : Pat<(vextract128_extract:$ext VR512:$src1, (iPTR imm)),
274 (v4i32 (VEXTRACTF32x4rr VR512:$src1,
275 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
276
277def : Pat<(vextract128_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
278 (v2f64 (VEXTRACTF32x4rr VR512:$src1,
279 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
280
281def : Pat<(vextract128_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
282 (v2i64 (VEXTRACTI32x4rr VR512:$src1,
283 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
284
285
286def : Pat<(vextract256_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
287 (v8f32 (VEXTRACTF64x4rr VR512:$src1,
288 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
289
290def : Pat<(vextract256_extract:$ext (v16i32 VR512:$src1), (iPTR imm)),
291 (v8i32 (VEXTRACTI64x4rr VR512:$src1,
292 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
293
294def : Pat<(vextract256_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
295 (v4f64 (VEXTRACTF64x4rr VR512:$src1,
296 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
297
298def : Pat<(vextract256_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
299 (v4i64 (VEXTRACTI64x4rr VR512:$src1,
300 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
301
302// A 256-bit subvector extract from the first 512-bit vector position
303// is a subregister copy that needs no instruction.
304def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
305 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
306def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
307 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
308def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
309 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
310def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
311 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
312
313// zmm -> xmm
314def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
315 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
316def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
317 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
318def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
319 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
320def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
321 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
322
323
324// A 128-bit subvector insert to the first 512-bit vector position
325// is a subregister copy that needs no instruction.
326def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
327 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
328 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
329 sub_ymm)>;
330def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
331 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
332 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
333 sub_ymm)>;
334def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
335 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
336 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
337 sub_ymm)>;
338def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
339 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
340 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
341 sub_ymm)>;
342
343def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
344 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
345def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
346 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
347def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
348 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
349def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
350 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
351
352// vextractps - extract 32 bits from XMM
353def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
354 (ins VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000355 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000356 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
357 EVEX;
358
359def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
360 (ins f32mem:$dst, VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000361 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000362 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
363 addr:$dst)]>, EVEX;
364
365//===---------------------------------------------------------------------===//
366// AVX-512 BROADCAST
367//---
368multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
369 RegisterClass DestRC,
370 RegisterClass SrcRC, X86MemOperand x86memop> {
371 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
372 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
373 []>, EVEX;
374 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
375 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),[]>, EVEX;
376}
377let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000378 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 VR128X, f32mem>,
380 EVEX_V512, EVEX_CD8<32, CD8VT1>;
381}
382
383let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000384 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000385 VR128X, f64mem>,
386 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
387}
388
389def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
390 (VBROADCASTSSZrm addr:$src)>;
391def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
392 (VBROADCASTSDZrm addr:$src)>;
393
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000394def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
395 (VBROADCASTSSZrm addr:$src)>;
396def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
397 (VBROADCASTSDZrm addr:$src)>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
400 RegisterClass SrcRC, RegisterClass KRC> {
401 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
402 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
403 []>, EVEX, EVEX_V512;
404 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
405 (ins KRC:$mask, SrcRC:$src),
406 !strconcat(OpcodeStr,
407 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
408 []>, EVEX, EVEX_V512, EVEX_KZ;
409}
410
411defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
412defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
413 VEX_W;
414
415def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
416 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
417
418def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
419 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
420
421def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
422 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000423def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
424 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000425def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
426 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000427def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
428 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000429
Cameron McInally394d5572013-10-31 13:56:31 +0000430def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
431 (VPBROADCASTDrZrr GR32:$src)>;
432def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
433 (VPBROADCASTQrZrr GR64:$src)>;
434
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000435multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
436 X86MemOperand x86memop, PatFrag ld_frag,
437 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
438 RegisterClass KRC> {
439 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
440 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
441 [(set DstRC:$dst,
442 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
443 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
444 VR128X:$src),
445 !strconcat(OpcodeStr,
446 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
447 [(set DstRC:$dst,
448 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
449 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000450 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000451 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
452 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
453 [(set DstRC:$dst,
454 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
455 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
456 x86memop:$src),
457 !strconcat(OpcodeStr,
458 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
459 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
460 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000461 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000462}
463
464defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
465 loadi32, VR512, v16i32, v4i32, VK16WM>,
466 EVEX_V512, EVEX_CD8<32, CD8VT1>;
467defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
468 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
469 EVEX_CD8<64, CD8VT1>;
470
Cameron McInally394d5572013-10-31 13:56:31 +0000471def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
472 (VPBROADCASTDZrr VR128X:$src)>;
473def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
474 (VPBROADCASTQZrr VR128X:$src)>;
475
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000476def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
477 (VBROADCASTSSZrr VR128X:$src)>;
478def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
479 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000480
481def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
482 (VBROADCASTSSZrr VR128X:$src)>;
483def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
484 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000485
486// Provide fallback in case the load node that is used in the patterns above
487// is used by additional users, which prevents the pattern selection.
488def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
489 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
490def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
491 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
492
493
494let Predicates = [HasAVX512] in {
495def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
496 (EXTRACT_SUBREG
497 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
498 addr:$src)), sub_ymm)>;
499}
500//===----------------------------------------------------------------------===//
501// AVX-512 BROADCAST MASK TO VECTOR REGISTER
502//---
503
504multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
505 RegisterClass DstRC, RegisterClass KRC,
506 ValueType OpVT, ValueType SrcVT> {
507def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
508 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
509 []>, EVEX;
510}
511
512defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
513 VK16, v16i32, v16i1>, EVEX_V512;
514defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
515 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
516
517//===----------------------------------------------------------------------===//
518// AVX-512 - VPERM
519//
520// -- immediate form --
521multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
522 SDNode OpNode, PatFrag mem_frag,
523 X86MemOperand x86memop, ValueType OpVT> {
524 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
525 (ins RC:$src1, i8imm:$src2),
526 !strconcat(OpcodeStr,
527 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
528 [(set RC:$dst,
529 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
530 EVEX;
531 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
532 (ins x86memop:$src1, i8imm:$src2),
533 !strconcat(OpcodeStr,
534 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
535 [(set RC:$dst,
536 (OpVT (OpNode (mem_frag addr:$src1),
537 (i8 imm:$src2))))]>, EVEX;
538}
539
540defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
541 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
542let ExeDomain = SSEPackedDouble in
543defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
544 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
545
546// -- VPERM - register form --
547multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
548 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
549
550 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
551 (ins RC:$src1, RC:$src2),
552 !strconcat(OpcodeStr,
553 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
554 [(set RC:$dst,
555 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
556
557 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
558 (ins RC:$src1, x86memop:$src2),
559 !strconcat(OpcodeStr,
560 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
561 [(set RC:$dst,
562 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
563 EVEX_4V;
564}
565
566defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
567 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
568defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
569 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
570let ExeDomain = SSEPackedSingle in
571defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
572 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
573let ExeDomain = SSEPackedDouble in
574defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
575 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
576
577// -- VPERM2I - 3 source operands form --
578multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
579 PatFrag mem_frag, X86MemOperand x86memop,
580 ValueType OpVT> {
581let Constraints = "$src1 = $dst" in {
582 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
583 (ins RC:$src1, RC:$src2, RC:$src3),
584 !strconcat(OpcodeStr,
585 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
586 [(set RC:$dst,
587 (OpVT (X86VPermv3 RC:$src1, RC:$src2, RC:$src3)))]>,
588 EVEX_4V;
589
590 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
591 (ins RC:$src1, RC:$src2, x86memop:$src3),
592 !strconcat(OpcodeStr,
593 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
594 [(set RC:$dst,
595 (OpVT (X86VPermv3 RC:$src1, RC:$src2,
596 (mem_frag addr:$src3))))]>, EVEX_4V;
597 }
598}
599defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32, i512mem,
600 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
601defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64, i512mem,
602 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
603defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32, i512mem,
604 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
605defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64, i512mem,
606 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
607
608//===----------------------------------------------------------------------===//
609// AVX-512 - BLEND using mask
610//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000611multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000612 RegisterClass KRC, RegisterClass RC,
613 X86MemOperand x86memop, PatFrag mem_frag,
614 SDNode OpNode, ValueType vt> {
615 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000616 (ins KRC:$mask, RC:$src1, RC:$src2),
617 !strconcat(OpcodeStr,
618 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
619 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000620 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000621 let mayLoad = 1 in
622 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
623 (ins KRC:$mask, RC:$src1, x86memop:$src2),
624 !strconcat(OpcodeStr,
625 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
626 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000627}
628
629let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000630defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000631 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000632 memopv16f32, vselect, v16f32>,
633 EVEX_CD8<32, CD8VF>, EVEX_V512;
634let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000635defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000636 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000637 memopv8f64, vselect, v8f64>,
638 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
639
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000640def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
641 (v16f32 VR512:$src2), (i16 GR16:$mask))),
642 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
643 VR512:$src1, VR512:$src2)>;
644
645def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
646 (v8f64 VR512:$src2), (i8 GR8:$mask))),
647 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
648 VR512:$src1, VR512:$src2)>;
649
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000650defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000651 VK16WM, VR512, f512mem,
652 memopv16i32, vselect, v16i32>,
653 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000654
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000655defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000656 VK8WM, VR512, f512mem,
657 memopv8i64, vselect, v8i64>,
658 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000659
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000660def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
661 (v16i32 VR512:$src2), (i16 GR16:$mask))),
662 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
663 VR512:$src1, VR512:$src2)>;
664
665def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
666 (v8i64 VR512:$src2), (i8 GR8:$mask))),
667 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
668 VR512:$src1, VR512:$src2)>;
669
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000670let Predicates = [HasAVX512] in {
671def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
672 (v8f32 VR256X:$src2))),
673 (EXTRACT_SUBREG
674 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
675 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
676 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
677
678def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
679 (v8i32 VR256X:$src2))),
680 (EXTRACT_SUBREG
681 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
682 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
683 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
684}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000685//===----------------------------------------------------------------------===//
686// Compare Instructions
687//===----------------------------------------------------------------------===//
688
689// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
690multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
691 Operand CC, SDNode OpNode, ValueType VT,
692 PatFrag ld_frag, string asm, string asm_alt> {
693 def rr : AVX512Ii8<0xC2, MRMSrcReg,
694 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
695 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
696 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
697 def rm : AVX512Ii8<0xC2, MRMSrcMem,
698 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
699 [(set VK1:$dst, (OpNode (VT RC:$src1),
700 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +0000701 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000702 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
703 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
704 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
705 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
706 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
707 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
708 }
709}
710
711let Predicates = [HasAVX512] in {
712defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
713 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
714 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
715 XS;
716defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
717 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
718 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
719 XD, VEX_W;
720}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000721
722multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, RegisterClass KRC,
723 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
724 SDNode OpNode, ValueType vt> {
725 def rr : AVX512BI<opc, MRMSrcReg,
726 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
727 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
728 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
729 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
730 def rm : AVX512BI<opc, MRMSrcMem,
731 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
732 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
733 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2)))],
734 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
735}
736
737defm VPCMPEQDZ : avx512_icmp_packed<0x76, "vpcmpeqd", VK16, VR512, i512mem,
738 memopv16i32, X86pcmpeqm, v16i32>, EVEX_V512;
739defm VPCMPEQQZ : avx512_icmp_packed<0x29, "vpcmpeqq", VK8, VR512, i512mem,
740 memopv8i64, X86pcmpeqm, v8i64>, T8, EVEX_V512, VEX_W;
741
742defm VPCMPGTDZ : avx512_icmp_packed<0x66, "vpcmpgtd", VK16, VR512, i512mem,
743 memopv16i32, X86pcmpgtm, v16i32>, EVEX_V512;
744defm VPCMPGTQZ : avx512_icmp_packed<0x37, "vpcmpgtq", VK8, VR512, i512mem,
745 memopv8i64, X86pcmpgtm, v8i64>, T8, EVEX_V512, VEX_W;
746
747def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
748 (COPY_TO_REGCLASS (VPCMPGTDZrr
749 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
750 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
751
752def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
753 (COPY_TO_REGCLASS (VPCMPEQDZrr
754 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
755 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
756
757multiclass avx512_icmp_cc<bits<8> opc, RegisterClass KRC,
758 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
759 SDNode OpNode, ValueType vt, Operand CC, string asm,
760 string asm_alt> {
761 def rri : AVX512AIi8<opc, MRMSrcReg,
762 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
763 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))],
764 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
765 def rmi : AVX512AIi8<opc, MRMSrcMem,
766 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
767 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2),
768 imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
769 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000770 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000771 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000772 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000773 asm_alt, [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
774 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000775 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
777 }
778}
779
780defm VPCMPDZ : avx512_icmp_cc<0x1F, VK16, VR512, i512mem, memopv16i32,
781 X86cmpm, v16i32, AVXCC,
782 "vpcmp${cc}d\t{$src2, $src1, $dst|$dst, $src1, $src2}",
783 "vpcmpd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
784 EVEX_V512, EVEX_CD8<32, CD8VF>;
785defm VPCMPUDZ : avx512_icmp_cc<0x1E, VK16, VR512, i512mem, memopv16i32,
786 X86cmpmu, v16i32, AVXCC,
787 "vpcmp${cc}ud\t{$src2, $src1, $dst|$dst, $src1, $src2}",
788 "vpcmpud\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
789 EVEX_V512, EVEX_CD8<32, CD8VF>;
790
791defm VPCMPQZ : avx512_icmp_cc<0x1F, VK8, VR512, i512mem, memopv8i64,
792 X86cmpm, v8i64, AVXCC,
793 "vpcmp${cc}q\t{$src2, $src1, $dst|$dst, $src1, $src2}",
794 "vpcmpq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
795 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
796defm VPCMPUQZ : avx512_icmp_cc<0x1E, VK8, VR512, i512mem, memopv8i64,
797 X86cmpmu, v8i64, AVXCC,
798 "vpcmp${cc}uq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
799 "vpcmpuq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
800 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
801
802// avx512_cmp_packed - sse 1 & 2 compare packed instructions
803multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000804 X86MemOperand x86memop, ValueType vt,
805 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000806 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000807 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
808 !strconcat("vcmp${cc}", suffix,
809 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
810 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
811 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
812 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc, i32imm:$sae),
813 !strconcat("vcmp${cc}", suffix,
814 "\t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
815 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000817 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
818 !strconcat("vcmp", suffix,
819 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000821 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822
823 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000824 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +0000825 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000826 (outs RC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000827 !strconcat("vcmp", suffix,
828 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +0000829 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000830 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000831 !strconcat("vcmp", suffix,
832 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000833 }
834}
835
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000836defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
837 "ps", SSEPackedSingle>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VF>;
838defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
839 "pd", SSEPackedDouble>, OpSize, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840 EVEX_CD8<64, CD8VF>;
841
842def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
843 (COPY_TO_REGCLASS (VCMPPSZrri
844 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
845 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
846 imm:$cc), VK8)>;
847def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
848 (COPY_TO_REGCLASS (VPCMPDZrri
849 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
850 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
851 imm:$cc), VK8)>;
852def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
853 (COPY_TO_REGCLASS (VPCMPUDZrri
854 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
855 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
856 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000857
858def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
859 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
860 FROUND_NO_EXC)),
861 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
862 (I8Imm imm:$cc), (i32 0)), GR16)>;
863
864def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
865 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
866 FROUND_NO_EXC)),
867 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
868 (I8Imm imm:$cc), (i32 0)), GR8)>;
869
870def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
871 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
872 FROUND_CURRENT)),
873 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
874 (I8Imm imm:$cc)), GR16)>;
875
876def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
877 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
878 FROUND_CURRENT)),
879 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
880 (I8Imm imm:$cc)), GR8)>;
881
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000882// Mask register copy, including
883// - copy between mask registers
884// - load/store mask registers
885// - copy from GPR to mask register and vice versa
886//
887multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
888 string OpcodeStr, RegisterClass KRC,
889 ValueType vt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000890 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000891 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
892 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
893 let mayLoad = 1 in
894 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
895 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
896 [(set KRC:$dst, (vt (load addr:$src)))]>;
897 let mayStore = 1 in
898 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
899 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
900 }
901}
902
903multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
904 string OpcodeStr,
905 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000906 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000907 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
908 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
909 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
910 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
911 }
912}
913
914let Predicates = [HasAVX512] in {
915 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
916 VEX, TB;
917 defm KMOVW : avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
918 VEX, TB;
919}
920
921let Predicates = [HasAVX512] in {
922 // GR16 from/to 16-bit mask
923 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
924 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
925 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
926 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
927
928 // Store kreg in memory
929 def : Pat<(store (v16i1 VK16:$src), addr:$dst),
930 (KMOVWmk addr:$dst, VK16:$src)>;
931
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000932 def : Pat<(store VK8:$src, addr:$dst),
933 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
934
935 def : Pat<(i1 (load addr:$src)),
936 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
937
938 def : Pat<(v8i1 (load addr:$src)),
939 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000940
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000941 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000942 (COPY_TO_REGCLASS (KMOVWkr $src), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000943
944 def : Pat<(i1 (trunc (i8 GR8:$src))),
945 (COPY_TO_REGCLASS
946 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK1)>;
Elena Demikhovskyfe24a302013-12-22 10:13:18 +0000947
948 def : Pat<(i32 (zext VK1:$src)), (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000949 def : Pat<(i8 (zext VK1:$src)),
950 (EXTRACT_SUBREG
951 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000952}
953// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
954let Predicates = [HasAVX512] in {
955 // GR from/to 8-bit mask without native support
956 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
957 (COPY_TO_REGCLASS
958 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
959 VK8)>;
960 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
961 (EXTRACT_SUBREG
962 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
963 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000964
965 def : Pat<(i1 (extractelt VK16:$src, (iPTR 0))),
966 (COPY_TO_REGCLASS VK16:$src, VK1)>;
967 def : Pat<(i1 (extractelt VK8:$src, (iPTR 0))),
968 (COPY_TO_REGCLASS VK8:$src, VK1)>;
969
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000970}
971
972// Mask unary operation
973// - KNOT
974multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
975 RegisterClass KRC, SDPatternOperator OpNode> {
976 let Predicates = [HasAVX512] in
977 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
978 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
979 [(set KRC:$dst, (OpNode KRC:$src))]>;
980}
981
982multiclass avx512_mask_unop_w<bits<8> opc, string OpcodeStr,
983 SDPatternOperator OpNode> {
984 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
985 VEX, TB;
986}
987
988defm KNOT : avx512_mask_unop_w<0x44, "knot", not>;
989
Elena Demikhovskye382c3f2013-12-10 13:53:10 +0000990multiclass avx512_mask_unop_int<string IntName, string InstName> {
991 let Predicates = [HasAVX512] in
992 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
993 (i16 GR16:$src)),
994 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
995 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
996}
997defm : avx512_mask_unop_int<"knot", "KNOT">;
998
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000999def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
1000def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1001 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1002
1003// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1004def : Pat<(not VK8:$src),
1005 (COPY_TO_REGCLASS
1006 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
1007
1008// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001009// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001010multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
1011 RegisterClass KRC, SDPatternOperator OpNode> {
1012 let Predicates = [HasAVX512] in
1013 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1014 !strconcat(OpcodeStr,
1015 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1016 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1017}
1018
1019multiclass avx512_mask_binop_w<bits<8> opc, string OpcodeStr,
1020 SDPatternOperator OpNode> {
1021 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
1022 VEX_4V, VEX_L, TB;
1023}
1024
1025def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1026def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1027
1028let isCommutable = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001029 defm KAND : avx512_mask_binop_w<0x41, "kand", and>;
1030 let isCommutable = 0 in
1031 defm KANDN : avx512_mask_binop_w<0x42, "kandn", andn>;
1032 defm KOR : avx512_mask_binop_w<0x45, "kor", or>;
1033 defm KXNOR : avx512_mask_binop_w<0x46, "kxnor", xnor>;
1034 defm KXOR : avx512_mask_binop_w<0x47, "kxor", xor>;
1035}
1036
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001037def : Pat<(xor VK1:$src1, VK1:$src2),
1038 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1039 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1040
1041def : Pat<(or VK1:$src1, VK1:$src2),
1042 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1043 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1044
1045def : Pat<(not VK1:$src),
1046 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src, VK16),
1047 (COPY_TO_REGCLASS (VCMPSSZrr (f32 (IMPLICIT_DEF)),
1048 (f32 (IMPLICIT_DEF)), (i8 0)), VK16)), VK1)>;
1049
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001050def : Pat<(and VK1:$src1, VK1:$src2),
1051 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1052 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1053
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001054multiclass avx512_mask_binop_int<string IntName, string InstName> {
1055 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001056 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1057 (i16 GR16:$src1), (i16 GR16:$src2)),
1058 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1059 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1060 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001061}
1062
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001063defm : avx512_mask_binop_int<"kand", "KAND">;
1064defm : avx512_mask_binop_int<"kandn", "KANDN">;
1065defm : avx512_mask_binop_int<"kor", "KOR">;
1066defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1067defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001068
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001069// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1070multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1071 let Predicates = [HasAVX512] in
1072 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1073 (COPY_TO_REGCLASS
1074 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1075 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1076}
1077
1078defm : avx512_binop_pat<and, KANDWrr>;
1079defm : avx512_binop_pat<andn, KANDNWrr>;
1080defm : avx512_binop_pat<or, KORWrr>;
1081defm : avx512_binop_pat<xnor, KXNORWrr>;
1082defm : avx512_binop_pat<xor, KXORWrr>;
1083
1084// Mask unpacking
1085multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001086 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001087 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001088 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001089 !strconcat(OpcodeStr,
1090 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1091}
1092
1093multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001094 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001095 VEX_4V, VEX_L, OpSize, TB;
1096}
1097
1098defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001099def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1100 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1101 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1102
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001103
1104multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1105 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001106 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1107 (i16 GR16:$src1), (i16 GR16:$src2)),
1108 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1109 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1110 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001111}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001112defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001113
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114// Mask bit testing
1115multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1116 SDNode OpNode> {
1117 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1118 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
1119 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1120 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1121}
1122
1123multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1124 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
1125 VEX, TB;
1126}
1127
1128defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001129
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001130def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001131 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001132 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001133
1134// Mask shift
1135multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1136 SDNode OpNode> {
1137 let Predicates = [HasAVX512] in
1138 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1139 !strconcat(OpcodeStr,
1140 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
1141 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1142}
1143
1144multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1145 SDNode OpNode> {
1146 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
1147 VEX, OpSize, TA, VEX_W;
1148}
1149
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001150defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1151defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001152
1153// Mask setting all 0s or 1s
1154multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1155 let Predicates = [HasAVX512] in
1156 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1157 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1158 [(set KRC:$dst, (VT Val))]>;
1159}
1160
1161multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001162 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001163 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1164}
1165
1166defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1167defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1168
1169// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1170let Predicates = [HasAVX512] in {
1171 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1172 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
1173}
1174def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1175 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1176
1177def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1178 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1179
1180def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1181 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1182
1183//===----------------------------------------------------------------------===//
1184// AVX-512 - Aligned and unaligned load and store
1185//
1186
1187multiclass avx512_mov_packed<bits<8> opc, RegisterClass RC, RegisterClass KRC,
1188 X86MemOperand x86memop, PatFrag ld_frag,
1189 string asm, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001190let hasSideEffects = 0 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001191 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
1192 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>,
1193 EVEX;
1194let canFoldAsLoad = 1 in
1195 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
1196 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1197 [(set RC:$dst, (ld_frag addr:$src))], d>, EVEX;
1198let Constraints = "$src1 = $dst" in {
1199 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1200 (ins RC:$src1, KRC:$mask, RC:$src2),
1201 !strconcat(asm,
1202 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
1203 EVEX, EVEX_K;
1204 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1205 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1206 !strconcat(asm,
1207 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
1208 [], d>, EVEX, EVEX_K;
1209}
1210}
1211
1212defm VMOVAPSZ : avx512_mov_packed<0x28, VR512, VK16WM, f512mem, alignedloadv16f32,
1213 "vmovaps", SSEPackedSingle>,
1214 EVEX_V512, EVEX_CD8<32, CD8VF>;
1215defm VMOVAPDZ : avx512_mov_packed<0x28, VR512, VK8WM, f512mem, alignedloadv8f64,
1216 "vmovapd", SSEPackedDouble>,
1217 OpSize, EVEX_V512, VEX_W,
1218 EVEX_CD8<64, CD8VF>;
1219defm VMOVUPSZ : avx512_mov_packed<0x10, VR512, VK16WM, f512mem, loadv16f32,
1220 "vmovups", SSEPackedSingle>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001221 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001222defm VMOVUPDZ : avx512_mov_packed<0x10, VR512, VK8WM, f512mem, loadv8f64,
1223 "vmovupd", SSEPackedDouble>,
1224 OpSize, EVEX_V512, VEX_W,
1225 EVEX_CD8<64, CD8VF>;
1226def VMOVAPSZmr : AVX512PI<0x29, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1227 "vmovaps\t{$src, $dst|$dst, $src}",
1228 [(alignedstore512 (v16f32 VR512:$src), addr:$dst)],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001229 SSEPackedSingle>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001230def VMOVAPDZmr : AVX512PI<0x29, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1231 "vmovapd\t{$src, $dst|$dst, $src}",
1232 [(alignedstore512 (v8f64 VR512:$src), addr:$dst)],
1233 SSEPackedDouble>, EVEX, EVEX_V512,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001234 OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001235def VMOVUPSZmr : AVX512PI<0x11, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1236 "vmovups\t{$src, $dst|$dst, $src}",
1237 [(store (v16f32 VR512:$src), addr:$dst)],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001238 SSEPackedSingle>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001239def VMOVUPDZmr : AVX512PI<0x11, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1240 "vmovupd\t{$src, $dst|$dst, $src}",
1241 [(store (v8f64 VR512:$src), addr:$dst)],
1242 SSEPackedDouble>, EVEX, EVEX_V512,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001243 OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001244
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001245let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001246 def VMOVDQA32rr : AVX512BI<0x6F, MRMSrcReg, (outs VR512:$dst),
1247 (ins VR512:$src),
1248 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1249 EVEX, EVEX_V512;
1250 def VMOVDQA64rr : AVX512BI<0x6F, MRMSrcReg, (outs VR512:$dst),
1251 (ins VR512:$src),
1252 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1253 EVEX, EVEX_V512, VEX_W;
1254let mayStore = 1 in {
1255 def VMOVDQA32mr : AVX512BI<0x7F, MRMDestMem, (outs),
1256 (ins i512mem:$dst, VR512:$src),
1257 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1258 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
1259 def VMOVDQA64mr : AVX512BI<0x7F, MRMDestMem, (outs),
1260 (ins i512mem:$dst, VR512:$src),
1261 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1262 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1263}
1264let mayLoad = 1 in {
1265def VMOVDQA32rm : AVX512BI<0x6F, MRMSrcMem, (outs VR512:$dst),
1266 (ins i512mem:$src),
1267 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1268 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
1269def VMOVDQA64rm : AVX512BI<0x6F, MRMSrcMem, (outs VR512:$dst),
1270 (ins i512mem:$src),
1271 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1272 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1273}
1274}
1275
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001276// 512-bit aligned load/store
1277def : Pat<(alignedloadv8i64 addr:$src), (VMOVDQA64rm addr:$src)>;
1278def : Pat<(alignedloadv16i32 addr:$src), (VMOVDQA32rm addr:$src)>;
1279
1280def : Pat<(alignedstore512 (v8i64 VR512:$src), addr:$dst),
1281 (VMOVDQA64mr addr:$dst, VR512:$src)>;
1282def : Pat<(alignedstore512 (v16i32 VR512:$src), addr:$dst),
1283 (VMOVDQA32mr addr:$dst, VR512:$src)>;
1284
1285multiclass avx512_mov_int<bits<8> load_opc, bits<8> store_opc, string asm,
1286 RegisterClass RC, RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001287 PatFrag ld_frag, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001288let hasSideEffects = 0 in
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001289 def rr : AVX512XSI<load_opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
1290 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001291let canFoldAsLoad = 1 in
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001292 def rm : AVX512XSI<load_opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
1293 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1294 [(set RC:$dst, (ld_frag addr:$src))]>, EVEX;
1295let mayStore = 1 in
1296 def mr : AVX512XSI<store_opc, MRMDestMem, (outs),
1297 (ins x86memop:$dst, VR512:$src),
1298 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001299let Constraints = "$src1 = $dst" in {
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001300 def rrk : AVX512XSI<load_opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001301 (ins RC:$src1, KRC:$mask, RC:$src2),
1302 !strconcat(asm,
1303 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), []>,
1304 EVEX, EVEX_K;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001305 def rmk : AVX512XSI<load_opc, MRMSrcMem, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001306 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1307 !strconcat(asm,
1308 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
1309 []>, EVEX, EVEX_K;
1310}
1311}
1312
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001313defm VMOVDQU32 : avx512_mov_int<0x6F, 0x7F, "vmovdqu32", VR512, VK16WM,
1314 memopv16i32, i512mem>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001315 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001316defm VMOVDQU64 : avx512_mov_int<0x6F, 0x7F, "vmovdqu64", VR512, VK8WM,
1317 memopv8i64, i512mem>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001318 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1319
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001320// 512-bit unaligned load/store
1321def : Pat<(loadv8i64 addr:$src), (VMOVDQU64rm addr:$src)>;
1322def : Pat<(loadv16i32 addr:$src), (VMOVDQU32rm addr:$src)>;
1323
1324def : Pat<(store (v8i64 VR512:$src), addr:$dst),
1325 (VMOVDQU64mr addr:$dst, VR512:$src)>;
1326def : Pat<(store (v16i32 VR512:$src), addr:$dst),
1327 (VMOVDQU32mr addr:$dst, VR512:$src)>;
1328
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001329let AddedComplexity = 20 in {
1330def : Pat<(v16f32 (vselect VK16WM:$mask, (v16f32 VR512:$src1),
1331 (v16f32 VR512:$src2))),
1332 (VMOVUPSZrrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1333def : Pat<(v8f64 (vselect VK8WM:$mask, (v8f64 VR512:$src1),
1334 (v8f64 VR512:$src2))),
1335 (VMOVUPDZrrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1336def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src1),
1337 (v16i32 VR512:$src2))),
1338 (VMOVDQU32rrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1339def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src1),
1340 (v8i64 VR512:$src2))),
1341 (VMOVDQU64rrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1342}
1343// Move Int Doubleword to Packed Double Int
1344//
1345def VMOVDI2PDIZrr : AVX512SI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001346 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001347 [(set VR128X:$dst,
1348 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
1349 EVEX, VEX_LIG;
1350def VMOVDI2PDIZrm : AVX512SI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001351 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001352 [(set VR128X:$dst,
1353 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
1354 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1355def VMOV64toPQIZrr : AVX512SI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001356 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001357 [(set VR128X:$dst,
1358 (v2i64 (scalar_to_vector GR64:$src)))],
1359 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00001360let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001361def VMOV64toSDZrr : AVX512SI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001362 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001363 [(set FR64:$dst, (bitconvert GR64:$src))],
1364 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
1365def VMOVSDto64Zrr : AVX512SI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001366 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001367 [(set GR64:$dst, (bitconvert FR64:$src))],
1368 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001369}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001370def VMOVSDto64Zmr : AVX512SI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001371 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001372 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
1373 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
1374 EVEX_CD8<64, CD8VT1>;
1375
1376// Move Int Doubleword to Single Scalar
1377//
Craig Topper88adf2a2013-10-12 05:41:08 +00001378let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001379def VMOVDI2SSZrr : AVX512SI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001380 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001381 [(set FR32X:$dst, (bitconvert GR32:$src))],
1382 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
1383
1384def VMOVDI2SSZrm : AVX512SI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001385 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001386 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
1387 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001388}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001389
1390// Move Packed Doubleword Int to Packed Double Int
1391//
1392def VMOVPDI2DIZrr : AVX512SI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001393 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001394 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
1395 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
1396 EVEX, VEX_LIG;
1397def VMOVPDI2DIZmr : AVX512SI<0x7E, MRMDestMem, (outs),
1398 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001399 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001400 [(store (i32 (vector_extract (v4i32 VR128X:$src),
1401 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
1402 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1403
1404// Move Packed Doubleword Int first element to Doubleword Int
1405//
1406def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001407 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001408 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
1409 (iPTR 0)))],
1410 IIC_SSE_MOVD_ToGP>, TB, OpSize, EVEX, VEX_LIG, VEX_W,
1411 Requires<[HasAVX512, In64BitMode]>;
1412
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001413def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001414 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001415 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001416 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
1417 addr:$dst)], IIC_SSE_MOVDQ>,
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001418 EVEX, OpSize, VEX_LIG, VEX_W, TB, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001419 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
1420
1421// Move Scalar Single to Double Int
1422//
Craig Topper88adf2a2013-10-12 05:41:08 +00001423let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001424def VMOVSS2DIZrr : AVX512SI<0x7E, MRMDestReg, (outs GR32:$dst),
1425 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001426 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001427 [(set GR32:$dst, (bitconvert FR32X:$src))],
1428 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
1429def VMOVSS2DIZmr : AVX512SI<0x7E, MRMDestMem, (outs),
1430 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001431 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001432 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
1433 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001434}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001435
1436// Move Quadword Int to Packed Quadword Int
1437//
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001438def VMOVQI2PQIZrm : AVX512SI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001439 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001440 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001441 [(set VR128X:$dst,
1442 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
1443 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
1444
1445//===----------------------------------------------------------------------===//
1446// AVX-512 MOVSS, MOVSD
1447//===----------------------------------------------------------------------===//
1448
1449multiclass avx512_move_scalar <string asm, RegisterClass RC,
1450 SDNode OpNode, ValueType vt,
1451 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001452 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001453 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
1454 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1455 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
1456 (scalar_to_vector RC:$src2))))],
1457 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001458 let Constraints = "$src1 = $dst" in
1459 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
1460 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
1461 !strconcat(asm,
1462 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
1463 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001464 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
1465 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1466 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
1467 EVEX, VEX_LIG;
1468 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
1469 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1470 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
1471 EVEX, VEX_LIG;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001472 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001473}
1474
1475let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001476defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001477 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
1478
1479let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001480defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001481 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
1482
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001483def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
1484 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
1485 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
1486
1487def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
1488 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
1489 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001490
1491// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00001492let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001493 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1494 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001495 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001496 IIC_SSE_MOV_S_RR>,
1497 XS, EVEX_4V, VEX_LIG;
1498 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1499 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001500 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001501 IIC_SSE_MOV_S_RR>,
1502 XD, EVEX_4V, VEX_LIG, VEX_W;
1503}
1504
1505let Predicates = [HasAVX512] in {
1506 let AddedComplexity = 15 in {
1507 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
1508 // MOVS{S,D} to the lower bits.
1509 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
1510 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
1511 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
1512 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1513 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
1514 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1515 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
1516 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
1517
1518 // Move low f32 and clear high bits.
1519 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
1520 (SUBREG_TO_REG (i32 0),
1521 (VMOVSSZrr (v4f32 (V_SET0)),
1522 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
1523 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
1524 (SUBREG_TO_REG (i32 0),
1525 (VMOVSSZrr (v4i32 (V_SET0)),
1526 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
1527 }
1528
1529 let AddedComplexity = 20 in {
1530 // MOVSSrm zeros the high parts of the register; represent this
1531 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1532 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
1533 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1534 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
1535 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1536 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
1537 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1538
1539 // MOVSDrm zeros the high parts of the register; represent this
1540 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1541 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
1542 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1543 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
1544 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1545 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
1546 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1547 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
1548 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1549 def : Pat<(v2f64 (X86vzload addr:$src)),
1550 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1551
1552 // Represent the same patterns above but in the form they appear for
1553 // 256-bit types
1554 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1555 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001556 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001557 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1558 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
1559 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
1560 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1561 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
1562 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
1563 }
1564 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1565 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
1566 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
1567 FR32X:$src)), sub_xmm)>;
1568 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1569 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
1570 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
1571 FR64X:$src)), sub_xmm)>;
1572 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1573 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001574 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001575
1576 // Move low f64 and clear high bits.
1577 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
1578 (SUBREG_TO_REG (i32 0),
1579 (VMOVSDZrr (v2f64 (V_SET0)),
1580 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
1581
1582 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
1583 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
1584 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
1585
1586 // Extract and store.
1587 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
1588 addr:$dst),
1589 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
1590 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
1591 addr:$dst),
1592 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
1593
1594 // Shuffle with VMOVSS
1595 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
1596 (VMOVSSZrr (v4i32 VR128X:$src1),
1597 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
1598 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
1599 (VMOVSSZrr (v4f32 VR128X:$src1),
1600 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
1601
1602 // 256-bit variants
1603 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
1604 (SUBREG_TO_REG (i32 0),
1605 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
1606 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
1607 sub_xmm)>;
1608 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
1609 (SUBREG_TO_REG (i32 0),
1610 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
1611 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
1612 sub_xmm)>;
1613
1614 // Shuffle with VMOVSD
1615 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1616 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1617 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1618 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1619 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1620 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1621 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1622 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1623
1624 // 256-bit variants
1625 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1626 (SUBREG_TO_REG (i32 0),
1627 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
1628 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
1629 sub_xmm)>;
1630 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1631 (SUBREG_TO_REG (i32 0),
1632 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
1633 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
1634 sub_xmm)>;
1635
1636 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1637 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1638 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1639 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1640 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1641 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1642 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1643 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1644}
1645
1646let AddedComplexity = 15 in
1647def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
1648 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001649 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001650 [(set VR128X:$dst, (v2i64 (X86vzmovl
1651 (v2i64 VR128X:$src))))],
1652 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
1653
1654let AddedComplexity = 20 in
1655def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
1656 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001657 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001658 [(set VR128X:$dst, (v2i64 (X86vzmovl
1659 (loadv2i64 addr:$src))))],
1660 IIC_SSE_MOVDQ>, EVEX, VEX_W,
1661 EVEX_CD8<8, CD8VT8>;
1662
1663let Predicates = [HasAVX512] in {
1664 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
1665 let AddedComplexity = 20 in {
1666 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
1667 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001668 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
1669 (VMOV64toPQIZrr GR64:$src)>;
1670 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
1671 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001672
1673 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
1674 (VMOVDI2PDIZrm addr:$src)>;
1675 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
1676 (VMOVDI2PDIZrm addr:$src)>;
1677 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
1678 (VMOVZPQILo2PQIZrm addr:$src)>;
1679 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
1680 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00001681 def : Pat<(v2i64 (X86vzload addr:$src)),
1682 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001683 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001684
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001685 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
1686 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1687 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
1688 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
1689 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1690 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
1691 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
1692}
1693
1694def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
1695 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1696
1697def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
1698 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1699
1700def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
1701 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1702
1703def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
1704 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1705
1706//===----------------------------------------------------------------------===//
1707// AVX-512 - Integer arithmetic
1708//
1709multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1710 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
1711 X86MemOperand x86memop, PatFrag scalar_mfrag,
1712 X86MemOperand x86scalar_mop, string BrdcstStr,
1713 OpndItins itins, bit IsCommutable = 0> {
1714 let isCommutable = IsCommutable in
1715 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1716 (ins RC:$src1, RC:$src2),
1717 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1718 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1719 itins.rr>, EVEX_4V;
1720 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1721 (ins RC:$src1, x86memop:$src2),
1722 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1723 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (memop_frag addr:$src2))))],
1724 itins.rm>, EVEX_4V;
1725 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1726 (ins RC:$src1, x86scalar_mop:$src2),
1727 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
1728 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
1729 [(set RC:$dst, (OpNode RC:$src1,
1730 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))))],
1731 itins.rm>, EVEX_4V, EVEX_B;
1732}
1733multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
1734 ValueType DstVT, ValueType SrcVT, RegisterClass RC,
1735 PatFrag memop_frag, X86MemOperand x86memop,
1736 OpndItins itins,
1737 bit IsCommutable = 0> {
1738 let isCommutable = IsCommutable in
1739 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1740 (ins RC:$src1, RC:$src2),
1741 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1742 []>, EVEX_4V, VEX_W;
1743 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1744 (ins RC:$src1, x86memop:$src2),
1745 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1746 []>, EVEX_4V, VEX_W;
1747}
1748
1749defm VPADDDZ : avx512_binop_rm<0xFE, "vpaddd", add, v16i32, VR512, memopv16i32,
1750 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1751 EVEX_V512, EVEX_CD8<32, CD8VF>;
1752
1753defm VPSUBDZ : avx512_binop_rm<0xFA, "vpsubd", sub, v16i32, VR512, memopv16i32,
1754 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 0>,
1755 EVEX_V512, EVEX_CD8<32, CD8VF>;
1756
1757defm VPMULLDZ : avx512_binop_rm<0x40, "vpmulld", mul, v16i32, VR512, memopv16i32,
1758 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1759 T8, EVEX_V512, EVEX_CD8<32, CD8VF>;
1760
1761defm VPADDQZ : avx512_binop_rm<0xD4, "vpaddq", add, v8i64, VR512, memopv8i64,
1762 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 1>,
1763 EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_W;
1764
1765defm VPSUBQZ : avx512_binop_rm<0xFB, "vpsubq", sub, v8i64, VR512, memopv8i64,
1766 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1767 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1768
1769defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32,
1770 VR512, memopv8i64, i512mem, SSE_INTALU_ITINS_P, 1>, T8,
1771 EVEX_V512, EVEX_CD8<64, CD8VF>;
1772
1773defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32,
1774 VR512, memopv8i64, i512mem, SSE_INTMUL_ITINS_P, 1>, EVEX_V512,
1775 EVEX_CD8<64, CD8VF>;
1776
1777def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
1778 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
1779
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001780def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
1781 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1782 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
1783def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
1784 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1785 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
1786
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001787defm VPMAXUDZ : avx512_binop_rm<0x3F, "vpmaxud", X86umax, v16i32, VR512, memopv16i32,
1788 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1789 T8, EVEX_V512, EVEX_CD8<32, CD8VF>;
1790defm VPMAXUQZ : avx512_binop_rm<0x3F, "vpmaxuq", X86umax, v8i64, VR512, memopv8i64,
1791 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1792 T8, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1793
1794defm VPMAXSDZ : avx512_binop_rm<0x3D, "vpmaxsd", X86smax, v16i32, VR512, memopv16i32,
1795 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001796 T8, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001797defm VPMAXSQZ : avx512_binop_rm<0x3D, "vpmaxsq", X86smax, v8i64, VR512, memopv8i64,
1798 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1799 T8, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1800
1801defm VPMINUDZ : avx512_binop_rm<0x3B, "vpminud", X86umin, v16i32, VR512, memopv16i32,
1802 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1803 T8, EVEX_V512, EVEX_CD8<32, CD8VF>;
1804defm VPMINUQZ : avx512_binop_rm<0x3B, "vpminuq", X86umin, v8i64, VR512, memopv8i64,
1805 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1806 T8, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1807
1808defm VPMINSDZ : avx512_binop_rm<0x39, "vpminsd", X86smin, v16i32, VR512, memopv16i32,
1809 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1810 T8, EVEX_V512, EVEX_CD8<32, CD8VF>;
1811defm VPMINSQZ : avx512_binop_rm<0x39, "vpminsq", X86smin, v8i64, VR512, memopv8i64,
1812 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1813 T8, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1814
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001815def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
1816 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1817 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
1818def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
1819 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1820 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
1821def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
1822 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1823 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
1824def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
1825 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1826 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
1827def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
1828 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1829 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
1830def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
1831 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1832 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
1833def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
1834 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1835 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
1836def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
1837 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1838 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001839//===----------------------------------------------------------------------===//
1840// AVX-512 - Unpack Instructions
1841//===----------------------------------------------------------------------===//
1842
1843multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
1844 PatFrag mem_frag, RegisterClass RC,
1845 X86MemOperand x86memop, string asm,
1846 Domain d> {
1847 def rr : AVX512PI<opc, MRMSrcReg,
1848 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1849 asm, [(set RC:$dst,
1850 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001851 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001852 def rm : AVX512PI<opc, MRMSrcMem,
1853 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1854 asm, [(set RC:$dst,
1855 (vt (OpNode RC:$src1,
1856 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001857 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001858}
1859
1860defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
1861 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1862 SSEPackedSingle>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1863defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
1864 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1865 SSEPackedDouble>, OpSize, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1866defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
1867 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1868 SSEPackedSingle>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1869defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
1870 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1871 SSEPackedDouble>, OpSize, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1872
1873multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
1874 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
1875 X86MemOperand x86memop> {
1876 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1877 (ins RC:$src1, RC:$src2),
1878 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1879 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1880 IIC_SSE_UNPCK>, EVEX_4V;
1881 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1882 (ins RC:$src1, x86memop:$src2),
1883 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1884 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
1885 (bitconvert (memop_frag addr:$src2)))))],
1886 IIC_SSE_UNPCK>, EVEX_4V;
1887}
1888defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
1889 VR512, memopv16i32, i512mem>, EVEX_V512,
1890 EVEX_CD8<32, CD8VF>;
1891defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
1892 VR512, memopv8i64, i512mem>, EVEX_V512,
1893 VEX_W, EVEX_CD8<64, CD8VF>;
1894defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
1895 VR512, memopv16i32, i512mem>, EVEX_V512,
1896 EVEX_CD8<32, CD8VF>;
1897defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
1898 VR512, memopv8i64, i512mem>, EVEX_V512,
1899 VEX_W, EVEX_CD8<64, CD8VF>;
1900//===----------------------------------------------------------------------===//
1901// AVX-512 - PSHUFD
1902//
1903
1904multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
1905 SDNode OpNode, PatFrag mem_frag,
1906 X86MemOperand x86memop, ValueType OpVT> {
1907 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
1908 (ins RC:$src1, i8imm:$src2),
1909 !strconcat(OpcodeStr,
1910 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1911 [(set RC:$dst,
1912 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
1913 EVEX;
1914 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
1915 (ins x86memop:$src1, i8imm:$src2),
1916 !strconcat(OpcodeStr,
1917 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1918 [(set RC:$dst,
1919 (OpVT (OpNode (mem_frag addr:$src1),
1920 (i8 imm:$src2))))]>, EVEX;
1921}
1922
1923defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
1924 i512mem, v16i32>, OpSize, EVEX_V512, EVEX_CD8<32, CD8VF>;
1925
1926let ExeDomain = SSEPackedSingle in
1927defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilp,
1928 memopv16f32, i512mem, v16f32>, OpSize, TA, EVEX_V512,
1929 EVEX_CD8<32, CD8VF>;
1930let ExeDomain = SSEPackedDouble in
1931defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilp,
1932 memopv8f64, i512mem, v8f64>, OpSize, TA, EVEX_V512,
1933 VEX_W, EVEX_CD8<32, CD8VF>;
1934
1935def : Pat<(v16i32 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
1936 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1937def : Pat<(v8i64 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
1938 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1939
1940//===----------------------------------------------------------------------===//
1941// AVX-512 Logical Instructions
1942//===----------------------------------------------------------------------===//
1943
1944defm VPANDDZ : avx512_binop_rm<0xDB, "vpandd", and, v16i32, VR512, memopv16i32,
1945 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
1946 EVEX_V512, EVEX_CD8<32, CD8VF>;
1947defm VPANDQZ : avx512_binop_rm<0xDB, "vpandq", and, v8i64, VR512, memopv8i64,
1948 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
1949 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1950defm VPORDZ : avx512_binop_rm<0xEB, "vpord", or, v16i32, VR512, memopv16i32,
1951 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
1952 EVEX_V512, EVEX_CD8<32, CD8VF>;
1953defm VPORQZ : avx512_binop_rm<0xEB, "vporq", or, v8i64, VR512, memopv8i64,
1954 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
1955 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1956defm VPXORDZ : avx512_binop_rm<0xEF, "vpxord", xor, v16i32, VR512, memopv16i32,
1957 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
1958 EVEX_V512, EVEX_CD8<32, CD8VF>;
1959defm VPXORQZ : avx512_binop_rm<0xEF, "vpxorq", xor, v8i64, VR512, memopv8i64,
1960 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
1961 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1962defm VPANDNDZ : avx512_binop_rm<0xDF, "vpandnd", X86andnp, v16i32, VR512,
1963 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1964 SSE_BIT_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1965defm VPANDNQZ : avx512_binop_rm<0xDF, "vpandnq", X86andnp, v8i64, VR512, memopv8i64,
1966 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 0>,
1967 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1968
1969//===----------------------------------------------------------------------===//
1970// AVX-512 FP arithmetic
1971//===----------------------------------------------------------------------===//
1972
1973multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
1974 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00001975 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001976 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
1977 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00001978 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001979 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
1980 EVEX_CD8<64, CD8VT1>;
1981}
1982
1983let isCommutable = 1 in {
1984defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
1985defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
1986defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
1987defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
1988}
1989let isCommutable = 0 in {
1990defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
1991defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
1992}
1993
1994multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1995 RegisterClass RC, ValueType vt,
1996 X86MemOperand x86memop, PatFrag mem_frag,
1997 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
1998 string BrdcstStr,
1999 Domain d, OpndItins itins, bit commutable> {
2000 let isCommutable = commutable in
2001 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
2002 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2003 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002004 EVEX_4V, TB;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005 let mayLoad = 1 in {
2006 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
2007 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2008 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002009 itins.rm, d>, EVEX_4V, TB;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002010 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2011 (ins RC:$src1, x86scalar_mop:$src2),
2012 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
2013 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2014 [(set RC:$dst, (OpNode RC:$src1,
2015 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002016 itins.rm, d>, EVEX_4V, EVEX_B, TB;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002017 }
2018}
2019
2020defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VR512, v16f32, f512mem,
2021 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2022 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
2023
2024defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VR512, v8f64, f512mem,
2025 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2026 SSE_ALU_ITINS_P.d, 1>,
2027 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
2028
2029defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VR512, v16f32, f512mem,
2030 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2031 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
2032defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VR512, v8f64, f512mem,
2033 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2034 SSE_ALU_ITINS_P.d, 1>,
2035 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
2036
2037defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VR512, v16f32, f512mem,
2038 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2039 SSE_ALU_ITINS_P.s, 1>,
2040 EVEX_V512, EVEX_CD8<32, CD8VF>;
2041defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VR512, v16f32, f512mem,
2042 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2043 SSE_ALU_ITINS_P.s, 1>,
2044 EVEX_V512, EVEX_CD8<32, CD8VF>;
2045
2046defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VR512, v8f64, f512mem,
2047 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2048 SSE_ALU_ITINS_P.d, 1>,
2049 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
2050defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VR512, v8f64, f512mem,
2051 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2052 SSE_ALU_ITINS_P.d, 1>,
2053 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
2054
2055defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VR512, v16f32, f512mem,
2056 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2057 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
2058defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VR512, v16f32, f512mem,
2059 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2060 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
2061
2062defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VR512, v8f64, f512mem,
2063 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2064 SSE_ALU_ITINS_P.d, 0>,
2065 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
2066defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VR512, v8f64, f512mem,
2067 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2068 SSE_ALU_ITINS_P.d, 0>,
2069 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
2070
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002071def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
2072 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2073 (i16 -1), FROUND_CURRENT)),
2074 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
2075
2076def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
2077 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2078 (i8 -1), FROUND_CURRENT)),
2079 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
2080
2081def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
2082 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2083 (i16 -1), FROUND_CURRENT)),
2084 (VMINPSZrr VR512:$src1, VR512:$src2)>;
2085
2086def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
2087 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2088 (i8 -1), FROUND_CURRENT)),
2089 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002090//===----------------------------------------------------------------------===//
2091// AVX-512 VPTESTM instructions
2092//===----------------------------------------------------------------------===//
2093
2094multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2095 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
2096 SDNode OpNode, ValueType vt> {
2097 def rr : AVX5128I<opc, MRMSrcReg,
2098 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
2099 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2100 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))]>, EVEX_4V;
2101 def rm : AVX5128I<opc, MRMSrcMem,
2102 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
2103 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2104 [(set KRC:$dst, (OpNode (vt RC:$src1),
2105 (bitconvert (memop_frag addr:$src2))))]>, EVEX_4V;
2106}
2107
2108defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
2109 memopv16i32, X86testm, v16i32>, EVEX_V512,
2110 EVEX_CD8<32, CD8VF>;
2111defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
2112 memopv8i64, X86testm, v8i64>, EVEX_V512, VEX_W,
2113 EVEX_CD8<64, CD8VF>;
2114
2115//===----------------------------------------------------------------------===//
2116// AVX-512 Shift instructions
2117//===----------------------------------------------------------------------===//
2118multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
2119 string OpcodeStr, SDNode OpNode, RegisterClass RC,
2120 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
2121 RegisterClass KRC> {
2122 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002123 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002124 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00002125 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002126 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2127 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002128 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002129 !strconcat(OpcodeStr,
2130 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2131 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2132 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002133 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002134 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2135 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00002136 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002137 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002138 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002139 !strconcat(OpcodeStr,
2140 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2141 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2142}
2143
2144multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2145 RegisterClass RC, ValueType vt, ValueType SrcVT,
2146 PatFrag bc_frag, RegisterClass KRC> {
2147 // src2 is always 128-bit
2148 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2149 (ins RC:$src1, VR128X:$src2),
2150 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2151 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
2152 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2153 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2154 (ins KRC:$mask, RC:$src1, VR128X:$src2),
2155 !strconcat(OpcodeStr,
2156 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2157 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2158 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2159 (ins RC:$src1, i128mem:$src2),
2160 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2161 [(set RC:$dst, (vt (OpNode RC:$src1,
2162 (bc_frag (memopv2i64 addr:$src2)))))],
2163 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
2164 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2165 (ins KRC:$mask, RC:$src1, i128mem:$src2),
2166 !strconcat(OpcodeStr,
2167 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2168 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2169}
2170
2171defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
2172 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2173 EVEX_V512, EVEX_CD8<32, CD8VF>;
2174defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
2175 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2176 EVEX_CD8<32, CD8VQ>;
2177
2178defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
2179 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2180 EVEX_CD8<64, CD8VF>, VEX_W;
2181defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
2182 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2183 EVEX_CD8<64, CD8VQ>, VEX_W;
2184
2185defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
2186 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
2187 EVEX_CD8<32, CD8VF>;
2188defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
2189 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2190 EVEX_CD8<32, CD8VQ>;
2191
2192defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
2193 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2194 EVEX_CD8<64, CD8VF>, VEX_W;
2195defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
2196 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2197 EVEX_CD8<64, CD8VQ>, VEX_W;
2198
2199defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
2200 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2201 EVEX_V512, EVEX_CD8<32, CD8VF>;
2202defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
2203 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2204 EVEX_CD8<32, CD8VQ>;
2205
2206defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
2207 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2208 EVEX_CD8<64, CD8VF>, VEX_W;
2209defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
2210 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2211 EVEX_CD8<64, CD8VQ>, VEX_W;
2212
2213//===-------------------------------------------------------------------===//
2214// Variable Bit Shifts
2215//===-------------------------------------------------------------------===//
2216multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
2217 RegisterClass RC, ValueType vt,
2218 X86MemOperand x86memop, PatFrag mem_frag> {
2219 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
2220 (ins RC:$src1, RC:$src2),
2221 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2222 [(set RC:$dst,
2223 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
2224 EVEX_4V;
2225 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
2226 (ins RC:$src1, x86memop:$src2),
2227 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2228 [(set RC:$dst,
2229 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
2230 EVEX_4V;
2231}
2232
2233defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
2234 i512mem, memopv16i32>, EVEX_V512,
2235 EVEX_CD8<32, CD8VF>;
2236defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
2237 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2238 EVEX_CD8<64, CD8VF>;
2239defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
2240 i512mem, memopv16i32>, EVEX_V512,
2241 EVEX_CD8<32, CD8VF>;
2242defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
2243 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2244 EVEX_CD8<64, CD8VF>;
2245defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
2246 i512mem, memopv16i32>, EVEX_V512,
2247 EVEX_CD8<32, CD8VF>;
2248defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
2249 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2250 EVEX_CD8<64, CD8VF>;
2251
2252//===----------------------------------------------------------------------===//
2253// AVX-512 - MOVDDUP
2254//===----------------------------------------------------------------------===//
2255
2256multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
2257 X86MemOperand x86memop, PatFrag memop_frag> {
2258def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
2259 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2260 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
2261def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
2262 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2263 [(set RC:$dst,
2264 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
2265}
2266
2267defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
2268 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
2269def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
2270 (VMOVDDUPZrm addr:$src)>;
2271
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002272//===---------------------------------------------------------------------===//
2273// Replicate Single FP - MOVSHDUP and MOVSLDUP
2274//===---------------------------------------------------------------------===//
2275multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
2276 ValueType vt, RegisterClass RC, PatFrag mem_frag,
2277 X86MemOperand x86memop> {
2278 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
2279 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2280 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
2281 let mayLoad = 1 in
2282 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
2283 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2284 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
2285}
2286
2287defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
2288 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2289 EVEX_CD8<32, CD8VF>;
2290defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
2291 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2292 EVEX_CD8<32, CD8VF>;
2293
2294def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
2295def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
2296 (VMOVSHDUPZrm addr:$src)>;
2297def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
2298def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
2299 (VMOVSLDUPZrm addr:$src)>;
2300
2301//===----------------------------------------------------------------------===//
2302// Move Low to High and High to Low packed FP Instructions
2303//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002304def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
2305 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002306 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002307 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
2308 IIC_SSE_MOV_LH>, EVEX_4V;
2309def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
2310 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002311 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002312 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
2313 IIC_SSE_MOV_LH>, EVEX_4V;
2314
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002315let Predicates = [HasAVX512] in {
2316 // MOVLHPS patterns
2317 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2318 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
2319 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2320 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002321
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002322 // MOVHLPS patterns
2323 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
2324 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
2325}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002326
2327//===----------------------------------------------------------------------===//
2328// FMA - Fused Multiply Operations
2329//
2330let Constraints = "$src1 = $dst" in {
2331multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr,
2332 RegisterClass RC, X86MemOperand x86memop,
2333 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2334 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2335 def r: AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2336 (ins RC:$src1, RC:$src2, RC:$src3),
2337 !strconcat(OpcodeStr,"\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2338 [(set RC:$dst, (OpVT(OpNode RC:$src1, RC:$src2, RC:$src3)))]>;
2339
2340 let mayLoad = 1 in
2341 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2342 (ins RC:$src1, RC:$src2, x86memop:$src3),
2343 !strconcat(OpcodeStr, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2344 [(set RC:$dst, (OpVT (OpNode RC:$src1, RC:$src2,
2345 (mem_frag addr:$src3))))]>;
2346 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2347 (ins RC:$src1, RC:$src2, x86scalar_mop:$src3),
2348 !strconcat(OpcodeStr, "\t{${src3}", BrdcstStr,
2349 ", $src2, $dst|$dst, $src2, ${src3}", BrdcstStr, "}"),
2350 [(set RC:$dst, (OpNode RC:$src1, RC:$src2,
2351 (OpVT (X86VBroadcast (scalar_mfrag addr:$src3)))))]>, EVEX_B;
2352}
2353} // Constraints = "$src1 = $dst"
2354
2355let ExeDomain = SSEPackedSingle in {
2356 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", VR512, f512mem,
2357 memopv16f32, f32mem, loadf32, "{1to16}",
2358 X86Fmadd, v16f32>, EVEX_V512,
2359 EVEX_CD8<32, CD8VF>;
2360 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", VR512, f512mem,
2361 memopv16f32, f32mem, loadf32, "{1to16}",
2362 X86Fmsub, v16f32>, EVEX_V512,
2363 EVEX_CD8<32, CD8VF>;
2364 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", VR512, f512mem,
2365 memopv16f32, f32mem, loadf32, "{1to16}",
2366 X86Fmaddsub, v16f32>,
2367 EVEX_V512, EVEX_CD8<32, CD8VF>;
2368 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", VR512, f512mem,
2369 memopv16f32, f32mem, loadf32, "{1to16}",
2370 X86Fmsubadd, v16f32>,
2371 EVEX_V512, EVEX_CD8<32, CD8VF>;
2372 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", VR512, f512mem,
2373 memopv16f32, f32mem, loadf32, "{1to16}",
2374 X86Fnmadd, v16f32>, EVEX_V512,
2375 EVEX_CD8<32, CD8VF>;
2376 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", VR512, f512mem,
2377 memopv16f32, f32mem, loadf32, "{1to16}",
2378 X86Fnmsub, v16f32>, EVEX_V512,
2379 EVEX_CD8<32, CD8VF>;
2380}
2381let ExeDomain = SSEPackedDouble in {
2382 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", VR512, f512mem,
2383 memopv8f64, f64mem, loadf64, "{1to8}",
2384 X86Fmadd, v8f64>, EVEX_V512,
2385 VEX_W, EVEX_CD8<64, CD8VF>;
2386 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", VR512, f512mem,
2387 memopv8f64, f64mem, loadf64, "{1to8}",
2388 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2389 EVEX_CD8<64, CD8VF>;
2390 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", VR512, f512mem,
2391 memopv8f64, f64mem, loadf64, "{1to8}",
2392 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2393 EVEX_CD8<64, CD8VF>;
2394 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", VR512, f512mem,
2395 memopv8f64, f64mem, loadf64, "{1to8}",
2396 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2397 EVEX_CD8<64, CD8VF>;
2398 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", VR512, f512mem,
2399 memopv8f64, f64mem, loadf64, "{1to8}",
2400 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2401 EVEX_CD8<64, CD8VF>;
2402 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", VR512, f512mem,
2403 memopv8f64, f64mem, loadf64, "{1to8}",
2404 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2405 EVEX_CD8<64, CD8VF>;
2406}
2407
2408let Constraints = "$src1 = $dst" in {
2409multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr,
2410 RegisterClass RC, X86MemOperand x86memop,
2411 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2412 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2413 let mayLoad = 1 in
2414 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2415 (ins RC:$src1, RC:$src3, x86memop:$src2),
2416 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
2417 [(set RC:$dst, (OpVT (OpNode RC:$src1, (mem_frag addr:$src2), RC:$src3)))]>;
2418 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2419 (ins RC:$src1, RC:$src3, x86scalar_mop:$src2),
2420 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
2421 ", $src3, $dst|$dst, $src3, ${src2}", BrdcstStr, "}"),
2422 [(set RC:$dst, (OpNode RC:$src1,
2423 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2))), RC:$src3))]>, EVEX_B;
2424}
2425} // Constraints = "$src1 = $dst"
2426
2427
2428let ExeDomain = SSEPackedSingle in {
2429 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", VR512, f512mem,
2430 memopv16f32, f32mem, loadf32, "{1to16}",
2431 X86Fmadd, v16f32>, EVEX_V512,
2432 EVEX_CD8<32, CD8VF>;
2433 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", VR512, f512mem,
2434 memopv16f32, f32mem, loadf32, "{1to16}",
2435 X86Fmsub, v16f32>, EVEX_V512,
2436 EVEX_CD8<32, CD8VF>;
2437 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", VR512, f512mem,
2438 memopv16f32, f32mem, loadf32, "{1to16}",
2439 X86Fmaddsub, v16f32>,
2440 EVEX_V512, EVEX_CD8<32, CD8VF>;
2441 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", VR512, f512mem,
2442 memopv16f32, f32mem, loadf32, "{1to16}",
2443 X86Fmsubadd, v16f32>,
2444 EVEX_V512, EVEX_CD8<32, CD8VF>;
2445 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", VR512, f512mem,
2446 memopv16f32, f32mem, loadf32, "{1to16}",
2447 X86Fnmadd, v16f32>, EVEX_V512,
2448 EVEX_CD8<32, CD8VF>;
2449 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", VR512, f512mem,
2450 memopv16f32, f32mem, loadf32, "{1to16}",
2451 X86Fnmsub, v16f32>, EVEX_V512,
2452 EVEX_CD8<32, CD8VF>;
2453}
2454let ExeDomain = SSEPackedDouble in {
2455 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", VR512, f512mem,
2456 memopv8f64, f64mem, loadf64, "{1to8}",
2457 X86Fmadd, v8f64>, EVEX_V512,
2458 VEX_W, EVEX_CD8<64, CD8VF>;
2459 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", VR512, f512mem,
2460 memopv8f64, f64mem, loadf64, "{1to8}",
2461 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2462 EVEX_CD8<64, CD8VF>;
2463 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", VR512, f512mem,
2464 memopv8f64, f64mem, loadf64, "{1to8}",
2465 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2466 EVEX_CD8<64, CD8VF>;
2467 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", VR512, f512mem,
2468 memopv8f64, f64mem, loadf64, "{1to8}",
2469 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2470 EVEX_CD8<64, CD8VF>;
2471 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", VR512, f512mem,
2472 memopv8f64, f64mem, loadf64, "{1to8}",
2473 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2474 EVEX_CD8<64, CD8VF>;
2475 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", VR512, f512mem,
2476 memopv8f64, f64mem, loadf64, "{1to8}",
2477 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2478 EVEX_CD8<64, CD8VF>;
2479}
2480
2481// Scalar FMA
2482let Constraints = "$src1 = $dst" in {
2483multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2484 RegisterClass RC, ValueType OpVT,
2485 X86MemOperand x86memop, Operand memop,
2486 PatFrag mem_frag> {
2487 let isCommutable = 1 in
2488 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2489 (ins RC:$src1, RC:$src2, RC:$src3),
2490 !strconcat(OpcodeStr,
2491 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2492 [(set RC:$dst,
2493 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
2494 let mayLoad = 1 in
2495 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2496 (ins RC:$src1, RC:$src2, f128mem:$src3),
2497 !strconcat(OpcodeStr,
2498 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2499 [(set RC:$dst,
2500 (OpVT (OpNode RC:$src2, RC:$src1,
2501 (mem_frag addr:$src3))))]>;
2502}
2503
2504} // Constraints = "$src1 = $dst"
2505
Elena Demikhovskycf088092013-12-11 14:31:04 +00002506defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002507 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002508defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002509 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002510defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002511 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002512defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002513 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002514defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002515 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002516defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002517 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002518defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002519 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002520defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002521 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
2522
2523//===----------------------------------------------------------------------===//
2524// AVX-512 Scalar convert from sign integer to float/double
2525//===----------------------------------------------------------------------===//
2526
2527multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2528 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002529let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002530 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002531 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
2532 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002533 let mayLoad = 1 in
2534 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
2535 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002536 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
2537 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002538} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002539}
Andrew Trick15a47742013-10-09 05:11:10 +00002540let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002541defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002542 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002543defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002544 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002545defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002546 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002547defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002548 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2549
2550def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
2551 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2552def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002553 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002554def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
2555 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2556def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002557 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002558
2559def : Pat<(f32 (sint_to_fp GR32:$src)),
2560 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2561def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002562 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002563def : Pat<(f64 (sint_to_fp GR32:$src)),
2564 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2565def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002566 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
2567
Elena Demikhovskycf088092013-12-11 14:31:04 +00002568defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002569 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002570defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002571 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002572defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002573 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002574defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002575 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2576
2577def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
2578 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2579def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
2580 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2581def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
2582 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2583def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
2584 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2585
2586def : Pat<(f32 (uint_to_fp GR32:$src)),
2587 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2588def : Pat<(f32 (uint_to_fp GR64:$src)),
2589 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
2590def : Pat<(f64 (uint_to_fp GR32:$src)),
2591 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2592def : Pat<(f64 (uint_to_fp GR64:$src)),
2593 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00002594}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002595
2596//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002597// AVX-512 Scalar convert from float/double to integer
2598//===----------------------------------------------------------------------===//
2599multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2600 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
2601 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002602let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002603 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
2604 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002605 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
2606 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002607 let mayLoad = 1 in
2608 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002609 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
2610 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002611} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002612}
2613let Predicates = [HasAVX512] in {
2614// Convert float/double to signed/unsigned int 32/64
2615defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002616 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002617 XS, EVEX_CD8<32, CD8VT1>;
2618defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002619 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002620 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
2621defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002622 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002623 XS, EVEX_CD8<32, CD8VT1>;
2624defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2625 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002626 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002627 EVEX_CD8<32, CD8VT1>;
2628defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002629 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002630 XD, EVEX_CD8<64, CD8VT1>;
2631defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002632 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002633 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2634defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002635 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002636 XD, EVEX_CD8<64, CD8VT1>;
2637defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2638 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002639 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002640 EVEX_CD8<64, CD8VT1>;
2641
Craig Topper9dd48c82014-01-02 17:28:14 +00002642let isCodeGenOnly = 1 in {
2643 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2644 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
2645 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2646 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2647 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
2648 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2649 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2650 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
2651 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2652 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2653 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
2654 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002655
Craig Topper9dd48c82014-01-02 17:28:14 +00002656 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2657 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
2658 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2659 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2660 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
2661 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2662 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2663 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
2664 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2665 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2666 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
2667 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
2668} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002669
2670// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00002671let isCodeGenOnly = 1 in {
2672 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
2673 ssmem, sse_load_f32, "cvttss2si">,
2674 XS, EVEX_CD8<32, CD8VT1>;
2675 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2676 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
2677 "cvttss2si">, XS, VEX_W,
2678 EVEX_CD8<32, CD8VT1>;
2679 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
2680 sdmem, sse_load_f64, "cvttsd2si">, XD,
2681 EVEX_CD8<64, CD8VT1>;
2682 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2683 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
2684 "cvttsd2si">, XD, VEX_W,
2685 EVEX_CD8<64, CD8VT1>;
2686 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2687 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
2688 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
2689 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2690 int_x86_avx512_cvttss2usi64, ssmem,
2691 sse_load_f32, "cvttss2usi">, XS, VEX_W,
2692 EVEX_CD8<32, CD8VT1>;
2693 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2694 int_x86_avx512_cvttsd2usi,
2695 sdmem, sse_load_f64, "cvttsd2usi">, XD,
2696 EVEX_CD8<64, CD8VT1>;
2697 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2698 int_x86_avx512_cvttsd2usi64, sdmem,
2699 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
2700 EVEX_CD8<64, CD8VT1>;
2701} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002702
2703multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2704 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
2705 string asm> {
2706 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
2707 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2708 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
2709 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
2710 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2711 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
2712}
2713
2714defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002715 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002716 EVEX_CD8<32, CD8VT1>;
2717defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002718 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002719 EVEX_CD8<32, CD8VT1>;
2720defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002721 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002722 EVEX_CD8<32, CD8VT1>;
2723defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002724 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002725 EVEX_CD8<32, CD8VT1>;
2726defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002727 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002728 EVEX_CD8<64, CD8VT1>;
2729defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002730 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002731 EVEX_CD8<64, CD8VT1>;
2732defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002733 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002734 EVEX_CD8<64, CD8VT1>;
2735defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002736 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002737 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002738} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002739//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002740// AVX-512 Convert form float to double and back
2741//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002742let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002743def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
2744 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002745 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002746 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
2747let mayLoad = 1 in
2748def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
2749 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002750 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002751 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
2752 EVEX_CD8<32, CD8VT1>;
2753
2754// Convert scalar double to scalar single
2755def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
2756 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002757 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002758 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
2759let mayLoad = 1 in
2760def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
2761 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002762 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002763 []>, EVEX_4V, VEX_LIG, VEX_W,
2764 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
2765}
2766
2767def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
2768 Requires<[HasAVX512]>;
2769def : Pat<(fextend (loadf32 addr:$src)),
2770 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
2771
2772def : Pat<(extloadf32 addr:$src),
2773 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
2774 Requires<[HasAVX512, OptForSize]>;
2775
2776def : Pat<(extloadf32 addr:$src),
2777 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
2778 Requires<[HasAVX512, OptForSpeed]>;
2779
2780def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
2781 Requires<[HasAVX512]>;
2782
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002783multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002784 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
2785 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
2786 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002787let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002788 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
2789 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2790 [(set DstRC:$dst,
2791 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002792 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
2793 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
2794 [], d>, EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002795 let mayLoad = 1 in
2796 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
2797 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2798 [(set DstRC:$dst,
2799 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002800} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002801}
2802
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002803multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002804 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
2805 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
2806 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002807let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002808 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
2809 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2810 [(set DstRC:$dst,
2811 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
2812 let mayLoad = 1 in
2813 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
2814 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2815 [(set DstRC:$dst,
2816 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002817} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002818}
2819
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002820defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002821 memopv8f64, f512mem, v8f32, v8f64,
2822 SSEPackedSingle>, EVEX_V512, VEX_W, OpSize,
2823 EVEX_CD8<64, CD8VF>;
2824
2825defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
2826 memopv4f64, f256mem, v8f64, v8f32,
2827 SSEPackedDouble>, EVEX_V512, EVEX_CD8<32, CD8VH>;
2828def : Pat<(v8f64 (extloadv8f32 addr:$src)),
2829 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00002830
2831def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
2832 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
2833 (VCVTPD2PSZrr VR512:$src)>;
2834
2835def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
2836 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
2837 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002838
2839//===----------------------------------------------------------------------===//
2840// AVX-512 Vector convert from sign integer to float/double
2841//===----------------------------------------------------------------------===//
2842
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002843defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002844 memopv8i64, i512mem, v16f32, v16i32,
2845 SSEPackedSingle>, EVEX_V512, EVEX_CD8<32, CD8VF>;
2846
2847defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
2848 memopv4i64, i256mem, v8f64, v8i32,
2849 SSEPackedDouble>, EVEX_V512, XS,
2850 EVEX_CD8<32, CD8VH>;
2851
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002852defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002853 memopv16f32, f512mem, v16i32, v16f32,
2854 SSEPackedSingle>, EVEX_V512, XS,
2855 EVEX_CD8<32, CD8VF>;
2856
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002857defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002858 memopv8f64, f512mem, v8i32, v8f64,
2859 SSEPackedDouble>, EVEX_V512, OpSize, VEX_W,
2860 EVEX_CD8<64, CD8VF>;
2861
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002862defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002863 memopv16f32, f512mem, v16i32, v16f32,
2864 SSEPackedSingle>, EVEX_V512,
2865 EVEX_CD8<32, CD8VF>;
2866
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002867// cvttps2udq (src, 0, mask-all-ones, sae-current)
2868def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
2869 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
2870 (VCVTTPS2UDQZrr VR512:$src)>;
2871
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002872defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002873 memopv8f64, f512mem, v8i32, v8f64,
2874 SSEPackedDouble>, EVEX_V512, VEX_W,
2875 EVEX_CD8<64, CD8VF>;
2876
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002877// cvttpd2udq (src, 0, mask-all-ones, sae-current)
2878def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
2879 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
2880 (VCVTTPD2UDQZrr VR512:$src)>;
2881
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002882defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
2883 memopv4i64, f256mem, v8f64, v8i32,
2884 SSEPackedDouble>, EVEX_V512, XS,
2885 EVEX_CD8<32, CD8VH>;
2886
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002887defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002888 memopv16i32, f512mem, v16f32, v16i32,
2889 SSEPackedSingle>, EVEX_V512, XD,
2890 EVEX_CD8<32, CD8VF>;
2891
2892def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
2893 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
2894 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
2895
2896
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002897def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002898 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002899 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002900def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
2901 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2902 (VCVTDQ2PDZrr VR256X:$src)>;
2903def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
2904 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
2905 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
2906def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
2907 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2908 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002909
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002910multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
2911 RegisterClass DstRC, PatFrag mem_frag,
2912 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002913let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002914 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
2915 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2916 [], d>, EVEX;
2917 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
2918 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
2919 [], d>, EVEX, EVEX_B;
2920 let mayLoad = 1 in
2921 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
2922 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2923 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002924} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002925}
2926
2927defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
2928 memopv16f32, f512mem, SSEPackedSingle>, OpSize,
2929 EVEX_V512, EVEX_CD8<32, CD8VF>;
2930defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
2931 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
2932 EVEX_V512, EVEX_CD8<64, CD8VF>;
2933
2934def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
2935 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
2936 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
2937
2938def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
2939 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
2940 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
2941
2942defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
2943 memopv16f32, f512mem, SSEPackedSingle>,
2944 EVEX_V512, EVEX_CD8<32, CD8VF>;
2945defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
2946 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
2947 EVEX_V512, EVEX_CD8<64, CD8VF>;
2948
2949def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
2950 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
2951 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
2952
2953def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
2954 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
2955 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002956
2957let Predicates = [HasAVX512] in {
2958 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
2959 (VCVTPD2PSZrm addr:$src)>;
2960 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
2961 (VCVTPS2PDZrm addr:$src)>;
2962}
2963
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00002964//===----------------------------------------------------------------------===//
2965// Half precision conversion instructions
2966//===----------------------------------------------------------------------===//
2967multiclass avx512_f16c_ph2ps<RegisterClass destRC, RegisterClass srcRC,
2968 X86MemOperand x86memop, Intrinsic Int> {
2969 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
2970 "vcvtph2ps\t{$src, $dst|$dst, $src}",
2971 [(set destRC:$dst, (Int srcRC:$src))]>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002972 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00002973 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
2974 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
2975}
2976
2977multiclass avx512_f16c_ps2ph<RegisterClass destRC, RegisterClass srcRC,
2978 X86MemOperand x86memop, Intrinsic Int> {
2979 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
2980 (ins srcRC:$src1, i32i8imm:$src2),
2981 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2982 [(set destRC:$dst, (Int srcRC:$src1, imm:$src2))]>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002983 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00002984 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
2985 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
2986 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
2987}
2988
2989defm VCVTPH2PSZ : avx512_f16c_ph2ps<VR512, VR256X, f256mem,
2990 int_x86_avx512_vcvtph2ps_512>, EVEX_V512,
2991 EVEX_CD8<32, CD8VH>;
2992defm VCVTPS2PHZ : avx512_f16c_ps2ph<VR256X, VR512, f256mem,
2993 int_x86_avx512_vcvtps2ph_512>, EVEX_V512,
2994 EVEX_CD8<32, CD8VH>;
2995
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002996let Defs = [EFLAGS], Predicates = [HasAVX512] in {
2997 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002998 "ucomiss">, TB, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002999 EVEX_CD8<32, CD8VT1>;
3000 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003001 "ucomisd">, TB, OpSize, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003002 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3003 let Pattern = []<dag> in {
3004 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003005 "comiss">, TB, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003006 EVEX_CD8<32, CD8VT1>;
3007 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003008 "comisd">, TB, OpSize, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003009 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3010 }
Craig Topper9dd48c82014-01-02 17:28:14 +00003011 let isCodeGenOnly = 1 in {
3012 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
3013 load, "ucomiss">, TB, EVEX, VEX_LIG,
3014 EVEX_CD8<32, CD8VT1>;
3015 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
3016 load, "ucomisd">, TB, OpSize, EVEX,
3017 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003018
Craig Topper9dd48c82014-01-02 17:28:14 +00003019 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
3020 load, "comiss">, TB, EVEX, VEX_LIG,
3021 EVEX_CD8<32, CD8VT1>;
3022 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
3023 load, "comisd">, TB, OpSize, EVEX,
3024 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3025 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003026}
3027
3028/// avx512_unop_p - AVX-512 unops in packed form.
3029multiclass avx512_fp_unop_p<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3030 def PSZr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3031 !strconcat(OpcodeStr,
3032 "ps\t{$src, $dst|$dst, $src}"),
3033 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))]>,
3034 EVEX, EVEX_V512;
3035 def PSZm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins f256mem:$src),
3036 !strconcat(OpcodeStr,
3037 "ps\t{$src, $dst|$dst, $src}"),
3038 [(set VR512:$dst, (OpNode (memopv16f32 addr:$src)))]>,
3039 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
3040 def PDZr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3041 !strconcat(OpcodeStr,
3042 "pd\t{$src, $dst|$dst, $src}"),
3043 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))]>,
3044 EVEX, EVEX_V512, VEX_W;
3045 def PDZm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3046 !strconcat(OpcodeStr,
3047 "pd\t{$src, $dst|$dst, $src}"),
3048 [(set VR512:$dst, (OpNode (memopv16f32 addr:$src)))]>,
3049 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3050}
3051
3052/// avx512_fp_unop_p_int - AVX-512 intrinsics unops in packed forms.
3053multiclass avx512_fp_unop_p_int<bits<8> opc, string OpcodeStr,
3054 Intrinsic V16F32Int, Intrinsic V8F64Int> {
Craig Topper9dd48c82014-01-02 17:28:14 +00003055let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003056 def PSZr_Int : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3057 !strconcat(OpcodeStr,
3058 "ps\t{$src, $dst|$dst, $src}"),
3059 [(set VR512:$dst, (V16F32Int VR512:$src))]>,
3060 EVEX, EVEX_V512;
3061 def PSZm_Int : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3062 !strconcat(OpcodeStr,
3063 "ps\t{$src, $dst|$dst, $src}"),
3064 [(set VR512:$dst,
3065 (V16F32Int (memopv16f32 addr:$src)))]>, EVEX,
3066 EVEX_V512, EVEX_CD8<32, CD8VF>;
3067 def PDZr_Int : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3068 !strconcat(OpcodeStr,
3069 "pd\t{$src, $dst|$dst, $src}"),
3070 [(set VR512:$dst, (V8F64Int VR512:$src))]>,
3071 EVEX, EVEX_V512, VEX_W;
3072 def PDZm_Int : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3073 !strconcat(OpcodeStr,
3074 "pd\t{$src, $dst|$dst, $src}"),
3075 [(set VR512:$dst,
3076 (V8F64Int (memopv8f64 addr:$src)))]>,
3077 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003078} // isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003079}
3080
3081/// avx512_fp_unop_s - AVX-512 unops in scalar form.
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003082multiclass avx512_fp_unop_s<bits<8> opc, string OpcodeStr> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003083 let hasSideEffects = 0 in {
3084 def SSZr : AVX5128I<opc, MRMSrcReg, (outs FR32X:$dst),
3085 (ins FR32X:$src1, FR32X:$src2),
3086 !strconcat(OpcodeStr,
3087 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3088 []>, EVEX_4V;
3089 let mayLoad = 1 in {
3090 def SSZm : AVX5128I<opc, MRMSrcMem, (outs FR32X:$dst),
3091 (ins FR32X:$src1, f32mem:$src2),
3092 !strconcat(OpcodeStr,
3093 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3094 []>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003095 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003096 def SSZm_Int : AVX5128I<opc, MRMSrcMem, (outs VR128X:$dst),
3097 (ins VR128X:$src1, ssmem:$src2),
3098 !strconcat(OpcodeStr,
3099 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003100 []>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003101 }
3102 def SDZr : AVX5128I<opc, MRMSrcReg, (outs FR64X:$dst),
3103 (ins FR64X:$src1, FR64X:$src2),
3104 !strconcat(OpcodeStr,
3105 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
3106 EVEX_4V, VEX_W;
3107 let mayLoad = 1 in {
3108 def SDZm : AVX5128I<opc, MRMSrcMem, (outs FR64X:$dst),
3109 (ins FR64X:$src1, f64mem:$src2),
3110 !strconcat(OpcodeStr,
3111 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003112 EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003113 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003114 def SDZm_Int : AVX5128I<opc, MRMSrcMem, (outs VR128X:$dst),
3115 (ins VR128X:$src1, sdmem:$src2),
3116 !strconcat(OpcodeStr,
3117 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003118 []>, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003119 }
3120}
3121}
3122
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003123defm VRCP14 : avx512_fp_unop_s<0x4D, "vrcp14">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003124 avx512_fp_unop_p<0x4C, "vrcp14", X86frcp>,
3125 avx512_fp_unop_p_int<0x4C, "vrcp14",
3126 int_x86_avx512_rcp14_ps_512, int_x86_avx512_rcp14_pd_512>;
3127
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003128defm VRSQRT14 : avx512_fp_unop_s<0x4F, "vrsqrt14">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003129 avx512_fp_unop_p<0x4E, "vrsqrt14", X86frsqrt>,
3130 avx512_fp_unop_p_int<0x4E, "vrsqrt14",
3131 int_x86_avx512_rsqrt14_ps_512, int_x86_avx512_rsqrt14_pd_512>;
3132
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003133def : Pat<(int_x86_avx512_rsqrt14_ss VR128X:$src),
3134 (COPY_TO_REGCLASS (VRSQRT14SSZr (f32 (IMPLICIT_DEF)),
3135 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3136 VR128X)>;
3137def : Pat<(int_x86_avx512_rsqrt14_ss sse_load_f32:$src),
3138 (VRSQRT14SSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3139
3140def : Pat<(int_x86_avx512_rcp14_ss VR128X:$src),
3141 (COPY_TO_REGCLASS (VRCP14SSZr (f32 (IMPLICIT_DEF)),
3142 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3143 VR128X)>;
3144def : Pat<(int_x86_avx512_rcp14_ss sse_load_f32:$src),
3145 (VRCP14SSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3146
3147let AddedComplexity = 20, Predicates = [HasERI] in {
3148defm VRCP28 : avx512_fp_unop_s<0xCB, "vrcp28">,
3149 avx512_fp_unop_p<0xCA, "vrcp28", X86frcp>,
3150 avx512_fp_unop_p_int<0xCA, "vrcp28",
3151 int_x86_avx512_rcp28_ps_512, int_x86_avx512_rcp28_pd_512>;
3152
3153defm VRSQRT28 : avx512_fp_unop_s<0xCD, "vrsqrt28">,
3154 avx512_fp_unop_p<0xCC, "vrsqrt28", X86frsqrt>,
3155 avx512_fp_unop_p_int<0xCC, "vrsqrt28",
3156 int_x86_avx512_rsqrt28_ps_512, int_x86_avx512_rsqrt28_pd_512>;
3157}
3158
3159let Predicates = [HasERI] in {
3160 def : Pat<(int_x86_avx512_rsqrt28_ss VR128X:$src),
3161 (COPY_TO_REGCLASS (VRSQRT28SSZr (f32 (IMPLICIT_DEF)),
3162 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3163 VR128X)>;
3164 def : Pat<(int_x86_avx512_rsqrt28_ss sse_load_f32:$src),
3165 (VRSQRT28SSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3166
3167 def : Pat<(int_x86_avx512_rcp28_ss VR128X:$src),
3168 (COPY_TO_REGCLASS (VRCP28SSZr (f32 (IMPLICIT_DEF)),
3169 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3170 VR128X)>;
3171 def : Pat<(int_x86_avx512_rcp28_ss sse_load_f32:$src),
3172 (VRCP28SSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3173}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003174multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
3175 Intrinsic V16F32Int, Intrinsic V8F64Int,
3176 OpndItins itins_s, OpndItins itins_d> {
3177 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3178 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3179 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
3180 EVEX, EVEX_V512;
3181
3182 let mayLoad = 1 in
3183 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3184 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3185 [(set VR512:$dst,
3186 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
3187 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
3188
3189 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3190 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3191 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
3192 EVEX, EVEX_V512;
3193
3194 let mayLoad = 1 in
3195 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3196 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3197 [(set VR512:$dst, (OpNode
3198 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
3199 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
3200
Craig Topper9dd48c82014-01-02 17:28:14 +00003201let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003202 def PSZr_Int : AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3203 !strconcat(OpcodeStr,
3204 "ps\t{$src, $dst|$dst, $src}"),
3205 [(set VR512:$dst, (V16F32Int VR512:$src))]>,
3206 EVEX, EVEX_V512;
3207 def PSZm_Int : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3208 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
3209 [(set VR512:$dst,
3210 (V16F32Int (memopv16f32 addr:$src)))]>, EVEX,
3211 EVEX_V512, EVEX_CD8<32, CD8VF>;
3212 def PDZr_Int : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3213 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
3214 [(set VR512:$dst, (V8F64Int VR512:$src))]>,
3215 EVEX, EVEX_V512, VEX_W;
3216 def PDZm_Int : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3217 !strconcat(OpcodeStr,
3218 "pd\t{$src, $dst|$dst, $src}"),
3219 [(set VR512:$dst, (V8F64Int (memopv8f64 addr:$src)))]>,
Craig Topper9dd48c82014-01-02 17:28:14 +00003220 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3221} // isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003222}
3223
3224multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
3225 Intrinsic F32Int, Intrinsic F64Int,
3226 OpndItins itins_s, OpndItins itins_d> {
3227 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
3228 (ins FR32X:$src1, FR32X:$src2),
3229 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003230 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003231 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00003232 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003233 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3234 (ins VR128X:$src1, VR128X:$src2),
3235 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003236 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003237 [(set VR128X:$dst,
3238 (F32Int VR128X:$src1, VR128X:$src2))],
3239 itins_s.rr>, XS, EVEX_4V;
3240 let mayLoad = 1 in {
3241 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
3242 (ins FR32X:$src1, f32mem:$src2),
3243 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003244 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003245 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003246 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003247 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3248 (ins VR128X:$src1, ssmem:$src2),
3249 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003250 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003251 [(set VR128X:$dst,
3252 (F32Int VR128X:$src1, sse_load_f32:$src2))],
3253 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
3254 }
3255 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
3256 (ins FR64X:$src1, FR64X:$src2),
3257 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003258 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003259 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00003260 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003261 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3262 (ins VR128X:$src1, VR128X:$src2),
3263 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003264 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003265 [(set VR128X:$dst,
3266 (F64Int VR128X:$src1, VR128X:$src2))],
3267 itins_s.rr>, XD, EVEX_4V, VEX_W;
3268 let mayLoad = 1 in {
3269 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
3270 (ins FR64X:$src1, f64mem:$src2),
3271 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003272 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003273 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003274 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003275 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3276 (ins VR128X:$src1, sdmem:$src2),
3277 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003278 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003279 [(set VR128X:$dst,
3280 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
3281 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
3282 }
3283}
3284
3285
3286defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
3287 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
3288 SSE_SQRTSS, SSE_SQRTSD>,
3289 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
3290 int_x86_avx512_sqrt_ps_512, int_x86_avx512_sqrt_pd_512,
3291 SSE_SQRTPS, SSE_SQRTPD>;
3292
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003293let Predicates = [HasAVX512] in {
3294 def : Pat<(f32 (fsqrt FR32X:$src)),
3295 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3296 def : Pat<(f32 (fsqrt (load addr:$src))),
3297 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3298 Requires<[OptForSize]>;
3299 def : Pat<(f64 (fsqrt FR64X:$src)),
3300 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
3301 def : Pat<(f64 (fsqrt (load addr:$src))),
3302 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
3303 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003304
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003305 def : Pat<(f32 (X86frsqrt FR32X:$src)),
3306 (VRSQRT14SSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3307 def : Pat<(f32 (X86frsqrt (load addr:$src))),
3308 (VRSQRT14SSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3309 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003310
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003311 def : Pat<(f32 (X86frcp FR32X:$src)),
3312 (VRCP14SSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3313 def : Pat<(f32 (X86frcp (load addr:$src))),
3314 (VRCP14SSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3315 Requires<[OptForSize]>;
3316
3317 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
3318 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
3319 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3320 VR128X)>;
3321 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
3322 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3323
3324 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
3325 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
3326 (COPY_TO_REGCLASS VR128X:$src, FR64)),
3327 VR128X)>;
3328 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
3329 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
3330}
3331
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003332
3333multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
3334 X86MemOperand x86memop, RegisterClass RC,
3335 PatFrag mem_frag32, PatFrag mem_frag64,
3336 Intrinsic V4F32Int, Intrinsic V2F64Int,
3337 CD8VForm VForm> {
3338let ExeDomain = SSEPackedSingle in {
3339 // Intrinsic operation, reg.
3340 // Vector intrinsic operation, reg
3341 def PSr : AVX512AIi8<opcps, MRMSrcReg,
3342 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3343 !strconcat(OpcodeStr,
3344 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3345 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
3346
3347 // Vector intrinsic operation, mem
3348 def PSm : AVX512AIi8<opcps, MRMSrcMem,
3349 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3350 !strconcat(OpcodeStr,
3351 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3352 [(set RC:$dst,
3353 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
3354 EVEX_CD8<32, VForm>;
3355} // ExeDomain = SSEPackedSingle
3356
3357let ExeDomain = SSEPackedDouble in {
3358 // Vector intrinsic operation, reg
3359 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
3360 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3361 !strconcat(OpcodeStr,
3362 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3363 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
3364
3365 // Vector intrinsic operation, mem
3366 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
3367 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3368 !strconcat(OpcodeStr,
3369 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3370 [(set RC:$dst,
3371 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
3372 EVEX_CD8<64, VForm>;
3373} // ExeDomain = SSEPackedDouble
3374}
3375
3376multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3377 string OpcodeStr,
3378 Intrinsic F32Int,
3379 Intrinsic F64Int> {
3380let ExeDomain = GenericDomain in {
3381 // Operation, reg.
3382 let hasSideEffects = 0 in
3383 def SSr : AVX512AIi8<opcss, MRMSrcReg,
3384 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
3385 !strconcat(OpcodeStr,
3386 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3387 []>;
3388
3389 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003390 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003391 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
3392 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3393 !strconcat(OpcodeStr,
3394 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3395 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
3396
3397 // Intrinsic operation, mem.
3398 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
3399 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
3400 !strconcat(OpcodeStr,
3401 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3402 [(set VR128X:$dst, (F32Int VR128X:$src1,
3403 sse_load_f32:$src2, imm:$src3))]>,
3404 EVEX_CD8<32, CD8VT1>;
3405
3406 // Operation, reg.
3407 let hasSideEffects = 0 in
3408 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
3409 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
3410 !strconcat(OpcodeStr,
3411 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3412 []>, VEX_W;
3413
3414 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003415 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003416 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
3417 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3418 !strconcat(OpcodeStr,
3419 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3420 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
3421 VEX_W;
3422
3423 // Intrinsic operation, mem.
3424 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
3425 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
3426 !strconcat(OpcodeStr,
3427 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3428 [(set VR128X:$dst,
3429 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
3430 VEX_W, EVEX_CD8<64, CD8VT1>;
3431} // ExeDomain = GenericDomain
3432}
3433
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003434multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
3435 X86MemOperand x86memop, RegisterClass RC,
3436 PatFrag mem_frag, Domain d> {
3437let ExeDomain = d in {
3438 // Intrinsic operation, reg.
3439 // Vector intrinsic operation, reg
3440 def r : AVX512AIi8<opc, MRMSrcReg,
3441 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3442 !strconcat(OpcodeStr,
3443 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3444 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003445
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003446 // Vector intrinsic operation, mem
3447 def m : AVX512AIi8<opc, MRMSrcMem,
3448 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3449 !strconcat(OpcodeStr,
3450 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3451 []>, EVEX;
3452} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003453}
3454
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003455
3456defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
3457 memopv16f32, SSEPackedSingle>, EVEX_V512,
3458 EVEX_CD8<32, CD8VF>;
3459
3460def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
3461 imm:$src2, (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1),
3462 FROUND_CURRENT)),
3463 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
3464
3465
3466defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
3467 memopv8f64, SSEPackedDouble>, EVEX_V512,
3468 VEX_W, EVEX_CD8<64, CD8VF>;
3469
3470def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
3471 imm:$src2, (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1),
3472 FROUND_CURRENT)),
3473 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
3474
3475multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
3476 Operand x86memop, RegisterClass RC, Domain d> {
3477let ExeDomain = d in {
3478 def r : AVX512AIi8<opc, MRMSrcReg,
3479 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
3480 !strconcat(OpcodeStr,
3481 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3482 []>, EVEX_4V;
3483
3484 def m : AVX512AIi8<opc, MRMSrcMem,
3485 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
3486 !strconcat(OpcodeStr,
3487 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3488 []>, EVEX_4V;
3489} // ExeDomain
3490}
3491
3492defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
3493 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
3494
3495defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
3496 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
3497
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003498def : Pat<(ffloor FR32X:$src),
3499 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
3500def : Pat<(f64 (ffloor FR64X:$src)),
3501 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
3502def : Pat<(f32 (fnearbyint FR32X:$src)),
3503 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
3504def : Pat<(f64 (fnearbyint FR64X:$src)),
3505 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
3506def : Pat<(f32 (fceil FR32X:$src)),
3507 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
3508def : Pat<(f64 (fceil FR64X:$src)),
3509 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
3510def : Pat<(f32 (frint FR32X:$src)),
3511 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
3512def : Pat<(f64 (frint FR64X:$src)),
3513 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
3514def : Pat<(f32 (ftrunc FR32X:$src)),
3515 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
3516def : Pat<(f64 (ftrunc FR64X:$src)),
3517 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
3518
3519def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003520 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003521def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003522 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003523def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003524 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003525def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003526 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003527def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003528 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003529
3530def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003531 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003532def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003533 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003534def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003535 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003536def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003537 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003538def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003539 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003540
3541//-------------------------------------------------
3542// Integer truncate and extend operations
3543//-------------------------------------------------
3544
3545multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
3546 RegisterClass dstRC, RegisterClass srcRC,
3547 RegisterClass KRC, X86MemOperand x86memop> {
3548 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3549 (ins srcRC:$src),
3550 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
3551 []>, EVEX;
3552
3553 def krr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3554 (ins KRC:$mask, srcRC:$src),
3555 !strconcat(OpcodeStr,
3556 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
3557 []>, EVEX, EVEX_KZ;
3558
3559 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
3560 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3561 []>, EVEX;
3562}
3563defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
3564 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3565defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
3566 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3567defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
3568 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3569defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
3570 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3571defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
3572 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3573defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
3574 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3575defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
3576 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3577defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
3578 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3579defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
3580 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3581defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
3582 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3583defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
3584 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3585defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
3586 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3587defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
3588 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3589defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
3590 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3591defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
3592 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3593
3594def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
3595def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
3596def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
3597def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
3598def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
3599
3600def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
3601 (VPMOVDBkrr VK16WM:$mask, VR512:$src)>;
3602def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
3603 (VPMOVDWkrr VK16WM:$mask, VR512:$src)>;
3604def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
3605 (VPMOVQWkrr VK8WM:$mask, VR512:$src)>;
3606def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
3607 (VPMOVQDkrr VK8WM:$mask, VR512:$src)>;
3608
3609
3610multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass DstRC,
3611 RegisterClass SrcRC, SDNode OpNode, PatFrag mem_frag,
3612 X86MemOperand x86memop, ValueType OpVT, ValueType InVT> {
3613
3614 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
3615 (ins SrcRC:$src),
3616 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3617 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
3618 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
3619 (ins x86memop:$src),
3620 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
3621 [(set DstRC:$dst,
3622 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
3623 EVEX;
3624}
3625
3626defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VR512, VR128X, X86vzext,
3627 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3628 EVEX_CD8<8, CD8VQ>;
3629defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VR512, VR128X, X86vzext,
3630 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3631 EVEX_CD8<8, CD8VO>;
3632defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VR512, VR256X, X86vzext,
3633 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3634 EVEX_CD8<16, CD8VH>;
3635defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VR512, VR128X, X86vzext,
3636 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3637 EVEX_CD8<16, CD8VQ>;
3638defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VR512, VR256X, X86vzext,
3639 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
3640 EVEX_CD8<32, CD8VH>;
3641
3642defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VR512, VR128X, X86vsext,
3643 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3644 EVEX_CD8<8, CD8VQ>;
3645defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VR512, VR128X, X86vsext,
3646 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3647 EVEX_CD8<8, CD8VO>;
3648defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VR512, VR256X, X86vsext,
3649 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3650 EVEX_CD8<16, CD8VH>;
3651defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VR512, VR128X, X86vsext,
3652 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3653 EVEX_CD8<16, CD8VQ>;
3654defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VR512, VR256X, X86vsext,
3655 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
3656 EVEX_CD8<32, CD8VH>;
3657
3658//===----------------------------------------------------------------------===//
3659// GATHER - SCATTER Operations
3660
3661multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3662 RegisterClass RC, X86MemOperand memop> {
3663let mayLoad = 1,
3664 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
3665 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
3666 (ins RC:$src1, KRC:$mask, memop:$src2),
3667 !strconcat(OpcodeStr,
3668 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
3669 []>, EVEX, EVEX_K;
3670}
3671defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
3672 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3673defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
3674 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3675
3676defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
3677 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3678defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
3679 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3680
3681defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
3682 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3683defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
3684 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3685
3686defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
3687 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3688defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
3689 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3690
3691multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3692 RegisterClass RC, X86MemOperand memop> {
3693let mayStore = 1, Constraints = "$mask = $mask_wb" in
3694 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
3695 (ins memop:$dst, KRC:$mask, RC:$src2),
3696 !strconcat(OpcodeStr,
3697 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
3698 []>, EVEX, EVEX_K;
3699}
3700
3701defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
3702 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3703defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
3704 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3705
3706defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
3707 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3708defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
3709 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3710
3711defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
3712 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3713defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
3714 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3715
3716defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
3717 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3718defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
3719 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3720
3721//===----------------------------------------------------------------------===//
3722// VSHUFPS - VSHUFPD Operations
3723
3724multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
3725 ValueType vt, string OpcodeStr, PatFrag mem_frag,
3726 Domain d> {
3727 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
3728 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
3729 !strconcat(OpcodeStr,
3730 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3731 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
3732 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003733 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003734 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
3735 (ins RC:$src1, RC:$src2, i8imm:$src3),
3736 !strconcat(OpcodeStr,
3737 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3738 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
3739 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003740 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003741}
3742
3743defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
3744 SSEPackedSingle>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3745defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
3746 SSEPackedDouble>, OpSize, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3747
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00003748def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3749 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
3750def : Pat<(v16i32 (X86Shufp VR512:$src1,
3751 (memopv16i32 addr:$src2), (i8 imm:$imm))),
3752 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
3753
3754def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3755 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
3756def : Pat<(v8i64 (X86Shufp VR512:$src1,
3757 (memopv8i64 addr:$src2), (i8 imm:$imm))),
3758 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003759
3760multiclass avx512_alignr<string OpcodeStr, RegisterClass RC,
3761 X86MemOperand x86memop> {
3762 def rri : AVX512AIi8<0x03, MRMSrcReg, (outs RC:$dst),
3763 (ins RC:$src1, RC:$src2, i8imm:$src3),
3764 !strconcat(OpcodeStr,
3765 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3766 []>, EVEX_4V;
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003767 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003768 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs RC:$dst),
3769 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
3770 !strconcat(OpcodeStr,
3771 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3772 []>, EVEX_4V;
3773}
3774defm VALIGND : avx512_alignr<"valignd", VR512, i512mem>,
3775 EVEX_V512, EVEX_CD8<32, CD8VF>;
3776defm VALIGNQ : avx512_alignr<"valignq", VR512, i512mem>,
3777 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3778
3779def : Pat<(v16f32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3780 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
3781def : Pat<(v8f64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3782 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
3783def : Pat<(v16i32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3784 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
3785def : Pat<(v8i64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3786 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
3787
3788multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, RegisterClass RC,
3789 X86MemOperand x86memop> {
3790 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3791 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
3792 EVEX;
3793 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
3794 (ins x86memop:$src),
3795 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
3796 EVEX;
3797}
3798
3799defm VPABSD : avx512_vpabs<0x1E, "vpabsd", VR512, i512mem>, EVEX_V512,
3800 EVEX_CD8<32, CD8VF>;
3801defm VPABSQ : avx512_vpabs<0x1F, "vpabsq", VR512, i512mem>, EVEX_V512, VEX_W,
3802 EVEX_CD8<64, CD8VF>;
3803
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003804def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
3805 (v16i32 immAllZerosV), (i16 -1))),
3806 (VPABSDrr VR512:$src)>;
3807def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
3808 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3809 (VPABSQrr VR512:$src)>;
3810
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003811multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003812 RegisterClass RC, RegisterClass KRC,
3813 X86MemOperand x86memop,
3814 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003815 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3816 (ins RC:$src),
3817 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003818 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003819 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3820 (ins x86memop:$src),
3821 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003822 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003823 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3824 (ins x86scalar_mop:$src),
3825 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
3826 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
3827 []>, EVEX, EVEX_B;
3828 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3829 (ins KRC:$mask, RC:$src),
3830 !strconcat(OpcodeStr,
3831 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003832 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003833 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3834 (ins KRC:$mask, x86memop:$src),
3835 !strconcat(OpcodeStr,
3836 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003837 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003838 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3839 (ins KRC:$mask, x86scalar_mop:$src),
3840 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
3841 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
3842 BrdcstStr, "}"),
3843 []>, EVEX, EVEX_KZ, EVEX_B;
3844
3845 let Constraints = "$src1 = $dst" in {
3846 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3847 (ins RC:$src1, KRC:$mask, RC:$src2),
3848 !strconcat(OpcodeStr,
3849 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003850 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003851 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3852 (ins RC:$src1, KRC:$mask, x86memop:$src2),
3853 !strconcat(OpcodeStr,
3854 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003855 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003856 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3857 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
3858 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
3859 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
3860 []>, EVEX, EVEX_K, EVEX_B;
3861 }
3862}
3863
3864let Predicates = [HasCDI] in {
3865defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003866 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003867 EVEX_V512, EVEX_CD8<32, CD8VF>;
3868
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003869
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003870defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003871 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003872 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003873
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003874}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003875
3876def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
3877 GR16:$mask),
3878 (VPCONFLICTDrrk VR512:$src1,
3879 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
3880
3881def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
3882 GR8:$mask),
3883 (VPCONFLICTQrrk VR512:$src1,
3884 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;