blob: 7bcbc454c9aeb1a7dbf14003e9accb2820557a2a [file] [log] [blame]
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001// Bitcasts between 512-bit vector types. Return the original type since
2// no instruction is needed for the conversion
3let Predicates = [HasAVX512] in {
4 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
5 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
6 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
7 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
8 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
9 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
10 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
11 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
12 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
13 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
14 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
15 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
16 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
17
18 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
19 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
20 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
21 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
22 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
23 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
24 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
25 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
26 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
27 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
28 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
29 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
30 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
31 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
32 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
33 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
34 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
35 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
36 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
37 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
38 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
39 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
40 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
41 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
42 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
43 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
44 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
45 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
46 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
47 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
48
49// Bitcasts between 256-bit vector types. Return the original type since
50// no instruction is needed for the conversion
51 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
52 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
53 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
54 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
55 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
56 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
57 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
58 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
59 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
60 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
61 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
62 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
63 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
64 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
65 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
66 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
67 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
68 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
69 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
70 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
71 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
72 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
73 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
74 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
75 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
76 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
77 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
78 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
79 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
80 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
81}
82
83//
84// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
85//
86
87let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
88 isPseudo = 1, Predicates = [HasAVX512] in {
89def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
90 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
91}
92
93def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
94def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
95def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
96def : Pat<(v16f32 immAllZerosV), (AVX512_512_SET0)>;
97
98//===----------------------------------------------------------------------===//
99// AVX-512 - VECTOR INSERT
100//
101// -- 32x8 form --
102let neverHasSideEffects = 1, ExeDomain = SSEPackedSingle in {
103def VINSERTF32x4rr : AVX512AIi8<0x18, MRMSrcReg, (outs VR512:$dst),
104 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
105 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
106 []>, EVEX_4V, EVEX_V512;
107let mayLoad = 1 in
108def VINSERTF32x4rm : AVX512AIi8<0x18, MRMSrcMem, (outs VR512:$dst),
109 (ins VR512:$src1, f128mem:$src2, i8imm:$src3),
110 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
111 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
112}
113
114// -- 64x4 fp form --
115let neverHasSideEffects = 1, ExeDomain = SSEPackedDouble in {
116def VINSERTF64x4rr : AVX512AIi8<0x1a, MRMSrcReg, (outs VR512:$dst),
117 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
118 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
119 []>, EVEX_4V, EVEX_V512, VEX_W;
120let mayLoad = 1 in
121def VINSERTF64x4rm : AVX512AIi8<0x1a, MRMSrcMem, (outs VR512:$dst),
122 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
123 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
124 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
125}
126// -- 32x4 integer form --
127let neverHasSideEffects = 1 in {
128def VINSERTI32x4rr : AVX512AIi8<0x38, MRMSrcReg, (outs VR512:$dst),
129 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
130 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
131 []>, EVEX_4V, EVEX_V512;
132let mayLoad = 1 in
133def VINSERTI32x4rm : AVX512AIi8<0x38, MRMSrcMem, (outs VR512:$dst),
134 (ins VR512:$src1, i128mem:$src2, i8imm:$src3),
135 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
136 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
137
138}
139
140let neverHasSideEffects = 1 in {
141// -- 64x4 form --
142def VINSERTI64x4rr : AVX512AIi8<0x3a, MRMSrcReg, (outs VR512:$dst),
143 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
144 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
145 []>, EVEX_4V, EVEX_V512, VEX_W;
146let mayLoad = 1 in
147def VINSERTI64x4rm : AVX512AIi8<0x3a, MRMSrcMem, (outs VR512:$dst),
148 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
149 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
150 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
151}
152
153def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (v4f32 VR128X:$src2),
154 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
155 (INSERT_get_vinsert128_imm VR512:$ins))>;
156def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (v2f64 VR128X:$src2),
157 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
158 (INSERT_get_vinsert128_imm VR512:$ins))>;
159def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v2i64 VR128X:$src2),
160 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
161 (INSERT_get_vinsert128_imm VR512:$ins))>;
162def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v4i32 VR128X:$src2),
163 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
164 (INSERT_get_vinsert128_imm VR512:$ins))>;
165
166def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (loadv4f32 addr:$src2),
167 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
168 (INSERT_get_vinsert128_imm VR512:$ins))>;
169def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1),
170 (bc_v4i32 (loadv2i64 addr:$src2)),
171 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
172 (INSERT_get_vinsert128_imm VR512:$ins))>;
173def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (loadv2f64 addr:$src2),
174 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
175 (INSERT_get_vinsert128_imm VR512:$ins))>;
176def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (loadv2i64 addr:$src2),
177 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
178 (INSERT_get_vinsert128_imm VR512:$ins))>;
179
180def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (v8f32 VR256X:$src2),
181 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
182 (INSERT_get_vinsert256_imm VR512:$ins))>;
183def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (v4f64 VR256X:$src2),
184 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
185 (INSERT_get_vinsert256_imm VR512:$ins))>;
186def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v4i64 VR256X:$src2),
187 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
188 (INSERT_get_vinsert256_imm VR512:$ins))>;
189def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v8i32 VR256X:$src2),
190 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
191 (INSERT_get_vinsert256_imm VR512:$ins))>;
192
193def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (loadv8f32 addr:$src2),
194 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
195 (INSERT_get_vinsert256_imm VR512:$ins))>;
196def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (loadv4f64 addr:$src2),
197 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
198 (INSERT_get_vinsert256_imm VR512:$ins))>;
199def : Pat<(vinsert256_insert:$ins (v8i64 VR512:$src1), (loadv4i64 addr:$src2),
200 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
201 (INSERT_get_vinsert256_imm VR512:$ins))>;
202def : Pat<(vinsert256_insert:$ins (v16i32 VR512:$src1),
203 (bc_v8i32 (loadv4i64 addr:$src2)),
204 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
205 (INSERT_get_vinsert256_imm VR512:$ins))>;
206
207// vinsertps - insert f32 to XMM
208def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
209 (ins VR128X:$src1, VR128X:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000210 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000211 [(set VR128X:$dst, (X86insrtps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
212 EVEX_4V;
213def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
214 (ins VR128X:$src1, f32mem:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000215 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000216 [(set VR128X:$dst, (X86insrtps VR128X:$src1,
217 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
218 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
219
220//===----------------------------------------------------------------------===//
221// AVX-512 VECTOR EXTRACT
222//---
223let neverHasSideEffects = 1, ExeDomain = SSEPackedSingle in {
224// -- 32x4 form --
225def VEXTRACTF32x4rr : AVX512AIi8<0x19, MRMDestReg, (outs VR128X:$dst),
226 (ins VR512:$src1, i8imm:$src2),
227 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
228 []>, EVEX, EVEX_V512;
229def VEXTRACTF32x4mr : AVX512AIi8<0x19, MRMDestMem, (outs),
230 (ins f128mem:$dst, VR512:$src1, i8imm:$src2),
231 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
232 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
233
234// -- 64x4 form --
235def VEXTRACTF64x4rr : AVX512AIi8<0x1b, MRMDestReg, (outs VR256X:$dst),
236 (ins VR512:$src1, i8imm:$src2),
237 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
238 []>, EVEX, EVEX_V512, VEX_W;
239let mayStore = 1 in
240def VEXTRACTF64x4mr : AVX512AIi8<0x1b, MRMDestMem, (outs),
241 (ins f256mem:$dst, VR512:$src1, i8imm:$src2),
242 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
243 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
244}
245
246let neverHasSideEffects = 1 in {
247// -- 32x4 form --
248def VEXTRACTI32x4rr : AVX512AIi8<0x39, MRMDestReg, (outs VR128X:$dst),
249 (ins VR512:$src1, i8imm:$src2),
250 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
251 []>, EVEX, EVEX_V512;
252def VEXTRACTI32x4mr : AVX512AIi8<0x39, MRMDestMem, (outs),
253 (ins i128mem:$dst, VR512:$src1, i8imm:$src2),
254 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
255 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
256
257// -- 64x4 form --
258def VEXTRACTI64x4rr : AVX512AIi8<0x3b, MRMDestReg, (outs VR256X:$dst),
259 (ins VR512:$src1, i8imm:$src2),
260 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
261 []>, EVEX, EVEX_V512, VEX_W;
262let mayStore = 1 in
263def VEXTRACTI64x4mr : AVX512AIi8<0x3b, MRMDestMem, (outs),
264 (ins i256mem:$dst, VR512:$src1, i8imm:$src2),
265 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
266 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
267}
268
269def : Pat<(vextract128_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
270 (v4f32 (VEXTRACTF32x4rr VR512:$src1,
271 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
272
273def : Pat<(vextract128_extract:$ext VR512:$src1, (iPTR imm)),
274 (v4i32 (VEXTRACTF32x4rr VR512:$src1,
275 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
276
277def : Pat<(vextract128_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
278 (v2f64 (VEXTRACTF32x4rr VR512:$src1,
279 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
280
281def : Pat<(vextract128_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
282 (v2i64 (VEXTRACTI32x4rr VR512:$src1,
283 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
284
285
286def : Pat<(vextract256_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
287 (v8f32 (VEXTRACTF64x4rr VR512:$src1,
288 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
289
290def : Pat<(vextract256_extract:$ext (v16i32 VR512:$src1), (iPTR imm)),
291 (v8i32 (VEXTRACTI64x4rr VR512:$src1,
292 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
293
294def : Pat<(vextract256_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
295 (v4f64 (VEXTRACTF64x4rr VR512:$src1,
296 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
297
298def : Pat<(vextract256_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
299 (v4i64 (VEXTRACTI64x4rr VR512:$src1,
300 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
301
302// A 256-bit subvector extract from the first 512-bit vector position
303// is a subregister copy that needs no instruction.
304def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
305 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
306def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
307 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
308def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
309 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
310def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
311 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
312
313// zmm -> xmm
314def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
315 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
316def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
317 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
318def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
319 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
320def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
321 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
322
323
324// A 128-bit subvector insert to the first 512-bit vector position
325// is a subregister copy that needs no instruction.
326def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
327 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
328 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
329 sub_ymm)>;
330def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
331 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
332 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
333 sub_ymm)>;
334def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
335 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
336 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
337 sub_ymm)>;
338def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
339 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
340 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
341 sub_ymm)>;
342
343def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
344 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
345def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
346 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
347def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
348 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
349def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
350 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
351
352// vextractps - extract 32 bits from XMM
353def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
354 (ins VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000355 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000356 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
357 EVEX;
358
359def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
360 (ins f32mem:$dst, VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000361 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000362 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
363 addr:$dst)]>, EVEX;
364
365//===---------------------------------------------------------------------===//
366// AVX-512 BROADCAST
367//---
368multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
369 RegisterClass DestRC,
370 RegisterClass SrcRC, X86MemOperand x86memop> {
371 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
372 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
373 []>, EVEX;
374 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
375 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),[]>, EVEX;
376}
377let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000378 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 VR128X, f32mem>,
380 EVEX_V512, EVEX_CD8<32, CD8VT1>;
381}
382
383let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000384 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000385 VR128X, f64mem>,
386 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
387}
388
389def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
390 (VBROADCASTSSZrm addr:$src)>;
391def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
392 (VBROADCASTSDZrm addr:$src)>;
393
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000394def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
395 (VBROADCASTSSZrm addr:$src)>;
396def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
397 (VBROADCASTSDZrm addr:$src)>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
400 RegisterClass SrcRC, RegisterClass KRC> {
401 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
402 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
403 []>, EVEX, EVEX_V512;
404 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
405 (ins KRC:$mask, SrcRC:$src),
406 !strconcat(OpcodeStr,
407 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
408 []>, EVEX, EVEX_V512, EVEX_KZ;
409}
410
411defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
412defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
413 VEX_W;
414
415def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
416 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
417
418def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
419 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
420
421def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
422 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000423def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
424 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000425def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
426 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000427def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
428 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000429
Cameron McInally394d5572013-10-31 13:56:31 +0000430def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
431 (VPBROADCASTDrZrr GR32:$src)>;
432def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
433 (VPBROADCASTQrZrr GR64:$src)>;
434
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000435multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
436 X86MemOperand x86memop, PatFrag ld_frag,
437 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
438 RegisterClass KRC> {
439 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
440 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
441 [(set DstRC:$dst,
442 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
443 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
444 VR128X:$src),
445 !strconcat(OpcodeStr,
446 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
447 [(set DstRC:$dst,
448 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
449 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000450 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000451 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
452 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
453 [(set DstRC:$dst,
454 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
455 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
456 x86memop:$src),
457 !strconcat(OpcodeStr,
458 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
459 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
460 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000461 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000462}
463
464defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
465 loadi32, VR512, v16i32, v4i32, VK16WM>,
466 EVEX_V512, EVEX_CD8<32, CD8VT1>;
467defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
468 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
469 EVEX_CD8<64, CD8VT1>;
470
Cameron McInally394d5572013-10-31 13:56:31 +0000471def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
472 (VPBROADCASTDZrr VR128X:$src)>;
473def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
474 (VPBROADCASTQZrr VR128X:$src)>;
475
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000476def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
477 (VBROADCASTSSZrr VR128X:$src)>;
478def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
479 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000480
481def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
482 (VBROADCASTSSZrr VR128X:$src)>;
483def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
484 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000485
486// Provide fallback in case the load node that is used in the patterns above
487// is used by additional users, which prevents the pattern selection.
488def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
489 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
490def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
491 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
492
493
494let Predicates = [HasAVX512] in {
495def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
496 (EXTRACT_SUBREG
497 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
498 addr:$src)), sub_ymm)>;
499}
500//===----------------------------------------------------------------------===//
501// AVX-512 BROADCAST MASK TO VECTOR REGISTER
502//---
503
504multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
505 RegisterClass DstRC, RegisterClass KRC,
506 ValueType OpVT, ValueType SrcVT> {
507def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
508 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
509 []>, EVEX;
510}
511
512defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
513 VK16, v16i32, v16i1>, EVEX_V512;
514defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
515 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
516
517//===----------------------------------------------------------------------===//
518// AVX-512 - VPERM
519//
520// -- immediate form --
521multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
522 SDNode OpNode, PatFrag mem_frag,
523 X86MemOperand x86memop, ValueType OpVT> {
524 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
525 (ins RC:$src1, i8imm:$src2),
526 !strconcat(OpcodeStr,
527 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
528 [(set RC:$dst,
529 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
530 EVEX;
531 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
532 (ins x86memop:$src1, i8imm:$src2),
533 !strconcat(OpcodeStr,
534 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
535 [(set RC:$dst,
536 (OpVT (OpNode (mem_frag addr:$src1),
537 (i8 imm:$src2))))]>, EVEX;
538}
539
540defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
541 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
542let ExeDomain = SSEPackedDouble in
543defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
544 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
545
546// -- VPERM - register form --
547multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
548 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
549
550 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
551 (ins RC:$src1, RC:$src2),
552 !strconcat(OpcodeStr,
553 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
554 [(set RC:$dst,
555 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
556
557 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
558 (ins RC:$src1, x86memop:$src2),
559 !strconcat(OpcodeStr,
560 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
561 [(set RC:$dst,
562 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
563 EVEX_4V;
564}
565
566defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
567 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
568defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
569 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
570let ExeDomain = SSEPackedSingle in
571defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
572 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
573let ExeDomain = SSEPackedDouble in
574defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
575 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
576
577// -- VPERM2I - 3 source operands form --
578multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
579 PatFrag mem_frag, X86MemOperand x86memop,
580 ValueType OpVT> {
581let Constraints = "$src1 = $dst" in {
582 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
583 (ins RC:$src1, RC:$src2, RC:$src3),
584 !strconcat(OpcodeStr,
585 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
586 [(set RC:$dst,
587 (OpVT (X86VPermv3 RC:$src1, RC:$src2, RC:$src3)))]>,
588 EVEX_4V;
589
590 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
591 (ins RC:$src1, RC:$src2, x86memop:$src3),
592 !strconcat(OpcodeStr,
593 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
594 [(set RC:$dst,
595 (OpVT (X86VPermv3 RC:$src1, RC:$src2,
596 (mem_frag addr:$src3))))]>, EVEX_4V;
597 }
598}
599defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32, i512mem,
600 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
601defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64, i512mem,
602 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
603defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32, i512mem,
604 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
605defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64, i512mem,
606 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
607
608//===----------------------------------------------------------------------===//
609// AVX-512 - BLEND using mask
610//
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000611multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, Intrinsic Int,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000612 RegisterClass KRC, RegisterClass RC,
613 X86MemOperand x86memop, PatFrag mem_frag,
614 SDNode OpNode, ValueType vt> {
615 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
616 (ins KRC:$mask, RC:$src1, RC:$src2),
617 !strconcat(OpcodeStr,
618 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
619 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
620 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000621 def rr_Int : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
622 (ins KRC:$mask, RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000623 !strconcat(OpcodeStr,
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000624 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
625 [(set RC:$dst, (Int KRC:$mask, (vt RC:$src2),
626 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
627
628 let mayLoad = 1 in {
629 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
630 (ins KRC:$mask, RC:$src1, x86memop:$src2),
631 !strconcat(OpcodeStr,
Cameron McInallycbb51da2013-12-04 18:05:36 +0000632 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000633 []>,
634 EVEX_4V, EVEX_K;
635
636 def rm_Int : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
637 (ins KRC:$mask, RC:$src1, x86memop:$src2),
638 !strconcat(OpcodeStr,
Cameron McInallycbb51da2013-12-04 18:05:36 +0000639 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000640 [(set RC:$dst, (Int KRC:$mask, (vt RC:$src1),
641 (mem_frag addr:$src2)))]>,
642 EVEX_4V, EVEX_K;
643 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000644}
645
646let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000647defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallye3cc4aa2013-12-06 13:35:35 +0000648 int_x86_avx512_mask_blend_ps_512,
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000649 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000650 memopv16f32, vselect, v16f32>,
651 EVEX_CD8<32, CD8VF>, EVEX_V512;
652let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000653defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallye3cc4aa2013-12-06 13:35:35 +0000654 int_x86_avx512_mask_blend_pd_512,
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000655 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000656 memopv8f64, vselect, v8f64>,
657 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
658
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000659defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallye3cc4aa2013-12-06 13:35:35 +0000660 int_x86_avx512_mask_blend_d_512,
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000661 VK16WM, VR512, f512mem,
662 memopv16i32, vselect, v16i32>,
663 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000664
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000665defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallye3cc4aa2013-12-06 13:35:35 +0000666 int_x86_avx512_mask_blend_q_512,
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000667 VK8WM, VR512, f512mem,
668 memopv8i64, vselect, v8i64>,
669 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000670
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000671let Predicates = [HasAVX512] in {
672def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
673 (v8f32 VR256X:$src2))),
674 (EXTRACT_SUBREG
675 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
676 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
677 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
678
679def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
680 (v8i32 VR256X:$src2))),
681 (EXTRACT_SUBREG
682 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
683 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
684 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
685}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000686//===----------------------------------------------------------------------===//
687// Compare Instructions
688//===----------------------------------------------------------------------===//
689
690// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
691multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
692 Operand CC, SDNode OpNode, ValueType VT,
693 PatFrag ld_frag, string asm, string asm_alt> {
694 def rr : AVX512Ii8<0xC2, MRMSrcReg,
695 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
696 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
697 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
698 def rm : AVX512Ii8<0xC2, MRMSrcMem,
699 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
700 [(set VK1:$dst, (OpNode (VT RC:$src1),
701 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
702 let neverHasSideEffects = 1 in {
703 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
704 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
705 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
706 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
707 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
708 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
709 }
710}
711
712let Predicates = [HasAVX512] in {
713defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
714 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
715 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
716 XS;
717defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
718 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
719 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
720 XD, VEX_W;
721}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000722
723multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, RegisterClass KRC,
724 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
725 SDNode OpNode, ValueType vt> {
726 def rr : AVX512BI<opc, MRMSrcReg,
727 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
728 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
729 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
730 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
731 def rm : AVX512BI<opc, MRMSrcMem,
732 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
733 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
734 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2)))],
735 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
736}
737
738defm VPCMPEQDZ : avx512_icmp_packed<0x76, "vpcmpeqd", VK16, VR512, i512mem,
739 memopv16i32, X86pcmpeqm, v16i32>, EVEX_V512;
740defm VPCMPEQQZ : avx512_icmp_packed<0x29, "vpcmpeqq", VK8, VR512, i512mem,
741 memopv8i64, X86pcmpeqm, v8i64>, T8, EVEX_V512, VEX_W;
742
743defm VPCMPGTDZ : avx512_icmp_packed<0x66, "vpcmpgtd", VK16, VR512, i512mem,
744 memopv16i32, X86pcmpgtm, v16i32>, EVEX_V512;
745defm VPCMPGTQZ : avx512_icmp_packed<0x37, "vpcmpgtq", VK8, VR512, i512mem,
746 memopv8i64, X86pcmpgtm, v8i64>, T8, EVEX_V512, VEX_W;
747
748def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
749 (COPY_TO_REGCLASS (VPCMPGTDZrr
750 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
751 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
752
753def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
754 (COPY_TO_REGCLASS (VPCMPEQDZrr
755 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
756 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
757
758multiclass avx512_icmp_cc<bits<8> opc, RegisterClass KRC,
759 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
760 SDNode OpNode, ValueType vt, Operand CC, string asm,
761 string asm_alt> {
762 def rri : AVX512AIi8<opc, MRMSrcReg,
763 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
764 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))],
765 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
766 def rmi : AVX512AIi8<opc, MRMSrcMem,
767 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
768 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2),
769 imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
770 // Accept explicit immediate argument form instead of comparison code.
771 let neverHasSideEffects = 1 in {
772 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000773 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000774 asm_alt, [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
775 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000776 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000777 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
778 }
779}
780
781defm VPCMPDZ : avx512_icmp_cc<0x1F, VK16, VR512, i512mem, memopv16i32,
782 X86cmpm, v16i32, AVXCC,
783 "vpcmp${cc}d\t{$src2, $src1, $dst|$dst, $src1, $src2}",
784 "vpcmpd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
785 EVEX_V512, EVEX_CD8<32, CD8VF>;
786defm VPCMPUDZ : avx512_icmp_cc<0x1E, VK16, VR512, i512mem, memopv16i32,
787 X86cmpmu, v16i32, AVXCC,
788 "vpcmp${cc}ud\t{$src2, $src1, $dst|$dst, $src1, $src2}",
789 "vpcmpud\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
790 EVEX_V512, EVEX_CD8<32, CD8VF>;
791
792defm VPCMPQZ : avx512_icmp_cc<0x1F, VK8, VR512, i512mem, memopv8i64,
793 X86cmpm, v8i64, AVXCC,
794 "vpcmp${cc}q\t{$src2, $src1, $dst|$dst, $src1, $src2}",
795 "vpcmpq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
796 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
797defm VPCMPUQZ : avx512_icmp_cc<0x1E, VK8, VR512, i512mem, memopv8i64,
798 X86cmpmu, v8i64, AVXCC,
799 "vpcmp${cc}uq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
800 "vpcmpuq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
801 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
802
803// avx512_cmp_packed - sse 1 & 2 compare packed instructions
804multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
805 X86MemOperand x86memop, Operand CC,
806 SDNode OpNode, ValueType vt, string asm,
807 string asm_alt, Domain d> {
808 def rri : AVX512PIi8<0xC2, MRMSrcReg,
809 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
810 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
811 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
812 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
813 [(set KRC:$dst,
814 (OpNode (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
815
816 // Accept explicit immediate argument form instead of comparison code.
817 let neverHasSideEffects = 1 in {
Craig Toppera328ee42013-10-09 04:24:38 +0000818 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000819 (outs RC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Craig Toppera328ee42013-10-09 04:24:38 +0000820 asm_alt, [], d>;
821 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Craig Toppera328ee42013-10-09 04:24:38 +0000823 asm_alt, [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824 }
825}
826
827defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, AVXCC, X86cmpm, v16f32,
828 "vcmp${cc}ps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
829 "vcmpps\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}",
Elena Demikhovskyb30371c2013-10-02 06:39:07 +0000830 SSEPackedSingle>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000831defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, AVXCC, X86cmpm, v8f64,
832 "vcmp${cc}pd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
833 "vcmppd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}",
Elena Demikhovskyb30371c2013-10-02 06:39:07 +0000834 SSEPackedDouble>, OpSize, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000835 EVEX_CD8<64, CD8VF>;
836
837def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
838 (COPY_TO_REGCLASS (VCMPPSZrri
839 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
840 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
841 imm:$cc), VK8)>;
842def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
843 (COPY_TO_REGCLASS (VPCMPDZrri
844 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
845 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
846 imm:$cc), VK8)>;
847def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
848 (COPY_TO_REGCLASS (VPCMPUDZrri
849 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
850 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
851 imm:$cc), VK8)>;
852
853// Mask register copy, including
854// - copy between mask registers
855// - load/store mask registers
856// - copy from GPR to mask register and vice versa
857//
858multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
859 string OpcodeStr, RegisterClass KRC,
860 ValueType vt, X86MemOperand x86memop> {
861 let neverHasSideEffects = 1 in {
862 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
863 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
864 let mayLoad = 1 in
865 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
866 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
867 [(set KRC:$dst, (vt (load addr:$src)))]>;
868 let mayStore = 1 in
869 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
870 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
871 }
872}
873
874multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
875 string OpcodeStr,
876 RegisterClass KRC, RegisterClass GRC> {
877 let neverHasSideEffects = 1 in {
878 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
879 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
880 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
881 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
882 }
883}
884
885let Predicates = [HasAVX512] in {
886 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
887 VEX, TB;
888 defm KMOVW : avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
889 VEX, TB;
890}
891
892let Predicates = [HasAVX512] in {
893 // GR16 from/to 16-bit mask
894 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
895 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
896 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
897 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
898
899 // Store kreg in memory
900 def : Pat<(store (v16i1 VK16:$src), addr:$dst),
901 (KMOVWmk addr:$dst, VK16:$src)>;
902
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000903 def : Pat<(store VK8:$src, addr:$dst),
904 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
905
906 def : Pat<(i1 (load addr:$src)),
907 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
908
909 def : Pat<(v8i1 (load addr:$src)),
910 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000911
912 def : Pat<(i1 (X86trunc (i32 GR32:$src))),
913 (COPY_TO_REGCLASS (KMOVWkr $src), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000914}
915// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
916let Predicates = [HasAVX512] in {
917 // GR from/to 8-bit mask without native support
918 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
919 (COPY_TO_REGCLASS
920 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
921 VK8)>;
922 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
923 (EXTRACT_SUBREG
924 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
925 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000926
927 def : Pat<(i1 (extractelt VK16:$src, (iPTR 0))),
928 (COPY_TO_REGCLASS VK16:$src, VK1)>;
929 def : Pat<(i1 (extractelt VK8:$src, (iPTR 0))),
930 (COPY_TO_REGCLASS VK8:$src, VK1)>;
931
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000932}
933
934// Mask unary operation
935// - KNOT
936multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
937 RegisterClass KRC, SDPatternOperator OpNode> {
938 let Predicates = [HasAVX512] in
939 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
940 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
941 [(set KRC:$dst, (OpNode KRC:$src))]>;
942}
943
944multiclass avx512_mask_unop_w<bits<8> opc, string OpcodeStr,
945 SDPatternOperator OpNode> {
946 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
947 VEX, TB;
948}
949
950defm KNOT : avx512_mask_unop_w<0x44, "knot", not>;
951
Elena Demikhovskye382c3f2013-12-10 13:53:10 +0000952multiclass avx512_mask_unop_int<string IntName, string InstName> {
953 let Predicates = [HasAVX512] in
954 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
955 (i16 GR16:$src)),
956 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
957 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
958}
959defm : avx512_mask_unop_int<"knot", "KNOT">;
960
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000961def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
962def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
963 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
964
965// With AVX-512, 8-bit mask is promoted to 16-bit mask.
966def : Pat<(not VK8:$src),
967 (COPY_TO_REGCLASS
968 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
969
970// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +0000971// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000972multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
973 RegisterClass KRC, SDPatternOperator OpNode> {
974 let Predicates = [HasAVX512] in
975 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
976 !strconcat(OpcodeStr,
977 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
978 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
979}
980
981multiclass avx512_mask_binop_w<bits<8> opc, string OpcodeStr,
982 SDPatternOperator OpNode> {
983 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
984 VEX_4V, VEX_L, TB;
985}
986
987def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
988def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
989
990let isCommutable = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000991 defm KAND : avx512_mask_binop_w<0x41, "kand", and>;
992 let isCommutable = 0 in
993 defm KANDN : avx512_mask_binop_w<0x42, "kandn", andn>;
994 defm KOR : avx512_mask_binop_w<0x45, "kor", or>;
995 defm KXNOR : avx512_mask_binop_w<0x46, "kxnor", xnor>;
996 defm KXOR : avx512_mask_binop_w<0x47, "kxor", xor>;
997}
998
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000999def : Pat<(xor VK1:$src1, VK1:$src2),
1000 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1001 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1002
1003def : Pat<(or VK1:$src1, VK1:$src2),
1004 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1005 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1006
1007def : Pat<(not VK1:$src),
1008 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src, VK16),
1009 (COPY_TO_REGCLASS (VCMPSSZrr (f32 (IMPLICIT_DEF)),
1010 (f32 (IMPLICIT_DEF)), (i8 0)), VK16)), VK1)>;
1011
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001012multiclass avx512_mask_binop_int<string IntName, string InstName> {
1013 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001014 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1015 (i16 GR16:$src1), (i16 GR16:$src2)),
1016 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1017 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1018 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001019}
1020
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001021defm : avx512_mask_binop_int<"kand", "KAND">;
1022defm : avx512_mask_binop_int<"kandn", "KANDN">;
1023defm : avx512_mask_binop_int<"kor", "KOR">;
1024defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1025defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001026
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001027// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1028multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1029 let Predicates = [HasAVX512] in
1030 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1031 (COPY_TO_REGCLASS
1032 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1033 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1034}
1035
1036defm : avx512_binop_pat<and, KANDWrr>;
1037defm : avx512_binop_pat<andn, KANDNWrr>;
1038defm : avx512_binop_pat<or, KORWrr>;
1039defm : avx512_binop_pat<xnor, KXNORWrr>;
1040defm : avx512_binop_pat<xor, KXORWrr>;
1041
1042// Mask unpacking
1043multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001044 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001045 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001046 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001047 !strconcat(OpcodeStr,
1048 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1049}
1050
1051multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001052 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001053 VEX_4V, VEX_L, OpSize, TB;
1054}
1055
1056defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001057def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1058 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1059 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1060
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001061
1062multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1063 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001064 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1065 (i16 GR16:$src1), (i16 GR16:$src2)),
1066 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1067 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1068 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001069}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001070defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001071
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001072// Mask bit testing
1073multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1074 SDNode OpNode> {
1075 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1076 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
1077 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1078 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1079}
1080
1081multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1082 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
1083 VEX, TB;
1084}
1085
1086defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001087
1088def : Pat<(X86cmp VK1:$src1, VK1:$src2),
1089 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1090 (COPY_TO_REGCLASS VK1:$src2, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001091
1092// Mask shift
1093multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1094 SDNode OpNode> {
1095 let Predicates = [HasAVX512] in
1096 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1097 !strconcat(OpcodeStr,
1098 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
1099 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1100}
1101
1102multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1103 SDNode OpNode> {
1104 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
1105 VEX, OpSize, TA, VEX_W;
1106}
1107
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001108defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1109defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001110
1111// Mask setting all 0s or 1s
1112multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1113 let Predicates = [HasAVX512] in
1114 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1115 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1116 [(set KRC:$dst, (VT Val))]>;
1117}
1118
1119multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001120 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001121 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1122}
1123
1124defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1125defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1126
1127// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1128let Predicates = [HasAVX512] in {
1129 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1130 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
1131}
1132def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1133 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1134
1135def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1136 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1137
1138def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1139 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1140
1141//===----------------------------------------------------------------------===//
1142// AVX-512 - Aligned and unaligned load and store
1143//
1144
1145multiclass avx512_mov_packed<bits<8> opc, RegisterClass RC, RegisterClass KRC,
1146 X86MemOperand x86memop, PatFrag ld_frag,
1147 string asm, Domain d> {
1148let neverHasSideEffects = 1 in
1149 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
1150 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>,
1151 EVEX;
1152let canFoldAsLoad = 1 in
1153 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
1154 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1155 [(set RC:$dst, (ld_frag addr:$src))], d>, EVEX;
1156let Constraints = "$src1 = $dst" in {
1157 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1158 (ins RC:$src1, KRC:$mask, RC:$src2),
1159 !strconcat(asm,
1160 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
1161 EVEX, EVEX_K;
1162 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1163 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1164 !strconcat(asm,
1165 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
1166 [], d>, EVEX, EVEX_K;
1167}
1168}
1169
1170defm VMOVAPSZ : avx512_mov_packed<0x28, VR512, VK16WM, f512mem, alignedloadv16f32,
1171 "vmovaps", SSEPackedSingle>,
1172 EVEX_V512, EVEX_CD8<32, CD8VF>;
1173defm VMOVAPDZ : avx512_mov_packed<0x28, VR512, VK8WM, f512mem, alignedloadv8f64,
1174 "vmovapd", SSEPackedDouble>,
1175 OpSize, EVEX_V512, VEX_W,
1176 EVEX_CD8<64, CD8VF>;
1177defm VMOVUPSZ : avx512_mov_packed<0x10, VR512, VK16WM, f512mem, loadv16f32,
1178 "vmovups", SSEPackedSingle>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001179 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001180defm VMOVUPDZ : avx512_mov_packed<0x10, VR512, VK8WM, f512mem, loadv8f64,
1181 "vmovupd", SSEPackedDouble>,
1182 OpSize, EVEX_V512, VEX_W,
1183 EVEX_CD8<64, CD8VF>;
1184def VMOVAPSZmr : AVX512PI<0x29, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1185 "vmovaps\t{$src, $dst|$dst, $src}",
1186 [(alignedstore512 (v16f32 VR512:$src), addr:$dst)],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001187 SSEPackedSingle>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001188def VMOVAPDZmr : AVX512PI<0x29, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1189 "vmovapd\t{$src, $dst|$dst, $src}",
1190 [(alignedstore512 (v8f64 VR512:$src), addr:$dst)],
1191 SSEPackedDouble>, EVEX, EVEX_V512,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001192 OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001193def VMOVUPSZmr : AVX512PI<0x11, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1194 "vmovups\t{$src, $dst|$dst, $src}",
1195 [(store (v16f32 VR512:$src), addr:$dst)],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001196 SSEPackedSingle>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001197def VMOVUPDZmr : AVX512PI<0x11, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1198 "vmovupd\t{$src, $dst|$dst, $src}",
1199 [(store (v8f64 VR512:$src), addr:$dst)],
1200 SSEPackedDouble>, EVEX, EVEX_V512,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001201 OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001202
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001203let neverHasSideEffects = 1 in {
1204 def VMOVDQA32rr : AVX512BI<0x6F, MRMSrcReg, (outs VR512:$dst),
1205 (ins VR512:$src),
1206 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1207 EVEX, EVEX_V512;
1208 def VMOVDQA64rr : AVX512BI<0x6F, MRMSrcReg, (outs VR512:$dst),
1209 (ins VR512:$src),
1210 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1211 EVEX, EVEX_V512, VEX_W;
1212let mayStore = 1 in {
1213 def VMOVDQA32mr : AVX512BI<0x7F, MRMDestMem, (outs),
1214 (ins i512mem:$dst, VR512:$src),
1215 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1216 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
1217 def VMOVDQA64mr : AVX512BI<0x7F, MRMDestMem, (outs),
1218 (ins i512mem:$dst, VR512:$src),
1219 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1220 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1221}
1222let mayLoad = 1 in {
1223def VMOVDQA32rm : AVX512BI<0x6F, MRMSrcMem, (outs VR512:$dst),
1224 (ins i512mem:$src),
1225 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1226 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
1227def VMOVDQA64rm : AVX512BI<0x6F, MRMSrcMem, (outs VR512:$dst),
1228 (ins i512mem:$src),
1229 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1230 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1231}
1232}
1233
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001234// 512-bit aligned load/store
1235def : Pat<(alignedloadv8i64 addr:$src), (VMOVDQA64rm addr:$src)>;
1236def : Pat<(alignedloadv16i32 addr:$src), (VMOVDQA32rm addr:$src)>;
1237
1238def : Pat<(alignedstore512 (v8i64 VR512:$src), addr:$dst),
1239 (VMOVDQA64mr addr:$dst, VR512:$src)>;
1240def : Pat<(alignedstore512 (v16i32 VR512:$src), addr:$dst),
1241 (VMOVDQA32mr addr:$dst, VR512:$src)>;
1242
1243multiclass avx512_mov_int<bits<8> load_opc, bits<8> store_opc, string asm,
1244 RegisterClass RC, RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001245 PatFrag ld_frag, X86MemOperand x86memop> {
1246let neverHasSideEffects = 1 in
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001247 def rr : AVX512XSI<load_opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
1248 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001249let canFoldAsLoad = 1 in
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001250 def rm : AVX512XSI<load_opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
1251 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1252 [(set RC:$dst, (ld_frag addr:$src))]>, EVEX;
1253let mayStore = 1 in
1254 def mr : AVX512XSI<store_opc, MRMDestMem, (outs),
1255 (ins x86memop:$dst, VR512:$src),
1256 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001257let Constraints = "$src1 = $dst" in {
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001258 def rrk : AVX512XSI<load_opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001259 (ins RC:$src1, KRC:$mask, RC:$src2),
1260 !strconcat(asm,
1261 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), []>,
1262 EVEX, EVEX_K;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001263 def rmk : AVX512XSI<load_opc, MRMSrcMem, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001264 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1265 !strconcat(asm,
1266 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
1267 []>, EVEX, EVEX_K;
1268}
1269}
1270
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001271defm VMOVDQU32 : avx512_mov_int<0x6F, 0x7F, "vmovdqu32", VR512, VK16WM,
1272 memopv16i32, i512mem>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001273 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001274defm VMOVDQU64 : avx512_mov_int<0x6F, 0x7F, "vmovdqu64", VR512, VK8WM,
1275 memopv8i64, i512mem>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001276 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1277
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001278// 512-bit unaligned load/store
1279def : Pat<(loadv8i64 addr:$src), (VMOVDQU64rm addr:$src)>;
1280def : Pat<(loadv16i32 addr:$src), (VMOVDQU32rm addr:$src)>;
1281
1282def : Pat<(store (v8i64 VR512:$src), addr:$dst),
1283 (VMOVDQU64mr addr:$dst, VR512:$src)>;
1284def : Pat<(store (v16i32 VR512:$src), addr:$dst),
1285 (VMOVDQU32mr addr:$dst, VR512:$src)>;
1286
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001287let AddedComplexity = 20 in {
1288def : Pat<(v16f32 (vselect VK16WM:$mask, (v16f32 VR512:$src1),
1289 (v16f32 VR512:$src2))),
1290 (VMOVUPSZrrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1291def : Pat<(v8f64 (vselect VK8WM:$mask, (v8f64 VR512:$src1),
1292 (v8f64 VR512:$src2))),
1293 (VMOVUPDZrrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1294def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src1),
1295 (v16i32 VR512:$src2))),
1296 (VMOVDQU32rrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1297def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src1),
1298 (v8i64 VR512:$src2))),
1299 (VMOVDQU64rrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1300}
1301// Move Int Doubleword to Packed Double Int
1302//
1303def VMOVDI2PDIZrr : AVX512SI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001304 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001305 [(set VR128X:$dst,
1306 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
1307 EVEX, VEX_LIG;
1308def VMOVDI2PDIZrm : AVX512SI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001309 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001310 [(set VR128X:$dst,
1311 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
1312 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1313def VMOV64toPQIZrr : AVX512SI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001314 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001315 [(set VR128X:$dst,
1316 (v2i64 (scalar_to_vector GR64:$src)))],
1317 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00001318let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001319def VMOV64toSDZrr : AVX512SI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001320 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001321 [(set FR64:$dst, (bitconvert GR64:$src))],
1322 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
1323def VMOVSDto64Zrr : AVX512SI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001324 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001325 [(set GR64:$dst, (bitconvert FR64:$src))],
1326 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001327}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001328def VMOVSDto64Zmr : AVX512SI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001329 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001330 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
1331 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
1332 EVEX_CD8<64, CD8VT1>;
1333
1334// Move Int Doubleword to Single Scalar
1335//
Craig Topper88adf2a2013-10-12 05:41:08 +00001336let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001337def VMOVDI2SSZrr : AVX512SI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001338 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001339 [(set FR32X:$dst, (bitconvert GR32:$src))],
1340 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
1341
1342def VMOVDI2SSZrm : AVX512SI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001343 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001344 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
1345 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001346}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001347
1348// Move Packed Doubleword Int to Packed Double Int
1349//
1350def VMOVPDI2DIZrr : AVX512SI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001351 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001352 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
1353 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
1354 EVEX, VEX_LIG;
1355def VMOVPDI2DIZmr : AVX512SI<0x7E, MRMDestMem, (outs),
1356 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001357 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001358 [(store (i32 (vector_extract (v4i32 VR128X:$src),
1359 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
1360 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1361
1362// Move Packed Doubleword Int first element to Doubleword Int
1363//
1364def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001365 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001366 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
1367 (iPTR 0)))],
1368 IIC_SSE_MOVD_ToGP>, TB, OpSize, EVEX, VEX_LIG, VEX_W,
1369 Requires<[HasAVX512, In64BitMode]>;
1370
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001371def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001372 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001373 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001374 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
1375 addr:$dst)], IIC_SSE_MOVDQ>,
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001376 EVEX, OpSize, VEX_LIG, VEX_W, TB, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001377 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
1378
1379// Move Scalar Single to Double Int
1380//
Craig Topper88adf2a2013-10-12 05:41:08 +00001381let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382def VMOVSS2DIZrr : AVX512SI<0x7E, MRMDestReg, (outs GR32:$dst),
1383 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001384 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001385 [(set GR32:$dst, (bitconvert FR32X:$src))],
1386 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
1387def VMOVSS2DIZmr : AVX512SI<0x7E, MRMDestMem, (outs),
1388 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001389 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001390 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
1391 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001392}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001393
1394// Move Quadword Int to Packed Quadword Int
1395//
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001396def VMOVQI2PQIZrm : AVX512SI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001397 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001398 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001399 [(set VR128X:$dst,
1400 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
1401 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
1402
1403//===----------------------------------------------------------------------===//
1404// AVX-512 MOVSS, MOVSD
1405//===----------------------------------------------------------------------===//
1406
1407multiclass avx512_move_scalar <string asm, RegisterClass RC,
1408 SDNode OpNode, ValueType vt,
1409 X86MemOperand x86memop, PatFrag mem_pat> {
1410 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
1411 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1412 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
1413 (scalar_to_vector RC:$src2))))],
1414 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001415 let Constraints = "$src1 = $dst" in
1416 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
1417 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
1418 !strconcat(asm,
1419 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
1420 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001421 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
1422 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1423 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
1424 EVEX, VEX_LIG;
1425 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
1426 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1427 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
1428 EVEX, VEX_LIG;
1429}
1430
1431let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001432defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001433 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
1434
1435let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001436defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001437 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
1438
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001439def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
1440 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
1441 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
1442
1443def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
1444 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
1445 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001446
1447// For the disassembler
1448let isCodeGenOnly = 1 in {
1449 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1450 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001451 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001452 IIC_SSE_MOV_S_RR>,
1453 XS, EVEX_4V, VEX_LIG;
1454 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1455 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001456 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001457 IIC_SSE_MOV_S_RR>,
1458 XD, EVEX_4V, VEX_LIG, VEX_W;
1459}
1460
1461let Predicates = [HasAVX512] in {
1462 let AddedComplexity = 15 in {
1463 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
1464 // MOVS{S,D} to the lower bits.
1465 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
1466 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
1467 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
1468 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1469 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
1470 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1471 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
1472 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
1473
1474 // Move low f32 and clear high bits.
1475 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
1476 (SUBREG_TO_REG (i32 0),
1477 (VMOVSSZrr (v4f32 (V_SET0)),
1478 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
1479 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
1480 (SUBREG_TO_REG (i32 0),
1481 (VMOVSSZrr (v4i32 (V_SET0)),
1482 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
1483 }
1484
1485 let AddedComplexity = 20 in {
1486 // MOVSSrm zeros the high parts of the register; represent this
1487 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1488 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
1489 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1490 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
1491 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1492 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
1493 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1494
1495 // MOVSDrm zeros the high parts of the register; represent this
1496 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1497 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
1498 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1499 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
1500 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1501 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
1502 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1503 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
1504 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1505 def : Pat<(v2f64 (X86vzload addr:$src)),
1506 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1507
1508 // Represent the same patterns above but in the form they appear for
1509 // 256-bit types
1510 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1511 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001512 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001513 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1514 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
1515 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
1516 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1517 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
1518 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
1519 }
1520 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1521 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
1522 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
1523 FR32X:$src)), sub_xmm)>;
1524 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1525 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
1526 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
1527 FR64X:$src)), sub_xmm)>;
1528 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1529 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001530 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001531
1532 // Move low f64 and clear high bits.
1533 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
1534 (SUBREG_TO_REG (i32 0),
1535 (VMOVSDZrr (v2f64 (V_SET0)),
1536 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
1537
1538 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
1539 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
1540 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
1541
1542 // Extract and store.
1543 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
1544 addr:$dst),
1545 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
1546 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
1547 addr:$dst),
1548 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
1549
1550 // Shuffle with VMOVSS
1551 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
1552 (VMOVSSZrr (v4i32 VR128X:$src1),
1553 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
1554 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
1555 (VMOVSSZrr (v4f32 VR128X:$src1),
1556 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
1557
1558 // 256-bit variants
1559 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
1560 (SUBREG_TO_REG (i32 0),
1561 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
1562 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
1563 sub_xmm)>;
1564 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
1565 (SUBREG_TO_REG (i32 0),
1566 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
1567 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
1568 sub_xmm)>;
1569
1570 // Shuffle with VMOVSD
1571 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1572 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1573 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1574 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1575 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1576 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1577 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1578 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1579
1580 // 256-bit variants
1581 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1582 (SUBREG_TO_REG (i32 0),
1583 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
1584 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
1585 sub_xmm)>;
1586 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1587 (SUBREG_TO_REG (i32 0),
1588 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
1589 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
1590 sub_xmm)>;
1591
1592 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1593 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1594 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1595 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1596 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1597 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1598 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1599 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1600}
1601
1602let AddedComplexity = 15 in
1603def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
1604 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001605 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001606 [(set VR128X:$dst, (v2i64 (X86vzmovl
1607 (v2i64 VR128X:$src))))],
1608 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
1609
1610let AddedComplexity = 20 in
1611def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
1612 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001613 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001614 [(set VR128X:$dst, (v2i64 (X86vzmovl
1615 (loadv2i64 addr:$src))))],
1616 IIC_SSE_MOVDQ>, EVEX, VEX_W,
1617 EVEX_CD8<8, CD8VT8>;
1618
1619let Predicates = [HasAVX512] in {
1620 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
1621 let AddedComplexity = 20 in {
1622 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
1623 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001624 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
1625 (VMOV64toPQIZrr GR64:$src)>;
1626 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
1627 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001628
1629 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
1630 (VMOVDI2PDIZrm addr:$src)>;
1631 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
1632 (VMOVDI2PDIZrm addr:$src)>;
1633 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
1634 (VMOVZPQILo2PQIZrm addr:$src)>;
1635 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
1636 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00001637 def : Pat<(v2i64 (X86vzload addr:$src)),
1638 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001639 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001640
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001641 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
1642 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1643 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
1644 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
1645 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1646 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
1647 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
1648}
1649
1650def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
1651 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1652
1653def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
1654 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1655
1656def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
1657 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1658
1659def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
1660 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1661
1662//===----------------------------------------------------------------------===//
1663// AVX-512 - Integer arithmetic
1664//
1665multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1666 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
1667 X86MemOperand x86memop, PatFrag scalar_mfrag,
1668 X86MemOperand x86scalar_mop, string BrdcstStr,
1669 OpndItins itins, bit IsCommutable = 0> {
1670 let isCommutable = IsCommutable in
1671 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1672 (ins RC:$src1, RC:$src2),
1673 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1674 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1675 itins.rr>, EVEX_4V;
1676 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1677 (ins RC:$src1, x86memop:$src2),
1678 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1679 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (memop_frag addr:$src2))))],
1680 itins.rm>, EVEX_4V;
1681 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1682 (ins RC:$src1, x86scalar_mop:$src2),
1683 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
1684 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
1685 [(set RC:$dst, (OpNode RC:$src1,
1686 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))))],
1687 itins.rm>, EVEX_4V, EVEX_B;
1688}
1689multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
1690 ValueType DstVT, ValueType SrcVT, RegisterClass RC,
1691 PatFrag memop_frag, X86MemOperand x86memop,
1692 OpndItins itins,
1693 bit IsCommutable = 0> {
1694 let isCommutable = IsCommutable in
1695 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1696 (ins RC:$src1, RC:$src2),
1697 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1698 []>, EVEX_4V, VEX_W;
1699 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1700 (ins RC:$src1, x86memop:$src2),
1701 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1702 []>, EVEX_4V, VEX_W;
1703}
1704
1705defm VPADDDZ : avx512_binop_rm<0xFE, "vpaddd", add, v16i32, VR512, memopv16i32,
1706 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1707 EVEX_V512, EVEX_CD8<32, CD8VF>;
1708
1709defm VPSUBDZ : avx512_binop_rm<0xFA, "vpsubd", sub, v16i32, VR512, memopv16i32,
1710 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 0>,
1711 EVEX_V512, EVEX_CD8<32, CD8VF>;
1712
1713defm VPMULLDZ : avx512_binop_rm<0x40, "vpmulld", mul, v16i32, VR512, memopv16i32,
1714 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1715 T8, EVEX_V512, EVEX_CD8<32, CD8VF>;
1716
1717defm VPADDQZ : avx512_binop_rm<0xD4, "vpaddq", add, v8i64, VR512, memopv8i64,
1718 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 1>,
1719 EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_W;
1720
1721defm VPSUBQZ : avx512_binop_rm<0xFB, "vpsubq", sub, v8i64, VR512, memopv8i64,
1722 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1723 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1724
1725defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32,
1726 VR512, memopv8i64, i512mem, SSE_INTALU_ITINS_P, 1>, T8,
1727 EVEX_V512, EVEX_CD8<64, CD8VF>;
1728
1729defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32,
1730 VR512, memopv8i64, i512mem, SSE_INTMUL_ITINS_P, 1>, EVEX_V512,
1731 EVEX_CD8<64, CD8VF>;
1732
1733def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
1734 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
1735
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001736defm VPMAXUDZ : avx512_binop_rm<0x3F, "vpmaxud", X86umax, v16i32, VR512, memopv16i32,
1737 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1738 T8, EVEX_V512, EVEX_CD8<32, CD8VF>;
1739defm VPMAXUQZ : avx512_binop_rm<0x3F, "vpmaxuq", X86umax, v8i64, VR512, memopv8i64,
1740 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1741 T8, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1742
1743defm VPMAXSDZ : avx512_binop_rm<0x3D, "vpmaxsd", X86smax, v16i32, VR512, memopv16i32,
1744 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1745 EVEX_V512, EVEX_CD8<32, CD8VF>;
1746defm VPMAXSQZ : avx512_binop_rm<0x3D, "vpmaxsq", X86smax, v8i64, VR512, memopv8i64,
1747 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1748 T8, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1749
1750defm VPMINUDZ : avx512_binop_rm<0x3B, "vpminud", X86umin, v16i32, VR512, memopv16i32,
1751 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1752 T8, EVEX_V512, EVEX_CD8<32, CD8VF>;
1753defm VPMINUQZ : avx512_binop_rm<0x3B, "vpminuq", X86umin, v8i64, VR512, memopv8i64,
1754 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1755 T8, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1756
1757defm VPMINSDZ : avx512_binop_rm<0x39, "vpminsd", X86smin, v16i32, VR512, memopv16i32,
1758 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1759 T8, EVEX_V512, EVEX_CD8<32, CD8VF>;
1760defm VPMINSQZ : avx512_binop_rm<0x39, "vpminsq", X86smin, v8i64, VR512, memopv8i64,
1761 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1762 T8, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1763
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001764//===----------------------------------------------------------------------===//
1765// AVX-512 - Unpack Instructions
1766//===----------------------------------------------------------------------===//
1767
1768multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
1769 PatFrag mem_frag, RegisterClass RC,
1770 X86MemOperand x86memop, string asm,
1771 Domain d> {
1772 def rr : AVX512PI<opc, MRMSrcReg,
1773 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1774 asm, [(set RC:$dst,
1775 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001776 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001777 def rm : AVX512PI<opc, MRMSrcMem,
1778 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1779 asm, [(set RC:$dst,
1780 (vt (OpNode RC:$src1,
1781 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001782 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001783}
1784
1785defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
1786 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1787 SSEPackedSingle>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1788defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
1789 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1790 SSEPackedDouble>, OpSize, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1791defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
1792 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1793 SSEPackedSingle>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1794defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
1795 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1796 SSEPackedDouble>, OpSize, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1797
1798multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
1799 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
1800 X86MemOperand x86memop> {
1801 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1802 (ins RC:$src1, RC:$src2),
1803 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1804 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1805 IIC_SSE_UNPCK>, EVEX_4V;
1806 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1807 (ins RC:$src1, x86memop:$src2),
1808 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1809 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
1810 (bitconvert (memop_frag addr:$src2)))))],
1811 IIC_SSE_UNPCK>, EVEX_4V;
1812}
1813defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
1814 VR512, memopv16i32, i512mem>, EVEX_V512,
1815 EVEX_CD8<32, CD8VF>;
1816defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
1817 VR512, memopv8i64, i512mem>, EVEX_V512,
1818 VEX_W, EVEX_CD8<64, CD8VF>;
1819defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
1820 VR512, memopv16i32, i512mem>, EVEX_V512,
1821 EVEX_CD8<32, CD8VF>;
1822defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
1823 VR512, memopv8i64, i512mem>, EVEX_V512,
1824 VEX_W, EVEX_CD8<64, CD8VF>;
1825//===----------------------------------------------------------------------===//
1826// AVX-512 - PSHUFD
1827//
1828
1829multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
1830 SDNode OpNode, PatFrag mem_frag,
1831 X86MemOperand x86memop, ValueType OpVT> {
1832 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
1833 (ins RC:$src1, i8imm:$src2),
1834 !strconcat(OpcodeStr,
1835 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1836 [(set RC:$dst,
1837 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
1838 EVEX;
1839 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
1840 (ins x86memop:$src1, i8imm:$src2),
1841 !strconcat(OpcodeStr,
1842 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1843 [(set RC:$dst,
1844 (OpVT (OpNode (mem_frag addr:$src1),
1845 (i8 imm:$src2))))]>, EVEX;
1846}
1847
1848defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
1849 i512mem, v16i32>, OpSize, EVEX_V512, EVEX_CD8<32, CD8VF>;
1850
1851let ExeDomain = SSEPackedSingle in
1852defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilp,
1853 memopv16f32, i512mem, v16f32>, OpSize, TA, EVEX_V512,
1854 EVEX_CD8<32, CD8VF>;
1855let ExeDomain = SSEPackedDouble in
1856defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilp,
1857 memopv8f64, i512mem, v8f64>, OpSize, TA, EVEX_V512,
1858 VEX_W, EVEX_CD8<32, CD8VF>;
1859
1860def : Pat<(v16i32 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
1861 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1862def : Pat<(v8i64 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
1863 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1864
1865//===----------------------------------------------------------------------===//
1866// AVX-512 Logical Instructions
1867//===----------------------------------------------------------------------===//
1868
1869defm VPANDDZ : avx512_binop_rm<0xDB, "vpandd", and, v16i32, VR512, memopv16i32,
1870 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
1871 EVEX_V512, EVEX_CD8<32, CD8VF>;
1872defm VPANDQZ : avx512_binop_rm<0xDB, "vpandq", and, v8i64, VR512, memopv8i64,
1873 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
1874 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1875defm VPORDZ : avx512_binop_rm<0xEB, "vpord", or, v16i32, VR512, memopv16i32,
1876 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
1877 EVEX_V512, EVEX_CD8<32, CD8VF>;
1878defm VPORQZ : avx512_binop_rm<0xEB, "vporq", or, v8i64, VR512, memopv8i64,
1879 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
1880 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1881defm VPXORDZ : avx512_binop_rm<0xEF, "vpxord", xor, v16i32, VR512, memopv16i32,
1882 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
1883 EVEX_V512, EVEX_CD8<32, CD8VF>;
1884defm VPXORQZ : avx512_binop_rm<0xEF, "vpxorq", xor, v8i64, VR512, memopv8i64,
1885 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
1886 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1887defm VPANDNDZ : avx512_binop_rm<0xDF, "vpandnd", X86andnp, v16i32, VR512,
1888 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1889 SSE_BIT_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1890defm VPANDNQZ : avx512_binop_rm<0xDF, "vpandnq", X86andnp, v8i64, VR512, memopv8i64,
1891 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 0>,
1892 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1893
1894//===----------------------------------------------------------------------===//
1895// AVX-512 FP arithmetic
1896//===----------------------------------------------------------------------===//
1897
1898multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
1899 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00001900 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001901 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
1902 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00001903 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001904 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
1905 EVEX_CD8<64, CD8VT1>;
1906}
1907
1908let isCommutable = 1 in {
1909defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
1910defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
1911defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
1912defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
1913}
1914let isCommutable = 0 in {
1915defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
1916defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
1917}
1918
1919multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1920 RegisterClass RC, ValueType vt,
1921 X86MemOperand x86memop, PatFrag mem_frag,
1922 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
1923 string BrdcstStr,
1924 Domain d, OpndItins itins, bit commutable> {
1925 let isCommutable = commutable in
1926 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
1927 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1928 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001929 EVEX_4V, TB;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001930 let mayLoad = 1 in {
1931 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1932 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1933 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001934 itins.rm, d>, EVEX_4V, TB;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001935 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
1936 (ins RC:$src1, x86scalar_mop:$src2),
1937 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
1938 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
1939 [(set RC:$dst, (OpNode RC:$src1,
1940 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001941 itins.rm, d>, EVEX_4V, EVEX_B, TB;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001942 }
1943}
1944
1945defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VR512, v16f32, f512mem,
1946 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
1947 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1948
1949defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VR512, v8f64, f512mem,
1950 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
1951 SSE_ALU_ITINS_P.d, 1>,
1952 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
1953
1954defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VR512, v16f32, f512mem,
1955 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
1956 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1957defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VR512, v8f64, f512mem,
1958 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
1959 SSE_ALU_ITINS_P.d, 1>,
1960 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
1961
1962defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VR512, v16f32, f512mem,
1963 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
1964 SSE_ALU_ITINS_P.s, 1>,
1965 EVEX_V512, EVEX_CD8<32, CD8VF>;
1966defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VR512, v16f32, f512mem,
1967 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
1968 SSE_ALU_ITINS_P.s, 1>,
1969 EVEX_V512, EVEX_CD8<32, CD8VF>;
1970
1971defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VR512, v8f64, f512mem,
1972 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
1973 SSE_ALU_ITINS_P.d, 1>,
1974 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
1975defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VR512, v8f64, f512mem,
1976 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
1977 SSE_ALU_ITINS_P.d, 1>,
1978 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
1979
1980defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VR512, v16f32, f512mem,
1981 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
1982 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1983defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VR512, v16f32, f512mem,
1984 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
1985 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1986
1987defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VR512, v8f64, f512mem,
1988 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
1989 SSE_ALU_ITINS_P.d, 0>,
1990 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
1991defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VR512, v8f64, f512mem,
1992 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
1993 SSE_ALU_ITINS_P.d, 0>,
1994 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
1995
1996//===----------------------------------------------------------------------===//
1997// AVX-512 VPTESTM instructions
1998//===----------------------------------------------------------------------===//
1999
2000multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2001 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
2002 SDNode OpNode, ValueType vt> {
2003 def rr : AVX5128I<opc, MRMSrcReg,
2004 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
2005 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2006 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))]>, EVEX_4V;
2007 def rm : AVX5128I<opc, MRMSrcMem,
2008 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
2009 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2010 [(set KRC:$dst, (OpNode (vt RC:$src1),
2011 (bitconvert (memop_frag addr:$src2))))]>, EVEX_4V;
2012}
2013
2014defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
2015 memopv16i32, X86testm, v16i32>, EVEX_V512,
2016 EVEX_CD8<32, CD8VF>;
2017defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
2018 memopv8i64, X86testm, v8i64>, EVEX_V512, VEX_W,
2019 EVEX_CD8<64, CD8VF>;
2020
2021//===----------------------------------------------------------------------===//
2022// AVX-512 Shift instructions
2023//===----------------------------------------------------------------------===//
2024multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
2025 string OpcodeStr, SDNode OpNode, RegisterClass RC,
2026 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
2027 RegisterClass KRC> {
2028 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002029 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002030 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00002031 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002032 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2033 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002034 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002035 !strconcat(OpcodeStr,
2036 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2037 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2038 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002039 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002040 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2041 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00002042 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002043 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002044 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002045 !strconcat(OpcodeStr,
2046 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2047 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2048}
2049
2050multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2051 RegisterClass RC, ValueType vt, ValueType SrcVT,
2052 PatFrag bc_frag, RegisterClass KRC> {
2053 // src2 is always 128-bit
2054 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2055 (ins RC:$src1, VR128X:$src2),
2056 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2057 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
2058 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2059 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2060 (ins KRC:$mask, RC:$src1, VR128X:$src2),
2061 !strconcat(OpcodeStr,
2062 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2063 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2064 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2065 (ins RC:$src1, i128mem:$src2),
2066 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2067 [(set RC:$dst, (vt (OpNode RC:$src1,
2068 (bc_frag (memopv2i64 addr:$src2)))))],
2069 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
2070 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2071 (ins KRC:$mask, RC:$src1, i128mem:$src2),
2072 !strconcat(OpcodeStr,
2073 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2074 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2075}
2076
2077defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
2078 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2079 EVEX_V512, EVEX_CD8<32, CD8VF>;
2080defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
2081 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2082 EVEX_CD8<32, CD8VQ>;
2083
2084defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
2085 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2086 EVEX_CD8<64, CD8VF>, VEX_W;
2087defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
2088 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2089 EVEX_CD8<64, CD8VQ>, VEX_W;
2090
2091defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
2092 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
2093 EVEX_CD8<32, CD8VF>;
2094defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
2095 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2096 EVEX_CD8<32, CD8VQ>;
2097
2098defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
2099 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2100 EVEX_CD8<64, CD8VF>, VEX_W;
2101defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
2102 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2103 EVEX_CD8<64, CD8VQ>, VEX_W;
2104
2105defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
2106 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2107 EVEX_V512, EVEX_CD8<32, CD8VF>;
2108defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
2109 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2110 EVEX_CD8<32, CD8VQ>;
2111
2112defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
2113 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2114 EVEX_CD8<64, CD8VF>, VEX_W;
2115defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
2116 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2117 EVEX_CD8<64, CD8VQ>, VEX_W;
2118
2119//===-------------------------------------------------------------------===//
2120// Variable Bit Shifts
2121//===-------------------------------------------------------------------===//
2122multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
2123 RegisterClass RC, ValueType vt,
2124 X86MemOperand x86memop, PatFrag mem_frag> {
2125 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
2126 (ins RC:$src1, RC:$src2),
2127 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2128 [(set RC:$dst,
2129 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
2130 EVEX_4V;
2131 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
2132 (ins RC:$src1, x86memop:$src2),
2133 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2134 [(set RC:$dst,
2135 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
2136 EVEX_4V;
2137}
2138
2139defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
2140 i512mem, memopv16i32>, EVEX_V512,
2141 EVEX_CD8<32, CD8VF>;
2142defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
2143 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2144 EVEX_CD8<64, CD8VF>;
2145defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
2146 i512mem, memopv16i32>, EVEX_V512,
2147 EVEX_CD8<32, CD8VF>;
2148defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
2149 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2150 EVEX_CD8<64, CD8VF>;
2151defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
2152 i512mem, memopv16i32>, EVEX_V512,
2153 EVEX_CD8<32, CD8VF>;
2154defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
2155 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2156 EVEX_CD8<64, CD8VF>;
2157
2158//===----------------------------------------------------------------------===//
2159// AVX-512 - MOVDDUP
2160//===----------------------------------------------------------------------===//
2161
2162multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
2163 X86MemOperand x86memop, PatFrag memop_frag> {
2164def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
2165 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2166 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
2167def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
2168 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2169 [(set RC:$dst,
2170 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
2171}
2172
2173defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
2174 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
2175def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
2176 (VMOVDDUPZrm addr:$src)>;
2177
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002178//===---------------------------------------------------------------------===//
2179// Replicate Single FP - MOVSHDUP and MOVSLDUP
2180//===---------------------------------------------------------------------===//
2181multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
2182 ValueType vt, RegisterClass RC, PatFrag mem_frag,
2183 X86MemOperand x86memop> {
2184 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
2185 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2186 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
2187 let mayLoad = 1 in
2188 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
2189 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2190 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
2191}
2192
2193defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
2194 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2195 EVEX_CD8<32, CD8VF>;
2196defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
2197 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2198 EVEX_CD8<32, CD8VF>;
2199
2200def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
2201def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
2202 (VMOVSHDUPZrm addr:$src)>;
2203def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
2204def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
2205 (VMOVSLDUPZrm addr:$src)>;
2206
2207//===----------------------------------------------------------------------===//
2208// Move Low to High and High to Low packed FP Instructions
2209//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002210def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
2211 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002212 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002213 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
2214 IIC_SSE_MOV_LH>, EVEX_4V;
2215def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
2216 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002217 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002218 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
2219 IIC_SSE_MOV_LH>, EVEX_4V;
2220
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002221let Predicates = [HasAVX512] in {
2222 // MOVLHPS patterns
2223 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2224 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
2225 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2226 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002227
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002228 // MOVHLPS patterns
2229 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
2230 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
2231}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002232
2233//===----------------------------------------------------------------------===//
2234// FMA - Fused Multiply Operations
2235//
2236let Constraints = "$src1 = $dst" in {
2237multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr,
2238 RegisterClass RC, X86MemOperand x86memop,
2239 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2240 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2241 def r: AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2242 (ins RC:$src1, RC:$src2, RC:$src3),
2243 !strconcat(OpcodeStr,"\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2244 [(set RC:$dst, (OpVT(OpNode RC:$src1, RC:$src2, RC:$src3)))]>;
2245
2246 let mayLoad = 1 in
2247 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2248 (ins RC:$src1, RC:$src2, x86memop:$src3),
2249 !strconcat(OpcodeStr, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2250 [(set RC:$dst, (OpVT (OpNode RC:$src1, RC:$src2,
2251 (mem_frag addr:$src3))))]>;
2252 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2253 (ins RC:$src1, RC:$src2, x86scalar_mop:$src3),
2254 !strconcat(OpcodeStr, "\t{${src3}", BrdcstStr,
2255 ", $src2, $dst|$dst, $src2, ${src3}", BrdcstStr, "}"),
2256 [(set RC:$dst, (OpNode RC:$src1, RC:$src2,
2257 (OpVT (X86VBroadcast (scalar_mfrag addr:$src3)))))]>, EVEX_B;
2258}
2259} // Constraints = "$src1 = $dst"
2260
2261let ExeDomain = SSEPackedSingle in {
2262 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", VR512, f512mem,
2263 memopv16f32, f32mem, loadf32, "{1to16}",
2264 X86Fmadd, v16f32>, EVEX_V512,
2265 EVEX_CD8<32, CD8VF>;
2266 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", VR512, f512mem,
2267 memopv16f32, f32mem, loadf32, "{1to16}",
2268 X86Fmsub, v16f32>, EVEX_V512,
2269 EVEX_CD8<32, CD8VF>;
2270 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", VR512, f512mem,
2271 memopv16f32, f32mem, loadf32, "{1to16}",
2272 X86Fmaddsub, v16f32>,
2273 EVEX_V512, EVEX_CD8<32, CD8VF>;
2274 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", VR512, f512mem,
2275 memopv16f32, f32mem, loadf32, "{1to16}",
2276 X86Fmsubadd, v16f32>,
2277 EVEX_V512, EVEX_CD8<32, CD8VF>;
2278 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", VR512, f512mem,
2279 memopv16f32, f32mem, loadf32, "{1to16}",
2280 X86Fnmadd, v16f32>, EVEX_V512,
2281 EVEX_CD8<32, CD8VF>;
2282 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", VR512, f512mem,
2283 memopv16f32, f32mem, loadf32, "{1to16}",
2284 X86Fnmsub, v16f32>, EVEX_V512,
2285 EVEX_CD8<32, CD8VF>;
2286}
2287let ExeDomain = SSEPackedDouble in {
2288 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", VR512, f512mem,
2289 memopv8f64, f64mem, loadf64, "{1to8}",
2290 X86Fmadd, v8f64>, EVEX_V512,
2291 VEX_W, EVEX_CD8<64, CD8VF>;
2292 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", VR512, f512mem,
2293 memopv8f64, f64mem, loadf64, "{1to8}",
2294 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2295 EVEX_CD8<64, CD8VF>;
2296 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", VR512, f512mem,
2297 memopv8f64, f64mem, loadf64, "{1to8}",
2298 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2299 EVEX_CD8<64, CD8VF>;
2300 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", VR512, f512mem,
2301 memopv8f64, f64mem, loadf64, "{1to8}",
2302 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2303 EVEX_CD8<64, CD8VF>;
2304 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", VR512, f512mem,
2305 memopv8f64, f64mem, loadf64, "{1to8}",
2306 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2307 EVEX_CD8<64, CD8VF>;
2308 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", VR512, f512mem,
2309 memopv8f64, f64mem, loadf64, "{1to8}",
2310 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2311 EVEX_CD8<64, CD8VF>;
2312}
2313
2314let Constraints = "$src1 = $dst" in {
2315multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr,
2316 RegisterClass RC, X86MemOperand x86memop,
2317 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2318 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2319 let mayLoad = 1 in
2320 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2321 (ins RC:$src1, RC:$src3, x86memop:$src2),
2322 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
2323 [(set RC:$dst, (OpVT (OpNode RC:$src1, (mem_frag addr:$src2), RC:$src3)))]>;
2324 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2325 (ins RC:$src1, RC:$src3, x86scalar_mop:$src2),
2326 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
2327 ", $src3, $dst|$dst, $src3, ${src2}", BrdcstStr, "}"),
2328 [(set RC:$dst, (OpNode RC:$src1,
2329 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2))), RC:$src3))]>, EVEX_B;
2330}
2331} // Constraints = "$src1 = $dst"
2332
2333
2334let ExeDomain = SSEPackedSingle in {
2335 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", VR512, f512mem,
2336 memopv16f32, f32mem, loadf32, "{1to16}",
2337 X86Fmadd, v16f32>, EVEX_V512,
2338 EVEX_CD8<32, CD8VF>;
2339 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", VR512, f512mem,
2340 memopv16f32, f32mem, loadf32, "{1to16}",
2341 X86Fmsub, v16f32>, EVEX_V512,
2342 EVEX_CD8<32, CD8VF>;
2343 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", VR512, f512mem,
2344 memopv16f32, f32mem, loadf32, "{1to16}",
2345 X86Fmaddsub, v16f32>,
2346 EVEX_V512, EVEX_CD8<32, CD8VF>;
2347 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", VR512, f512mem,
2348 memopv16f32, f32mem, loadf32, "{1to16}",
2349 X86Fmsubadd, v16f32>,
2350 EVEX_V512, EVEX_CD8<32, CD8VF>;
2351 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", VR512, f512mem,
2352 memopv16f32, f32mem, loadf32, "{1to16}",
2353 X86Fnmadd, v16f32>, EVEX_V512,
2354 EVEX_CD8<32, CD8VF>;
2355 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", VR512, f512mem,
2356 memopv16f32, f32mem, loadf32, "{1to16}",
2357 X86Fnmsub, v16f32>, EVEX_V512,
2358 EVEX_CD8<32, CD8VF>;
2359}
2360let ExeDomain = SSEPackedDouble in {
2361 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", VR512, f512mem,
2362 memopv8f64, f64mem, loadf64, "{1to8}",
2363 X86Fmadd, v8f64>, EVEX_V512,
2364 VEX_W, EVEX_CD8<64, CD8VF>;
2365 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", VR512, f512mem,
2366 memopv8f64, f64mem, loadf64, "{1to8}",
2367 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2368 EVEX_CD8<64, CD8VF>;
2369 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", VR512, f512mem,
2370 memopv8f64, f64mem, loadf64, "{1to8}",
2371 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2372 EVEX_CD8<64, CD8VF>;
2373 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", VR512, f512mem,
2374 memopv8f64, f64mem, loadf64, "{1to8}",
2375 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2376 EVEX_CD8<64, CD8VF>;
2377 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", VR512, f512mem,
2378 memopv8f64, f64mem, loadf64, "{1to8}",
2379 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2380 EVEX_CD8<64, CD8VF>;
2381 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", VR512, f512mem,
2382 memopv8f64, f64mem, loadf64, "{1to8}",
2383 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2384 EVEX_CD8<64, CD8VF>;
2385}
2386
2387// Scalar FMA
2388let Constraints = "$src1 = $dst" in {
2389multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2390 RegisterClass RC, ValueType OpVT,
2391 X86MemOperand x86memop, Operand memop,
2392 PatFrag mem_frag> {
2393 let isCommutable = 1 in
2394 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2395 (ins RC:$src1, RC:$src2, RC:$src3),
2396 !strconcat(OpcodeStr,
2397 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2398 [(set RC:$dst,
2399 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
2400 let mayLoad = 1 in
2401 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2402 (ins RC:$src1, RC:$src2, f128mem:$src3),
2403 !strconcat(OpcodeStr,
2404 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2405 [(set RC:$dst,
2406 (OpVT (OpNode RC:$src2, RC:$src1,
2407 (mem_frag addr:$src3))))]>;
2408}
2409
2410} // Constraints = "$src1 = $dst"
2411
Elena Demikhovskycf088092013-12-11 14:31:04 +00002412defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002413 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002414defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002415 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002416defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002417 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002418defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002419 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002420defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002421 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002422defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002424defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002425 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002426defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002427 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
2428
2429//===----------------------------------------------------------------------===//
2430// AVX-512 Scalar convert from sign integer to float/double
2431//===----------------------------------------------------------------------===//
2432
2433multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2434 X86MemOperand x86memop, string asm> {
2435let neverHasSideEffects = 1 in {
2436 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002437 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
2438 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002439 let mayLoad = 1 in
2440 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
2441 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002442 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
2443 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002444} // neverHasSideEffects = 1
2445}
Andrew Trick15a47742013-10-09 05:11:10 +00002446let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002447defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002448 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002449defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002450 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002451defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002453defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002454 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2455
2456def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
2457 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2458def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002459 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002460def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
2461 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2462def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002463 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002464
2465def : Pat<(f32 (sint_to_fp GR32:$src)),
2466 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2467def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002468 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002469def : Pat<(f64 (sint_to_fp GR32:$src)),
2470 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2471def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002472 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
2473
Elena Demikhovskycf088092013-12-11 14:31:04 +00002474defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002475 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002476defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002477 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002478defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002479 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002480defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002481 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2482
2483def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
2484 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2485def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
2486 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2487def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
2488 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2489def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
2490 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2491
2492def : Pat<(f32 (uint_to_fp GR32:$src)),
2493 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2494def : Pat<(f32 (uint_to_fp GR64:$src)),
2495 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
2496def : Pat<(f64 (uint_to_fp GR32:$src)),
2497 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2498def : Pat<(f64 (uint_to_fp GR64:$src)),
2499 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00002500}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002501
2502//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002503// AVX-512 Scalar convert from float/double to integer
2504//===----------------------------------------------------------------------===//
2505multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2506 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
2507 string asm> {
2508let neverHasSideEffects = 1 in {
2509 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
2510 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002511 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
2512 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002513 let mayLoad = 1 in
2514 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002515 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
2516 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002517} // neverHasSideEffects = 1
2518}
2519let Predicates = [HasAVX512] in {
2520// Convert float/double to signed/unsigned int 32/64
2521defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002522 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002523 XS, EVEX_CD8<32, CD8VT1>;
2524defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002525 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002526 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
2527defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002528 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002529 XS, EVEX_CD8<32, CD8VT1>;
2530defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2531 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002532 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002533 EVEX_CD8<32, CD8VT1>;
2534defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002535 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002536 XD, EVEX_CD8<64, CD8VT1>;
2537defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002538 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002539 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2540defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002541 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002542 XD, EVEX_CD8<64, CD8VT1>;
2543defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2544 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002545 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002546 EVEX_CD8<64, CD8VT1>;
2547
2548defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002549 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002550 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2551defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002552 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002553 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2554defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002555 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002556 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2557defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002558 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002559 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
2560
2561defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002562 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002563 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2564defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002565 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002566 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2567defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002568 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002569 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2570defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002571 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002572 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
2573
2574// Convert float/double to signed/unsigned int 32/64 with truncation
2575defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002576 ssmem, sse_load_f32, "cvttss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002577 XS, EVEX_CD8<32, CD8VT1>;
2578defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2579 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002580 "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002581 EVEX_CD8<32, CD8VT1>;
2582defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002583 sdmem, sse_load_f64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002584 EVEX_CD8<64, CD8VT1>;
2585defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2586 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002587 "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002588 EVEX_CD8<64, CD8VT1>;
2589defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2590 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002591 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002592defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2593 int_x86_avx512_cvttss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002594 sse_load_f32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002595 EVEX_CD8<32, CD8VT1>;
2596defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2597 int_x86_avx512_cvttsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002598 sdmem, sse_load_f64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002599 EVEX_CD8<64, CD8VT1>;
2600defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2601 int_x86_avx512_cvttsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002602 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002603 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002604
2605multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2606 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
2607 string asm> {
2608 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
2609 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2610 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
2611 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
2612 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2613 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
2614}
2615
2616defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002617 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002618 EVEX_CD8<32, CD8VT1>;
2619defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002620 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002621 EVEX_CD8<32, CD8VT1>;
2622defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002623 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002624 EVEX_CD8<32, CD8VT1>;
2625defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002626 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002627 EVEX_CD8<32, CD8VT1>;
2628defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002629 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002630 EVEX_CD8<64, CD8VT1>;
2631defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002632 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002633 EVEX_CD8<64, CD8VT1>;
2634defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002635 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002636 EVEX_CD8<64, CD8VT1>;
2637defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002638 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002639 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002640} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002641//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002642// AVX-512 Convert form float to double and back
2643//===----------------------------------------------------------------------===//
2644let neverHasSideEffects = 1 in {
2645def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
2646 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002647 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002648 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
2649let mayLoad = 1 in
2650def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
2651 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002652 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002653 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
2654 EVEX_CD8<32, CD8VT1>;
2655
2656// Convert scalar double to scalar single
2657def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
2658 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002659 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002660 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
2661let mayLoad = 1 in
2662def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
2663 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002664 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002665 []>, EVEX_4V, VEX_LIG, VEX_W,
2666 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
2667}
2668
2669def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
2670 Requires<[HasAVX512]>;
2671def : Pat<(fextend (loadf32 addr:$src)),
2672 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
2673
2674def : Pat<(extloadf32 addr:$src),
2675 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
2676 Requires<[HasAVX512, OptForSize]>;
2677
2678def : Pat<(extloadf32 addr:$src),
2679 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
2680 Requires<[HasAVX512, OptForSpeed]>;
2681
2682def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
2683 Requires<[HasAVX512]>;
2684
2685multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
2686 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
2687 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
2688 Domain d> {
2689let neverHasSideEffects = 1 in {
2690 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
2691 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2692 [(set DstRC:$dst,
2693 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
2694 let mayLoad = 1 in
2695 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
2696 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2697 [(set DstRC:$dst,
2698 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
2699} // neverHasSideEffects = 1
2700}
2701
2702defm VCVTPD2PSZ : avx512_vcvt_fp<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
2703 memopv8f64, f512mem, v8f32, v8f64,
2704 SSEPackedSingle>, EVEX_V512, VEX_W, OpSize,
2705 EVEX_CD8<64, CD8VF>;
2706
2707defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
2708 memopv4f64, f256mem, v8f64, v8f32,
2709 SSEPackedDouble>, EVEX_V512, EVEX_CD8<32, CD8VH>;
2710def : Pat<(v8f64 (extloadv8f32 addr:$src)),
2711 (VCVTPS2PDZrm addr:$src)>;
2712
2713//===----------------------------------------------------------------------===//
2714// AVX-512 Vector convert from sign integer to float/double
2715//===----------------------------------------------------------------------===//
2716
2717defm VCVTDQ2PSZ : avx512_vcvt_fp<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
2718 memopv8i64, i512mem, v16f32, v16i32,
2719 SSEPackedSingle>, EVEX_V512, EVEX_CD8<32, CD8VF>;
2720
2721defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
2722 memopv4i64, i256mem, v8f64, v8i32,
2723 SSEPackedDouble>, EVEX_V512, XS,
2724 EVEX_CD8<32, CD8VH>;
2725
2726defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
2727 memopv16f32, f512mem, v16i32, v16f32,
2728 SSEPackedSingle>, EVEX_V512, XS,
2729 EVEX_CD8<32, CD8VF>;
2730
2731defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
2732 memopv8f64, f512mem, v8i32, v8f64,
2733 SSEPackedDouble>, EVEX_V512, OpSize, VEX_W,
2734 EVEX_CD8<64, CD8VF>;
2735
2736defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
2737 memopv16f32, f512mem, v16i32, v16f32,
2738 SSEPackedSingle>, EVEX_V512,
2739 EVEX_CD8<32, CD8VF>;
2740
2741defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
2742 memopv8f64, f512mem, v8i32, v8f64,
2743 SSEPackedDouble>, EVEX_V512, VEX_W,
2744 EVEX_CD8<64, CD8VF>;
2745
2746defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
2747 memopv4i64, f256mem, v8f64, v8i32,
2748 SSEPackedDouble>, EVEX_V512, XS,
2749 EVEX_CD8<32, CD8VH>;
2750
2751defm VCVTUDQ2PSZ : avx512_vcvt_fp<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
2752 memopv16i32, f512mem, v16f32, v16i32,
2753 SSEPackedSingle>, EVEX_V512, XD,
2754 EVEX_CD8<32, CD8VF>;
2755
2756def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
2757 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
2758 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
2759
2760
2761def : Pat<(int_x86_avx512_cvtdq2_ps_512 VR512:$src),
2762 (VCVTDQ2PSZrr VR512:$src)>;
2763def : Pat<(int_x86_avx512_cvtdq2_ps_512 (bitconvert (memopv8i64 addr:$src))),
2764 (VCVTDQ2PSZrm addr:$src)>;
2765
2766def VCVTPS2DQZrr : AVX512BI<0x5B, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
2767 "vcvtps2dq\t{$src, $dst|$dst, $src}",
2768 [(set VR512:$dst,
2769 (int_x86_avx512_cvt_ps2dq_512 VR512:$src))],
2770 IIC_SSE_CVT_PS_RR>, EVEX, EVEX_V512;
2771def VCVTPS2DQZrm : AVX512BI<0x5B, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
2772 "vcvtps2dq\t{$src, $dst|$dst, $src}",
2773 [(set VR512:$dst,
2774 (int_x86_avx512_cvt_ps2dq_512 (memopv16f32 addr:$src)))],
2775 IIC_SSE_CVT_PS_RM>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
2776
2777
2778let Predicates = [HasAVX512] in {
2779 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
2780 (VCVTPD2PSZrm addr:$src)>;
2781 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
2782 (VCVTPS2PDZrm addr:$src)>;
2783}
2784
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00002785//===----------------------------------------------------------------------===//
2786// Half precision conversion instructions
2787//===----------------------------------------------------------------------===//
2788multiclass avx512_f16c_ph2ps<RegisterClass destRC, RegisterClass srcRC,
2789 X86MemOperand x86memop, Intrinsic Int> {
2790 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
2791 "vcvtph2ps\t{$src, $dst|$dst, $src}",
2792 [(set destRC:$dst, (Int srcRC:$src))]>, EVEX;
2793 let neverHasSideEffects = 1, mayLoad = 1 in
2794 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
2795 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
2796}
2797
2798multiclass avx512_f16c_ps2ph<RegisterClass destRC, RegisterClass srcRC,
2799 X86MemOperand x86memop, Intrinsic Int> {
2800 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
2801 (ins srcRC:$src1, i32i8imm:$src2),
2802 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2803 [(set destRC:$dst, (Int srcRC:$src1, imm:$src2))]>, EVEX;
2804 let neverHasSideEffects = 1, mayStore = 1 in
2805 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
2806 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
2807 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
2808}
2809
2810defm VCVTPH2PSZ : avx512_f16c_ph2ps<VR512, VR256X, f256mem,
2811 int_x86_avx512_vcvtph2ps_512>, EVEX_V512,
2812 EVEX_CD8<32, CD8VH>;
2813defm VCVTPS2PHZ : avx512_f16c_ps2ph<VR256X, VR512, f256mem,
2814 int_x86_avx512_vcvtps2ph_512>, EVEX_V512,
2815 EVEX_CD8<32, CD8VH>;
2816
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002817let Defs = [EFLAGS], Predicates = [HasAVX512] in {
2818 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002819 "ucomiss">, TB, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002820 EVEX_CD8<32, CD8VT1>;
2821 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002822 "ucomisd">, TB, OpSize, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002823 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2824 let Pattern = []<dag> in {
2825 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002826 "comiss">, TB, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002827 EVEX_CD8<32, CD8VT1>;
2828 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002829 "comisd">, TB, OpSize, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002830 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2831 }
2832 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
2833 load, "ucomiss">, TB, EVEX, VEX_LIG,
2834 EVEX_CD8<32, CD8VT1>;
2835 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
2836 load, "ucomisd">, TB, OpSize, EVEX,
2837 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2838
2839 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
2840 load, "comiss">, TB, EVEX, VEX_LIG,
2841 EVEX_CD8<32, CD8VT1>;
2842 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
2843 load, "comisd">, TB, OpSize, EVEX,
2844 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2845}
2846
2847/// avx512_unop_p - AVX-512 unops in packed form.
2848multiclass avx512_fp_unop_p<bits<8> opc, string OpcodeStr, SDNode OpNode> {
2849 def PSZr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
2850 !strconcat(OpcodeStr,
2851 "ps\t{$src, $dst|$dst, $src}"),
2852 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))]>,
2853 EVEX, EVEX_V512;
2854 def PSZm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins f256mem:$src),
2855 !strconcat(OpcodeStr,
2856 "ps\t{$src, $dst|$dst, $src}"),
2857 [(set VR512:$dst, (OpNode (memopv16f32 addr:$src)))]>,
2858 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
2859 def PDZr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
2860 !strconcat(OpcodeStr,
2861 "pd\t{$src, $dst|$dst, $src}"),
2862 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))]>,
2863 EVEX, EVEX_V512, VEX_W;
2864 def PDZm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
2865 !strconcat(OpcodeStr,
2866 "pd\t{$src, $dst|$dst, $src}"),
2867 [(set VR512:$dst, (OpNode (memopv16f32 addr:$src)))]>,
2868 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
2869}
2870
2871/// avx512_fp_unop_p_int - AVX-512 intrinsics unops in packed forms.
2872multiclass avx512_fp_unop_p_int<bits<8> opc, string OpcodeStr,
2873 Intrinsic V16F32Int, Intrinsic V8F64Int> {
2874 def PSZr_Int : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
2875 !strconcat(OpcodeStr,
2876 "ps\t{$src, $dst|$dst, $src}"),
2877 [(set VR512:$dst, (V16F32Int VR512:$src))]>,
2878 EVEX, EVEX_V512;
2879 def PSZm_Int : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
2880 !strconcat(OpcodeStr,
2881 "ps\t{$src, $dst|$dst, $src}"),
2882 [(set VR512:$dst,
2883 (V16F32Int (memopv16f32 addr:$src)))]>, EVEX,
2884 EVEX_V512, EVEX_CD8<32, CD8VF>;
2885 def PDZr_Int : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
2886 !strconcat(OpcodeStr,
2887 "pd\t{$src, $dst|$dst, $src}"),
2888 [(set VR512:$dst, (V8F64Int VR512:$src))]>,
2889 EVEX, EVEX_V512, VEX_W;
2890 def PDZm_Int : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
2891 !strconcat(OpcodeStr,
2892 "pd\t{$src, $dst|$dst, $src}"),
2893 [(set VR512:$dst,
2894 (V8F64Int (memopv8f64 addr:$src)))]>,
2895 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
2896}
2897
2898/// avx512_fp_unop_s - AVX-512 unops in scalar form.
Elena Demikhovskya3a71402013-10-09 08:16:14 +00002899multiclass avx512_fp_unop_s<bits<8> opc, string OpcodeStr> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002900 let hasSideEffects = 0 in {
2901 def SSZr : AVX5128I<opc, MRMSrcReg, (outs FR32X:$dst),
2902 (ins FR32X:$src1, FR32X:$src2),
2903 !strconcat(OpcodeStr,
2904 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2905 []>, EVEX_4V;
2906 let mayLoad = 1 in {
2907 def SSZm : AVX5128I<opc, MRMSrcMem, (outs FR32X:$dst),
2908 (ins FR32X:$src1, f32mem:$src2),
2909 !strconcat(OpcodeStr,
2910 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2911 []>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
2912 def SSZm_Int : AVX5128I<opc, MRMSrcMem, (outs VR128X:$dst),
2913 (ins VR128X:$src1, ssmem:$src2),
2914 !strconcat(OpcodeStr,
2915 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya3a71402013-10-09 08:16:14 +00002916 []>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002917 }
2918 def SDZr : AVX5128I<opc, MRMSrcReg, (outs FR64X:$dst),
2919 (ins FR64X:$src1, FR64X:$src2),
2920 !strconcat(OpcodeStr,
2921 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
2922 EVEX_4V, VEX_W;
2923 let mayLoad = 1 in {
2924 def SDZm : AVX5128I<opc, MRMSrcMem, (outs FR64X:$dst),
2925 (ins FR64X:$src1, f64mem:$src2),
2926 !strconcat(OpcodeStr,
2927 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00002928 EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002929 def SDZm_Int : AVX5128I<opc, MRMSrcMem, (outs VR128X:$dst),
2930 (ins VR128X:$src1, sdmem:$src2),
2931 !strconcat(OpcodeStr,
2932 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya3a71402013-10-09 08:16:14 +00002933 []>, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002934 }
2935}
2936}
2937
Elena Demikhovskya3a71402013-10-09 08:16:14 +00002938defm VRCP14 : avx512_fp_unop_s<0x4D, "vrcp14">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002939 avx512_fp_unop_p<0x4C, "vrcp14", X86frcp>,
2940 avx512_fp_unop_p_int<0x4C, "vrcp14",
2941 int_x86_avx512_rcp14_ps_512, int_x86_avx512_rcp14_pd_512>;
2942
Elena Demikhovskya3a71402013-10-09 08:16:14 +00002943defm VRSQRT14 : avx512_fp_unop_s<0x4F, "vrsqrt14">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002944 avx512_fp_unop_p<0x4E, "vrsqrt14", X86frsqrt>,
2945 avx512_fp_unop_p_int<0x4E, "vrsqrt14",
2946 int_x86_avx512_rsqrt14_ps_512, int_x86_avx512_rsqrt14_pd_512>;
2947
Elena Demikhovskya3a71402013-10-09 08:16:14 +00002948def : Pat<(int_x86_avx512_rsqrt14_ss VR128X:$src),
2949 (COPY_TO_REGCLASS (VRSQRT14SSZr (f32 (IMPLICIT_DEF)),
2950 (COPY_TO_REGCLASS VR128X:$src, FR32)),
2951 VR128X)>;
2952def : Pat<(int_x86_avx512_rsqrt14_ss sse_load_f32:$src),
2953 (VRSQRT14SSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
2954
2955def : Pat<(int_x86_avx512_rcp14_ss VR128X:$src),
2956 (COPY_TO_REGCLASS (VRCP14SSZr (f32 (IMPLICIT_DEF)),
2957 (COPY_TO_REGCLASS VR128X:$src, FR32)),
2958 VR128X)>;
2959def : Pat<(int_x86_avx512_rcp14_ss sse_load_f32:$src),
2960 (VRCP14SSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
2961
2962let AddedComplexity = 20, Predicates = [HasERI] in {
2963defm VRCP28 : avx512_fp_unop_s<0xCB, "vrcp28">,
2964 avx512_fp_unop_p<0xCA, "vrcp28", X86frcp>,
2965 avx512_fp_unop_p_int<0xCA, "vrcp28",
2966 int_x86_avx512_rcp28_ps_512, int_x86_avx512_rcp28_pd_512>;
2967
2968defm VRSQRT28 : avx512_fp_unop_s<0xCD, "vrsqrt28">,
2969 avx512_fp_unop_p<0xCC, "vrsqrt28", X86frsqrt>,
2970 avx512_fp_unop_p_int<0xCC, "vrsqrt28",
2971 int_x86_avx512_rsqrt28_ps_512, int_x86_avx512_rsqrt28_pd_512>;
2972}
2973
2974let Predicates = [HasERI] in {
2975 def : Pat<(int_x86_avx512_rsqrt28_ss VR128X:$src),
2976 (COPY_TO_REGCLASS (VRSQRT28SSZr (f32 (IMPLICIT_DEF)),
2977 (COPY_TO_REGCLASS VR128X:$src, FR32)),
2978 VR128X)>;
2979 def : Pat<(int_x86_avx512_rsqrt28_ss sse_load_f32:$src),
2980 (VRSQRT28SSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
2981
2982 def : Pat<(int_x86_avx512_rcp28_ss VR128X:$src),
2983 (COPY_TO_REGCLASS (VRCP28SSZr (f32 (IMPLICIT_DEF)),
2984 (COPY_TO_REGCLASS VR128X:$src, FR32)),
2985 VR128X)>;
2986 def : Pat<(int_x86_avx512_rcp28_ss sse_load_f32:$src),
2987 (VRCP28SSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
2988}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002989multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
2990 Intrinsic V16F32Int, Intrinsic V8F64Int,
2991 OpndItins itins_s, OpndItins itins_d> {
2992 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
2993 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2994 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
2995 EVEX, EVEX_V512;
2996
2997 let mayLoad = 1 in
2998 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
2999 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3000 [(set VR512:$dst,
3001 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
3002 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
3003
3004 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3005 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3006 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
3007 EVEX, EVEX_V512;
3008
3009 let mayLoad = 1 in
3010 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3011 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3012 [(set VR512:$dst, (OpNode
3013 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
3014 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
3015
3016 def PSZr_Int : AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3017 !strconcat(OpcodeStr,
3018 "ps\t{$src, $dst|$dst, $src}"),
3019 [(set VR512:$dst, (V16F32Int VR512:$src))]>,
3020 EVEX, EVEX_V512;
3021 def PSZm_Int : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3022 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
3023 [(set VR512:$dst,
3024 (V16F32Int (memopv16f32 addr:$src)))]>, EVEX,
3025 EVEX_V512, EVEX_CD8<32, CD8VF>;
3026 def PDZr_Int : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3027 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
3028 [(set VR512:$dst, (V8F64Int VR512:$src))]>,
3029 EVEX, EVEX_V512, VEX_W;
3030 def PDZm_Int : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3031 !strconcat(OpcodeStr,
3032 "pd\t{$src, $dst|$dst, $src}"),
3033 [(set VR512:$dst, (V8F64Int (memopv8f64 addr:$src)))]>,
3034 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3035}
3036
3037multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
3038 Intrinsic F32Int, Intrinsic F64Int,
3039 OpndItins itins_s, OpndItins itins_d> {
3040 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
3041 (ins FR32X:$src1, FR32X:$src2),
3042 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003043 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003044 [], itins_s.rr>, XS, EVEX_4V;
3045 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3046 (ins VR128X:$src1, VR128X:$src2),
3047 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003048 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003049 [(set VR128X:$dst,
3050 (F32Int VR128X:$src1, VR128X:$src2))],
3051 itins_s.rr>, XS, EVEX_4V;
3052 let mayLoad = 1 in {
3053 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
3054 (ins FR32X:$src1, f32mem:$src2),
3055 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003056 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003057 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
3058 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3059 (ins VR128X:$src1, ssmem:$src2),
3060 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003061 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003062 [(set VR128X:$dst,
3063 (F32Int VR128X:$src1, sse_load_f32:$src2))],
3064 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
3065 }
3066 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
3067 (ins FR64X:$src1, FR64X:$src2),
3068 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003069 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003070 XD, EVEX_4V, VEX_W;
3071 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3072 (ins VR128X:$src1, VR128X:$src2),
3073 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003074 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003075 [(set VR128X:$dst,
3076 (F64Int VR128X:$src1, VR128X:$src2))],
3077 itins_s.rr>, XD, EVEX_4V, VEX_W;
3078 let mayLoad = 1 in {
3079 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
3080 (ins FR64X:$src1, f64mem:$src2),
3081 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003082 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003083 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
3084 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3085 (ins VR128X:$src1, sdmem:$src2),
3086 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003087 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003088 [(set VR128X:$dst,
3089 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
3090 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
3091 }
3092}
3093
3094
3095defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
3096 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
3097 SSE_SQRTSS, SSE_SQRTSD>,
3098 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
3099 int_x86_avx512_sqrt_ps_512, int_x86_avx512_sqrt_pd_512,
3100 SSE_SQRTPS, SSE_SQRTPD>;
3101
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003102let Predicates = [HasAVX512] in {
3103 def : Pat<(f32 (fsqrt FR32X:$src)),
3104 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3105 def : Pat<(f32 (fsqrt (load addr:$src))),
3106 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3107 Requires<[OptForSize]>;
3108 def : Pat<(f64 (fsqrt FR64X:$src)),
3109 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
3110 def : Pat<(f64 (fsqrt (load addr:$src))),
3111 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
3112 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003113
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003114 def : Pat<(f32 (X86frsqrt FR32X:$src)),
3115 (VRSQRT14SSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3116 def : Pat<(f32 (X86frsqrt (load addr:$src))),
3117 (VRSQRT14SSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3118 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003119
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003120 def : Pat<(f32 (X86frcp FR32X:$src)),
3121 (VRCP14SSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3122 def : Pat<(f32 (X86frcp (load addr:$src))),
3123 (VRCP14SSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3124 Requires<[OptForSize]>;
3125
3126 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
3127 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
3128 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3129 VR128X)>;
3130 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
3131 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3132
3133 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
3134 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
3135 (COPY_TO_REGCLASS VR128X:$src, FR64)),
3136 VR128X)>;
3137 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
3138 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
3139}
3140
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003141
3142multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
3143 X86MemOperand x86memop, RegisterClass RC,
3144 PatFrag mem_frag32, PatFrag mem_frag64,
3145 Intrinsic V4F32Int, Intrinsic V2F64Int,
3146 CD8VForm VForm> {
3147let ExeDomain = SSEPackedSingle in {
3148 // Intrinsic operation, reg.
3149 // Vector intrinsic operation, reg
3150 def PSr : AVX512AIi8<opcps, MRMSrcReg,
3151 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3152 !strconcat(OpcodeStr,
3153 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3154 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
3155
3156 // Vector intrinsic operation, mem
3157 def PSm : AVX512AIi8<opcps, MRMSrcMem,
3158 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3159 !strconcat(OpcodeStr,
3160 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3161 [(set RC:$dst,
3162 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
3163 EVEX_CD8<32, VForm>;
3164} // ExeDomain = SSEPackedSingle
3165
3166let ExeDomain = SSEPackedDouble in {
3167 // Vector intrinsic operation, reg
3168 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
3169 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3170 !strconcat(OpcodeStr,
3171 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3172 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
3173
3174 // Vector intrinsic operation, mem
3175 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
3176 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3177 !strconcat(OpcodeStr,
3178 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3179 [(set RC:$dst,
3180 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
3181 EVEX_CD8<64, VForm>;
3182} // ExeDomain = SSEPackedDouble
3183}
3184
3185multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3186 string OpcodeStr,
3187 Intrinsic F32Int,
3188 Intrinsic F64Int> {
3189let ExeDomain = GenericDomain in {
3190 // Operation, reg.
3191 let hasSideEffects = 0 in
3192 def SSr : AVX512AIi8<opcss, MRMSrcReg,
3193 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
3194 !strconcat(OpcodeStr,
3195 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3196 []>;
3197
3198 // Intrinsic operation, reg.
3199 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
3200 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3201 !strconcat(OpcodeStr,
3202 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3203 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
3204
3205 // Intrinsic operation, mem.
3206 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
3207 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
3208 !strconcat(OpcodeStr,
3209 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3210 [(set VR128X:$dst, (F32Int VR128X:$src1,
3211 sse_load_f32:$src2, imm:$src3))]>,
3212 EVEX_CD8<32, CD8VT1>;
3213
3214 // Operation, reg.
3215 let hasSideEffects = 0 in
3216 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
3217 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
3218 !strconcat(OpcodeStr,
3219 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3220 []>, VEX_W;
3221
3222 // Intrinsic operation, reg.
3223 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
3224 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3225 !strconcat(OpcodeStr,
3226 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3227 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
3228 VEX_W;
3229
3230 // Intrinsic operation, mem.
3231 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
3232 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
3233 !strconcat(OpcodeStr,
3234 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3235 [(set VR128X:$dst,
3236 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
3237 VEX_W, EVEX_CD8<64, CD8VT1>;
3238} // ExeDomain = GenericDomain
3239}
3240
3241let Predicates = [HasAVX512] in {
3242 defm VRNDSCALE : avx512_fp_binop_rm<0x0A, 0x0B, "vrndscale",
3243 int_x86_avx512_rndscale_ss,
3244 int_x86_avx512_rndscale_sd>, EVEX_4V;
3245
3246 defm VRNDSCALEZ : avx512_fp_unop_rm<0x08, 0x09, "vrndscale", f256mem, VR512,
3247 memopv16f32, memopv8f64,
3248 int_x86_avx512_rndscale_ps_512,
3249 int_x86_avx512_rndscale_pd_512, CD8VF>,
3250 EVEX, EVEX_V512;
3251}
3252
3253def : Pat<(ffloor FR32X:$src),
3254 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
3255def : Pat<(f64 (ffloor FR64X:$src)),
3256 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
3257def : Pat<(f32 (fnearbyint FR32X:$src)),
3258 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
3259def : Pat<(f64 (fnearbyint FR64X:$src)),
3260 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
3261def : Pat<(f32 (fceil FR32X:$src)),
3262 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
3263def : Pat<(f64 (fceil FR64X:$src)),
3264 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
3265def : Pat<(f32 (frint FR32X:$src)),
3266 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
3267def : Pat<(f64 (frint FR64X:$src)),
3268 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
3269def : Pat<(f32 (ftrunc FR32X:$src)),
3270 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
3271def : Pat<(f64 (ftrunc FR64X:$src)),
3272 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
3273
3274def : Pat<(v16f32 (ffloor VR512:$src)),
3275 (VRNDSCALEZPSr VR512:$src, (i32 0x1))>;
3276def : Pat<(v16f32 (fnearbyint VR512:$src)),
3277 (VRNDSCALEZPSr VR512:$src, (i32 0xC))>;
3278def : Pat<(v16f32 (fceil VR512:$src)),
3279 (VRNDSCALEZPSr VR512:$src, (i32 0x2))>;
3280def : Pat<(v16f32 (frint VR512:$src)),
3281 (VRNDSCALEZPSr VR512:$src, (i32 0x4))>;
3282def : Pat<(v16f32 (ftrunc VR512:$src)),
3283 (VRNDSCALEZPSr VR512:$src, (i32 0x3))>;
3284
3285def : Pat<(v8f64 (ffloor VR512:$src)),
3286 (VRNDSCALEZPDr VR512:$src, (i32 0x1))>;
3287def : Pat<(v8f64 (fnearbyint VR512:$src)),
3288 (VRNDSCALEZPDr VR512:$src, (i32 0xC))>;
3289def : Pat<(v8f64 (fceil VR512:$src)),
3290 (VRNDSCALEZPDr VR512:$src, (i32 0x2))>;
3291def : Pat<(v8f64 (frint VR512:$src)),
3292 (VRNDSCALEZPDr VR512:$src, (i32 0x4))>;
3293def : Pat<(v8f64 (ftrunc VR512:$src)),
3294 (VRNDSCALEZPDr VR512:$src, (i32 0x3))>;
3295
3296//-------------------------------------------------
3297// Integer truncate and extend operations
3298//-------------------------------------------------
3299
3300multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
3301 RegisterClass dstRC, RegisterClass srcRC,
3302 RegisterClass KRC, X86MemOperand x86memop> {
3303 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3304 (ins srcRC:$src),
3305 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
3306 []>, EVEX;
3307
3308 def krr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3309 (ins KRC:$mask, srcRC:$src),
3310 !strconcat(OpcodeStr,
3311 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
3312 []>, EVEX, EVEX_KZ;
3313
3314 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
3315 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3316 []>, EVEX;
3317}
3318defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
3319 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3320defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
3321 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3322defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
3323 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3324defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
3325 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3326defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
3327 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3328defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
3329 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3330defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
3331 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3332defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
3333 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3334defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
3335 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3336defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
3337 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3338defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
3339 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3340defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
3341 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3342defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
3343 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3344defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
3345 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3346defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
3347 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3348
3349def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
3350def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
3351def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
3352def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
3353def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
3354
3355def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
3356 (VPMOVDBkrr VK16WM:$mask, VR512:$src)>;
3357def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
3358 (VPMOVDWkrr VK16WM:$mask, VR512:$src)>;
3359def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
3360 (VPMOVQWkrr VK8WM:$mask, VR512:$src)>;
3361def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
3362 (VPMOVQDkrr VK8WM:$mask, VR512:$src)>;
3363
3364
3365multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass DstRC,
3366 RegisterClass SrcRC, SDNode OpNode, PatFrag mem_frag,
3367 X86MemOperand x86memop, ValueType OpVT, ValueType InVT> {
3368
3369 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
3370 (ins SrcRC:$src),
3371 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3372 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
3373 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
3374 (ins x86memop:$src),
3375 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
3376 [(set DstRC:$dst,
3377 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
3378 EVEX;
3379}
3380
3381defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VR512, VR128X, X86vzext,
3382 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3383 EVEX_CD8<8, CD8VQ>;
3384defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VR512, VR128X, X86vzext,
3385 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3386 EVEX_CD8<8, CD8VO>;
3387defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VR512, VR256X, X86vzext,
3388 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3389 EVEX_CD8<16, CD8VH>;
3390defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VR512, VR128X, X86vzext,
3391 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3392 EVEX_CD8<16, CD8VQ>;
3393defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VR512, VR256X, X86vzext,
3394 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
3395 EVEX_CD8<32, CD8VH>;
3396
3397defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VR512, VR128X, X86vsext,
3398 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3399 EVEX_CD8<8, CD8VQ>;
3400defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VR512, VR128X, X86vsext,
3401 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3402 EVEX_CD8<8, CD8VO>;
3403defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VR512, VR256X, X86vsext,
3404 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3405 EVEX_CD8<16, CD8VH>;
3406defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VR512, VR128X, X86vsext,
3407 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3408 EVEX_CD8<16, CD8VQ>;
3409defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VR512, VR256X, X86vsext,
3410 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
3411 EVEX_CD8<32, CD8VH>;
3412
3413//===----------------------------------------------------------------------===//
3414// GATHER - SCATTER Operations
3415
3416multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3417 RegisterClass RC, X86MemOperand memop> {
3418let mayLoad = 1,
3419 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
3420 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
3421 (ins RC:$src1, KRC:$mask, memop:$src2),
3422 !strconcat(OpcodeStr,
3423 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
3424 []>, EVEX, EVEX_K;
3425}
3426defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
3427 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3428defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
3429 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3430
3431defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
3432 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3433defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
3434 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3435
3436defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
3437 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3438defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
3439 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3440
3441defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
3442 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3443defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
3444 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3445
3446multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3447 RegisterClass RC, X86MemOperand memop> {
3448let mayStore = 1, Constraints = "$mask = $mask_wb" in
3449 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
3450 (ins memop:$dst, KRC:$mask, RC:$src2),
3451 !strconcat(OpcodeStr,
3452 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
3453 []>, EVEX, EVEX_K;
3454}
3455
3456defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
3457 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3458defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
3459 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3460
3461defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
3462 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3463defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
3464 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3465
3466defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
3467 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3468defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
3469 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3470
3471defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
3472 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3473defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
3474 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3475
3476//===----------------------------------------------------------------------===//
3477// VSHUFPS - VSHUFPD Operations
3478
3479multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
3480 ValueType vt, string OpcodeStr, PatFrag mem_frag,
3481 Domain d> {
3482 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
3483 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
3484 !strconcat(OpcodeStr,
3485 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3486 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
3487 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003488 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003489 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
3490 (ins RC:$src1, RC:$src2, i8imm:$src3),
3491 !strconcat(OpcodeStr,
3492 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3493 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
3494 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003495 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003496}
3497
3498defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
3499 SSEPackedSingle>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3500defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
3501 SSEPackedDouble>, OpSize, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3502
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00003503def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3504 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
3505def : Pat<(v16i32 (X86Shufp VR512:$src1,
3506 (memopv16i32 addr:$src2), (i8 imm:$imm))),
3507 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
3508
3509def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3510 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
3511def : Pat<(v8i64 (X86Shufp VR512:$src1,
3512 (memopv8i64 addr:$src2), (i8 imm:$imm))),
3513 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003514
3515multiclass avx512_alignr<string OpcodeStr, RegisterClass RC,
3516 X86MemOperand x86memop> {
3517 def rri : AVX512AIi8<0x03, MRMSrcReg, (outs RC:$dst),
3518 (ins RC:$src1, RC:$src2, i8imm:$src3),
3519 !strconcat(OpcodeStr,
3520 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3521 []>, EVEX_4V;
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003522 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003523 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs RC:$dst),
3524 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
3525 !strconcat(OpcodeStr,
3526 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3527 []>, EVEX_4V;
3528}
3529defm VALIGND : avx512_alignr<"valignd", VR512, i512mem>,
3530 EVEX_V512, EVEX_CD8<32, CD8VF>;
3531defm VALIGNQ : avx512_alignr<"valignq", VR512, i512mem>,
3532 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3533
3534def : Pat<(v16f32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3535 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
3536def : Pat<(v8f64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3537 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
3538def : Pat<(v16i32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3539 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
3540def : Pat<(v8i64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3541 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
3542
3543multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, RegisterClass RC,
3544 X86MemOperand x86memop> {
3545 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3546 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
3547 EVEX;
3548 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
3549 (ins x86memop:$src),
3550 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
3551 EVEX;
3552}
3553
3554defm VPABSD : avx512_vpabs<0x1E, "vpabsd", VR512, i512mem>, EVEX_V512,
3555 EVEX_CD8<32, CD8VF>;
3556defm VPABSQ : avx512_vpabs<0x1F, "vpabsq", VR512, i512mem>, EVEX_V512, VEX_W,
3557 EVEX_CD8<64, CD8VF>;
3558
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003559multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003560 RegisterClass RC, RegisterClass KRC,
3561 X86MemOperand x86memop,
3562 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003563 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3564 (ins RC:$src),
3565 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003566 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003567 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3568 (ins x86memop:$src),
3569 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003570 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003571 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3572 (ins x86scalar_mop:$src),
3573 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
3574 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
3575 []>, EVEX, EVEX_B;
3576 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3577 (ins KRC:$mask, RC:$src),
3578 !strconcat(OpcodeStr,
3579 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003580 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003581 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3582 (ins KRC:$mask, x86memop:$src),
3583 !strconcat(OpcodeStr,
3584 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003585 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003586 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3587 (ins KRC:$mask, x86scalar_mop:$src),
3588 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
3589 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
3590 BrdcstStr, "}"),
3591 []>, EVEX, EVEX_KZ, EVEX_B;
3592
3593 let Constraints = "$src1 = $dst" in {
3594 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3595 (ins RC:$src1, KRC:$mask, RC:$src2),
3596 !strconcat(OpcodeStr,
3597 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003598 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003599 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3600 (ins RC:$src1, KRC:$mask, x86memop:$src2),
3601 !strconcat(OpcodeStr,
3602 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003603 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003604 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3605 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
3606 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
3607 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
3608 []>, EVEX, EVEX_K, EVEX_B;
3609 }
3610}
3611
3612let Predicates = [HasCDI] in {
3613defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003614 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003615 EVEX_V512, EVEX_CD8<32, CD8VF>;
3616
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003617
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003618defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003619 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003620 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003621
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003622}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003623
3624def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
3625 GR16:$mask),
3626 (VPCONFLICTDrrk VR512:$src1,
3627 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
3628
3629def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
3630 GR8:$mask),
3631 (VPCONFLICTQrrk VR512:$src1,
3632 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;