blob: 69a1d5795f2bb619c6f236833844950d5b06619d [file] [log] [blame]
Andrew Trick6a50baa2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Tricke77e84e2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
Chandler Carruth6bda14b2017-06-06 11:49:48 +000015#include "llvm/CodeGen/MachineScheduler.h"
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +000016#include "llvm/ADT/ArrayRef.h"
17#include "llvm/ADT/BitVector.h"
18#include "llvm/ADT/DenseMap.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/ADT/PriorityQueue.h"
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +000020#include "llvm/ADT/STLExtras.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000021#include "llvm/ADT/SmallVector.h"
22#include "llvm/ADT/iterator_range.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/Analysis/AliasAnalysis.h"
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +000024#include "llvm/CodeGen/LiveInterval.h"
Matthias Braunf8422972017-12-13 02:51:04 +000025#include "llvm/CodeGen/LiveIntervals.h"
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +000026#include "llvm/CodeGen/MachineBasicBlock.h"
Jakub Staszakdf17ddd2013-03-10 13:11:23 +000027#include "llvm/CodeGen/MachineDominators.h"
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Jakub Staszakdf17ddd2013-03-10 13:11:23 +000031#include "llvm/CodeGen/MachineLoopInfo.h"
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +000032#include "llvm/CodeGen/MachineOperand.h"
33#include "llvm/CodeGen/MachinePassRegistry.h"
Andrew Trick736dd9a2013-06-21 18:32:58 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Tricke77e84e2012-01-13 06:30:30 +000035#include "llvm/CodeGen/Passes.h"
Andrew Trick05ff4662012-06-06 20:29:31 +000036#include "llvm/CodeGen/RegisterClassInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000037#include "llvm/CodeGen/RegisterPressure.h"
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +000038#include "llvm/CodeGen/ScheduleDAG.h"
39#include "llvm/CodeGen/ScheduleDAGInstrs.h"
40#include "llvm/CodeGen/ScheduleDAGMutation.h"
Andrew Trickcd1c2f92012-11-28 05:13:24 +000041#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Trick61f1a272012-05-24 22:11:09 +000042#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +000043#include "llvm/CodeGen/SlotIndexes.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000044#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000045#include "llvm/CodeGen/TargetLowering.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000046#include "llvm/CodeGen/TargetPassConfig.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000047#include "llvm/CodeGen/TargetRegisterInfo.h"
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +000048#include "llvm/CodeGen/TargetSchedule.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000049#include "llvm/CodeGen/TargetSubtargetInfo.h"
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +000050#include "llvm/MC/LaneBitmask.h"
51#include "llvm/Pass.h"
Andrew Tricke77e84e2012-01-13 06:30:30 +000052#include "llvm/Support/CommandLine.h"
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +000053#include "llvm/Support/Compiler.h"
Andrew Tricke77e84e2012-01-13 06:30:30 +000054#include "llvm/Support/Debug.h"
55#include "llvm/Support/ErrorHandling.h"
Andrew Trickea9fd952013-01-25 07:45:29 +000056#include "llvm/Support/GraphWriter.h"
David Blaikie13e77db2018-03-23 23:58:25 +000057#include "llvm/Support/MachineValueType.h"
Andrew Tricke77e84e2012-01-13 06:30:30 +000058#include "llvm/Support/raw_ostream.h"
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +000059#include <algorithm>
60#include <cassert>
61#include <cstdint>
62#include <iterator>
63#include <limits>
64#include <memory>
65#include <string>
66#include <tuple>
67#include <utility>
68#include <vector>
Andrew Trick7ccdc5c2012-01-17 06:55:07 +000069
Andrew Tricke77e84e2012-01-13 06:30:30 +000070using namespace llvm;
71
Matthias Braun1527baa2017-05-25 21:26:32 +000072#define DEBUG_TYPE "machine-scheduler"
Chandler Carruth1b9dde02014-04-22 02:02:50 +000073
Andrew Trick7a8e1002012-09-11 00:39:15 +000074namespace llvm {
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +000075
Andrew Trick7a8e1002012-09-11 00:39:15 +000076cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
77 cl::desc("Force top-down list scheduling"));
78cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
79 cl::desc("Force bottom-up list scheduling"));
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +000080cl::opt<bool>
81DumpCriticalPathLength("misched-dcpl", cl::Hidden,
82 cl::desc("Print critical path length to stdout"));
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +000083
84} // end namespace llvm
Andrew Trick8823dec2012-03-14 04:00:41 +000085
Andrew Tricka5f19562012-03-07 00:18:25 +000086#ifndef NDEBUG
87static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
88 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hamesdd98c492012-03-19 18:38:38 +000089
Matthias Braund78ee542015-09-17 21:09:59 +000090/// In some situations a few uninteresting nodes depend on nearly all other
91/// nodes in the graph, provide a cutoff to hide them.
92static cl::opt<unsigned> ViewMISchedCutoff("view-misched-cutoff", cl::Hidden,
93 cl::desc("Hide nodes with more predecessor/successor than cutoff"));
94
Lang Hamesdd98c492012-03-19 18:38:38 +000095static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
96 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick33e05d72013-12-28 21:57:02 +000097
98static cl::opt<std::string> SchedOnlyFunc("misched-only-func", cl::Hidden,
99 cl::desc("Only schedule this function"));
100static cl::opt<unsigned> SchedOnlyBlock("misched-only-block", cl::Hidden,
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000101 cl::desc("Only schedule this MBB#"));
Andrew Tricka5f19562012-03-07 00:18:25 +0000102#else
103static bool ViewMISchedDAGs = false;
104#endif // NDEBUG
105
Matthias Braun6493bc22016-04-22 19:09:17 +0000106/// Avoid quadratic complexity in unusually large basic blocks by limiting the
107/// size of the ready lists.
108static cl::opt<unsigned> ReadyListLimit("misched-limit", cl::Hidden,
109 cl::desc("Limit ready list to N instructions"), cl::init(256));
110
Andrew Trickb6e74712013-09-04 20:59:59 +0000111static cl::opt<bool> EnableRegPressure("misched-regpressure", cl::Hidden,
112 cl::desc("Enable register pressure scheduling."), cl::init(true));
113
Andrew Trickc01b0042013-08-23 17:48:43 +0000114static cl::opt<bool> EnableCyclicPath("misched-cyclicpath", cl::Hidden,
Andrew Trick6c88b352013-09-09 23:31:14 +0000115 cl::desc("Enable cyclic critical path analysis."), cl::init(true));
Andrew Trickc01b0042013-08-23 17:48:43 +0000116
Jun Bum Lim4c5bd582016-04-15 14:58:38 +0000117static cl::opt<bool> EnableMemOpCluster("misched-cluster", cl::Hidden,
118 cl::desc("Enable memop clustering."),
119 cl::init(true));
Andrew Tricka7714a02012-11-12 19:40:10 +0000120
Andrew Trick48f2a722013-03-08 05:40:34 +0000121static cl::opt<bool> VerifyScheduling("verify-misched", cl::Hidden,
122 cl::desc("Verify machine instrs before and after machine scheduling"));
123
Andrew Trick44f750a2013-01-25 04:01:04 +0000124// DAG subtrees must have at least this many nodes.
125static const unsigned MinSubtreeSize = 8;
126
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +0000127// Pin the vtables to this file.
128void MachineSchedStrategy::anchor() {}
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +0000129
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +0000130void ScheduleDAGMutation::anchor() {}
131
Andrew Trick63440872012-01-14 02:17:06 +0000132//===----------------------------------------------------------------------===//
133// Machine Instruction Scheduling Pass and Registry
134//===----------------------------------------------------------------------===//
135
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +0000136MachineSchedContext::MachineSchedContext() {
Andrew Trick4d4b5462012-04-24 20:36:19 +0000137 RegClassInfo = new RegisterClassInfo();
138}
139
140MachineSchedContext::~MachineSchedContext() {
141 delete RegClassInfo;
142}
143
Andrew Tricke77e84e2012-01-13 06:30:30 +0000144namespace {
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +0000145
Andrew Trickd7f890e2013-12-28 21:56:47 +0000146/// Base class for a machine scheduler class that can run at any point.
147class MachineSchedulerBase : public MachineSchedContext,
148 public MachineFunctionPass {
149public:
150 MachineSchedulerBase(char &ID): MachineFunctionPass(ID) {}
151
Craig Topperc0196b12014-04-14 00:51:57 +0000152 void print(raw_ostream &O, const Module* = nullptr) const override;
Andrew Trickd7f890e2013-12-28 21:56:47 +0000153
154protected:
Matthias Braun93563e72015-11-03 01:53:29 +0000155 void scheduleRegions(ScheduleDAGInstrs &Scheduler, bool FixKillFlags);
Andrew Trickd7f890e2013-12-28 21:56:47 +0000156};
157
Andrew Tricke1c034f2012-01-17 06:55:03 +0000158/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000159class MachineScheduler : public MachineSchedulerBase {
Andrew Tricke77e84e2012-01-13 06:30:30 +0000160public:
Andrew Tricke1c034f2012-01-17 06:55:03 +0000161 MachineScheduler();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000162
Craig Topper4584cd52014-03-07 09:26:03 +0000163 void getAnalysisUsage(AnalysisUsage &AU) const override;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000164
Craig Topper4584cd52014-03-07 09:26:03 +0000165 bool runOnMachineFunction(MachineFunction&) override;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000166
Andrew Tricke77e84e2012-01-13 06:30:30 +0000167 static char ID; // Class identification, replacement for typeinfo
Andrew Trick978674b2013-09-20 05:14:41 +0000168
169protected:
170 ScheduleDAGInstrs *createMachineScheduler();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000171};
Andrew Trick17080b92013-12-28 21:56:51 +0000172
173/// PostMachineScheduler runs after shortly before code emission.
174class PostMachineScheduler : public MachineSchedulerBase {
175public:
176 PostMachineScheduler();
177
Craig Topper4584cd52014-03-07 09:26:03 +0000178 void getAnalysisUsage(AnalysisUsage &AU) const override;
Andrew Trick17080b92013-12-28 21:56:51 +0000179
Craig Topper4584cd52014-03-07 09:26:03 +0000180 bool runOnMachineFunction(MachineFunction&) override;
Andrew Trick17080b92013-12-28 21:56:51 +0000181
182 static char ID; // Class identification, replacement for typeinfo
183
184protected:
185 ScheduleDAGInstrs *createPostMachineScheduler();
186};
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +0000187
188} // end anonymous namespace
Andrew Tricke77e84e2012-01-13 06:30:30 +0000189
Andrew Tricke1c034f2012-01-17 06:55:03 +0000190char MachineScheduler::ID = 0;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000191
Andrew Tricke1c034f2012-01-17 06:55:03 +0000192char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000193
Matthias Braun1527baa2017-05-25 21:26:32 +0000194INITIALIZE_PASS_BEGIN(MachineScheduler, DEBUG_TYPE,
Andrew Tricke77e84e2012-01-13 06:30:30 +0000195 "Machine Instruction Scheduler", false, false)
Chandler Carruth7b560d42015-09-09 17:55:00 +0000196INITIALIZE_PASS_DEPENDENCY(AAResultsWrapperPass)
Davide Italiano6a1209e2017-03-24 20:52:56 +0000197INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
Andrew Tricke77e84e2012-01-13 06:30:30 +0000198INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
199INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Matthias Braun1527baa2017-05-25 21:26:32 +0000200INITIALIZE_PASS_END(MachineScheduler, DEBUG_TYPE,
Andrew Tricke77e84e2012-01-13 06:30:30 +0000201 "Machine Instruction Scheduler", false, false)
202
Eugene Zelenko32a40562017-09-11 23:00:48 +0000203MachineScheduler::MachineScheduler() : MachineSchedulerBase(ID) {
Andrew Tricke1c034f2012-01-17 06:55:03 +0000204 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Tricke77e84e2012-01-13 06:30:30 +0000205}
206
Andrew Tricke1c034f2012-01-17 06:55:03 +0000207void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Tricke77e84e2012-01-13 06:30:30 +0000208 AU.setPreservesCFG();
209 AU.addRequiredID(MachineDominatorsID);
210 AU.addRequired<MachineLoopInfo>();
Chandler Carruth7b560d42015-09-09 17:55:00 +0000211 AU.addRequired<AAResultsWrapperPass>();
Andrew Trick45300682012-03-09 00:52:20 +0000212 AU.addRequired<TargetPassConfig>();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000213 AU.addRequired<SlotIndexes>();
214 AU.addPreserved<SlotIndexes>();
215 AU.addRequired<LiveIntervals>();
216 AU.addPreserved<LiveIntervals>();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000217 MachineFunctionPass::getAnalysisUsage(AU);
218}
219
Andrew Trick17080b92013-12-28 21:56:51 +0000220char PostMachineScheduler::ID = 0;
221
222char &llvm::PostMachineSchedulerID = PostMachineScheduler::ID;
223
224INITIALIZE_PASS(PostMachineScheduler, "postmisched",
Saleem Abdulrasool7230b372013-12-28 22:47:55 +0000225 "PostRA Machine Instruction Scheduler", false, false)
Andrew Trick17080b92013-12-28 21:56:51 +0000226
Eugene Zelenko32a40562017-09-11 23:00:48 +0000227PostMachineScheduler::PostMachineScheduler() : MachineSchedulerBase(ID) {
Andrew Trick17080b92013-12-28 21:56:51 +0000228 initializePostMachineSchedulerPass(*PassRegistry::getPassRegistry());
229}
230
231void PostMachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
232 AU.setPreservesCFG();
233 AU.addRequiredID(MachineDominatorsID);
234 AU.addRequired<MachineLoopInfo>();
235 AU.addRequired<TargetPassConfig>();
236 MachineFunctionPass::getAnalysisUsage(AU);
237}
238
Andrew Tricke77e84e2012-01-13 06:30:30 +0000239MachinePassRegistry MachineSchedRegistry::Registry;
240
Andrew Trick45300682012-03-09 00:52:20 +0000241/// A dummy default scheduler factory indicates whether the scheduler
242/// is overridden on the command line.
243static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
Craig Topperc0196b12014-04-14 00:51:57 +0000244 return nullptr;
Andrew Trick45300682012-03-09 00:52:20 +0000245}
Andrew Tricke77e84e2012-01-13 06:30:30 +0000246
247/// MachineSchedOpt allows command line selection of the scheduler.
248static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +0000249 RegisterPassParser<MachineSchedRegistry>>
Andrew Tricke77e84e2012-01-13 06:30:30 +0000250MachineSchedOpt("misched",
Andrew Trick45300682012-03-09 00:52:20 +0000251 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Tricke77e84e2012-01-13 06:30:30 +0000252 cl::desc("Machine instruction scheduler to use"));
253
Andrew Trick45300682012-03-09 00:52:20 +0000254static MachineSchedRegistry
Andrew Trick8823dec2012-03-14 04:00:41 +0000255DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trick45300682012-03-09 00:52:20 +0000256 useDefaultMachineSched);
257
Eric Christopher5f141b02015-03-11 22:56:10 +0000258static cl::opt<bool> EnableMachineSched(
259 "enable-misched",
260 cl::desc("Enable the machine instruction scheduling pass."), cl::init(true),
261 cl::Hidden);
262
Chad Rosier816a1ab2016-01-20 23:08:32 +0000263static cl::opt<bool> EnablePostRAMachineSched(
264 "enable-post-misched",
265 cl::desc("Enable the post-ra machine instruction scheduling pass."),
266 cl::init(true), cl::Hidden);
267
Andrew Trickcc45a282012-04-24 18:04:34 +0000268/// Decrement this iterator until reaching the top or a non-debug instr.
Andrew Trick2bc74c22013-08-30 04:36:57 +0000269static MachineBasicBlock::const_iterator
270priorNonDebug(MachineBasicBlock::const_iterator I,
271 MachineBasicBlock::const_iterator Beg) {
Andrew Trickcc45a282012-04-24 18:04:34 +0000272 assert(I != Beg && "reached the top of the region, cannot decrement");
273 while (--I != Beg) {
274 if (!I->isDebugValue())
275 break;
276 }
277 return I;
278}
279
Andrew Trick2bc74c22013-08-30 04:36:57 +0000280/// Non-const version.
281static MachineBasicBlock::iterator
282priorNonDebug(MachineBasicBlock::iterator I,
283 MachineBasicBlock::const_iterator Beg) {
Duncan P. N. Exon Smithdcbce9c2016-08-16 23:34:07 +0000284 return priorNonDebug(MachineBasicBlock::const_iterator(I), Beg)
285 .getNonConstIterator();
Andrew Trick2bc74c22013-08-30 04:36:57 +0000286}
287
Andrew Trickcc45a282012-04-24 18:04:34 +0000288/// If this iterator is a debug value, increment until reaching the End or a
289/// non-debug instruction.
Andrew Trick2c4f8b72013-08-31 05:17:58 +0000290static MachineBasicBlock::const_iterator
291nextIfDebug(MachineBasicBlock::const_iterator I,
292 MachineBasicBlock::const_iterator End) {
Andrew Trick463b2f12012-05-17 18:35:03 +0000293 for(; I != End; ++I) {
Andrew Trickcc45a282012-04-24 18:04:34 +0000294 if (!I->isDebugValue())
295 break;
296 }
297 return I;
298}
299
Andrew Trick2c4f8b72013-08-31 05:17:58 +0000300/// Non-const version.
301static MachineBasicBlock::iterator
302nextIfDebug(MachineBasicBlock::iterator I,
303 MachineBasicBlock::const_iterator End) {
Duncan P. N. Exon Smithdcbce9c2016-08-16 23:34:07 +0000304 return nextIfDebug(MachineBasicBlock::const_iterator(I), End)
305 .getNonConstIterator();
Andrew Trick2c4f8b72013-08-31 05:17:58 +0000306}
307
Andrew Trickdc4c1ad2013-09-24 17:11:19 +0000308/// Instantiate a ScheduleDAGInstrs that will be owned by the caller.
Andrew Trick978674b2013-09-20 05:14:41 +0000309ScheduleDAGInstrs *MachineScheduler::createMachineScheduler() {
310 // Select the scheduler, or set the default.
311 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
312 if (Ctor != useDefaultMachineSched)
313 return Ctor(this);
314
315 // Get the default scheduler set by the target for this function.
316 ScheduleDAGInstrs *Scheduler = PassConfig->createMachineScheduler(this);
317 if (Scheduler)
318 return Scheduler;
319
320 // Default to GenericScheduler.
Andrew Trickd14d7c22013-12-28 21:56:57 +0000321 return createGenericSchedLive(this);
Andrew Trick978674b2013-09-20 05:14:41 +0000322}
323
Andrew Trick17080b92013-12-28 21:56:51 +0000324/// Instantiate a ScheduleDAGInstrs for PostRA scheduling that will be owned by
325/// the caller. We don't have a command line option to override the postRA
326/// scheduler. The Target must configure it.
327ScheduleDAGInstrs *PostMachineScheduler::createPostMachineScheduler() {
328 // Get the postRA scheduler set by the target for this function.
329 ScheduleDAGInstrs *Scheduler = PassConfig->createPostMachineScheduler(this);
330 if (Scheduler)
331 return Scheduler;
332
333 // Default to GenericScheduler.
Andrew Trickd14d7c22013-12-28 21:56:57 +0000334 return createGenericSchedPostRA(this);
Andrew Trick17080b92013-12-28 21:56:51 +0000335}
336
Andrew Trick72515be2012-03-14 04:00:38 +0000337/// Top-level MachineScheduler pass driver.
338///
339/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick8823dec2012-03-14 04:00:41 +0000340/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
341/// consistent with the DAG builder, which traverses the interior of the
342/// scheduling regions bottom-up.
Andrew Trick72515be2012-03-14 04:00:38 +0000343///
344/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick8823dec2012-03-14 04:00:41 +0000345/// simplifying the DAG builder's support for "special" target instructions.
346/// At the same time the design allows target schedulers to operate across
Andrew Trick72515be2012-03-14 04:00:38 +0000347/// scheduling boundaries, for example to bundle the boudary instructions
348/// without reordering them. This creates complexity, because the target
349/// scheduler must update the RegionBegin and RegionEnd positions cached by
350/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
351/// design would be to split blocks at scheduling boundaries, but LLVM has a
352/// general bias against block splitting purely for implementation simplicity.
Andrew Tricke1c034f2012-01-17 06:55:03 +0000353bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000354 if (skipFunction(mf.getFunction()))
Chad Rosier6338d7c2016-01-20 22:38:25 +0000355 return false;
356
Eric Christopher5f141b02015-03-11 22:56:10 +0000357 if (EnableMachineSched.getNumOccurrences()) {
358 if (!EnableMachineSched)
359 return false;
360 } else if (!mf.getSubtarget().enableMachineScheduler())
361 return false;
362
Matthias Braundc7580a2015-10-29 03:57:28 +0000363 DEBUG(dbgs() << "Before MISched:\n"; mf.print(dbgs()));
Andrew Trickc5d70082012-05-10 21:06:21 +0000364
Andrew Tricke77e84e2012-01-13 06:30:30 +0000365 // Initialize the context of the pass.
366 MF = &mf;
367 MLI = &getAnalysis<MachineLoopInfo>();
368 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trick45300682012-03-09 00:52:20 +0000369 PassConfig = &getAnalysis<TargetPassConfig>();
Chandler Carruth7b560d42015-09-09 17:55:00 +0000370 AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
Andrew Trick02a80da2012-03-08 01:41:12 +0000371
Lang Hamesad33d5a2012-01-27 22:36:19 +0000372 LIS = &getAnalysis<LiveIntervals>();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000373
Andrew Trick48f2a722013-03-08 05:40:34 +0000374 if (VerifyScheduling) {
Andrew Trick97064962013-07-25 07:26:26 +0000375 DEBUG(LIS->dump());
Andrew Trick48f2a722013-03-08 05:40:34 +0000376 MF->verify(this, "Before machine scheduling.");
377 }
Andrew Trick4d4b5462012-04-24 20:36:19 +0000378 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick88639922012-04-24 17:56:43 +0000379
Andrew Trick978674b2013-09-20 05:14:41 +0000380 // Instantiate the selected scheduler for this target, function, and
381 // optimization level.
Ahmed Charles56440fd2014-03-06 05:51:42 +0000382 std::unique_ptr<ScheduleDAGInstrs> Scheduler(createMachineScheduler());
Matthias Braun93563e72015-11-03 01:53:29 +0000383 scheduleRegions(*Scheduler, false);
Andrew Trickd7f890e2013-12-28 21:56:47 +0000384
385 DEBUG(LIS->dump());
386 if (VerifyScheduling)
387 MF->verify(this, "After machine scheduling.");
388 return true;
389}
390
Andrew Trick17080b92013-12-28 21:56:51 +0000391bool PostMachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000392 if (skipFunction(mf.getFunction()))
Paul Robinson7c99ec52014-03-31 17:43:35 +0000393 return false;
394
Chad Rosier816a1ab2016-01-20 23:08:32 +0000395 if (EnablePostRAMachineSched.getNumOccurrences()) {
396 if (!EnablePostRAMachineSched)
397 return false;
398 } else if (!mf.getSubtarget().enablePostRAScheduler()) {
Andrew Trick8d2ee372014-06-04 07:06:27 +0000399 DEBUG(dbgs() << "Subtarget disables post-MI-sched.\n");
400 return false;
401 }
Andrew Trick17080b92013-12-28 21:56:51 +0000402 DEBUG(dbgs() << "Before post-MI-sched:\n"; mf.print(dbgs()));
403
404 // Initialize the context of the pass.
405 MF = &mf;
Jonas Paulsson57a705d2017-08-17 08:33:44 +0000406 MLI = &getAnalysis<MachineLoopInfo>();
Andrew Trick17080b92013-12-28 21:56:51 +0000407 PassConfig = &getAnalysis<TargetPassConfig>();
408
409 if (VerifyScheduling)
410 MF->verify(this, "Before post machine scheduling.");
411
412 // Instantiate the selected scheduler for this target, function, and
413 // optimization level.
Ahmed Charles56440fd2014-03-06 05:51:42 +0000414 std::unique_ptr<ScheduleDAGInstrs> Scheduler(createPostMachineScheduler());
Matthias Braun93563e72015-11-03 01:53:29 +0000415 scheduleRegions(*Scheduler, true);
Andrew Trick17080b92013-12-28 21:56:51 +0000416
417 if (VerifyScheduling)
418 MF->verify(this, "After post machine scheduling.");
419 return true;
420}
421
Andrew Trickd14d7c22013-12-28 21:56:57 +0000422/// Return true of the given instruction should not be included in a scheduling
423/// region.
424///
425/// MachineScheduler does not currently support scheduling across calls. To
426/// handle calls, the DAG builder needs to be modified to create register
427/// anti/output dependencies on the registers clobbered by the call's regmask
428/// operand. In PreRA scheduling, the stack pointer adjustment already prevents
429/// scheduling across calls. In PostRA scheduling, we need the isCall to enforce
430/// the boundary, but there would be no benefit to postRA scheduling across
431/// calls this late anyway.
432static bool isSchedBoundary(MachineBasicBlock::iterator MI,
433 MachineBasicBlock *MBB,
434 MachineFunction *MF,
Matthias Braun93563e72015-11-03 01:53:29 +0000435 const TargetInstrInfo *TII) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000436 return MI->isCall() || TII->isSchedulingBoundary(*MI, MBB, *MF);
Andrew Trickd14d7c22013-12-28 21:56:57 +0000437}
438
Jonas Paulsson57a705d2017-08-17 08:33:44 +0000439/// A region of an MBB for scheduling.
Mikael Holmen4eb2a962017-09-13 14:07:47 +0000440namespace {
Jonas Paulsson57a705d2017-08-17 08:33:44 +0000441struct SchedRegion {
442 /// RegionBegin is the first instruction in the scheduling region, and
443 /// RegionEnd is either MBB->end() or the scheduling boundary after the
444 /// last instruction in the scheduling region. These iterators cannot refer
445 /// to instructions outside of the identified scheduling region because
446 /// those may be reordered before scheduling this region.
447 MachineBasicBlock::iterator RegionBegin;
448 MachineBasicBlock::iterator RegionEnd;
449 unsigned NumRegionInstrs;
Eugene Zelenko32a40562017-09-11 23:00:48 +0000450
Jonas Paulsson57a705d2017-08-17 08:33:44 +0000451 SchedRegion(MachineBasicBlock::iterator B, MachineBasicBlock::iterator E,
452 unsigned N) :
453 RegionBegin(B), RegionEnd(E), NumRegionInstrs(N) {}
454};
Mikael Holmen4eb2a962017-09-13 14:07:47 +0000455} // end anonymous namespace
Jonas Paulsson57a705d2017-08-17 08:33:44 +0000456
Eugene Zelenko32a40562017-09-11 23:00:48 +0000457using MBBRegionsVector = SmallVector<SchedRegion, 16>;
458
Jonas Paulsson57a705d2017-08-17 08:33:44 +0000459static void
460getSchedRegions(MachineBasicBlock *MBB,
461 MBBRegionsVector &Regions,
462 bool RegionsTopDown) {
463 MachineFunction *MF = MBB->getParent();
464 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
465
466 MachineBasicBlock::iterator I = nullptr;
467 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
468 RegionEnd != MBB->begin(); RegionEnd = I) {
469
470 // Avoid decrementing RegionEnd for blocks with no terminator.
471 if (RegionEnd != MBB->end() ||
472 isSchedBoundary(&*std::prev(RegionEnd), &*MBB, MF, TII)) {
473 --RegionEnd;
474 }
475
476 // The next region starts above the previous region. Look backward in the
477 // instruction stream until we find the nearest boundary.
478 unsigned NumRegionInstrs = 0;
479 I = RegionEnd;
480 for (;I != MBB->begin(); --I) {
481 MachineInstr &MI = *std::prev(I);
482 if (isSchedBoundary(&MI, &*MBB, MF, TII))
483 break;
484 if (!MI.isDebugValue())
485 // MBB::size() uses instr_iterator to count. Here we need a bundle to
486 // count as a single instruction.
487 ++NumRegionInstrs;
488 }
489
490 Regions.push_back(SchedRegion(I, RegionEnd, NumRegionInstrs));
491 }
492
493 if (RegionsTopDown)
494 std::reverse(Regions.begin(), Regions.end());
495}
496
Andrew Trickd7f890e2013-12-28 21:56:47 +0000497/// Main driver for both MachineScheduler and PostMachineScheduler.
Matthias Braun93563e72015-11-03 01:53:29 +0000498void MachineSchedulerBase::scheduleRegions(ScheduleDAGInstrs &Scheduler,
499 bool FixKillFlags) {
Andrew Tricke77e84e2012-01-13 06:30:30 +0000500 // Visit all machine basic blocks.
Andrew Trick88639922012-04-24 17:56:43 +0000501 //
502 // TODO: Visit blocks in global postorder or postorder within the bottom-up
503 // loop tree. Then we can optionally compute global RegPressure.
Andrew Tricke77e84e2012-01-13 06:30:30 +0000504 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
505 MBB != MBBEnd; ++MBB) {
506
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000507 Scheduler.startBlock(&*MBB);
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000508
Andrew Trick33e05d72013-12-28 21:57:02 +0000509#ifndef NDEBUG
510 if (SchedOnlyFunc.getNumOccurrences() && SchedOnlyFunc != MF->getName())
511 continue;
512 if (SchedOnlyBlock.getNumOccurrences()
513 && (int)SchedOnlyBlock != MBB->getNumber())
514 continue;
515#endif
516
Jonas Paulsson57a705d2017-08-17 08:33:44 +0000517 // Break the block into scheduling regions [I, RegionEnd). RegionEnd
518 // points to the scheduling boundary at the bottom of the region. The DAG
519 // does not include RegionEnd, but the region does (i.e. the next
520 // RegionEnd is above the previous RegionBegin). If the current block has
521 // no terminator then RegionEnd == MBB->end() for the bottom region.
522 //
523 // All the regions of MBB are first found and stored in MBBRegions, which
524 // will be processed (MBB) top-down if initialized with true.
Andrew Trickaf1bee72012-03-09 22:34:56 +0000525 //
526 // The Scheduler may insert instructions during either schedule() or
527 // exitRegion(), even for empty regions. So the local iterators 'I' and
Jonas Paulsson57a705d2017-08-17 08:33:44 +0000528 // 'RegionEnd' are invalid across these calls. Instructions must not be
529 // added to other regions than the current one without updating MBBRegions.
Andrew Trick88639922012-04-24 17:56:43 +0000530
Jonas Paulsson57a705d2017-08-17 08:33:44 +0000531 MBBRegionsVector MBBRegions;
532 getSchedRegions(&*MBB, MBBRegions, Scheduler.doMBBSchedRegionsTopDown());
533 for (MBBRegionsVector::iterator R = MBBRegions.begin();
534 R != MBBRegions.end(); ++R) {
535 MachineBasicBlock::iterator I = R->RegionBegin;
536 MachineBasicBlock::iterator RegionEnd = R->RegionEnd;
537 unsigned NumRegionInstrs = R->NumRegionInstrs;
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000538
Andrew Trick60cf03e2012-03-07 05:21:52 +0000539 // Notify the scheduler of the region, even if we may skip scheduling
540 // it. Perhaps it still needs to be bundled.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000541 Scheduler.enterRegion(&*MBB, I, RegionEnd, NumRegionInstrs);
Andrew Trick60cf03e2012-03-07 05:21:52 +0000542
543 // Skip empty scheduling regions (0 or 1 schedulable instructions).
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000544 if (I == RegionEnd || I == std::prev(RegionEnd)) {
Andrew Trick60cf03e2012-03-07 05:21:52 +0000545 // Close the current region. Bundle the terminator if needed.
Andrew Trickaf1bee72012-03-09 22:34:56 +0000546 // This invalidates 'RegionEnd' and 'I'.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000547 Scheduler.exitRegion();
Andrew Trick7ccdc5c2012-01-17 06:55:07 +0000548 continue;
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000549 }
Matthias Braun93563e72015-11-03 01:53:29 +0000550 DEBUG(dbgs() << "********** MI Scheduling **********\n");
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000551 DEBUG(dbgs() << MF->getName() << ":" << printMBBReference(*MBB) << " "
Francis Visoiu Mistrih68ced402018-02-19 15:08:49 +0000552 << MBB->getName() << "\n From: " << *I << " To: ";
553 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
554 else dbgs() << "End";
Matthias Braun858d1df2016-05-20 19:46:13 +0000555 dbgs() << " RegionInstrs: " << NumRegionInstrs << '\n');
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +0000556 if (DumpCriticalPathLength) {
557 errs() << MF->getName();
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000558 errs() << ":%bb. " << MBB->getNumber();
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +0000559 errs() << " " << MBB->getName() << " \n";
560 }
Andrew Trick7ccdc5c2012-01-17 06:55:07 +0000561
Andrew Trick1c0ec452012-03-09 03:46:42 +0000562 // Schedule a region: possibly reorder instructions.
Jonas Paulsson57a705d2017-08-17 08:33:44 +0000563 // This invalidates the original region iterators.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000564 Scheduler.schedule();
Andrew Trick1c0ec452012-03-09 03:46:42 +0000565
566 // Close the current region.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000567 Scheduler.exitRegion();
Andrew Trick7e120f42012-01-14 02:17:09 +0000568 }
Andrew Trickd7f890e2013-12-28 21:56:47 +0000569 Scheduler.finishBlock();
Matthias Braun93563e72015-11-03 01:53:29 +0000570 // FIXME: Ideally, no further passes should rely on kill flags. However,
571 // thumb2 size reduction is currently an exception, so the PostMIScheduler
572 // needs to do this.
573 if (FixKillFlags)
Matthias Braun868bbd42017-05-27 02:50:50 +0000574 Scheduler.fixupKills(*MBB);
Andrew Tricke77e84e2012-01-13 06:30:30 +0000575 }
Andrew Trickd7f890e2013-12-28 21:56:47 +0000576 Scheduler.finalizeSchedule();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000577}
578
Andrew Trickd7f890e2013-12-28 21:56:47 +0000579void MachineSchedulerBase::print(raw_ostream &O, const Module* m) const {
Andrew Tricke77e84e2012-01-13 06:30:30 +0000580 // unimplemented
581}
582
Aaron Ballman615eb472017-10-15 14:32:27 +0000583#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Sam Clegg705f7982017-06-21 22:19:17 +0000584LLVM_DUMP_METHOD void ReadyQueue::dump() const {
James Y Knighte72b0db2015-09-18 18:52:20 +0000585 dbgs() << "Queue " << Name << ": ";
Javed Absare3a0cc22017-06-21 09:10:10 +0000586 for (const SUnit *SU : Queue)
587 dbgs() << SU->NodeNum << " ";
Andrew Trick7a8e1002012-09-11 00:39:15 +0000588 dbgs() << "\n";
589}
Matthias Braun8c209aa2017-01-28 02:02:38 +0000590#endif
Andrew Trick8823dec2012-03-14 04:00:41 +0000591
592//===----------------------------------------------------------------------===//
Andrew Trickd7f890e2013-12-28 21:56:47 +0000593// ScheduleDAGMI - Basic machine instruction scheduling. This is
594// independent of PreRA/PostRA scheduling and involves no extra book-keeping for
595// virtual registers.
596// ===----------------------------------------------------------------------===/
Andrew Trick8823dec2012-03-14 04:00:41 +0000597
David Blaikie422b93d2014-04-21 20:32:32 +0000598// Provide a vtable anchor.
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +0000599ScheduleDAGMI::~ScheduleDAGMI() = default;
Andrew Trick44f750a2013-01-25 04:01:04 +0000600
Andrew Trick85a1d4c2013-04-24 15:54:43 +0000601bool ScheduleDAGMI::canAddEdge(SUnit *SuccSU, SUnit *PredSU) {
602 return SuccSU == &ExitSU || !Topo.IsReachable(PredSU, SuccSU);
603}
604
Andrew Tricka7714a02012-11-12 19:40:10 +0000605bool ScheduleDAGMI::addEdge(SUnit *SuccSU, const SDep &PredDep) {
Andrew Trick263280242012-11-12 19:52:20 +0000606 if (SuccSU != &ExitSU) {
607 // Do not use WillCreateCycle, it assumes SD scheduling.
608 // If Pred is reachable from Succ, then the edge creates a cycle.
609 if (Topo.IsReachable(PredDep.getSUnit(), SuccSU))
610 return false;
611 Topo.AddPred(SuccSU, PredDep.getSUnit());
612 }
Andrew Tricka7714a02012-11-12 19:40:10 +0000613 SuccSU->addPred(PredDep, /*Required=*/!PredDep.isArtificial());
614 // Return true regardless of whether a new edge needed to be inserted.
615 return true;
616}
617
Andrew Trick02a80da2012-03-08 01:41:12 +0000618/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
619/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick61f1a272012-05-24 22:11:09 +0000620///
621/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick8823dec2012-03-14 04:00:41 +0000622void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trick02a80da2012-03-08 01:41:12 +0000623 SUnit *SuccSU = SuccEdge->getSUnit();
624
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000625 if (SuccEdge->isWeak()) {
626 --SuccSU->WeakPredsLeft;
Andrew Tricka7714a02012-11-12 19:40:10 +0000627 if (SuccEdge->isCluster())
628 NextClusterSucc = SuccSU;
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000629 return;
630 }
Andrew Trick02a80da2012-03-08 01:41:12 +0000631#ifndef NDEBUG
632 if (SuccSU->NumPredsLeft == 0) {
633 dbgs() << "*** Scheduling failed! ***\n";
634 SuccSU->dump(this);
635 dbgs() << " has been released too many times!\n";
Craig Topperc0196b12014-04-14 00:51:57 +0000636 llvm_unreachable(nullptr);
Andrew Trick02a80da2012-03-08 01:41:12 +0000637 }
638#endif
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000639 // SU->TopReadyCycle was set to CurrCycle when it was scheduled. However,
640 // CurrCycle may have advanced since then.
641 if (SuccSU->TopReadyCycle < SU->TopReadyCycle + SuccEdge->getLatency())
642 SuccSU->TopReadyCycle = SU->TopReadyCycle + SuccEdge->getLatency();
643
Andrew Trick02a80da2012-03-08 01:41:12 +0000644 --SuccSU->NumPredsLeft;
645 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick8823dec2012-03-14 04:00:41 +0000646 SchedImpl->releaseTopNode(SuccSU);
Andrew Trick02a80da2012-03-08 01:41:12 +0000647}
648
649/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick8823dec2012-03-14 04:00:41 +0000650void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Javed Absare3a0cc22017-06-21 09:10:10 +0000651 for (SDep &Succ : SU->Succs)
652 releaseSucc(SU, &Succ);
Andrew Trick02a80da2012-03-08 01:41:12 +0000653}
654
Andrew Trick8823dec2012-03-14 04:00:41 +0000655/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
656/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick61f1a272012-05-24 22:11:09 +0000657///
658/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick8823dec2012-03-14 04:00:41 +0000659void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
660 SUnit *PredSU = PredEdge->getSUnit();
661
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000662 if (PredEdge->isWeak()) {
663 --PredSU->WeakSuccsLeft;
Andrew Tricka7714a02012-11-12 19:40:10 +0000664 if (PredEdge->isCluster())
665 NextClusterPred = PredSU;
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000666 return;
667 }
Andrew Trick8823dec2012-03-14 04:00:41 +0000668#ifndef NDEBUG
669 if (PredSU->NumSuccsLeft == 0) {
670 dbgs() << "*** Scheduling failed! ***\n";
671 PredSU->dump(this);
672 dbgs() << " has been released too many times!\n";
Craig Topperc0196b12014-04-14 00:51:57 +0000673 llvm_unreachable(nullptr);
Andrew Trick8823dec2012-03-14 04:00:41 +0000674 }
675#endif
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000676 // SU->BotReadyCycle was set to CurrCycle when it was scheduled. However,
677 // CurrCycle may have advanced since then.
678 if (PredSU->BotReadyCycle < SU->BotReadyCycle + PredEdge->getLatency())
679 PredSU->BotReadyCycle = SU->BotReadyCycle + PredEdge->getLatency();
680
Andrew Trick8823dec2012-03-14 04:00:41 +0000681 --PredSU->NumSuccsLeft;
682 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
683 SchedImpl->releaseBottomNode(PredSU);
684}
685
686/// releasePredecessors - Call releasePred on each of SU's predecessors.
687void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
Javed Absare3a0cc22017-06-21 09:10:10 +0000688 for (SDep &Pred : SU->Preds)
689 releasePred(SU, &Pred);
Andrew Trick8823dec2012-03-14 04:00:41 +0000690}
691
Jonas Paulsson57a705d2017-08-17 08:33:44 +0000692void ScheduleDAGMI::startBlock(MachineBasicBlock *bb) {
693 ScheduleDAGInstrs::startBlock(bb);
694 SchedImpl->enterMBB(bb);
695}
696
697void ScheduleDAGMI::finishBlock() {
698 SchedImpl->leaveMBB();
699 ScheduleDAGInstrs::finishBlock();
700}
701
Andrew Trickd7f890e2013-12-28 21:56:47 +0000702/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
703/// crossing a scheduling boundary. [begin, end) includes all instructions in
704/// the region, including the boundary itself and single-instruction regions
705/// that don't get scheduled.
706void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
707 MachineBasicBlock::iterator begin,
708 MachineBasicBlock::iterator end,
709 unsigned regioninstrs)
710{
711 ScheduleDAGInstrs::enterRegion(bb, begin, end, regioninstrs);
712
713 SchedImpl->initPolicy(begin, end, regioninstrs);
714}
715
Andrew Tricke833e1c2013-04-13 06:07:40 +0000716/// This is normally called from the main scheduler loop but may also be invoked
717/// by the scheduling strategy to perform additional code motion.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000718void ScheduleDAGMI::moveInstruction(
719 MachineInstr *MI, MachineBasicBlock::iterator InsertPos) {
Andrew Trick463b2f12012-05-17 18:35:03 +0000720 // Advance RegionBegin if the first instruction moves down.
Andrew Trick54f7def2012-03-21 04:12:10 +0000721 if (&*RegionBegin == MI)
Andrew Trick463b2f12012-05-17 18:35:03 +0000722 ++RegionBegin;
723
724 // Update the instruction stream.
Andrew Trick8823dec2012-03-14 04:00:41 +0000725 BB->splice(InsertPos, BB, MI);
Andrew Trick463b2f12012-05-17 18:35:03 +0000726
727 // Update LiveIntervals
Andrew Trickd7f890e2013-12-28 21:56:47 +0000728 if (LIS)
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +0000729 LIS->handleMove(*MI, /*UpdateFlags=*/true);
Andrew Trick463b2f12012-05-17 18:35:03 +0000730
731 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick8823dec2012-03-14 04:00:41 +0000732 if (RegionBegin == InsertPos)
733 RegionBegin = MI;
734}
735
Andrew Trickde670c02012-03-21 04:12:07 +0000736bool ScheduleDAGMI::checkSchedLimit() {
737#ifndef NDEBUG
738 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
739 CurrentTop = CurrentBottom;
740 return false;
741 }
742 ++NumInstrsScheduled;
743#endif
744 return true;
745}
746
Andrew Trickd7f890e2013-12-28 21:56:47 +0000747/// Per-region scheduling driver, called back from
748/// MachineScheduler::runOnMachineFunction. This is a simplified driver that
749/// does not consider liveness or register pressure. It is useful for PostRA
750/// scheduling and potentially other custom schedulers.
751void ScheduleDAGMI::schedule() {
James Y Knighte72b0db2015-09-18 18:52:20 +0000752 DEBUG(dbgs() << "ScheduleDAGMI::schedule starting\n");
753 DEBUG(SchedImpl->dumpPolicy());
754
Andrew Trickd7f890e2013-12-28 21:56:47 +0000755 // Build the DAG.
756 buildSchedGraph(AA);
757
758 Topo.InitDAGTopologicalSorting();
759
760 postprocessDAG();
761
762 SmallVector<SUnit*, 8> TopRoots, BotRoots;
763 findRootsAndBiasEdges(TopRoots, BotRoots);
764
Matthias Braun69f1d122016-11-11 22:37:28 +0000765 DEBUG(
766 if (EntrySU.getInstr() != nullptr)
767 EntrySU.dumpAll(this);
Javed Absare3a0cc22017-06-21 09:10:10 +0000768 for (const SUnit &SU : SUnits)
769 SU.dumpAll(this);
Matthias Braun69f1d122016-11-11 22:37:28 +0000770 if (ExitSU.getInstr() != nullptr)
771 ExitSU.dumpAll(this);
772 );
Andrew Trickd7f890e2013-12-28 21:56:47 +0000773 if (ViewMISchedDAGs) viewGraph();
774
Jonas Paulssonbc32f7d2018-03-05 16:31:49 +0000775 // Initialize the strategy before modifying the DAG.
776 // This may initialize a DFSResult to be used for queue priority.
777 SchedImpl->initialize(this);
778
Andrew Trickd7f890e2013-12-28 21:56:47 +0000779 // Initialize ready queues now that the DAG and priority data are finalized.
780 initQueues(TopRoots, BotRoots);
781
782 bool IsTopNode = false;
James Y Knighte72b0db2015-09-18 18:52:20 +0000783 while (true) {
784 DEBUG(dbgs() << "** ScheduleDAGMI::schedule picking next node\n");
785 SUnit *SU = SchedImpl->pickNode(IsTopNode);
786 if (!SU) break;
787
Andrew Trickd7f890e2013-12-28 21:56:47 +0000788 assert(!SU->isScheduled && "Node already scheduled");
789 if (!checkSchedLimit())
790 break;
791
792 MachineInstr *MI = SU->getInstr();
793 if (IsTopNode) {
794 assert(SU->isTopReady() && "node still has unscheduled dependencies");
795 if (&*CurrentTop == MI)
796 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
797 else
798 moveInstruction(MI, CurrentTop);
Matthias Braunb550b762016-04-21 01:54:13 +0000799 } else {
Andrew Trickd7f890e2013-12-28 21:56:47 +0000800 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
801 MachineBasicBlock::iterator priorII =
802 priorNonDebug(CurrentBottom, CurrentTop);
803 if (&*priorII == MI)
804 CurrentBottom = priorII;
805 else {
806 if (&*CurrentTop == MI)
807 CurrentTop = nextIfDebug(++CurrentTop, priorII);
808 moveInstruction(MI, CurrentBottom);
809 CurrentBottom = MI;
810 }
811 }
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000812 // Notify the scheduling strategy before updating the DAG.
Andrew Trick491e34a2014-06-12 22:36:28 +0000813 // This sets the scheduled node's ReadyCycle to CurrCycle. When updateQueues
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000814 // runs, it can then use the accurate ReadyCycle time to determine whether
815 // newly released nodes can move to the readyQ.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000816 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000817
818 updateQueues(SU, IsTopNode);
Andrew Trickd7f890e2013-12-28 21:56:47 +0000819 }
820 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
821
822 placeDebugValues();
823
824 DEBUG({
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000825 dbgs() << "*** Final schedule for "
826 << printMBBReference(*begin()->getParent()) << " ***\n";
827 dumpSchedule();
828 dbgs() << '\n';
829 });
Andrew Trickd7f890e2013-12-28 21:56:47 +0000830}
831
832/// Apply each ScheduleDAGMutation step in order.
833void ScheduleDAGMI::postprocessDAG() {
Javed Absare3a0cc22017-06-21 09:10:10 +0000834 for (auto &m : Mutations)
835 m->apply(this);
Andrew Trickd7f890e2013-12-28 21:56:47 +0000836}
837
838void ScheduleDAGMI::
839findRootsAndBiasEdges(SmallVectorImpl<SUnit*> &TopRoots,
840 SmallVectorImpl<SUnit*> &BotRoots) {
Javed Absare3a0cc22017-06-21 09:10:10 +0000841 for (SUnit &SU : SUnits) {
842 assert(!SU.isBoundaryNode() && "Boundary node should not be in SUnits");
Andrew Trickd7f890e2013-12-28 21:56:47 +0000843
844 // Order predecessors so DFSResult follows the critical path.
Javed Absare3a0cc22017-06-21 09:10:10 +0000845 SU.biasCriticalPath();
Andrew Trickd7f890e2013-12-28 21:56:47 +0000846
847 // A SUnit is ready to top schedule if it has no predecessors.
Javed Absare3a0cc22017-06-21 09:10:10 +0000848 if (!SU.NumPredsLeft)
849 TopRoots.push_back(&SU);
Andrew Trickd7f890e2013-12-28 21:56:47 +0000850 // A SUnit is ready to bottom schedule if it has no successors.
Javed Absare3a0cc22017-06-21 09:10:10 +0000851 if (!SU.NumSuccsLeft)
852 BotRoots.push_back(&SU);
Andrew Trickd7f890e2013-12-28 21:56:47 +0000853 }
854 ExitSU.biasCriticalPath();
855}
856
857/// Identify DAG roots and setup scheduler queues.
858void ScheduleDAGMI::initQueues(ArrayRef<SUnit*> TopRoots,
859 ArrayRef<SUnit*> BotRoots) {
Craig Topperc0196b12014-04-14 00:51:57 +0000860 NextClusterSucc = nullptr;
861 NextClusterPred = nullptr;
Andrew Trickd7f890e2013-12-28 21:56:47 +0000862
863 // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
864 //
865 // Nodes with unreleased weak edges can still be roots.
866 // Release top roots in forward order.
Javed Absare3a0cc22017-06-21 09:10:10 +0000867 for (SUnit *SU : TopRoots)
868 SchedImpl->releaseTopNode(SU);
869
Andrew Trickd7f890e2013-12-28 21:56:47 +0000870 // Release bottom roots in reverse order so the higher priority nodes appear
871 // first. This is more natural and slightly more efficient.
872 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
873 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I) {
874 SchedImpl->releaseBottomNode(*I);
875 }
876
877 releaseSuccessors(&EntrySU);
878 releasePredecessors(&ExitSU);
879
880 SchedImpl->registerRoots();
881
882 // Advance past initial DebugValues.
883 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
884 CurrentBottom = RegionEnd;
885}
886
887/// Update scheduler queues after scheduling an instruction.
888void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
889 // Release dependent instructions for scheduling.
890 if (IsTopNode)
891 releaseSuccessors(SU);
892 else
893 releasePredecessors(SU);
894
895 SU->isScheduled = true;
896}
897
898/// Reinsert any remaining debug_values, just like the PostRA scheduler.
899void ScheduleDAGMI::placeDebugValues() {
900 // If first instruction was a DBG_VALUE then put it back.
901 if (FirstDbgValue) {
902 BB->splice(RegionBegin, BB, FirstDbgValue);
903 RegionBegin = FirstDbgValue;
904 }
905
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +0000906 for (std::vector<std::pair<MachineInstr *, MachineInstr *>>::iterator
Andrew Trickd7f890e2013-12-28 21:56:47 +0000907 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000908 std::pair<MachineInstr *, MachineInstr *> P = *std::prev(DI);
Andrew Trickd7f890e2013-12-28 21:56:47 +0000909 MachineInstr *DbgValue = P.first;
910 MachineBasicBlock::iterator OrigPrevMI = P.second;
911 if (&*RegionBegin == DbgValue)
912 ++RegionBegin;
913 BB->splice(++OrigPrevMI, BB, DbgValue);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000914 if (OrigPrevMI == std::prev(RegionEnd))
Andrew Trickd7f890e2013-12-28 21:56:47 +0000915 RegionEnd = DbgValue;
916 }
917 DbgValues.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000918 FirstDbgValue = nullptr;
Andrew Trickd7f890e2013-12-28 21:56:47 +0000919}
920
Aaron Ballman615eb472017-10-15 14:32:27 +0000921#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Matthias Braun8c209aa2017-01-28 02:02:38 +0000922LLVM_DUMP_METHOD void ScheduleDAGMI::dumpSchedule() const {
Andrew Trickd7f890e2013-12-28 21:56:47 +0000923 for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
924 if (SUnit *SU = getSUnit(&(*MI)))
925 SU->dump(this);
926 else
927 dbgs() << "Missing SUnit\n";
928 }
929}
930#endif
931
932//===----------------------------------------------------------------------===//
933// ScheduleDAGMILive - Base class for MachineInstr scheduling with LiveIntervals
934// preservation.
935//===----------------------------------------------------------------------===//
936
937ScheduleDAGMILive::~ScheduleDAGMILive() {
938 delete DFSResult;
939}
940
Matthias Braun40639882016-11-11 22:37:31 +0000941void ScheduleDAGMILive::collectVRegUses(SUnit &SU) {
942 const MachineInstr &MI = *SU.getInstr();
943 for (const MachineOperand &MO : MI.operands()) {
944 if (!MO.isReg())
945 continue;
946 if (!MO.readsReg())
947 continue;
948 if (TrackLaneMasks && !MO.isUse())
949 continue;
950
951 unsigned Reg = MO.getReg();
952 if (!TargetRegisterInfo::isVirtualRegister(Reg))
953 continue;
954
955 // Ignore re-defs.
956 if (TrackLaneMasks) {
957 bool FoundDef = false;
958 for (const MachineOperand &MO2 : MI.operands()) {
959 if (MO2.isReg() && MO2.isDef() && MO2.getReg() == Reg && !MO2.isDead()) {
960 FoundDef = true;
961 break;
962 }
963 }
964 if (FoundDef)
965 continue;
966 }
967
968 // Record this local VReg use.
969 VReg2SUnitMultiMap::iterator UI = VRegUses.find(Reg);
970 for (; UI != VRegUses.end(); ++UI) {
971 if (UI->SU == &SU)
972 break;
973 }
974 if (UI == VRegUses.end())
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000975 VRegUses.insert(VReg2SUnit(Reg, LaneBitmask::getNone(), &SU));
Matthias Braun40639882016-11-11 22:37:31 +0000976 }
977}
978
Andrew Trick88639922012-04-24 17:56:43 +0000979/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
980/// crossing a scheduling boundary. [begin, end) includes all instructions in
981/// the region, including the boundary itself and single-instruction regions
982/// that don't get scheduled.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000983void ScheduleDAGMILive::enterRegion(MachineBasicBlock *bb,
Andrew Trick88639922012-04-24 17:56:43 +0000984 MachineBasicBlock::iterator begin,
985 MachineBasicBlock::iterator end,
Andrew Tricka53e1012013-08-23 17:48:33 +0000986 unsigned regioninstrs)
Andrew Trick88639922012-04-24 17:56:43 +0000987{
Andrew Trickd7f890e2013-12-28 21:56:47 +0000988 // ScheduleDAGMI initializes SchedImpl's per-region policy.
989 ScheduleDAGMI::enterRegion(bb, begin, end, regioninstrs);
Andrew Trick4add42f2012-05-10 21:06:10 +0000990
991 // For convenience remember the end of the liveness region.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000992 LiveRegionEnd = (RegionEnd == bb->end()) ? RegionEnd : std::next(RegionEnd);
Andrew Trick75e411c2013-09-06 17:32:34 +0000993
Andrew Trickb248b4a2013-09-06 17:32:47 +0000994 SUPressureDiffs.clear();
995
Andrew Trick75e411c2013-09-06 17:32:34 +0000996 ShouldTrackPressure = SchedImpl->shouldTrackPressure();
Matthias Braund4f64092016-01-20 00:23:32 +0000997 ShouldTrackLaneMasks = SchedImpl->shouldTrackLaneMasks();
998
Matthias Braunf9acaca2016-05-31 22:38:06 +0000999 assert((!ShouldTrackLaneMasks || ShouldTrackPressure) &&
1000 "ShouldTrackLaneMasks requires ShouldTrackPressure");
Andrew Trick4add42f2012-05-10 21:06:10 +00001001}
1002
1003// Setup the register pressure trackers for the top scheduled top and bottom
1004// scheduled regions.
Andrew Trickd7f890e2013-12-28 21:56:47 +00001005void ScheduleDAGMILive::initRegPressure() {
Matthias Braun40639882016-11-11 22:37:31 +00001006 VRegUses.clear();
1007 VRegUses.setUniverse(MRI.getNumVirtRegs());
1008 for (SUnit &SU : SUnits)
1009 collectVRegUses(SU);
1010
Matthias Braund4f64092016-01-20 00:23:32 +00001011 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin,
1012 ShouldTrackLaneMasks, false);
1013 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd,
1014 ShouldTrackLaneMasks, false);
Andrew Trick4add42f2012-05-10 21:06:10 +00001015
1016 // Close the RPTracker to finalize live ins.
1017 RPTracker.closeRegion();
1018
Andrew Trick9c17eab2013-07-30 19:59:12 +00001019 DEBUG(RPTracker.dump());
Andrew Trick79d3eec2012-05-24 22:11:14 +00001020
Andrew Trick4add42f2012-05-10 21:06:10 +00001021 // Initialize the live ins and live outs.
Matthias Braun3e86de12015-09-17 21:12:24 +00001022 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
1023 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
Andrew Trick4add42f2012-05-10 21:06:10 +00001024
1025 // Close one end of the tracker so we can call
1026 // getMaxUpward/DownwardPressureDelta before advancing across any
1027 // instructions. This converts currently live regs into live ins/outs.
1028 TopRPTracker.closeTop();
1029 BotRPTracker.closeBottom();
1030
Andrew Trick9c17eab2013-07-30 19:59:12 +00001031 BotRPTracker.initLiveThru(RPTracker);
1032 if (!BotRPTracker.getLiveThru().empty()) {
1033 TopRPTracker.initLiveThru(BotRPTracker.getLiveThru());
1034 DEBUG(dbgs() << "Live Thru: ";
1035 dumpRegSetPressure(BotRPTracker.getLiveThru(), TRI));
1036 };
1037
Andrew Trick2bc74c22013-08-30 04:36:57 +00001038 // For each live out vreg reduce the pressure change associated with other
1039 // uses of the same vreg below the live-out reaching def.
Matthias Braun3e86de12015-09-17 21:12:24 +00001040 updatePressureDiffs(RPTracker.getPressure().LiveOutRegs);
Andrew Trick2bc74c22013-08-30 04:36:57 +00001041
Andrew Trick4add42f2012-05-10 21:06:10 +00001042 // Account for liveness generated by the region boundary.
Andrew Trick2bc74c22013-08-30 04:36:57 +00001043 if (LiveRegionEnd != RegionEnd) {
Matthias Braun5d458612016-01-20 00:23:26 +00001044 SmallVector<RegisterMaskPair, 8> LiveUses;
Andrew Trick2bc74c22013-08-30 04:36:57 +00001045 BotRPTracker.recede(&LiveUses);
1046 updatePressureDiffs(LiveUses);
1047 }
Andrew Trick4add42f2012-05-10 21:06:10 +00001048
Matthias Braune6edd482015-11-13 22:30:31 +00001049 DEBUG(
1050 dbgs() << "Top Pressure:\n";
1051 dumpRegSetPressure(TopRPTracker.getRegSetPressureAtPos(), TRI);
1052 dbgs() << "Bottom Pressure:\n";
1053 dumpRegSetPressure(BotRPTracker.getRegSetPressureAtPos(), TRI);
1054 );
1055
Yaxun Liuc41e2f62017-12-15 03:56:57 +00001056 assert((BotRPTracker.getPos() == RegionEnd ||
1057 (RegionEnd->isDebugValue() &&
1058 BotRPTracker.getPos() == priorNonDebug(RegionEnd, RegionBegin))) &&
1059 "Can't find the region bottom");
Andrew Trick22025772012-05-17 18:35:10 +00001060
1061 // Cache the list of excess pressure sets in this region. This will also track
1062 // the max pressure in the scheduled code for these sets.
1063 RegionCriticalPSets.clear();
Jakub Staszakc641ada2013-01-25 21:44:27 +00001064 const std::vector<unsigned> &RegionPressure =
1065 RPTracker.getPressure().MaxSetPressure;
Andrew Trick22025772012-05-17 18:35:10 +00001066 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
Andrew Trick736dd9a2013-06-21 18:32:58 +00001067 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trickb55db582013-06-21 18:33:01 +00001068 if (RegionPressure[i] > Limit) {
1069 DEBUG(dbgs() << TRI->getRegPressureSetName(i)
1070 << " Limit " << Limit
1071 << " Actual " << RegionPressure[i] << "\n");
Andrew Trick1a831342013-08-30 03:49:48 +00001072 RegionCriticalPSets.push_back(PressureChange(i));
Andrew Trickb55db582013-06-21 18:33:01 +00001073 }
Andrew Trick22025772012-05-17 18:35:10 +00001074 }
1075 DEBUG(dbgs() << "Excess PSets: ";
Javed Absare3a0cc22017-06-21 09:10:10 +00001076 for (const PressureChange &RCPS : RegionCriticalPSets)
Andrew Trick22025772012-05-17 18:35:10 +00001077 dbgs() << TRI->getRegPressureSetName(
Javed Absare3a0cc22017-06-21 09:10:10 +00001078 RCPS.getPSet()) << " ";
Andrew Trick22025772012-05-17 18:35:10 +00001079 dbgs() << "\n");
1080}
1081
Andrew Trickd7f890e2013-12-28 21:56:47 +00001082void ScheduleDAGMILive::
Andrew Trickb248b4a2013-09-06 17:32:47 +00001083updateScheduledPressure(const SUnit *SU,
1084 const std::vector<unsigned> &NewMaxPressure) {
1085 const PressureDiff &PDiff = getPressureDiff(SU);
1086 unsigned CritIdx = 0, CritEnd = RegionCriticalPSets.size();
Javed Absare3a0cc22017-06-21 09:10:10 +00001087 for (const PressureChange &PC : PDiff) {
1088 if (!PC.isValid())
Andrew Trickb248b4a2013-09-06 17:32:47 +00001089 break;
Javed Absare3a0cc22017-06-21 09:10:10 +00001090 unsigned ID = PC.getPSet();
Andrew Trickb248b4a2013-09-06 17:32:47 +00001091 while (CritIdx != CritEnd && RegionCriticalPSets[CritIdx].getPSet() < ID)
1092 ++CritIdx;
1093 if (CritIdx != CritEnd && RegionCriticalPSets[CritIdx].getPSet() == ID) {
1094 if ((int)NewMaxPressure[ID] > RegionCriticalPSets[CritIdx].getUnitInc()
Simon Pilgrim858d8e62017-02-23 12:00:34 +00001095 && NewMaxPressure[ID] <= (unsigned)std::numeric_limits<int16_t>::max())
Andrew Trickb248b4a2013-09-06 17:32:47 +00001096 RegionCriticalPSets[CritIdx].setUnitInc(NewMaxPressure[ID]);
1097 }
1098 unsigned Limit = RegClassInfo->getRegPressureSetLimit(ID);
1099 if (NewMaxPressure[ID] >= Limit - 2) {
1100 DEBUG(dbgs() << " " << TRI->getRegPressureSetName(ID) << ": "
Andrew Trick569dc65a2015-05-17 23:40:31 +00001101 << NewMaxPressure[ID]
1102 << ((NewMaxPressure[ID] > Limit) ? " > " : " <= ") << Limit
1103 << "(+ " << BotRPTracker.getLiveThru()[ID] << " livethru)\n");
Andrew Trickb248b4a2013-09-06 17:32:47 +00001104 }
Andrew Trick22025772012-05-17 18:35:10 +00001105 }
Andrew Trick88639922012-04-24 17:56:43 +00001106}
1107
Andrew Trick2bc74c22013-08-30 04:36:57 +00001108/// Update the PressureDiff array for liveness after scheduling this
1109/// instruction.
Matthias Braun5d458612016-01-20 00:23:26 +00001110void ScheduleDAGMILive::updatePressureDiffs(
1111 ArrayRef<RegisterMaskPair> LiveUses) {
1112 for (const RegisterMaskPair &P : LiveUses) {
Matthias Braun5d458612016-01-20 00:23:26 +00001113 unsigned Reg = P.RegUnit;
Matthias Braund4f64092016-01-20 00:23:32 +00001114 /// FIXME: Currently assuming single-use physregs.
Andrew Trick2bc74c22013-08-30 04:36:57 +00001115 if (!TRI->isVirtualRegister(Reg))
1116 continue;
Andrew Trickffdbefb2013-09-06 17:32:39 +00001117
Matthias Braund4f64092016-01-20 00:23:32 +00001118 if (ShouldTrackLaneMasks) {
1119 // If the register has just become live then other uses won't change
1120 // this fact anymore => decrement pressure.
1121 // If the register has just become dead then other uses make it come
1122 // back to life => increment pressure.
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001123 bool Decrement = P.LaneMask.any();
Matthias Braund4f64092016-01-20 00:23:32 +00001124
1125 for (const VReg2SUnit &V2SU
1126 : make_range(VRegUses.find(Reg), VRegUses.end())) {
1127 SUnit &SU = *V2SU.SU;
1128 if (SU.isScheduled || &SU == &ExitSU)
1129 continue;
1130
1131 PressureDiff &PDiff = getPressureDiff(&SU);
Stanislav Mekhanoshin42259cf2017-02-24 21:56:16 +00001132 PDiff.addPressureChange(Reg, Decrement, &MRI);
Matthias Braund4f64092016-01-20 00:23:32 +00001133 DEBUG(
1134 dbgs() << " UpdateRegP: SU(" << SU.NodeNum << ") "
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +00001135 << printReg(Reg, TRI) << ':' << PrintLaneMask(P.LaneMask)
Francis Visoiu Mistrih68ced402018-02-19 15:08:49 +00001136 << ' ' << *SU.getInstr();
Matthias Braund4f64092016-01-20 00:23:32 +00001137 dbgs() << " to ";
1138 PDiff.dump(*TRI);
1139 );
1140 }
1141 } else {
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001142 assert(P.LaneMask.any());
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +00001143 DEBUG(dbgs() << " LiveReg: " << printVRegOrUnit(Reg, TRI) << "\n");
Matthias Braund4f64092016-01-20 00:23:32 +00001144 // This may be called before CurrentBottom has been initialized. However,
1145 // BotRPTracker must have a valid position. We want the value live into the
1146 // instruction or live out of the block, so ask for the previous
1147 // instruction's live-out.
1148 const LiveInterval &LI = LIS->getInterval(Reg);
1149 VNInfo *VNI;
1150 MachineBasicBlock::const_iterator I =
1151 nextIfDebug(BotRPTracker.getPos(), BB->end());
1152 if (I == BB->end())
1153 VNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
1154 else {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001155 LiveQueryResult LRQ = LI.Query(LIS->getInstructionIndex(*I));
Matthias Braund4f64092016-01-20 00:23:32 +00001156 VNI = LRQ.valueIn();
1157 }
1158 // RegisterPressureTracker guarantees that readsReg is true for LiveUses.
1159 assert(VNI && "No live value at use.");
1160 for (const VReg2SUnit &V2SU
1161 : make_range(VRegUses.find(Reg), VRegUses.end())) {
1162 SUnit *SU = V2SU.SU;
1163 // If this use comes before the reaching def, it cannot be a last use,
1164 // so decrease its pressure change.
1165 if (!SU->isScheduled && SU != &ExitSU) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001166 LiveQueryResult LRQ =
1167 LI.Query(LIS->getInstructionIndex(*SU->getInstr()));
Matthias Braund4f64092016-01-20 00:23:32 +00001168 if (LRQ.valueIn() == VNI) {
1169 PressureDiff &PDiff = getPressureDiff(SU);
Stanislav Mekhanoshin42259cf2017-02-24 21:56:16 +00001170 PDiff.addPressureChange(Reg, true, &MRI);
Matthias Braund4f64092016-01-20 00:23:32 +00001171 DEBUG(
1172 dbgs() << " UpdateRegP: SU(" << SU->NodeNum << ") "
Francis Visoiu Mistrih68ced402018-02-19 15:08:49 +00001173 << *SU->getInstr();
Matthias Braund4f64092016-01-20 00:23:32 +00001174 dbgs() << " to ";
1175 PDiff.dump(*TRI);
1176 );
1177 }
Matthias Braun9198c672015-11-06 20:59:02 +00001178 }
Andrew Trick2bc74c22013-08-30 04:36:57 +00001179 }
1180 }
1181 }
1182}
1183
Andrew Trick8823dec2012-03-14 04:00:41 +00001184/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick88639922012-04-24 17:56:43 +00001185/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
1186/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick7a8e1002012-09-11 00:39:15 +00001187///
1188/// This is a skeletal driver, with all the functionality pushed into helpers,
Nick Lewycky06b0ea22015-08-18 22:41:58 +00001189/// so that it can be easily extended by experimental schedulers. Generally,
Andrew Trick7a8e1002012-09-11 00:39:15 +00001190/// implementing MachineSchedStrategy should be sufficient to implement a new
1191/// scheduling algorithm. However, if a scheduler further subclasses
Andrew Trickd7f890e2013-12-28 21:56:47 +00001192/// ScheduleDAGMILive then it will want to override this virtual method in order
1193/// to update any specialized state.
1194void ScheduleDAGMILive::schedule() {
James Y Knighte72b0db2015-09-18 18:52:20 +00001195 DEBUG(dbgs() << "ScheduleDAGMILive::schedule starting\n");
1196 DEBUG(SchedImpl->dumpPolicy());
Andrew Trick7a8e1002012-09-11 00:39:15 +00001197 buildDAGWithRegPressure();
1198
Andrew Tricka7714a02012-11-12 19:40:10 +00001199 Topo.InitDAGTopologicalSorting();
1200
Andrew Tricka2733e92012-09-14 17:22:42 +00001201 postprocessDAG();
1202
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001203 SmallVector<SUnit*, 8> TopRoots, BotRoots;
1204 findRootsAndBiasEdges(TopRoots, BotRoots);
1205
1206 // Initialize the strategy before modifying the DAG.
1207 // This may initialize a DFSResult to be used for queue priority.
1208 SchedImpl->initialize(this);
1209
Matthias Braun9198c672015-11-06 20:59:02 +00001210 DEBUG(
Matthias Braun69f1d122016-11-11 22:37:28 +00001211 if (EntrySU.getInstr() != nullptr)
1212 EntrySU.dumpAll(this);
Matthias Braun9198c672015-11-06 20:59:02 +00001213 for (const SUnit &SU : SUnits) {
1214 SU.dumpAll(this);
1215 if (ShouldTrackPressure) {
1216 dbgs() << " Pressure Diff : ";
1217 getPressureDiff(&SU).dump(*TRI);
1218 }
Javed Absar3d594372017-03-27 20:46:37 +00001219 dbgs() << " Single Issue : ";
1220 if (SchedModel.mustBeginGroup(SU.getInstr()) &&
1221 SchedModel.mustEndGroup(SU.getInstr()))
1222 dbgs() << "true;";
1223 else
1224 dbgs() << "false;";
Matthias Braun9198c672015-11-06 20:59:02 +00001225 dbgs() << '\n';
1226 }
Matthias Braun69f1d122016-11-11 22:37:28 +00001227 if (ExitSU.getInstr() != nullptr)
1228 ExitSU.dumpAll(this);
Matthias Braun9198c672015-11-06 20:59:02 +00001229 );
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001230 if (ViewMISchedDAGs) viewGraph();
Andrew Trick7a8e1002012-09-11 00:39:15 +00001231
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001232 // Initialize ready queues now that the DAG and priority data are finalized.
1233 initQueues(TopRoots, BotRoots);
Andrew Trick7a8e1002012-09-11 00:39:15 +00001234
1235 bool IsTopNode = false;
James Y Knighte72b0db2015-09-18 18:52:20 +00001236 while (true) {
1237 DEBUG(dbgs() << "** ScheduleDAGMILive::schedule picking next node\n");
1238 SUnit *SU = SchedImpl->pickNode(IsTopNode);
1239 if (!SU) break;
1240
Andrew Trick984d98b2012-10-08 18:53:53 +00001241 assert(!SU->isScheduled && "Node already scheduled");
Andrew Trick7a8e1002012-09-11 00:39:15 +00001242 if (!checkSchedLimit())
1243 break;
1244
1245 scheduleMI(SU, IsTopNode);
1246
Andrew Trickd7f890e2013-12-28 21:56:47 +00001247 if (DFSResult) {
1248 unsigned SubtreeID = DFSResult->getSubtreeID(SU);
1249 if (!ScheduledTrees.test(SubtreeID)) {
1250 ScheduledTrees.set(SubtreeID);
1251 DFSResult->scheduleTree(SubtreeID);
1252 SchedImpl->scheduleTree(SubtreeID);
1253 }
1254 }
1255
1256 // Notify the scheduling strategy after updating the DAG.
1257 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick43adfb32015-03-27 06:10:13 +00001258
1259 updateQueues(SU, IsTopNode);
Andrew Trick7a8e1002012-09-11 00:39:15 +00001260 }
1261 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
1262
1263 placeDebugValues();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001264
1265 DEBUG({
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +00001266 dbgs() << "*** Final schedule for "
1267 << printMBBReference(*begin()->getParent()) << " ***\n";
1268 dumpSchedule();
1269 dbgs() << '\n';
1270 });
Andrew Trick7a8e1002012-09-11 00:39:15 +00001271}
1272
1273/// Build the DAG and setup three register pressure trackers.
Andrew Trickd7f890e2013-12-28 21:56:47 +00001274void ScheduleDAGMILive::buildDAGWithRegPressure() {
Andrew Trickb6e74712013-09-04 20:59:59 +00001275 if (!ShouldTrackPressure) {
1276 RPTracker.reset();
1277 RegionCriticalPSets.clear();
1278 buildSchedGraph(AA);
1279 return;
1280 }
1281
Andrew Trick4add42f2012-05-10 21:06:10 +00001282 // Initialize the register pressure tracker used by buildSchedGraph.
Andrew Trick9c17eab2013-07-30 19:59:12 +00001283 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd,
Matthias Braund4f64092016-01-20 00:23:32 +00001284 ShouldTrackLaneMasks, /*TrackUntiedDefs=*/true);
Andrew Trick88639922012-04-24 17:56:43 +00001285
Andrew Trick4add42f2012-05-10 21:06:10 +00001286 // Account for liveness generate by the region boundary.
1287 if (LiveRegionEnd != RegionEnd)
1288 RPTracker.recede();
1289
1290 // Build the DAG, and compute current register pressure.
Matthias Braund4f64092016-01-20 00:23:32 +00001291 buildSchedGraph(AA, &RPTracker, &SUPressureDiffs, LIS, ShouldTrackLaneMasks);
Andrew Trick02a80da2012-03-08 01:41:12 +00001292
Andrew Trick4add42f2012-05-10 21:06:10 +00001293 // Initialize top/bottom trackers after computing region pressure.
1294 initRegPressure();
Andrew Trick7a8e1002012-09-11 00:39:15 +00001295}
Andrew Trick4add42f2012-05-10 21:06:10 +00001296
Andrew Trickd7f890e2013-12-28 21:56:47 +00001297void ScheduleDAGMILive::computeDFSResult() {
Andrew Trick44f750a2013-01-25 04:01:04 +00001298 if (!DFSResult)
1299 DFSResult = new SchedDFSResult(/*BottomU*/true, MinSubtreeSize);
1300 DFSResult->clear();
Andrew Trick44f750a2013-01-25 04:01:04 +00001301 ScheduledTrees.clear();
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001302 DFSResult->resize(SUnits.size());
1303 DFSResult->compute(SUnits);
Andrew Trick44f750a2013-01-25 04:01:04 +00001304 ScheduledTrees.resize(DFSResult->getNumSubtrees());
1305}
1306
Andrew Trick483f4192013-08-29 18:04:49 +00001307/// Compute the max cyclic critical path through the DAG. The scheduling DAG
1308/// only provides the critical path for single block loops. To handle loops that
1309/// span blocks, we could use the vreg path latencies provided by
1310/// MachineTraceMetrics instead. However, MachineTraceMetrics is not currently
1311/// available for use in the scheduler.
1312///
1313/// The cyclic path estimation identifies a def-use pair that crosses the back
Andrew Trickef80f502013-08-30 02:02:12 +00001314/// edge and considers the depth and height of the nodes. For example, consider
Andrew Trick483f4192013-08-29 18:04:49 +00001315/// the following instruction sequence where each instruction has unit latency
1316/// and defines an epomymous virtual register:
1317///
1318/// a->b(a,c)->c(b)->d(c)->exit
1319///
1320/// The cyclic critical path is a two cycles: b->c->b
1321/// The acyclic critical path is four cycles: a->b->c->d->exit
1322/// LiveOutHeight = height(c) = len(c->d->exit) = 2
1323/// LiveOutDepth = depth(c) + 1 = len(a->b->c) + 1 = 3
1324/// LiveInHeight = height(b) + 1 = len(b->c->d->exit) + 1 = 4
1325/// LiveInDepth = depth(b) = len(a->b) = 1
1326///
1327/// LiveOutDepth - LiveInDepth = 3 - 1 = 2
1328/// LiveInHeight - LiveOutHeight = 4 - 2 = 2
1329/// CyclicCriticalPath = min(2, 2) = 2
Andrew Trickd7f890e2013-12-28 21:56:47 +00001330///
1331/// This could be relevant to PostRA scheduling, but is currently implemented
1332/// assuming LiveIntervals.
1333unsigned ScheduleDAGMILive::computeCyclicCriticalPath() {
Andrew Trick483f4192013-08-29 18:04:49 +00001334 // This only applies to single block loop.
1335 if (!BB->isSuccessor(BB))
1336 return 0;
1337
1338 unsigned MaxCyclicLatency = 0;
1339 // Visit each live out vreg def to find def/use pairs that cross iterations.
Matthias Braun5d458612016-01-20 00:23:26 +00001340 for (const RegisterMaskPair &P : RPTracker.getPressure().LiveOutRegs) {
1341 unsigned Reg = P.RegUnit;
Andrew Trick483f4192013-08-29 18:04:49 +00001342 if (!TRI->isVirtualRegister(Reg))
1343 continue;
1344 const LiveInterval &LI = LIS->getInterval(Reg);
1345 const VNInfo *DefVNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
1346 if (!DefVNI)
1347 continue;
1348
1349 MachineInstr *DefMI = LIS->getInstructionFromIndex(DefVNI->def);
1350 const SUnit *DefSU = getSUnit(DefMI);
1351 if (!DefSU)
1352 continue;
1353
1354 unsigned LiveOutHeight = DefSU->getHeight();
1355 unsigned LiveOutDepth = DefSU->getDepth() + DefSU->Latency;
1356 // Visit all local users of the vreg def.
Matthias Braunb0c437b2015-10-29 03:57:17 +00001357 for (const VReg2SUnit &V2SU
1358 : make_range(VRegUses.find(Reg), VRegUses.end())) {
1359 SUnit *SU = V2SU.SU;
1360 if (SU == &ExitSU)
Andrew Trick483f4192013-08-29 18:04:49 +00001361 continue;
1362
1363 // Only consider uses of the phi.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001364 LiveQueryResult LRQ = LI.Query(LIS->getInstructionIndex(*SU->getInstr()));
Andrew Trick483f4192013-08-29 18:04:49 +00001365 if (!LRQ.valueIn()->isPHIDef())
1366 continue;
1367
1368 // Assume that a path spanning two iterations is a cycle, which could
1369 // overestimate in strange cases. This allows cyclic latency to be
1370 // estimated as the minimum slack of the vreg's depth or height.
1371 unsigned CyclicLatency = 0;
Matthias Braunb0c437b2015-10-29 03:57:17 +00001372 if (LiveOutDepth > SU->getDepth())
1373 CyclicLatency = LiveOutDepth - SU->getDepth();
Andrew Trick483f4192013-08-29 18:04:49 +00001374
Matthias Braunb0c437b2015-10-29 03:57:17 +00001375 unsigned LiveInHeight = SU->getHeight() + DefSU->Latency;
Andrew Trick483f4192013-08-29 18:04:49 +00001376 if (LiveInHeight > LiveOutHeight) {
1377 if (LiveInHeight - LiveOutHeight < CyclicLatency)
1378 CyclicLatency = LiveInHeight - LiveOutHeight;
Matthias Braunb550b762016-04-21 01:54:13 +00001379 } else
Andrew Trick483f4192013-08-29 18:04:49 +00001380 CyclicLatency = 0;
1381
1382 DEBUG(dbgs() << "Cyclic Path: SU(" << DefSU->NodeNum << ") -> SU("
Matthias Braunb0c437b2015-10-29 03:57:17 +00001383 << SU->NodeNum << ") = " << CyclicLatency << "c\n");
Andrew Trick483f4192013-08-29 18:04:49 +00001384 if (CyclicLatency > MaxCyclicLatency)
1385 MaxCyclicLatency = CyclicLatency;
1386 }
1387 }
1388 DEBUG(dbgs() << "Cyclic Critical Path: " << MaxCyclicLatency << "c\n");
1389 return MaxCyclicLatency;
1390}
1391
Krzysztof Parzyszek7ea9a522016-04-28 19:17:44 +00001392/// Release ExitSU predecessors and setup scheduler queues. Re-position
1393/// the Top RP tracker in case the region beginning has changed.
1394void ScheduleDAGMILive::initQueues(ArrayRef<SUnit*> TopRoots,
1395 ArrayRef<SUnit*> BotRoots) {
1396 ScheduleDAGMI::initQueues(TopRoots, BotRoots);
1397 if (ShouldTrackPressure) {
1398 assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
1399 TopRPTracker.setPos(CurrentTop);
1400 }
1401}
1402
Andrew Trick7a8e1002012-09-11 00:39:15 +00001403/// Move an instruction and update register pressure.
Andrew Trickd7f890e2013-12-28 21:56:47 +00001404void ScheduleDAGMILive::scheduleMI(SUnit *SU, bool IsTopNode) {
Andrew Trick7a8e1002012-09-11 00:39:15 +00001405 // Move the instruction to its new location in the instruction stream.
1406 MachineInstr *MI = SU->getInstr();
Andrew Trick02a80da2012-03-08 01:41:12 +00001407
Andrew Trick7a8e1002012-09-11 00:39:15 +00001408 if (IsTopNode) {
1409 assert(SU->isTopReady() && "node still has unscheduled dependencies");
1410 if (&*CurrentTop == MI)
1411 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick8823dec2012-03-14 04:00:41 +00001412 else {
Andrew Trick7a8e1002012-09-11 00:39:15 +00001413 moveInstruction(MI, CurrentTop);
1414 TopRPTracker.setPos(MI);
Andrew Trick8823dec2012-03-14 04:00:41 +00001415 }
Andrew Trickc3ea0052012-04-24 18:04:37 +00001416
Andrew Trickb6e74712013-09-04 20:59:59 +00001417 if (ShouldTrackPressure) {
1418 // Update top scheduled pressure.
Matthias Braund4f64092016-01-20 00:23:32 +00001419 RegisterOperands RegOpers;
1420 RegOpers.collect(*MI, *TRI, MRI, ShouldTrackLaneMasks, false);
1421 if (ShouldTrackLaneMasks) {
1422 // Adjust liveness and add missing dead+read-undef flags.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001423 SlotIndex SlotIdx = LIS->getInstructionIndex(*MI).getRegSlot();
Matthias Braund4f64092016-01-20 00:23:32 +00001424 RegOpers.adjustLaneLiveness(*LIS, MRI, SlotIdx, MI);
1425 } else {
1426 // Adjust for missing dead-def flags.
1427 RegOpers.detectDeadDefs(*MI, *LIS);
1428 }
1429
1430 TopRPTracker.advance(RegOpers);
Andrew Trickb6e74712013-09-04 20:59:59 +00001431 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
Matthias Braun9198c672015-11-06 20:59:02 +00001432 DEBUG(
1433 dbgs() << "Top Pressure:\n";
1434 dumpRegSetPressure(TopRPTracker.getRegSetPressureAtPos(), TRI);
1435 );
1436
Andrew Trickb248b4a2013-09-06 17:32:47 +00001437 updateScheduledPressure(SU, TopRPTracker.getPressure().MaxSetPressure);
Andrew Trickb6e74712013-09-04 20:59:59 +00001438 }
Matthias Braunb550b762016-04-21 01:54:13 +00001439 } else {
Andrew Trick7a8e1002012-09-11 00:39:15 +00001440 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
1441 MachineBasicBlock::iterator priorII =
1442 priorNonDebug(CurrentBottom, CurrentTop);
1443 if (&*priorII == MI)
1444 CurrentBottom = priorII;
1445 else {
1446 if (&*CurrentTop == MI) {
1447 CurrentTop = nextIfDebug(++CurrentTop, priorII);
1448 TopRPTracker.setPos(CurrentTop);
1449 }
1450 moveInstruction(MI, CurrentBottom);
1451 CurrentBottom = MI;
Yaxun Liu8b7454a2018-01-23 16:04:53 +00001452 BotRPTracker.setPos(CurrentBottom);
Andrew Trick7a8e1002012-09-11 00:39:15 +00001453 }
Andrew Trickb6e74712013-09-04 20:59:59 +00001454 if (ShouldTrackPressure) {
Matthias Braund4f64092016-01-20 00:23:32 +00001455 RegisterOperands RegOpers;
1456 RegOpers.collect(*MI, *TRI, MRI, ShouldTrackLaneMasks, false);
1457 if (ShouldTrackLaneMasks) {
1458 // Adjust liveness and add missing dead+read-undef flags.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001459 SlotIndex SlotIdx = LIS->getInstructionIndex(*MI).getRegSlot();
Matthias Braund4f64092016-01-20 00:23:32 +00001460 RegOpers.adjustLaneLiveness(*LIS, MRI, SlotIdx, MI);
1461 } else {
1462 // Adjust for missing dead-def flags.
1463 RegOpers.detectDeadDefs(*MI, *LIS);
1464 }
1465
Yaxun Liuc41e2f62017-12-15 03:56:57 +00001466 if (BotRPTracker.getPos() != CurrentBottom)
1467 BotRPTracker.recedeSkipDebugValues();
Matthias Braun5d458612016-01-20 00:23:26 +00001468 SmallVector<RegisterMaskPair, 8> LiveUses;
Matthias Braund4f64092016-01-20 00:23:32 +00001469 BotRPTracker.recede(RegOpers, &LiveUses);
Andrew Trickb6e74712013-09-04 20:59:59 +00001470 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
Matthias Braun9198c672015-11-06 20:59:02 +00001471 DEBUG(
1472 dbgs() << "Bottom Pressure:\n";
1473 dumpRegSetPressure(BotRPTracker.getRegSetPressureAtPos(), TRI);
1474 );
1475
Andrew Trickb248b4a2013-09-06 17:32:47 +00001476 updateScheduledPressure(SU, BotRPTracker.getPressure().MaxSetPressure);
Andrew Trickb6e74712013-09-04 20:59:59 +00001477 updatePressureDiffs(LiveUses);
Andrew Trickb6e74712013-09-04 20:59:59 +00001478 }
Andrew Trick7a8e1002012-09-11 00:39:15 +00001479 }
1480}
1481
Andrew Trick263280242012-11-12 19:52:20 +00001482//===----------------------------------------------------------------------===//
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001483// BaseMemOpClusterMutation - DAG post-processing to cluster loads or stores.
Andrew Trick263280242012-11-12 19:52:20 +00001484//===----------------------------------------------------------------------===//
1485
Andrew Tricka7714a02012-11-12 19:40:10 +00001486namespace {
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00001487
Andrew Tricka7714a02012-11-12 19:40:10 +00001488/// \brief Post-process the DAG to create cluster edges between neighboring
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001489/// loads or between neighboring stores.
1490class BaseMemOpClusterMutation : public ScheduleDAGMutation {
1491 struct MemOpInfo {
Andrew Tricka7714a02012-11-12 19:40:10 +00001492 SUnit *SU;
1493 unsigned BaseReg;
Chad Rosierc27a18f2016-03-09 16:00:35 +00001494 int64_t Offset;
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00001495
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001496 MemOpInfo(SUnit *su, unsigned reg, int64_t ofs)
1497 : SU(su), BaseReg(reg), Offset(ofs) {}
Benjamin Kramerb0f74b22014-03-07 21:35:39 +00001498
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001499 bool operator<(const MemOpInfo&RHS) const {
Mandeep Singh Grange82678a2016-10-18 00:11:19 +00001500 return std::tie(BaseReg, Offset, SU->NodeNum) <
1501 std::tie(RHS.BaseReg, RHS.Offset, RHS.SU->NodeNum);
Benjamin Kramerb0f74b22014-03-07 21:35:39 +00001502 }
Andrew Tricka7714a02012-11-12 19:40:10 +00001503 };
Andrew Tricka7714a02012-11-12 19:40:10 +00001504
1505 const TargetInstrInfo *TII;
1506 const TargetRegisterInfo *TRI;
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001507 bool IsLoad;
1508
Andrew Tricka7714a02012-11-12 19:40:10 +00001509public:
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001510 BaseMemOpClusterMutation(const TargetInstrInfo *tii,
1511 const TargetRegisterInfo *tri, bool IsLoad)
1512 : TII(tii), TRI(tri), IsLoad(IsLoad) {}
Andrew Tricka7714a02012-11-12 19:40:10 +00001513
Krzysztof Parzyszek5c61d112016-03-05 15:45:23 +00001514 void apply(ScheduleDAGInstrs *DAGInstrs) override;
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001515
Andrew Tricka7714a02012-11-12 19:40:10 +00001516protected:
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001517 void clusterNeighboringMemOps(ArrayRef<SUnit *> MemOps, ScheduleDAGMI *DAG);
1518};
1519
1520class StoreClusterMutation : public BaseMemOpClusterMutation {
1521public:
1522 StoreClusterMutation(const TargetInstrInfo *tii,
1523 const TargetRegisterInfo *tri)
1524 : BaseMemOpClusterMutation(tii, tri, false) {}
1525};
1526
1527class LoadClusterMutation : public BaseMemOpClusterMutation {
1528public:
1529 LoadClusterMutation(const TargetInstrInfo *tii, const TargetRegisterInfo *tri)
1530 : BaseMemOpClusterMutation(tii, tri, true) {}
Andrew Tricka7714a02012-11-12 19:40:10 +00001531};
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00001532
1533} // end anonymous namespace
Andrew Tricka7714a02012-11-12 19:40:10 +00001534
Tom Stellard68726a52016-08-19 19:59:18 +00001535namespace llvm {
1536
1537std::unique_ptr<ScheduleDAGMutation>
1538createLoadClusterDAGMutation(const TargetInstrInfo *TII,
1539 const TargetRegisterInfo *TRI) {
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00001540 return EnableMemOpCluster ? llvm::make_unique<LoadClusterMutation>(TII, TRI)
Matthias Braun115efcd2016-11-28 20:11:54 +00001541 : nullptr;
Tom Stellard68726a52016-08-19 19:59:18 +00001542}
1543
1544std::unique_ptr<ScheduleDAGMutation>
1545createStoreClusterDAGMutation(const TargetInstrInfo *TII,
1546 const TargetRegisterInfo *TRI) {
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00001547 return EnableMemOpCluster ? llvm::make_unique<StoreClusterMutation>(TII, TRI)
Matthias Braun115efcd2016-11-28 20:11:54 +00001548 : nullptr;
Tom Stellard68726a52016-08-19 19:59:18 +00001549}
1550
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00001551} // end namespace llvm
Tom Stellard68726a52016-08-19 19:59:18 +00001552
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001553void BaseMemOpClusterMutation::clusterNeighboringMemOps(
1554 ArrayRef<SUnit *> MemOps, ScheduleDAGMI *DAG) {
1555 SmallVector<MemOpInfo, 32> MemOpRecords;
Javed Absare3a0cc22017-06-21 09:10:10 +00001556 for (SUnit *SU : MemOps) {
Andrew Tricka7714a02012-11-12 19:40:10 +00001557 unsigned BaseReg;
Chad Rosierc27a18f2016-03-09 16:00:35 +00001558 int64_t Offset;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001559 if (TII->getMemOpBaseRegImmOfs(*SU->getInstr(), BaseReg, Offset, TRI))
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001560 MemOpRecords.push_back(MemOpInfo(SU, BaseReg, Offset));
Andrew Tricka7714a02012-11-12 19:40:10 +00001561 }
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001562 if (MemOpRecords.size() < 2)
Andrew Tricka7714a02012-11-12 19:40:10 +00001563 return;
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001564
Mandeep Singh Grange92f0cf2018-04-06 18:08:42 +00001565 llvm::sort(MemOpRecords.begin(), MemOpRecords.end());
Andrew Tricka7714a02012-11-12 19:40:10 +00001566 unsigned ClusterLength = 1;
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001567 for (unsigned Idx = 0, End = MemOpRecords.size(); Idx < (End - 1); ++Idx) {
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001568 SUnit *SUa = MemOpRecords[Idx].SU;
1569 SUnit *SUb = MemOpRecords[Idx+1].SU;
Stanislav Mekhanoshin7fe9a5d2017-09-13 22:20:47 +00001570 if (TII->shouldClusterMemOps(*SUa->getInstr(), MemOpRecords[Idx].BaseReg,
1571 *SUb->getInstr(), MemOpRecords[Idx+1].BaseReg,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001572 ClusterLength) &&
1573 DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001574 DEBUG(dbgs() << "Cluster ld/st SU(" << SUa->NodeNum << ") - SU("
Andrew Tricka7714a02012-11-12 19:40:10 +00001575 << SUb->NodeNum << ")\n");
1576 // Copy successor edges from SUa to SUb. Interleaving computation
1577 // dependent on SUa can prevent load combining due to register reuse.
1578 // Predecessor edges do not need to be copied from SUb to SUa since nearby
1579 // loads should have effectively the same inputs.
Javed Absare3a0cc22017-06-21 09:10:10 +00001580 for (const SDep &Succ : SUa->Succs) {
1581 if (Succ.getSUnit() == SUb)
Andrew Tricka7714a02012-11-12 19:40:10 +00001582 continue;
Javed Absare3a0cc22017-06-21 09:10:10 +00001583 DEBUG(dbgs() << " Copy Succ SU(" << Succ.getSUnit()->NodeNum << ")\n");
1584 DAG->addEdge(Succ.getSUnit(), SDep(SUb, SDep::Artificial));
Andrew Tricka7714a02012-11-12 19:40:10 +00001585 }
1586 ++ClusterLength;
Matthias Braunb550b762016-04-21 01:54:13 +00001587 } else
Andrew Tricka7714a02012-11-12 19:40:10 +00001588 ClusterLength = 1;
1589 }
1590}
1591
1592/// \brief Callback from DAG postProcessing to create cluster edges for loads.
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001593void BaseMemOpClusterMutation::apply(ScheduleDAGInstrs *DAGInstrs) {
Krzysztof Parzyszek5c61d112016-03-05 15:45:23 +00001594 ScheduleDAGMI *DAG = static_cast<ScheduleDAGMI*>(DAGInstrs);
1595
Andrew Tricka7714a02012-11-12 19:40:10 +00001596 // Map DAG NodeNum to store chain ID.
1597 DenseMap<unsigned, unsigned> StoreChainIDs;
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001598 // Map each store chain to a set of dependent MemOps.
Andrew Tricka7714a02012-11-12 19:40:10 +00001599 SmallVector<SmallVector<SUnit*,4>, 32> StoreChainDependents;
Javed Absare3a0cc22017-06-21 09:10:10 +00001600 for (SUnit &SU : DAG->SUnits) {
1601 if ((IsLoad && !SU.getInstr()->mayLoad()) ||
1602 (!IsLoad && !SU.getInstr()->mayStore()))
Andrew Tricka7714a02012-11-12 19:40:10 +00001603 continue;
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001604
Andrew Tricka7714a02012-11-12 19:40:10 +00001605 unsigned ChainPredID = DAG->SUnits.size();
Javed Absare3a0cc22017-06-21 09:10:10 +00001606 for (const SDep &Pred : SU.Preds) {
1607 if (Pred.isCtrl()) {
1608 ChainPredID = Pred.getSUnit()->NodeNum;
Andrew Tricka7714a02012-11-12 19:40:10 +00001609 break;
1610 }
1611 }
1612 // Check if this chain-like pred has been seen
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001613 // before. ChainPredID==MaxNodeID at the top of the schedule.
Andrew Tricka7714a02012-11-12 19:40:10 +00001614 unsigned NumChains = StoreChainDependents.size();
1615 std::pair<DenseMap<unsigned, unsigned>::iterator, bool> Result =
1616 StoreChainIDs.insert(std::make_pair(ChainPredID, NumChains));
1617 if (Result.second)
1618 StoreChainDependents.resize(NumChains + 1);
Javed Absare3a0cc22017-06-21 09:10:10 +00001619 StoreChainDependents[Result.first->second].push_back(&SU);
Andrew Tricka7714a02012-11-12 19:40:10 +00001620 }
Jun Bum Lim4c5bd582016-04-15 14:58:38 +00001621
Andrew Tricka7714a02012-11-12 19:40:10 +00001622 // Iterate over the store chains.
Javed Absare3a0cc22017-06-21 09:10:10 +00001623 for (auto &SCD : StoreChainDependents)
1624 clusterNeighboringMemOps(SCD, DAG);
Andrew Tricka7714a02012-11-12 19:40:10 +00001625}
1626
Andrew Trick02a80da2012-03-08 01:41:12 +00001627//===----------------------------------------------------------------------===//
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001628// CopyConstrain - DAG post-processing to encourage copy elimination.
1629//===----------------------------------------------------------------------===//
1630
1631namespace {
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00001632
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001633/// \brief Post-process the DAG to create weak edges from all uses of a copy to
1634/// the one use that defines the copy's source vreg, most likely an induction
1635/// variable increment.
1636class CopyConstrain : public ScheduleDAGMutation {
1637 // Transient state.
1638 SlotIndex RegionBeginIdx;
Eugene Zelenko32a40562017-09-11 23:00:48 +00001639
Andrew Trick2e875172013-04-24 23:19:56 +00001640 // RegionEndIdx is the slot index of the last non-debug instruction in the
1641 // scheduling region. So we may have RegionBeginIdx == RegionEndIdx.
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001642 SlotIndex RegionEndIdx;
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00001643
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001644public:
1645 CopyConstrain(const TargetInstrInfo *, const TargetRegisterInfo *) {}
1646
Krzysztof Parzyszek5c61d112016-03-05 15:45:23 +00001647 void apply(ScheduleDAGInstrs *DAGInstrs) override;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001648
1649protected:
Andrew Trickd7f890e2013-12-28 21:56:47 +00001650 void constrainLocalCopy(SUnit *CopySU, ScheduleDAGMILive *DAG);
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001651};
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00001652
1653} // end anonymous namespace
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001654
Tom Stellard68726a52016-08-19 19:59:18 +00001655namespace llvm {
1656
1657std::unique_ptr<ScheduleDAGMutation>
1658createCopyConstrainDAGMutation(const TargetInstrInfo *TII,
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00001659 const TargetRegisterInfo *TRI) {
1660 return llvm::make_unique<CopyConstrain>(TII, TRI);
Tom Stellard68726a52016-08-19 19:59:18 +00001661}
1662
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00001663} // end namespace llvm
Tom Stellard68726a52016-08-19 19:59:18 +00001664
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001665/// constrainLocalCopy handles two possibilities:
1666/// 1) Local src:
1667/// I0: = dst
1668/// I1: src = ...
1669/// I2: = dst
1670/// I3: dst = src (copy)
1671/// (create pred->succ edges I0->I1, I2->I1)
1672///
1673/// 2) Local copy:
1674/// I0: dst = src (copy)
1675/// I1: = dst
1676/// I2: src = ...
1677/// I3: = dst
1678/// (create pred->succ edges I1->I2, I3->I2)
1679///
1680/// Although the MachineScheduler is currently constrained to single blocks,
1681/// this algorithm should handle extended blocks. An EBB is a set of
1682/// contiguously numbered blocks such that the previous block in the EBB is
1683/// always the single predecessor.
Andrew Trickd7f890e2013-12-28 21:56:47 +00001684void CopyConstrain::constrainLocalCopy(SUnit *CopySU, ScheduleDAGMILive *DAG) {
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001685 LiveIntervals *LIS = DAG->getLIS();
1686 MachineInstr *Copy = CopySU->getInstr();
1687
1688 // Check for pure vreg copies.
Matthias Braun7511abd2016-04-04 21:23:46 +00001689 const MachineOperand &SrcOp = Copy->getOperand(1);
1690 unsigned SrcReg = SrcOp.getReg();
1691 if (!TargetRegisterInfo::isVirtualRegister(SrcReg) || !SrcOp.readsReg())
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001692 return;
1693
Matthias Braun7511abd2016-04-04 21:23:46 +00001694 const MachineOperand &DstOp = Copy->getOperand(0);
1695 unsigned DstReg = DstOp.getReg();
1696 if (!TargetRegisterInfo::isVirtualRegister(DstReg) || DstOp.isDead())
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001697 return;
1698
1699 // Check if either the dest or source is local. If it's live across a back
1700 // edge, it's not local. Note that if both vregs are live across the back
1701 // edge, we cannot successfully contrain the copy without cyclic scheduling.
Michael Kuperstein54c61ed2015-01-19 07:30:47 +00001702 // If both the copy's source and dest are local live intervals, then we
1703 // should treat the dest as the global for the purpose of adding
1704 // constraints. This adds edges from source's other uses to the copy.
1705 unsigned LocalReg = SrcReg;
1706 unsigned GlobalReg = DstReg;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001707 LiveInterval *LocalLI = &LIS->getInterval(LocalReg);
1708 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx)) {
Michael Kuperstein54c61ed2015-01-19 07:30:47 +00001709 LocalReg = DstReg;
1710 GlobalReg = SrcReg;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001711 LocalLI = &LIS->getInterval(LocalReg);
1712 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx))
1713 return;
1714 }
1715 LiveInterval *GlobalLI = &LIS->getInterval(GlobalReg);
1716
1717 // Find the global segment after the start of the local LI.
1718 LiveInterval::iterator GlobalSegment = GlobalLI->find(LocalLI->beginIndex());
1719 // If GlobalLI does not overlap LocalLI->start, then a copy directly feeds a
1720 // local live range. We could create edges from other global uses to the local
1721 // start, but the coalescer should have already eliminated these cases, so
1722 // don't bother dealing with it.
1723 if (GlobalSegment == GlobalLI->end())
1724 return;
1725
1726 // If GlobalSegment is killed at the LocalLI->start, the call to find()
1727 // returned the next global segment. But if GlobalSegment overlaps with
1728 // LocalLI->start, then advance to the next segement. If a hole in GlobalLI
1729 // exists in LocalLI's vicinity, GlobalSegment will be the end of the hole.
1730 if (GlobalSegment->contains(LocalLI->beginIndex()))
1731 ++GlobalSegment;
1732
1733 if (GlobalSegment == GlobalLI->end())
1734 return;
1735
1736 // Check if GlobalLI contains a hole in the vicinity of LocalLI.
1737 if (GlobalSegment != GlobalLI->begin()) {
1738 // Two address defs have no hole.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001739 if (SlotIndex::isSameInstr(std::prev(GlobalSegment)->end,
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001740 GlobalSegment->start)) {
1741 return;
1742 }
Andrew Trickd9761772013-07-30 19:59:08 +00001743 // If the prior global segment may be defined by the same two-address
1744 // instruction that also defines LocalLI, then can't make a hole here.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001745 if (SlotIndex::isSameInstr(std::prev(GlobalSegment)->start,
Andrew Trickd9761772013-07-30 19:59:08 +00001746 LocalLI->beginIndex())) {
1747 return;
1748 }
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001749 // If GlobalLI has a prior segment, it must be live into the EBB. Otherwise
1750 // it would be a disconnected component in the live range.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001751 assert(std::prev(GlobalSegment)->start < LocalLI->beginIndex() &&
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001752 "Disconnected LRG within the scheduling region.");
1753 }
1754 MachineInstr *GlobalDef = LIS->getInstructionFromIndex(GlobalSegment->start);
1755 if (!GlobalDef)
1756 return;
1757
1758 SUnit *GlobalSU = DAG->getSUnit(GlobalDef);
1759 if (!GlobalSU)
1760 return;
1761
1762 // GlobalDef is the bottom of the GlobalLI hole. Open the hole by
1763 // constraining the uses of the last local def to precede GlobalDef.
1764 SmallVector<SUnit*,8> LocalUses;
1765 const VNInfo *LastLocalVN = LocalLI->getVNInfoBefore(LocalLI->endIndex());
1766 MachineInstr *LastLocalDef = LIS->getInstructionFromIndex(LastLocalVN->def);
1767 SUnit *LastLocalSU = DAG->getSUnit(LastLocalDef);
Javed Absare3a0cc22017-06-21 09:10:10 +00001768 for (const SDep &Succ : LastLocalSU->Succs) {
1769 if (Succ.getKind() != SDep::Data || Succ.getReg() != LocalReg)
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001770 continue;
Javed Absare3a0cc22017-06-21 09:10:10 +00001771 if (Succ.getSUnit() == GlobalSU)
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001772 continue;
Javed Absare3a0cc22017-06-21 09:10:10 +00001773 if (!DAG->canAddEdge(GlobalSU, Succ.getSUnit()))
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001774 return;
Javed Absare3a0cc22017-06-21 09:10:10 +00001775 LocalUses.push_back(Succ.getSUnit());
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001776 }
1777 // Open the top of the GlobalLI hole by constraining any earlier global uses
1778 // to precede the start of LocalLI.
1779 SmallVector<SUnit*,8> GlobalUses;
1780 MachineInstr *FirstLocalDef =
1781 LIS->getInstructionFromIndex(LocalLI->beginIndex());
1782 SUnit *FirstLocalSU = DAG->getSUnit(FirstLocalDef);
Javed Absare3a0cc22017-06-21 09:10:10 +00001783 for (const SDep &Pred : GlobalSU->Preds) {
1784 if (Pred.getKind() != SDep::Anti || Pred.getReg() != GlobalReg)
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001785 continue;
Javed Absare3a0cc22017-06-21 09:10:10 +00001786 if (Pred.getSUnit() == FirstLocalSU)
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001787 continue;
Javed Absare3a0cc22017-06-21 09:10:10 +00001788 if (!DAG->canAddEdge(FirstLocalSU, Pred.getSUnit()))
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001789 return;
Javed Absare3a0cc22017-06-21 09:10:10 +00001790 GlobalUses.push_back(Pred.getSUnit());
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001791 }
1792 DEBUG(dbgs() << "Constraining copy SU(" << CopySU->NodeNum << ")\n");
1793 // Add the weak edges.
1794 for (SmallVectorImpl<SUnit*>::const_iterator
1795 I = LocalUses.begin(), E = LocalUses.end(); I != E; ++I) {
1796 DEBUG(dbgs() << " Local use SU(" << (*I)->NodeNum << ") -> SU("
1797 << GlobalSU->NodeNum << ")\n");
1798 DAG->addEdge(GlobalSU, SDep(*I, SDep::Weak));
1799 }
1800 for (SmallVectorImpl<SUnit*>::const_iterator
1801 I = GlobalUses.begin(), E = GlobalUses.end(); I != E; ++I) {
1802 DEBUG(dbgs() << " Global use SU(" << (*I)->NodeNum << ") -> SU("
1803 << FirstLocalSU->NodeNum << ")\n");
1804 DAG->addEdge(FirstLocalSU, SDep(*I, SDep::Weak));
1805 }
1806}
1807
1808/// \brief Callback from DAG postProcessing to create weak edges to encourage
1809/// copy elimination.
Krzysztof Parzyszek5c61d112016-03-05 15:45:23 +00001810void CopyConstrain::apply(ScheduleDAGInstrs *DAGInstrs) {
1811 ScheduleDAGMI *DAG = static_cast<ScheduleDAGMI*>(DAGInstrs);
Andrew Trickd7f890e2013-12-28 21:56:47 +00001812 assert(DAG->hasVRegLiveness() && "Expect VRegs with LiveIntervals");
1813
Andrew Trick2e875172013-04-24 23:19:56 +00001814 MachineBasicBlock::iterator FirstPos = nextIfDebug(DAG->begin(), DAG->end());
1815 if (FirstPos == DAG->end())
1816 return;
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001817 RegionBeginIdx = DAG->getLIS()->getInstructionIndex(*FirstPos);
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001818 RegionEndIdx = DAG->getLIS()->getInstructionIndex(
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001819 *priorNonDebug(DAG->end(), DAG->begin()));
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001820
Javed Absare3a0cc22017-06-21 09:10:10 +00001821 for (SUnit &SU : DAG->SUnits) {
1822 if (!SU.getInstr()->isCopy())
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001823 continue;
1824
Javed Absare3a0cc22017-06-21 09:10:10 +00001825 constrainLocalCopy(&SU, static_cast<ScheduleDAGMILive*>(DAG));
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001826 }
1827}
1828
1829//===----------------------------------------------------------------------===//
Andrew Trickfc127d12013-12-07 05:59:44 +00001830// MachineSchedStrategy helpers used by GenericScheduler, GenericPostScheduler
1831// and possibly other custom schedulers.
Andrew Trickd14d7c22013-12-28 21:56:57 +00001832//===----------------------------------------------------------------------===//
Andrew Tricke1c034f2012-01-17 06:55:03 +00001833
Andrew Trick5a22df42013-12-05 17:56:02 +00001834static const unsigned InvalidCycle = ~0U;
1835
Andrew Trickfc127d12013-12-07 05:59:44 +00001836SchedBoundary::~SchedBoundary() { delete HazardRec; }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001837
Jonas Paulsson238c14b2017-10-25 08:23:33 +00001838/// Given a Count of resource usage and a Latency value, return true if a
1839/// SchedBoundary becomes resource limited.
1840static bool checkResourceLimit(unsigned LFactor, unsigned Count,
1841 unsigned Latency) {
1842 return (int)(Count - (Latency * LFactor)) > (int)LFactor;
1843}
1844
Andrew Trickfc127d12013-12-07 05:59:44 +00001845void SchedBoundary::reset() {
1846 // A new HazardRec is created for each DAG and owned by SchedBoundary.
1847 // Destroying and reconstructing it is very expensive though. So keep
1848 // invalid, placeholder HazardRecs.
1849 if (HazardRec && HazardRec->isEnabled()) {
1850 delete HazardRec;
Craig Topperc0196b12014-04-14 00:51:57 +00001851 HazardRec = nullptr;
Andrew Trickfc127d12013-12-07 05:59:44 +00001852 }
1853 Available.clear();
1854 Pending.clear();
1855 CheckPending = false;
Andrew Trickfc127d12013-12-07 05:59:44 +00001856 CurrCycle = 0;
1857 CurrMOps = 0;
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00001858 MinReadyCycle = std::numeric_limits<unsigned>::max();
Andrew Trickfc127d12013-12-07 05:59:44 +00001859 ExpectedLatency = 0;
1860 DependentLatency = 0;
1861 RetiredMOps = 0;
1862 MaxExecutedResCount = 0;
1863 ZoneCritResIdx = 0;
1864 IsResourceLimited = false;
1865 ReservedCycles.clear();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001866#ifndef NDEBUG
Andrew Trickd14d7c22013-12-28 21:56:57 +00001867 // Track the maximum number of stall cycles that could arise either from the
1868 // latency of a DAG edge or the number of cycles that a processor resource is
1869 // reserved (SchedBoundary::ReservedCycles).
Andrew Trick7f1ebbe2014-06-07 01:48:43 +00001870 MaxObservedStall = 0;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001871#endif
Andrew Trickfc127d12013-12-07 05:59:44 +00001872 // Reserve a zero-count for invalid CritResIdx.
1873 ExecutedResCounts.resize(1);
1874 assert(!ExecutedResCounts[0] && "nonzero count for bad resource");
1875}
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001876
Andrew Trickfc127d12013-12-07 05:59:44 +00001877void SchedRemainder::
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001878init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1879 reset();
1880 if (!SchedModel->hasInstrSchedModel())
1881 return;
1882 RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
Javed Absare3a0cc22017-06-21 09:10:10 +00001883 for (SUnit &SU : DAG->SUnits) {
1884 const MCSchedClassDesc *SC = DAG->getSchedClass(&SU);
1885 RemIssueCount += SchedModel->getNumMicroOps(SU.getInstr(), SC)
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001886 * SchedModel->getMicroOpFactor();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001887 for (TargetSchedModel::ProcResIter
1888 PI = SchedModel->getWriteProcResBegin(SC),
1889 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1890 unsigned PIdx = PI->ProcResourceIdx;
1891 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1892 RemainingCounts[PIdx] += (Factor * PI->Cycles);
1893 }
1894 }
1895}
1896
Andrew Trickfc127d12013-12-07 05:59:44 +00001897void SchedBoundary::
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001898init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1899 reset();
1900 DAG = dag;
1901 SchedModel = smodel;
1902 Rem = rem;
Andrew Trick5a22df42013-12-05 17:56:02 +00001903 if (SchedModel->hasInstrSchedModel()) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001904 ExecutedResCounts.resize(SchedModel->getNumProcResourceKinds());
Andrew Trick5a22df42013-12-05 17:56:02 +00001905 ReservedCycles.resize(SchedModel->getNumProcResourceKinds(), InvalidCycle);
1906 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001907}
1908
Andrew Trick880e5732013-12-05 17:55:58 +00001909/// Compute the stall cycles based on this SUnit's ready time. Heuristics treat
1910/// these "soft stalls" differently than the hard stall cycles based on CPU
1911/// resources and computed by checkHazard(). A fully in-order model
1912/// (MicroOpBufferSize==0) will not make use of this since instructions are not
1913/// available for scheduling until they are ready. However, a weaker in-order
1914/// model may use this for heuristics. For example, if a processor has in-order
1915/// behavior when reading certain resources, this may come into play.
Andrew Trickfc127d12013-12-07 05:59:44 +00001916unsigned SchedBoundary::getLatencyStallCycles(SUnit *SU) {
Andrew Trick880e5732013-12-05 17:55:58 +00001917 if (!SU->isUnbuffered)
1918 return 0;
1919
1920 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
1921 if (ReadyCycle > CurrCycle)
1922 return ReadyCycle - CurrCycle;
1923 return 0;
1924}
1925
Andrew Trick5a22df42013-12-05 17:56:02 +00001926/// Compute the next cycle at which the given processor resource can be
1927/// scheduled.
Andrew Trickfc127d12013-12-07 05:59:44 +00001928unsigned SchedBoundary::
Andrew Trick5a22df42013-12-05 17:56:02 +00001929getNextResourceCycle(unsigned PIdx, unsigned Cycles) {
1930 unsigned NextUnreserved = ReservedCycles[PIdx];
1931 // If this resource has never been used, always return cycle zero.
1932 if (NextUnreserved == InvalidCycle)
1933 return 0;
1934 // For bottom-up scheduling add the cycles needed for the current operation.
1935 if (!isTop())
1936 NextUnreserved += Cycles;
1937 return NextUnreserved;
1938}
1939
Andrew Trick8c9e6722012-06-29 03:23:24 +00001940/// Does this SU have a hazard within the current instruction group.
1941///
1942/// The scheduler supports two modes of hazard recognition. The first is the
1943/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1944/// supports highly complicated in-order reservation tables
1945/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
1946///
1947/// The second is a streamlined mechanism that checks for hazards based on
1948/// simple counters that the scheduler itself maintains. It explicitly checks
1949/// for instruction dispatch limitations, including the number of micro-ops that
1950/// can dispatch per cycle.
1951///
1952/// TODO: Also check whether the SU must start a new group.
Andrew Trickfc127d12013-12-07 05:59:44 +00001953bool SchedBoundary::checkHazard(SUnit *SU) {
Andrew Trickd14d7c22013-12-28 21:56:57 +00001954 if (HazardRec->isEnabled()
1955 && HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard) {
1956 return true;
1957 }
Javed Absar3d594372017-03-27 20:46:37 +00001958
Andrew Trickdd79f0f2012-10-10 05:43:09 +00001959 unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
Andrew Tricke2ff5752013-06-15 04:49:49 +00001960 if ((CurrMOps > 0) && (CurrMOps + uops > SchedModel->getIssueWidth())) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001961 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") uops="
1962 << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
Andrew Trick8c9e6722012-06-29 03:23:24 +00001963 return true;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001964 }
Javed Absar3d594372017-03-27 20:46:37 +00001965
1966 if (CurrMOps > 0 &&
1967 ((isTop() && SchedModel->mustBeginGroup(SU->getInstr())) ||
1968 (!isTop() && SchedModel->mustEndGroup(SU->getInstr())))) {
1969 DEBUG(dbgs() << " hazard: SU(" << SU->NodeNum << ") must "
1970 << (isTop()? "begin" : "end") << " group\n");
1971 return true;
1972 }
1973
Andrew Trick5a22df42013-12-05 17:56:02 +00001974 if (SchedModel->hasInstrSchedModel() && SU->hasReservedResource) {
1975 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
Javed Absare485b142017-10-03 09:35:04 +00001976 for (const MCWriteProcResEntry &PE :
1977 make_range(SchedModel->getWriteProcResBegin(SC),
1978 SchedModel->getWriteProcResEnd(SC))) {
1979 unsigned ResIdx = PE.ProcResourceIdx;
1980 unsigned Cycles = PE.Cycles;
1981 unsigned NRCycle = getNextResourceCycle(ResIdx, Cycles);
Andrew Trick56327222014-06-27 04:57:05 +00001982 if (NRCycle > CurrCycle) {
Andrew Trick040c0da2014-06-27 05:09:36 +00001983#ifndef NDEBUG
Javed Absare485b142017-10-03 09:35:04 +00001984 MaxObservedStall = std::max(Cycles, MaxObservedStall);
Andrew Trick040c0da2014-06-27 05:09:36 +00001985#endif
Andrew Trick56327222014-06-27 04:57:05 +00001986 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") "
Javed Absare485b142017-10-03 09:35:04 +00001987 << SchedModel->getResourceName(ResIdx)
Andrew Trick56327222014-06-27 04:57:05 +00001988 << "=" << NRCycle << "c\n");
Andrew Trick5a22df42013-12-05 17:56:02 +00001989 return true;
Andrew Trick56327222014-06-27 04:57:05 +00001990 }
Andrew Trick5a22df42013-12-05 17:56:02 +00001991 }
1992 }
Andrew Trick8c9e6722012-06-29 03:23:24 +00001993 return false;
1994}
1995
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001996// Find the unscheduled node in ReadySUs with the highest latency.
Andrew Trickfc127d12013-12-07 05:59:44 +00001997unsigned SchedBoundary::
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001998findMaxLatency(ArrayRef<SUnit*> ReadySUs) {
Craig Topperc0196b12014-04-14 00:51:57 +00001999 SUnit *LateSU = nullptr;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002000 unsigned RemLatency = 0;
Javed Absare3a0cc22017-06-21 09:10:10 +00002001 for (SUnit *SU : ReadySUs) {
2002 unsigned L = getUnscheduledLatency(SU);
Andrew Trickf5b8ef22013-06-15 04:49:44 +00002003 if (L > RemLatency) {
Andrew Trickd6d5ad32012-12-18 20:52:56 +00002004 RemLatency = L;
Javed Absare3a0cc22017-06-21 09:10:10 +00002005 LateSU = SU;
Andrew Trickf5b8ef22013-06-15 04:49:44 +00002006 }
Andrew Trickd6d5ad32012-12-18 20:52:56 +00002007 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002008 if (LateSU) {
2009 DEBUG(dbgs() << Available.getName() << " RemLatency SU("
2010 << LateSU->NodeNum << ") " << RemLatency << "c\n");
Andrew Trickd6d5ad32012-12-18 20:52:56 +00002011 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002012 return RemLatency;
2013}
Andrew Trickf5b8ef22013-06-15 04:49:44 +00002014
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002015// Count resources in this zone and the remaining unscheduled
2016// instruction. Return the max count, scaled. Set OtherCritIdx to the critical
2017// resource index, or zero if the zone is issue limited.
Andrew Trickfc127d12013-12-07 05:59:44 +00002018unsigned SchedBoundary::
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002019getOtherResourceCount(unsigned &OtherCritIdx) {
Alexey Samsonov64c391d2013-07-19 08:55:18 +00002020 OtherCritIdx = 0;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002021 if (!SchedModel->hasInstrSchedModel())
2022 return 0;
2023
2024 unsigned OtherCritCount = Rem->RemIssueCount
2025 + (RetiredMOps * SchedModel->getMicroOpFactor());
2026 DEBUG(dbgs() << " " << Available.getName() << " + Remain MOps: "
2027 << OtherCritCount / SchedModel->getMicroOpFactor() << '\n');
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002028 for (unsigned PIdx = 1, PEnd = SchedModel->getNumProcResourceKinds();
2029 PIdx != PEnd; ++PIdx) {
2030 unsigned OtherCount = getResourceCount(PIdx) + Rem->RemainingCounts[PIdx];
2031 if (OtherCount > OtherCritCount) {
2032 OtherCritCount = OtherCount;
2033 OtherCritIdx = PIdx;
2034 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002035 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002036 if (OtherCritIdx) {
2037 DEBUG(dbgs() << " " << Available.getName() << " + Remain CritRes: "
2038 << OtherCritCount / SchedModel->getResourceFactor(OtherCritIdx)
Andrew Trickfc127d12013-12-07 05:59:44 +00002039 << " " << SchedModel->getResourceName(OtherCritIdx) << "\n");
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002040 }
2041 return OtherCritCount;
2042}
2043
Andrew Trickfc127d12013-12-07 05:59:44 +00002044void SchedBoundary::releaseNode(SUnit *SU, unsigned ReadyCycle) {
Andrew Trick7f1ebbe2014-06-07 01:48:43 +00002045 assert(SU->getInstr() && "Scheduled SUnit must have instr");
2046
2047#ifndef NDEBUG
Andrew Trick491e34a2014-06-12 22:36:28 +00002048 // ReadyCycle was been bumped up to the CurrCycle when this node was
2049 // scheduled, but CurrCycle may have been eagerly advanced immediately after
2050 // scheduling, so may now be greater than ReadyCycle.
2051 if (ReadyCycle > CurrCycle)
2052 MaxObservedStall = std::max(ReadyCycle - CurrCycle, MaxObservedStall);
Andrew Trick7f1ebbe2014-06-07 01:48:43 +00002053#endif
2054
Andrew Trick61f1a272012-05-24 22:11:09 +00002055 if (ReadyCycle < MinReadyCycle)
2056 MinReadyCycle = ReadyCycle;
2057
2058 // Check for interlocks first. For the purpose of other heuristics, an
2059 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002060 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
Matthias Braun6493bc22016-04-22 19:09:17 +00002061 if ((!IsBuffered && ReadyCycle > CurrCycle) || checkHazard(SU) ||
2062 Available.size() >= ReadyListLimit)
Andrew Trick61f1a272012-05-24 22:11:09 +00002063 Pending.push(SU);
2064 else
2065 Available.push(SU);
2066}
2067
2068/// Move the boundary of scheduled code by one cycle.
Andrew Trickfc127d12013-12-07 05:59:44 +00002069void SchedBoundary::bumpCycle(unsigned NextCycle) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002070 if (SchedModel->getMicroOpBufferSize() == 0) {
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00002071 assert(MinReadyCycle < std::numeric_limits<unsigned>::max() &&
2072 "MinReadyCycle uninitialized");
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002073 if (MinReadyCycle > NextCycle)
2074 NextCycle = MinReadyCycle;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002075 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002076 // Update the current micro-ops, which will issue in the next cycle.
2077 unsigned DecMOps = SchedModel->getIssueWidth() * (NextCycle - CurrCycle);
2078 CurrMOps = (CurrMOps <= DecMOps) ? 0 : CurrMOps - DecMOps;
2079
2080 // Decrement DependentLatency based on the next cycle.
Andrew Trickf5b8ef22013-06-15 04:49:44 +00002081 if ((NextCycle - CurrCycle) > DependentLatency)
2082 DependentLatency = 0;
2083 else
2084 DependentLatency -= (NextCycle - CurrCycle);
Andrew Trick61f1a272012-05-24 22:11:09 +00002085
2086 if (!HazardRec->isEnabled()) {
Andrew Trick45446062012-06-05 21:11:27 +00002087 // Bypass HazardRec virtual calls.
Andrew Trick61f1a272012-05-24 22:11:09 +00002088 CurrCycle = NextCycle;
Matthias Braunb550b762016-04-21 01:54:13 +00002089 } else {
Andrew Trick45446062012-06-05 21:11:27 +00002090 // Bypass getHazardType calls in case of long latency.
Andrew Trick61f1a272012-05-24 22:11:09 +00002091 for (; CurrCycle != NextCycle; ++CurrCycle) {
2092 if (isTop())
2093 HazardRec->AdvanceCycle();
2094 else
2095 HazardRec->RecedeCycle();
2096 }
2097 }
2098 CheckPending = true;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002099 IsResourceLimited =
Jonas Paulsson238c14b2017-10-25 08:23:33 +00002100 checkResourceLimit(SchedModel->getLatencyFactor(), getCriticalCount(),
2101 getScheduledLatency());
Andrew Trick61f1a272012-05-24 22:11:09 +00002102
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002103 DEBUG(dbgs() << "Cycle: " << CurrCycle << ' ' << Available.getName() << '\n');
2104}
2105
Andrew Trickfc127d12013-12-07 05:59:44 +00002106void SchedBoundary::incExecutedResources(unsigned PIdx, unsigned Count) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002107 ExecutedResCounts[PIdx] += Count;
2108 if (ExecutedResCounts[PIdx] > MaxExecutedResCount)
2109 MaxExecutedResCount = ExecutedResCounts[PIdx];
Andrew Trick61f1a272012-05-24 22:11:09 +00002110}
2111
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002112/// Add the given processor resource to this scheduled zone.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002113///
2114/// \param Cycles indicates the number of consecutive (non-pipelined) cycles
2115/// during which this resource is consumed.
2116///
2117/// \return the next cycle at which the instruction may execute without
2118/// oversubscribing resources.
Andrew Trickfc127d12013-12-07 05:59:44 +00002119unsigned SchedBoundary::
Andrew Trick5a22df42013-12-05 17:56:02 +00002120countResource(unsigned PIdx, unsigned Cycles, unsigned NextCycle) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002121 unsigned Factor = SchedModel->getResourceFactor(PIdx);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002122 unsigned Count = Factor * Cycles;
Andrew Trickfc127d12013-12-07 05:59:44 +00002123 DEBUG(dbgs() << " " << SchedModel->getResourceName(PIdx)
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002124 << " +" << Cycles << "x" << Factor << "u\n");
2125
2126 // Update Executed resources counts.
2127 incExecutedResources(PIdx, Count);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002128 assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
2129 Rem->RemainingCounts[PIdx] -= Count;
2130
Andrew Trickb13ef172013-07-19 00:20:07 +00002131 // Check if this resource exceeds the current critical resource. If so, it
2132 // becomes the critical resource.
2133 if (ZoneCritResIdx != PIdx && (getResourceCount(PIdx) > getCriticalCount())) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002134 ZoneCritResIdx = PIdx;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002135 DEBUG(dbgs() << " *** Critical resource "
Andrew Trickfc127d12013-12-07 05:59:44 +00002136 << SchedModel->getResourceName(PIdx) << ": "
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002137 << getResourceCount(PIdx) / SchedModel->getLatencyFactor() << "c\n");
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002138 }
Andrew Trick5a22df42013-12-05 17:56:02 +00002139 // For reserved resources, record the highest cycle using the resource.
2140 unsigned NextAvailable = getNextResourceCycle(PIdx, Cycles);
2141 if (NextAvailable > CurrCycle) {
2142 DEBUG(dbgs() << " Resource conflict: "
2143 << SchedModel->getProcResource(PIdx)->Name << " reserved until @"
2144 << NextAvailable << "\n");
2145 }
2146 return NextAvailable;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002147}
2148
Andrew Trick45446062012-06-05 21:11:27 +00002149/// Move the boundary of scheduled code by one SUnit.
Andrew Trickfc127d12013-12-07 05:59:44 +00002150void SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trick45446062012-06-05 21:11:27 +00002151 // Update the reservation table.
2152 if (HazardRec->isEnabled()) {
2153 if (!isTop() && SU->isCall) {
2154 // Calls are scheduled with their preceding instructions. For bottom-up
2155 // scheduling, clear the pipeline state before emitting.
2156 HazardRec->Reset();
2157 }
2158 HazardRec->EmitInstruction(SU);
2159 }
Andrew Trick5a22df42013-12-05 17:56:02 +00002160 // checkHazard should prevent scheduling multiple instructions per cycle that
2161 // exceed the issue width.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002162 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2163 unsigned IncMOps = SchedModel->getNumMicroOps(SU->getInstr());
Daniel Jasper0d92abd2013-12-06 08:58:22 +00002164 assert(
2165 (CurrMOps == 0 || (CurrMOps + IncMOps) <= SchedModel->getIssueWidth()) &&
Andrew Trickf7760a22013-12-06 17:19:20 +00002166 "Cannot schedule this instruction's MicroOps in the current cycle.");
Andrew Trick5a22df42013-12-05 17:56:02 +00002167
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002168 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
2169 DEBUG(dbgs() << " Ready @" << ReadyCycle << "c\n");
2170
Andrew Trick5a22df42013-12-05 17:56:02 +00002171 unsigned NextCycle = CurrCycle;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002172 switch (SchedModel->getMicroOpBufferSize()) {
2173 case 0:
2174 assert(ReadyCycle <= CurrCycle && "Broken PendingQueue");
2175 break;
2176 case 1:
2177 if (ReadyCycle > NextCycle) {
2178 NextCycle = ReadyCycle;
2179 DEBUG(dbgs() << " *** Stall until: " << ReadyCycle << "\n");
2180 }
2181 break;
2182 default:
2183 // We don't currently model the OOO reorder buffer, so consider all
Andrew Trick880e5732013-12-05 17:55:58 +00002184 // scheduled MOps to be "retired". We do loosely model in-order resource
2185 // latency. If this instruction uses an in-order resource, account for any
2186 // likely stall cycles.
2187 if (SU->isUnbuffered && ReadyCycle > NextCycle)
2188 NextCycle = ReadyCycle;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002189 break;
2190 }
2191 RetiredMOps += IncMOps;
2192
2193 // Update resource counts and critical resource.
2194 if (SchedModel->hasInstrSchedModel()) {
2195 unsigned DecRemIssue = IncMOps * SchedModel->getMicroOpFactor();
2196 assert(Rem->RemIssueCount >= DecRemIssue && "MOps double counted");
2197 Rem->RemIssueCount -= DecRemIssue;
2198 if (ZoneCritResIdx) {
2199 // Scale scheduled micro-ops for comparing with the critical resource.
2200 unsigned ScaledMOps =
2201 RetiredMOps * SchedModel->getMicroOpFactor();
2202
2203 // If scaled micro-ops are now more than the previous critical resource by
2204 // a full cycle, then micro-ops issue becomes critical.
2205 if ((int)(ScaledMOps - getResourceCount(ZoneCritResIdx))
2206 >= (int)SchedModel->getLatencyFactor()) {
2207 ZoneCritResIdx = 0;
2208 DEBUG(dbgs() << " *** Critical resource NumMicroOps: "
2209 << ScaledMOps / SchedModel->getLatencyFactor() << "c\n");
2210 }
2211 }
2212 for (TargetSchedModel::ProcResIter
2213 PI = SchedModel->getWriteProcResBegin(SC),
2214 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2215 unsigned RCycle =
Andrew Trick5a22df42013-12-05 17:56:02 +00002216 countResource(PI->ProcResourceIdx, PI->Cycles, NextCycle);
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002217 if (RCycle > NextCycle)
2218 NextCycle = RCycle;
2219 }
Andrew Trick5a22df42013-12-05 17:56:02 +00002220 if (SU->hasReservedResource) {
2221 // For reserved resources, record the highest cycle using the resource.
2222 // For top-down scheduling, this is the cycle in which we schedule this
2223 // instruction plus the number of cycles the operations reserves the
2224 // resource. For bottom-up is it simply the instruction's cycle.
2225 for (TargetSchedModel::ProcResIter
2226 PI = SchedModel->getWriteProcResBegin(SC),
2227 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2228 unsigned PIdx = PI->ProcResourceIdx;
Andrew Trickd14d7c22013-12-28 21:56:57 +00002229 if (SchedModel->getProcResource(PIdx)->BufferSize == 0) {
Chad Rosieraba845e2014-07-02 16:46:08 +00002230 if (isTop()) {
2231 ReservedCycles[PIdx] =
2232 std::max(getNextResourceCycle(PIdx, 0), NextCycle + PI->Cycles);
2233 }
2234 else
2235 ReservedCycles[PIdx] = NextCycle;
Andrew Trickd14d7c22013-12-28 21:56:57 +00002236 }
Andrew Trick5a22df42013-12-05 17:56:02 +00002237 }
2238 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002239 }
2240 // Update ExpectedLatency and DependentLatency.
2241 unsigned &TopLatency = isTop() ? ExpectedLatency : DependentLatency;
2242 unsigned &BotLatency = isTop() ? DependentLatency : ExpectedLatency;
2243 if (SU->getDepth() > TopLatency) {
2244 TopLatency = SU->getDepth();
2245 DEBUG(dbgs() << " " << Available.getName()
2246 << " TopLatency SU(" << SU->NodeNum << ") " << TopLatency << "c\n");
2247 }
2248 if (SU->getHeight() > BotLatency) {
2249 BotLatency = SU->getHeight();
2250 DEBUG(dbgs() << " " << Available.getName()
2251 << " BotLatency SU(" << SU->NodeNum << ") " << BotLatency << "c\n");
2252 }
2253 // If we stall for any reason, bump the cycle.
Jonas Paulsson238c14b2017-10-25 08:23:33 +00002254 if (NextCycle > CurrCycle)
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002255 bumpCycle(NextCycle);
Jonas Paulsson238c14b2017-10-25 08:23:33 +00002256 else
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002257 // After updating ZoneCritResIdx and ExpectedLatency, check if we're
Alp Tokercb402912014-01-24 17:20:08 +00002258 // resource limited. If a stall occurred, bumpCycle does this.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002259 IsResourceLimited =
Jonas Paulsson238c14b2017-10-25 08:23:33 +00002260 checkResourceLimit(SchedModel->getLatencyFactor(), getCriticalCount(),
2261 getScheduledLatency());
2262
Andrew Trick5a22df42013-12-05 17:56:02 +00002263 // Update CurrMOps after calling bumpCycle to handle stalls, since bumpCycle
2264 // resets CurrMOps. Loop to handle instructions with more MOps than issue in
2265 // one cycle. Since we commonly reach the max MOps here, opportunistically
2266 // bump the cycle to avoid uselessly checking everything in the readyQ.
2267 CurrMOps += IncMOps;
Javed Absar3d594372017-03-27 20:46:37 +00002268
2269 // Bump the cycle count for issue group constraints.
2270 // This must be done after NextCycle has been adjust for all other stalls.
2271 // Calling bumpCycle(X) will reduce CurrMOps by one issue group and set
2272 // currCycle to X.
2273 if ((isTop() && SchedModel->mustEndGroup(SU->getInstr())) ||
2274 (!isTop() && SchedModel->mustBeginGroup(SU->getInstr()))) {
2275 DEBUG(dbgs() << " Bump cycle to "
2276 << (isTop() ? "end" : "begin") << " group\n");
2277 bumpCycle(++NextCycle);
2278 }
2279
Andrew Trick5a22df42013-12-05 17:56:02 +00002280 while (CurrMOps >= SchedModel->getIssueWidth()) {
Andrew Trick5a22df42013-12-05 17:56:02 +00002281 DEBUG(dbgs() << " *** Max MOps " << CurrMOps
2282 << " at cycle " << CurrCycle << '\n');
Andrew Trickd14d7c22013-12-28 21:56:57 +00002283 bumpCycle(++NextCycle);
Andrew Trick5a22df42013-12-05 17:56:02 +00002284 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002285 DEBUG(dumpScheduledState());
Andrew Trick45446062012-06-05 21:11:27 +00002286}
2287
Andrew Trick61f1a272012-05-24 22:11:09 +00002288/// Release pending ready nodes in to the available queue. This makes them
2289/// visible to heuristics.
Andrew Trickfc127d12013-12-07 05:59:44 +00002290void SchedBoundary::releasePending() {
Andrew Trick61f1a272012-05-24 22:11:09 +00002291 // If the available queue is empty, it is safe to reset MinReadyCycle.
2292 if (Available.empty())
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00002293 MinReadyCycle = std::numeric_limits<unsigned>::max();
Andrew Trick61f1a272012-05-24 22:11:09 +00002294
2295 // Check to see if any of the pending instructions are ready to issue. If
2296 // so, add them to the available queue.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002297 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
Andrew Trick61f1a272012-05-24 22:11:09 +00002298 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
2299 SUnit *SU = *(Pending.begin()+i);
Andrew Trick45446062012-06-05 21:11:27 +00002300 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick61f1a272012-05-24 22:11:09 +00002301
2302 if (ReadyCycle < MinReadyCycle)
2303 MinReadyCycle = ReadyCycle;
2304
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002305 if (!IsBuffered && ReadyCycle > CurrCycle)
Andrew Trick61f1a272012-05-24 22:11:09 +00002306 continue;
2307
Andrew Trick8c9e6722012-06-29 03:23:24 +00002308 if (checkHazard(SU))
Andrew Trick61f1a272012-05-24 22:11:09 +00002309 continue;
2310
Matthias Braun6493bc22016-04-22 19:09:17 +00002311 if (Available.size() >= ReadyListLimit)
2312 break;
2313
Andrew Trick61f1a272012-05-24 22:11:09 +00002314 Available.push(SU);
2315 Pending.remove(Pending.begin()+i);
2316 --i; --e;
2317 }
2318 CheckPending = false;
2319}
2320
2321/// Remove SU from the ready set for this boundary.
Andrew Trickfc127d12013-12-07 05:59:44 +00002322void SchedBoundary::removeReady(SUnit *SU) {
Andrew Trick61f1a272012-05-24 22:11:09 +00002323 if (Available.isInQueue(SU))
2324 Available.remove(Available.find(SU));
2325 else {
2326 assert(Pending.isInQueue(SU) && "bad ready count");
2327 Pending.remove(Pending.find(SU));
2328 }
2329}
2330
2331/// If this queue only has one ready candidate, return it. As a side effect,
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002332/// defer any nodes that now hit a hazard, and advance the cycle until at least
2333/// one node is ready. If multiple instructions are ready, return NULL.
Andrew Trickfc127d12013-12-07 05:59:44 +00002334SUnit *SchedBoundary::pickOnlyChoice() {
Andrew Trick61f1a272012-05-24 22:11:09 +00002335 if (CheckPending)
2336 releasePending();
2337
Andrew Tricke2ff5752013-06-15 04:49:49 +00002338 if (CurrMOps > 0) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002339 // Defer any ready instrs that now have a hazard.
2340 for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
2341 if (checkHazard(*I)) {
2342 Pending.push(*I);
2343 I = Available.remove(I);
2344 continue;
2345 }
2346 ++I;
2347 }
2348 }
Andrew Trick61f1a272012-05-24 22:11:09 +00002349 for (unsigned i = 0; Available.empty(); ++i) {
Chad Rosieraba845e2014-07-02 16:46:08 +00002350// FIXME: Re-enable assert once PR20057 is resolved.
2351// assert(i <= (HazardRec->getMaxLookAhead() + MaxObservedStall) &&
2352// "permanent hazard");
2353 (void)i;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002354 bumpCycle(CurrCycle + 1);
Andrew Trick61f1a272012-05-24 22:11:09 +00002355 releasePending();
2356 }
Matthias Braund29d31e2016-06-23 21:27:38 +00002357
2358 DEBUG(Pending.dump());
2359 DEBUG(Available.dump());
2360
Andrew Trick61f1a272012-05-24 22:11:09 +00002361 if (Available.size() == 1)
2362 return *Available.begin();
Craig Topperc0196b12014-04-14 00:51:57 +00002363 return nullptr;
Andrew Trick61f1a272012-05-24 22:11:09 +00002364}
2365
Aaron Ballman615eb472017-10-15 14:32:27 +00002366#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002367// This is useful information to dump after bumpNode.
2368// Note that the Queue contents are more useful before pickNodeFromQueue.
Sam Clegg705f7982017-06-21 22:19:17 +00002369LLVM_DUMP_METHOD void SchedBoundary::dumpScheduledState() const {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002370 unsigned ResFactor;
2371 unsigned ResCount;
2372 if (ZoneCritResIdx) {
2373 ResFactor = SchedModel->getResourceFactor(ZoneCritResIdx);
2374 ResCount = getResourceCount(ZoneCritResIdx);
Matthias Braunb550b762016-04-21 01:54:13 +00002375 } else {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002376 ResFactor = SchedModel->getMicroOpFactor();
Javed Absar1a77bcc2017-09-27 10:31:58 +00002377 ResCount = RetiredMOps * ResFactor;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002378 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002379 unsigned LFactor = SchedModel->getLatencyFactor();
2380 dbgs() << Available.getName() << " @" << CurrCycle << "c\n"
2381 << " Retired: " << RetiredMOps;
2382 dbgs() << "\n Executed: " << getExecutedCount() / LFactor << "c";
2383 dbgs() << "\n Critical: " << ResCount / LFactor << "c, "
Andrew Trickfc127d12013-12-07 05:59:44 +00002384 << ResCount / ResFactor << " "
2385 << SchedModel->getResourceName(ZoneCritResIdx)
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002386 << "\n ExpectedLatency: " << ExpectedLatency << "c\n"
2387 << (IsResourceLimited ? " - Resource" : " - Latency")
2388 << " limited.\n";
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002389}
Andrew Trick8e8415f2013-06-15 05:46:47 +00002390#endif
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002391
Andrew Trickfc127d12013-12-07 05:59:44 +00002392//===----------------------------------------------------------------------===//
Andrew Trickd14d7c22013-12-28 21:56:57 +00002393// GenericScheduler - Generic implementation of MachineSchedStrategy.
Andrew Trickfc127d12013-12-07 05:59:44 +00002394//===----------------------------------------------------------------------===//
2395
Andrew Trickd14d7c22013-12-28 21:56:57 +00002396void GenericSchedulerBase::SchedCandidate::
2397initResourceDelta(const ScheduleDAGMI *DAG,
2398 const TargetSchedModel *SchedModel) {
2399 if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
2400 return;
2401
2402 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2403 for (TargetSchedModel::ProcResIter
2404 PI = SchedModel->getWriteProcResBegin(SC),
2405 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2406 if (PI->ProcResourceIdx == Policy.ReduceResIdx)
2407 ResDelta.CritResources += PI->Cycles;
2408 if (PI->ProcResourceIdx == Policy.DemandResIdx)
2409 ResDelta.DemandedResources += PI->Cycles;
2410 }
2411}
2412
2413/// Set the CandPolicy given a scheduling zone given the current resources and
2414/// latencies inside and outside the zone.
Matthias Braunb550b762016-04-21 01:54:13 +00002415void GenericSchedulerBase::setPolicy(CandPolicy &Policy, bool IsPostRA,
Andrew Trickd14d7c22013-12-28 21:56:57 +00002416 SchedBoundary &CurrZone,
2417 SchedBoundary *OtherZone) {
Eric Christopher572e03a2015-06-19 01:53:21 +00002418 // Apply preemptive heuristics based on the total latency and resources
Andrew Trickd14d7c22013-12-28 21:56:57 +00002419 // inside and outside this zone. Potential stalls should be considered before
2420 // following this policy.
2421
2422 // Compute remaining latency. We need this both to determine whether the
2423 // overall schedule has become latency-limited and whether the instructions
2424 // outside this zone are resource or latency limited.
2425 //
2426 // The "dependent" latency is updated incrementally during scheduling as the
2427 // max height/depth of scheduled nodes minus the cycles since it was
2428 // scheduled:
2429 // DLat = max (N.depth - (CurrCycle - N.ReadyCycle) for N in Zone
2430 //
2431 // The "independent" latency is the max ready queue depth:
2432 // ILat = max N.depth for N in Available|Pending
2433 //
2434 // RemainingLatency is the greater of independent and dependent latency.
2435 unsigned RemLatency = CurrZone.getDependentLatency();
2436 RemLatency = std::max(RemLatency,
2437 CurrZone.findMaxLatency(CurrZone.Available.elements()));
2438 RemLatency = std::max(RemLatency,
2439 CurrZone.findMaxLatency(CurrZone.Pending.elements()));
2440
2441 // Compute the critical resource outside the zone.
Andrew Trick7afe4812013-12-28 22:25:57 +00002442 unsigned OtherCritIdx = 0;
Andrew Trickd14d7c22013-12-28 21:56:57 +00002443 unsigned OtherCount =
2444 OtherZone ? OtherZone->getOtherResourceCount(OtherCritIdx) : 0;
2445
2446 bool OtherResLimited = false;
Jonas Paulsson238c14b2017-10-25 08:23:33 +00002447 if (SchedModel->hasInstrSchedModel())
2448 OtherResLimited = checkResourceLimit(SchedModel->getLatencyFactor(),
2449 OtherCount, RemLatency);
2450
Andrew Trickd14d7c22013-12-28 21:56:57 +00002451 // Schedule aggressively for latency in PostRA mode. We don't check for
2452 // acyclic latency during PostRA, and highly out-of-order processors will
2453 // skip PostRA scheduling.
2454 if (!OtherResLimited) {
2455 if (IsPostRA || (RemLatency + CurrZone.getCurrCycle() > Rem.CriticalPath)) {
2456 Policy.ReduceLatency |= true;
2457 DEBUG(dbgs() << " " << CurrZone.Available.getName()
2458 << " RemainingLatency " << RemLatency << " + "
2459 << CurrZone.getCurrCycle() << "c > CritPath "
2460 << Rem.CriticalPath << "\n");
2461 }
2462 }
2463 // If the same resource is limiting inside and outside the zone, do nothing.
2464 if (CurrZone.getZoneCritResIdx() == OtherCritIdx)
2465 return;
2466
2467 DEBUG(
2468 if (CurrZone.isResourceLimited()) {
2469 dbgs() << " " << CurrZone.Available.getName() << " ResourceLimited: "
2470 << SchedModel->getResourceName(CurrZone.getZoneCritResIdx())
2471 << "\n";
2472 }
2473 if (OtherResLimited)
2474 dbgs() << " RemainingLimit: "
2475 << SchedModel->getResourceName(OtherCritIdx) << "\n";
2476 if (!CurrZone.isResourceLimited() && !OtherResLimited)
2477 dbgs() << " Latency limited both directions.\n");
2478
2479 if (CurrZone.isResourceLimited() && !Policy.ReduceResIdx)
2480 Policy.ReduceResIdx = CurrZone.getZoneCritResIdx();
2481
2482 if (OtherResLimited)
2483 Policy.DemandResIdx = OtherCritIdx;
2484}
2485
2486#ifndef NDEBUG
2487const char *GenericSchedulerBase::getReasonStr(
2488 GenericSchedulerBase::CandReason Reason) {
2489 switch (Reason) {
2490 case NoCand: return "NOCAND ";
Matthias Braun49cb6e92016-05-27 22:14:26 +00002491 case Only1: return "ONLY1 ";
2492 case PhysRegCopy: return "PREG-COPY ";
Andrew Trickd14d7c22013-12-28 21:56:57 +00002493 case RegExcess: return "REG-EXCESS";
2494 case RegCritical: return "REG-CRIT ";
2495 case Stall: return "STALL ";
2496 case Cluster: return "CLUSTER ";
2497 case Weak: return "WEAK ";
2498 case RegMax: return "REG-MAX ";
2499 case ResourceReduce: return "RES-REDUCE";
2500 case ResourceDemand: return "RES-DEMAND";
2501 case TopDepthReduce: return "TOP-DEPTH ";
2502 case TopPathReduce: return "TOP-PATH ";
2503 case BotHeightReduce:return "BOT-HEIGHT";
2504 case BotPathReduce: return "BOT-PATH ";
2505 case NextDefUse: return "DEF-USE ";
2506 case NodeOrder: return "ORDER ";
2507 };
2508 llvm_unreachable("Unknown reason!");
2509}
2510
2511void GenericSchedulerBase::traceCandidate(const SchedCandidate &Cand) {
2512 PressureChange P;
2513 unsigned ResIdx = 0;
2514 unsigned Latency = 0;
2515 switch (Cand.Reason) {
2516 default:
2517 break;
2518 case RegExcess:
2519 P = Cand.RPDelta.Excess;
2520 break;
2521 case RegCritical:
2522 P = Cand.RPDelta.CriticalMax;
2523 break;
2524 case RegMax:
2525 P = Cand.RPDelta.CurrentMax;
2526 break;
2527 case ResourceReduce:
2528 ResIdx = Cand.Policy.ReduceResIdx;
2529 break;
2530 case ResourceDemand:
2531 ResIdx = Cand.Policy.DemandResIdx;
2532 break;
2533 case TopDepthReduce:
2534 Latency = Cand.SU->getDepth();
2535 break;
2536 case TopPathReduce:
2537 Latency = Cand.SU->getHeight();
2538 break;
2539 case BotHeightReduce:
2540 Latency = Cand.SU->getHeight();
2541 break;
2542 case BotPathReduce:
2543 Latency = Cand.SU->getDepth();
2544 break;
2545 }
James Y Knighte72b0db2015-09-18 18:52:20 +00002546 dbgs() << " Cand SU(" << Cand.SU->NodeNum << ") " << getReasonStr(Cand.Reason);
Andrew Trickd14d7c22013-12-28 21:56:57 +00002547 if (P.isValid())
2548 dbgs() << " " << TRI->getRegPressureSetName(P.getPSet())
2549 << ":" << P.getUnitInc() << " ";
2550 else
2551 dbgs() << " ";
2552 if (ResIdx)
2553 dbgs() << " " << SchedModel->getProcResource(ResIdx)->Name << " ";
2554 else
2555 dbgs() << " ";
2556 if (Latency)
2557 dbgs() << " " << Latency << " cycles ";
2558 else
2559 dbgs() << " ";
2560 dbgs() << '\n';
2561}
2562#endif
2563
Jonas Paulssone8f1ac72018-04-12 07:21:39 +00002564namespace llvm {
Andrew Trickd14d7c22013-12-28 21:56:57 +00002565/// Return true if this heuristic determines order.
Jonas Paulssone8f1ac72018-04-12 07:21:39 +00002566bool tryLess(int TryVal, int CandVal,
2567 GenericSchedulerBase::SchedCandidate &TryCand,
2568 GenericSchedulerBase::SchedCandidate &Cand,
2569 GenericSchedulerBase::CandReason Reason) {
Andrew Trickd14d7c22013-12-28 21:56:57 +00002570 if (TryVal < CandVal) {
2571 TryCand.Reason = Reason;
2572 return true;
2573 }
2574 if (TryVal > CandVal) {
2575 if (Cand.Reason > Reason)
2576 Cand.Reason = Reason;
2577 return true;
2578 }
Andrew Trickd14d7c22013-12-28 21:56:57 +00002579 return false;
2580}
2581
Jonas Paulssone8f1ac72018-04-12 07:21:39 +00002582bool tryGreater(int TryVal, int CandVal,
2583 GenericSchedulerBase::SchedCandidate &TryCand,
2584 GenericSchedulerBase::SchedCandidate &Cand,
2585 GenericSchedulerBase::CandReason Reason) {
Andrew Trickd14d7c22013-12-28 21:56:57 +00002586 if (TryVal > CandVal) {
2587 TryCand.Reason = Reason;
2588 return true;
2589 }
2590 if (TryVal < CandVal) {
2591 if (Cand.Reason > Reason)
2592 Cand.Reason = Reason;
2593 return true;
2594 }
Andrew Trickd14d7c22013-12-28 21:56:57 +00002595 return false;
2596}
2597
Jonas Paulssone8f1ac72018-04-12 07:21:39 +00002598bool tryLatency(GenericSchedulerBase::SchedCandidate &TryCand,
2599 GenericSchedulerBase::SchedCandidate &Cand,
2600 SchedBoundary &Zone) {
Andrew Trickd14d7c22013-12-28 21:56:57 +00002601 if (Zone.isTop()) {
2602 if (Cand.SU->getDepth() > Zone.getScheduledLatency()) {
2603 if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2604 TryCand, Cand, GenericSchedulerBase::TopDepthReduce))
2605 return true;
2606 }
2607 if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2608 TryCand, Cand, GenericSchedulerBase::TopPathReduce))
2609 return true;
Matthias Braunb550b762016-04-21 01:54:13 +00002610 } else {
Andrew Trickd14d7c22013-12-28 21:56:57 +00002611 if (Cand.SU->getHeight() > Zone.getScheduledLatency()) {
2612 if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2613 TryCand, Cand, GenericSchedulerBase::BotHeightReduce))
2614 return true;
2615 }
2616 if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2617 TryCand, Cand, GenericSchedulerBase::BotPathReduce))
2618 return true;
2619 }
2620 return false;
2621}
Jonas Paulssone8f1ac72018-04-12 07:21:39 +00002622} // end namespace llvm
Andrew Trickd14d7c22013-12-28 21:56:57 +00002623
Matthias Braun49cb6e92016-05-27 22:14:26 +00002624static void tracePick(GenericSchedulerBase::CandReason Reason, bool IsTop) {
2625 DEBUG(dbgs() << "Pick " << (IsTop ? "Top " : "Bot ")
2626 << GenericSchedulerBase::getReasonStr(Reason) << '\n');
2627}
2628
Matthias Braun6ad3d052016-06-25 00:23:00 +00002629static void tracePick(const GenericSchedulerBase::SchedCandidate &Cand) {
2630 tracePick(Cand.Reason, Cand.AtTop);
Andrew Trickd14d7c22013-12-28 21:56:57 +00002631}
2632
Andrew Trickfc127d12013-12-07 05:59:44 +00002633void GenericScheduler::initialize(ScheduleDAGMI *dag) {
Andrew Trickd7f890e2013-12-28 21:56:47 +00002634 assert(dag->hasVRegLiveness() &&
2635 "(PreRA)GenericScheduler needs vreg liveness");
2636 DAG = static_cast<ScheduleDAGMILive*>(dag);
Andrew Trickfc127d12013-12-07 05:59:44 +00002637 SchedModel = DAG->getSchedModel();
2638 TRI = DAG->TRI;
2639
2640 Rem.init(DAG, SchedModel);
2641 Top.init(DAG, SchedModel, &Rem);
2642 Bot.init(DAG, SchedModel, &Rem);
2643
2644 // Initialize resource counts.
2645
2646 // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
2647 // are disabled, then these HazardRecs will be disabled.
2648 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trickfc127d12013-12-07 05:59:44 +00002649 if (!Top.HazardRec) {
2650 Top.HazardRec =
Eric Christopher99556d72014-10-14 06:56:25 +00002651 DAG->MF.getSubtarget().getInstrInfo()->CreateTargetMIHazardRecognizer(
Eric Christopherd9134482014-08-04 21:25:23 +00002652 Itin, DAG);
Andrew Trickfc127d12013-12-07 05:59:44 +00002653 }
2654 if (!Bot.HazardRec) {
2655 Bot.HazardRec =
Eric Christopher99556d72014-10-14 06:56:25 +00002656 DAG->MF.getSubtarget().getInstrInfo()->CreateTargetMIHazardRecognizer(
Eric Christopherd9134482014-08-04 21:25:23 +00002657 Itin, DAG);
Andrew Trickfc127d12013-12-07 05:59:44 +00002658 }
Matthias Brauncc676c42016-06-25 02:03:36 +00002659 TopCand.SU = nullptr;
2660 BotCand.SU = nullptr;
Andrew Trickfc127d12013-12-07 05:59:44 +00002661}
2662
2663/// Initialize the per-region scheduling policy.
2664void GenericScheduler::initPolicy(MachineBasicBlock::iterator Begin,
2665 MachineBasicBlock::iterator End,
2666 unsigned NumRegionInstrs) {
Justin Bognerfdf9bf42017-10-10 23:50:49 +00002667 const MachineFunction &MF = *Begin->getMF();
Eric Christopher99556d72014-10-14 06:56:25 +00002668 const TargetLowering *TLI = MF.getSubtarget().getTargetLowering();
Andrew Trickfc127d12013-12-07 05:59:44 +00002669
2670 // Avoid setting up the register pressure tracker for small regions to save
2671 // compile time. As a rough heuristic, only track pressure when the number of
2672 // schedulable instructions exceeds half the integer register file.
Andrew Trick350ff2c2014-01-21 21:27:37 +00002673 RegionPolicy.ShouldTrackPressure = true;
Andrew Trick46753512014-01-22 03:38:55 +00002674 for (unsigned VT = MVT::i32; VT > (unsigned)MVT::i1; --VT) {
2675 MVT::SimpleValueType LegalIntVT = (MVT::SimpleValueType)VT;
2676 if (TLI->isTypeLegal(LegalIntVT)) {
Andrew Trick350ff2c2014-01-21 21:27:37 +00002677 unsigned NIntRegs = Context->RegClassInfo->getNumAllocatableRegs(
Andrew Trick46753512014-01-22 03:38:55 +00002678 TLI->getRegClassFor(LegalIntVT));
Andrew Trick350ff2c2014-01-21 21:27:37 +00002679 RegionPolicy.ShouldTrackPressure = NumRegionInstrs > (NIntRegs / 2);
2680 }
2681 }
Andrew Trickfc127d12013-12-07 05:59:44 +00002682
2683 // For generic targets, we default to bottom-up, because it's simpler and more
2684 // compile-time optimizations have been implemented in that direction.
2685 RegionPolicy.OnlyBottomUp = true;
2686
2687 // Allow the subtarget to override default policy.
Duncan P. N. Exon Smith63298722016-07-01 00:23:27 +00002688 MF.getSubtarget().overrideSchedPolicy(RegionPolicy, NumRegionInstrs);
Andrew Trickfc127d12013-12-07 05:59:44 +00002689
2690 // After subtarget overrides, apply command line options.
2691 if (!EnableRegPressure)
2692 RegionPolicy.ShouldTrackPressure = false;
2693
2694 // Check -misched-topdown/bottomup can force or unforce scheduling direction.
2695 // e.g. -misched-bottomup=false allows scheduling in both directions.
2696 assert((!ForceTopDown || !ForceBottomUp) &&
2697 "-misched-topdown incompatible with -misched-bottomup");
2698 if (ForceBottomUp.getNumOccurrences() > 0) {
2699 RegionPolicy.OnlyBottomUp = ForceBottomUp;
2700 if (RegionPolicy.OnlyBottomUp)
2701 RegionPolicy.OnlyTopDown = false;
2702 }
2703 if (ForceTopDown.getNumOccurrences() > 0) {
2704 RegionPolicy.OnlyTopDown = ForceTopDown;
2705 if (RegionPolicy.OnlyTopDown)
2706 RegionPolicy.OnlyBottomUp = false;
2707 }
2708}
2709
Sam Clegg705f7982017-06-21 22:19:17 +00002710void GenericScheduler::dumpPolicy() const {
Matthias Braun8c209aa2017-01-28 02:02:38 +00002711 // Cannot completely remove virtual function even in release mode.
Aaron Ballman615eb472017-10-15 14:32:27 +00002712#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
James Y Knighte72b0db2015-09-18 18:52:20 +00002713 dbgs() << "GenericScheduler RegionPolicy: "
2714 << " ShouldTrackPressure=" << RegionPolicy.ShouldTrackPressure
2715 << " OnlyTopDown=" << RegionPolicy.OnlyTopDown
2716 << " OnlyBottomUp=" << RegionPolicy.OnlyBottomUp
2717 << "\n";
Matthias Braun8c209aa2017-01-28 02:02:38 +00002718#endif
James Y Knighte72b0db2015-09-18 18:52:20 +00002719}
2720
Andrew Trickfc127d12013-12-07 05:59:44 +00002721/// Set IsAcyclicLatencyLimited if the acyclic path is longer than the cyclic
2722/// critical path by more cycles than it takes to drain the instruction buffer.
2723/// We estimate an upper bounds on in-flight instructions as:
2724///
2725/// CyclesPerIteration = max( CyclicPath, Loop-Resource-Height )
2726/// InFlightIterations = AcyclicPath / CyclesPerIteration
2727/// InFlightResources = InFlightIterations * LoopResources
2728///
2729/// TODO: Check execution resources in addition to IssueCount.
2730void GenericScheduler::checkAcyclicLatency() {
2731 if (Rem.CyclicCritPath == 0 || Rem.CyclicCritPath >= Rem.CriticalPath)
2732 return;
2733
2734 // Scaled number of cycles per loop iteration.
2735 unsigned IterCount =
2736 std::max(Rem.CyclicCritPath * SchedModel->getLatencyFactor(),
2737 Rem.RemIssueCount);
2738 // Scaled acyclic critical path.
2739 unsigned AcyclicCount = Rem.CriticalPath * SchedModel->getLatencyFactor();
2740 // InFlightCount = (AcyclicPath / IterCycles) * InstrPerLoop
2741 unsigned InFlightCount =
2742 (AcyclicCount * Rem.RemIssueCount + IterCount-1) / IterCount;
2743 unsigned BufferLimit =
2744 SchedModel->getMicroOpBufferSize() * SchedModel->getMicroOpFactor();
2745
2746 Rem.IsAcyclicLatencyLimited = InFlightCount > BufferLimit;
2747
2748 DEBUG(dbgs() << "IssueCycles="
2749 << Rem.RemIssueCount / SchedModel->getLatencyFactor() << "c "
2750 << "IterCycles=" << IterCount / SchedModel->getLatencyFactor()
2751 << "c NumIters=" << (AcyclicCount + IterCount-1) / IterCount
2752 << " InFlight=" << InFlightCount / SchedModel->getMicroOpFactor()
2753 << "m BufferLim=" << SchedModel->getMicroOpBufferSize() << "m\n";
2754 if (Rem.IsAcyclicLatencyLimited)
2755 dbgs() << " ACYCLIC LATENCY LIMIT\n");
2756}
2757
2758void GenericScheduler::registerRoots() {
2759 Rem.CriticalPath = DAG->ExitSU.getDepth();
2760
2761 // Some roots may not feed into ExitSU. Check all of them in case.
Javed Absare3a0cc22017-06-21 09:10:10 +00002762 for (const SUnit *SU : Bot.Available) {
2763 if (SU->getDepth() > Rem.CriticalPath)
2764 Rem.CriticalPath = SU->getDepth();
Andrew Trickfc127d12013-12-07 05:59:44 +00002765 }
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +00002766 DEBUG(dbgs() << "Critical Path(GS-RR ): " << Rem.CriticalPath << '\n');
2767 if (DumpCriticalPathLength) {
2768 errs() << "Critical Path(GS-RR ): " << Rem.CriticalPath << " \n";
2769 }
Andrew Trickfc127d12013-12-07 05:59:44 +00002770
Matthias Braun99551052017-04-12 18:09:05 +00002771 if (EnableCyclicPath && SchedModel->getMicroOpBufferSize() > 0) {
Andrew Trickfc127d12013-12-07 05:59:44 +00002772 Rem.CyclicCritPath = DAG->computeCyclicCriticalPath();
2773 checkAcyclicLatency();
2774 }
2775}
2776
Jonas Paulssone8f1ac72018-04-12 07:21:39 +00002777namespace llvm {
2778bool tryPressure(const PressureChange &TryP,
2779 const PressureChange &CandP,
2780 GenericSchedulerBase::SchedCandidate &TryCand,
2781 GenericSchedulerBase::SchedCandidate &Cand,
2782 GenericSchedulerBase::CandReason Reason,
2783 const TargetRegisterInfo *TRI,
2784 const MachineFunction &MF) {
Andrew Trickb1a45b62013-08-30 04:27:29 +00002785 // If one candidate decreases and the other increases, go with it.
2786 // Invalid candidates have UnitInc==0.
Hal Finkel7a87f8a2014-10-10 17:06:20 +00002787 if (tryGreater(TryP.getUnitInc() < 0, CandP.getUnitInc() < 0, TryCand, Cand,
2788 Reason)) {
Andrew Trickb1a45b62013-08-30 04:27:29 +00002789 return true;
2790 }
Matthias Braun6ad3d052016-06-25 00:23:00 +00002791 // Do not compare the magnitude of pressure changes between top and bottom
2792 // boundary.
2793 if (Cand.AtTop != TryCand.AtTop)
2794 return false;
2795
2796 // If both candidates affect the same set in the same boundary, go with the
2797 // smallest increase.
2798 unsigned TryPSet = TryP.getPSetOrMax();
2799 unsigned CandPSet = CandP.getPSetOrMax();
2800 if (TryPSet == CandPSet) {
2801 return tryLess(TryP.getUnitInc(), CandP.getUnitInc(), TryCand, Cand,
2802 Reason);
2803 }
Tom Stellard5ce53062015-12-16 18:31:01 +00002804
2805 int TryRank = TryP.isValid() ? TRI->getRegPressureSetScore(MF, TryPSet) :
2806 std::numeric_limits<int>::max();
2807
2808 int CandRank = CandP.isValid() ? TRI->getRegPressureSetScore(MF, CandPSet) :
2809 std::numeric_limits<int>::max();
2810
Andrew Trick401b6952013-07-25 07:26:35 +00002811 // If the candidates are decreasing pressure, reverse priority.
Andrew Trick1a831342013-08-30 03:49:48 +00002812 if (TryP.getUnitInc() < 0)
Andrew Trick401b6952013-07-25 07:26:35 +00002813 std::swap(TryRank, CandRank);
2814 return tryGreater(TryRank, CandRank, TryCand, Cand, Reason);
2815}
2816
Jonas Paulssone8f1ac72018-04-12 07:21:39 +00002817unsigned getWeakLeft(const SUnit *SU, bool isTop) {
Andrew Tricka7714a02012-11-12 19:40:10 +00002818 return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
2819}
2820
Andrew Tricke833e1c2013-04-13 06:07:40 +00002821/// Minimize physical register live ranges. Regalloc wants them adjacent to
2822/// their physreg def/use.
2823///
2824/// FIXME: This is an unnecessary check on the critical path. Most are root/leaf
2825/// copies which can be prescheduled. The rest (e.g. x86 MUL) could be bundled
2826/// with the operation that produces or consumes the physreg. We'll do this when
2827/// regalloc has support for parallel copies.
Jonas Paulssone8f1ac72018-04-12 07:21:39 +00002828int biasPhysRegCopy(const SUnit *SU, bool isTop) {
Andrew Tricke833e1c2013-04-13 06:07:40 +00002829 const MachineInstr *MI = SU->getInstr();
2830 if (!MI->isCopy())
2831 return 0;
2832
2833 unsigned ScheduledOper = isTop ? 1 : 0;
2834 unsigned UnscheduledOper = isTop ? 0 : 1;
2835 // If we have already scheduled the physreg produce/consumer, immediately
2836 // schedule the copy.
2837 if (TargetRegisterInfo::isPhysicalRegister(
2838 MI->getOperand(ScheduledOper).getReg()))
2839 return 1;
2840 // If the physreg is at the boundary, defer it. Otherwise schedule it
2841 // immediately to free the dependent. We can hoist the copy later.
2842 bool AtBoundary = isTop ? !SU->NumSuccsLeft : !SU->NumPredsLeft;
2843 if (TargetRegisterInfo::isPhysicalRegister(
2844 MI->getOperand(UnscheduledOper).getReg()))
2845 return AtBoundary ? -1 : 1;
2846 return 0;
2847}
Jonas Paulssone8f1ac72018-04-12 07:21:39 +00002848} // end namespace llvm
Andrew Tricke833e1c2013-04-13 06:07:40 +00002849
Matthias Braun4f573772016-04-22 19:10:15 +00002850void GenericScheduler::initCandidate(SchedCandidate &Cand, SUnit *SU,
2851 bool AtTop,
2852 const RegPressureTracker &RPTracker,
2853 RegPressureTracker &TempTracker) {
2854 Cand.SU = SU;
Matthias Braun6ad3d052016-06-25 00:23:00 +00002855 Cand.AtTop = AtTop;
Matthias Braun4f573772016-04-22 19:10:15 +00002856 if (DAG->isTrackingPressure()) {
2857 if (AtTop) {
2858 TempTracker.getMaxDownwardPressureDelta(
2859 Cand.SU->getInstr(),
2860 Cand.RPDelta,
2861 DAG->getRegionCriticalPSets(),
2862 DAG->getRegPressure().MaxSetPressure);
2863 } else {
2864 if (VerifyScheduling) {
2865 TempTracker.getMaxUpwardPressureDelta(
2866 Cand.SU->getInstr(),
2867 &DAG->getPressureDiff(Cand.SU),
2868 Cand.RPDelta,
2869 DAG->getRegionCriticalPSets(),
2870 DAG->getRegPressure().MaxSetPressure);
2871 } else {
2872 RPTracker.getUpwardPressureDelta(
2873 Cand.SU->getInstr(),
2874 DAG->getPressureDiff(Cand.SU),
2875 Cand.RPDelta,
2876 DAG->getRegionCriticalPSets(),
2877 DAG->getRegPressure().MaxSetPressure);
2878 }
2879 }
2880 }
2881 DEBUG(if (Cand.RPDelta.Excess.isValid())
2882 dbgs() << " Try SU(" << Cand.SU->NodeNum << ") "
2883 << TRI->getRegPressureSetName(Cand.RPDelta.Excess.getPSet())
2884 << ":" << Cand.RPDelta.Excess.getUnitInc() << "\n");
2885}
2886
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002887/// Apply a set of heursitics to a new candidate. Heuristics are currently
2888/// hierarchical. This may be more efficient than a graduated cost model because
2889/// we don't need to evaluate all aspects of the model for each node in the
2890/// queue. But it's really done to make the heuristics easier to debug and
2891/// statistically analyze.
2892///
2893/// \param Cand provides the policy and current best candidate.
2894/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
Matthias Braun6ad3d052016-06-25 00:23:00 +00002895/// \param Zone describes the scheduled zone that we are extending, or nullptr
2896// if Cand is from a different zone than TryCand.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002897void GenericScheduler::tryCandidate(SchedCandidate &Cand,
Andrew Trickbb1247b2013-12-05 17:55:47 +00002898 SchedCandidate &TryCand,
Jonas Paulssone8f1ac72018-04-12 07:21:39 +00002899 SchedBoundary *Zone) const {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002900 // Initialize the candidate if needed.
2901 if (!Cand.isValid()) {
2902 TryCand.Reason = NodeOrder;
2903 return;
2904 }
Andrew Tricke833e1c2013-04-13 06:07:40 +00002905
Matthias Braun6ad3d052016-06-25 00:23:00 +00002906 if (tryGreater(biasPhysRegCopy(TryCand.SU, TryCand.AtTop),
2907 biasPhysRegCopy(Cand.SU, Cand.AtTop),
Andrew Tricke833e1c2013-04-13 06:07:40 +00002908 TryCand, Cand, PhysRegCopy))
2909 return;
2910
Andrew Tricke02d5da2015-05-17 23:40:27 +00002911 // Avoid exceeding the target's limit.
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002912 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.Excess,
2913 Cand.RPDelta.Excess,
Tom Stellard5ce53062015-12-16 18:31:01 +00002914 TryCand, Cand, RegExcess, TRI,
2915 DAG->MF))
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002916 return;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002917
2918 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002919 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CriticalMax,
2920 Cand.RPDelta.CriticalMax,
Tom Stellard5ce53062015-12-16 18:31:01 +00002921 TryCand, Cand, RegCritical, TRI,
2922 DAG->MF))
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002923 return;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002924
Matthias Braun6ad3d052016-06-25 00:23:00 +00002925 // We only compare a subset of features when comparing nodes between
2926 // Top and Bottom boundary. Some properties are simply incomparable, in many
2927 // other instances we should only override the other boundary if something
2928 // is a clear good pick on one boundary. Skip heuristics that are more
2929 // "tie-breaking" in nature.
2930 bool SameBoundary = Zone != nullptr;
2931 if (SameBoundary) {
2932 // For loops that are acyclic path limited, aggressively schedule for
Jonas Paulssonbaeb4022016-11-04 08:31:14 +00002933 // latency. Within an single cycle, whenever CurrMOps > 0, allow normal
2934 // heuristics to take precedence.
Matthias Braun6ad3d052016-06-25 00:23:00 +00002935 if (Rem.IsAcyclicLatencyLimited && !Zone->getCurrMOps() &&
2936 tryLatency(TryCand, Cand, *Zone))
2937 return;
Andrew Trickddffae92013-09-06 17:32:36 +00002938
Matthias Braun6ad3d052016-06-25 00:23:00 +00002939 // Prioritize instructions that read unbuffered resources by stall cycles.
2940 if (tryLess(Zone->getLatencyStallCycles(TryCand.SU),
2941 Zone->getLatencyStallCycles(Cand.SU), TryCand, Cand, Stall))
2942 return;
2943 }
Andrew Trick880e5732013-12-05 17:55:58 +00002944
Andrew Tricka7714a02012-11-12 19:40:10 +00002945 // Keep clustered nodes together to encourage downstream peephole
2946 // optimizations which may reduce resource requirements.
2947 //
2948 // This is a best effort to set things up for a post-RA pass. Optimizations
2949 // like generating loads of multiple registers should ideally be done within
2950 // the scheduler pass by combining the loads during DAG postprocessing.
Matthias Braun6ad3d052016-06-25 00:23:00 +00002951 const SUnit *CandNextClusterSU =
2952 Cand.AtTop ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
2953 const SUnit *TryCandNextClusterSU =
2954 TryCand.AtTop ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
2955 if (tryGreater(TryCand.SU == TryCandNextClusterSU,
2956 Cand.SU == CandNextClusterSU,
Andrew Tricka7714a02012-11-12 19:40:10 +00002957 TryCand, Cand, Cluster))
2958 return;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00002959
Matthias Braun6ad3d052016-06-25 00:23:00 +00002960 if (SameBoundary) {
2961 // Weak edges are for clustering and other constraints.
2962 if (tryLess(getWeakLeft(TryCand.SU, TryCand.AtTop),
2963 getWeakLeft(Cand.SU, Cand.AtTop),
2964 TryCand, Cand, Weak))
2965 return;
Andrew Tricka7714a02012-11-12 19:40:10 +00002966 }
Matthias Braun6ad3d052016-06-25 00:23:00 +00002967
Andrew Trick71f08a32013-06-17 21:45:13 +00002968 // Avoid increasing the max pressure of the entire region.
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002969 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CurrentMax,
2970 Cand.RPDelta.CurrentMax,
Tom Stellard5ce53062015-12-16 18:31:01 +00002971 TryCand, Cand, RegMax, TRI,
2972 DAG->MF))
Andrew Trick71f08a32013-06-17 21:45:13 +00002973 return;
2974
Matthias Braun6ad3d052016-06-25 00:23:00 +00002975 if (SameBoundary) {
2976 // Avoid critical resource consumption and balance the schedule.
2977 TryCand.initResourceDelta(DAG, SchedModel);
2978 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
2979 TryCand, Cand, ResourceReduce))
2980 return;
2981 if (tryGreater(TryCand.ResDelta.DemandedResources,
2982 Cand.ResDelta.DemandedResources,
2983 TryCand, Cand, ResourceDemand))
2984 return;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002985
Matthias Braun6ad3d052016-06-25 00:23:00 +00002986 // Avoid serializing long latency dependence chains.
2987 // For acyclic path limited loops, latency was already checked above.
2988 if (!RegionPolicy.DisableLatencyHeuristic && TryCand.Policy.ReduceLatency &&
2989 !Rem.IsAcyclicLatencyLimited && tryLatency(TryCand, Cand, *Zone))
2990 return;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002991
Matthias Braun6ad3d052016-06-25 00:23:00 +00002992 // Fall through to original instruction order.
2993 if ((Zone->isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
2994 || (!Zone->isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
2995 TryCand.Reason = NodeOrder;
2996 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002997 }
2998}
Andrew Trick419eae22012-05-10 21:06:19 +00002999
Andrew Trickc573cd92013-09-06 17:32:44 +00003000/// Pick the best candidate from the queue.
Andrew Trick7ee9de52012-05-10 21:06:16 +00003001///
3002/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
3003/// DAG building. To adjust for the current scheduling location we need to
3004/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick665d3ec2013-09-19 23:10:59 +00003005void GenericScheduler::pickNodeFromQueue(SchedBoundary &Zone,
Matthias Braun6ad3d052016-06-25 00:23:00 +00003006 const CandPolicy &ZonePolicy,
Andrew Trickbb1247b2013-12-05 17:55:47 +00003007 const RegPressureTracker &RPTracker,
3008 SchedCandidate &Cand) {
Andrew Trick7ee9de52012-05-10 21:06:16 +00003009 // getMaxPressureDelta temporarily modifies the tracker.
3010 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
3011
Matthias Braund29d31e2016-06-23 21:27:38 +00003012 ReadyQueue &Q = Zone.Available;
Javed Absare3a0cc22017-06-21 09:10:10 +00003013 for (SUnit *SU : Q) {
Andrew Trick7ee9de52012-05-10 21:06:16 +00003014
Matthias Braun6ad3d052016-06-25 00:23:00 +00003015 SchedCandidate TryCand(ZonePolicy);
Javed Absare3a0cc22017-06-21 09:10:10 +00003016 initCandidate(TryCand, SU, Zone.isTop(), RPTracker, TempTracker);
Matthias Braun6ad3d052016-06-25 00:23:00 +00003017 // Pass SchedBoundary only when comparing nodes from the same boundary.
3018 SchedBoundary *ZoneArg = Cand.AtTop == TryCand.AtTop ? &Zone : nullptr;
3019 tryCandidate(Cand, TryCand, ZoneArg);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00003020 if (TryCand.Reason != NoCand) {
3021 // Initialize resource delta if needed in case future heuristics query it.
3022 if (TryCand.ResDelta == SchedResourceDelta())
3023 TryCand.initResourceDelta(DAG, SchedModel);
3024 Cand.setBest(TryCand);
Andrew Trick419d4912013-04-05 00:31:29 +00003025 DEBUG(traceCandidate(Cand));
Andrew Trick22025772012-05-17 18:35:10 +00003026 }
Andrew Trick7ee9de52012-05-10 21:06:16 +00003027 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00003028}
3029
Andrew Trick22025772012-05-17 18:35:10 +00003030/// Pick the best candidate node from either the top or bottom queue.
Andrew Trick665d3ec2013-09-19 23:10:59 +00003031SUnit *GenericScheduler::pickNodeBidirectional(bool &IsTopNode) {
Andrew Trick22025772012-05-17 18:35:10 +00003032 // Schedule as far as possible in the direction of no choice. This is most
3033 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick61f1a272012-05-24 22:11:09 +00003034 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick22025772012-05-17 18:35:10 +00003035 IsTopNode = false;
Matthias Braun49cb6e92016-05-27 22:14:26 +00003036 tracePick(Only1, false);
Andrew Trick61f1a272012-05-24 22:11:09 +00003037 return SU;
Andrew Trick22025772012-05-17 18:35:10 +00003038 }
Andrew Trick61f1a272012-05-24 22:11:09 +00003039 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick22025772012-05-17 18:35:10 +00003040 IsTopNode = true;
Matthias Braun49cb6e92016-05-27 22:14:26 +00003041 tracePick(Only1, true);
Andrew Trick61f1a272012-05-24 22:11:09 +00003042 return SU;
Andrew Trick22025772012-05-17 18:35:10 +00003043 }
Andrew Trickfc127d12013-12-07 05:59:44 +00003044 // Set the bottom-up policy based on the state of the current bottom zone and
3045 // the instructions outside the zone, including the top zone.
Matthias Braun6ad3d052016-06-25 00:23:00 +00003046 CandPolicy BotPolicy;
3047 setPolicy(BotPolicy, /*IsPostRA=*/false, Bot, &Top);
Andrew Trickfc127d12013-12-07 05:59:44 +00003048 // Set the top-down policy based on the state of the current top zone and
3049 // the instructions outside the zone, including the bottom zone.
Matthias Braun6ad3d052016-06-25 00:23:00 +00003050 CandPolicy TopPolicy;
3051 setPolicy(TopPolicy, /*IsPostRA=*/false, Top, &Bot);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00003052
Matthias Brauncc676c42016-06-25 02:03:36 +00003053 // See if BotCand is still valid (because we previously scheduled from Top).
Matthias Braund29d31e2016-06-23 21:27:38 +00003054 DEBUG(dbgs() << "Picking from Bot:\n");
Matthias Brauncc676c42016-06-25 02:03:36 +00003055 if (!BotCand.isValid() || BotCand.SU->isScheduled ||
3056 BotCand.Policy != BotPolicy) {
3057 BotCand.reset(CandPolicy());
3058 pickNodeFromQueue(Bot, BotPolicy, DAG->getBotRPTracker(), BotCand);
3059 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
3060 } else {
3061 DEBUG(traceCandidate(BotCand));
3062#ifndef NDEBUG
3063 if (VerifyScheduling) {
3064 SchedCandidate TCand;
3065 TCand.reset(CandPolicy());
3066 pickNodeFromQueue(Bot, BotPolicy, DAG->getBotRPTracker(), TCand);
3067 assert(TCand.SU == BotCand.SU &&
3068 "Last pick result should correspond to re-picking right now");
3069 }
3070#endif
3071 }
Andrew Trick22025772012-05-17 18:35:10 +00003072
Andrew Trick22025772012-05-17 18:35:10 +00003073 // Check if the top Q has a better candidate.
Matthias Braund29d31e2016-06-23 21:27:38 +00003074 DEBUG(dbgs() << "Picking from Top:\n");
Matthias Brauncc676c42016-06-25 02:03:36 +00003075 if (!TopCand.isValid() || TopCand.SU->isScheduled ||
3076 TopCand.Policy != TopPolicy) {
3077 TopCand.reset(CandPolicy());
3078 pickNodeFromQueue(Top, TopPolicy, DAG->getTopRPTracker(), TopCand);
3079 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
3080 } else {
3081 DEBUG(traceCandidate(TopCand));
3082#ifndef NDEBUG
3083 if (VerifyScheduling) {
3084 SchedCandidate TCand;
3085 TCand.reset(CandPolicy());
3086 pickNodeFromQueue(Top, TopPolicy, DAG->getTopRPTracker(), TCand);
3087 assert(TCand.SU == TopCand.SU &&
3088 "Last pick result should correspond to re-picking right now");
3089 }
3090#endif
3091 }
3092
3093 // Pick best from BotCand and TopCand.
3094 assert(BotCand.isValid());
3095 assert(TopCand.isValid());
3096 SchedCandidate Cand = BotCand;
3097 TopCand.Reason = NoCand;
3098 tryCandidate(Cand, TopCand, nullptr);
3099 if (TopCand.Reason != NoCand) {
3100 Cand.setBest(TopCand);
3101 DEBUG(traceCandidate(Cand));
3102 }
Andrew Trick22025772012-05-17 18:35:10 +00003103
Matthias Braun6ad3d052016-06-25 00:23:00 +00003104 IsTopNode = Cand.AtTop;
3105 tracePick(Cand);
3106 return Cand.SU;
Andrew Trick22025772012-05-17 18:35:10 +00003107}
3108
3109/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick665d3ec2013-09-19 23:10:59 +00003110SUnit *GenericScheduler::pickNode(bool &IsTopNode) {
Andrew Trick7ee9de52012-05-10 21:06:16 +00003111 if (DAG->top() == DAG->bottom()) {
Andrew Trick61f1a272012-05-24 22:11:09 +00003112 assert(Top.Available.empty() && Top.Pending.empty() &&
3113 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Craig Topperc0196b12014-04-14 00:51:57 +00003114 return nullptr;
Andrew Trick7ee9de52012-05-10 21:06:16 +00003115 }
Andrew Trick7ee9de52012-05-10 21:06:16 +00003116 SUnit *SU;
Andrew Trick984d98b2012-10-08 18:53:53 +00003117 do {
Andrew Trick75e411c2013-09-06 17:32:34 +00003118 if (RegionPolicy.OnlyTopDown) {
Andrew Trick984d98b2012-10-08 18:53:53 +00003119 SU = Top.pickOnlyChoice();
3120 if (!SU) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00003121 CandPolicy NoPolicy;
Matthias Brauncc676c42016-06-25 02:03:36 +00003122 TopCand.reset(NoPolicy);
Matthias Braun6ad3d052016-06-25 00:23:00 +00003123 pickNodeFromQueue(Top, NoPolicy, DAG->getTopRPTracker(), TopCand);
Andrew Trick1ab16d92013-09-04 21:00:13 +00003124 assert(TopCand.Reason != NoCand && "failed to find a candidate");
Matthias Braun6ad3d052016-06-25 00:23:00 +00003125 tracePick(TopCand);
Andrew Trick984d98b2012-10-08 18:53:53 +00003126 SU = TopCand.SU;
3127 }
3128 IsTopNode = true;
Matthias Braunb550b762016-04-21 01:54:13 +00003129 } else if (RegionPolicy.OnlyBottomUp) {
Andrew Trick984d98b2012-10-08 18:53:53 +00003130 SU = Bot.pickOnlyChoice();
3131 if (!SU) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00003132 CandPolicy NoPolicy;
Matthias Brauncc676c42016-06-25 02:03:36 +00003133 BotCand.reset(NoPolicy);
Matthias Braun6ad3d052016-06-25 00:23:00 +00003134 pickNodeFromQueue(Bot, NoPolicy, DAG->getBotRPTracker(), BotCand);
Andrew Trick1ab16d92013-09-04 21:00:13 +00003135 assert(BotCand.Reason != NoCand && "failed to find a candidate");
Matthias Braun6ad3d052016-06-25 00:23:00 +00003136 tracePick(BotCand);
Andrew Trick984d98b2012-10-08 18:53:53 +00003137 SU = BotCand.SU;
3138 }
3139 IsTopNode = false;
Matthias Braunb550b762016-04-21 01:54:13 +00003140 } else {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00003141 SU = pickNodeBidirectional(IsTopNode);
Andrew Trick984d98b2012-10-08 18:53:53 +00003142 }
3143 } while (SU->isScheduled);
3144
Andrew Trick61f1a272012-05-24 22:11:09 +00003145 if (SU->isTopReady())
3146 Top.removeReady(SU);
3147 if (SU->isBottomReady())
3148 Bot.removeReady(SU);
Andrew Trick4e7f6a72012-05-25 02:02:39 +00003149
Andrew Trick1f0bb692013-04-13 06:07:49 +00003150 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
Andrew Trick7ee9de52012-05-10 21:06:16 +00003151 return SU;
3152}
3153
Andrew Trick665d3ec2013-09-19 23:10:59 +00003154void GenericScheduler::reschedulePhysRegCopies(SUnit *SU, bool isTop) {
Andrew Tricke833e1c2013-04-13 06:07:40 +00003155 MachineBasicBlock::iterator InsertPos = SU->getInstr();
3156 if (!isTop)
3157 ++InsertPos;
3158 SmallVectorImpl<SDep> &Deps = isTop ? SU->Preds : SU->Succs;
3159
3160 // Find already scheduled copies with a single physreg dependence and move
3161 // them just above the scheduled instruction.
Javed Absare3a0cc22017-06-21 09:10:10 +00003162 for (SDep &Dep : Deps) {
3163 if (Dep.getKind() != SDep::Data || !TRI->isPhysicalRegister(Dep.getReg()))
Andrew Tricke833e1c2013-04-13 06:07:40 +00003164 continue;
Javed Absare3a0cc22017-06-21 09:10:10 +00003165 SUnit *DepSU = Dep.getSUnit();
Andrew Tricke833e1c2013-04-13 06:07:40 +00003166 if (isTop ? DepSU->Succs.size() > 1 : DepSU->Preds.size() > 1)
3167 continue;
3168 MachineInstr *Copy = DepSU->getInstr();
3169 if (!Copy->isCopy())
3170 continue;
3171 DEBUG(dbgs() << " Rescheduling physreg copy ";
Javed Absare3a0cc22017-06-21 09:10:10 +00003172 Dep.getSUnit()->dump(DAG));
Andrew Tricke833e1c2013-04-13 06:07:40 +00003173 DAG->moveInstruction(Copy, InsertPos);
3174 }
3175}
3176
Andrew Trick61f1a272012-05-24 22:11:09 +00003177/// Update the scheduler's state after scheduling a node. This is the same node
Andrew Trickd14d7c22013-12-28 21:56:57 +00003178/// that was just returned by pickNode(). However, ScheduleDAGMILive needs to
3179/// update it's state based on the current cycle before MachineSchedStrategy
3180/// does.
Andrew Tricke833e1c2013-04-13 06:07:40 +00003181///
3182/// FIXME: Eventually, we may bundle physreg copies rather than rescheduling
3183/// them here. See comments in biasPhysRegCopy.
Andrew Trick665d3ec2013-09-19 23:10:59 +00003184void GenericScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trick45446062012-06-05 21:11:27 +00003185 if (IsTopNode) {
Andrew Trickfc127d12013-12-07 05:59:44 +00003186 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.getCurrCycle());
Andrew Trickce27bb92012-06-29 03:23:22 +00003187 Top.bumpNode(SU);
Andrew Tricke833e1c2013-04-13 06:07:40 +00003188 if (SU->hasPhysRegUses)
3189 reschedulePhysRegCopies(SU, true);
Matthias Braunb550b762016-04-21 01:54:13 +00003190 } else {
Andrew Trickfc127d12013-12-07 05:59:44 +00003191 SU->BotReadyCycle = std::max(SU->BotReadyCycle, Bot.getCurrCycle());
Andrew Trickce27bb92012-06-29 03:23:22 +00003192 Bot.bumpNode(SU);
Andrew Tricke833e1c2013-04-13 06:07:40 +00003193 if (SU->hasPhysRegDefs)
3194 reschedulePhysRegCopies(SU, false);
Andrew Trick61f1a272012-05-24 22:11:09 +00003195 }
3196}
3197
Andrew Trick8823dec2012-03-14 04:00:41 +00003198/// Create the standard converging machine scheduler. This will be used as the
3199/// default scheduler if the target does not set a default.
Matthias Braun115efcd2016-11-28 20:11:54 +00003200ScheduleDAGMILive *llvm::createGenericSchedLive(MachineSchedContext *C) {
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003201 ScheduleDAGMILive *DAG =
3202 new ScheduleDAGMILive(C, llvm::make_unique<GenericScheduler>(C));
Andrew Tricka7714a02012-11-12 19:40:10 +00003203 // Register DAG post-processors.
Andrew Trick85a1d4c2013-04-24 15:54:43 +00003204 //
3205 // FIXME: extend the mutation API to allow earlier mutations to instantiate
3206 // data and pass it to later mutations. Have a single mutation that gathers
3207 // the interesting nodes in one pass.
Tom Stellard68726a52016-08-19 19:59:18 +00003208 DAG->addMutation(createCopyConstrainDAGMutation(DAG->TII, DAG->TRI));
Andrew Tricka7714a02012-11-12 19:40:10 +00003209 return DAG;
Andrew Tricke1c034f2012-01-17 06:55:03 +00003210}
Andrew Trickd14d7c22013-12-28 21:56:57 +00003211
Matthias Braun115efcd2016-11-28 20:11:54 +00003212static ScheduleDAGInstrs *createConveringSched(MachineSchedContext *C) {
3213 return createGenericSchedLive(C);
3214}
3215
Andrew Tricke1c034f2012-01-17 06:55:03 +00003216static MachineSchedRegistry
Andrew Trick665d3ec2013-09-19 23:10:59 +00003217GenericSchedRegistry("converge", "Standard converging scheduler.",
Matthias Braun115efcd2016-11-28 20:11:54 +00003218 createConveringSched);
Andrew Trickd14d7c22013-12-28 21:56:57 +00003219
3220//===----------------------------------------------------------------------===//
3221// PostGenericScheduler - Generic PostRA implementation of MachineSchedStrategy.
3222//===----------------------------------------------------------------------===//
3223
Andrew Trick3ccf71d2014-06-04 07:06:18 +00003224void PostGenericScheduler::initialize(ScheduleDAGMI *Dag) {
3225 DAG = Dag;
3226 SchedModel = DAG->getSchedModel();
3227 TRI = DAG->TRI;
Andrew Trickd14d7c22013-12-28 21:56:57 +00003228
Andrew Trick3ccf71d2014-06-04 07:06:18 +00003229 Rem.init(DAG, SchedModel);
3230 Top.init(DAG, SchedModel, &Rem);
3231 BotRoots.clear();
Andrew Trickd14d7c22013-12-28 21:56:57 +00003232
Andrew Trick3ccf71d2014-06-04 07:06:18 +00003233 // Initialize the HazardRecognizers. If itineraries don't exist, are empty,
3234 // or are disabled, then these HazardRecs will be disabled.
3235 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trick3ccf71d2014-06-04 07:06:18 +00003236 if (!Top.HazardRec) {
3237 Top.HazardRec =
Eric Christopher99556d72014-10-14 06:56:25 +00003238 DAG->MF.getSubtarget().getInstrInfo()->CreateTargetMIHazardRecognizer(
Eric Christopherd9134482014-08-04 21:25:23 +00003239 Itin, DAG);
Andrew Trickd14d7c22013-12-28 21:56:57 +00003240 }
Andrew Trick3ccf71d2014-06-04 07:06:18 +00003241}
Andrew Trickd14d7c22013-12-28 21:56:57 +00003242
Andrew Trickd14d7c22013-12-28 21:56:57 +00003243void PostGenericScheduler::registerRoots() {
3244 Rem.CriticalPath = DAG->ExitSU.getDepth();
3245
3246 // Some roots may not feed into ExitSU. Check all of them in case.
Javed Absare3a0cc22017-06-21 09:10:10 +00003247 for (const SUnit *SU : BotRoots) {
3248 if (SU->getDepth() > Rem.CriticalPath)
3249 Rem.CriticalPath = SU->getDepth();
Andrew Trickd14d7c22013-12-28 21:56:57 +00003250 }
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +00003251 DEBUG(dbgs() << "Critical Path: (PGS-RR) " << Rem.CriticalPath << '\n');
3252 if (DumpCriticalPathLength) {
3253 errs() << "Critical Path(PGS-RR ): " << Rem.CriticalPath << " \n";
3254 }
Andrew Trickd14d7c22013-12-28 21:56:57 +00003255}
3256
3257/// Apply a set of heursitics to a new candidate for PostRA scheduling.
3258///
3259/// \param Cand provides the policy and current best candidate.
3260/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
3261void PostGenericScheduler::tryCandidate(SchedCandidate &Cand,
3262 SchedCandidate &TryCand) {
Andrew Trickd14d7c22013-12-28 21:56:57 +00003263 // Initialize the candidate if needed.
3264 if (!Cand.isValid()) {
3265 TryCand.Reason = NodeOrder;
3266 return;
3267 }
3268
3269 // Prioritize instructions that read unbuffered resources by stall cycles.
3270 if (tryLess(Top.getLatencyStallCycles(TryCand.SU),
3271 Top.getLatencyStallCycles(Cand.SU), TryCand, Cand, Stall))
3272 return;
3273
Florian Hahnabb42182017-05-23 09:33:34 +00003274 // Keep clustered nodes together.
3275 if (tryGreater(TryCand.SU == DAG->getNextClusterSucc(),
3276 Cand.SU == DAG->getNextClusterSucc(),
3277 TryCand, Cand, Cluster))
3278 return;
3279
Andrew Trickd14d7c22013-12-28 21:56:57 +00003280 // Avoid critical resource consumption and balance the schedule.
3281 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
3282 TryCand, Cand, ResourceReduce))
3283 return;
3284 if (tryGreater(TryCand.ResDelta.DemandedResources,
3285 Cand.ResDelta.DemandedResources,
3286 TryCand, Cand, ResourceDemand))
3287 return;
3288
3289 // Avoid serializing long latency dependence chains.
3290 if (Cand.Policy.ReduceLatency && tryLatency(TryCand, Cand, Top)) {
3291 return;
3292 }
3293
3294 // Fall through to original instruction order.
3295 if (TryCand.SU->NodeNum < Cand.SU->NodeNum)
3296 TryCand.Reason = NodeOrder;
3297}
3298
3299void PostGenericScheduler::pickNodeFromQueue(SchedCandidate &Cand) {
3300 ReadyQueue &Q = Top.Available;
Javed Absare3a0cc22017-06-21 09:10:10 +00003301 for (SUnit *SU : Q) {
Andrew Trickd14d7c22013-12-28 21:56:57 +00003302 SchedCandidate TryCand(Cand.Policy);
Javed Absare3a0cc22017-06-21 09:10:10 +00003303 TryCand.SU = SU;
Matthias Braun6ad3d052016-06-25 00:23:00 +00003304 TryCand.AtTop = true;
Andrew Trickd14d7c22013-12-28 21:56:57 +00003305 TryCand.initResourceDelta(DAG, SchedModel);
3306 tryCandidate(Cand, TryCand);
3307 if (TryCand.Reason != NoCand) {
3308 Cand.setBest(TryCand);
3309 DEBUG(traceCandidate(Cand));
3310 }
3311 }
3312}
3313
3314/// Pick the next node to schedule.
3315SUnit *PostGenericScheduler::pickNode(bool &IsTopNode) {
3316 if (DAG->top() == DAG->bottom()) {
3317 assert(Top.Available.empty() && Top.Pending.empty() && "ReadyQ garbage");
Craig Topperc0196b12014-04-14 00:51:57 +00003318 return nullptr;
Andrew Trickd14d7c22013-12-28 21:56:57 +00003319 }
3320 SUnit *SU;
3321 do {
3322 SU = Top.pickOnlyChoice();
Matthias Braun49cb6e92016-05-27 22:14:26 +00003323 if (SU) {
3324 tracePick(Only1, true);
3325 } else {
Andrew Trickd14d7c22013-12-28 21:56:57 +00003326 CandPolicy NoPolicy;
3327 SchedCandidate TopCand(NoPolicy);
3328 // Set the top-down policy based on the state of the current top zone and
3329 // the instructions outside the zone, including the bottom zone.
Craig Topperc0196b12014-04-14 00:51:57 +00003330 setPolicy(TopCand.Policy, /*IsPostRA=*/true, Top, nullptr);
Andrew Trickd14d7c22013-12-28 21:56:57 +00003331 pickNodeFromQueue(TopCand);
3332 assert(TopCand.Reason != NoCand && "failed to find a candidate");
Matthias Braun6ad3d052016-06-25 00:23:00 +00003333 tracePick(TopCand);
Andrew Trickd14d7c22013-12-28 21:56:57 +00003334 SU = TopCand.SU;
3335 }
3336 } while (SU->isScheduled);
3337
3338 IsTopNode = true;
3339 Top.removeReady(SU);
3340
Francis Visoiu Mistrih68ced402018-02-19 15:08:49 +00003341 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
Andrew Trickd14d7c22013-12-28 21:56:57 +00003342 return SU;
3343}
3344
3345/// Called after ScheduleDAGMI has scheduled an instruction and updated
3346/// scheduled/remaining flags in the DAG nodes.
3347void PostGenericScheduler::schedNode(SUnit *SU, bool IsTopNode) {
3348 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.getCurrCycle());
3349 Top.bumpNode(SU);
3350}
3351
Matthias Braun115efcd2016-11-28 20:11:54 +00003352ScheduleDAGMI *llvm::createGenericSchedPostRA(MachineSchedContext *C) {
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003353 return new ScheduleDAGMI(C, llvm::make_unique<PostGenericScheduler>(C),
Jonas Paulsson28f29482016-11-09 09:59:27 +00003354 /*RemoveKillFlags=*/true);
Andrew Trickd14d7c22013-12-28 21:56:57 +00003355}
Andrew Tricke1c034f2012-01-17 06:55:03 +00003356
3357//===----------------------------------------------------------------------===//
Andrew Trick90f711d2012-10-15 18:02:27 +00003358// ILP Scheduler. Currently for experimental analysis of heuristics.
3359//===----------------------------------------------------------------------===//
3360
3361namespace {
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003362
Andrew Trick90f711d2012-10-15 18:02:27 +00003363/// \brief Order nodes by the ILP metric.
3364struct ILPOrder {
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003365 const SchedDFSResult *DFSResult = nullptr;
3366 const BitVector *ScheduledTrees = nullptr;
Andrew Trick90f711d2012-10-15 18:02:27 +00003367 bool MaximizeILP;
3368
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003369 ILPOrder(bool MaxILP) : MaximizeILP(MaxILP) {}
Andrew Trick90f711d2012-10-15 18:02:27 +00003370
3371 /// \brief Apply a less-than relation on node priority.
Andrew Trick48d392e2012-11-28 05:13:28 +00003372 ///
3373 /// (Return true if A comes after B in the Q.)
Andrew Trick90f711d2012-10-15 18:02:27 +00003374 bool operator()(const SUnit *A, const SUnit *B) const {
Andrew Trick48d392e2012-11-28 05:13:28 +00003375 unsigned SchedTreeA = DFSResult->getSubtreeID(A);
3376 unsigned SchedTreeB = DFSResult->getSubtreeID(B);
3377 if (SchedTreeA != SchedTreeB) {
3378 // Unscheduled trees have lower priority.
3379 if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
3380 return ScheduledTrees->test(SchedTreeB);
3381
3382 // Trees with shallower connections have have lower priority.
3383 if (DFSResult->getSubtreeLevel(SchedTreeA)
3384 != DFSResult->getSubtreeLevel(SchedTreeB)) {
3385 return DFSResult->getSubtreeLevel(SchedTreeA)
3386 < DFSResult->getSubtreeLevel(SchedTreeB);
3387 }
3388 }
Andrew Trick90f711d2012-10-15 18:02:27 +00003389 if (MaximizeILP)
Andrew Trick48d392e2012-11-28 05:13:28 +00003390 return DFSResult->getILP(A) < DFSResult->getILP(B);
Andrew Trick90f711d2012-10-15 18:02:27 +00003391 else
Andrew Trick48d392e2012-11-28 05:13:28 +00003392 return DFSResult->getILP(A) > DFSResult->getILP(B);
Andrew Trick90f711d2012-10-15 18:02:27 +00003393 }
3394};
3395
3396/// \brief Schedule based on the ILP metric.
3397class ILPScheduler : public MachineSchedStrategy {
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003398 ScheduleDAGMILive *DAG = nullptr;
Andrew Trick90f711d2012-10-15 18:02:27 +00003399 ILPOrder Cmp;
3400
3401 std::vector<SUnit*> ReadyQ;
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003402
Andrew Trick90f711d2012-10-15 18:02:27 +00003403public:
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003404 ILPScheduler(bool MaximizeILP) : Cmp(MaximizeILP) {}
Andrew Trick90f711d2012-10-15 18:02:27 +00003405
Craig Topper4584cd52014-03-07 09:26:03 +00003406 void initialize(ScheduleDAGMI *dag) override {
Andrew Trickd7f890e2013-12-28 21:56:47 +00003407 assert(dag->hasVRegLiveness() && "ILPScheduler needs vreg liveness");
3408 DAG = static_cast<ScheduleDAGMILive*>(dag);
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00003409 DAG->computeDFSResult();
Andrew Trick44f750a2013-01-25 04:01:04 +00003410 Cmp.DFSResult = DAG->getDFSResult();
3411 Cmp.ScheduledTrees = &DAG->getScheduledTrees();
Andrew Trick90f711d2012-10-15 18:02:27 +00003412 ReadyQ.clear();
Andrew Trick90f711d2012-10-15 18:02:27 +00003413 }
3414
Craig Topper4584cd52014-03-07 09:26:03 +00003415 void registerRoots() override {
Benjamin Krameraa598b32012-11-29 14:36:26 +00003416 // Restore the heap in ReadyQ with the updated DFS results.
3417 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick90f711d2012-10-15 18:02:27 +00003418 }
3419
3420 /// Implement MachineSchedStrategy interface.
3421 /// -----------------------------------------
3422
Andrew Trick48d392e2012-11-28 05:13:28 +00003423 /// Callback to select the highest priority node from the ready Q.
Craig Topper4584cd52014-03-07 09:26:03 +00003424 SUnit *pickNode(bool &IsTopNode) override {
Craig Topperc0196b12014-04-14 00:51:57 +00003425 if (ReadyQ.empty()) return nullptr;
Matt Arsenault4ab769f2013-03-21 00:57:21 +00003426 std::pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick90f711d2012-10-15 18:02:27 +00003427 SUnit *SU = ReadyQ.back();
3428 ReadyQ.pop_back();
3429 IsTopNode = false;
Andrew Trick1f0bb692013-04-13 06:07:49 +00003430 DEBUG(dbgs() << "Pick node " << "SU(" << SU->NodeNum << ") "
Andrew Trick44f750a2013-01-25 04:01:04 +00003431 << " ILP: " << DAG->getDFSResult()->getILP(SU)
3432 << " Tree: " << DAG->getDFSResult()->getSubtreeID(SU) << " @"
3433 << DAG->getDFSResult()->getSubtreeLevel(
Andrew Trick1f0bb692013-04-13 06:07:49 +00003434 DAG->getDFSResult()->getSubtreeID(SU)) << '\n'
3435 << "Scheduling " << *SU->getInstr());
Andrew Trick90f711d2012-10-15 18:02:27 +00003436 return SU;
3437 }
3438
Andrew Trick44f750a2013-01-25 04:01:04 +00003439 /// \brief Scheduler callback to notify that a new subtree is scheduled.
Craig Topper4584cd52014-03-07 09:26:03 +00003440 void scheduleTree(unsigned SubtreeID) override {
Andrew Trick44f750a2013-01-25 04:01:04 +00003441 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
3442 }
3443
Andrew Trick48d392e2012-11-28 05:13:28 +00003444 /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
3445 /// DFSResults, and resort the priority Q.
Craig Topper4584cd52014-03-07 09:26:03 +00003446 void schedNode(SUnit *SU, bool IsTopNode) override {
Andrew Trick48d392e2012-11-28 05:13:28 +00003447 assert(!IsTopNode && "SchedDFSResult needs bottom-up");
Andrew Trick48d392e2012-11-28 05:13:28 +00003448 }
Andrew Trick90f711d2012-10-15 18:02:27 +00003449
Craig Topper4584cd52014-03-07 09:26:03 +00003450 void releaseTopNode(SUnit *) override { /*only called for top roots*/ }
Andrew Trick90f711d2012-10-15 18:02:27 +00003451
Craig Topper4584cd52014-03-07 09:26:03 +00003452 void releaseBottomNode(SUnit *SU) override {
Andrew Trick90f711d2012-10-15 18:02:27 +00003453 ReadyQ.push_back(SU);
3454 std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
3455 }
3456};
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003457
3458} // end anonymous namespace
Andrew Trick90f711d2012-10-15 18:02:27 +00003459
3460static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003461 return new ScheduleDAGMILive(C, llvm::make_unique<ILPScheduler>(true));
Andrew Trick90f711d2012-10-15 18:02:27 +00003462}
3463static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003464 return new ScheduleDAGMILive(C, llvm::make_unique<ILPScheduler>(false));
Andrew Trick90f711d2012-10-15 18:02:27 +00003465}
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003466
Andrew Trick90f711d2012-10-15 18:02:27 +00003467static MachineSchedRegistry ILPMaxRegistry(
3468 "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
3469static MachineSchedRegistry ILPMinRegistry(
3470 "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
3471
3472//===----------------------------------------------------------------------===//
Andrew Trick63440872012-01-14 02:17:06 +00003473// Machine Instruction Shuffler for Correctness Testing
3474//===----------------------------------------------------------------------===//
3475
Andrew Tricke77e84e2012-01-13 06:30:30 +00003476#ifndef NDEBUG
3477namespace {
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003478
Andrew Trick8823dec2012-03-14 04:00:41 +00003479/// Apply a less-than relation on the node order, which corresponds to the
3480/// instruction order prior to scheduling. IsReverse implements greater-than.
3481template<bool IsReverse>
3482struct SUnitOrder {
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003483 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick8823dec2012-03-14 04:00:41 +00003484 if (IsReverse)
3485 return A->NodeNum > B->NodeNum;
3486 else
3487 return A->NodeNum < B->NodeNum;
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003488 }
3489};
3490
Andrew Tricke77e84e2012-01-13 06:30:30 +00003491/// Reorder instructions as much as possible.
Andrew Trick8823dec2012-03-14 04:00:41 +00003492class InstructionShuffler : public MachineSchedStrategy {
3493 bool IsAlternating;
3494 bool IsTopDown;
3495
3496 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
3497 // gives nodes with a higher number higher priority causing the latest
3498 // instructions to be scheduled first.
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003499 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false>>
Andrew Trick8823dec2012-03-14 04:00:41 +00003500 TopQ;
Eugene Zelenko32a40562017-09-11 23:00:48 +00003501
Andrew Trick8823dec2012-03-14 04:00:41 +00003502 // When scheduling bottom-up, use greater-than as the queue priority.
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003503 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true>>
Andrew Trick8823dec2012-03-14 04:00:41 +00003504 BottomQ;
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003505
Andrew Tricke77e84e2012-01-13 06:30:30 +00003506public:
Andrew Trick8823dec2012-03-14 04:00:41 +00003507 InstructionShuffler(bool alternate, bool topdown)
3508 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Tricke77e84e2012-01-13 06:30:30 +00003509
Craig Topper9d74a5a2014-04-29 07:58:41 +00003510 void initialize(ScheduleDAGMI*) override {
Andrew Trick8823dec2012-03-14 04:00:41 +00003511 TopQ.clear();
3512 BottomQ.clear();
3513 }
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003514
Andrew Trick8823dec2012-03-14 04:00:41 +00003515 /// Implement MachineSchedStrategy interface.
3516 /// -----------------------------------------
3517
Craig Topper9d74a5a2014-04-29 07:58:41 +00003518 SUnit *pickNode(bool &IsTopNode) override {
Andrew Trick8823dec2012-03-14 04:00:41 +00003519 SUnit *SU;
3520 if (IsTopDown) {
3521 do {
Craig Topperc0196b12014-04-14 00:51:57 +00003522 if (TopQ.empty()) return nullptr;
Andrew Trick8823dec2012-03-14 04:00:41 +00003523 SU = TopQ.top();
3524 TopQ.pop();
3525 } while (SU->isScheduled);
3526 IsTopNode = true;
Matthias Braunb550b762016-04-21 01:54:13 +00003527 } else {
Andrew Trick8823dec2012-03-14 04:00:41 +00003528 do {
Craig Topperc0196b12014-04-14 00:51:57 +00003529 if (BottomQ.empty()) return nullptr;
Andrew Trick8823dec2012-03-14 04:00:41 +00003530 SU = BottomQ.top();
3531 BottomQ.pop();
3532 } while (SU->isScheduled);
3533 IsTopNode = false;
3534 }
3535 if (IsAlternating)
3536 IsTopDown = !IsTopDown;
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003537 return SU;
3538 }
3539
Craig Topper9d74a5a2014-04-29 07:58:41 +00003540 void schedNode(SUnit *SU, bool IsTopNode) override {}
Andrew Trick61f1a272012-05-24 22:11:09 +00003541
Craig Topper9d74a5a2014-04-29 07:58:41 +00003542 void releaseTopNode(SUnit *SU) override {
Andrew Trick8823dec2012-03-14 04:00:41 +00003543 TopQ.push(SU);
3544 }
Craig Topper9d74a5a2014-04-29 07:58:41 +00003545 void releaseBottomNode(SUnit *SU) override {
Andrew Trick8823dec2012-03-14 04:00:41 +00003546 BottomQ.push(SU);
Andrew Tricke77e84e2012-01-13 06:30:30 +00003547 }
3548};
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003549
3550} // end anonymous namespace
Andrew Tricke77e84e2012-01-13 06:30:30 +00003551
Andrew Trick02a80da2012-03-08 01:41:12 +00003552static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick8823dec2012-03-14 04:00:41 +00003553 bool Alternate = !ForceTopDown && !ForceBottomUp;
3554 bool TopDown = !ForceBottomUp;
Benjamin Kramer05e7a842012-03-14 11:26:37 +00003555 assert((TopDown || !ForceTopDown) &&
Andrew Trick8823dec2012-03-14 04:00:41 +00003556 "-misched-topdown incompatible with -misched-bottomup");
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003557 return new ScheduleDAGMILive(
3558 C, llvm::make_unique<InstructionShuffler>(Alternate, TopDown));
Andrew Tricke77e84e2012-01-13 06:30:30 +00003559}
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003560
Andrew Trick8823dec2012-03-14 04:00:41 +00003561static MachineSchedRegistry ShufflerRegistry(
3562 "shuffle", "Shuffle machine instructions alternating directions",
3563 createInstructionShuffler);
Andrew Tricke77e84e2012-01-13 06:30:30 +00003564#endif // !NDEBUG
Andrew Trickea9fd952013-01-25 07:45:29 +00003565
3566//===----------------------------------------------------------------------===//
Andrew Trickd7f890e2013-12-28 21:56:47 +00003567// GraphWriter support for ScheduleDAGMILive.
Andrew Trickea9fd952013-01-25 07:45:29 +00003568//===----------------------------------------------------------------------===//
3569
3570#ifndef NDEBUG
3571namespace llvm {
3572
3573template<> struct GraphTraits<
3574 ScheduleDAGMI*> : public GraphTraits<ScheduleDAG*> {};
3575
3576template<>
3577struct DOTGraphTraits<ScheduleDAGMI*> : public DefaultDOTGraphTraits {
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003578 DOTGraphTraits(bool isSimple = false) : DefaultDOTGraphTraits(isSimple) {}
Andrew Trickea9fd952013-01-25 07:45:29 +00003579
3580 static std::string getGraphName(const ScheduleDAG *G) {
3581 return G->MF.getName();
3582 }
3583
3584 static bool renderGraphFromBottomUp() {
3585 return true;
3586 }
3587
3588 static bool isNodeHidden(const SUnit *Node) {
Matthias Braund78ee542015-09-17 21:09:59 +00003589 if (ViewMISchedCutoff == 0)
3590 return false;
3591 return (Node->Preds.size() > ViewMISchedCutoff
3592 || Node->Succs.size() > ViewMISchedCutoff);
Andrew Trickea9fd952013-01-25 07:45:29 +00003593 }
3594
Andrew Trickea9fd952013-01-25 07:45:29 +00003595 /// If you want to override the dot attributes printed for a particular
3596 /// edge, override this method.
3597 static std::string getEdgeAttributes(const SUnit *Node,
3598 SUnitIterator EI,
3599 const ScheduleDAG *Graph) {
3600 if (EI.isArtificialDep())
3601 return "color=cyan,style=dashed";
3602 if (EI.isCtrlDep())
3603 return "color=blue,style=dashed";
3604 return "";
3605 }
3606
3607 static std::string getNodeLabel(const SUnit *SU, const ScheduleDAG *G) {
Alp Tokere69170a2014-06-26 22:52:05 +00003608 std::string Str;
3609 raw_string_ostream SS(Str);
Andrew Trickd7f890e2013-12-28 21:56:47 +00003610 const ScheduleDAGMI *DAG = static_cast<const ScheduleDAGMI*>(G);
3611 const SchedDFSResult *DFS = DAG->hasVRegLiveness() ?
Craig Topperc0196b12014-04-14 00:51:57 +00003612 static_cast<const ScheduleDAGMILive*>(G)->getDFSResult() : nullptr;
Andrew Trick7609b7d2013-09-06 17:32:42 +00003613 SS << "SU:" << SU->NodeNum;
3614 if (DFS)
3615 SS << " I:" << DFS->getNumInstrs(SU);
Andrew Trickea9fd952013-01-25 07:45:29 +00003616 return SS.str();
3617 }
Eugene Zelenko32a40562017-09-11 23:00:48 +00003618
Andrew Trickea9fd952013-01-25 07:45:29 +00003619 static std::string getNodeDescription(const SUnit *SU, const ScheduleDAG *G) {
3620 return G->getGraphNodeLabel(SU);
3621 }
3622
Andrew Trickd7f890e2013-12-28 21:56:47 +00003623 static std::string getNodeAttributes(const SUnit *N, const ScheduleDAG *G) {
Andrew Trickea9fd952013-01-25 07:45:29 +00003624 std::string Str("shape=Mrecord");
Andrew Trickd7f890e2013-12-28 21:56:47 +00003625 const ScheduleDAGMI *DAG = static_cast<const ScheduleDAGMI*>(G);
3626 const SchedDFSResult *DFS = DAG->hasVRegLiveness() ?
Craig Topperc0196b12014-04-14 00:51:57 +00003627 static_cast<const ScheduleDAGMILive*>(G)->getDFSResult() : nullptr;
Andrew Trickea9fd952013-01-25 07:45:29 +00003628 if (DFS) {
3629 Str += ",style=filled,fillcolor=\"#";
3630 Str += DOT::getColorString(DFS->getSubtreeID(N));
3631 Str += '"';
3632 }
3633 return Str;
3634 }
3635};
Eugene Zelenkodb56e5a2017-02-22 22:32:51 +00003636
3637} // end namespace llvm
Andrew Trickea9fd952013-01-25 07:45:29 +00003638#endif // NDEBUG
3639
3640/// viewGraph - Pop up a ghostview window with the reachable parts of the DAG
3641/// rendered using 'dot'.
Andrew Trickea9fd952013-01-25 07:45:29 +00003642void ScheduleDAGMI::viewGraph(const Twine &Name, const Twine &Title) {
3643#ifndef NDEBUG
3644 ViewGraph(this, Name, false, Title);
3645#else
3646 errs() << "ScheduleDAGMI::viewGraph is only available in debug builds on "
3647 << "systems with Graphviz or gv!\n";
3648#endif // NDEBUG
3649}
3650
3651/// Out-of-line implementation with no arguments is handy for gdb.
3652void ScheduleDAGMI::viewGraph() {
3653 viewGraph(getDAGName(), "Scheduling-Units Graph for " + getDAGName());
3654}