blob: 6169fe61f98adeb8549c9af3b7941ad23a33091f [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
Simon Pilgrim31a96332018-03-24 20:40:14 +000022
Gadi Haber6f8fbf42017-09-19 06:19:27 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000064def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000065// FP division and sqrt on port 0.
66def SKLFPDivider : ProcResource<1>;
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000067
Gadi Haber6f8fbf42017-09-19 06:19:27 +000068// 60 Entry Unified Scheduler
69def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
70 SKLPort5, SKLPort6, SKLPort7]> {
71 let BufferSize=60;
72}
73
74// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
78// Many SchedWrites are defined in pairs with and without a folded load.
79// Instructions with folded loads are usually micro-fused, so they only appear
80// as two micro-ops when queued in the reservation station.
81// This multiclass defines the resource usage for variants with and without
82// folded loads.
83multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000084 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000085 int Lat, list<int> Res = [1], int UOps = 1,
86 int LoadLat = 5> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +000087 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000088 def : WriteRes<SchedRW, ExePorts> {
89 let Latency = Lat;
90 let ResourceCycles = Res;
91 let NumMicroOps = UOps;
92 }
Gadi Haber6f8fbf42017-09-19 06:19:27 +000093
Simon Pilgrime3547af2018-03-25 10:21:19 +000094 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
95 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000096 def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000097 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000098 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +000099 let NumMicroOps = !add(UOps, 1);
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000100 }
101}
102
Craig Topperf131b602018-04-06 16:16:46 +0000103// A folded store needs a cycle on port 4 for the store data, and an extra port
104// 2/3/7 cycle to recompute the address.
105def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000106
107// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000108defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op.
109defm : SKLWriteResPair<WriteIMul, [SKLPort1], 3>; // Integer multiplication.
110defm : SKLWriteResPair<WriteIMul64, [SKLPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000111
112defm : SKLWriteResPair<WriteDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
113defm : SKLWriteResPair<WriteDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
114defm : SKLWriteResPair<WriteDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
115defm : SKLWriteResPair<WriteDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
116defm : SKLWriteResPair<WriteIDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
117defm : SKLWriteResPair<WriteIDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
118defm : SKLWriteResPair<WriteIDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
119defm : SKLWriteResPair<WriteIDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
120
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000121defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000122
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +0000123def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000124def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
125
Craig Topperb7baa352018-04-08 17:53:18 +0000126defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1>; // Conditional move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000127defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000128def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc.
129def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> {
130 let Latency = 2;
131 let NumMicroOps = 3;
132}
133
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000134// Bit counts.
135defm : SKLWriteResPair<WriteBitScan, [SKLPort1], 3>;
136defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>;
137defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>;
138defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>;
139
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000140// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000141defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000142
Craig Topper89310f52018-03-29 20:41:39 +0000143// BMI1 BEXTR, BMI2 BZHI
144defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>;
145defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>;
146
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000147// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000148defm : X86WriteRes<WriteLoad, [SKLPort23], 5, [1], 1>;
149defm : X86WriteRes<WriteStore, [SKLPort237, SKLPort4], 1, [1,1], 1>;
150defm : X86WriteRes<WriteStoreNT, [SKLPort237, SKLPort4], 1, [1,1], 2>;
151defm : X86WriteRes<WriteMove, [SKLPort0156], 1, [1], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000152
153// Idioms that clear a register, like xorps %xmm0, %xmm0.
154// These can often bypass execution ports completely.
155def : WriteRes<WriteZero, []>;
156
157// Branches don't produce values, so they have no latency, but they still
158// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000159defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000160
161// Floating point. This covers both scalar and vector operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000162defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>;
163defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>;
164defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000165defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
166defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000167defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000168defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
169defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000170defm : X86WriteRes<WriteFStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
171defm : X86WriteRes<WriteFStoreNTX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
172defm : X86WriteRes<WriteFStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000173defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
174defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
175defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000176defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>;
177defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000178defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000179
Simon Pilgrim1233e122018-05-07 20:52:53 +0000180defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub.
181defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>; // Floating point add/sub (XMM).
182defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>; // Floating point add/sub (YMM/ZMM).
183defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub.
184defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double add/sub (XMM).
185defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double add/sub (YMM/ZMM).
186
187defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare.
188defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>; // Floating point compare (XMM).
189defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>; // Floating point compare (YMM/ZMM).
190defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare.
191defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double compare (XMM).
192defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double compare (YMM/ZMM).
193
194defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags.
195
196defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication.
197defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>; // Floating point multiplication (XMM).
198defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>; // Floating point multiplication (YMM/ZMM).
199defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication.
200defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double multiplication (XMM).
201defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double multiplication (YMM/ZMM).
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000202
203defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division.
204//defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>; // Floating point division (XMM).
205defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>; // Floating point division (YMM).
206defm : SKLWriteResPair<WriteFDivZ, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>; // Floating point division (ZMM).
207//defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division.
208//defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>; // Floating point double division (XMM).
209//defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>; // Floating point double division (YMM).
210defm : SKLWriteResPair<WriteFDiv64Z, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>; // Floating point double division (ZMM).
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000211
212defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
213defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>; // Floating point square root (XMM).
214defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>; // Floating point square root (YMM).
215defm : SKLWriteResPair<WriteFSqrtZ, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>; // Floating point square root (ZMM).
216defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
217defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>; // Floating point double square root (XMM).
218defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>; // Floating point double square root (YMM).
219defm : SKLWriteResPair<WriteFSqrt64Z, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>; // Floating point double square root (ZMM).
220defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root.
221
Simon Pilgrimc7088682018-05-01 18:06:07 +0000222defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000223defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>; // Floating point reciprocal estimate (XMM).
224defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>; // Floating point reciprocal estimate (YMM/ZMM).
225
Simon Pilgrimc7088682018-05-01 18:06:07 +0000226defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000227defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>; // Floating point reciprocal square root estimate (XMM).
228defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>; // Floating point reciprocal square root estimate (YMM/ZMM).
229
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000230defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add.
231defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>; // Fused Multiply Add (XMM).
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000232defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>; // Fused Multiply Add (YMM/ZMM).
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000233defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product.
234defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>; // Floating point single dot product.
235defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>; // Floating point single dot product (YMM).
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000236defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000237defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding.
238defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>; // Floating point rounding (YMM/ZMM).
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000239defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
240defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>; // Floating point and/or/xor logicals (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000241defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions.
242defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>; // Floating point TEST instructions (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000243defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000244defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>; // Floating point vector shuffles (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000245defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
246defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>; // Floating point vector shuffles.
Simon Pilgrim06e16542018-04-22 18:35:53 +0000247defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000248defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>; // Floating point vector blends.
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000249defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000250defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>; // Fp vector variable blends.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000251
252// FMA Scheduling helper class.
253// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
254
255// Vector integer operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000256defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>;
257defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>;
258defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000259defm : X86WriteRes<WriteVecLoadNT, [SKLPort23], 6, [1], 1>;
260defm : X86WriteRes<WriteVecLoadNTY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000261defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
262defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000263defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000264defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
265defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000266defm : X86WriteRes<WriteVecStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
267defm : X86WriteRes<WriteVecStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000268defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
269defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
270defm : X86WriteRes<WriteVecMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000271defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>;
272defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000273
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000274defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
275defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (XMM).
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000276defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>; // Vector integer ALU op, no logicals (YMM/ZMM).
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000277defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor.
278defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (XMM).
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000279defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>; // Vector integer and/or/xor (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000280defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions.
281defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>; // Vector integer TEST instructions (YMM/ZMM).
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000282defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply.
283defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>; // Vector integer multiply (XMM).
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000284defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>; // Vector integer multiply (YMM/ZMM).
285defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD.
286defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>; // Vector PMULLD (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000287defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000288defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>; // Vector shuffles (XMM).
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000289defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000290defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
291defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>; // Vector shuffles (XMM).
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000292defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim06e16542018-04-22 18:35:53 +0000293defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000294defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>; // Vector blends (YMM/ZMM).
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000295defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000296defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000297defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000298defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>; // Vector MPSAD (YMM/ZMM).
299defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW.
300defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>; // Vector PSADBW (XMM).
301defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>; // Vector PSADBW (YMM/ZMM).
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000302defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000303
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000304// Vector integer shifts.
305defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000306defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000307defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000308defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000309defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>;
310
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000311defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000312defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>; // Vector integer immediate shifts (XMM).
313defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>; // Vector integer immediate shifts (YMM/ZMM).
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000314defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts.
315defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>; // Variable vector shifts (YMM/ZMM).
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000316
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000317// Vector insert/extract operations.
318def : WriteRes<WriteVecInsert, [SKLPort5]> {
319 let Latency = 2;
320 let NumMicroOps = 2;
321 let ResourceCycles = [2];
322}
323def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> {
324 let Latency = 6;
325 let NumMicroOps = 2;
326}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000327def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000328
329def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> {
330 let Latency = 3;
331 let NumMicroOps = 2;
332}
333def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> {
334 let Latency = 2;
335 let NumMicroOps = 3;
336}
337
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000338// Conversion between integer and float.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000339defm : SKLWriteResPair<WriteCvtF2I, [SKLPort1], 3>; // Float -> Integer.
340defm : SKLWriteResPair<WriteCvtI2F, [SKLPort1], 4>; // Integer -> Float.
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000341
342defm : SKLWriteResPair<WriteCvtSS2SD, [SKLPort1], 3>;
343defm : SKLWriteResPair<WriteCvtPS2PD, [SKLPort1], 3>;
344defm : SKLWriteResPair<WriteCvtPS2PDY, [SKLPort1], 3>;
345
346defm : SKLWriteResPair<WriteCvtSD2SS, [SKLPort1], 3>;
347defm : SKLWriteResPair<WriteCvtPD2PS, [SKLPort1], 3>;
348defm : SKLWriteResPair<WriteCvtPD2PSY, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000349
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000350defm : X86WriteRes<WriteCvtPH2PS, [SKLPort5,SKLPort015], 5, [1,1], 2>;
351defm : X86WriteRes<WriteCvtPH2PSY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
352defm : X86WriteRes<WriteCvtPH2PSLd, [SKLPort23,SKLPort01], 9, [1,1], 2>;
353defm : X86WriteRes<WriteCvtPH2PSYLd, [SKLPort23,SKLPort01], 10, [1,1], 2>;
354
355defm : X86WriteRes<WriteCvtPS2PH, [SKLPort5,SKLPort015], 5, [1,1], 2>;
356defm : X86WriteRes<WriteCvtPS2PHY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
357defm : X86WriteRes<WriteCvtPS2PHSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 6, [1,1,1,1], 4>;
358defm : X86WriteRes<WriteCvtPS2PHYSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 8, [1,1,1,1], 4>;
359
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000360// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000361
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000362// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000363def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
364 let Latency = 10;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000365 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000366 let ResourceCycles = [3];
367}
368def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000369 let Latency = 16;
370 let NumMicroOps = 4;
371 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000372}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000373
374// Packed Compare Explicit Length Strings, Return Mask
375def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> {
376 let Latency = 19;
377 let NumMicroOps = 9;
378 let ResourceCycles = [4,3,1,1];
379}
380def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> {
381 let Latency = 25;
382 let NumMicroOps = 10;
383 let ResourceCycles = [4,3,1,1,1];
384}
385
386// Packed Compare Implicit Length Strings, Return Index
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000387def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000388 let Latency = 10;
389 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000390 let ResourceCycles = [3];
391}
392def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000393 let Latency = 16;
394 let NumMicroOps = 4;
395 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000396}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000397
398// Packed Compare Explicit Length Strings, Return Index
399def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> {
400 let Latency = 18;
401 let NumMicroOps = 8;
402 let ResourceCycles = [4,3,1];
403}
404def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> {
405 let Latency = 24;
406 let NumMicroOps = 9;
407 let ResourceCycles = [4,3,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000408}
409
Simon Pilgrima2f26782018-03-27 20:38:54 +0000410// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000411def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; }
412def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; }
413def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; }
414def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000415
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000416// AES instructions.
Simon Pilgrim7684e052018-03-22 13:18:08 +0000417def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption.
418 let Latency = 4;
419 let NumMicroOps = 1;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000420 let ResourceCycles = [1];
421}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000422def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> {
423 let Latency = 10;
424 let NumMicroOps = 2;
425 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000426}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000427
428def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn.
429 let Latency = 8;
430 let NumMicroOps = 2;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000431 let ResourceCycles = [2];
432}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000433def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000434 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000435 let NumMicroOps = 3;
436 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000437}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000438
439def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation.
440 let Latency = 20;
441 let NumMicroOps = 11;
442 let ResourceCycles = [3,6,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000443}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000444def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> {
445 let Latency = 25;
446 let NumMicroOps = 11;
447 let ResourceCycles = [3,6,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000448}
449
450// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000451def : WriteRes<WriteCLMul, [SKLPort5]> {
452 let Latency = 6;
453 let NumMicroOps = 1;
454 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000455}
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000456def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> {
457 let Latency = 12;
458 let NumMicroOps = 2;
459 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000460}
461
462// Catch-all for expensive system instructions.
463def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
464
465// AVX2.
Simon Pilgrim819f2182018-05-02 17:58:50 +0000466defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
467defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
468defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
469defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000470
471// Old microcoded instructions that nobody use.
472def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
473
474// Fence instructions.
475def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
476
Craig Topper05242bf2018-04-21 18:07:36 +0000477// Load/store MXCSR.
478def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
479def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
480
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000481// Nop, not very useful expect it provides a model for nops!
482def : WriteRes<WriteNop, []>;
483
484////////////////////////////////////////////////////////////////////////////////
485// Horizontal add/sub instructions.
486////////////////////////////////////////////////////////////////////////////////
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000487
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000488defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>;
489defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000490defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>;
491defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000492defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000493
494// Remaining instrs.
495
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000496def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000497 let Latency = 1;
498 let NumMicroOps = 1;
499 let ResourceCycles = [1];
500}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000501def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr",
502 "MMX_PADDUS(B|W)irr",
503 "MMX_PAVG(B|W)irr",
504 "MMX_PCMPEQ(B|D|W)irr",
505 "MMX_PCMPGT(B|D|W)irr",
506 "MMX_P(MAX|MIN)SWirr",
507 "MMX_P(MAX|MIN)UBirr",
508 "MMX_PSUBS(B|W)irr",
509 "MMX_PSUBUS(B|W)irr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000510
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000511def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000512 let Latency = 1;
513 let NumMicroOps = 1;
514 let ResourceCycles = [1];
515}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000516def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r",
Craig Topperfc179c62018-03-22 04:23:41 +0000517 "MMX_MOVD64rr",
518 "MMX_MOVD64to64rr",
Simon Pilgrima3686c92018-05-10 19:08:06 +0000519 "UCOM_F(P?)r",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000520 "(V?)MOV64toPQIrr",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +0000521 "(V?)MOVDI2PDIrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000522
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000523def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000524 let Latency = 1;
525 let NumMicroOps = 1;
526 let ResourceCycles = [1];
527}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000528def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000529
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000530def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000531 let Latency = 1;
532 let NumMicroOps = 1;
533 let ResourceCycles = [1];
534}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000535def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000536def: InstRW<[SKLWriteResGroup6], (instregex "MMX_MOVQ64rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000537
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000538def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000539 let Latency = 1;
540 let NumMicroOps = 1;
541 let ResourceCycles = [1];
542}
Simon Pilgrim455d0b22018-04-23 13:24:17 +0000543def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000544def: InstRW<[SKLWriteResGroup7], (instregex "ADC(16|32|64)ri",
545 "ADC(16|32|64)i",
546 "ADC(8|16|32|64)rr",
547 "ADCX(32|64)rr",
548 "ADOX(32|64)rr",
549 "BT(16|32|64)ri8",
550 "BT(16|32|64)rr",
551 "BTC(16|32|64)ri8",
552 "BTC(16|32|64)rr",
553 "BTR(16|32|64)ri8",
554 "BTR(16|32|64)rr",
555 "BTS(16|32|64)ri8",
556 "BTS(16|32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000557 "SBB(16|32|64)ri",
558 "SBB(16|32|64)i",
Simon Pilgrim39d77202018-04-28 15:32:19 +0000559 "SBB(8|16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000560
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000561def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
562 let Latency = 1;
563 let NumMicroOps = 1;
564 let ResourceCycles = [1];
565}
Craig Topperfc179c62018-03-22 04:23:41 +0000566def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr",
567 "BLSI(32|64)rr",
568 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000569 "BLSR(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000570
571def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
572 let Latency = 1;
573 let NumMicroOps = 1;
574 let ResourceCycles = [1];
575}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000576def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000577 "VPBLENDD(Y?)rri",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000578 "(V?)PSUB(B|D|Q|W)(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000579
580def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
581 let Latency = 1;
582 let NumMicroOps = 1;
583 let ResourceCycles = [1];
584}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000585def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE,
586 CLC, CMC, STC)>;
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000587def: InstRW<[SKLWriteResGroup10], (instrs LAHF, SAHF)>; // TODO: This doesn't match Agner's data
Simon Pilgrima3686c92018-05-10 19:08:06 +0000588def: InstRW<[SKLWriteResGroup10], (instregex "NOOP",
Craig Topperfc179c62018-03-22 04:23:41 +0000589 "SGDT64m",
590 "SIDT64m",
Craig Topperfc179c62018-03-22 04:23:41 +0000591 "SMSW16m",
Craig Topperfc179c62018-03-22 04:23:41 +0000592 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000593 "SYSCALL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000594
595def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000596 let Latency = 1;
597 let NumMicroOps = 2;
598 let ResourceCycles = [1,1];
599}
Craig Topperfc179c62018-03-22 04:23:41 +0000600def: InstRW<[SKLWriteResGroup11], (instregex "FBSTPm",
Craig Topperfc179c62018-03-22 04:23:41 +0000601 "MMX_MOVD64mr",
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000602 "ST_FP(32|64|80)m",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000603 "(V?)MOV(H|L)(PD|PS)mr",
Craig Topper972bdbd2018-03-25 17:33:14 +0000604 "(V?)MOVPDI2DImr",
605 "(V?)MOVPQI2QImr",
606 "(V?)MOVPQIto64mr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000607 "(V?)MOV(SD|SS)mr",
Craig Topperfc179c62018-03-22 04:23:41 +0000608 "VMPTRSTm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000609
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000610def SKLWriteResGroup12 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000611 let Latency = 2;
612 let NumMicroOps = 1;
613 let ResourceCycles = [1];
614}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000615def: InstRW<[SKLWriteResGroup12], (instregex "MMX_MOVD64from64rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000616 "MMX_MOVD64grr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000617 "(V?)MOVPDI2DIrr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000618 "(V?)MOVPQIto64rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000619
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000620def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000621 let Latency = 2;
622 let NumMicroOps = 2;
623 let ResourceCycles = [2];
624}
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000625def: InstRW<[SKLWriteResGroup13], (instregex "MMX_MOVQ2DQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000626
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000627def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000628 let Latency = 2;
629 let NumMicroOps = 2;
630 let ResourceCycles = [2];
631}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000632def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP)>;
633def: InstRW<[SKLWriteResGroup14], (instregex "MMX_MOVDQ2Qrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000634
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000635def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000636 let Latency = 2;
637 let NumMicroOps = 2;
638 let ResourceCycles = [2];
639}
Craig Topperfc179c62018-03-22 04:23:41 +0000640def: InstRW<[SKLWriteResGroup15], (instregex "CMOV(A|BE)(16|32|64)rr",
641 "ROL(8|16|32|64)r1",
642 "ROL(8|16|32|64)ri",
643 "ROR(8|16|32|64)r1",
644 "ROR(8|16|32|64)ri",
645 "SET(A|BE)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000646
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000647def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000648 let Latency = 2;
649 let NumMicroOps = 2;
650 let ResourceCycles = [2];
651}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000652def: InstRW<[SKLWriteResGroup17], (instrs LFENCE,
653 WAIT,
654 XGETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000655
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000656def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000657 let Latency = 2;
658 let NumMicroOps = 2;
659 let ResourceCycles = [1,1];
660}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000661def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000662
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000663def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000664 let Latency = 2;
665 let NumMicroOps = 2;
666 let ResourceCycles = [1,1];
667}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000668def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000669
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000670def SKLWriteResGroup22 : SchedWriteRes<[SKLPort06,SKLPort15]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000671 let Latency = 2;
672 let NumMicroOps = 2;
673 let ResourceCycles = [1,1];
674}
Craig Topper498875f2018-04-04 17:54:19 +0000675def: InstRW<[SKLWriteResGroup22], (instrs BSWAP64r)>;
676
677def SKLWriteResGroup22_1 : SchedWriteRes<[SKLPort15]> {
678 let Latency = 1;
679 let NumMicroOps = 1;
680 let ResourceCycles = [1];
681}
682def: InstRW<[SKLWriteResGroup22_1], (instrs BSWAP32r)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000683
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000684def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000685 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000686 let NumMicroOps = 2;
687 let ResourceCycles = [1,1];
688}
Craig Topper2d451e72018-03-18 08:38:06 +0000689def: InstRW<[SKLWriteResGroup23], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000690def: InstRW<[SKLWriteResGroup23], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000691def: InstRW<[SKLWriteResGroup23], (instregex "ADC8i8",
692 "ADC8ri",
693 "SBB8i8",
694 "SBB8ri")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000695
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000696def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
697 let Latency = 2;
698 let NumMicroOps = 3;
699 let ResourceCycles = [1,1,1];
700}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000701def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000702
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000703def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
704 let Latency = 2;
705 let NumMicroOps = 3;
706 let ResourceCycles = [1,1,1];
707}
708def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
709
710def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
711 let Latency = 2;
712 let NumMicroOps = 3;
713 let ResourceCycles = [1,1,1];
714}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000715def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r,
716 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000717def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000718 "PUSH64i8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000719
720def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
721 let Latency = 3;
722 let NumMicroOps = 1;
723 let ResourceCycles = [1];
724}
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000725def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000726 "PEXT(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000727 "SHLD(16|32|64)rri8",
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000728 "SHRD(16|32|64)rri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000729
Clement Courbet327fac42018-03-07 08:14:02 +0000730def SKLWriteResGroup29_16i : SchedWriteRes<[SKLPort1, SKLPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000731 let Latency = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000732 let NumMicroOps = 2;
733 let ResourceCycles = [1,1];
734}
Clement Courbet327fac42018-03-07 08:14:02 +0000735def: InstRW<[SKLWriteResGroup29_16i], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000736
737def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
738 let Latency = 3;
739 let NumMicroOps = 1;
740 let ResourceCycles = [1];
741}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000742def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)",
Simon Pilgrim74ccc6a2018-04-21 19:11:55 +0000743 "VPBROADCASTBrr",
Simon Pilgrim825ead92018-04-21 20:45:12 +0000744 "VPBROADCASTWrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000745 "(V?)PCMPGTQ(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000746
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000747def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
748 let Latency = 3;
749 let NumMicroOps = 2;
750 let ResourceCycles = [1,1];
751}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000752def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000753
754def SKLWriteResGroup33 : SchedWriteRes<[SKLPort06]> {
755 let Latency = 3;
756 let NumMicroOps = 3;
757 let ResourceCycles = [3];
758}
Craig Topperfc179c62018-03-22 04:23:41 +0000759def: InstRW<[SKLWriteResGroup33], (instregex "ROL(8|16|32|64)rCL",
760 "ROR(8|16|32|64)rCL",
761 "SAR(8|16|32|64)rCL",
762 "SHL(8|16|32|64)rCL",
763 "SHR(8|16|32|64)rCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000764
765def SKLWriteResGroup34 : SchedWriteRes<[SKLPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000766 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000767 let NumMicroOps = 3;
768 let ResourceCycles = [3];
769}
Craig Topperb5f26592018-04-19 18:00:17 +0000770def: InstRW<[SKLWriteResGroup34], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
771 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
772 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000773
774def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
775 let Latency = 3;
776 let NumMicroOps = 3;
777 let ResourceCycles = [1,2];
778}
Simon Pilgrim5e492d22018-04-19 17:32:10 +0000779def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000780
781def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
782 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000783 let NumMicroOps = 3;
784 let ResourceCycles = [2,1];
785}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000786def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr",
787 "(V?)PHSUBSW(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000788
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000789def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
790 let Latency = 3;
791 let NumMicroOps = 3;
792 let ResourceCycles = [2,1];
793}
Craig Topperfc179c62018-03-22 04:23:41 +0000794def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKSSDWirr",
795 "MMX_PACKSSWBirr",
796 "MMX_PACKUSWBirr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000797
798def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
799 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000800 let NumMicroOps = 3;
801 let ResourceCycles = [1,2];
802}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000803def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000804
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000805def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
806 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000807 let NumMicroOps = 3;
808 let ResourceCycles = [1,2];
809}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000810def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000811
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000812def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
813 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000814 let NumMicroOps = 3;
815 let ResourceCycles = [1,2];
816}
Craig Topperfc179c62018-03-22 04:23:41 +0000817def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r1",
818 "RCL(8|16|32|64)ri",
819 "RCR(8|16|32|64)r1",
820 "RCR(8|16|32|64)ri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000821
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000822def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
823 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000824 let NumMicroOps = 3;
825 let ResourceCycles = [1,1,1];
826}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000827def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000828
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000829def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
830 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000831 let NumMicroOps = 4;
832 let ResourceCycles = [1,1,2];
833}
Craig Topperf4cd9082018-01-19 05:47:32 +0000834def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000835
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000836def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
837 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000838 let NumMicroOps = 4;
839 let ResourceCycles = [1,1,1,1];
840}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000841def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000842
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000843def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
844 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000845 let NumMicroOps = 4;
846 let ResourceCycles = [1,1,1,1];
847}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000848def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000849
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000850def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000851 let Latency = 4;
852 let NumMicroOps = 1;
853 let ResourceCycles = [1];
854}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000855def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000856
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000857def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000858 let Latency = 4;
859 let NumMicroOps = 1;
860 let ResourceCycles = [1];
861}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +0000862def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000863 "(V?)CVT(T?)PS2DQ(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000864
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000865def SKLWriteResGroup51 : SchedWriteRes<[SKLPort1,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000866 let Latency = 4;
867 let NumMicroOps = 2;
868 let ResourceCycles = [1,1];
869}
Craig Topperf846e2d2018-04-19 05:34:05 +0000870def: InstRW<[SKLWriteResGroup51], (instrs IMUL64r, MUL64r, MULX64rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000871
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000872def SKLWriteResGroup51_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
873 let Latency = 4;
874 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000875 let ResourceCycles = [1,1,2];
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000876}
Craig Topperfc179c62018-03-22 04:23:41 +0000877def: InstRW<[SKLWriteResGroup51_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000878
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000879def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000880 let Latency = 4;
881 let NumMicroOps = 3;
882 let ResourceCycles = [1,1,1];
883}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000884def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m",
885 "IST_F(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000886
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000887def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000888 let Latency = 4;
889 let NumMicroOps = 4;
890 let ResourceCycles = [4];
891}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000892def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000893
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000894def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000895 let Latency = 4;
896 let NumMicroOps = 4;
897 let ResourceCycles = [1,3];
898}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000899def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000900
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000901def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000902 let Latency = 4;
903 let NumMicroOps = 4;
904 let ResourceCycles = [1,3];
905}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000906def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000907
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000908def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000909 let Latency = 4;
910 let NumMicroOps = 4;
911 let ResourceCycles = [1,1,2];
912}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000913def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000914
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000915def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
916 let Latency = 5;
917 let NumMicroOps = 1;
918 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000919}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000920def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm16",
Craig Topperfc179c62018-03-22 04:23:41 +0000921 "MOVSX(16|32|64)rm32",
922 "MOVSX(16|32|64)rm8",
923 "MOVZX(16|32|64)rm16",
924 "MOVZX(16|32|64)rm8",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000925 "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67?
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000926
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000927def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000928 let Latency = 5;
929 let NumMicroOps = 2;
930 let ResourceCycles = [1,1];
931}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000932def: InstRW<[SKLWriteResGroup59], (instregex "MMX_CVTPI2PDirr",
933 "(V?)CVTDQ2PDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000934
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000935def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000936 let Latency = 5;
937 let NumMicroOps = 2;
938 let ResourceCycles = [1,1];
939}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000940def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr",
941 "MMX_CVT(T?)PS2PIirr",
942 "(V?)CVT(T?)PD2DQrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000943 "(V?)CVTPD2PSrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000944 "(V?)CVTPS2PDrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000945 "(V?)CVTSD2SSrr",
946 "(V?)CVTSI642SDrr",
947 "(V?)CVTSI2SDrr",
948 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000949 "(V?)CVTSS2SDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000950
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000951def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000952 let Latency = 5;
953 let NumMicroOps = 3;
954 let ResourceCycles = [1,1,1];
955}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000956def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000957
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000958def SKLWriteResGroup62 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000959 let Latency = 4;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000960 let NumMicroOps = 3;
961 let ResourceCycles = [1,1,1];
962}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000963def: InstRW<[SKLWriteResGroup62], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000964
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000965def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000966 let Latency = 5;
967 let NumMicroOps = 5;
968 let ResourceCycles = [1,4];
969}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000970def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000971
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000972def SKLWriteResGroup64 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000973 let Latency = 5;
974 let NumMicroOps = 5;
975 let ResourceCycles = [2,3];
976}
Craig Topper13a16502018-03-19 00:56:09 +0000977def: InstRW<[SKLWriteResGroup64], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000978
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000979def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000980 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000981 let NumMicroOps = 6;
982 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000983}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000984def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000985
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000986def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
987 let Latency = 6;
988 let NumMicroOps = 1;
989 let ResourceCycles = [1];
990}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000991def: InstRW<[SKLWriteResGroup67], (instregex "VBROADCASTSSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000992 "(V?)MOVSHDUPrm",
993 "(V?)MOVSLDUPrm",
Craig Topperfc179c62018-03-22 04:23:41 +0000994 "VPBROADCASTDrm",
995 "VPBROADCASTQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000996
997def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000998 let Latency = 6;
999 let NumMicroOps = 2;
1000 let ResourceCycles = [2];
1001}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001002def: InstRW<[SKLWriteResGroup68], (instregex "MMX_CVTPI2PSirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001003
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001004def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001005 let Latency = 6;
1006 let NumMicroOps = 2;
1007 let ResourceCycles = [1,1];
1008}
Craig Topperfc179c62018-03-22 04:23:41 +00001009def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDSBirm",
1010 "MMX_PADDSWirm",
1011 "MMX_PADDUSBirm",
1012 "MMX_PADDUSWirm",
1013 "MMX_PAVGBirm",
1014 "MMX_PAVGWirm",
1015 "MMX_PCMPEQBirm",
1016 "MMX_PCMPEQDirm",
1017 "MMX_PCMPEQWirm",
1018 "MMX_PCMPGTBirm",
1019 "MMX_PCMPGTDirm",
1020 "MMX_PCMPGTWirm",
1021 "MMX_PMAXSWirm",
1022 "MMX_PMAXUBirm",
1023 "MMX_PMINSWirm",
1024 "MMX_PMINUBirm",
Craig Topperfc179c62018-03-22 04:23:41 +00001025 "MMX_PSUBSBirm",
1026 "MMX_PSUBSWirm",
1027 "MMX_PSUBUSBirm",
1028 "MMX_PSUBUSWirm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001029
Craig Topper58afb4e2018-03-22 21:10:07 +00001030def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001031 let Latency = 6;
1032 let NumMicroOps = 2;
1033 let ResourceCycles = [1,1];
1034}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001035def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr",
1036 "(V?)CVT(T?)SD2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001037
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001038def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1039 let Latency = 6;
1040 let NumMicroOps = 2;
1041 let ResourceCycles = [1,1];
1042}
Craig Topperfc179c62018-03-22 04:23:41 +00001043def: InstRW<[SKLWriteResGroup72], (instregex "FARJMP64",
1044 "JMP(16|32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001045
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001046def SKLWriteResGroup74 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1047 let Latency = 6;
1048 let NumMicroOps = 2;
1049 let ResourceCycles = [1,1];
1050}
Simon Pilgrimeb609092018-04-23 22:19:55 +00001051def: InstRW<[SKLWriteResGroup74], (instregex "BT(16|32|64)mi8")>;
Craig Topperc50570f2018-04-06 17:12:18 +00001052def: InstRW<[SKLWriteResGroup74, ReadAfterLd], (instrs ADC8rm, ADC16rm, ADC32rm, ADC64rm,
1053 ADCX32rm, ADCX64rm,
1054 ADOX32rm, ADOX64rm,
1055 SBB8rm, SBB16rm, SBB32rm, SBB64rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001056
1057def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1058 let Latency = 6;
1059 let NumMicroOps = 2;
1060 let ResourceCycles = [1,1];
1061}
Craig Topperfc179c62018-03-22 04:23:41 +00001062def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm",
1063 "BLSI(32|64)rm",
1064 "BLSMSK(32|64)rm",
1065 "BLSR(32|64)rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001066 "MOVBE(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001067
1068def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1069 let Latency = 6;
1070 let NumMicroOps = 2;
1071 let ResourceCycles = [1,1];
1072}
Craig Topper2d451e72018-03-18 08:38:06 +00001073def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001074def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001075
Craig Topper58afb4e2018-03-22 21:10:07 +00001076def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001077 let Latency = 6;
1078 let NumMicroOps = 3;
1079 let ResourceCycles = [2,1];
1080}
Craig Topperfc179c62018-03-22 04:23:41 +00001081def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001082
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001083def SKLWriteResGroup79 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001084 let Latency = 6;
1085 let NumMicroOps = 4;
1086 let ResourceCycles = [1,2,1];
1087}
Craig Topperfc179c62018-03-22 04:23:41 +00001088def: InstRW<[SKLWriteResGroup79], (instregex "SHLD(16|32|64)rrCL",
1089 "SHRD(16|32|64)rrCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001090
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001091def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001092 let Latency = 6;
1093 let NumMicroOps = 4;
1094 let ResourceCycles = [1,1,1,1];
1095}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001096def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001097
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001098def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1099 let Latency = 6;
1100 let NumMicroOps = 4;
1101 let ResourceCycles = [1,1,1,1];
1102}
Craig Topperfc179c62018-03-22 04:23:41 +00001103def: InstRW<[SKLWriteResGroup82], (instregex "BTC(16|32|64)mi8",
1104 "BTR(16|32|64)mi8",
1105 "BTS(16|32|64)mi8",
1106 "SAR(8|16|32|64)m1",
1107 "SAR(8|16|32|64)mi",
1108 "SHL(8|16|32|64)m1",
1109 "SHL(8|16|32|64)mi",
1110 "SHR(8|16|32|64)m1",
1111 "SHR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001112
1113def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1114 let Latency = 6;
1115 let NumMicroOps = 4;
1116 let ResourceCycles = [1,1,1,1];
1117}
Craig Topperf0d04262018-04-06 16:16:48 +00001118def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm",
1119 "PUSH(16|32|64)rmm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001120
1121def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001122 let Latency = 6;
1123 let NumMicroOps = 6;
1124 let ResourceCycles = [1,5];
1125}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001126def: InstRW<[SKLWriteResGroup84], (instrs STD)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001127
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001128def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
1129 let Latency = 7;
1130 let NumMicroOps = 1;
1131 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001132}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001133def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001134 "VBROADCASTF128",
1135 "VBROADCASTI128",
1136 "VBROADCASTSDYrm",
1137 "VBROADCASTSSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001138 "VMOVDDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001139 "VMOVSHDUPYrm",
1140 "VMOVSLDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001141 "VPBROADCASTDYrm",
1142 "VPBROADCASTQYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001143
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001144def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001145 let Latency = 7;
1146 let NumMicroOps = 2;
1147 let ResourceCycles = [1,1];
1148}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001149def: InstRW<[SKLWriteResGroup86], (instregex "VCVTDQ2PDYrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001150
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001151def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001152 let Latency = 6;
1153 let NumMicroOps = 2;
1154 let ResourceCycles = [1,1];
1155}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001156def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm",
1157 "(V?)PMOV(SX|ZX)BQrm",
1158 "(V?)PMOV(SX|ZX)BWrm",
1159 "(V?)PMOV(SX|ZX)DQrm",
1160 "(V?)PMOV(SX|ZX)WDrm",
1161 "(V?)PMOV(SX|ZX)WQrm")>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001162
Craig Topper58afb4e2018-03-22 21:10:07 +00001163def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001164 let Latency = 7;
1165 let NumMicroOps = 2;
1166 let ResourceCycles = [1,1];
1167}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001168def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPD2PSYrr",
Craig Topperfc179c62018-03-22 04:23:41 +00001169 "VCVTPS2PDYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001170 "VCVT(T?)PD2DQYrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001171
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001172def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1173 let Latency = 7;
1174 let NumMicroOps = 2;
1175 let ResourceCycles = [1,1];
1176}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001177def: InstRW<[SKLWriteResGroup91], (instregex "(V?)INSERTF128rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001178 "(V?)INSERTI128rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001179 "(V?)PADD(B|D|Q|W)rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001180 "(V?)PBLENDDrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001181 "(V?)PSUB(B|D|Q|W)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001182
1183def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1184 let Latency = 7;
1185 let NumMicroOps = 3;
1186 let ResourceCycles = [2,1];
1187}
Craig Topperfc179c62018-03-22 04:23:41 +00001188def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKSSDWirm",
1189 "MMX_PACKSSWBirm",
1190 "MMX_PACKUSWBirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001191
1192def SKLWriteResGroup93 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1193 let Latency = 7;
1194 let NumMicroOps = 3;
1195 let ResourceCycles = [1,2];
1196}
Craig Topperf4cd9082018-01-19 05:47:32 +00001197def: InstRW<[SKLWriteResGroup93], (instregex "CMOV(A|BE)(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001198
1199def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1200 let Latency = 7;
1201 let NumMicroOps = 3;
1202 let ResourceCycles = [1,2];
1203}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001204def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64,
1205 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001206
Craig Topper58afb4e2018-03-22 21:10:07 +00001207def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001208 let Latency = 7;
1209 let NumMicroOps = 3;
1210 let ResourceCycles = [1,1,1];
1211}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001212def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001213
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001214def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001215 let Latency = 7;
1216 let NumMicroOps = 3;
1217 let ResourceCycles = [1,1,1];
1218}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001219def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001220
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001221def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001222 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001223 let NumMicroOps = 3;
1224 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001225}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001226def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001227
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001228def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1229 let Latency = 7;
1230 let NumMicroOps = 5;
1231 let ResourceCycles = [1,1,1,2];
1232}
Craig Topperfc179c62018-03-22 04:23:41 +00001233def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m1",
1234 "ROL(8|16|32|64)mi",
1235 "ROR(8|16|32|64)m1",
1236 "ROR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001237
1238def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1239 let Latency = 7;
1240 let NumMicroOps = 5;
1241 let ResourceCycles = [1,1,1,2];
1242}
Craig Topper13a16502018-03-19 00:56:09 +00001243def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001244
1245def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1246 let Latency = 7;
1247 let NumMicroOps = 5;
1248 let ResourceCycles = [1,1,1,1,1];
1249}
Craig Topperfc179c62018-03-22 04:23:41 +00001250def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m",
1251 "FARCALL64")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001252
1253def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001254 let Latency = 7;
1255 let NumMicroOps = 7;
1256 let ResourceCycles = [1,3,1,2];
1257}
Craig Topper2d451e72018-03-18 08:38:06 +00001258def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001259
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001260def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
1261 let Latency = 8;
1262 let NumMicroOps = 2;
1263 let ResourceCycles = [1,1];
1264}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001265def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm",
1266 "PEXT(32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001267
1268def SKLWriteResGroup107_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
Craig Topperb369cdb2018-01-25 06:57:42 +00001269 let Latency = 8;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001270 let NumMicroOps = 3;
Simon Pilgrim31a96332018-03-24 20:40:14 +00001271 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001272}
Craig Topperf846e2d2018-04-19 05:34:05 +00001273def: InstRW<[SKLWriteResGroup107_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001274
Craig Topperf846e2d2018-04-19 05:34:05 +00001275def SKLWriteResGroup107_16_2 : SchedWriteRes<[SKLPort1, SKLPort06, SKLPort0156, SKLPort23]> {
1276 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001277 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001278 let ResourceCycles = [1,1,2,1];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001279}
Craig Topperfc179c62018-03-22 04:23:41 +00001280def: InstRW<[SKLWriteResGroup107_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001281
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001282def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1283 let Latency = 8;
1284 let NumMicroOps = 2;
1285 let ResourceCycles = [1,1];
1286}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001287def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001288 "VPBROADCASTBYrm",
1289 "VPBROADCASTWYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001290 "VPMOVSXBDYrm",
1291 "VPMOVSXBQYrm",
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001292 "VPMOVSXWQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001293
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001294def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1295 let Latency = 8;
1296 let NumMicroOps = 2;
1297 let ResourceCycles = [1,1];
1298}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001299def: InstRW<[SKLWriteResGroup110], (instregex "VPADD(B|D|Q|W)Yrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001300 "VPBLENDDYrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001301 "VPSUB(B|D|Q|W)Yrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001302
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001303def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1304 let Latency = 8;
1305 let NumMicroOps = 4;
1306 let ResourceCycles = [1,2,1];
1307}
Simon Pilgrim5e492d22018-04-19 17:32:10 +00001308def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001309
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001310def SKLWriteResGroup115 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> {
1311 let Latency = 8;
1312 let NumMicroOps = 5;
1313 let ResourceCycles = [1,1,3];
1314}
Craig Topper13a16502018-03-19 00:56:09 +00001315def: InstRW<[SKLWriteResGroup115], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001316
1317def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1318 let Latency = 8;
1319 let NumMicroOps = 5;
1320 let ResourceCycles = [1,1,1,2];
1321}
Craig Topperfc179c62018-03-22 04:23:41 +00001322def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m1",
1323 "RCL(8|16|32|64)mi",
1324 "RCR(8|16|32|64)m1",
1325 "RCR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001326
1327def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1328 let Latency = 8;
1329 let NumMicroOps = 6;
1330 let ResourceCycles = [1,1,1,3];
1331}
Craig Topperfc179c62018-03-22 04:23:41 +00001332def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL",
1333 "SAR(8|16|32|64)mCL",
1334 "SHL(8|16|32|64)mCL",
1335 "SHR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001336
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001337def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1338 let Latency = 8;
1339 let NumMicroOps = 6;
1340 let ResourceCycles = [1,1,1,2,1];
1341}
Craig Topper9f834812018-04-01 21:54:24 +00001342def: InstRW<[SKLWriteResGroup119], (instregex "ADC(8|16|32|64)mi",
Craig Topperfc179c62018-03-22 04:23:41 +00001343 "CMPXCHG(8|16|32|64)rm",
Craig Topperc50570f2018-04-06 17:12:18 +00001344 "SBB(8|16|32|64)mi")>;
1345def: InstRW<[SKLWriteResGroup119, ReadAfterLd], (instrs ADC8mr, ADC16mr, ADC32mr, ADC64mr,
1346 SBB8mr, SBB16mr, SBB32mr, SBB64mr)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001347
1348def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1349 let Latency = 9;
1350 let NumMicroOps = 2;
1351 let ResourceCycles = [1,1];
1352}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001353def: InstRW<[SKLWriteResGroup120], (instregex "MMX_CVTPI2PSirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001354
1355def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1356 let Latency = 9;
1357 let NumMicroOps = 2;
1358 let ResourceCycles = [1,1];
1359}
Simon Pilgrim31a96332018-03-24 20:40:14 +00001360def: InstRW<[SKLWriteResGroup121], (instregex "(V?)PCMPGTQrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001361 "VPMOVSXBWYrm",
1362 "VPMOVSXDQYrm",
1363 "VPMOVSXWDYrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001364 "VPMOVZXWDYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001365
Craig Topper58afb4e2018-03-22 21:10:07 +00001366def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001367 let Latency = 9;
1368 let NumMicroOps = 2;
1369 let ResourceCycles = [1,1];
1370}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001371def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001372 "(V?)CVTPS2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001373
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001374def SKLWriteResGroup127 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> {
1375 let Latency = 9;
1376 let NumMicroOps = 3;
1377 let ResourceCycles = [1,1,1];
1378}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001379def: InstRW<[SKLWriteResGroup127], (instrs IMUL64m, MUL64m, MULX64rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001380
1381def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001382 let Latency = 9;
1383 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001384 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001385}
Craig Topperfc179c62018-03-22 04:23:41 +00001386def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm",
1387 "(V?)PHSUBSWrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001388
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001389def SKLWriteResGroup130 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort0156]> {
1390 let Latency = 9;
1391 let NumMicroOps = 4;
1392 let ResourceCycles = [1,1,1,1];
1393}
Craig Topperfc179c62018-03-22 04:23:41 +00001394def: InstRW<[SKLWriteResGroup130], (instregex "SHLD(16|32|64)mri8",
1395 "SHRD(16|32|64)mri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001396
1397def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1398 let Latency = 9;
1399 let NumMicroOps = 5;
1400 let ResourceCycles = [1,2,1,1];
1401}
Craig Topperfc179c62018-03-22 04:23:41 +00001402def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm",
1403 "LSL(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001404
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001405def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1406 let Latency = 10;
1407 let NumMicroOps = 2;
1408 let ResourceCycles = [1,1];
1409}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001410def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1411 "ILD_F(16|32|64)m",
Simon Pilgrime480ed02018-05-07 18:25:19 +00001412 "VPCMPGTQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001413
1414def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1415 let Latency = 10;
1416 let NumMicroOps = 2;
1417 let ResourceCycles = [1,1];
1418}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001419def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001420 "(V?)CVTPS2DQrm",
1421 "(V?)CVTSS2SDrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001422 "(V?)CVTTPS2DQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001423
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001424def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1425 let Latency = 10;
1426 let NumMicroOps = 3;
1427 let ResourceCycles = [1,1,1];
1428}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001429def: InstRW<[SKLWriteResGroup138], (instregex "MMX_CVTPI2PDirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001430
Craig Topper58afb4e2018-03-22 21:10:07 +00001431def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001432 let Latency = 10;
1433 let NumMicroOps = 3;
1434 let ResourceCycles = [1,1,1];
1435}
Craig Topperfc179c62018-03-22 04:23:41 +00001436def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001437
1438def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001439 let Latency = 10;
1440 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001441 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001442}
Craig Topperfc179c62018-03-22 04:23:41 +00001443def: InstRW<[SKLWriteResGroup140], (instregex "VPHADDSWYrm",
1444 "VPHSUBSWYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001445
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001446def SKLWriteResGroup142 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001447 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001448 let NumMicroOps = 4;
1449 let ResourceCycles = [1,1,1,1];
1450}
Craig Topperf846e2d2018-04-19 05:34:05 +00001451def: InstRW<[SKLWriteResGroup142], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001452
1453def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1454 let Latency = 10;
1455 let NumMicroOps = 8;
1456 let ResourceCycles = [1,1,1,1,1,3];
1457}
Craig Topper13a16502018-03-19 00:56:09 +00001458def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001459
Craig Topper8104f262018-04-02 05:33:28 +00001460def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001461 let Latency = 11;
1462 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001463 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001464}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001465def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001466
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001467def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001468 let Latency = 11;
1469 let NumMicroOps = 2;
1470 let ResourceCycles = [1,1];
1471}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001472def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001473
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001474def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1475 let Latency = 11;
1476 let NumMicroOps = 2;
1477 let ResourceCycles = [1,1];
1478}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001479def: InstRW<[SKLWriteResGroup147], (instregex "VCVTDQ2PSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001480 "VCVTPS2PDYrm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001481 "VCVT(T?)PS2DQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001482
1483def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1484 let Latency = 11;
1485 let NumMicroOps = 3;
1486 let ResourceCycles = [2,1];
1487}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001488def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001489
1490def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1491 let Latency = 11;
1492 let NumMicroOps = 3;
1493 let ResourceCycles = [1,1,1];
1494}
Craig Topperfc179c62018-03-22 04:23:41 +00001495def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001496
Craig Topper58afb4e2018-03-22 21:10:07 +00001497def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001498 let Latency = 11;
1499 let NumMicroOps = 3;
1500 let ResourceCycles = [1,1,1];
1501}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001502def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm",
1503 "(V?)CVT(T?)SD2SI(64)?rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001504 "VCVTTSS2SI64rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001505 "(V?)CVT(T?)SS2SIrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001506
Craig Topper58afb4e2018-03-22 21:10:07 +00001507def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001508 let Latency = 11;
1509 let NumMicroOps = 3;
1510 let ResourceCycles = [1,1,1];
1511}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001512def: InstRW<[SKLWriteResGroup152], (instregex "CVTPD2PSrm",
1513 "CVT(T?)PD2DQrm",
1514 "MMX_CVT(T?)PD2PIirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001515
1516def SKLWriteResGroup153 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1517 let Latency = 11;
1518 let NumMicroOps = 6;
1519 let ResourceCycles = [1,1,1,2,1];
1520}
Craig Topperfc179c62018-03-22 04:23:41 +00001521def: InstRW<[SKLWriteResGroup153], (instregex "SHLD(16|32|64)mrCL",
1522 "SHRD(16|32|64)mrCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001523
1524def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001525 let Latency = 11;
1526 let NumMicroOps = 7;
1527 let ResourceCycles = [2,3,2];
1528}
Craig Topperfc179c62018-03-22 04:23:41 +00001529def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL",
1530 "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001531
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001532def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001533 let Latency = 11;
1534 let NumMicroOps = 9;
1535 let ResourceCycles = [1,5,1,2];
1536}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001537def: InstRW<[SKLWriteResGroup155], (instregex "RCL8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001538
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001539def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001540 let Latency = 11;
1541 let NumMicroOps = 11;
1542 let ResourceCycles = [2,9];
1543}
Craig Topperfc179c62018-03-22 04:23:41 +00001544def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001545
Craig Topper58afb4e2018-03-22 21:10:07 +00001546def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001547 let Latency = 12;
1548 let NumMicroOps = 4;
1549 let ResourceCycles = [1,1,1,1];
1550}
1551def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
1552
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001553def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001554 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001555 let NumMicroOps = 3;
1556 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001557}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001558def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001559
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001560def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1561 let Latency = 13;
1562 let NumMicroOps = 3;
1563 let ResourceCycles = [1,1,1];
1564}
1565def: InstRW<[SKLWriteResGroup163], (instregex "VCVTDQ2PDYrm")>;
1566
Craig Topper8104f262018-04-02 05:33:28 +00001567def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001568 let Latency = 14;
1569 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001570 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001571}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001572def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
1573def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001574
Craig Topper8104f262018-04-02 05:33:28 +00001575def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
1576 let Latency = 14;
1577 let NumMicroOps = 1;
1578 let ResourceCycles = [1,5];
1579}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001580def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001581
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001582def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1583 let Latency = 14;
1584 let NumMicroOps = 3;
1585 let ResourceCycles = [1,1,1];
1586}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001587def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001588
1589def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001590 let Latency = 14;
1591 let NumMicroOps = 10;
1592 let ResourceCycles = [2,4,1,3];
1593}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001594def: InstRW<[SKLWriteResGroup170], (instregex "RCR8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001595
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001596def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001597 let Latency = 15;
1598 let NumMicroOps = 1;
1599 let ResourceCycles = [1];
1600}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001601def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001602
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001603def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1604 let Latency = 15;
1605 let NumMicroOps = 10;
1606 let ResourceCycles = [1,1,1,5,1,1];
1607}
Craig Topper13a16502018-03-19 00:56:09 +00001608def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001609
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001610def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1611 let Latency = 16;
1612 let NumMicroOps = 14;
1613 let ResourceCycles = [1,1,1,4,2,5];
1614}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001615def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001616
1617def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001618 let Latency = 16;
1619 let NumMicroOps = 16;
1620 let ResourceCycles = [16];
1621}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001622def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001623
Craig Topper8104f262018-04-02 05:33:28 +00001624def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001625 let Latency = 17;
1626 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001627 let ResourceCycles = [1,1,5];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001628}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001629def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001630
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001631def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001632 let Latency = 17;
1633 let NumMicroOps = 15;
1634 let ResourceCycles = [2,1,2,4,2,4];
1635}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001636def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001637
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001638def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001639 let Latency = 18;
1640 let NumMicroOps = 8;
1641 let ResourceCycles = [1,1,1,5];
1642}
Craig Topperfc179c62018-03-22 04:23:41 +00001643def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001644
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001645def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001646 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001647 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001648 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001649}
Craig Topper13a16502018-03-19 00:56:09 +00001650def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001651
Craig Topper8104f262018-04-02 05:33:28 +00001652def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001653 let Latency = 19;
1654 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001655 let ResourceCycles = [1,1,4];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001656}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001657def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001658
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001659def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001660 let Latency = 20;
1661 let NumMicroOps = 1;
1662 let ResourceCycles = [1];
1663}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001664def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001665
Craig Topper8104f262018-04-02 05:33:28 +00001666def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001667 let Latency = 20;
1668 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001669 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001670}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001671def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001672
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001673def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1674 let Latency = 20;
1675 let NumMicroOps = 8;
1676 let ResourceCycles = [1,1,1,1,1,1,2];
1677}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001678def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001679
1680def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001681 let Latency = 20;
1682 let NumMicroOps = 10;
1683 let ResourceCycles = [1,2,7];
1684}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001685def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001686
Craig Topper8104f262018-04-02 05:33:28 +00001687def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001688 let Latency = 21;
1689 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001690 let ResourceCycles = [1,1,8];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001691}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001692def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001693
1694def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1695 let Latency = 22;
1696 let NumMicroOps = 2;
1697 let ResourceCycles = [1,1];
1698}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001699def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001700
1701def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1702 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001703 let NumMicroOps = 5;
1704 let ResourceCycles = [1,2,1,1];
1705}
Craig Topper17a31182017-12-16 18:35:29 +00001706def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm,
1707 VGATHERDPDrm,
1708 VGATHERQPDrm,
1709 VGATHERQPSrm,
1710 VPGATHERDDrm,
1711 VPGATHERDQrm,
1712 VPGATHERQDrm,
1713 VPGATHERQQrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001714
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001715def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1716 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001717 let NumMicroOps = 5;
1718 let ResourceCycles = [1,2,1,1];
1719}
Craig Topper17a31182017-12-16 18:35:29 +00001720def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm,
1721 VGATHERQPDYrm,
1722 VGATHERQPSYrm,
1723 VPGATHERDDYrm,
1724 VPGATHERDQYrm,
1725 VPGATHERQDYrm,
1726 VPGATHERQQYrm,
1727 VGATHERDPDYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001728
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001729def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1730 let Latency = 23;
1731 let NumMicroOps = 19;
1732 let ResourceCycles = [2,1,4,1,1,4,6];
1733}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001734def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001735
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001736def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1737 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001738 let NumMicroOps = 3;
1739 let ResourceCycles = [1,1,1];
1740}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001741def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001742
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001743def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1744 let Latency = 27;
1745 let NumMicroOps = 2;
1746 let ResourceCycles = [1,1];
1747}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001748def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001749
1750def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
1751 let Latency = 28;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001752 let NumMicroOps = 8;
1753 let ResourceCycles = [2,4,1,1];
1754}
Craig Topper13a16502018-03-19 00:56:09 +00001755def: InstRW<[SKLWriteResGroup207], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001756
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001757def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001758 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001759 let NumMicroOps = 3;
1760 let ResourceCycles = [1,1,1];
1761}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001762def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001763
1764def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
1765 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001766 let NumMicroOps = 23;
1767 let ResourceCycles = [1,5,3,4,10];
1768}
Craig Topperfc179c62018-03-22 04:23:41 +00001769def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri",
1770 "IN(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001771
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001772def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1773 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001774 let NumMicroOps = 23;
1775 let ResourceCycles = [1,5,2,1,4,10];
1776}
Craig Topperfc179c62018-03-22 04:23:41 +00001777def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir",
1778 "OUT(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001779
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001780def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1781 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001782 let NumMicroOps = 31;
1783 let ResourceCycles = [1,8,1,21];
1784}
Craig Topper391c6f92017-12-10 01:24:08 +00001785def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001786
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001787def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
1788 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001789 let NumMicroOps = 18;
1790 let ResourceCycles = [1,1,2,3,1,1,1,8];
1791}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001792def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001793
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001794def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1795 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001796 let NumMicroOps = 39;
1797 let ResourceCycles = [1,10,1,1,26];
1798}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001799def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001800
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001801def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001802 let Latency = 42;
1803 let NumMicroOps = 22;
1804 let ResourceCycles = [2,20];
1805}
Craig Topper2d451e72018-03-18 08:38:06 +00001806def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001807
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001808def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1809 let Latency = 42;
1810 let NumMicroOps = 40;
1811 let ResourceCycles = [1,11,1,1,26];
1812}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001813def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>;
1814def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001815
1816def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1817 let Latency = 46;
1818 let NumMicroOps = 44;
1819 let ResourceCycles = [1,11,1,1,30];
1820}
1821def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
1822
1823def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
1824 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001825 let NumMicroOps = 64;
1826 let ResourceCycles = [2,8,5,10,39];
1827}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001828def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001829
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001830def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1831 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001832 let NumMicroOps = 88;
1833 let ResourceCycles = [4,4,31,1,2,1,45];
1834}
Craig Topper2d451e72018-03-18 08:38:06 +00001835def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001836
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001837def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1838 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001839 let NumMicroOps = 90;
1840 let ResourceCycles = [4,2,33,1,2,1,47];
1841}
Craig Topper2d451e72018-03-18 08:38:06 +00001842def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001843
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001844def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001845 let Latency = 75;
1846 let NumMicroOps = 15;
1847 let ResourceCycles = [6,3,6];
1848}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001849def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001850
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001851def SKLWriteResGroup221 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001852 let Latency = 76;
1853 let NumMicroOps = 32;
1854 let ResourceCycles = [7,2,8,3,1,11];
1855}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001856def: InstRW<[SKLWriteResGroup221], (instregex "DIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001857
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001858def SKLWriteResGroup222 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001859 let Latency = 102;
1860 let NumMicroOps = 66;
1861 let ResourceCycles = [4,2,4,8,14,34];
1862}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001863def: InstRW<[SKLWriteResGroup222], (instregex "IDIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001864
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001865def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
1866 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001867 let NumMicroOps = 100;
1868 let ResourceCycles = [9,1,11,16,1,11,21,30];
1869}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001870def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001871
1872} // SchedModel