blob: 4af96d0a27b3de34f8c5c362427475b57dfab401 [file] [log] [blame]
Valery Pykhtin355103f2016-09-23 09:08:07 +00001//===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Valery Pykhtin355103f2016-09-23 09:08:07 +00006//
7//===----------------------------------------------------------------------===//
8
9//===----------------------------------------------------------------------===//
10// VOP2 Classes
11//===----------------------------------------------------------------------===//
12
13class VOP2e <bits<6> op, VOPProfile P> : Enc32 {
14 bits<8> vdst;
15 bits<9> src0;
16 bits<8> src1;
17
18 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
19 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
20 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
21 let Inst{30-25} = op;
22 let Inst{31} = 0x0; //encoding
23}
24
25class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 {
26 bits<8> vdst;
27 bits<9> src0;
28 bits<8> src1;
29 bits<32> imm;
30
31 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
32 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
33 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
34 let Inst{30-25} = op;
35 let Inst{31} = 0x0; // encoding
36 let Inst{63-32} = imm;
37}
38
Sam Koltona568e3d2016-12-22 12:57:41 +000039class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> {
40 bits<8> vdst;
41 bits<8> src1;
Matt Arsenaultb4493e92017-02-10 02:42:31 +000042
Sam Koltona568e3d2016-12-22 12:57:41 +000043 let Inst{8-0} = 0xf9; // sdwa
44 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
45 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
46 let Inst{30-25} = op;
47 let Inst{31} = 0x0; // encoding
48}
49
Sam Koltonf7659d712017-05-23 10:08:55 +000050class VOP2_SDWA9Ae <bits<6> op, VOPProfile P> : VOP_SDWA9Ae <P> {
51 bits<8> vdst;
52 bits<9> src1;
53
54 let Inst{8-0} = 0xf9; // sdwa
55 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
56 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
57 let Inst{30-25} = op;
58 let Inst{31} = 0x0; // encoding
59 let Inst{63} = !if(P.HasSrc1, src1{8}, 0); // src1_sgpr
60}
61
Valery Pykhtin355103f2016-09-23 09:08:07 +000062class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000063 VOP_Pseudo <opName, suffix, P, P.Outs32, P.Ins32, "", pattern> {
Valery Pykhtin355103f2016-09-23 09:08:07 +000064
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000065 let AsmOperands = P.Asm32;
Valery Pykhtin355103f2016-09-23 09:08:07 +000066
67 let Size = 4;
68 let mayLoad = 0;
69 let mayStore = 0;
70 let hasSideEffects = 0;
71 let SubtargetPredicate = isGCN;
72
73 let VOP2 = 1;
74 let VALU = 1;
75 let Uses = [EXEC];
76
77 let AsmVariantName = AMDGPUAsmVariants.Default;
Valery Pykhtin355103f2016-09-23 09:08:07 +000078}
79
80class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> :
81 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
82 SIMCInstr <ps.PseudoInstr, EncodingFamily> {
83
84 let isPseudo = 0;
85 let isCodeGenOnly = 0;
86
Sam Koltona6792a32016-12-22 11:30:48 +000087 let Constraints = ps.Constraints;
88 let DisableEncoding = ps.DisableEncoding;
89
Valery Pykhtin355103f2016-09-23 09:08:07 +000090 // copy relevant pseudo op flags
91 let SubtargetPredicate = ps.SubtargetPredicate;
92 let AsmMatchConverter = ps.AsmMatchConverter;
93 let AsmVariantName = ps.AsmVariantName;
94 let Constraints = ps.Constraints;
95 let DisableEncoding = ps.DisableEncoding;
96 let TSFlags = ps.TSFlags;
Dmitry Preobrazhensky03880f82017-03-03 14:31:06 +000097 let UseNamedOperandTable = ps.UseNamedOperandTable;
98 let Uses = ps.Uses;
Stanislav Mekhanoshinf6300472018-01-15 17:55:35 +000099 let Defs = ps.Defs;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000100}
101
Sam Koltona568e3d2016-12-22 12:57:41 +0000102class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
103 VOP_SDWA_Pseudo <OpName, P, pattern> {
104 let AsmMatchConverter = "cvtSdwaVOP2";
105}
106
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000107class VOP2_DPP_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
108 VOP_DPP_Pseudo <OpName, P, pattern> {
109}
110
111
Valery Pykhtin355103f2016-09-23 09:08:07 +0000112class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies {
113 list<dag> ret = !if(P.HasModifiers,
114 [(set P.DstVT:$vdst,
Sam Kolton4685b70a2017-07-18 14:23:26 +0000115 (node (P.Src0VT
116 !if(P.HasOMod,
117 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
118 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))),
Valery Pykhtin355103f2016-09-23 09:08:07 +0000119 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
120 [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]);
121}
122
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000123multiclass VOP2Inst_e32<string opName,
124 VOPProfile P,
125 SDPatternOperator node = null_frag,
126 string revOp = opName,
127 bit GFX9Renamed = 0> {
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000128 let renamedInGFX9 = GFX9Renamed in {
Alexander Timofeev36617f012018-09-21 10:31:22 +0000129 def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>,
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000130 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000131 } // End renamedInGFX9 = GFX9Renamed
132}
Sam Koltona568e3d2016-12-22 12:57:41 +0000133
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000134multiclass VOP2Inst_e64<string opName,
135 VOPProfile P,
136 SDPatternOperator node = null_frag,
137 string revOp = opName,
138 bit GFX9Renamed = 0> {
139 let renamedInGFX9 = GFX9Renamed in {
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000140 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
141 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000142 } // End renamedInGFX9 = GFX9Renamed
Valery Pykhtin355103f2016-09-23 09:08:07 +0000143}
144
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000145multiclass VOP2Inst_sdwa<string opName,
146 VOPProfile P,
147 SDPatternOperator node = null_frag,
148 string revOp = opName,
149 bit GFX9Renamed = 0> {
150 let renamedInGFX9 = GFX9Renamed in {
151 def _sdwa : VOP2_SDWA_Pseudo <opName, P>;
152 } // End renamedInGFX9 = GFX9Renamed
153}
154
155multiclass VOP2Inst<string opName,
156 VOPProfile P,
157 SDPatternOperator node = null_frag,
158 string revOp = opName,
159 bit GFX9Renamed = 0> :
160 VOP2Inst_e32<opName, P, node, revOp, GFX9Renamed>,
161 VOP2Inst_e64<opName, P, node, revOp, GFX9Renamed>,
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000162 VOP2Inst_sdwa<opName, P, node, revOp, GFX9Renamed> {
163 let renamedInGFX9 = GFX9Renamed in {
164 foreach _ = BoolToList<P.HasExtDPP>.ret in
165 def _dpp : VOP2_DPP_Pseudo <opName, P>;
166 }
167}
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000168
Valery Pykhtin355103f2016-09-23 09:08:07 +0000169multiclass VOP2bInst <string opName,
170 VOPProfile P,
171 SDPatternOperator node = null_frag,
172 string revOp = opName,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000173 bit GFX9Renamed = 0,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000174 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000175 let renamedInGFX9 = GFX9Renamed in {
176 let SchedRW = [Write32Bit, WriteSALU] in {
177 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in {
Alexander Timofeev36617f012018-09-21 10:31:22 +0000178 def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000179 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000180
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000181 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
182 let AsmMatchConverter = "cvtSdwaVOP2b";
183 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000184 foreach _ = BoolToList<P.HasExtDPP>.ret in
185 def _dpp : VOP2_DPP_Pseudo <opName, P>;
Sam Koltonf7659d712017-05-23 10:08:55 +0000186 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000187
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000188 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
189 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
190 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000191 }
192}
193
194multiclass VOP2eInst <string opName,
195 VOPProfile P,
196 SDPatternOperator node = null_frag,
197 string revOp = opName,
198 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
199
200 let SchedRW = [Write32Bit] in {
201 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in {
202 def _e32 : VOP2_Pseudo <opName, P>,
203 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000204
205 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
206 let AsmMatchConverter = "cvtSdwaVOP2b";
207 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000208
209 foreach _ = BoolToList<P.HasExtDPP>.ret in
210 def _dpp : VOP2_DPP_Pseudo <opName, P>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000211 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000212
Valery Pykhtin355103f2016-09-23 09:08:07 +0000213 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
214 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
215 }
216}
217
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000218class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000219 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
220 field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000221 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000222
223 // Hack to stop printing _e64
224 let DstRC = RegisterOperand<VGPR_32>;
225 field string Asm32 = " $vdst, $src0, $src1, $imm";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000226}
227
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000228def VOP_MADAK_F16 : VOP_MADAK <f16>;
229def VOP_MADAK_F32 : VOP_MADAK <f32>;
230
231class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000232 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
233 field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000234 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000235
236 // Hack to stop printing _e64
237 let DstRC = RegisterOperand<VGPR_32>;
238 field string Asm32 = " $vdst, $src0, $imm, $src1";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000239}
240
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000241def VOP_MADMK_F16 : VOP_MADMK <f16>;
242def VOP_MADMK_F32 : VOP_MADMK <f32>;
243
Matt Arsenault678e1112017-04-10 17:58:06 +0000244// FIXME: Remove src2_modifiers. It isn't used, so is wasting memory
245// and processing time but it makes it easier to convert to mad.
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000246class VOP_MAC <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000247 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
248 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000249 0, HasModifiers, HasOMod, Src0Mod, Src1Mod, Src2Mod>.ret;
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000250 let InsDPP = (ins Src0ModDPP:$src0_modifiers, Src0DPP:$src0,
Sam Kolton9772eb32017-01-11 11:46:30 +0000251 Src1ModDPP:$src1_modifiers, Src1DPP:$src1,
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000252 VGPR_32:$src2, // stub argument
Valery Pykhtin355103f2016-09-23 09:08:07 +0000253 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
254 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
Sam Kolton549c89d2017-06-21 08:53:38 +0000255
Sam Kolton9772eb32017-01-11 11:46:30 +0000256 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
257 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000258 VGPR_32:$src2, // stub argument
Sam Kolton549c89d2017-06-21 08:53:38 +0000259 clampmod:$clamp, omod:$omod,
260 dst_sel:$dst_sel, dst_unused:$dst_unused,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000261 src0_sel:$src0_sel, src1_sel:$src1_sel);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000262 let Asm32 = getAsm32<1, 2, vt>.ret;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000263 let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, vt>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000264 let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt>.ret;
Sam Koltonf7659d712017-05-23 10:08:55 +0000265 let AsmSDWA = getAsmSDWA<1, 2, vt>.ret;
266 let AsmSDWA9 = getAsmSDWA9<1, 1, 2, vt>.ret;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000267 let HasSrc2 = 0;
268 let HasSrc2Mods = 0;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000269
Sam Koltona3ec5c12016-10-07 14:46:06 +0000270 let HasExt = 1;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000271 let HasExtDPP = 1;
272 let HasExtSDWA = 1;
273 let HasExtSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000274}
275
Konstantin Zhuravlyov7d424aa2018-09-27 19:24:05 +0000276def VOP_MAC_F16 : VOP_MAC <f16>;
277def VOP_MAC_F32 : VOP_MAC <f32>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000278
Valery Pykhtin355103f2016-09-23 09:08:07 +0000279// Write out to vcc or arbitrary SGPR.
280def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped]> {
281 let Asm32 = "$vdst, vcc, $src0, $src1";
282 let Asm64 = "$vdst, $sdst, $src0, $src1";
Sam Koltone66365e2016-12-27 10:06:42 +0000283 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000284 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000285 let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000286 let Outs32 = (outs DstRC:$vdst);
287 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
288}
289
290// Write out to vcc or arbitrary SGPR and read in from vcc or
291// arbitrary SGPR.
292def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
293 // We use VCSrc_b32 to exclude literal constants, even though the
294 // encoding normally allows them since the implicit VCC use means
295 // using one would always violate the constant bus
296 // restriction. SGPRs are still allowed because it should
297 // technically be possible to use VCC again as src0.
298 let Src0RC32 = VCSrc_b32;
299 let Asm32 = "$vdst, vcc, $src0, $src1, vcc";
300 let Asm64 = "$vdst, $sdst, $src0, $src1, $src2";
Sam Koltone66365e2016-12-27 10:06:42 +0000301 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000302 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000303 let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000304 let Outs32 = (outs DstRC:$vdst);
305 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
306
307 // Suppress src2 implied by type since the 32-bit encoding uses an
308 // implicit VCC use.
309 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Sam Koltone66365e2016-12-27 10:06:42 +0000310
Sam Koltonf7659d712017-05-23 10:08:55 +0000311 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
312 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000313 clampmod:$clamp,
Sam Kolton549c89d2017-06-21 08:53:38 +0000314 dst_sel:$dst_sel, dst_unused:$dst_unused,
Sam Koltone66365e2016-12-27 10:06:42 +0000315 src0_sel:$src0_sel, src1_sel:$src1_sel);
316
Connor Abbott79f3ade2017-08-07 19:10:56 +0000317 let InsDPP = (ins DstRCDPP:$old,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000318 Src0DPP:$src0,
319 Src1DPP:$src1,
Sam Koltone66365e2016-12-27 10:06:42 +0000320 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
321 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
322 let HasExt = 1;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000323 let HasExtDPP = 1;
324 let HasExtSDWA = 1;
325 let HasExtSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000326}
327
328// Read in from vcc or arbitrary SGPR
329def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
330 let Src0RC32 = VCSrc_b32; // See comment in def VOP2b_I32_I1_I32_I32_I1 above.
331 let Asm32 = "$vdst, $src0, $src1, vcc";
332 let Asm64 = "$vdst, $src0, $src1, $src2";
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000333 let AsmSDWA = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
334 let AsmSDWA9 = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
335 let AsmDPP = "$vdst, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
336
Valery Pykhtin355103f2016-09-23 09:08:07 +0000337 let Outs32 = (outs DstRC:$vdst);
338 let Outs64 = (outs DstRC:$vdst);
339
340 // Suppress src2 implied by type since the 32-bit encoding uses an
341 // implicit VCC use.
342 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000343
344 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
345 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
346 clampmod:$clamp,
347 dst_sel:$dst_sel, dst_unused:$dst_unused,
348 src0_sel:$src0_sel, src1_sel:$src1_sel);
349
350 let InsDPP = (ins DstRCDPP:$old,
351 Src0DPP:$src0,
352 Src1DPP:$src1,
353 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
354 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
355 let HasExt = 1;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000356 let HasExtDPP = 1;
357 let HasExtSDWA = 1;
358 let HasExtSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000359}
360
361def VOP_READLANE : VOPProfile<[i32, i32, i32]> {
362 let Outs32 = (outs SReg_32:$vdst);
363 let Outs64 = Outs32;
364 let Ins32 = (ins VGPR_32:$src0, SCSrc_b32:$src1);
365 let Ins64 = Ins32;
366 let Asm32 = " $vdst, $src0, $src1";
367 let Asm64 = Asm32;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000368
Sam Koltonca5a30e2017-06-22 12:42:14 +0000369 let HasExt = 0;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000370 let HasExtDPP = 0;
371 let HasExtSDWA = 0;
372 let HasExtSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000373}
374
Tim Renouf2a99fa22018-02-28 19:10:32 +0000375def VOP_WRITELANE : VOPProfile<[i32, i32, i32, i32]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000376 let Outs32 = (outs VGPR_32:$vdst);
377 let Outs64 = Outs32;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000378 let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1, VGPR_32:$vdst_in);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000379 let Ins64 = Ins32;
380 let Asm32 = " $vdst, $src0, $src1";
381 let Asm64 = Asm32;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000382 let HasSrc2 = 0;
383 let HasSrc2Mods = 0;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000384
385 let HasExt = 0;
386 let HasExtDPP = 0;
387 let HasExtSDWA = 0;
388 let HasExtSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000389}
390
391//===----------------------------------------------------------------------===//
392// VOP2 Instructions
393//===----------------------------------------------------------------------===//
394
Alexander Timofeev36617f012018-09-21 10:31:22 +0000395let SubtargetPredicate = isGCN, Predicates = [isGCN] in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000396
397defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000398def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, []>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000399
400let isCommutable = 1 in {
401defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>;
402defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>;
403defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">;
404defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>;
405defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000406defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_i24>;
407defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_i24>;
408defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_u24>;
409defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_u24>;
Matt Arsenault687ec752018-10-22 16:27:27 +0000410defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum_like>;
411defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum_like>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000412defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smin>;
413defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smax>;
414defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umin>;
415defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umax>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000416defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">;
417defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">;
418defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000419defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, and>;
420defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, or>;
421defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, xor>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000422
423let Constraints = "$vdst = $src2", DisableEncoding="$src2",
424 isConvertibleToThreeAddress = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000425defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000426}
427
Alexander Timofeev36617f012018-09-21 10:31:22 +0000428def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, []>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000429
430// No patterns so that the scalar instructions are always selected.
431// The scalar versions will be replaced with vector when needed later.
432
433// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
434// but the VI instructions behave the same as the SI versions.
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000435defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_add_i32", 1>;
436defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>;
437defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>;
438defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_addc_u32", 1>;
439defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>;
440defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000441
442
443let SubtargetPredicate = HasAddNoCarryInsts in {
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000444defm V_ADD_U32 : VOP2Inst <"v_add_u32", VOP_I32_I32_I32, null_frag, "v_add_u32", 1>;
445defm V_SUB_U32 : VOP2Inst <"v_sub_u32", VOP_I32_I32_I32, null_frag, "v_sub_u32", 1>;
446defm V_SUBREV_U32 : VOP2Inst <"v_subrev_u32", VOP_I32_I32_I32, null_frag, "v_sub_u32", 1>;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000447}
448
Valery Pykhtin355103f2016-09-23 09:08:07 +0000449} // End isCommutable = 1
450
451// These are special and do not read the exec mask.
452let isConvergent = 1, Uses = []<Register> in {
453def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE,
Alexander Timofeev36617f012018-09-21 10:31:22 +0000454 [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))]>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000455
Tim Renouf2a99fa22018-02-28 19:10:32 +0000456let Constraints = "$vdst = $vdst_in", DisableEncoding="$vdst_in" in {
457def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE,
Alexander Timofeev36617f012018-09-21 10:31:22 +0000458 [(set i32:$vdst, (int_amdgcn_writelane i32:$src0, i32:$src1, i32:$vdst_in))]>;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000459} // End $vdst = $vdst_in, DisableEncoding $vdst_in
Valery Pykhtin355103f2016-09-23 09:08:07 +0000460} // End isConvergent = 1
461
Sam Koltonca5a30e2017-06-22 12:42:14 +0000462defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
463defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
464defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_lo>;
465defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_hi>;
466defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_NO_EXT<VOP_F32_F32_I32>, AMDGPUldexp>;
467defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_NO_EXT<VOP_I32_F32_I32>>; // TODO: set "Uses = dst"
Matt Arsenault709374d2018-08-01 20:13:58 +0000468defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_i16_f32>;
469defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_u16_f32>;
470defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_NO_EXT<VOP_V2F16_F32_F32>, AMDGPUpkrtz_f16_f32>;
471defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_u16_u32>;
472defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_i16_i32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000473
Alexander Timofeev36617f012018-09-21 10:31:22 +0000474} // End SubtargetPredicate = isGCN, Predicates = [isGCN]
Valery Pykhtin355103f2016-09-23 09:08:07 +0000475
Matt Arsenault90c75932017-10-03 00:06:41 +0000476def : GCNPat<
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000477 (AMDGPUadde i32:$src0, i32:$src1, i1:$src2),
478 (V_ADDC_U32_e64 $src0, $src1, $src2)
479>;
480
Matt Arsenault90c75932017-10-03 00:06:41 +0000481def : GCNPat<
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000482 (AMDGPUsube i32:$src0, i32:$src1, i1:$src2),
483 (V_SUBB_U32_e64 $src0, $src1, $src2)
484>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000485
486// These instructions only exist on SI and CI
Alexander Timofeev36617f012018-09-21 10:31:22 +0000487let SubtargetPredicate = isSICI, Predicates = [isSICI] in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000488
489defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>;
490defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>;
491
492let isCommutable = 1 in {
493defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000494defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, srl>;
495defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, sra>;
496defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, shl>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000497} // End isCommutable = 1
498
Alexander Timofeev36617f012018-09-21 10:31:22 +0000499} // End let SubtargetPredicate = SICI, Predicates = [isSICI]
500
501class DivergentBinOp<SDPatternOperator Op, VOP_Pseudo Inst> :
502 GCNPat<
503 (getDivergentFrag<Op>.ret Inst.Pfl.Src0VT:$src0, Inst.Pfl.Src1VT:$src1),
504 !if(!cast<Commutable_REV>(Inst).IsOrig,
505 (Inst $src0, $src1),
506 (Inst $src1, $src0)
507 )
508 >;
509
510let AddedComplexity = 1 in {
511 def : DivergentBinOp<srl, V_LSHRREV_B32_e64>;
512 def : DivergentBinOp<sra, V_ASHRREV_I32_e64>;
513 def : DivergentBinOp<shl, V_LSHLREV_B32_e64>;
514}
515
516let SubtargetPredicate = HasAddNoCarryInsts in {
517 def : DivergentBinOp<add, V_ADD_U32_e32>;
518 def : DivergentBinOp<sub, V_SUB_U32_e32>;
519 def : DivergentBinOp<sub, V_SUBREV_U32_e32>;
520}
521
522
523def : DivergentBinOp<add, V_ADD_I32_e32>;
524
525def : DivergentBinOp<add, V_ADD_I32_e64>;
526def : DivergentBinOp<sub, V_SUB_I32_e32>;
527
528def : DivergentBinOp<sub, V_SUBREV_I32_e32>;
529
530def : DivergentBinOp<srl, V_LSHRREV_B32_e32>;
531def : DivergentBinOp<sra, V_ASHRREV_I32_e32>;
532def : DivergentBinOp<shl, V_LSHLREV_B32_e32>;
533def : DivergentBinOp<adde, V_ADDC_U32_e32>;
534def : DivergentBinOp<sube, V_SUBB_U32_e32>;
535
536class divergent_i64_BinOp <SDPatternOperator Op, Instruction Inst> :
537 GCNPat<
538 (getDivergentFrag<Op>.ret i64:$src0, i64:$src1),
539 (REG_SEQUENCE VReg_64,
540 (Inst
541 (i32 (EXTRACT_SUBREG $src0, sub0)),
542 (i32 (EXTRACT_SUBREG $src1, sub0))
543 ), sub0,
544 (Inst
545 (i32 (EXTRACT_SUBREG $src0, sub1)),
546 (i32 (EXTRACT_SUBREG $src1, sub1))
547 ), sub1
548 )
549 >;
550
551def : divergent_i64_BinOp <and, V_AND_B32_e32>;
552def : divergent_i64_BinOp <or, V_OR_B32_e32>;
553def : divergent_i64_BinOp <xor, V_XOR_B32_e32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000554
Sam Koltonf7659d712017-05-23 10:08:55 +0000555let SubtargetPredicate = Has16BitInsts in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000556
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000557let FPDPRounding = 1 in {
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000558def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">;
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000559defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>;
560} // End FPDPRounding = 1
561
Valery Pykhtin355103f2016-09-23 09:08:07 +0000562defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>;
563defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000564defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000565
566let isCommutable = 1 in {
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000567let FPDPRounding = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000568defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>;
569defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000570defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000571defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000572def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">;
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000573} // End FPDPRounding = 1
Valery Pykhtin355103f2016-09-23 09:08:07 +0000574defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>;
575defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>;
Matt Arsenault6c06a6f2016-12-08 19:52:38 +0000576defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000577defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>;
Matt Arsenault687ec752018-10-22 16:27:27 +0000578defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum_like>;
579defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum_like>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000580defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>;
581defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>;
582defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>;
583defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000584
585let Constraints = "$vdst = $src2", DisableEncoding="$src2",
586 isConvertibleToThreeAddress = 1 in {
587defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>;
588}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000589} // End isCommutable = 1
590
Sam Koltonf7659d712017-05-23 10:08:55 +0000591} // End SubtargetPredicate = Has16BitInsts
Valery Pykhtin355103f2016-09-23 09:08:07 +0000592
Matt Arsenault0084adc2018-04-30 19:08:16 +0000593let SubtargetPredicate = HasDLInsts in {
594
595defm V_XNOR_B32 : VOP2Inst <"v_xnor_b32", VOP_I32_I32_I32>;
596
597let Constraints = "$vdst = $src2",
598 DisableEncoding="$src2",
599 isConvertibleToThreeAddress = 1,
600 isCommutable = 1 in {
601defm V_FMAC_F32 : VOP2Inst <"v_fmac_f32", VOP_MAC_F32>;
602}
603
604} // End SubtargetPredicate = HasDLInsts
605
Tom Stellard115a6152016-11-10 16:02:37 +0000606// Note: 16-bit instructions produce a 0 result in the high 16-bits.
607multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst> {
608
Matt Arsenault90c75932017-10-03 00:06:41 +0000609def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000610 (op i16:$src0, i16:$src1),
611 (inst $src0, $src1)
612>;
613
Matt Arsenault90c75932017-10-03 00:06:41 +0000614def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000615 (i32 (zext (op i16:$src0, i16:$src1))),
616 (inst $src0, $src1)
617>;
618
Matt Arsenault90c75932017-10-03 00:06:41 +0000619def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000620 (i64 (zext (op i16:$src0, i16:$src1))),
621 (REG_SEQUENCE VReg_64,
622 (inst $src0, $src1), sub0,
623 (V_MOV_B32_e32 (i32 0)), sub1)
624>;
625
626}
627
628multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst> {
629
Matt Arsenault90c75932017-10-03 00:06:41 +0000630def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000631 (op i16:$src0, i16:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000632 (inst $src1, $src0)
633>;
634
Matt Arsenault90c75932017-10-03 00:06:41 +0000635def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000636 (i32 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000637 (inst $src1, $src0)
638>;
639
640
Matt Arsenault90c75932017-10-03 00:06:41 +0000641def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000642 (i64 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000643 (REG_SEQUENCE VReg_64,
644 (inst $src1, $src0), sub0,
645 (V_MOV_B32_e32 (i32 0)), sub1)
646>;
647}
648
Matt Arsenault90c75932017-10-03 00:06:41 +0000649class ZExt_i16_i1_Pat <SDNode ext> : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +0000650 (i16 (ext i1:$src)),
651 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src)
652>;
653
Sam Koltonf7659d712017-05-23 10:08:55 +0000654let Predicates = [Has16BitInsts] in {
Tom Stellard115a6152016-11-10 16:02:37 +0000655
Matt Arsenault27c06292016-12-09 06:19:12 +0000656defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>;
657defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>;
658defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>;
659defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>;
660defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>;
661defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>;
662defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000663
Matt Arsenault90c75932017-10-03 00:06:41 +0000664def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000665 (and i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000666 (V_AND_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000667>;
668
Matt Arsenault90c75932017-10-03 00:06:41 +0000669def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000670 (or i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000671 (V_OR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000672>;
673
Matt Arsenault90c75932017-10-03 00:06:41 +0000674def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000675 (xor i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000676 (V_XOR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000677>;
Tom Stellard115a6152016-11-10 16:02:37 +0000678
Matt Arsenault94163282016-12-22 16:36:25 +0000679defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>;
680defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>;
681defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000682
683def : ZExt_i16_i1_Pat<zext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000684def : ZExt_i16_i1_Pat<anyext>;
685
Matt Arsenault90c75932017-10-03 00:06:41 +0000686def : GCNPat <
Tom Stellardd23de362016-11-15 21:25:56 +0000687 (i16 (sext i1:$src)),
688 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src)
689>;
690
Matt Arsenaultaf635242017-01-30 19:30:24 +0000691// Undo sub x, c -> add x, -c canonicalization since c is more likely
692// an inline immediate than -c.
693// TODO: Also do for 64-bit.
Matt Arsenault90c75932017-10-03 00:06:41 +0000694def : GCNPat<
Matt Arsenaultaf635242017-01-30 19:30:24 +0000695 (add i16:$src0, (i16 NegSubInlineConst16:$src1)),
696 (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1)
697>;
698
Sam Koltonf7659d712017-05-23 10:08:55 +0000699} // End Predicates = [Has16BitInsts]
Tom Stellard115a6152016-11-10 16:02:37 +0000700
Valery Pykhtin355103f2016-09-23 09:08:07 +0000701//===----------------------------------------------------------------------===//
702// SI
703//===----------------------------------------------------------------------===//
704
705let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
706
707multiclass VOP2_Real_si <bits<6> op> {
708 def _si :
709 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
710 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
711}
712
713multiclass VOP2_Real_MADK_si <bits<6> op> {
714 def _si : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
715 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
716}
717
718multiclass VOP2_Real_e32_si <bits<6> op> {
719 def _e32_si :
720 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>,
721 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
722}
723
724multiclass VOP2_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
725 def _e64_si :
726 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
727 VOP3e_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
728}
729
730multiclass VOP2be_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
731 def _e64_si :
732 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
733 VOP3be_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
734}
735
736} // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI"
737
738defm V_CNDMASK_B32 : VOP2_Real_e32e64_si <0x0>;
739defm V_ADD_F32 : VOP2_Real_e32e64_si <0x3>;
740defm V_SUB_F32 : VOP2_Real_e32e64_si <0x4>;
741defm V_SUBREV_F32 : VOP2_Real_e32e64_si <0x5>;
742defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_si <0x7>;
743defm V_MUL_F32 : VOP2_Real_e32e64_si <0x8>;
744defm V_MUL_I32_I24 : VOP2_Real_e32e64_si <0x9>;
745defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_si <0xa>;
746defm V_MUL_U32_U24 : VOP2_Real_e32e64_si <0xb>;
747defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_si <0xc>;
748defm V_MIN_F32 : VOP2_Real_e32e64_si <0xf>;
749defm V_MAX_F32 : VOP2_Real_e32e64_si <0x10>;
750defm V_MIN_I32 : VOP2_Real_e32e64_si <0x11>;
751defm V_MAX_I32 : VOP2_Real_e32e64_si <0x12>;
752defm V_MIN_U32 : VOP2_Real_e32e64_si <0x13>;
753defm V_MAX_U32 : VOP2_Real_e32e64_si <0x14>;
754defm V_LSHRREV_B32 : VOP2_Real_e32e64_si <0x16>;
755defm V_ASHRREV_I32 : VOP2_Real_e32e64_si <0x18>;
756defm V_LSHLREV_B32 : VOP2_Real_e32e64_si <0x1a>;
757defm V_AND_B32 : VOP2_Real_e32e64_si <0x1b>;
758defm V_OR_B32 : VOP2_Real_e32e64_si <0x1c>;
759defm V_XOR_B32 : VOP2_Real_e32e64_si <0x1d>;
760defm V_MAC_F32 : VOP2_Real_e32e64_si <0x1f>;
761defm V_MADMK_F32 : VOP2_Real_MADK_si <0x20>;
762defm V_MADAK_F32 : VOP2_Real_MADK_si <0x21>;
763defm V_ADD_I32 : VOP2be_Real_e32e64_si <0x25>;
764defm V_SUB_I32 : VOP2be_Real_e32e64_si <0x26>;
765defm V_SUBREV_I32 : VOP2be_Real_e32e64_si <0x27>;
766defm V_ADDC_U32 : VOP2be_Real_e32e64_si <0x28>;
767defm V_SUBB_U32 : VOP2be_Real_e32e64_si <0x29>;
768defm V_SUBBREV_U32 : VOP2be_Real_e32e64_si <0x2a>;
769
770defm V_READLANE_B32 : VOP2_Real_si <0x01>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000771
Tim Renouf2a99fa22018-02-28 19:10:32 +0000772let InOperandList = (ins SSrc_b32:$src0, SCSrc_b32:$src1, VSrc_b32:$vdst_in) in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000773defm V_WRITELANE_B32 : VOP2_Real_si <0x02>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000774}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000775
776defm V_MAC_LEGACY_F32 : VOP2_Real_e32e64_si <0x6>;
777defm V_MIN_LEGACY_F32 : VOP2_Real_e32e64_si <0xd>;
778defm V_MAX_LEGACY_F32 : VOP2_Real_e32e64_si <0xe>;
779defm V_LSHR_B32 : VOP2_Real_e32e64_si <0x15>;
780defm V_ASHR_I32 : VOP2_Real_e32e64_si <0x17>;
781defm V_LSHL_B32 : VOP2_Real_e32e64_si <0x19>;
782
783defm V_BFM_B32 : VOP2_Real_e32e64_si <0x1e>;
784defm V_BCNT_U32_B32 : VOP2_Real_e32e64_si <0x22>;
785defm V_MBCNT_LO_U32_B32 : VOP2_Real_e32e64_si <0x23>;
786defm V_MBCNT_HI_U32_B32 : VOP2_Real_e32e64_si <0x24>;
787defm V_LDEXP_F32 : VOP2_Real_e32e64_si <0x2b>;
788defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e32e64_si <0x2c>;
789defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e32e64_si <0x2d>;
790defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e32e64_si <0x2e>;
791defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e32e64_si <0x2f>;
792defm V_CVT_PK_U16_U32 : VOP2_Real_e32e64_si <0x30>;
793defm V_CVT_PK_I16_I32 : VOP2_Real_e32e64_si <0x31>;
794
795
796//===----------------------------------------------------------------------===//
797// VI
798//===----------------------------------------------------------------------===//
799
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000800class VOP2_DPPe <bits<6> op, VOP2_DPP_Pseudo ps, VOPProfile P = ps.Pfl> :
801 VOP_DPPe <P> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000802 bits<8> vdst;
803 bits<8> src1;
804 let Inst{8-0} = 0xfa; //dpp
805 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
806 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
807 let Inst{30-25} = op;
808 let Inst{31} = 0x0; //encoding
809}
810
811let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
812
Valery Pykhtin355103f2016-09-23 09:08:07 +0000813multiclass VOP2_Real_MADK_vi <bits<6> op> {
814 def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
815 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
816}
817
818multiclass VOP2_Real_e32_vi <bits<6> op> {
819 def _e32_vi :
820 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>,
821 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
822}
823
824multiclass VOP2_Real_e64_vi <bits<10> op> {
825 def _e64_vi :
826 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
827 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
828}
829
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000830multiclass VOP2_Real_e64only_vi <bits<10> op> {
831 def _e64_vi :
832 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
833 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
834 // Hack to stop printing _e64
835 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64");
836 let OutOperandList = (outs VGPR_32:$vdst);
837 let AsmString = ps.Mnemonic # " " # ps.AsmOperands;
838 }
839}
840
Valery Pykhtin355103f2016-09-23 09:08:07 +0000841multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> :
842 VOP2_Real_e32_vi<op>,
843 VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>;
844
845} // End AssemblerPredicates = [isVI], DecoderNamespace = "VI"
Matt Arsenaultb4493e92017-02-10 02:42:31 +0000846
Sam Koltona568e3d2016-12-22 12:57:41 +0000847multiclass VOP2_SDWA_Real <bits<6> op> {
848 def _sdwa_vi :
849 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
850 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
851}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000852
Sam Koltonf7659d712017-05-23 10:08:55 +0000853multiclass VOP2_SDWA9_Real <bits<6> op> {
854 def _sdwa_gfx9 :
Sam Kolton549c89d2017-06-21 08:53:38 +0000855 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
856 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
Sam Koltonf7659d712017-05-23 10:08:55 +0000857}
858
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000859let AssemblerPredicates = [isVIOnly] in {
860
861multiclass VOP2be_Real_e32e64_vi_only <bits<6> op, string OpName, string AsmName> {
862 def _e32_vi :
863 VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.VI>,
864 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> {
865 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32");
866 let AsmString = AsmName # ps.AsmOperands;
867 let DecoderNamespace = "VI";
868 }
869 def _e64_vi :
870 VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.VI>,
871 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> {
872 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64");
873 let AsmString = AsmName # ps.AsmOperands;
874 let DecoderNamespace = "VI";
875 }
876 def _sdwa_vi :
877 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>,
878 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> {
879 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa");
880 let AsmString = AsmName # ps.AsmOperands;
881 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000882 foreach _ = BoolToList<!cast<VOP2_Pseudo>(OpName#"_e32").Pfl.HasExtDPP>.ret in
883 def _dpp_vi :
884 VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(OpName#"_dpp"), SIEncodingFamily.VI>,
885 VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(OpName#"_dpp")> {
886 VOP2_DPP_Pseudo ps = !cast<VOP2_DPP_Pseudo>(OpName#"_dpp");
887 let AsmString = AsmName # ps.AsmOperands;
888 }
Sam Koltone66365e2016-12-27 10:06:42 +0000889}
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000890}
891
892let AssemblerPredicates = [isGFX9] in {
893
894multiclass VOP2be_Real_e32e64_gfx9 <bits<6> op, string OpName, string AsmName> {
895 def _e32_gfx9 :
896 VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.GFX9>,
897 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> {
898 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32");
899 let AsmString = AsmName # ps.AsmOperands;
900 let DecoderNamespace = "GFX9";
901 }
902 def _e64_gfx9 :
903 VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.GFX9>,
904 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> {
905 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64");
906 let AsmString = AsmName # ps.AsmOperands;
907 let DecoderNamespace = "GFX9";
908 }
909 def _sdwa_gfx9 :
910 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>,
911 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> {
912 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa");
913 let AsmString = AsmName # ps.AsmOperands;
914 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000915 foreach _ = BoolToList<!cast<VOP2_Pseudo>(OpName#"_e32").Pfl.HasExtDPP>.ret in
916 def _dpp_gfx9 :
917 VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(OpName#"_dpp"), SIEncodingFamily.GFX9>,
918 VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(OpName#"_dpp")> {
919 VOP2_DPP_Pseudo ps = !cast<VOP2_DPP_Pseudo>(OpName#"_dpp");
920 let AsmString = AsmName # ps.AsmOperands;
921 let DecoderNamespace = "SDWA9";
922 }
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000923}
924
925multiclass VOP2_Real_e32e64_gfx9 <bits<6> op> {
926 def _e32_gfx9 :
927 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX9>,
928 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>{
929 let DecoderNamespace = "GFX9";
930 }
931 def _e64_gfx9 :
932 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX9>,
933 VOP3e_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
934 let DecoderNamespace = "GFX9";
935 }
936 def _sdwa_gfx9 :
937 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
938 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> {
939 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000940 foreach _ = BoolToList<!cast<VOP2_Pseudo>(NAME#"_e32").Pfl.HasExtDPP>.ret in
941 def _dpp_gfx9 :
942 VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(NAME#"_dpp"), SIEncodingFamily.GFX9>,
943 VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(NAME#"_dpp")> {
944 let DecoderNamespace = "SDWA9";
945 }
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000946}
947
948} // AssemblerPredicates = [isGFX9]
Sam Koltone66365e2016-12-27 10:06:42 +0000949
Valery Pykhtin355103f2016-09-23 09:08:07 +0000950multiclass VOP2_Real_e32e64_vi <bits<6> op> :
Sam Koltonf7659d712017-05-23 10:08:55 +0000951 Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> {
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000952
953 foreach _ = BoolToList<!cast<VOP2_Pseudo>(NAME#"_e32").Pfl.HasExtDPP>.ret in
954 def _dpp_vi :
955 VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(NAME#"_dpp"), SIEncodingFamily.VI>,
956 VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(NAME#"_dpp")>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000957}
958
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000959defm V_CNDMASK_B32 : VOP2_Real_e32e64_vi <0x0>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000960defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>;
961defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>;
962defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>;
963defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>;
964defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>;
965defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>;
966defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>;
967defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>;
968defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>;
969defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>;
970defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>;
971defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>;
972defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>;
973defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>;
974defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>;
975defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>;
976defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>;
977defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>;
978defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>;
979defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>;
980defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>;
981defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>;
982defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>;
983defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>;
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000984
985defm V_ADD_U32 : VOP2be_Real_e32e64_vi_only <0x19, "V_ADD_I32", "v_add_u32">;
986defm V_SUB_U32 : VOP2be_Real_e32e64_vi_only <0x1a, "V_SUB_I32", "v_sub_u32">;
987defm V_SUBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1b, "V_SUBREV_I32", "v_subrev_u32">;
988defm V_ADDC_U32 : VOP2be_Real_e32e64_vi_only <0x1c, "V_ADDC_U32", "v_addc_u32">;
989defm V_SUBB_U32 : VOP2be_Real_e32e64_vi_only <0x1d, "V_SUBB_U32", "v_subb_u32">;
990defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1e, "V_SUBBREV_U32", "v_subbrev_u32">;
991
992defm V_ADD_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x19, "V_ADD_I32", "v_add_co_u32">;
993defm V_SUB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1a, "V_SUB_I32", "v_sub_co_u32">;
994defm V_SUBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1b, "V_SUBREV_I32", "v_subrev_co_u32">;
995defm V_ADDC_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1c, "V_ADDC_U32", "v_addc_co_u32">;
996defm V_SUBB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1d, "V_SUBB_U32", "v_subb_co_u32">;
997defm V_SUBBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1e, "V_SUBBREV_U32", "v_subbrev_co_u32">;
998
999defm V_ADD_U32 : VOP2_Real_e32e64_gfx9 <0x34>;
1000defm V_SUB_U32 : VOP2_Real_e32e64_gfx9 <0x35>;
1001defm V_SUBREV_U32 : VOP2_Real_e32e64_gfx9 <0x36>;
Valery Pykhtin355103f2016-09-23 09:08:07 +00001002
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +00001003defm V_BFM_B32 : VOP2_Real_e64only_vi <0x293>;
1004defm V_BCNT_U32_B32 : VOP2_Real_e64only_vi <0x28b>;
1005defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64only_vi <0x28c>;
1006defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64only_vi <0x28d>;
1007defm V_LDEXP_F32 : VOP2_Real_e64only_vi <0x288>;
1008defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>;
1009defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>;
1010defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>;
1011defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64only_vi <0x296>;
1012defm V_CVT_PK_U16_U32 : VOP2_Real_e64only_vi <0x297>;
1013defm V_CVT_PK_I16_I32 : VOP2_Real_e64only_vi <0x298>;
Valery Pykhtin355103f2016-09-23 09:08:07 +00001014
1015defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>;
1016defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>;
1017defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>;
1018defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>;
1019defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>;
1020defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>;
1021defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>;
1022defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>;
1023defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>;
1024defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>;
1025defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>;
1026defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>;
1027defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>;
Matt Arsenault55e7d652016-12-16 17:40:11 +00001028defm V_ASHRREV_I16 : VOP2_Real_e32e64_vi <0x2c>;
Valery Pykhtin355103f2016-09-23 09:08:07 +00001029defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>;
1030defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>;
1031defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>;
1032defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>;
1033defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>;
1034defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>;
1035defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>;
1036
1037let SubtargetPredicate = isVI in {
1038
1039// Aliases to simplify matching of floating-point instructions that
1040// are VOP2 on SI and VOP3 on VI.
Sam Kolton4685b70a2017-07-18 14:23:26 +00001041class SI2_VI3Alias <string name, VOP3_Real inst> : InstAlias <
Valery Pykhtin355103f2016-09-23 09:08:07 +00001042 name#" $dst, $src0, $src1",
Sam Kolton4685b70a2017-07-18 14:23:26 +00001043 !if(inst.Pfl.HasOMod,
1044 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0),
1045 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0))
Valery Pykhtin355103f2016-09-23 09:08:07 +00001046>, PredicateControl {
1047 let UseInstAsmMatchConverter = 0;
1048 let AsmVariantName = AMDGPUAsmVariants.VOP3;
1049}
1050
1051def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>;
1052def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>;
1053def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>;
1054def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>;
1055def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>;
1056
1057} // End SubtargetPredicate = isVI
Matt Arsenault0084adc2018-04-30 19:08:16 +00001058
1059let SubtargetPredicate = HasDLInsts in {
1060
1061defm V_FMAC_F32 : VOP2_Real_e32e64_vi <0x3b>;
1062defm V_XNOR_B32 : VOP2_Real_e32e64_vi <0x3d>;
1063
1064} // End SubtargetPredicate = HasDLInsts