blob: 136f69c07cbcacdeabd8a650a70ee2ac3ae99f91 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000025def isSI : Predicate<"Subtarget.getGeneration() "
26 "== AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28let Predicates = [isSI] in {
29
30let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000031
32let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000033def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
34def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
35def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
36def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000037} // End isMoveImm = 1
38
Tom Stellard75aadc22012-12-11 21:25:42 +000039def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32", []>;
40def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
41def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
42def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
43def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
44def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
45} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +000046
Tom Stellard75aadc22012-12-11 21:25:42 +000047////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
48////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
49////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
50////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
51////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
52////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
53////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
54////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
55//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
56//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
57def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
58//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
59//def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8", []>;
60//def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16", []>;
61////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
62////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
63////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
64////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
65def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
66def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
67def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
68def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
69
70let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
71
72def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
73def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
74def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
75def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
76def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
77def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
78def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
79def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
80
81} // End hasSideEffects = 1
82
83def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
84def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
85def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
86def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
87def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
88def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
89//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
90def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
91def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
92def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
93def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
94def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
95
96/*
97This instruction is disabled for now until we can figure out how to teach
98the instruction selector to correctly use the S_CMP* vs V_CMP*
99instructions.
100
101When this instruction is enabled the code generator sometimes produces this
102invalid sequence:
103
104SCC = S_CMPK_EQ_I32 SGPR0, imm
105VCC = COPY SCC
106VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
107
108def S_CMPK_EQ_I32 : SOPK <
109 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
110 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000111 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000112>;
113*/
114
Christian Konig76edd4f2013-02-26 17:52:29 +0000115let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000116def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
117def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
118def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
119def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
120def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
121def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
122def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
123def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
124def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
125def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
126def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000127} // End isCompare = 1
128
Tom Stellard75aadc22012-12-11 21:25:42 +0000129def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
130def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
131//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
132def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
133def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
134def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
135//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
136//def EXP : EXP_ <0x00000000, "EXP", []>;
137
Christian Konig76edd4f2013-02-26 17:52:29 +0000138let isCompare = 1 in {
139
Christian Konigb19849a2013-02-21 15:17:04 +0000140defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
141defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_LT>;
142defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_EQ>;
143defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_LE>;
144defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_GT>;
145defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32", f32, COND_NE>;
146defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_GE>;
147defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32">;
148defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32">;
149defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
150defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
151defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
152defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
153defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_NE>;
154defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
155defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000156
Christian Konig76edd4f2013-02-26 17:52:29 +0000157let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000158
Christian Konigb19849a2013-02-21 15:17:04 +0000159defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
160defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
161defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
162defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
163defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
164defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
165defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
166defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
167defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
168defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
169defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
170defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
171defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
172defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
173defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
174defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000175
Christian Konig76edd4f2013-02-26 17:52:29 +0000176} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000177
Christian Konigb19849a2013-02-21 15:17:04 +0000178defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellard4e1100a2013-07-12 18:15:19 +0000179defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_LT>;
180defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_EQ>;
181defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_LE>;
182defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_GT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000183defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellard4e1100a2013-07-12 18:15:19 +0000184defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_GE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000185defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64">;
186defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64">;
187defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
188defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
189defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
190defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellard4e1100a2013-07-12 18:15:19 +0000191defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_NE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000192defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
193defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000194
Christian Konig76edd4f2013-02-26 17:52:29 +0000195let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000196
Christian Konigb19849a2013-02-21 15:17:04 +0000197defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
198defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
199defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
200defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
201defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
202defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
203defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
204defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
205defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
206defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
207defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
208defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
209defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
210defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
211defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
212defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000213
Christian Konig76edd4f2013-02-26 17:52:29 +0000214} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000215
Christian Konigb19849a2013-02-21 15:17:04 +0000216defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
217defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
218defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
219defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
220defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
221defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
222defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
223defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
224defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
225defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
226defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
227defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
228defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
229defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
230defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
231defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000232
233let hasSideEffects = 1, Defs = [EXEC] in {
234
Christian Konigb19849a2013-02-21 15:17:04 +0000235defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
236defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
237defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
238defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
239defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
240defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
241defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
242defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
243defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
244defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
245defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
246defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
247defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
248defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
249defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
250defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000251
252} // End hasSideEffects = 1, Defs = [EXEC]
253
Christian Konigb19849a2013-02-21 15:17:04 +0000254defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
255defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
256defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
257defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
258defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
259defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
260defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
261defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
262defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
263defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
264defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
265defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
266defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
267defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
268defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
269defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000270
271let hasSideEffects = 1, Defs = [EXEC] in {
272
Christian Konigb19849a2013-02-21 15:17:04 +0000273defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
274defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
275defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
276defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
277defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
278defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
279defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
280defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
281defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
282defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
283defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
284defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
285defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
286defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
287defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
288defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000289
290} // End hasSideEffects = 1, Defs = [EXEC]
291
Christian Konigb19849a2013-02-21 15:17:04 +0000292defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
293defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_LT>;
294defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
295defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_LE>;
296defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_GT>;
297defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
298defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_GE>;
299defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000300
Christian Konig76edd4f2013-02-26 17:52:29 +0000301let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000302
Christian Konigb19849a2013-02-21 15:17:04 +0000303defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
304defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
305defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
306defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
307defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
308defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
309defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
310defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000311
Christian Konig76edd4f2013-02-26 17:52:29 +0000312} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000313
Christian Konigb19849a2013-02-21 15:17:04 +0000314defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
315defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64">;
316defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64">;
317defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64">;
318defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64">;
319defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64">;
320defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64">;
321defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000322
Christian Konig76edd4f2013-02-26 17:52:29 +0000323let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000324
Christian Konigb19849a2013-02-21 15:17:04 +0000325defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
326defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
327defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
328defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
329defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
330defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
331defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
332defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000333
Christian Konig76edd4f2013-02-26 17:52:29 +0000334} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000335
Christian Konigb19849a2013-02-21 15:17:04 +0000336defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
337defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32">;
338defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32">;
339defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32">;
340defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32">;
341defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32">;
342defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32">;
343defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000344
Christian Konig76edd4f2013-02-26 17:52:29 +0000345let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000346
Christian Konigb19849a2013-02-21 15:17:04 +0000347defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
348defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
349defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
350defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
351defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
352defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
353defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
354defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000355
Christian Konig76edd4f2013-02-26 17:52:29 +0000356} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000357
Christian Konigb19849a2013-02-21 15:17:04 +0000358defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
359defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64">;
360defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64">;
361defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64">;
362defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64">;
363defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64">;
364defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64">;
365defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000366
367let hasSideEffects = 1, Defs = [EXEC] in {
368
Christian Konigb19849a2013-02-21 15:17:04 +0000369defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
370defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
371defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
372defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
373defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
374defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
375defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
376defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000377
378} // End hasSideEffects = 1, Defs = [EXEC]
379
Christian Konigb19849a2013-02-21 15:17:04 +0000380defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000381
382let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000383defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000384} // End hasSideEffects = 1, Defs = [EXEC]
385
Christian Konigb19849a2013-02-21 15:17:04 +0000386defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000387
388let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000389defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000390} // End hasSideEffects = 1, Defs = [EXEC]
391
392} // End isCompare = 1
393
Michel Danzer1c454302013-07-10 16:36:43 +0000394def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000395def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
396def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000397def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000398def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
399def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
400def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
401def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000402
Tom Stellard75aadc22012-12-11 21:25:42 +0000403//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
404//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
405//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000406defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000407//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
408//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
409//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
410//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000411defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard9f950332013-07-23 01:48:35 +0000412defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <0x00000009, "BUFFER_LOAD_SBYTE", VReg_32>;
413defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <0x0000000a, "BUFFER_LOAD_USHORT", VReg_32>;
414defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000415defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
416defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
417defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000418
419def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
420 0x00000018, "BUFFER_STORE_BYTE", VReg_32
421>;
422
423def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
424 0x0000001a, "BUFFER_STORE_SHORT", VReg_32
425>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000426
427def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000428 0x0000001c, "BUFFER_STORE_DWORD", VReg_32
Tom Stellard754f80f2013-04-05 23:31:51 +0000429>;
430
431def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000432 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64
Tom Stellard754f80f2013-04-05 23:31:51 +0000433>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000434
435def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000436 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128
Tom Stellard556d9aa2013-06-03 17:39:37 +0000437>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000438//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
439//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
440//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
441//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
442//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
443//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
444//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
445//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
446//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
447//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
448//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
449//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
450//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
451//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
452//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
453//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
454//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
455//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
456//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
457//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
458//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
459//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
460//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
461//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
462//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
463//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
464//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
465//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
466//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
467//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
468//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
469//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
470//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
471//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
472//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
473//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
474//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
475//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
476//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
477def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
478//def TBUFFER_STORE_FORMAT_X : MTBUF_ <0x00000004, "TBUFFER_STORE_FORMAT_X", []>;
479//def TBUFFER_STORE_FORMAT_XY : MTBUF_ <0x00000005, "TBUFFER_STORE_FORMAT_XY", []>;
480//def TBUFFER_STORE_FORMAT_XYZ : MTBUF_ <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", []>;
481//def TBUFFER_STORE_FORMAT_XYZW : MTBUF_ <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", []>;
482
Tom Stellard89093802013-02-07 19:39:40 +0000483let mayLoad = 1 in {
484
Christian Konig9c7afd12013-03-18 11:33:50 +0000485defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SReg_32>;
486defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
487defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
488defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
489defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000490
Christian Konig9c7afd12013-03-18 11:33:50 +0000491defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
492 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SReg_32
493>;
494
495defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
496 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
497>;
498
499defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
500 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
501>;
502
503defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
504 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
505>;
506
507defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
508 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
509>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000510
Tom Stellard89093802013-02-07 19:39:40 +0000511} // mayLoad = 1
512
Tom Stellard75aadc22012-12-11 21:25:42 +0000513//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
514//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000515defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
516defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000517//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
518//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
519//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
520//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
521//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
522//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
523//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
524//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000525def IMAGE_GET_RESINFO : MIMG_NoSampler_Helper <0x0000000e, "IMAGE_GET_RESINFO", VReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000526//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
527//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
528//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
529//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
530//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
531//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
532//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
533//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
534//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
535//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
536//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
537//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
538//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
539//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
540//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
541//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
542//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000543defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000544//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000545defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000546//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000547defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
548defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000549//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
550//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000551defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000552//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000553defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000554//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000555defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
556defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000557//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
558//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
559//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
560//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
561//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
562//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
563//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
564//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
565//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
566//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
567//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
568//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
569//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
570//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
571//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
572//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
573//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
574//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
575//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
576//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
577//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
578//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
579//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
580//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
581//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
582//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
583//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
584//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
585//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
586//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
587//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
588//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
589//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
590//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
591//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
592//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
593//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
594//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
595//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
596//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
597//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
598//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
599//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
600//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
601//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
602//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
603//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
604//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
605//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
606//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
607//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
608//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
609//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
610//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
611
Christian Konig76edd4f2013-02-26 17:52:29 +0000612
613let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000614defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000615} // End neverHasSideEffects = 1, isMoveImm = 1
616
Tom Stellard75aadc22012-12-11 21:25:42 +0000617defm V_READFIRSTLANE_B32 : VOP1_32 <0x00000002, "V_READFIRSTLANE_B32", []>;
Niels Ole Salscheider4715d882013-08-08 16:06:08 +0000618defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
619 [(set i32:$dst, (fp_to_sint f64:$src0))]
620>;
621defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
622 [(set f64:$dst, (sint_to_fp i32:$src0))]
623>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000624defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000625 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000626>;
Tom Stellardc932d732013-05-06 23:02:07 +0000627defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
628 [(set f32:$dst, (uint_to_fp i32:$src0))]
629>;
Tom Stellard73c31d52013-08-14 22:21:57 +0000630defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
631 [(set i32:$dst, (fp_to_uint f32:$src0))]
632>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000633defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000634 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000635>;
636defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
637////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
638//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
639//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
640//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
641//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +0000642defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
643 [(set f32:$dst, (fround f64:$src0))]
644>;
645defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
646 [(set f64:$dst, (fextend f32:$src0))]
647>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000648//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
649//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
650//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
651//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
652//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
653//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
654defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000655 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000656>;
Tom Stellard9b3d2532013-05-06 23:02:00 +0000657defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
658 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
659>;
Michel Danzerc3ea4042013-02-22 11:22:49 +0000660defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000661 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +0000662>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000663defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000664 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000665>;
666defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000667 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000668>;
669defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000670 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000671>;
672defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +0000673defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000674 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +0000675>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000676defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
677defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
678defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000679 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000680>;
681defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
682defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
683defm V_RSQ_LEGACY_F32 : VOP1_32 <
684 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000685 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000686>;
687defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
Tom Stellard7512c082013-07-12 18:14:56 +0000688defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
689 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
690>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000691defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
692defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
693defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
Tom Stellard8ed7b452013-07-12 18:15:13 +0000694defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
695 [(set f32:$dst, (fsqrt f32:$src0))]
696>;
697defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
698 [(set f64:$dst, (fsqrt f64:$src0))]
699>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000700defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
701defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
702defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
703defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
704defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
705defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
706defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
707//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
708defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
709defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
710//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
711defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
712//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
713defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
714defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
715defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
716
717def V_INTERP_P1_F32 : VINTRP <
718 0x00000000,
719 (outs VReg_32:$dst),
720 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000721 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000722 []> {
723 let DisableEncoding = "$m0";
724}
725
726def V_INTERP_P2_F32 : VINTRP <
727 0x00000001,
728 (outs VReg_32:$dst),
729 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000730 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000731 []> {
732
733 let Constraints = "$src0 = $dst";
734 let DisableEncoding = "$src0,$m0";
735
736}
737
738def V_INTERP_MOV_F32 : VINTRP <
739 0x00000002,
740 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +0000741 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000742 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000743 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +0000744 let DisableEncoding = "$m0";
745}
746
747//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
748
749let isTerminator = 1 in {
750
751def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
752 [(IL_retflag)]> {
753 let SIMM16 = 0;
754 let isBarrier = 1;
755 let hasCtrlDep = 1;
756}
757
758let isBranch = 1 in {
759def S_BRANCH : SOPP <
Christian Konigbf114b42013-02-21 15:17:22 +0000760 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
Tom Stellardf8794352012-12-19 22:10:31 +0000761 [(br bb:$target)]> {
762 let isBarrier = 1;
763}
Tom Stellard75aadc22012-12-11 21:25:42 +0000764
765let DisableEncoding = "$scc" in {
766def S_CBRANCH_SCC0 : SOPP <
767 0x00000004, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000768 "S_CBRANCH_SCC0 $target", []
Tom Stellard75aadc22012-12-11 21:25:42 +0000769>;
770def S_CBRANCH_SCC1 : SOPP <
771 0x00000005, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000772 "S_CBRANCH_SCC1 $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000773 []
774>;
775} // End DisableEncoding = "$scc"
776
777def S_CBRANCH_VCCZ : SOPP <
778 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000779 "S_CBRANCH_VCCZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000780 []
781>;
782def S_CBRANCH_VCCNZ : SOPP <
783 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000784 "S_CBRANCH_VCCNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000785 []
786>;
787
788let DisableEncoding = "$exec" in {
789def S_CBRANCH_EXECZ : SOPP <
790 0x00000008, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000791 "S_CBRANCH_EXECZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000792 []
793>;
794def S_CBRANCH_EXECNZ : SOPP <
795 0x00000009, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000796 "S_CBRANCH_EXECNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000797 []
798>;
799} // End DisableEncoding = "$exec"
800
801
802} // End isBranch = 1
803} // End isTerminator = 1
804
Tom Stellard75aadc22012-12-11 21:25:42 +0000805let hasSideEffects = 1 in {
Michel Danzer1f87df32013-07-10 16:36:57 +0000806def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
807 [(int_AMDGPU_barrier_local)]
808> {
809 let SIMM16 = 0;
810 let isBarrier = 1;
811 let hasCtrlDep = 1;
812 let mayLoad = 1;
813 let mayStore = 1;
814}
815
Tom Stellard75aadc22012-12-11 21:25:42 +0000816def S_WAITCNT : SOPP <0x0000000c, (ins i32imm:$simm16), "S_WAITCNT $simm16",
817 []
818>;
819} // End hasSideEffects
820//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
821//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
822//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
823//def S_SENDMSG : SOPP_ <0x00000010, "S_SENDMSG", []>;
824//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
825//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
826//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
827//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
828//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
829//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
830
831def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +0000832 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
833 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000834 []
835>{
836 let DisableEncoding = "$vcc";
837}
838
839def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +0000840 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +0000841 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
842 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000843 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000844>;
845
846//f32 pattern for V_CNDMASK_B32_e64
847def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000848 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
849 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +0000850>;
851
Tom Stellard4e1100a2013-07-12 18:15:19 +0000852//use two V_CNDMASK_B32_e64 instructions for f64
853def : Pat <
854 (f64 (select i1:$src2, f64:$src1, f64:$src0)),
855 (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
856 (V_CNDMASK_B32_e64 (EXTRACT_SUBREG $src0, sub0),
857 (EXTRACT_SUBREG $src1, sub0),
858 $src2), sub0),
859 (V_CNDMASK_B32_e64 (EXTRACT_SUBREG $src0, sub1),
860 (EXTRACT_SUBREG $src1, sub1),
861 $src2), sub1)
862>;
863
Tom Stellard75aadc22012-12-11 21:25:42 +0000864defm V_READLANE_B32 : VOP2_32 <0x00000001, "V_READLANE_B32", []>;
865defm V_WRITELANE_B32 : VOP2_32 <0x00000002, "V_WRITELANE_B32", []>;
866
Christian Konig76edd4f2013-02-26 17:52:29 +0000867let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +0000868defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000869 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +0000870>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000871
Christian Konig71088e62013-02-21 15:17:41 +0000872defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000873 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000874>;
Christian Konig3c145802013-03-27 09:12:59 +0000875defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
876} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000877
Tom Stellard75aadc22012-12-11 21:25:42 +0000878defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000879
880let isCommutable = 1 in {
881
Tom Stellard75aadc22012-12-11 21:25:42 +0000882defm V_MUL_LEGACY_F32 : VOP2_32 <
883 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000884 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000885>;
886
887defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000888 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000889>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000890
Christian Konig76edd4f2013-02-26 17:52:29 +0000891
Tom Stellard41fc7852013-07-23 01:48:42 +0000892defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
893 [(set i32:$dst, (mul I24:$src0, I24:$src1))]
894>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000895//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +0000896defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
897 [(set i32:$dst, (mul U24:$src0, U24:$src1))]
898>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000899//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000900
Christian Konig76edd4f2013-02-26 17:52:29 +0000901
Tom Stellard75aadc22012-12-11 21:25:42 +0000902defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000903 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000904>;
905
906defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000907 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000908>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000909
Tom Stellard75aadc22012-12-11 21:25:42 +0000910defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
911defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellardcf6452c2013-05-06 23:02:04 +0000912defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
913 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
914>;
915defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
916 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
917>;
918defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
919 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
920>;
921defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
922 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
923>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000924
Christian Konig20a7e6b2013-03-27 09:12:44 +0000925defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000926 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
Christian Konig20a7e6b2013-03-27 09:12:44 +0000927>;
Christian Konig3c145802013-03-27 09:12:59 +0000928defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
929
Christian Konig20a7e6b2013-03-27 09:12:44 +0000930defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000931 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
Christian Konig20a7e6b2013-03-27 09:12:44 +0000932>;
Christian Konig3c145802013-03-27 09:12:59 +0000933defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
934
Christian Konig082a14a2013-03-18 11:34:05 +0000935defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000936 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
Christian Konig082a14a2013-03-18 11:34:05 +0000937>;
Christian Konig3c145802013-03-27 09:12:59 +0000938defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000939
Tom Stellard75aadc22012-12-11 21:25:42 +0000940defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000941 [(set i32:$dst, (and i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000942>;
943defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000944 [(set i32:$dst, (or i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000945>;
946defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000947 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000948>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000949
950} // End isCommutable = 1
951
Tom Stellard75aadc22012-12-11 21:25:42 +0000952defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32", []>;
953defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
954defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
955defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
956//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +0000957defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
958defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000959
Christian Konig3c145802013-03-27 09:12:59 +0000960let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Christian Konigd3039962013-02-26 17:52:09 +0000961defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000962 [(set i32:$dst, (add (i32 VSrc_32:$src0), (i32 VReg_32:$src1)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000963>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000964
Christian Konigd3039962013-02-26 17:52:09 +0000965defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000966 [(set i32:$dst, (sub i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000967>;
Christian Konig3c145802013-03-27 09:12:59 +0000968defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000969
Christian Konigd3039962013-02-26 17:52:09 +0000970let Uses = [VCC] in { // Carry-out comes from VCC
971defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32", []>;
972defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32", []>;
Christian Konig3c145802013-03-27 09:12:59 +0000973defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +0000974} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +0000975} // End isCommutable = 1, Defs = [VCC]
976
Tom Stellard75aadc22012-12-11 21:25:42 +0000977defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
978////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
979////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
980////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
981defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000982 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000983>;
984////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
985////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
986def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32", []>;
987def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32", []>;
988def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32", []>;
989def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32", []>;
990def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32", []>;
991def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32", []>;
992def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32", []>;
993def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32", []>;
994def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32", []>;
995def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32", []>;
996def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32", []>;
997def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32", []>;
998////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
999////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
1000////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
1001////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
1002//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
1003
1004let neverHasSideEffects = 1 in {
1005
1006def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
1007def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
Tom Stellard52639482013-07-23 01:48:49 +00001008def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
1009 [(set i32:$dst, (add (mul I24:$src0, I24:$src1), i32:$src2))]
1010>;
1011def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
1012 [(set i32:$dst, (add (mul U24:$src0, U24:$src1), i32:$src2))]
1013>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001014
1015} // End neverHasSideEffects
1016def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1017def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1018def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1019def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
1020def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32", []>;
1021def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32", []>;
1022def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32", []>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +00001023defm : BFIPatterns <V_BFI_B32>;
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001024def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
1025 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1026>;
1027def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1028 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1029>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001030//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
1031def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001032def : ROTRPattern <V_ALIGNBIT_B32>;
1033
Tom Stellard75aadc22012-12-11 21:25:42 +00001034def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1035def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
1036////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1037////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1038////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1039////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1040////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1041////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1042////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1043////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1044////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1045//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1046//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1047//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
1048def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
1049////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
1050def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
1051def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001052
1053def V_LSHL_B64 : VOP3_64_Shift <0x00000161, "V_LSHL_B64",
1054 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1055>;
1056def V_LSHR_B64 : VOP3_64_Shift <0x00000162, "V_LSHR_B64",
1057 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1058>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001059def V_ASHR_I64 : VOP3_64_Shift <0x00000163, "V_ASHR_I64",
1060 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1061>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001062
Tom Stellard7512c082013-07-12 18:14:56 +00001063let isCommutable = 1 in {
1064
Tom Stellard75aadc22012-12-11 21:25:42 +00001065def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1066def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1067def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1068def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001069
1070} // isCommutable = 1
1071
1072def : Pat <
1073 (fadd f64:$src0, f64:$src1),
1074 (V_ADD_F64 $src0, $src1, (i64 0))
1075>;
1076
1077def : Pat <
1078 (fmul f64:$src0, f64:$src1),
1079 (V_MUL_F64 $src0, $src1, (i64 0))
1080>;
1081
Tom Stellard75aadc22012-12-11 21:25:42 +00001082def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001083
1084let isCommutable = 1 in {
1085
Tom Stellard75aadc22012-12-11 21:25:42 +00001086def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1087def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1088def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001089def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
1090
1091} // isCommutable = 1
1092
Tom Stellardecacb802013-02-07 19:39:42 +00001093def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001094 (mul i32:$src0, i32:$src1),
1095 (V_MUL_LO_I32 $src0, $src1, (i32 0))
Tom Stellardecacb802013-02-07 19:39:42 +00001096>;
Christian Konig70a50322013-03-27 09:12:51 +00001097
1098def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001099 (mulhu i32:$src0, i32:$src1),
1100 (V_MUL_HI_U32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001101>;
1102
1103def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001104 (mulhs i32:$src0, i32:$src1),
1105 (V_MUL_HI_I32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001106>;
1107
Tom Stellard75aadc22012-12-11 21:25:42 +00001108def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1109def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
1110def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
1111def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1112//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1113//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1114//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1115def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
1116def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
1117def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
1118def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32", []>;
1119def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32", []>;
1120def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32", []>;
1121def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32", []>;
1122def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32", []>;
1123def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32", []>;
1124def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32", []>;
1125def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32", []>;
1126
1127def S_CSELECT_B32 : SOP2 <
1128 0x0000000a, (outs SReg_32:$dst),
1129 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
Tom Stellard5447ae22013-05-02 15:30:07 +00001130 []
Tom Stellard75aadc22012-12-11 21:25:42 +00001131>;
1132
1133def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
1134
Tom Stellard75aadc22012-12-11 21:25:42 +00001135def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32", []>;
1136
1137def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001138 [(set i64:$dst, (and i64:$src0, i64:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001139>;
Christian Koniga8811792013-02-16 11:28:30 +00001140
1141def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001142 (i1 (and i1:$src0, i1:$src1)),
1143 (S_AND_B64 $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00001144>;
Christian Koniga8811792013-02-16 11:28:30 +00001145
Tom Stellard75aadc22012-12-11 21:25:42 +00001146def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32", []>;
1147def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64", []>;
Michel Danzer00fb2832013-02-22 11:22:54 +00001148def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001149 (i1 (or i1:$src0, i1:$src1)),
1150 (S_OR_B64 $src0, $src1)
Michel Danzer00fb2832013-02-22 11:22:54 +00001151>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001152def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32", []>;
Michel Danzer85222702013-08-16 16:19:31 +00001153def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
1154 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1155>;
Tom Stellard5a687942012-12-17 15:14:56 +00001156def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
1157def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
1158def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
1159def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001160def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
1161def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
1162def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
1163def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
1164def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
1165def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
1166def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32", []>;
1167def S_LSHL_B64 : SOP2_64 <0x0000001f, "S_LSHL_B64", []>;
1168def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32", []>;
1169def S_LSHR_B64 : SOP2_64 <0x00000021, "S_LSHR_B64", []>;
1170def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32", []>;
1171def S_ASHR_I64 : SOP2_64 <0x00000023, "S_ASHR_I64", []>;
1172def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
1173def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
1174def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
1175def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
1176def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
1177def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
1178def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
1179//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
1180def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
1181
Tom Stellard75aadc22012-12-11 21:25:42 +00001182let isCodeGenOnly = 1, isPseudo = 1 in {
1183
Tom Stellard75aadc22012-12-11 21:25:42 +00001184def LOAD_CONST : AMDGPUShaderInst <
1185 (outs GPRF32:$dst),
1186 (ins i32imm:$src),
1187 "LOAD_CONST $dst, $src",
1188 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1189>;
1190
Tom Stellardf8794352012-12-19 22:10:31 +00001191// SI Psuedo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001192// and should be lowered to ISA instructions prior to codegen.
1193
Tom Stellardf8794352012-12-19 22:10:31 +00001194let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1195 Uses = [EXEC], Defs = [EXEC] in {
1196
1197let isBranch = 1, isTerminator = 1 in {
1198
1199def SI_IF : InstSI <
1200 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001201 (ins SReg_64:$vcc, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001202 "SI_IF $dst, $vcc, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001203 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001204>;
1205
Tom Stellardf8794352012-12-19 22:10:31 +00001206def SI_ELSE : InstSI <
1207 (outs SReg_64:$dst),
1208 (ins SReg_64:$src, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001209 "SI_ELSE $dst, $src, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001210 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]> {
Tom Stellardf8794352012-12-19 22:10:31 +00001211
1212 let Constraints = "$src = $dst";
1213}
1214
1215def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001216 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001217 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001218 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001219 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001220>;
Tom Stellardf8794352012-12-19 22:10:31 +00001221
1222} // end isBranch = 1, isTerminator = 1
1223
1224def SI_BREAK : InstSI <
1225 (outs SReg_64:$dst),
1226 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001227 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001228 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001229>;
1230
1231def SI_IF_BREAK : InstSI <
1232 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001233 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001234 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001235 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001236>;
1237
1238def SI_ELSE_BREAK : InstSI <
1239 (outs SReg_64:$dst),
1240 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001241 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001242 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001243>;
1244
1245def SI_END_CF : InstSI <
1246 (outs),
1247 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001248 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001249 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001250>;
1251
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001252def SI_KILL : InstSI <
1253 (outs),
1254 (ins VReg_32:$src),
1255 "SI_KIL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001256 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001257>;
1258
Tom Stellardf8794352012-12-19 22:10:31 +00001259} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1260 // Uses = [EXEC], Defs = [EXEC]
1261
Christian Konig2989ffc2013-03-18 11:34:16 +00001262let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1263
1264def SI_INDIRECT_SRC : InstSI <
1265 (outs VReg_32:$dst, SReg_64:$temp),
1266 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1267 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1268 []
1269>;
1270
1271class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1272 (outs rc:$dst, SReg_64:$temp),
1273 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1274 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1275 []
1276> {
1277 let Constraints = "$src = $dst";
1278}
1279
1280def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1281def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1282def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1283def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1284
1285} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1286
Tom Stellard556d9aa2013-06-03 17:39:37 +00001287let usesCustomInserter = 1 in {
1288
Tom Stellard2a6a61052013-07-12 18:15:08 +00001289// This psuedo instruction takes a pointer as input and outputs a resource
1290// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001291def SI_ADDR64_RSRC : InstSI <
1292 (outs SReg_128:$srsrc),
1293 (ins SReg_64:$ptr),
1294 "", []
1295>;
1296
Tom Stellard2a6a61052013-07-12 18:15:08 +00001297def V_SUB_F64 : InstSI <
1298 (outs VReg_64:$dst),
1299 (ins VReg_64:$src0, VReg_64:$src1),
1300 "V_SUB_F64 $dst, $src0, $src1",
1301 []
1302>;
1303
Tom Stellard556d9aa2013-06-03 17:39:37 +00001304} // end usesCustomInserter
1305
Tom Stellard75aadc22012-12-11 21:25:42 +00001306} // end IsCodeGenOnly, isPseudo
1307
Christian Konig2aca0432013-02-21 15:17:32 +00001308def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001309 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1310 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001311>;
1312
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001313def : Pat <
1314 (int_AMDGPU_kilp),
Christian Konigc756cb992013-02-16 11:28:22 +00001315 (SI_KILL (V_MOV_B32_e32 0xbf800000))
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001316>;
1317
Tom Stellard75aadc22012-12-11 21:25:42 +00001318/* int_SI_vs_load_input */
1319def : Pat<
Tom Stellard9fa17912013-08-14 23:24:45 +00001320 (SIload_input i128:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardf1ee7162013-05-20 15:02:31 +00001321 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset)
Tom Stellard75aadc22012-12-11 21:25:42 +00001322>;
1323
1324/* int_SI_export */
1325def : Pat <
1326 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001327 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001328 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001329 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001330>;
1331
Tom Stellard2a6a61052013-07-12 18:15:08 +00001332def : Pat <
1333 (f64 (fsub f64:$src0, f64:$src1)),
1334 (V_SUB_F64 $src0, $src1)
1335>;
1336
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001337/********** ======================= **********/
1338/********** Image sampling patterns **********/
1339/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001340
Tom Stellard9fa17912013-08-14 23:24:45 +00001341/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001342def : Pat <
Tom Stellard67850652013-08-14 23:24:53 +00001343 (SIsample i32:$addr, v32i8:$rsrc, i128:$sampler, imm),
Tom Stellard16a9a202013-08-14 23:24:17 +00001344 (IMAGE_SAMPLE_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001345>;
1346
Tom Stellard9fa17912013-08-14 23:24:45 +00001347class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
1348 (name vt:$addr, v32i8:$rsrc, i128:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001349 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001350>;
1351
Tom Stellard9fa17912013-08-14 23:24:45 +00001352class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
1353 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001354 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001355>;
1356
Tom Stellard9fa17912013-08-14 23:24:45 +00001357class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
1358 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001359 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001360>;
1361
Tom Stellard9fa17912013-08-14 23:24:45 +00001362class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001363 ValueType vt> : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001364 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001365 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001366>;
1367
Tom Stellard9fa17912013-08-14 23:24:45 +00001368class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001369 ValueType vt> : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001370 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001371 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001372>;
1373
Tom Stellard9fa17912013-08-14 23:24:45 +00001374/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00001375multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
1376 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
1377MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00001378 def : SamplePattern <SIsample, sample, addr_type>;
1379 def : SampleRectPattern <SIsample, sample, addr_type>;
1380 def : SampleArrayPattern <SIsample, sample, addr_type>;
1381 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
1382 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001383
Tom Stellard9fa17912013-08-14 23:24:45 +00001384 def : SamplePattern <SIsamplel, sample_l, addr_type>;
1385 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
1386 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
1387 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001388
Tom Stellard9fa17912013-08-14 23:24:45 +00001389 def : SamplePattern <SIsampleb, sample_b, addr_type>;
1390 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
1391 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
1392 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001393
Tom Stellard9fa17912013-08-14 23:24:45 +00001394 def : SamplePattern <SIsampled, sample_d, addr_type>;
1395 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
1396 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
1397 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001398}
1399
Tom Stellard16a9a202013-08-14 23:24:17 +00001400defm : SamplePatterns<IMAGE_SAMPLE_V2, IMAGE_SAMPLE_C_V2,
1401 IMAGE_SAMPLE_L_V2, IMAGE_SAMPLE_C_L_V2,
1402 IMAGE_SAMPLE_B_V2, IMAGE_SAMPLE_C_B_V2,
1403 IMAGE_SAMPLE_D_V2, IMAGE_SAMPLE_C_D_V2,
1404 v2i32>;
1405defm : SamplePatterns<IMAGE_SAMPLE_V4, IMAGE_SAMPLE_C_V4,
1406 IMAGE_SAMPLE_L_V4, IMAGE_SAMPLE_C_L_V4,
1407 IMAGE_SAMPLE_B_V4, IMAGE_SAMPLE_C_B_V4,
1408 IMAGE_SAMPLE_D_V4, IMAGE_SAMPLE_C_D_V4,
1409 v4i32>;
1410defm : SamplePatterns<IMAGE_SAMPLE_V8, IMAGE_SAMPLE_C_V8,
1411 IMAGE_SAMPLE_L_V8, IMAGE_SAMPLE_C_L_V8,
1412 IMAGE_SAMPLE_B_V8, IMAGE_SAMPLE_C_B_V8,
1413 IMAGE_SAMPLE_D_V8, IMAGE_SAMPLE_C_D_V8,
1414 v8i32>;
1415defm : SamplePatterns<IMAGE_SAMPLE_V16, IMAGE_SAMPLE_C_V16,
1416 IMAGE_SAMPLE_L_V16, IMAGE_SAMPLE_C_L_V16,
1417 IMAGE_SAMPLE_B_V16, IMAGE_SAMPLE_C_B_V16,
1418 IMAGE_SAMPLE_D_V16, IMAGE_SAMPLE_C_D_V16,
1419 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001420
Tom Stellard353b3362013-05-06 23:02:12 +00001421/* int_SI_imageload for texture fetches consuming varying address parameters */
1422class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1423 (name addr_type:$addr, v32i8:$rsrc, imm),
1424 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1425>;
1426
1427class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1428 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1429 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1430>;
1431
Tom Stellard3494b7e2013-08-14 22:22:14 +00001432class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1433 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
1434 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1435>;
1436
1437class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1438 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
1439 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1440>;
1441
Tom Stellard16a9a202013-08-14 23:24:17 +00001442multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
1443 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
1444 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00001445}
1446
Tom Stellard16a9a202013-08-14 23:24:17 +00001447multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
1448 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
1449 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
1450}
1451
1452defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V2, v2i32>;
1453defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4, v4i32>;
1454
1455defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V2, v2i32>;
1456defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00001457
Tom Stellardf787ef12013-05-06 23:02:19 +00001458/* Image resource information */
1459def : Pat <
1460 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
1461 (IMAGE_GET_RESINFO 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
1462>;
1463
1464def : Pat <
1465 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
1466 (IMAGE_GET_RESINFO 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
1467>;
1468
Tom Stellard3494b7e2013-08-14 22:22:14 +00001469def : Pat <
1470 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
1471 (IMAGE_GET_RESINFO 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
1472>;
1473
Christian Konig4a1b9c32013-03-18 11:34:10 +00001474/********** ============================================ **********/
1475/********** Extraction, Insertion, Building and Casting **********/
1476/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001477
Christian Konig4a1b9c32013-03-18 11:34:10 +00001478foreach Index = 0-2 in {
1479 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001480 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001481 >;
1482 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001483 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001484 >;
1485
1486 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001487 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001488 >;
1489 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001490 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001491 >;
1492}
1493
1494foreach Index = 0-3 in {
1495 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001496 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001497 >;
1498 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001499 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001500 >;
1501
1502 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001503 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001504 >;
1505 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001506 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001507 >;
1508}
1509
1510foreach Index = 0-7 in {
1511 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001512 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001513 >;
1514 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001515 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001516 >;
1517
1518 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001519 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001520 >;
1521 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001522 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001523 >;
1524}
1525
1526foreach Index = 0-15 in {
1527 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001528 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001529 >;
1530 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001531 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001532 >;
1533
1534 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001535 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001536 >;
1537 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001538 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001539 >;
1540}
Tom Stellard75aadc22012-12-11 21:25:42 +00001541
Tom Stellard75aadc22012-12-11 21:25:42 +00001542def : BitConvert <i32, f32, SReg_32>;
1543def : BitConvert <i32, f32, VReg_32>;
1544
1545def : BitConvert <f32, i32, SReg_32>;
1546def : BitConvert <f32, i32, VReg_32>;
1547
Tom Stellard7512c082013-07-12 18:14:56 +00001548def : BitConvert <i64, f64, VReg_64>;
1549
1550def : BitConvert <f64, i64, VReg_64>;
1551
Tom Stellarded2f6142013-07-18 21:43:42 +00001552def : BitConvert <v2f32, v2i32, VReg_64>;
1553def : BitConvert <v2i32, v2f32, VReg_64>;
1554
Tom Stellard83747202013-07-18 21:43:53 +00001555def : BitConvert <v4f32, v4i32, VReg_128>;
1556def : BitConvert <v4i32, v4f32, VReg_128>;
1557
Tom Stellard20ee94f2013-08-14 22:22:09 +00001558def : BitConvert <v8i32, v32i8, SReg_256>;
1559def : BitConvert <v32i8, v8i32, SReg_256>;
1560def : BitConvert <v8i32, v32i8, VReg_256>;
1561def : BitConvert <v32i8, v8i32, VReg_256>;
1562
Christian Konig8dbe6f62013-02-21 15:17:27 +00001563/********** =================== **********/
1564/********** Src & Dst modifiers **********/
1565/********** =================== **********/
1566
1567def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001568 (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
1569 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001570 0 /* ABS */, 1 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1571>;
1572
1573def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001574 (fabs f32:$src),
1575 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001576 1 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1577>;
1578
1579def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001580 (fneg f32:$src),
1581 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001582 0 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 1 /* NEG */)
1583>;
1584
Christian Konigc756cb992013-02-16 11:28:22 +00001585/********** ================== **********/
1586/********** Immediate Patterns **********/
1587/********** ================== **********/
1588
1589def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00001590 (SGPRImm<(i32 imm)>:$imm),
1591 (S_MOV_B32 imm:$imm)
1592>;
1593
1594def : Pat <
1595 (SGPRImm<(f32 fpimm)>:$imm),
1596 (S_MOV_B32 fpimm:$imm)
1597>;
1598
1599def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00001600 (i32 imm:$imm),
1601 (V_MOV_B32_e32 imm:$imm)
1602>;
1603
1604def : Pat <
1605 (f32 fpimm:$imm),
1606 (V_MOV_B32_e32 fpimm:$imm)
1607>;
1608
1609def : Pat <
Christian Konig1f344cd2013-03-01 09:46:22 +00001610 (i1 imm:$imm),
1611 (S_MOV_B64 imm:$imm)
Christian Konigc756cb992013-02-16 11:28:22 +00001612>;
1613
Christian Konigb559b072013-02-16 11:28:36 +00001614def : Pat <
1615 (i64 InlineImm<i64>:$imm),
1616 (S_MOV_B64 InlineImm<i64>:$imm)
1617>;
1618
Christian Konigc756cb992013-02-16 11:28:22 +00001619// i64 immediates aren't supported in hardware, split it into two 32bit values
1620def : Pat <
1621 (i64 imm:$imm),
1622 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1623 (S_MOV_B32 (i32 (LO32 imm:$imm))), sub0),
1624 (S_MOV_B32 (i32 (HI32 imm:$imm))), sub1)
1625>;
1626
Tom Stellardab8a8c82013-07-12 18:15:02 +00001627def : Pat <
1628 (f64 fpimm:$imm),
1629 (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
1630 (V_MOV_B32_e32 (f32 (LO32f fpimm:$imm))), sub0),
1631 (V_MOV_B32_e32 (f32 (HI32f fpimm:$imm))), sub1)
1632>;
1633
Tom Stellard75aadc22012-12-11 21:25:42 +00001634/********** ===================== **********/
1635/********** Interpolation Paterns **********/
1636/********** ===================== **********/
1637
1638def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001639 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
1640 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00001641>;
1642
1643def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001644 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
1645 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
1646 imm:$attr_chan, imm:$attr, i32:$params),
1647 (EXTRACT_SUBREG $ij, sub1),
1648 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00001649>;
1650
1651/********** ================== **********/
1652/********** Intrinsic Patterns **********/
1653/********** ================== **********/
1654
1655/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001656def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001657
1658def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001659 (int_AMDGPU_div f32:$src0, f32:$src1),
1660 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001661>;
1662
1663def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001664 (fdiv f32:$src0, f32:$src1),
1665 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001666>;
1667
Tom Stellard7512c082013-07-12 18:14:56 +00001668def : Pat<
1669 (fdiv f64:$src0, f64:$src1),
1670 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
1671>;
1672
Tom Stellard75aadc22012-12-11 21:25:42 +00001673def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001674 (fcos f32:$src0),
1675 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001676>;
1677
1678def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001679 (fsin f32:$src0),
1680 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001681>;
1682
1683def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001684 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00001685 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001686 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
1687 (EXTRACT_SUBREG $src, sub1),
1688 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001689 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001690 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
1691 (EXTRACT_SUBREG $src, sub1),
1692 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001693 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001694 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
1695 (EXTRACT_SUBREG $src, sub1),
1696 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001697 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001698 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
1699 (EXTRACT_SUBREG $src, sub1),
1700 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001701 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001702>;
1703
Michel Danzer0cc991e2013-02-22 11:22:58 +00001704def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001705 (i32 (sext i1:$src0)),
1706 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00001707>;
1708
Christian Konig49374082013-03-18 11:33:55 +00001709// 1. Offset as 8bit DWORD immediate
1710def : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001711 (SIload_constant i128:$sbase, IMM8bitDWORD:$offset),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001712 (S_BUFFER_LOAD_DWORD_IMM $sbase, IMM8bitDWORD:$offset)
Christian Konig49374082013-03-18 11:33:55 +00001713>;
1714
1715// 2. Offset loaded in an 32bit SGPR
1716def : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001717 (SIload_constant i128:$sbase, imm:$offset),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001718 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
Christian Konig49374082013-03-18 11:33:55 +00001719>;
1720
Christian Konig7a14a472013-03-18 11:34:00 +00001721// 3. Offset in an 32Bit VGPR
1722def : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001723 (SIload_constant i128:$sbase, i32:$voff),
Tom Stellardf1ee7162013-05-20 15:02:31 +00001724 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff)
Christian Konig7a14a472013-03-18 11:34:00 +00001725>;
1726
Michel Danzer8caa9042013-04-10 17:17:56 +00001727// The multiplication scales from [0,1] to the unsigned integer range
1728def : Pat <
1729 (AMDGPUurecip i32:$src0),
1730 (V_CVT_U32_F32_e32
1731 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
1732 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
1733>;
1734
Michel Danzer8d696172013-07-10 16:36:52 +00001735def : Pat <
1736 (int_SI_tid),
1737 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
1738 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0, 0, 0))
1739>;
1740
Tom Stellard75aadc22012-12-11 21:25:42 +00001741/********** ================== **********/
1742/********** VOP3 Patterns **********/
1743/********** ================== **********/
1744
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001745def : Pat <
1746 (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)),
1747 (V_MAD_F32 $src0, $src1, $src2)
1748>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001749
Michel Danzer49812b52013-07-10 16:37:07 +00001750/********** ======================= **********/
1751/********** Load/Store Patterns **********/
1752/********** ======================= **********/
1753
Tom Stellardc6f4a292013-08-26 15:05:59 +00001754class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
1755 (frag i32:$src0),
1756 (vt (inst 0, $src0, $src0, $src0, 0, 0))
1757>;
1758
1759def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
1760def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
1761def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
1762def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
1763def : DSReadPat <DS_READ_B32, i32, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00001764def : Pat <
Tom Stellardfd155822013-08-26 15:05:36 +00001765 (local_load i32:$src0),
1766 (i32 (DS_READ_B32 0, $src0, $src0, $src0, 0, 0))
Michel Danzer49812b52013-07-10 16:37:07 +00001767>;
1768
Tom Stellardf3d166a2013-08-26 15:05:49 +00001769class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
1770 (frag i32:$src1, i32:$src0),
1771 (inst 0, $src0, $src1, $src1, 0, 0)
Michel Danzer49812b52013-07-10 16:37:07 +00001772>;
1773
Tom Stellardf3d166a2013-08-26 15:05:49 +00001774def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
1775def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
1776def : DSWritePat <DS_WRITE_B32, i32, local_store>;
1777
Tom Stellard89093802013-02-07 19:39:40 +00001778/********** ================== **********/
1779/********** SMRD Patterns **********/
1780/********** ================== **********/
1781
1782multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001783
Tom Stellard89093802013-02-07 19:39:40 +00001784 // 1. Offset as 8bit DWORD immediate
1785 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001786 (constant_load (SIadd64bit32bit i64:$sbase, IMM8bitDWORD:$offset)),
1787 (vt (Instr_IMM $sbase, IMM8bitDWORD:$offset))
Tom Stellard89093802013-02-07 19:39:40 +00001788 >;
1789
1790 // 2. Offset loaded in an 32bit SGPR
1791 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001792 (constant_load (SIadd64bit32bit i64:$sbase, imm:$offset)),
1793 (vt (Instr_SGPR $sbase, (S_MOV_B32 imm:$offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001794 >;
1795
1796 // 3. No offset at all
1797 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001798 (constant_load i64:$sbase),
1799 (vt (Instr_IMM $sbase, 0))
Tom Stellard89093802013-02-07 19:39:40 +00001800 >;
1801}
1802
1803defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1804defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellardb8458f82013-05-20 15:02:28 +00001805defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
Tom Stellardadf732c2013-07-18 21:43:48 +00001806defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
Tom Stellard9fa17912013-08-14 23:24:45 +00001807defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, i128>;
Christian Konig2214f142013-03-07 09:03:38 +00001808defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
Tom Stellard89093802013-02-07 19:39:40 +00001809
Tom Stellard556d9aa2013-06-03 17:39:37 +00001810//===----------------------------------------------------------------------===//
1811// MUBUF Patterns
1812//===----------------------------------------------------------------------===//
1813
Tom Stellard07a10a32013-06-03 17:39:43 +00001814multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
1815 PatFrag global_ld, PatFrag constant_ld> {
1816 def : Pat <
1817 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
1818 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
1819 >;
1820
1821 def : Pat <
1822 (vt (global_ld i64:$ptr)),
1823 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
1824 >;
1825
1826 def : Pat <
1827 (vt (global_ld (add i64:$ptr, i64:$offset))),
1828 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
1829 >;
1830
1831 def : Pat <
1832 (vt (constant_ld (add i64:$ptr, i64:$offset))),
1833 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
1834 >;
1835}
1836
Tom Stellard9f950332013-07-23 01:48:35 +00001837defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
1838 sextloadi8_global, sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00001839defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001840 az_extloadi8_global, az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00001841defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
1842 sextloadi16_global, sextloadi16_constant>;
1843defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
1844 az_extloadi16_global, az_extloadi16_constant>;
1845defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
1846 global_load, constant_load>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001847defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
1848 global_load, constant_load>;
1849defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
1850 az_extloadi32_global, az_extloadi32_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00001851defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
1852 global_load, constant_load>;
1853defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
1854 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00001855
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001856multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> {
Tom Stellard556d9aa2013-06-03 17:39:37 +00001857
1858 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001859 (st vt:$value, i64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001860 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
1861 >;
1862
1863 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001864 (st vt:$value, (add i64:$ptr, i64:$offset)),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001865 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
1866 >;
1867}
1868
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001869defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE, i32, truncstorei8_global>;
1870defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT, i32, truncstorei16_global>;
1871defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32, global_store>;
1872defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64, global_store>;
1873defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32, global_store>;
1874defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32, global_store>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00001875
Christian Konig2989ffc2013-03-18 11:34:16 +00001876/********** ====================== **********/
1877/********** Indirect adressing **********/
1878/********** ====================== **********/
1879
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001880multiclass SI_INDIRECT_Pattern <ValueType vt, SI_INDIRECT_DST IndDst> {
1881
Christian Konig2989ffc2013-03-18 11:34:16 +00001882 // 1. Extract with offset
1883 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00001884 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001885 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00001886 >;
1887
1888 // 2. Extract without offset
1889 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00001890 (vector_extract vt:$vec, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001891 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00001892 >;
1893
1894 // 3. Insert with offset
1895 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00001896 (vector_insert vt:$vec, f32:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001897 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00001898 >;
1899
1900 // 4. Insert without offset
1901 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00001902 (vector_insert vt:$vec, f32:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001903 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00001904 >;
1905}
1906
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001907defm : SI_INDIRECT_Pattern <v2f32, SI_INDIRECT_DST_V2>;
1908defm : SI_INDIRECT_Pattern <v4f32, SI_INDIRECT_DST_V4>;
1909defm : SI_INDIRECT_Pattern <v8f32, SI_INDIRECT_DST_V8>;
1910defm : SI_INDIRECT_Pattern <v16f32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001911
Christian Konig08f59292013-03-27 15:27:31 +00001912/********** =============== **********/
1913/********** Conditions **********/
1914/********** =============== **********/
1915
1916def : Pat<
1917 (i1 (setcc f32:$src0, f32:$src1, SETO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001918 (V_CMP_O_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00001919>;
1920
1921def : Pat<
1922 (i1 (setcc f32:$src0, f32:$src1, SETUO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001923 (V_CMP_U_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00001924>;
1925
Tom Stellardeac65dd2013-05-03 17:21:20 +00001926//============================================================================//
1927// Miscellaneous Optimization Patterns
1928//============================================================================//
1929
1930def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
1931
Tom Stellard75aadc22012-12-11 21:25:42 +00001932} // End isSI predicate