blob: 27db3f32f917840c2353b14e622ed105e1f6be76 [file] [log] [blame]
Valery Pykhtin355103f2016-09-23 09:08:07 +00001//===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Valery Pykhtin355103f2016-09-23 09:08:07 +00006//
7//===----------------------------------------------------------------------===//
8
9//===----------------------------------------------------------------------===//
10// VOP2 Classes
11//===----------------------------------------------------------------------===//
12
13class VOP2e <bits<6> op, VOPProfile P> : Enc32 {
14 bits<8> vdst;
15 bits<9> src0;
16 bits<8> src1;
17
18 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
19 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
20 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
21 let Inst{30-25} = op;
22 let Inst{31} = 0x0; //encoding
23}
24
25class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 {
26 bits<8> vdst;
27 bits<9> src0;
28 bits<8> src1;
29 bits<32> imm;
30
31 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
32 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
33 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
34 let Inst{30-25} = op;
35 let Inst{31} = 0x0; // encoding
36 let Inst{63-32} = imm;
37}
38
Sam Koltona568e3d2016-12-22 12:57:41 +000039class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> {
40 bits<8> vdst;
41 bits<8> src1;
Matt Arsenaultb4493e92017-02-10 02:42:31 +000042
Sam Koltona568e3d2016-12-22 12:57:41 +000043 let Inst{8-0} = 0xf9; // sdwa
44 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
45 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
46 let Inst{30-25} = op;
47 let Inst{31} = 0x0; // encoding
48}
49
Sam Koltonf7659d712017-05-23 10:08:55 +000050class VOP2_SDWA9Ae <bits<6> op, VOPProfile P> : VOP_SDWA9Ae <P> {
51 bits<8> vdst;
52 bits<9> src1;
53
54 let Inst{8-0} = 0xf9; // sdwa
55 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
56 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
57 let Inst{30-25} = op;
58 let Inst{31} = 0x0; // encoding
59 let Inst{63} = !if(P.HasSrc1, src1{8}, 0); // src1_sgpr
60}
61
Valery Pykhtin355103f2016-09-23 09:08:07 +000062class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000063 VOP_Pseudo <opName, suffix, P, P.Outs32, P.Ins32, "", pattern> {
Valery Pykhtin355103f2016-09-23 09:08:07 +000064
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000065 let AsmOperands = P.Asm32;
Valery Pykhtin355103f2016-09-23 09:08:07 +000066
67 let Size = 4;
68 let mayLoad = 0;
69 let mayStore = 0;
70 let hasSideEffects = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +000071
72 let VOP2 = 1;
73 let VALU = 1;
74 let Uses = [EXEC];
75
76 let AsmVariantName = AMDGPUAsmVariants.Default;
Valery Pykhtin355103f2016-09-23 09:08:07 +000077}
78
79class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> :
80 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
81 SIMCInstr <ps.PseudoInstr, EncodingFamily> {
82
83 let isPseudo = 0;
84 let isCodeGenOnly = 0;
85
Sam Koltona6792a32016-12-22 11:30:48 +000086 let Constraints = ps.Constraints;
87 let DisableEncoding = ps.DisableEncoding;
88
Valery Pykhtin355103f2016-09-23 09:08:07 +000089 // copy relevant pseudo op flags
90 let SubtargetPredicate = ps.SubtargetPredicate;
91 let AsmMatchConverter = ps.AsmMatchConverter;
92 let AsmVariantName = ps.AsmVariantName;
93 let Constraints = ps.Constraints;
94 let DisableEncoding = ps.DisableEncoding;
95 let TSFlags = ps.TSFlags;
Dmitry Preobrazhensky03880f82017-03-03 14:31:06 +000096 let UseNamedOperandTable = ps.UseNamedOperandTable;
97 let Uses = ps.Uses;
Stanislav Mekhanoshinf6300472018-01-15 17:55:35 +000098 let Defs = ps.Defs;
Valery Pykhtin355103f2016-09-23 09:08:07 +000099}
100
Sam Koltona568e3d2016-12-22 12:57:41 +0000101class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
102 VOP_SDWA_Pseudo <OpName, P, pattern> {
103 let AsmMatchConverter = "cvtSdwaVOP2";
104}
105
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000106class VOP2_DPP_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
107 VOP_DPP_Pseudo <OpName, P, pattern> {
108}
109
110
Valery Pykhtin355103f2016-09-23 09:08:07 +0000111class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies {
112 list<dag> ret = !if(P.HasModifiers,
113 [(set P.DstVT:$vdst,
Sam Kolton4685b70a2017-07-18 14:23:26 +0000114 (node (P.Src0VT
115 !if(P.HasOMod,
116 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
117 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))),
Valery Pykhtin355103f2016-09-23 09:08:07 +0000118 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
119 [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]);
120}
121
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000122multiclass VOP2Inst_e32<string opName,
123 VOPProfile P,
124 SDPatternOperator node = null_frag,
125 string revOp = opName,
126 bit GFX9Renamed = 0> {
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000127 let renamedInGFX9 = GFX9Renamed in {
Alexander Timofeev36617f012018-09-21 10:31:22 +0000128 def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>,
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000129 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000130 } // End renamedInGFX9 = GFX9Renamed
131}
Sam Koltona568e3d2016-12-22 12:57:41 +0000132
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000133multiclass VOP2Inst_e64<string opName,
134 VOPProfile P,
135 SDPatternOperator node = null_frag,
136 string revOp = opName,
137 bit GFX9Renamed = 0> {
138 let renamedInGFX9 = GFX9Renamed in {
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000139 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
140 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000141 } // End renamedInGFX9 = GFX9Renamed
Valery Pykhtin355103f2016-09-23 09:08:07 +0000142}
143
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000144multiclass VOP2Inst_sdwa<string opName,
145 VOPProfile P,
146 SDPatternOperator node = null_frag,
147 string revOp = opName,
148 bit GFX9Renamed = 0> {
149 let renamedInGFX9 = GFX9Renamed in {
150 def _sdwa : VOP2_SDWA_Pseudo <opName, P>;
151 } // End renamedInGFX9 = GFX9Renamed
152}
153
154multiclass VOP2Inst<string opName,
155 VOPProfile P,
156 SDPatternOperator node = null_frag,
157 string revOp = opName,
158 bit GFX9Renamed = 0> :
159 VOP2Inst_e32<opName, P, node, revOp, GFX9Renamed>,
160 VOP2Inst_e64<opName, P, node, revOp, GFX9Renamed>,
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000161 VOP2Inst_sdwa<opName, P, node, revOp, GFX9Renamed> {
162 let renamedInGFX9 = GFX9Renamed in {
163 foreach _ = BoolToList<P.HasExtDPP>.ret in
164 def _dpp : VOP2_DPP_Pseudo <opName, P>;
165 }
166}
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000167
Valery Pykhtin355103f2016-09-23 09:08:07 +0000168multiclass VOP2bInst <string opName,
169 VOPProfile P,
170 SDPatternOperator node = null_frag,
171 string revOp = opName,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000172 bit GFX9Renamed = 0,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000173 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000174 let renamedInGFX9 = GFX9Renamed in {
175 let SchedRW = [Write32Bit, WriteSALU] in {
176 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in {
Alexander Timofeev36617f012018-09-21 10:31:22 +0000177 def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000178 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000179
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000180 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
181 let AsmMatchConverter = "cvtSdwaVOP2b";
182 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000183 foreach _ = BoolToList<P.HasExtDPP>.ret in
184 def _dpp : VOP2_DPP_Pseudo <opName, P>;
Sam Koltonf7659d712017-05-23 10:08:55 +0000185 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000186
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000187 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
188 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
189 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000190 }
191}
192
193multiclass VOP2eInst <string opName,
194 VOPProfile P,
195 SDPatternOperator node = null_frag,
196 string revOp = opName,
197 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
198
199 let SchedRW = [Write32Bit] in {
200 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in {
201 def _e32 : VOP2_Pseudo <opName, P>,
202 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000203
204 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
205 let AsmMatchConverter = "cvtSdwaVOP2b";
206 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000207
208 foreach _ = BoolToList<P.HasExtDPP>.ret in
209 def _dpp : VOP2_DPP_Pseudo <opName, P>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000210 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000211
Valery Pykhtin355103f2016-09-23 09:08:07 +0000212 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
213 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
214 }
215}
216
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000217class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000218 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
219 field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000220 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000221
222 // Hack to stop printing _e64
223 let DstRC = RegisterOperand<VGPR_32>;
224 field string Asm32 = " $vdst, $src0, $src1, $imm";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000225}
226
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000227def VOP_MADAK_F16 : VOP_MADAK <f16>;
228def VOP_MADAK_F32 : VOP_MADAK <f32>;
229
230class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000231 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
232 field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000233 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000234
235 // Hack to stop printing _e64
236 let DstRC = RegisterOperand<VGPR_32>;
237 field string Asm32 = " $vdst, $src0, $imm, $src1";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000238}
239
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000240def VOP_MADMK_F16 : VOP_MADMK <f16>;
241def VOP_MADMK_F32 : VOP_MADMK <f32>;
242
Matt Arsenault678e1112017-04-10 17:58:06 +0000243// FIXME: Remove src2_modifiers. It isn't used, so is wasting memory
244// and processing time but it makes it easier to convert to mad.
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000245class VOP_MAC <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000246 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
247 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000248 0, HasModifiers, HasModifiers, HasOMod,
249 Src0Mod, Src1Mod, Src2Mod>.ret;
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000250 let InsDPP = (ins Src0ModDPP:$src0_modifiers, Src0DPP:$src0,
Sam Kolton9772eb32017-01-11 11:46:30 +0000251 Src1ModDPP:$src1_modifiers, Src1DPP:$src1,
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000252 VGPR_32:$src2, // stub argument
Valery Pykhtin355103f2016-09-23 09:08:07 +0000253 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
254 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
Sam Kolton549c89d2017-06-21 08:53:38 +0000255
Sam Kolton9772eb32017-01-11 11:46:30 +0000256 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
257 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000258 VGPR_32:$src2, // stub argument
Sam Kolton549c89d2017-06-21 08:53:38 +0000259 clampmod:$clamp, omod:$omod,
260 dst_sel:$dst_sel, dst_unused:$dst_unused,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000261 src0_sel:$src0_sel, src1_sel:$src1_sel);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000262 let Asm32 = getAsm32<1, 2, vt>.ret;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000263 let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, vt>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000264 let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt>.ret;
Sam Koltonf7659d712017-05-23 10:08:55 +0000265 let AsmSDWA = getAsmSDWA<1, 2, vt>.ret;
266 let AsmSDWA9 = getAsmSDWA9<1, 1, 2, vt>.ret;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000267 let HasSrc2 = 0;
268 let HasSrc2Mods = 0;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000269
Sam Koltona3ec5c12016-10-07 14:46:06 +0000270 let HasExt = 1;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000271 let HasExtDPP = 1;
272 let HasExtSDWA = 1;
273 let HasExtSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000274}
275
Konstantin Zhuravlyov7d424aa2018-09-27 19:24:05 +0000276def VOP_MAC_F16 : VOP_MAC <f16>;
277def VOP_MAC_F32 : VOP_MAC <f32>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000278
Valery Pykhtin355103f2016-09-23 09:08:07 +0000279// Write out to vcc or arbitrary SGPR.
Tim Renoufcfdfba92019-03-18 19:35:44 +0000280def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped], 0, /*EnableClamp=*/1> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000281 let Asm32 = "$vdst, vcc, $src0, $src1";
Tim Renoufcfdfba92019-03-18 19:35:44 +0000282 let Asm64 = "$vdst, $sdst, $src0, $src1$clamp";
Sam Koltone66365e2016-12-27 10:06:42 +0000283 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000284 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000285 let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000286 let Outs32 = (outs DstRC:$vdst);
287 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
288}
289
290// Write out to vcc or arbitrary SGPR and read in from vcc or
291// arbitrary SGPR.
Tim Renoufcfdfba92019-03-18 19:35:44 +0000292def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1], 0, /*EnableClamp=*/1> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000293 // We use VCSrc_b32 to exclude literal constants, even though the
294 // encoding normally allows them since the implicit VCC use means
295 // using one would always violate the constant bus
296 // restriction. SGPRs are still allowed because it should
297 // technically be possible to use VCC again as src0.
298 let Src0RC32 = VCSrc_b32;
299 let Asm32 = "$vdst, vcc, $src0, $src1, vcc";
Tim Renoufcfdfba92019-03-18 19:35:44 +0000300 let Asm64 = "$vdst, $sdst, $src0, $src1, $src2$clamp";
Sam Koltone66365e2016-12-27 10:06:42 +0000301 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000302 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000303 let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000304 let Outs32 = (outs DstRC:$vdst);
305 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
306
307 // Suppress src2 implied by type since the 32-bit encoding uses an
308 // implicit VCC use.
309 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Sam Koltone66365e2016-12-27 10:06:42 +0000310
Sam Koltonf7659d712017-05-23 10:08:55 +0000311 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
312 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000313 clampmod:$clamp,
Sam Kolton549c89d2017-06-21 08:53:38 +0000314 dst_sel:$dst_sel, dst_unused:$dst_unused,
Sam Koltone66365e2016-12-27 10:06:42 +0000315 src0_sel:$src0_sel, src1_sel:$src1_sel);
316
Connor Abbott79f3ade2017-08-07 19:10:56 +0000317 let InsDPP = (ins DstRCDPP:$old,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000318 Src0DPP:$src0,
319 Src1DPP:$src1,
Sam Koltone66365e2016-12-27 10:06:42 +0000320 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
321 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
322 let HasExt = 1;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000323 let HasExtDPP = 1;
324 let HasExtSDWA = 1;
325 let HasExtSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000326}
327
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000328// Read in from vcc or arbitrary SGPR.
329// Enable f32 source modifiers on i32 input type.
330def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1], /*EnableF32SrcMods=*/1> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000331 let Src0RC32 = VCSrc_b32; // See comment in def VOP2b_I32_I1_I32_I32_I1 above.
332 let Asm32 = "$vdst, $src0, $src1, vcc";
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000333 let Asm64 = "$vdst, $src0_modifiers, $src1_modifiers, $src2";
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000334 let AsmSDWA = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
335 let AsmSDWA9 = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
336 let AsmDPP = "$vdst, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
337
Valery Pykhtin355103f2016-09-23 09:08:07 +0000338 let Outs32 = (outs DstRC:$vdst);
339 let Outs64 = (outs DstRC:$vdst);
340
341 // Suppress src2 implied by type since the 32-bit encoding uses an
342 // implicit VCC use.
343 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000344
345 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
346 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
347 clampmod:$clamp,
348 dst_sel:$dst_sel, dst_unused:$dst_unused,
349 src0_sel:$src0_sel, src1_sel:$src1_sel);
350
351 let InsDPP = (ins DstRCDPP:$old,
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000352 Src0ModDPP:$src0_modifiers, Src0DPP:$src0,
353 Src1ModDPP:$src1_modifiers, Src1DPP:$src1,
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000354 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
355 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
356 let HasExt = 1;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000357 let HasExtDPP = 1;
358 let HasExtSDWA = 1;
359 let HasExtSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000360}
361
362def VOP_READLANE : VOPProfile<[i32, i32, i32]> {
363 let Outs32 = (outs SReg_32:$vdst);
364 let Outs64 = Outs32;
Dmitry Preobrazhensky6023d592019-03-04 12:48:32 +0000365 let Ins32 = (ins VRegOrLds_32:$src0, SCSrc_b32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000366 let Ins64 = Ins32;
367 let Asm32 = " $vdst, $src0, $src1";
368 let Asm64 = Asm32;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000369
Sam Koltonca5a30e2017-06-22 12:42:14 +0000370 let HasExt = 0;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000371 let HasExtDPP = 0;
372 let HasExtSDWA = 0;
373 let HasExtSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000374}
375
Tim Renouf2a99fa22018-02-28 19:10:32 +0000376def VOP_WRITELANE : VOPProfile<[i32, i32, i32, i32]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000377 let Outs32 = (outs VGPR_32:$vdst);
378 let Outs64 = Outs32;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000379 let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1, VGPR_32:$vdst_in);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000380 let Ins64 = Ins32;
381 let Asm32 = " $vdst, $src0, $src1";
382 let Asm64 = Asm32;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000383 let HasSrc2 = 0;
384 let HasSrc2Mods = 0;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000385
386 let HasExt = 0;
387 let HasExtDPP = 0;
388 let HasExtSDWA = 0;
389 let HasExtSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000390}
391
392//===----------------------------------------------------------------------===//
393// VOP2 Instructions
394//===----------------------------------------------------------------------===//
395
Valery Pykhtin355103f2016-09-23 09:08:07 +0000396defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000397def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, []>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000398
399let isCommutable = 1 in {
400defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>;
401defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>;
402defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">;
403defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>;
404defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000405defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_i24>;
406defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_i24>;
407defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_u24>;
408defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_u24>;
Matt Arsenault687ec752018-10-22 16:27:27 +0000409defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum_like>;
410defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum_like>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000411defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smin>;
412defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smax>;
413defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umin>;
414defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umax>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000415defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">;
416defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">;
417defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000418defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, and>;
419defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, or>;
420defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, xor>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000421
422let Constraints = "$vdst = $src2", DisableEncoding="$src2",
423 isConvertibleToThreeAddress = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000424defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000425}
426
Alexander Timofeev36617f012018-09-21 10:31:22 +0000427def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, []>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000428
429// No patterns so that the scalar instructions are always selected.
430// The scalar versions will be replaced with vector when needed later.
431
432// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
433// but the VI instructions behave the same as the SI versions.
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000434defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_add_i32", 1>;
435defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>;
436defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>;
437defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_addc_u32", 1>;
438defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>;
439defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000440
441
442let SubtargetPredicate = HasAddNoCarryInsts in {
Tim Renoufcfdfba92019-03-18 19:35:44 +0000443defm V_ADD_U32 : VOP2Inst <"v_add_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_add_u32", 1>;
444defm V_SUB_U32 : VOP2Inst <"v_sub_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_sub_u32", 1>;
445defm V_SUBREV_U32 : VOP2Inst <"v_subrev_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_sub_u32", 1>;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000446}
447
Valery Pykhtin355103f2016-09-23 09:08:07 +0000448} // End isCommutable = 1
449
450// These are special and do not read the exec mask.
451let isConvergent = 1, Uses = []<Register> in {
452def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE,
Alexander Timofeev36617f012018-09-21 10:31:22 +0000453 [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))]>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000454
Tim Renouf2a99fa22018-02-28 19:10:32 +0000455let Constraints = "$vdst = $vdst_in", DisableEncoding="$vdst_in" in {
456def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE,
Alexander Timofeev36617f012018-09-21 10:31:22 +0000457 [(set i32:$vdst, (int_amdgcn_writelane i32:$src0, i32:$src1, i32:$vdst_in))]>;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000458} // End $vdst = $vdst_in, DisableEncoding $vdst_in
Valery Pykhtin355103f2016-09-23 09:08:07 +0000459} // End isConvergent = 1
460
Sam Koltonca5a30e2017-06-22 12:42:14 +0000461defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
462defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
463defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_lo>;
464defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_hi>;
465defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_NO_EXT<VOP_F32_F32_I32>, AMDGPUldexp>;
466defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_NO_EXT<VOP_I32_F32_I32>>; // TODO: set "Uses = dst"
Matt Arsenault709374d2018-08-01 20:13:58 +0000467defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_i16_f32>;
468defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_u16_f32>;
469defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_NO_EXT<VOP_V2F16_F32_F32>, AMDGPUpkrtz_f16_f32>;
470defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_u16_u32>;
471defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_i16_i32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000472
Valery Pykhtin355103f2016-09-23 09:08:07 +0000473
Matt Arsenault90c75932017-10-03 00:06:41 +0000474def : GCNPat<
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000475 (AMDGPUadde i32:$src0, i32:$src1, i1:$src2),
Tim Renoufcfdfba92019-03-18 19:35:44 +0000476 (V_ADDC_U32_e64 $src0, $src1, $src2, 0)
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000477>;
478
Matt Arsenault90c75932017-10-03 00:06:41 +0000479def : GCNPat<
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000480 (AMDGPUsube i32:$src0, i32:$src1, i1:$src2),
Tim Renoufcfdfba92019-03-18 19:35:44 +0000481 (V_SUBB_U32_e64 $src0, $src1, $src2, 0)
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000482>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000483
484// These instructions only exist on SI and CI
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000485let SubtargetPredicate = isSICI, Predicates = [isSICI] in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000486
487defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>;
488defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>;
489
490let isCommutable = 1 in {
491defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000492defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, srl>;
493defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, sra>;
494defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, shl>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000495} // End isCommutable = 1
496
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000497} // End let SubtargetPredicate = SICI, Predicates = [isSICI]
Alexander Timofeev36617f012018-09-21 10:31:22 +0000498
499class DivergentBinOp<SDPatternOperator Op, VOP_Pseudo Inst> :
500 GCNPat<
501 (getDivergentFrag<Op>.ret Inst.Pfl.Src0VT:$src0, Inst.Pfl.Src1VT:$src1),
502 !if(!cast<Commutable_REV>(Inst).IsOrig,
503 (Inst $src0, $src1),
504 (Inst $src1, $src0)
505 )
506 >;
507
Tim Renoufcfdfba92019-03-18 19:35:44 +0000508class DivergentClampingBinOp<SDPatternOperator Op, VOP_Pseudo Inst> :
509 GCNPat<
510 (getDivergentFrag<Op>.ret Inst.Pfl.Src0VT:$src0, Inst.Pfl.Src1VT:$src1),
511 !if(!cast<Commutable_REV>(Inst).IsOrig,
512 (Inst $src0, $src1, 0),
513 (Inst $src1, $src0, 0)
514 )
515 >;
516
Alexander Timofeev36617f012018-09-21 10:31:22 +0000517let AddedComplexity = 1 in {
518 def : DivergentBinOp<srl, V_LSHRREV_B32_e64>;
519 def : DivergentBinOp<sra, V_ASHRREV_I32_e64>;
520 def : DivergentBinOp<shl, V_LSHLREV_B32_e64>;
521}
522
523let SubtargetPredicate = HasAddNoCarryInsts in {
524 def : DivergentBinOp<add, V_ADD_U32_e32>;
525 def : DivergentBinOp<sub, V_SUB_U32_e32>;
526 def : DivergentBinOp<sub, V_SUBREV_U32_e32>;
527}
528
529
530def : DivergentBinOp<add, V_ADD_I32_e32>;
531
Tim Renoufcfdfba92019-03-18 19:35:44 +0000532def : DivergentClampingBinOp<add, V_ADD_I32_e64>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000533def : DivergentBinOp<sub, V_SUB_I32_e32>;
534
535def : DivergentBinOp<sub, V_SUBREV_I32_e32>;
536
537def : DivergentBinOp<srl, V_LSHRREV_B32_e32>;
538def : DivergentBinOp<sra, V_ASHRREV_I32_e32>;
539def : DivergentBinOp<shl, V_LSHLREV_B32_e32>;
540def : DivergentBinOp<adde, V_ADDC_U32_e32>;
541def : DivergentBinOp<sube, V_SUBB_U32_e32>;
542
543class divergent_i64_BinOp <SDPatternOperator Op, Instruction Inst> :
544 GCNPat<
545 (getDivergentFrag<Op>.ret i64:$src0, i64:$src1),
546 (REG_SEQUENCE VReg_64,
547 (Inst
548 (i32 (EXTRACT_SUBREG $src0, sub0)),
549 (i32 (EXTRACT_SUBREG $src1, sub0))
550 ), sub0,
551 (Inst
552 (i32 (EXTRACT_SUBREG $src0, sub1)),
553 (i32 (EXTRACT_SUBREG $src1, sub1))
554 ), sub1
555 )
556 >;
557
558def : divergent_i64_BinOp <and, V_AND_B32_e32>;
559def : divergent_i64_BinOp <or, V_OR_B32_e32>;
560def : divergent_i64_BinOp <xor, V_XOR_B32_e32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000561
Sam Koltonf7659d712017-05-23 10:08:55 +0000562let SubtargetPredicate = Has16BitInsts in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000563
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000564let FPDPRounding = 1 in {
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000565def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">;
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000566defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>;
567} // End FPDPRounding = 1
568
Valery Pykhtin355103f2016-09-23 09:08:07 +0000569defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>;
570defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000571defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000572
573let isCommutable = 1 in {
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000574let FPDPRounding = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000575defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>;
576defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000577defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000578defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000579def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">;
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000580} // End FPDPRounding = 1
Valery Pykhtin355103f2016-09-23 09:08:07 +0000581defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>;
582defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>;
Matt Arsenault6c06a6f2016-12-08 19:52:38 +0000583defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000584defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>;
Matt Arsenault687ec752018-10-22 16:27:27 +0000585defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum_like>;
586defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum_like>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000587defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>;
588defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>;
589defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>;
590defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000591
592let Constraints = "$vdst = $src2", DisableEncoding="$src2",
593 isConvertibleToThreeAddress = 1 in {
594defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>;
595}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000596} // End isCommutable = 1
597
Sam Koltonf7659d712017-05-23 10:08:55 +0000598} // End SubtargetPredicate = Has16BitInsts
Valery Pykhtin355103f2016-09-23 09:08:07 +0000599
Matt Arsenault0084adc2018-04-30 19:08:16 +0000600let SubtargetPredicate = HasDLInsts in {
601
602defm V_XNOR_B32 : VOP2Inst <"v_xnor_b32", VOP_I32_I32_I32>;
603
604let Constraints = "$vdst = $src2",
605 DisableEncoding="$src2",
606 isConvertibleToThreeAddress = 1,
607 isCommutable = 1 in {
608defm V_FMAC_F32 : VOP2Inst <"v_fmac_f32", VOP_MAC_F32>;
609}
610
611} // End SubtargetPredicate = HasDLInsts
612
Tom Stellard115a6152016-11-10 16:02:37 +0000613// Note: 16-bit instructions produce a 0 result in the high 16-bits.
614multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst> {
615
Matt Arsenault90c75932017-10-03 00:06:41 +0000616def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000617 (op i16:$src0, i16:$src1),
618 (inst $src0, $src1)
619>;
620
Matt Arsenault90c75932017-10-03 00:06:41 +0000621def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000622 (i32 (zext (op i16:$src0, i16:$src1))),
623 (inst $src0, $src1)
624>;
625
Matt Arsenault90c75932017-10-03 00:06:41 +0000626def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000627 (i64 (zext (op i16:$src0, i16:$src1))),
628 (REG_SEQUENCE VReg_64,
629 (inst $src0, $src1), sub0,
630 (V_MOV_B32_e32 (i32 0)), sub1)
631>;
632
633}
634
635multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst> {
636
Matt Arsenault90c75932017-10-03 00:06:41 +0000637def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000638 (op i16:$src0, i16:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000639 (inst $src1, $src0)
640>;
641
Matt Arsenault90c75932017-10-03 00:06:41 +0000642def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000643 (i32 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000644 (inst $src1, $src0)
645>;
646
647
Matt Arsenault90c75932017-10-03 00:06:41 +0000648def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000649 (i64 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000650 (REG_SEQUENCE VReg_64,
651 (inst $src1, $src0), sub0,
652 (V_MOV_B32_e32 (i32 0)), sub1)
653>;
654}
655
Matt Arsenault90c75932017-10-03 00:06:41 +0000656class ZExt_i16_i1_Pat <SDNode ext> : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +0000657 (i16 (ext i1:$src)),
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000658 (V_CNDMASK_B32_e64 (i32 0/*src0mod*/), (i32 0/*src0*/),
659 (i32 0/*src1mod*/), (i32 1/*src1*/),
660 $src)
Tom Stellard115a6152016-11-10 16:02:37 +0000661>;
662
Sam Koltonf7659d712017-05-23 10:08:55 +0000663let Predicates = [Has16BitInsts] in {
Tom Stellard115a6152016-11-10 16:02:37 +0000664
Matt Arsenault27c06292016-12-09 06:19:12 +0000665defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>;
666defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>;
667defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>;
668defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>;
669defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>;
670defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>;
671defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000672
Matt Arsenault90c75932017-10-03 00:06:41 +0000673def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000674 (and i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000675 (V_AND_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000676>;
677
Matt Arsenault90c75932017-10-03 00:06:41 +0000678def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000679 (or i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000680 (V_OR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000681>;
682
Matt Arsenault90c75932017-10-03 00:06:41 +0000683def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000684 (xor i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000685 (V_XOR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000686>;
Tom Stellard115a6152016-11-10 16:02:37 +0000687
Matt Arsenault94163282016-12-22 16:36:25 +0000688defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>;
689defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>;
690defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000691
692def : ZExt_i16_i1_Pat<zext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000693def : ZExt_i16_i1_Pat<anyext>;
694
Matt Arsenault90c75932017-10-03 00:06:41 +0000695def : GCNPat <
Tom Stellardd23de362016-11-15 21:25:56 +0000696 (i16 (sext i1:$src)),
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000697 (V_CNDMASK_B32_e64 /*src0mod*/(i32 0), /*src0*/(i32 0),
698 /*src1mod*/(i32 0), /*src1*/(i32 -1), $src)
Tom Stellardd23de362016-11-15 21:25:56 +0000699>;
700
Matt Arsenaultaf635242017-01-30 19:30:24 +0000701// Undo sub x, c -> add x, -c canonicalization since c is more likely
702// an inline immediate than -c.
703// TODO: Also do for 64-bit.
Matt Arsenault90c75932017-10-03 00:06:41 +0000704def : GCNPat<
Matt Arsenaultaf635242017-01-30 19:30:24 +0000705 (add i16:$src0, (i16 NegSubInlineConst16:$src1)),
706 (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1)
707>;
708
Sam Koltonf7659d712017-05-23 10:08:55 +0000709} // End Predicates = [Has16BitInsts]
Tom Stellard115a6152016-11-10 16:02:37 +0000710
Valery Pykhtin355103f2016-09-23 09:08:07 +0000711//===----------------------------------------------------------------------===//
712// SI
713//===----------------------------------------------------------------------===//
714
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000715let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000716
717multiclass VOP2_Real_si <bits<6> op> {
718 def _si :
719 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
720 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
721}
722
723multiclass VOP2_Real_MADK_si <bits<6> op> {
724 def _si : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
725 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
726}
727
728multiclass VOP2_Real_e32_si <bits<6> op> {
729 def _e32_si :
730 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>,
731 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
732}
733
734multiclass VOP2_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
735 def _e64_si :
736 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
737 VOP3e_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
738}
739
740multiclass VOP2be_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
741 def _e64_si :
742 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
743 VOP3be_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
744}
745
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000746} // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI"
Valery Pykhtin355103f2016-09-23 09:08:07 +0000747
748defm V_CNDMASK_B32 : VOP2_Real_e32e64_si <0x0>;
749defm V_ADD_F32 : VOP2_Real_e32e64_si <0x3>;
750defm V_SUB_F32 : VOP2_Real_e32e64_si <0x4>;
751defm V_SUBREV_F32 : VOP2_Real_e32e64_si <0x5>;
752defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_si <0x7>;
753defm V_MUL_F32 : VOP2_Real_e32e64_si <0x8>;
754defm V_MUL_I32_I24 : VOP2_Real_e32e64_si <0x9>;
755defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_si <0xa>;
756defm V_MUL_U32_U24 : VOP2_Real_e32e64_si <0xb>;
757defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_si <0xc>;
758defm V_MIN_F32 : VOP2_Real_e32e64_si <0xf>;
759defm V_MAX_F32 : VOP2_Real_e32e64_si <0x10>;
760defm V_MIN_I32 : VOP2_Real_e32e64_si <0x11>;
761defm V_MAX_I32 : VOP2_Real_e32e64_si <0x12>;
762defm V_MIN_U32 : VOP2_Real_e32e64_si <0x13>;
763defm V_MAX_U32 : VOP2_Real_e32e64_si <0x14>;
764defm V_LSHRREV_B32 : VOP2_Real_e32e64_si <0x16>;
765defm V_ASHRREV_I32 : VOP2_Real_e32e64_si <0x18>;
766defm V_LSHLREV_B32 : VOP2_Real_e32e64_si <0x1a>;
767defm V_AND_B32 : VOP2_Real_e32e64_si <0x1b>;
768defm V_OR_B32 : VOP2_Real_e32e64_si <0x1c>;
769defm V_XOR_B32 : VOP2_Real_e32e64_si <0x1d>;
770defm V_MAC_F32 : VOP2_Real_e32e64_si <0x1f>;
771defm V_MADMK_F32 : VOP2_Real_MADK_si <0x20>;
772defm V_MADAK_F32 : VOP2_Real_MADK_si <0x21>;
773defm V_ADD_I32 : VOP2be_Real_e32e64_si <0x25>;
774defm V_SUB_I32 : VOP2be_Real_e32e64_si <0x26>;
775defm V_SUBREV_I32 : VOP2be_Real_e32e64_si <0x27>;
776defm V_ADDC_U32 : VOP2be_Real_e32e64_si <0x28>;
777defm V_SUBB_U32 : VOP2be_Real_e32e64_si <0x29>;
778defm V_SUBBREV_U32 : VOP2be_Real_e32e64_si <0x2a>;
779
780defm V_READLANE_B32 : VOP2_Real_si <0x01>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000781
Dmitry Preobrazhensky6023d592019-03-04 12:48:32 +0000782let InOperandList = (ins SSrcOrLds_b32:$src0, SCSrc_b32:$src1, VSrc_b32:$vdst_in) in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000783defm V_WRITELANE_B32 : VOP2_Real_si <0x02>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000784}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000785
786defm V_MAC_LEGACY_F32 : VOP2_Real_e32e64_si <0x6>;
787defm V_MIN_LEGACY_F32 : VOP2_Real_e32e64_si <0xd>;
788defm V_MAX_LEGACY_F32 : VOP2_Real_e32e64_si <0xe>;
789defm V_LSHR_B32 : VOP2_Real_e32e64_si <0x15>;
790defm V_ASHR_I32 : VOP2_Real_e32e64_si <0x17>;
791defm V_LSHL_B32 : VOP2_Real_e32e64_si <0x19>;
792
793defm V_BFM_B32 : VOP2_Real_e32e64_si <0x1e>;
794defm V_BCNT_U32_B32 : VOP2_Real_e32e64_si <0x22>;
795defm V_MBCNT_LO_U32_B32 : VOP2_Real_e32e64_si <0x23>;
796defm V_MBCNT_HI_U32_B32 : VOP2_Real_e32e64_si <0x24>;
797defm V_LDEXP_F32 : VOP2_Real_e32e64_si <0x2b>;
798defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e32e64_si <0x2c>;
799defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e32e64_si <0x2d>;
800defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e32e64_si <0x2e>;
801defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e32e64_si <0x2f>;
802defm V_CVT_PK_U16_U32 : VOP2_Real_e32e64_si <0x30>;
803defm V_CVT_PK_I16_I32 : VOP2_Real_e32e64_si <0x31>;
804
805
806//===----------------------------------------------------------------------===//
807// VI
808//===----------------------------------------------------------------------===//
809
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000810class VOP2_DPPe <bits<6> op, VOP2_DPP_Pseudo ps, VOPProfile P = ps.Pfl> :
811 VOP_DPPe <P> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000812 bits<8> vdst;
813 bits<8> src1;
814 let Inst{8-0} = 0xfa; //dpp
815 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
816 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
817 let Inst{30-25} = op;
818 let Inst{31} = 0x0; //encoding
819}
820
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000821let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000822
Valery Pykhtin355103f2016-09-23 09:08:07 +0000823multiclass VOP2_Real_MADK_vi <bits<6> op> {
824 def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
825 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
826}
827
828multiclass VOP2_Real_e32_vi <bits<6> op> {
829 def _e32_vi :
830 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>,
831 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
832}
833
834multiclass VOP2_Real_e64_vi <bits<10> op> {
835 def _e64_vi :
836 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
837 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
838}
839
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000840multiclass VOP2_Real_e64only_vi <bits<10> op> {
841 def _e64_vi :
842 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
843 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
844 // Hack to stop printing _e64
845 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64");
846 let OutOperandList = (outs VGPR_32:$vdst);
847 let AsmString = ps.Mnemonic # " " # ps.AsmOperands;
848 }
849}
850
Valery Pykhtin355103f2016-09-23 09:08:07 +0000851multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> :
852 VOP2_Real_e32_vi<op>,
853 VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>;
854
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000855} // End AssemblerPredicates = [isVI], DecoderNamespace = "VI"
Matt Arsenaultb4493e92017-02-10 02:42:31 +0000856
Sam Koltona568e3d2016-12-22 12:57:41 +0000857multiclass VOP2_SDWA_Real <bits<6> op> {
858 def _sdwa_vi :
859 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
860 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
861}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000862
Sam Koltonf7659d712017-05-23 10:08:55 +0000863multiclass VOP2_SDWA9_Real <bits<6> op> {
864 def _sdwa_gfx9 :
Sam Kolton549c89d2017-06-21 08:53:38 +0000865 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
866 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
Sam Koltonf7659d712017-05-23 10:08:55 +0000867}
868
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000869let AssemblerPredicates = [isVIOnly] in {
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000870
871multiclass VOP2be_Real_e32e64_vi_only <bits<6> op, string OpName, string AsmName> {
872 def _e32_vi :
873 VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.VI>,
874 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> {
875 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32");
876 let AsmString = AsmName # ps.AsmOperands;
877 let DecoderNamespace = "VI";
878 }
879 def _e64_vi :
880 VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.VI>,
881 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> {
882 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64");
883 let AsmString = AsmName # ps.AsmOperands;
884 let DecoderNamespace = "VI";
885 }
886 def _sdwa_vi :
887 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>,
888 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> {
889 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa");
890 let AsmString = AsmName # ps.AsmOperands;
891 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000892 foreach _ = BoolToList<!cast<VOP2_Pseudo>(OpName#"_e32").Pfl.HasExtDPP>.ret in
893 def _dpp_vi :
894 VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(OpName#"_dpp"), SIEncodingFamily.VI>,
895 VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(OpName#"_dpp")> {
896 VOP2_DPP_Pseudo ps = !cast<VOP2_DPP_Pseudo>(OpName#"_dpp");
897 let AsmString = AsmName # ps.AsmOperands;
898 }
Sam Koltone66365e2016-12-27 10:06:42 +0000899}
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000900}
901
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000902let AssemblerPredicates = [isGFX9] in {
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000903
904multiclass VOP2be_Real_e32e64_gfx9 <bits<6> op, string OpName, string AsmName> {
905 def _e32_gfx9 :
906 VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.GFX9>,
907 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> {
908 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32");
909 let AsmString = AsmName # ps.AsmOperands;
910 let DecoderNamespace = "GFX9";
911 }
912 def _e64_gfx9 :
913 VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.GFX9>,
914 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> {
915 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64");
916 let AsmString = AsmName # ps.AsmOperands;
917 let DecoderNamespace = "GFX9";
918 }
919 def _sdwa_gfx9 :
920 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>,
921 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> {
922 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa");
923 let AsmString = AsmName # ps.AsmOperands;
924 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000925 foreach _ = BoolToList<!cast<VOP2_Pseudo>(OpName#"_e32").Pfl.HasExtDPP>.ret in
926 def _dpp_gfx9 :
927 VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(OpName#"_dpp"), SIEncodingFamily.GFX9>,
928 VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(OpName#"_dpp")> {
929 VOP2_DPP_Pseudo ps = !cast<VOP2_DPP_Pseudo>(OpName#"_dpp");
930 let AsmString = AsmName # ps.AsmOperands;
931 let DecoderNamespace = "SDWA9";
932 }
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000933}
934
935multiclass VOP2_Real_e32e64_gfx9 <bits<6> op> {
936 def _e32_gfx9 :
937 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX9>,
938 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>{
939 let DecoderNamespace = "GFX9";
940 }
941 def _e64_gfx9 :
942 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX9>,
943 VOP3e_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
944 let DecoderNamespace = "GFX9";
945 }
946 def _sdwa_gfx9 :
947 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
948 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> {
949 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000950 foreach _ = BoolToList<!cast<VOP2_Pseudo>(NAME#"_e32").Pfl.HasExtDPP>.ret in
951 def _dpp_gfx9 :
952 VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(NAME#"_dpp"), SIEncodingFamily.GFX9>,
953 VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(NAME#"_dpp")> {
954 let DecoderNamespace = "SDWA9";
955 }
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000956}
957
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000958} // AssemblerPredicates = [isGFX9]
Sam Koltone66365e2016-12-27 10:06:42 +0000959
Valery Pykhtin355103f2016-09-23 09:08:07 +0000960multiclass VOP2_Real_e32e64_vi <bits<6> op> :
Sam Koltonf7659d712017-05-23 10:08:55 +0000961 Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> {
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000962
963 foreach _ = BoolToList<!cast<VOP2_Pseudo>(NAME#"_e32").Pfl.HasExtDPP>.ret in
964 def _dpp_vi :
965 VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(NAME#"_dpp"), SIEncodingFamily.VI>,
966 VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(NAME#"_dpp")>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000967}
968
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000969defm V_CNDMASK_B32 : VOP2_Real_e32e64_vi <0x0>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000970defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>;
971defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>;
972defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>;
973defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>;
974defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>;
975defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>;
976defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>;
977defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>;
978defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>;
979defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>;
980defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>;
981defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>;
982defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>;
983defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>;
984defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>;
985defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>;
986defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>;
987defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>;
988defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>;
989defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>;
990defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>;
991defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>;
992defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>;
993defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>;
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000994
995defm V_ADD_U32 : VOP2be_Real_e32e64_vi_only <0x19, "V_ADD_I32", "v_add_u32">;
996defm V_SUB_U32 : VOP2be_Real_e32e64_vi_only <0x1a, "V_SUB_I32", "v_sub_u32">;
997defm V_SUBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1b, "V_SUBREV_I32", "v_subrev_u32">;
998defm V_ADDC_U32 : VOP2be_Real_e32e64_vi_only <0x1c, "V_ADDC_U32", "v_addc_u32">;
999defm V_SUBB_U32 : VOP2be_Real_e32e64_vi_only <0x1d, "V_SUBB_U32", "v_subb_u32">;
1000defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1e, "V_SUBBREV_U32", "v_subbrev_u32">;
1001
1002defm V_ADD_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x19, "V_ADD_I32", "v_add_co_u32">;
1003defm V_SUB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1a, "V_SUB_I32", "v_sub_co_u32">;
1004defm V_SUBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1b, "V_SUBREV_I32", "v_subrev_co_u32">;
1005defm V_ADDC_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1c, "V_ADDC_U32", "v_addc_co_u32">;
1006defm V_SUBB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1d, "V_SUBB_U32", "v_subb_co_u32">;
1007defm V_SUBBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1e, "V_SUBBREV_U32", "v_subbrev_co_u32">;
1008
1009defm V_ADD_U32 : VOP2_Real_e32e64_gfx9 <0x34>;
1010defm V_SUB_U32 : VOP2_Real_e32e64_gfx9 <0x35>;
1011defm V_SUBREV_U32 : VOP2_Real_e32e64_gfx9 <0x36>;
Valery Pykhtin355103f2016-09-23 09:08:07 +00001012
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +00001013defm V_BFM_B32 : VOP2_Real_e64only_vi <0x293>;
1014defm V_BCNT_U32_B32 : VOP2_Real_e64only_vi <0x28b>;
1015defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64only_vi <0x28c>;
1016defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64only_vi <0x28d>;
1017defm V_LDEXP_F32 : VOP2_Real_e64only_vi <0x288>;
1018defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>;
1019defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>;
1020defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>;
1021defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64only_vi <0x296>;
1022defm V_CVT_PK_U16_U32 : VOP2_Real_e64only_vi <0x297>;
1023defm V_CVT_PK_I16_I32 : VOP2_Real_e64only_vi <0x298>;
Valery Pykhtin355103f2016-09-23 09:08:07 +00001024
1025defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>;
1026defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>;
1027defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>;
1028defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>;
1029defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>;
1030defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>;
1031defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>;
1032defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>;
1033defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>;
1034defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>;
1035defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>;
1036defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>;
1037defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>;
Matt Arsenault55e7d652016-12-16 17:40:11 +00001038defm V_ASHRREV_I16 : VOP2_Real_e32e64_vi <0x2c>;
Valery Pykhtin355103f2016-09-23 09:08:07 +00001039defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>;
1040defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>;
1041defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>;
1042defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>;
1043defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>;
1044defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>;
1045defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>;
1046
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +00001047let SubtargetPredicate = isVI in {
Valery Pykhtin355103f2016-09-23 09:08:07 +00001048
1049// Aliases to simplify matching of floating-point instructions that
1050// are VOP2 on SI and VOP3 on VI.
Sam Kolton4685b70a2017-07-18 14:23:26 +00001051class SI2_VI3Alias <string name, VOP3_Real inst> : InstAlias <
Valery Pykhtin355103f2016-09-23 09:08:07 +00001052 name#" $dst, $src0, $src1",
Sam Kolton4685b70a2017-07-18 14:23:26 +00001053 !if(inst.Pfl.HasOMod,
1054 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0),
1055 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0))
Valery Pykhtin355103f2016-09-23 09:08:07 +00001056>, PredicateControl {
1057 let UseInstAsmMatchConverter = 0;
1058 let AsmVariantName = AMDGPUAsmVariants.VOP3;
1059}
1060
1061def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>;
1062def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>;
1063def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>;
1064def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>;
1065def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>;
1066
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +00001067} // End SubtargetPredicate = isVI
Matt Arsenault0084adc2018-04-30 19:08:16 +00001068
1069let SubtargetPredicate = HasDLInsts in {
1070
1071defm V_FMAC_F32 : VOP2_Real_e32e64_vi <0x3b>;
1072defm V_XNOR_B32 : VOP2_Real_e32e64_vi <0x3d>;
1073
1074} // End SubtargetPredicate = HasDLInsts