| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1 | //===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===// | 
|  | 2 | // | 
| Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. | 
|  | 4 | // See https://llvm.org/LICENSE.txt for license information. | 
|  | 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 6 | // | 
|  | 7 | //===----------------------------------------------------------------------===// | 
|  | 8 |  | 
|  | 9 | //===----------------------------------------------------------------------===// | 
|  | 10 | // VOP2 Classes | 
|  | 11 | //===----------------------------------------------------------------------===// | 
|  | 12 |  | 
|  | 13 | class VOP2e <bits<6> op, VOPProfile P> : Enc32 { | 
|  | 14 | bits<8> vdst; | 
|  | 15 | bits<9> src0; | 
|  | 16 | bits<8> src1; | 
|  | 17 |  | 
|  | 18 | let Inst{8-0}   = !if(P.HasSrc0, src0, 0); | 
|  | 19 | let Inst{16-9}  = !if(P.HasSrc1, src1, 0); | 
|  | 20 | let Inst{24-17} = !if(P.EmitDst, vdst, 0); | 
|  | 21 | let Inst{30-25} = op; | 
|  | 22 | let Inst{31}    = 0x0; //encoding | 
|  | 23 | } | 
|  | 24 |  | 
|  | 25 | class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 { | 
|  | 26 | bits<8>  vdst; | 
|  | 27 | bits<9>  src0; | 
|  | 28 | bits<8>  src1; | 
|  | 29 | bits<32> imm; | 
|  | 30 |  | 
|  | 31 | let Inst{8-0}   = !if(P.HasSrc0, src0, 0); | 
|  | 32 | let Inst{16-9}  = !if(P.HasSrc1, src1, 0); | 
|  | 33 | let Inst{24-17} = !if(P.EmitDst, vdst, 0); | 
|  | 34 | let Inst{30-25} = op; | 
|  | 35 | let Inst{31}    = 0x0; // encoding | 
|  | 36 | let Inst{63-32} = imm; | 
|  | 37 | } | 
|  | 38 |  | 
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 39 | class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> { | 
|  | 40 | bits<8> vdst; | 
|  | 41 | bits<8> src1; | 
| Matt Arsenault | b4493e9 | 2017-02-10 02:42:31 +0000 | [diff] [blame] | 42 |  | 
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 43 | let Inst{8-0}   = 0xf9; // sdwa | 
|  | 44 | let Inst{16-9}  = !if(P.HasSrc1, src1{7-0}, 0); | 
|  | 45 | let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0); | 
|  | 46 | let Inst{30-25} = op; | 
|  | 47 | let Inst{31}    = 0x0; // encoding | 
|  | 48 | } | 
|  | 49 |  | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 50 | class VOP2_SDWA9Ae <bits<6> op, VOPProfile P> : VOP_SDWA9Ae <P> { | 
|  | 51 | bits<8> vdst; | 
|  | 52 | bits<9> src1; | 
|  | 53 |  | 
|  | 54 | let Inst{8-0}   = 0xf9; // sdwa | 
|  | 55 | let Inst{16-9}  = !if(P.HasSrc1, src1{7-0}, 0); | 
|  | 56 | let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0); | 
|  | 57 | let Inst{30-25} = op; | 
|  | 58 | let Inst{31}    = 0x0; // encoding | 
|  | 59 | let Inst{63}    = !if(P.HasSrc1, src1{8}, 0); // src1_sgpr | 
|  | 60 | } | 
|  | 61 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 62 | class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> : | 
| Nicolai Haehnle | 4f850ea | 2018-03-26 13:56:53 +0000 | [diff] [blame] | 63 | VOP_Pseudo <opName, suffix, P, P.Outs32, P.Ins32, "", pattern> { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 64 |  | 
| Nicolai Haehnle | 4f850ea | 2018-03-26 13:56:53 +0000 | [diff] [blame] | 65 | let AsmOperands = P.Asm32; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 66 |  | 
|  | 67 | let Size = 4; | 
|  | 68 | let mayLoad = 0; | 
|  | 69 | let mayStore = 0; | 
|  | 70 | let hasSideEffects = 0; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 71 |  | 
|  | 72 | let VOP2 = 1; | 
|  | 73 | let VALU = 1; | 
|  | 74 | let Uses = [EXEC]; | 
|  | 75 |  | 
|  | 76 | let AsmVariantName = AMDGPUAsmVariants.Default; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 77 | } | 
|  | 78 |  | 
|  | 79 | class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> : | 
|  | 80 | InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>, | 
|  | 81 | SIMCInstr <ps.PseudoInstr, EncodingFamily> { | 
|  | 82 |  | 
|  | 83 | let isPseudo = 0; | 
|  | 84 | let isCodeGenOnly = 0; | 
|  | 85 |  | 
| Sam Kolton | a6792a3 | 2016-12-22 11:30:48 +0000 | [diff] [blame] | 86 | let Constraints     = ps.Constraints; | 
|  | 87 | let DisableEncoding = ps.DisableEncoding; | 
|  | 88 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 89 | // copy relevant pseudo op flags | 
|  | 90 | let SubtargetPredicate = ps.SubtargetPredicate; | 
|  | 91 | let AsmMatchConverter  = ps.AsmMatchConverter; | 
|  | 92 | let AsmVariantName     = ps.AsmVariantName; | 
|  | 93 | let Constraints        = ps.Constraints; | 
|  | 94 | let DisableEncoding    = ps.DisableEncoding; | 
|  | 95 | let TSFlags            = ps.TSFlags; | 
| Dmitry Preobrazhensky | 03880f8 | 2017-03-03 14:31:06 +0000 | [diff] [blame] | 96 | let UseNamedOperandTable = ps.UseNamedOperandTable; | 
|  | 97 | let Uses                 = ps.Uses; | 
| Stanislav Mekhanoshin | f630047 | 2018-01-15 17:55:35 +0000 | [diff] [blame] | 98 | let Defs                 = ps.Defs; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 99 | } | 
|  | 100 |  | 
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 101 | class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> : | 
|  | 102 | VOP_SDWA_Pseudo <OpName, P, pattern> { | 
|  | 103 | let AsmMatchConverter = "cvtSdwaVOP2"; | 
|  | 104 | } | 
|  | 105 |  | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 106 | class VOP2_DPP_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> : | 
|  | 107 | VOP_DPP_Pseudo <OpName, P, pattern> { | 
|  | 108 | } | 
|  | 109 |  | 
|  | 110 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 111 | class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies { | 
|  | 112 | list<dag> ret = !if(P.HasModifiers, | 
|  | 113 | [(set P.DstVT:$vdst, | 
| Sam Kolton | 4685b70a | 2017-07-18 14:23:26 +0000 | [diff] [blame] | 114 | (node (P.Src0VT | 
|  | 115 | !if(P.HasOMod, | 
|  | 116 | (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod), | 
|  | 117 | (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))), | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 118 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], | 
|  | 119 | [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]); | 
|  | 120 | } | 
|  | 121 |  | 
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 122 | multiclass VOP2Inst_e32<string opName, | 
|  | 123 | VOPProfile P, | 
|  | 124 | SDPatternOperator node = null_frag, | 
|  | 125 | string revOp = opName, | 
|  | 126 | bit GFX9Renamed = 0> { | 
| Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 127 | let renamedInGFX9 = GFX9Renamed in { | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 128 | def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>, | 
| Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 129 | Commutable_REV<revOp#"_e32", !eq(revOp, opName)>; | 
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 130 | } // End renamedInGFX9 = GFX9Renamed | 
|  | 131 | } | 
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 132 |  | 
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 133 | multiclass VOP2Inst_e64<string opName, | 
|  | 134 | VOPProfile P, | 
|  | 135 | SDPatternOperator node = null_frag, | 
|  | 136 | string revOp = opName, | 
|  | 137 | bit GFX9Renamed = 0> { | 
|  | 138 | let renamedInGFX9 = GFX9Renamed in { | 
| Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 139 | def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>, | 
|  | 140 | Commutable_REV<revOp#"_e64", !eq(revOp, opName)>; | 
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 141 | } // End renamedInGFX9 = GFX9Renamed | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 142 | } | 
|  | 143 |  | 
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 144 | multiclass VOP2Inst_sdwa<string opName, | 
|  | 145 | VOPProfile P, | 
|  | 146 | SDPatternOperator node = null_frag, | 
|  | 147 | string revOp = opName, | 
|  | 148 | bit GFX9Renamed = 0> { | 
|  | 149 | let renamedInGFX9 = GFX9Renamed in { | 
|  | 150 | def _sdwa : VOP2_SDWA_Pseudo <opName, P>; | 
|  | 151 | } // End renamedInGFX9 = GFX9Renamed | 
|  | 152 | } | 
|  | 153 |  | 
|  | 154 | multiclass VOP2Inst<string opName, | 
|  | 155 | VOPProfile P, | 
|  | 156 | SDPatternOperator node = null_frag, | 
|  | 157 | string revOp = opName, | 
|  | 158 | bit GFX9Renamed = 0> : | 
|  | 159 | VOP2Inst_e32<opName, P, node, revOp, GFX9Renamed>, | 
|  | 160 | VOP2Inst_e64<opName, P, node, revOp, GFX9Renamed>, | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 161 | VOP2Inst_sdwa<opName, P, node, revOp, GFX9Renamed> { | 
|  | 162 | let renamedInGFX9 = GFX9Renamed in { | 
|  | 163 | foreach _ = BoolToList<P.HasExtDPP>.ret in | 
|  | 164 | def _dpp  : VOP2_DPP_Pseudo <opName, P>; | 
|  | 165 | } | 
|  | 166 | } | 
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 167 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 168 | multiclass VOP2bInst <string opName, | 
|  | 169 | VOPProfile P, | 
|  | 170 | SDPatternOperator node = null_frag, | 
|  | 171 | string revOp = opName, | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 172 | bit GFX9Renamed = 0, | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 173 | bit useSGPRInput = !eq(P.NumSrcArgs, 3)> { | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 174 | let renamedInGFX9 = GFX9Renamed in { | 
|  | 175 | let SchedRW = [Write32Bit, WriteSALU] in { | 
|  | 176 | let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in { | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 177 | def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>, | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 178 | Commutable_REV<revOp#"_e32", !eq(revOp, opName)>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 179 |  | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 180 | def _sdwa  : VOP2_SDWA_Pseudo <opName, P> { | 
|  | 181 | let AsmMatchConverter = "cvtSdwaVOP2b"; | 
|  | 182 | } | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 183 | foreach _ = BoolToList<P.HasExtDPP>.ret in | 
|  | 184 | def _dpp  : VOP2_DPP_Pseudo <opName, P>; | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 185 | } | 
| Sam Kolton | 07dbde2 | 2017-01-20 10:01:25 +0000 | [diff] [blame] | 186 |  | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 187 | def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>, | 
|  | 188 | Commutable_REV<revOp#"_e64", !eq(revOp, opName)>; | 
|  | 189 | } | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 190 | } | 
|  | 191 | } | 
|  | 192 |  | 
|  | 193 | multiclass VOP2eInst <string opName, | 
|  | 194 | VOPProfile P, | 
|  | 195 | SDPatternOperator node = null_frag, | 
|  | 196 | string revOp = opName, | 
|  | 197 | bit useSGPRInput = !eq(P.NumSrcArgs, 3)> { | 
|  | 198 |  | 
|  | 199 | let SchedRW = [Write32Bit] in { | 
|  | 200 | let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in { | 
|  | 201 | def _e32 : VOP2_Pseudo <opName, P>, | 
|  | 202 | Commutable_REV<revOp#"_e32", !eq(revOp, opName)>; | 
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 203 |  | 
|  | 204 | def _sdwa : VOP2_SDWA_Pseudo <opName, P> { | 
|  | 205 | let AsmMatchConverter = "cvtSdwaVOP2b"; | 
|  | 206 | } | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 207 |  | 
|  | 208 | foreach _ = BoolToList<P.HasExtDPP>.ret in | 
|  | 209 | def _dpp  : VOP2_DPP_Pseudo <opName, P>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 210 | } | 
| Sam Kolton | 07dbde2 | 2017-01-20 10:01:25 +0000 | [diff] [blame] | 211 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 212 | def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>, | 
|  | 213 | Commutable_REV<revOp#"_e64", !eq(revOp, opName)>; | 
|  | 214 | } | 
|  | 215 | } | 
|  | 216 |  | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 217 | class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> { | 
| Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 218 | field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm); | 
|  | 219 | field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm); | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 220 | field bit HasExt = 0; | 
| Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 221 |  | 
|  | 222 | // Hack to stop printing _e64 | 
|  | 223 | let DstRC = RegisterOperand<VGPR_32>; | 
|  | 224 | field string Asm32 = " $vdst, $src0, $src1, $imm"; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 225 | } | 
|  | 226 |  | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 227 | def VOP_MADAK_F16 : VOP_MADAK <f16>; | 
|  | 228 | def VOP_MADAK_F32 : VOP_MADAK <f32>; | 
|  | 229 |  | 
|  | 230 | class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> { | 
| Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 231 | field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm); | 
|  | 232 | field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1); | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 233 | field bit HasExt = 0; | 
| Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 234 |  | 
|  | 235 | // Hack to stop printing _e64 | 
|  | 236 | let DstRC = RegisterOperand<VGPR_32>; | 
|  | 237 | field string Asm32 = " $vdst, $src0, $imm, $src1"; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 238 | } | 
|  | 239 |  | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 240 | def VOP_MADMK_F16 : VOP_MADMK <f16>; | 
|  | 241 | def VOP_MADMK_F32 : VOP_MADMK <f32>; | 
|  | 242 |  | 
| Matt Arsenault | 678e111 | 2017-04-10 17:58:06 +0000 | [diff] [blame] | 243 | // FIXME: Remove src2_modifiers. It isn't used, so is wasting memory | 
|  | 244 | // and processing time but it makes it easier to convert to mad. | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 245 | class VOP_MAC <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 246 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2); | 
|  | 247 | let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3, | 
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 248 | 0, HasModifiers, HasModifiers, HasOMod, | 
|  | 249 | Src0Mod, Src1Mod, Src2Mod>.ret; | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 250 | let InsDPP = (ins Src0ModDPP:$src0_modifiers, Src0DPP:$src0, | 
| Sam Kolton | 9772eb3 | 2017-01-11 11:46:30 +0000 | [diff] [blame] | 251 | Src1ModDPP:$src1_modifiers, Src1DPP:$src1, | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 252 | VGPR_32:$src2, // stub argument | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 253 | dpp_ctrl:$dpp_ctrl, row_mask:$row_mask, | 
|  | 254 | bank_mask:$bank_mask, bound_ctrl:$bound_ctrl); | 
| Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 255 |  | 
| Sam Kolton | 9772eb3 | 2017-01-11 11:46:30 +0000 | [diff] [blame] | 256 | let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0, | 
|  | 257 | Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1, | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 258 | VGPR_32:$src2, // stub argument | 
| Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 259 | clampmod:$clamp, omod:$omod, | 
|  | 260 | dst_sel:$dst_sel, dst_unused:$dst_unused, | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 261 | src0_sel:$src0_sel, src1_sel:$src1_sel); | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 262 | let Asm32 = getAsm32<1, 2, vt>.ret; | 
| Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 263 | let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, vt>.ret; | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 264 | let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt>.ret; | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 265 | let AsmSDWA = getAsmSDWA<1, 2, vt>.ret; | 
|  | 266 | let AsmSDWA9 = getAsmSDWA9<1, 1, 2, vt>.ret; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 267 | let HasSrc2 = 0; | 
|  | 268 | let HasSrc2Mods = 0; | 
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 269 |  | 
| Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 270 | let HasExt = 1; | 
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 271 | let HasExtDPP = 1; | 
|  | 272 | let HasExtSDWA = 1; | 
|  | 273 | let HasExtSDWA9 = 0; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 274 | } | 
|  | 275 |  | 
| Konstantin Zhuravlyov | 7d424aa | 2018-09-27 19:24:05 +0000 | [diff] [blame] | 276 | def VOP_MAC_F16 : VOP_MAC <f16>; | 
|  | 277 | def VOP_MAC_F32 : VOP_MAC <f32>; | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 278 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 279 | // Write out to vcc or arbitrary SGPR. | 
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame^] | 280 | def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped], 0, /*EnableClamp=*/1> { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 281 | let Asm32 = "$vdst, vcc, $src0, $src1"; | 
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame^] | 282 | let Asm64 = "$vdst, $sdst, $src0, $src1$clamp"; | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 283 | let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel"; | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 284 | let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel"; | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 285 | let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl"; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 286 | let Outs32 = (outs DstRC:$vdst); | 
|  | 287 | let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst); | 
|  | 288 | } | 
|  | 289 |  | 
|  | 290 | // Write out to vcc or arbitrary SGPR and read in from vcc or | 
|  | 291 | // arbitrary SGPR. | 
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame^] | 292 | def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1], 0, /*EnableClamp=*/1> { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 293 | // We use VCSrc_b32 to exclude literal constants, even though the | 
|  | 294 | // encoding normally allows them since the implicit VCC use means | 
|  | 295 | // using one would always violate the constant bus | 
|  | 296 | // restriction. SGPRs are still allowed because it should | 
|  | 297 | // technically be possible to use VCC again as src0. | 
|  | 298 | let Src0RC32 = VCSrc_b32; | 
|  | 299 | let Asm32 = "$vdst, vcc, $src0, $src1, vcc"; | 
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame^] | 300 | let Asm64 = "$vdst, $sdst, $src0, $src1, $src2$clamp"; | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 301 | let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 302 | let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 303 | let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl"; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 304 | let Outs32 = (outs DstRC:$vdst); | 
|  | 305 | let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst); | 
|  | 306 |  | 
|  | 307 | // Suppress src2 implied by type since the 32-bit encoding uses an | 
|  | 308 | // implicit VCC use. | 
|  | 309 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1); | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 310 |  | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 311 | let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0, | 
|  | 312 | Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1, | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 313 | clampmod:$clamp, | 
| Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 314 | dst_sel:$dst_sel, dst_unused:$dst_unused, | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 315 | src0_sel:$src0_sel, src1_sel:$src1_sel); | 
|  | 316 |  | 
| Connor Abbott | 79f3ade | 2017-08-07 19:10:56 +0000 | [diff] [blame] | 317 | let InsDPP = (ins DstRCDPP:$old, | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 318 | Src0DPP:$src0, | 
|  | 319 | Src1DPP:$src1, | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 320 | dpp_ctrl:$dpp_ctrl, row_mask:$row_mask, | 
|  | 321 | bank_mask:$bank_mask, bound_ctrl:$bound_ctrl); | 
|  | 322 | let HasExt = 1; | 
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 323 | let HasExtDPP = 1; | 
|  | 324 | let HasExtSDWA = 1; | 
|  | 325 | let HasExtSDWA9 = 1; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 326 | } | 
|  | 327 |  | 
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 328 | // Read in from vcc or arbitrary SGPR. | 
|  | 329 | // Enable f32 source modifiers on i32 input type. | 
|  | 330 | def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1], /*EnableF32SrcMods=*/1> { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 331 | let Src0RC32 = VCSrc_b32; // See comment in def VOP2b_I32_I1_I32_I32_I1 above. | 
|  | 332 | let Asm32 = "$vdst, $src0, $src1, vcc"; | 
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 333 | let Asm64 = "$vdst, $src0_modifiers, $src1_modifiers, $src2"; | 
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 334 | let AsmSDWA = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; | 
|  | 335 | let AsmSDWA9 = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; | 
|  | 336 | let AsmDPP = "$vdst, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl"; | 
|  | 337 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 338 | let Outs32 = (outs DstRC:$vdst); | 
|  | 339 | let Outs64 = (outs DstRC:$vdst); | 
|  | 340 |  | 
|  | 341 | // Suppress src2 implied by type since the 32-bit encoding uses an | 
|  | 342 | // implicit VCC use. | 
|  | 343 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1); | 
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 344 |  | 
|  | 345 | let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0, | 
|  | 346 | Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1, | 
|  | 347 | clampmod:$clamp, | 
|  | 348 | dst_sel:$dst_sel, dst_unused:$dst_unused, | 
|  | 349 | src0_sel:$src0_sel, src1_sel:$src1_sel); | 
|  | 350 |  | 
|  | 351 | let InsDPP = (ins DstRCDPP:$old, | 
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 352 | Src0ModDPP:$src0_modifiers, Src0DPP:$src0, | 
|  | 353 | Src1ModDPP:$src1_modifiers, Src1DPP:$src1, | 
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 354 | dpp_ctrl:$dpp_ctrl, row_mask:$row_mask, | 
|  | 355 | bank_mask:$bank_mask, bound_ctrl:$bound_ctrl); | 
|  | 356 | let HasExt = 1; | 
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 357 | let HasExtDPP = 1; | 
|  | 358 | let HasExtSDWA = 1; | 
|  | 359 | let HasExtSDWA9 = 1; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 360 | } | 
|  | 361 |  | 
|  | 362 | def VOP_READLANE : VOPProfile<[i32, i32, i32]> { | 
|  | 363 | let Outs32 = (outs SReg_32:$vdst); | 
|  | 364 | let Outs64 = Outs32; | 
| Dmitry Preobrazhensky | 6023d59 | 2019-03-04 12:48:32 +0000 | [diff] [blame] | 365 | let Ins32 = (ins VRegOrLds_32:$src0, SCSrc_b32:$src1); | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 366 | let Ins64 = Ins32; | 
|  | 367 | let Asm32 = " $vdst, $src0, $src1"; | 
|  | 368 | let Asm64 = Asm32; | 
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 369 |  | 
| Sam Kolton | ca5a30e | 2017-06-22 12:42:14 +0000 | [diff] [blame] | 370 | let HasExt = 0; | 
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 371 | let HasExtDPP = 0; | 
|  | 372 | let HasExtSDWA = 0; | 
|  | 373 | let HasExtSDWA9 = 0; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 374 | } | 
|  | 375 |  | 
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 376 | def VOP_WRITELANE : VOPProfile<[i32, i32, i32, i32]> { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 377 | let Outs32 = (outs VGPR_32:$vdst); | 
|  | 378 | let Outs64 = Outs32; | 
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 379 | let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1, VGPR_32:$vdst_in); | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 380 | let Ins64 = Ins32; | 
|  | 381 | let Asm32 = " $vdst, $src0, $src1"; | 
|  | 382 | let Asm64 = Asm32; | 
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 383 | let HasSrc2 = 0; | 
|  | 384 | let HasSrc2Mods = 0; | 
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 385 |  | 
|  | 386 | let HasExt = 0; | 
|  | 387 | let HasExtDPP = 0; | 
|  | 388 | let HasExtSDWA = 0; | 
|  | 389 | let HasExtSDWA9 = 0; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 390 | } | 
|  | 391 |  | 
|  | 392 | //===----------------------------------------------------------------------===// | 
|  | 393 | // VOP2 Instructions | 
|  | 394 | //===----------------------------------------------------------------------===// | 
|  | 395 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 396 | defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>; | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 397 | def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, []>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 398 |  | 
|  | 399 | let isCommutable = 1 in { | 
|  | 400 | defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>; | 
|  | 401 | defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>; | 
|  | 402 | defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">; | 
|  | 403 | defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>; | 
|  | 404 | defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>; | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 405 | defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_i24>; | 
|  | 406 | defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_i24>; | 
|  | 407 | defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_u24>; | 
|  | 408 | defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_u24>; | 
| Matt Arsenault | 687ec75 | 2018-10-22 16:27:27 +0000 | [diff] [blame] | 409 | defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum_like>; | 
|  | 410 | defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum_like>; | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 411 | defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smin>; | 
|  | 412 | defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smax>; | 
|  | 413 | defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umin>; | 
|  | 414 | defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umax>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 415 | defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">; | 
|  | 416 | defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">; | 
|  | 417 | defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">; | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 418 | defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, and>; | 
|  | 419 | defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, or>; | 
|  | 420 | defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, xor>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 421 |  | 
|  | 422 | let Constraints = "$vdst = $src2", DisableEncoding="$src2", | 
|  | 423 | isConvertibleToThreeAddress = 1 in { | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 424 | defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 425 | } | 
|  | 426 |  | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 427 | def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, []>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 428 |  | 
|  | 429 | // No patterns so that the scalar instructions are always selected. | 
|  | 430 | // The scalar versions will be replaced with vector when needed later. | 
|  | 431 |  | 
|  | 432 | // V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI, | 
|  | 433 | // but the VI instructions behave the same as the SI versions. | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 434 | defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_add_i32", 1>; | 
|  | 435 | defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>; | 
|  | 436 | defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>; | 
|  | 437 | defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_addc_u32", 1>; | 
|  | 438 | defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>; | 
|  | 439 | defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>; | 
| Matt Arsenault | c37fe66 | 2017-07-20 17:42:47 +0000 | [diff] [blame] | 440 |  | 
|  | 441 |  | 
|  | 442 | let SubtargetPredicate = HasAddNoCarryInsts in { | 
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame^] | 443 | defm V_ADD_U32 : VOP2Inst <"v_add_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_add_u32", 1>; | 
|  | 444 | defm V_SUB_U32 : VOP2Inst <"v_sub_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_sub_u32", 1>; | 
|  | 445 | defm V_SUBREV_U32 : VOP2Inst <"v_subrev_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_sub_u32", 1>; | 
| Matt Arsenault | c37fe66 | 2017-07-20 17:42:47 +0000 | [diff] [blame] | 446 | } | 
|  | 447 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 448 | } // End isCommutable = 1 | 
|  | 449 |  | 
|  | 450 | // These are special and do not read the exec mask. | 
|  | 451 | let isConvergent = 1, Uses = []<Register> in { | 
|  | 452 | def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE, | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 453 | [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))]>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 454 |  | 
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 455 | let Constraints = "$vdst = $vdst_in", DisableEncoding="$vdst_in" in { | 
|  | 456 | def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE, | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 457 | [(set i32:$vdst, (int_amdgcn_writelane i32:$src0, i32:$src1, i32:$vdst_in))]>; | 
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 458 | } // End $vdst = $vdst_in, DisableEncoding $vdst_in | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 459 | } // End isConvergent = 1 | 
|  | 460 |  | 
| Sam Kolton | ca5a30e | 2017-06-22 12:42:14 +0000 | [diff] [blame] | 461 | defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_NO_EXT<VOP_I32_I32_I32>>; | 
|  | 462 | defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>>; | 
|  | 463 | defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_lo>; | 
|  | 464 | defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_hi>; | 
|  | 465 | defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_NO_EXT<VOP_F32_F32_I32>, AMDGPUldexp>; | 
|  | 466 | defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_NO_EXT<VOP_I32_F32_I32>>; // TODO: set "Uses = dst" | 
| Matt Arsenault | 709374d | 2018-08-01 20:13:58 +0000 | [diff] [blame] | 467 | defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_i16_f32>; | 
|  | 468 | defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_u16_f32>; | 
|  | 469 | defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_NO_EXT<VOP_V2F16_F32_F32>, AMDGPUpkrtz_f16_f32>; | 
|  | 470 | defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_u16_u32>; | 
|  | 471 | defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_i16_i32>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 472 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 473 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 474 | def : GCNPat< | 
| Stanislav Mekhanoshin | e3eb42c | 2017-06-21 22:05:06 +0000 | [diff] [blame] | 475 | (AMDGPUadde i32:$src0, i32:$src1, i1:$src2), | 
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame^] | 476 | (V_ADDC_U32_e64 $src0, $src1, $src2, 0) | 
| Stanislav Mekhanoshin | e3eb42c | 2017-06-21 22:05:06 +0000 | [diff] [blame] | 477 | >; | 
|  | 478 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 479 | def : GCNPat< | 
| Stanislav Mekhanoshin | e3eb42c | 2017-06-21 22:05:06 +0000 | [diff] [blame] | 480 | (AMDGPUsube i32:$src0, i32:$src1, i1:$src2), | 
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame^] | 481 | (V_SUBB_U32_e64 $src0, $src1, $src2, 0) | 
| Stanislav Mekhanoshin | e3eb42c | 2017-06-21 22:05:06 +0000 | [diff] [blame] | 482 | >; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 483 |  | 
|  | 484 | // These instructions only exist on SI and CI | 
| Konstantin Zhuravlyov | 9a278bf | 2019-02-22 23:21:06 +0000 | [diff] [blame] | 485 | let SubtargetPredicate = isSICI, Predicates = [isSICI] in { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 486 |  | 
|  | 487 | defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>; | 
|  | 488 | defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>; | 
|  | 489 |  | 
|  | 490 | let isCommutable = 1 in { | 
|  | 491 | defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>; | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 492 | defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, srl>; | 
|  | 493 | defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, sra>; | 
|  | 494 | defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, shl>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 495 | } // End isCommutable = 1 | 
|  | 496 |  | 
| Konstantin Zhuravlyov | 9a278bf | 2019-02-22 23:21:06 +0000 | [diff] [blame] | 497 | } // End let SubtargetPredicate = SICI, Predicates = [isSICI] | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 498 |  | 
|  | 499 | class DivergentBinOp<SDPatternOperator Op, VOP_Pseudo Inst> : | 
|  | 500 | GCNPat< | 
|  | 501 | (getDivergentFrag<Op>.ret Inst.Pfl.Src0VT:$src0, Inst.Pfl.Src1VT:$src1), | 
|  | 502 | !if(!cast<Commutable_REV>(Inst).IsOrig, | 
|  | 503 | (Inst $src0, $src1), | 
|  | 504 | (Inst $src1, $src0) | 
|  | 505 | ) | 
|  | 506 | >; | 
|  | 507 |  | 
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame^] | 508 | class DivergentClampingBinOp<SDPatternOperator Op, VOP_Pseudo Inst> : | 
|  | 509 | GCNPat< | 
|  | 510 | (getDivergentFrag<Op>.ret Inst.Pfl.Src0VT:$src0, Inst.Pfl.Src1VT:$src1), | 
|  | 511 | !if(!cast<Commutable_REV>(Inst).IsOrig, | 
|  | 512 | (Inst $src0, $src1, 0), | 
|  | 513 | (Inst $src1, $src0, 0) | 
|  | 514 | ) | 
|  | 515 | >; | 
|  | 516 |  | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 517 | let AddedComplexity = 1 in { | 
|  | 518 | def : DivergentBinOp<srl, V_LSHRREV_B32_e64>; | 
|  | 519 | def : DivergentBinOp<sra, V_ASHRREV_I32_e64>; | 
|  | 520 | def : DivergentBinOp<shl, V_LSHLREV_B32_e64>; | 
|  | 521 | } | 
|  | 522 |  | 
|  | 523 | let SubtargetPredicate = HasAddNoCarryInsts in { | 
|  | 524 | def : DivergentBinOp<add, V_ADD_U32_e32>; | 
|  | 525 | def : DivergentBinOp<sub, V_SUB_U32_e32>; | 
|  | 526 | def : DivergentBinOp<sub, V_SUBREV_U32_e32>; | 
|  | 527 | } | 
|  | 528 |  | 
|  | 529 |  | 
|  | 530 | def : DivergentBinOp<add, V_ADD_I32_e32>; | 
|  | 531 |  | 
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame^] | 532 | def : DivergentClampingBinOp<add, V_ADD_I32_e64>; | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 533 | def : DivergentBinOp<sub, V_SUB_I32_e32>; | 
|  | 534 |  | 
|  | 535 | def : DivergentBinOp<sub, V_SUBREV_I32_e32>; | 
|  | 536 |  | 
|  | 537 | def : DivergentBinOp<srl, V_LSHRREV_B32_e32>; | 
|  | 538 | def : DivergentBinOp<sra, V_ASHRREV_I32_e32>; | 
|  | 539 | def : DivergentBinOp<shl, V_LSHLREV_B32_e32>; | 
|  | 540 | def : DivergentBinOp<adde, V_ADDC_U32_e32>; | 
|  | 541 | def : DivergentBinOp<sube, V_SUBB_U32_e32>; | 
|  | 542 |  | 
|  | 543 | class divergent_i64_BinOp <SDPatternOperator Op, Instruction Inst> : | 
|  | 544 | GCNPat< | 
|  | 545 | (getDivergentFrag<Op>.ret i64:$src0, i64:$src1), | 
|  | 546 | (REG_SEQUENCE VReg_64, | 
|  | 547 | (Inst | 
|  | 548 | (i32 (EXTRACT_SUBREG $src0, sub0)), | 
|  | 549 | (i32 (EXTRACT_SUBREG $src1, sub0)) | 
|  | 550 | ), sub0, | 
|  | 551 | (Inst | 
|  | 552 | (i32 (EXTRACT_SUBREG $src0, sub1)), | 
|  | 553 | (i32 (EXTRACT_SUBREG $src1, sub1)) | 
|  | 554 | ), sub1 | 
|  | 555 | ) | 
|  | 556 | >; | 
|  | 557 |  | 
|  | 558 | def :  divergent_i64_BinOp <and, V_AND_B32_e32>; | 
|  | 559 | def :  divergent_i64_BinOp <or,  V_OR_B32_e32>; | 
|  | 560 | def :  divergent_i64_BinOp <xor, V_XOR_B32_e32>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 561 |  | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 562 | let SubtargetPredicate = Has16BitInsts in { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 563 |  | 
| Tim Corringham | 4c4d2fe | 2018-12-10 12:06:10 +0000 | [diff] [blame] | 564 | let FPDPRounding = 1 in { | 
| Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 565 | def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">; | 
| Tim Corringham | 4c4d2fe | 2018-12-10 12:06:10 +0000 | [diff] [blame] | 566 | defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>; | 
|  | 567 | } // End FPDPRounding = 1 | 
|  | 568 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 569 | defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>; | 
|  | 570 | defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>; | 
| Matt Arsenault | 55e7d65 | 2016-12-16 17:40:11 +0000 | [diff] [blame] | 571 | defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 572 |  | 
|  | 573 | let isCommutable = 1 in { | 
| Tim Corringham | 4c4d2fe | 2018-12-10 12:06:10 +0000 | [diff] [blame] | 574 | let FPDPRounding = 1 in { | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 575 | defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>; | 
|  | 576 | defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 577 | defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">; | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 578 | defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>; | 
| Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 579 | def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">; | 
| Tim Corringham | 4c4d2fe | 2018-12-10 12:06:10 +0000 | [diff] [blame] | 580 | } // End FPDPRounding = 1 | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 581 | defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>; | 
|  | 582 | defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>; | 
| Matt Arsenault | 6c06a6f | 2016-12-08 19:52:38 +0000 | [diff] [blame] | 583 | defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 584 | defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>; | 
| Matt Arsenault | 687ec75 | 2018-10-22 16:27:27 +0000 | [diff] [blame] | 585 | defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum_like>; | 
|  | 586 | defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum_like>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 587 | defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>; | 
|  | 588 | defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>; | 
|  | 589 | defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>; | 
|  | 590 | defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>; | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 591 |  | 
|  | 592 | let Constraints = "$vdst = $src2", DisableEncoding="$src2", | 
|  | 593 | isConvertibleToThreeAddress = 1 in { | 
|  | 594 | defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>; | 
|  | 595 | } | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 596 | } // End isCommutable = 1 | 
|  | 597 |  | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 598 | } // End SubtargetPredicate = Has16BitInsts | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 599 |  | 
| Matt Arsenault | 0084adc | 2018-04-30 19:08:16 +0000 | [diff] [blame] | 600 | let SubtargetPredicate = HasDLInsts in { | 
|  | 601 |  | 
|  | 602 | defm V_XNOR_B32 : VOP2Inst <"v_xnor_b32", VOP_I32_I32_I32>; | 
|  | 603 |  | 
|  | 604 | let Constraints = "$vdst = $src2", | 
|  | 605 | DisableEncoding="$src2", | 
|  | 606 | isConvertibleToThreeAddress = 1, | 
|  | 607 | isCommutable = 1 in { | 
|  | 608 | defm V_FMAC_F32 : VOP2Inst <"v_fmac_f32", VOP_MAC_F32>; | 
|  | 609 | } | 
|  | 610 |  | 
|  | 611 | } // End SubtargetPredicate = HasDLInsts | 
|  | 612 |  | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 613 | // Note: 16-bit instructions produce a 0 result in the high 16-bits. | 
|  | 614 | multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst> { | 
|  | 615 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 616 | def : GCNPat< | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 617 | (op i16:$src0, i16:$src1), | 
|  | 618 | (inst $src0, $src1) | 
|  | 619 | >; | 
|  | 620 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 621 | def : GCNPat< | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 622 | (i32 (zext (op i16:$src0, i16:$src1))), | 
|  | 623 | (inst $src0, $src1) | 
|  | 624 | >; | 
|  | 625 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 626 | def : GCNPat< | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 627 | (i64 (zext (op i16:$src0, i16:$src1))), | 
|  | 628 | (REG_SEQUENCE VReg_64, | 
|  | 629 | (inst $src0, $src1), sub0, | 
|  | 630 | (V_MOV_B32_e32 (i32 0)), sub1) | 
|  | 631 | >; | 
|  | 632 |  | 
|  | 633 | } | 
|  | 634 |  | 
|  | 635 | multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst> { | 
|  | 636 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 637 | def : GCNPat< | 
| Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 638 | (op i16:$src0, i16:$src1), | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 639 | (inst $src1, $src0) | 
|  | 640 | >; | 
|  | 641 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 642 | def : GCNPat< | 
| Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 643 | (i32 (zext (op i16:$src0, i16:$src1))), | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 644 | (inst $src1, $src0) | 
|  | 645 | >; | 
|  | 646 |  | 
|  | 647 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 648 | def : GCNPat< | 
| Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 649 | (i64 (zext (op i16:$src0, i16:$src1))), | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 650 | (REG_SEQUENCE VReg_64, | 
|  | 651 | (inst $src1, $src0), sub0, | 
|  | 652 | (V_MOV_B32_e32 (i32 0)), sub1) | 
|  | 653 | >; | 
|  | 654 | } | 
|  | 655 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 656 | class ZExt_i16_i1_Pat <SDNode ext> : GCNPat < | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 657 | (i16 (ext i1:$src)), | 
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 658 | (V_CNDMASK_B32_e64 (i32 0/*src0mod*/), (i32 0/*src0*/), | 
|  | 659 | (i32 0/*src1mod*/), (i32 1/*src1*/), | 
|  | 660 | $src) | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 661 | >; | 
|  | 662 |  | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 663 | let Predicates = [Has16BitInsts] in { | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 664 |  | 
| Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 665 | defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>; | 
|  | 666 | defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>; | 
|  | 667 | defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>; | 
|  | 668 | defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>; | 
|  | 669 | defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>; | 
|  | 670 | defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>; | 
|  | 671 | defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>; | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 672 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 673 | def : GCNPat < | 
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 674 | (and i16:$src0, i16:$src1), | 
| Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 675 | (V_AND_B32_e64 $src0, $src1) | 
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 676 | >; | 
|  | 677 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 678 | def : GCNPat < | 
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 679 | (or i16:$src0, i16:$src1), | 
| Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 680 | (V_OR_B32_e64 $src0, $src1) | 
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 681 | >; | 
|  | 682 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 683 | def : GCNPat < | 
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 684 | (xor i16:$src0, i16:$src1), | 
| Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 685 | (V_XOR_B32_e64 $src0, $src1) | 
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 686 | >; | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 687 |  | 
| Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 688 | defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>; | 
|  | 689 | defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>; | 
|  | 690 | defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>; | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 691 |  | 
|  | 692 | def : ZExt_i16_i1_Pat<zext>; | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 693 | def : ZExt_i16_i1_Pat<anyext>; | 
|  | 694 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 695 | def : GCNPat < | 
| Tom Stellard | d23de36 | 2016-11-15 21:25:56 +0000 | [diff] [blame] | 696 | (i16 (sext i1:$src)), | 
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 697 | (V_CNDMASK_B32_e64 /*src0mod*/(i32 0), /*src0*/(i32 0), | 
|  | 698 | /*src1mod*/(i32 0), /*src1*/(i32 -1), $src) | 
| Tom Stellard | d23de36 | 2016-11-15 21:25:56 +0000 | [diff] [blame] | 699 | >; | 
|  | 700 |  | 
| Matt Arsenault | af63524 | 2017-01-30 19:30:24 +0000 | [diff] [blame] | 701 | // Undo sub x, c -> add x, -c canonicalization since c is more likely | 
|  | 702 | // an inline immediate than -c. | 
|  | 703 | // TODO: Also do for 64-bit. | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 704 | def : GCNPat< | 
| Matt Arsenault | af63524 | 2017-01-30 19:30:24 +0000 | [diff] [blame] | 705 | (add i16:$src0, (i16 NegSubInlineConst16:$src1)), | 
|  | 706 | (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1) | 
|  | 707 | >; | 
|  | 708 |  | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 709 | } // End Predicates = [Has16BitInsts] | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 710 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 711 | //===----------------------------------------------------------------------===// | 
|  | 712 | // SI | 
|  | 713 | //===----------------------------------------------------------------------===// | 
|  | 714 |  | 
| Konstantin Zhuravlyov | 9a278bf | 2019-02-22 23:21:06 +0000 | [diff] [blame] | 715 | let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 716 |  | 
|  | 717 | multiclass VOP2_Real_si <bits<6> op> { | 
|  | 718 | def _si : | 
|  | 719 | VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>, | 
|  | 720 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; | 
|  | 721 | } | 
|  | 722 |  | 
|  | 723 | multiclass VOP2_Real_MADK_si <bits<6> op> { | 
|  | 724 | def _si : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>, | 
|  | 725 | VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; | 
|  | 726 | } | 
|  | 727 |  | 
|  | 728 | multiclass VOP2_Real_e32_si <bits<6> op> { | 
|  | 729 | def _e32_si : | 
|  | 730 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>, | 
|  | 731 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>; | 
|  | 732 | } | 
|  | 733 |  | 
|  | 734 | multiclass VOP2_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> { | 
|  | 735 | def _e64_si : | 
|  | 736 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>, | 
|  | 737 | VOP3e_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; | 
|  | 738 | } | 
|  | 739 |  | 
|  | 740 | multiclass VOP2be_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> { | 
|  | 741 | def _e64_si : | 
|  | 742 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>, | 
|  | 743 | VOP3be_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; | 
|  | 744 | } | 
|  | 745 |  | 
| Konstantin Zhuravlyov | 9a278bf | 2019-02-22 23:21:06 +0000 | [diff] [blame] | 746 | } // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 747 |  | 
|  | 748 | defm V_CNDMASK_B32        : VOP2_Real_e32e64_si <0x0>; | 
|  | 749 | defm V_ADD_F32            : VOP2_Real_e32e64_si <0x3>; | 
|  | 750 | defm V_SUB_F32            : VOP2_Real_e32e64_si <0x4>; | 
|  | 751 | defm V_SUBREV_F32         : VOP2_Real_e32e64_si <0x5>; | 
|  | 752 | defm V_MUL_LEGACY_F32     : VOP2_Real_e32e64_si <0x7>; | 
|  | 753 | defm V_MUL_F32            : VOP2_Real_e32e64_si <0x8>; | 
|  | 754 | defm V_MUL_I32_I24        : VOP2_Real_e32e64_si <0x9>; | 
|  | 755 | defm V_MUL_HI_I32_I24     : VOP2_Real_e32e64_si <0xa>; | 
|  | 756 | defm V_MUL_U32_U24        : VOP2_Real_e32e64_si <0xb>; | 
|  | 757 | defm V_MUL_HI_U32_U24     : VOP2_Real_e32e64_si <0xc>; | 
|  | 758 | defm V_MIN_F32            : VOP2_Real_e32e64_si <0xf>; | 
|  | 759 | defm V_MAX_F32            : VOP2_Real_e32e64_si <0x10>; | 
|  | 760 | defm V_MIN_I32            : VOP2_Real_e32e64_si <0x11>; | 
|  | 761 | defm V_MAX_I32            : VOP2_Real_e32e64_si <0x12>; | 
|  | 762 | defm V_MIN_U32            : VOP2_Real_e32e64_si <0x13>; | 
|  | 763 | defm V_MAX_U32            : VOP2_Real_e32e64_si <0x14>; | 
|  | 764 | defm V_LSHRREV_B32        : VOP2_Real_e32e64_si <0x16>; | 
|  | 765 | defm V_ASHRREV_I32        : VOP2_Real_e32e64_si <0x18>; | 
|  | 766 | defm V_LSHLREV_B32        : VOP2_Real_e32e64_si <0x1a>; | 
|  | 767 | defm V_AND_B32            : VOP2_Real_e32e64_si <0x1b>; | 
|  | 768 | defm V_OR_B32             : VOP2_Real_e32e64_si <0x1c>; | 
|  | 769 | defm V_XOR_B32            : VOP2_Real_e32e64_si <0x1d>; | 
|  | 770 | defm V_MAC_F32            : VOP2_Real_e32e64_si <0x1f>; | 
|  | 771 | defm V_MADMK_F32          : VOP2_Real_MADK_si <0x20>; | 
|  | 772 | defm V_MADAK_F32          : VOP2_Real_MADK_si <0x21>; | 
|  | 773 | defm V_ADD_I32            : VOP2be_Real_e32e64_si <0x25>; | 
|  | 774 | defm V_SUB_I32            : VOP2be_Real_e32e64_si <0x26>; | 
|  | 775 | defm V_SUBREV_I32         : VOP2be_Real_e32e64_si <0x27>; | 
|  | 776 | defm V_ADDC_U32           : VOP2be_Real_e32e64_si <0x28>; | 
|  | 777 | defm V_SUBB_U32           : VOP2be_Real_e32e64_si <0x29>; | 
|  | 778 | defm V_SUBBREV_U32        : VOP2be_Real_e32e64_si <0x2a>; | 
|  | 779 |  | 
|  | 780 | defm V_READLANE_B32       : VOP2_Real_si <0x01>; | 
| Dmitry Preobrazhensky | 45db6503 | 2017-04-05 16:08:21 +0000 | [diff] [blame] | 781 |  | 
| Dmitry Preobrazhensky | 6023d59 | 2019-03-04 12:48:32 +0000 | [diff] [blame] | 782 | let InOperandList = (ins SSrcOrLds_b32:$src0, SCSrc_b32:$src1, VSrc_b32:$vdst_in) in { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 783 | defm V_WRITELANE_B32      : VOP2_Real_si <0x02>; | 
| Dmitry Preobrazhensky | 45db6503 | 2017-04-05 16:08:21 +0000 | [diff] [blame] | 784 | } | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 785 |  | 
|  | 786 | defm V_MAC_LEGACY_F32     : VOP2_Real_e32e64_si <0x6>; | 
|  | 787 | defm V_MIN_LEGACY_F32     : VOP2_Real_e32e64_si <0xd>; | 
|  | 788 | defm V_MAX_LEGACY_F32     : VOP2_Real_e32e64_si <0xe>; | 
|  | 789 | defm V_LSHR_B32           : VOP2_Real_e32e64_si <0x15>; | 
|  | 790 | defm V_ASHR_I32           : VOP2_Real_e32e64_si <0x17>; | 
|  | 791 | defm V_LSHL_B32           : VOP2_Real_e32e64_si <0x19>; | 
|  | 792 |  | 
|  | 793 | defm V_BFM_B32            : VOP2_Real_e32e64_si <0x1e>; | 
|  | 794 | defm V_BCNT_U32_B32       : VOP2_Real_e32e64_si <0x22>; | 
|  | 795 | defm V_MBCNT_LO_U32_B32   : VOP2_Real_e32e64_si <0x23>; | 
|  | 796 | defm V_MBCNT_HI_U32_B32   : VOP2_Real_e32e64_si <0x24>; | 
|  | 797 | defm V_LDEXP_F32          : VOP2_Real_e32e64_si <0x2b>; | 
|  | 798 | defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e32e64_si <0x2c>; | 
|  | 799 | defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e32e64_si <0x2d>; | 
|  | 800 | defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e32e64_si <0x2e>; | 
|  | 801 | defm V_CVT_PKRTZ_F16_F32  : VOP2_Real_e32e64_si <0x2f>; | 
|  | 802 | defm V_CVT_PK_U16_U32     : VOP2_Real_e32e64_si <0x30>; | 
|  | 803 | defm V_CVT_PK_I16_I32     : VOP2_Real_e32e64_si <0x31>; | 
|  | 804 |  | 
|  | 805 |  | 
|  | 806 | //===----------------------------------------------------------------------===// | 
|  | 807 | // VI | 
|  | 808 | //===----------------------------------------------------------------------===// | 
|  | 809 |  | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 810 | class VOP2_DPPe <bits<6> op, VOP2_DPP_Pseudo ps, VOPProfile P = ps.Pfl> : | 
|  | 811 | VOP_DPPe <P> { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 812 | bits<8> vdst; | 
|  | 813 | bits<8> src1; | 
|  | 814 | let Inst{8-0}   = 0xfa; //dpp | 
|  | 815 | let Inst{16-9}  = !if(P.HasSrc1, src1{7-0}, 0); | 
|  | 816 | let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0); | 
|  | 817 | let Inst{30-25} = op; | 
|  | 818 | let Inst{31}    = 0x0; //encoding | 
|  | 819 | } | 
|  | 820 |  | 
| Konstantin Zhuravlyov | 9a278bf | 2019-02-22 23:21:06 +0000 | [diff] [blame] | 821 | let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 822 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 823 | multiclass VOP2_Real_MADK_vi <bits<6> op> { | 
|  | 824 | def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>, | 
|  | 825 | VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; | 
|  | 826 | } | 
|  | 827 |  | 
|  | 828 | multiclass VOP2_Real_e32_vi <bits<6> op> { | 
|  | 829 | def _e32_vi : | 
|  | 830 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>, | 
|  | 831 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>; | 
|  | 832 | } | 
|  | 833 |  | 
|  | 834 | multiclass VOP2_Real_e64_vi <bits<10> op> { | 
|  | 835 | def _e64_vi : | 
|  | 836 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>, | 
|  | 837 | VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; | 
|  | 838 | } | 
|  | 839 |  | 
| Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 840 | multiclass VOP2_Real_e64only_vi <bits<10> op> { | 
|  | 841 | def _e64_vi : | 
|  | 842 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>, | 
|  | 843 | VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> { | 
|  | 844 | // Hack to stop printing _e64 | 
|  | 845 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64"); | 
|  | 846 | let OutOperandList = (outs VGPR_32:$vdst); | 
|  | 847 | let AsmString = ps.Mnemonic # " " # ps.AsmOperands; | 
|  | 848 | } | 
|  | 849 | } | 
|  | 850 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 851 | multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> : | 
|  | 852 | VOP2_Real_e32_vi<op>, | 
|  | 853 | VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>; | 
|  | 854 |  | 
| Konstantin Zhuravlyov | 9a278bf | 2019-02-22 23:21:06 +0000 | [diff] [blame] | 855 | } // End AssemblerPredicates = [isVI], DecoderNamespace = "VI" | 
| Matt Arsenault | b4493e9 | 2017-02-10 02:42:31 +0000 | [diff] [blame] | 856 |  | 
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 857 | multiclass VOP2_SDWA_Real <bits<6> op> { | 
|  | 858 | def _sdwa_vi : | 
|  | 859 | VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, | 
|  | 860 | VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>; | 
|  | 861 | } | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 862 |  | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 863 | multiclass VOP2_SDWA9_Real <bits<6> op> { | 
|  | 864 | def _sdwa_gfx9 : | 
| Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 865 | VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, | 
|  | 866 | VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>; | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 867 | } | 
|  | 868 |  | 
| Konstantin Zhuravlyov | 9a278bf | 2019-02-22 23:21:06 +0000 | [diff] [blame] | 869 | let AssemblerPredicates = [isVIOnly] in { | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 870 |  | 
|  | 871 | multiclass VOP2be_Real_e32e64_vi_only <bits<6> op, string OpName, string AsmName> { | 
|  | 872 | def _e32_vi : | 
|  | 873 | VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.VI>, | 
|  | 874 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> { | 
|  | 875 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32"); | 
|  | 876 | let AsmString = AsmName # ps.AsmOperands; | 
|  | 877 | let DecoderNamespace = "VI"; | 
|  | 878 | } | 
|  | 879 | def _e64_vi : | 
|  | 880 | VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.VI>, | 
|  | 881 | VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> { | 
|  | 882 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64"); | 
|  | 883 | let AsmString = AsmName # ps.AsmOperands; | 
|  | 884 | let DecoderNamespace = "VI"; | 
|  | 885 | } | 
|  | 886 | def _sdwa_vi : | 
|  | 887 | VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>, | 
|  | 888 | VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> { | 
|  | 889 | VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa"); | 
|  | 890 | let AsmString = AsmName # ps.AsmOperands; | 
|  | 891 | } | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 892 | foreach _ = BoolToList<!cast<VOP2_Pseudo>(OpName#"_e32").Pfl.HasExtDPP>.ret in | 
|  | 893 | def _dpp_vi : | 
|  | 894 | VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(OpName#"_dpp"), SIEncodingFamily.VI>, | 
|  | 895 | VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(OpName#"_dpp")> { | 
|  | 896 | VOP2_DPP_Pseudo ps = !cast<VOP2_DPP_Pseudo>(OpName#"_dpp"); | 
|  | 897 | let AsmString = AsmName # ps.AsmOperands; | 
|  | 898 | } | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 899 | } | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 900 | } | 
|  | 901 |  | 
| Konstantin Zhuravlyov | 9a278bf | 2019-02-22 23:21:06 +0000 | [diff] [blame] | 902 | let AssemblerPredicates = [isGFX9] in { | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 903 |  | 
|  | 904 | multiclass VOP2be_Real_e32e64_gfx9 <bits<6> op, string OpName, string AsmName> { | 
|  | 905 | def _e32_gfx9 : | 
|  | 906 | VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.GFX9>, | 
|  | 907 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> { | 
|  | 908 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32"); | 
|  | 909 | let AsmString = AsmName # ps.AsmOperands; | 
|  | 910 | let DecoderNamespace = "GFX9"; | 
|  | 911 | } | 
|  | 912 | def _e64_gfx9 : | 
|  | 913 | VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.GFX9>, | 
|  | 914 | VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> { | 
|  | 915 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64"); | 
|  | 916 | let AsmString = AsmName # ps.AsmOperands; | 
|  | 917 | let DecoderNamespace = "GFX9"; | 
|  | 918 | } | 
|  | 919 | def _sdwa_gfx9 : | 
|  | 920 | VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>, | 
|  | 921 | VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> { | 
|  | 922 | VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa"); | 
|  | 923 | let AsmString = AsmName # ps.AsmOperands; | 
|  | 924 | } | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 925 | foreach _ = BoolToList<!cast<VOP2_Pseudo>(OpName#"_e32").Pfl.HasExtDPP>.ret in | 
|  | 926 | def _dpp_gfx9 : | 
|  | 927 | VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(OpName#"_dpp"), SIEncodingFamily.GFX9>, | 
|  | 928 | VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(OpName#"_dpp")> { | 
|  | 929 | VOP2_DPP_Pseudo ps = !cast<VOP2_DPP_Pseudo>(OpName#"_dpp"); | 
|  | 930 | let AsmString = AsmName # ps.AsmOperands; | 
|  | 931 | let DecoderNamespace = "SDWA9"; | 
|  | 932 | } | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 933 | } | 
|  | 934 |  | 
|  | 935 | multiclass VOP2_Real_e32e64_gfx9 <bits<6> op> { | 
|  | 936 | def _e32_gfx9 : | 
|  | 937 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX9>, | 
|  | 938 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>{ | 
|  | 939 | let DecoderNamespace = "GFX9"; | 
|  | 940 | } | 
|  | 941 | def _e64_gfx9 : | 
|  | 942 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX9>, | 
|  | 943 | VOP3e_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> { | 
|  | 944 | let DecoderNamespace = "GFX9"; | 
|  | 945 | } | 
|  | 946 | def _sdwa_gfx9 : | 
|  | 947 | VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, | 
|  | 948 | VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> { | 
|  | 949 | } | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 950 | foreach _ = BoolToList<!cast<VOP2_Pseudo>(NAME#"_e32").Pfl.HasExtDPP>.ret in | 
|  | 951 | def _dpp_gfx9 : | 
|  | 952 | VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(NAME#"_dpp"), SIEncodingFamily.GFX9>, | 
|  | 953 | VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(NAME#"_dpp")> { | 
|  | 954 | let DecoderNamespace = "SDWA9"; | 
|  | 955 | } | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 956 | } | 
|  | 957 |  | 
| Konstantin Zhuravlyov | 9a278bf | 2019-02-22 23:21:06 +0000 | [diff] [blame] | 958 | } // AssemblerPredicates = [isGFX9] | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 959 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 960 | multiclass VOP2_Real_e32e64_vi <bits<6> op> : | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 961 | Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> { | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 962 |  | 
|  | 963 | foreach _ = BoolToList<!cast<VOP2_Pseudo>(NAME#"_e32").Pfl.HasExtDPP>.ret in | 
|  | 964 | def _dpp_vi : | 
|  | 965 | VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(NAME#"_dpp"), SIEncodingFamily.VI>, | 
|  | 966 | VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(NAME#"_dpp")>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 967 | } | 
|  | 968 |  | 
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 969 | defm V_CNDMASK_B32        : VOP2_Real_e32e64_vi <0x0>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 970 | defm V_ADD_F32            : VOP2_Real_e32e64_vi <0x1>; | 
|  | 971 | defm V_SUB_F32            : VOP2_Real_e32e64_vi <0x2>; | 
|  | 972 | defm V_SUBREV_F32         : VOP2_Real_e32e64_vi <0x3>; | 
|  | 973 | defm V_MUL_LEGACY_F32     : VOP2_Real_e32e64_vi <0x4>; | 
|  | 974 | defm V_MUL_F32            : VOP2_Real_e32e64_vi <0x5>; | 
|  | 975 | defm V_MUL_I32_I24        : VOP2_Real_e32e64_vi <0x6>; | 
|  | 976 | defm V_MUL_HI_I32_I24     : VOP2_Real_e32e64_vi <0x7>; | 
|  | 977 | defm V_MUL_U32_U24        : VOP2_Real_e32e64_vi <0x8>; | 
|  | 978 | defm V_MUL_HI_U32_U24     : VOP2_Real_e32e64_vi <0x9>; | 
|  | 979 | defm V_MIN_F32            : VOP2_Real_e32e64_vi <0xa>; | 
|  | 980 | defm V_MAX_F32            : VOP2_Real_e32e64_vi <0xb>; | 
|  | 981 | defm V_MIN_I32            : VOP2_Real_e32e64_vi <0xc>; | 
|  | 982 | defm V_MAX_I32            : VOP2_Real_e32e64_vi <0xd>; | 
|  | 983 | defm V_MIN_U32            : VOP2_Real_e32e64_vi <0xe>; | 
|  | 984 | defm V_MAX_U32            : VOP2_Real_e32e64_vi <0xf>; | 
|  | 985 | defm V_LSHRREV_B32        : VOP2_Real_e32e64_vi <0x10>; | 
|  | 986 | defm V_ASHRREV_I32        : VOP2_Real_e32e64_vi <0x11>; | 
|  | 987 | defm V_LSHLREV_B32        : VOP2_Real_e32e64_vi <0x12>; | 
|  | 988 | defm V_AND_B32            : VOP2_Real_e32e64_vi <0x13>; | 
|  | 989 | defm V_OR_B32             : VOP2_Real_e32e64_vi <0x14>; | 
|  | 990 | defm V_XOR_B32            : VOP2_Real_e32e64_vi <0x15>; | 
|  | 991 | defm V_MAC_F32            : VOP2_Real_e32e64_vi <0x16>; | 
|  | 992 | defm V_MADMK_F32          : VOP2_Real_MADK_vi <0x17>; | 
|  | 993 | defm V_MADAK_F32          : VOP2_Real_MADK_vi <0x18>; | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 994 |  | 
|  | 995 | defm V_ADD_U32            : VOP2be_Real_e32e64_vi_only <0x19, "V_ADD_I32",     "v_add_u32">; | 
|  | 996 | defm V_SUB_U32            : VOP2be_Real_e32e64_vi_only <0x1a, "V_SUB_I32",     "v_sub_u32">; | 
|  | 997 | defm V_SUBREV_U32         : VOP2be_Real_e32e64_vi_only <0x1b, "V_SUBREV_I32",  "v_subrev_u32">; | 
|  | 998 | defm V_ADDC_U32           : VOP2be_Real_e32e64_vi_only <0x1c, "V_ADDC_U32",    "v_addc_u32">; | 
|  | 999 | defm V_SUBB_U32           : VOP2be_Real_e32e64_vi_only <0x1d, "V_SUBB_U32",    "v_subb_u32">; | 
|  | 1000 | defm V_SUBBREV_U32        : VOP2be_Real_e32e64_vi_only <0x1e, "V_SUBBREV_U32", "v_subbrev_u32">; | 
|  | 1001 |  | 
|  | 1002 | defm V_ADD_CO_U32         : VOP2be_Real_e32e64_gfx9 <0x19, "V_ADD_I32",     "v_add_co_u32">; | 
|  | 1003 | defm V_SUB_CO_U32         : VOP2be_Real_e32e64_gfx9 <0x1a, "V_SUB_I32",     "v_sub_co_u32">; | 
|  | 1004 | defm V_SUBREV_CO_U32      : VOP2be_Real_e32e64_gfx9 <0x1b, "V_SUBREV_I32",  "v_subrev_co_u32">; | 
|  | 1005 | defm V_ADDC_CO_U32        : VOP2be_Real_e32e64_gfx9 <0x1c, "V_ADDC_U32",    "v_addc_co_u32">; | 
|  | 1006 | defm V_SUBB_CO_U32        : VOP2be_Real_e32e64_gfx9 <0x1d, "V_SUBB_U32",    "v_subb_co_u32">; | 
|  | 1007 | defm V_SUBBREV_CO_U32     : VOP2be_Real_e32e64_gfx9 <0x1e, "V_SUBBREV_U32", "v_subbrev_co_u32">; | 
|  | 1008 |  | 
|  | 1009 | defm V_ADD_U32            : VOP2_Real_e32e64_gfx9 <0x34>; | 
|  | 1010 | defm V_SUB_U32            : VOP2_Real_e32e64_gfx9 <0x35>; | 
|  | 1011 | defm V_SUBREV_U32         : VOP2_Real_e32e64_gfx9 <0x36>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1012 |  | 
| Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 1013 | defm V_BFM_B32            : VOP2_Real_e64only_vi <0x293>; | 
|  | 1014 | defm V_BCNT_U32_B32       : VOP2_Real_e64only_vi <0x28b>; | 
|  | 1015 | defm V_MBCNT_LO_U32_B32   : VOP2_Real_e64only_vi <0x28c>; | 
|  | 1016 | defm V_MBCNT_HI_U32_B32   : VOP2_Real_e64only_vi <0x28d>; | 
|  | 1017 | defm V_LDEXP_F32          : VOP2_Real_e64only_vi <0x288>; | 
|  | 1018 | defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>; | 
|  | 1019 | defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>; | 
|  | 1020 | defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>; | 
|  | 1021 | defm V_CVT_PKRTZ_F16_F32  : VOP2_Real_e64only_vi <0x296>; | 
|  | 1022 | defm V_CVT_PK_U16_U32     : VOP2_Real_e64only_vi <0x297>; | 
|  | 1023 | defm V_CVT_PK_I16_I32     : VOP2_Real_e64only_vi <0x298>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1024 |  | 
|  | 1025 | defm V_ADD_F16            : VOP2_Real_e32e64_vi <0x1f>; | 
|  | 1026 | defm V_SUB_F16            : VOP2_Real_e32e64_vi <0x20>; | 
|  | 1027 | defm V_SUBREV_F16         : VOP2_Real_e32e64_vi <0x21>; | 
|  | 1028 | defm V_MUL_F16            : VOP2_Real_e32e64_vi <0x22>; | 
|  | 1029 | defm V_MAC_F16            : VOP2_Real_e32e64_vi <0x23>; | 
|  | 1030 | defm V_MADMK_F16          : VOP2_Real_MADK_vi <0x24>; | 
|  | 1031 | defm V_MADAK_F16          : VOP2_Real_MADK_vi <0x25>; | 
|  | 1032 | defm V_ADD_U16            : VOP2_Real_e32e64_vi <0x26>; | 
|  | 1033 | defm V_SUB_U16            : VOP2_Real_e32e64_vi <0x27>; | 
|  | 1034 | defm V_SUBREV_U16         : VOP2_Real_e32e64_vi <0x28>; | 
|  | 1035 | defm V_MUL_LO_U16         : VOP2_Real_e32e64_vi <0x29>; | 
|  | 1036 | defm V_LSHLREV_B16        : VOP2_Real_e32e64_vi <0x2a>; | 
|  | 1037 | defm V_LSHRREV_B16        : VOP2_Real_e32e64_vi <0x2b>; | 
| Matt Arsenault | 55e7d65 | 2016-12-16 17:40:11 +0000 | [diff] [blame] | 1038 | defm V_ASHRREV_I16        : VOP2_Real_e32e64_vi <0x2c>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1039 | defm V_MAX_F16            : VOP2_Real_e32e64_vi <0x2d>; | 
|  | 1040 | defm V_MIN_F16            : VOP2_Real_e32e64_vi <0x2e>; | 
|  | 1041 | defm V_MAX_U16            : VOP2_Real_e32e64_vi <0x2f>; | 
|  | 1042 | defm V_MAX_I16            : VOP2_Real_e32e64_vi <0x30>; | 
|  | 1043 | defm V_MIN_U16            : VOP2_Real_e32e64_vi <0x31>; | 
|  | 1044 | defm V_MIN_I16            : VOP2_Real_e32e64_vi <0x32>; | 
|  | 1045 | defm V_LDEXP_F16          : VOP2_Real_e32e64_vi <0x33>; | 
|  | 1046 |  | 
| Konstantin Zhuravlyov | 9a278bf | 2019-02-22 23:21:06 +0000 | [diff] [blame] | 1047 | let SubtargetPredicate = isVI in { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1048 |  | 
|  | 1049 | // Aliases to simplify matching of floating-point instructions that | 
|  | 1050 | // are VOP2 on SI and VOP3 on VI. | 
| Sam Kolton | 4685b70a | 2017-07-18 14:23:26 +0000 | [diff] [blame] | 1051 | class SI2_VI3Alias <string name, VOP3_Real inst> : InstAlias < | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1052 | name#" $dst, $src0, $src1", | 
| Sam Kolton | 4685b70a | 2017-07-18 14:23:26 +0000 | [diff] [blame] | 1053 | !if(inst.Pfl.HasOMod, | 
|  | 1054 | (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0), | 
|  | 1055 | (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0)) | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1056 | >, PredicateControl { | 
|  | 1057 | let UseInstAsmMatchConverter = 0; | 
|  | 1058 | let AsmVariantName = AMDGPUAsmVariants.VOP3; | 
|  | 1059 | } | 
|  | 1060 |  | 
|  | 1061 | def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>; | 
|  | 1062 | def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>; | 
|  | 1063 | def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>; | 
|  | 1064 | def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>; | 
|  | 1065 | def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>; | 
|  | 1066 |  | 
| Konstantin Zhuravlyov | 9a278bf | 2019-02-22 23:21:06 +0000 | [diff] [blame] | 1067 | } // End SubtargetPredicate = isVI | 
| Matt Arsenault | 0084adc | 2018-04-30 19:08:16 +0000 | [diff] [blame] | 1068 |  | 
|  | 1069 | let SubtargetPredicate = HasDLInsts in { | 
|  | 1070 |  | 
|  | 1071 | defm V_FMAC_F32 : VOP2_Real_e32e64_vi <0x3b>; | 
|  | 1072 | defm V_XNOR_B32 : VOP2_Real_e32e64_vi <0x3d>; | 
|  | 1073 |  | 
|  | 1074 | } // End SubtargetPredicate = HasDLInsts |