blob: de050196d92ec2ca16993c5110927b34c4550652 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition of the TargetLowering class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000016#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H
17#define LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H
Tom Stellard75aadc22012-12-11 21:25:42 +000018
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000019#include "AMDGPU.h"
Matt Arsenaulte622dc32017-04-11 22:29:24 +000020#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/Target/TargetLowering.h"
22
23namespace llvm {
24
Tom Stellardc026e8b2013-06-28 15:47:08 +000025class AMDGPUMachineFunction;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000026class AMDGPUSubtarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000027class MachineRegisterInfo;
28
29class AMDGPUTargetLowering : public TargetLowering {
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +000030private:
31 /// \returns AMDGPUISD::FFBH_U32 node if the incoming \p Op may have been
32 /// legalized from a smaller type VT. Need to match pre-legalized type because
33 /// the generic legalization inserts the add/sub between the select and
34 /// compare.
35 SDValue getFFBH_U32(SelectionDAG &DAG, SDValue Op, const SDLoc &DL) const;
36
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000037protected:
38 const AMDGPUSubtarget *Subtarget;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000039 AMDGPUAS AMDGPUASI;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000040
Tom Stellardd86003e2013-08-14 23:25:00 +000041 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
42 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000043 /// \brief Split a vector store into multiple scalar stores.
Matt Arsenault209a7b92014-04-18 07:40:20 +000044 /// \returns The resulting chain.
Matt Arsenault1578aa72014-06-15 20:08:02 +000045
Matt Arsenault16e31332014-09-10 21:44:27 +000046 SDValue LowerFREM(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000047 SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const;
48 SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulte8208ec2014-06-18 17:05:26 +000049 SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault692bd5e2014-06-18 22:03:45 +000050 SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultb0055482015-01-21 18:18:25 +000051
Matt Arsenaultb5d23272017-03-24 20:04:18 +000052 SDValue LowerFROUND32_16(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultb0055482015-01-21 18:18:25 +000053 SDValue LowerFROUND64(SDValue Op, SelectionDAG &DAG) const;
54 SDValue LowerFROUND(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000055 SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const;
56
Matt Arsenaultf058d672016-01-11 16:50:29 +000057 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const;
58
Matt Arsenault5e0bdb82016-01-11 22:01:48 +000059 SDValue LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000060 SDValue LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellardc947d8c2013-10-30 17:22:05 +000061 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000062 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000063
Matt Arsenaultc9961752014-10-03 23:54:56 +000064 SDValue LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellard94c21bc2016-11-01 16:31:48 +000065 SDValue LowerFP_TO_FP16(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultc9961752014-10-03 23:54:56 +000066 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
67 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
68
Matt Arsenault14d46452014-06-15 20:23:38 +000069 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
70
Matt Arsenault6e3a4512016-01-18 22:01:13 +000071protected:
Matt Arsenault8af47a02016-07-01 22:55:55 +000072 bool shouldCombineMemoryType(EVT VT) const;
Matt Arsenault327bb5a2016-07-01 22:47:50 +000073 SDValue performLoadCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultca3976f2014-07-15 02:06:31 +000074 SDValue performStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault2fdf2a12017-02-21 23:35:48 +000075 SDValue performClampCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +000076
77 SDValue splitBinaryBitConstantOpImpl(DAGCombinerInfo &DCI, const SDLoc &SL,
78 unsigned Opc, SDValue LHS,
79 uint32_t ValLo, uint32_t ValHi) const;
Matt Arsenault24692112015-07-14 18:20:33 +000080 SDValue performShlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +000081 SDValue performSraCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault80edab92016-01-18 21:43:36 +000082 SDValue performSrlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000083 SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault2712d4a2016-08-27 01:32:27 +000084 SDValue performMulhsCombine(SDNode *N, DAGCombinerInfo &DCI) const;
85 SDValue performMulhuCombine(SDNode *N, DAGCombinerInfo &DCI) const;
86 SDValue performMulLoHi24Combine(SDNode *N, DAGCombinerInfo &DCI) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +000087 SDValue performCtlzCombine(const SDLoc &SL, SDValue Cond, SDValue LHS,
88 SDValue RHS, DAGCombinerInfo &DCI) const;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +000089 SDValue performSelectCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault2529fba2017-01-12 00:09:34 +000090 SDValue performFNegCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault9dba9bd2017-02-02 02:27:04 +000091 SDValue performFAbsCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000092
Matt Arsenaultc9df7942014-06-11 03:29:54 +000093 static EVT getEquivalentMemType(LLVMContext &Context, EVT VT);
Tom Stellard75aadc22012-12-11 21:25:42 +000094
Tom Stellard067c8152014-07-21 14:01:14 +000095 virtual SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
96 SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +000097
Matt Arsenault6e3a4512016-01-18 22:01:13 +000098 /// Return 64-bit value Op as two 32-bit integers.
99 std::pair<SDValue, SDValue> split64BitValue(SDValue Op,
100 SelectionDAG &DAG) const;
Matt Arsenault33e3ece2016-01-18 22:09:04 +0000101 SDValue getLoHalf64(SDValue Op, SelectionDAG &DAG) const;
102 SDValue getHiHalf64(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000103
Matt Arsenault83e60582014-07-24 17:10:35 +0000104 /// \brief Split a vector load into 2 loads of half the vector.
105 SDValue SplitVectorLoad(SDValue Op, SelectionDAG &DAG) const;
106
Matt Arsenault83e60582014-07-24 17:10:35 +0000107 /// \brief Split a vector store into 2 stores of half the vector.
Tom Stellardaf775432013-10-23 00:44:32 +0000108 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +0000109
Tom Stellard2ffc3302013-08-26 15:05:44 +0000110 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely343cd6f02014-06-22 21:43:01 +0000111 SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely5f715d32015-01-22 23:42:43 +0000112 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Veselye5ca27d2014-08-12 17:31:20 +0000113 SDValue LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const;
Tom Stellardbf69d762014-11-15 01:07:53 +0000114 void LowerUDIVREM64(SDValue Op, SelectionDAG &DAG,
115 SmallVectorImpl<SDValue> &Results) const;
Tom Stellardbbeb45a2016-09-16 21:53:00 +0000116 void analyzeFormalArgumentsCompute(CCState &State,
117 const SmallVectorImpl<ISD::InputArg> &Ins) const;
Marek Olsak8a0f3352016-01-13 17:23:04 +0000118 void AnalyzeReturn(CCState &State,
119 const SmallVectorImpl<ISD::OutputArg> &Outs) const;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000120
Tom Stellard75aadc22012-12-11 21:25:42 +0000121public:
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000122 AMDGPUTargetLowering(const TargetMachine &TM, const AMDGPUSubtarget &STI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000123
Matt Arsenault3e6f9b52017-01-19 06:35:27 +0000124 bool mayIgnoreSignedZero(SDValue Op) const {
Matt Arsenault74a576e2017-01-25 06:27:02 +0000125 if (getTargetMachine().Options.NoSignedZerosFPMath)
Matt Arsenault3e6f9b52017-01-19 06:35:27 +0000126 return true;
127
128 if (const auto *BO = dyn_cast<BinaryWithFlagsSDNode>(Op))
129 return BO->Flags.hasNoSignedZeros();
130
131 return false;
132 }
133
Craig Topper5656db42014-04-29 07:57:24 +0000134 bool isFAbsFree(EVT VT) const override;
135 bool isFNegFree(EVT VT) const override;
136 bool isTruncateFree(EVT Src, EVT Dest) const override;
137 bool isTruncateFree(Type *Src, Type *Dest) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000138
Craig Topper5656db42014-04-29 07:57:24 +0000139 bool isZExtFree(Type *Src, Type *Dest) const override;
140 bool isZExtFree(EVT Src, EVT Dest) const override;
Aaron Ballman3c81e462014-06-26 13:45:47 +0000141 bool isZExtFree(SDValue Val, EVT VT2) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000142
Craig Topper5656db42014-04-29 07:57:24 +0000143 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000144
Mehdi Amini44ede332015-07-09 02:09:04 +0000145 MVT getVectorIdxTy(const DataLayout &) const override;
Matt Arsenault1d555c42014-06-23 18:00:55 +0000146 bool isSelectSupported(SelectSupportKind) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000147
148 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
149 bool ShouldShrinkFPConstant(EVT VT) const override;
Matt Arsenault810cb622014-12-12 00:00:24 +0000150 bool shouldReduceLoadWidth(SDNode *Load,
151 ISD::LoadExtType ExtType,
152 EVT ExtVT) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000153
Matt Arsenault327bb5a2016-07-01 22:47:50 +0000154 bool isLoadBitCastBeneficial(EVT, EVT) const final;
Matt Arsenault65ad1602015-05-24 00:51:27 +0000155
156 bool storeOfVectorConstantIsCheap(EVT MemVT,
157 unsigned NumElem,
158 unsigned AS) const override;
Matt Arsenault61dc2352015-10-12 23:59:50 +0000159 bool aggressivelyPreferBuildVectorSources(EVT VecVT) const override;
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000160 bool isCheapToSpeculateCttz() const override;
161 bool isCheapToSpeculateCtlz() const override;
162
Matt Arsenaulte622dc32017-04-11 22:29:24 +0000163 static CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool IsVarArg);
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000164 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Craig Topper5656db42014-04-29 07:57:24 +0000165 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000166 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
167 SelectionDAG &DAG) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000168 SDValue LowerCall(CallLoweringInfo &CLI,
169 SmallVectorImpl<SDValue> &InVals) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000170
Matt Arsenault19c54882015-08-26 18:37:13 +0000171 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op,
172 SelectionDAG &DAG) const;
173
Craig Topper5656db42014-04-29 07:57:24 +0000174 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000175 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000176 void ReplaceNodeResults(SDNode * N,
177 SmallVectorImpl<SDValue> &Results,
178 SelectionDAG &DAG) const override;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000179
Matt Arsenaultda7a6562017-02-01 00:42:40 +0000180 SDValue combineFMinMaxLegacy(const SDLoc &DL, EVT VT, SDValue LHS,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000181 SDValue RHS, SDValue True, SDValue False,
182 SDValue CC, DAGCombinerInfo &DCI) const;
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +0000183
Craig Topper5656db42014-04-29 07:57:24 +0000184 const char* getTargetNodeName(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000185
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000186 bool isFsqrtCheap(SDValue Operand, SelectionDAG &DAG) const override {
187 return true;
188 }
Evandro Menezes21f9ce12016-11-10 23:31:06 +0000189 SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
190 int &RefinementSteps, bool &UseOneConstNR,
191 bool Reciprocal) const override;
Sanjay Patel0051efc2016-10-20 16:55:45 +0000192 SDValue getRecipEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
193 int &RefinementSteps) const override;
Matt Arsenaulte93d06a2015-01-13 20:53:18 +0000194
Craig Topper5656db42014-04-29 07:57:24 +0000195 virtual SDNode *PostISelFolding(MachineSDNode *N,
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000196 SelectionDAG &DAG) const = 0;
Christian Konigd910b7d2013-02-26 17:52:16 +0000197
Tom Stellard75aadc22012-12-11 21:25:42 +0000198 /// \brief Determine which of the bits specified in \p Mask are known to be
199 /// either zero or one and return them in the \p KnownZero and \p KnownOne
200 /// bitsets.
Jay Foada0653a32014-05-14 21:14:37 +0000201 void computeKnownBitsForTargetNode(const SDValue Op,
Craig Topperd0af7e82017-04-28 05:31:46 +0000202 KnownBits &Known,
Simon Pilgrim37b536e2017-03-31 11:24:16 +0000203 const APInt &DemandedElts,
Jay Foada0653a32014-05-14 21:14:37 +0000204 const SelectionDAG &DAG,
205 unsigned Depth = 0) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000206
Simon Pilgrim3c81c34d2017-03-31 13:54:09 +0000207 unsigned ComputeNumSignBitsForTargetNode(SDValue Op, const APInt &DemandedElts,
208 const SelectionDAG &DAG,
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000209 unsigned Depth = 0) const override;
Tom Stellardb02094e2014-07-21 15:45:01 +0000210
211 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
212 /// MachineFunction.
213 ///
214 /// \returns a RegisterSDNode representing Reg.
215 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
216 const TargetRegisterClass *RC,
217 unsigned Reg, EVT VT) const;
Tom Stellarddcb9f092015-07-09 21:20:37 +0000218
219 enum ImplicitParameter {
Jan Veselyfea814d2016-06-21 20:46:20 +0000220 FIRST_IMPLICIT,
221 GRID_DIM = FIRST_IMPLICIT,
222 GRID_OFFSET,
Tom Stellarddcb9f092015-07-09 21:20:37 +0000223 };
224
225 /// \brief Helper function that returns the byte offset of the given
226 /// type of implicit parameter.
Matt Arsenault916cea52015-07-28 18:09:55 +0000227 uint32_t getImplicitParameterOffset(const AMDGPUMachineFunction *MFI,
Tom Stellarddcb9f092015-07-09 21:20:37 +0000228 const ImplicitParameter Param) const;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000229
230 AMDGPUAS getAMDGPUAS() const {
231 return AMDGPUASI;
232 }
Yaxun Liufd23a0c2017-04-24 18:26:27 +0000233
234 MVT getFenceOperandTy(const DataLayout &DL) const override {
235 return MVT::i32;
236 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000237};
238
239namespace AMDGPUISD {
240
Matthias Braund04893f2015-05-07 21:33:59 +0000241enum NodeType : unsigned {
Tom Stellard75aadc22012-12-11 21:25:42 +0000242 // AMDIL ISD Opcodes
243 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000244 UMUL, // 32bit unsigned multiplication
Tom Stellard75aadc22012-12-11 21:25:42 +0000245 BRANCH_COND,
246 // End AMDIL ISD Opcodes
Matt Arsenaultc5b641a2017-03-17 20:41:45 +0000247
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000248 // Function call.
249 CALL,
Matt Arsenault3e025382017-04-24 17:49:13 +0000250 TRAP,
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000251
Matt Arsenaultc5b641a2017-03-17 20:41:45 +0000252 // Masked control flow nodes.
253 IF,
254 ELSE,
255 LOOP,
256
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000257 // A uniform kernel return that terminates the wavefront.
Matt Arsenault9babdf42016-06-22 20:15:28 +0000258 ENDPGM,
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000259
260 // Return to a shader part's epilog code.
261 RETURN_TO_EPILOG,
262
263 // Return with values from a non-entry function.
264 RET_FLAG,
265
Tom Stellard75aadc22012-12-11 21:25:42 +0000266 DWORDADDR,
267 FRACT,
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000268
269 /// CLAMP value between 0.0 and 1.0. NaN clamped to 0, following clamp output
270 /// modifier behavior with dx10_enable.
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000271 CLAMP,
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000272
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000273 // This is SETCC with the full mask result which is used for a compare with a
Wei Ding07e03712016-07-28 16:42:13 +0000274 // result bit per item in the wavefront.
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000275 SETCC,
Tom Stellard8485fa02016-12-07 02:42:15 +0000276 SETREG,
277 // FP ops with input and output chain.
278 FMA_W_CHAIN,
279 FMUL_W_CHAIN,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000280
281 // SIN_HW, COS_HW - f32 for SI, 1 ULP max error, valid from -100 pi to 100 pi.
282 // Denormals handled on some parts.
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000283 COS_HW,
284 SIN_HW,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000285 FMAX_LEGACY,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000286 FMIN_LEGACY,
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000287 FMAX3,
288 SMAX3,
289 UMAX3,
290 FMIN3,
291 SMIN3,
292 UMIN3,
Matt Arsenaultf639c322016-01-28 20:53:42 +0000293 FMED3,
294 SMED3,
295 UMED3,
Tom Stellard75aadc22012-12-11 21:25:42 +0000296 URECIP,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000297 DIV_SCALE,
298 DIV_FMAS,
299 DIV_FIXUP,
Wei Ding4d3d4ca2017-02-24 23:00:29 +0000300 // For emitting ISD::FMAD when f32 denormals are enabled because mac/mad is
301 // treated as an illegal operation.
302 FMAD_FTZ,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000303 TRIG_PREOP, // 1 ULP max error for f64
304
305 // RCP, RSQ - For f32, 1 ULP max error, no denormal handling.
306 // For f64, max error 2^29 ULP, handles denormals.
307 RCP,
308 RSQ,
Matt Arsenault32fc5272016-07-26 16:45:45 +0000309 RCP_LEGACY,
Matt Arsenault257d48d2014-06-24 22:13:39 +0000310 RSQ_LEGACY,
Matt Arsenault32fc5272016-07-26 16:45:45 +0000311 FMUL_LEGACY,
Matt Arsenault79963e82016-02-13 01:03:00 +0000312 RSQ_CLAMP,
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000313 LDEXP,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000314 FP_CLASS,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000315 DOT4,
Jan Vesely808fff52015-04-30 17:15:56 +0000316 CARRY,
317 BORROW,
Matt Arsenaultfae02982014-03-17 18:58:11 +0000318 BFE_U32, // Extract range of bits with zero extension to 32-bits.
319 BFE_I32, // Extract range of bits with sign extension to 32-bits.
Matt Arsenaultb3458362014-03-31 18:21:13 +0000320 BFI, // (src0 & src1) | (~src0 & src2)
321 BFM, // Insert a range of bits into a 32-bit word.
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000322 FFBH_U32, // ctlz with -1 if input is zero.
Matt Arsenaultc96e1de2016-07-18 18:35:05 +0000323 FFBH_I32,
Tom Stellard50122a52014-04-07 19:45:41 +0000324 MUL_U24,
325 MUL_I24,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000326 MULHI_U24,
327 MULHI_I24,
Matt Arsenaulteb260202014-05-22 18:00:15 +0000328 MAD_U24,
329 MAD_I24,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000330 MUL_LOHI_I24,
331 MUL_LOHI_U24,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000332 TEXTURE_FETCH,
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000333 EXPORT, // exp on SI+
334 EXPORT_DONE, // exp on SI+ with done bit set
335 R600_EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000336 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000337 REGISTER_LOAD,
338 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000339 SAMPLE,
340 SAMPLEB,
341 SAMPLED,
342 SAMPLEL,
Matt Arsenault364a6742014-06-11 17:50:44 +0000343
344 // These cvt_f32_ubyte* nodes need to remain consecutive and in order.
345 CVT_F32_UBYTE0,
346 CVT_F32_UBYTE1,
347 CVT_F32_UBYTE2,
348 CVT_F32_UBYTE3,
Matt Arsenault1f17c662017-02-22 00:27:34 +0000349
350 // Convert two float 32 numbers into a single register holding two packed f16
351 // with round to zero.
352 CVT_PKRTZ_F16_F32,
353
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000354 // Same as the standard node, except the high bits of the resulting integer
355 // are known 0.
356 FP_TO_FP16,
357
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000358 // Wrapper around fp16 results that are known to zero the high bits.
359 FP16_ZEXT,
360
Tom Stellard880a80a2014-06-17 16:53:14 +0000361 /// This node is for VLIW targets and it is used to represent a vector
362 /// that is stored in consecutive registers with the same channel.
363 /// For example:
364 /// |X |Y|Z|W|
365 /// T0|v.x| | | |
366 /// T1|v.y| | | |
367 /// T2|v.z| | | |
368 /// T3|v.w| | | |
369 BUILD_VERTICAL_VECTOR,
Tom Stellard067c8152014-07-21 14:01:14 +0000370 /// Pointer to the start of the shader's constant data.
371 CONST_DATA_PTR,
Tom Stellardfc92e772015-05-12 14:18:14 +0000372 SENDMSG,
Jan Veselyd48445d2017-01-04 18:06:55 +0000373 SENDMSGHALT,
Tom Stellard2a9d9472015-05-12 15:00:46 +0000374 INTERP_MOV,
375 INTERP_P1,
376 INTERP_P2,
Tom Stellardbf3e6e52016-06-14 20:29:59 +0000377 PC_ADD_REL_OFFSET,
Matt Arsenault03006fd2016-07-19 16:27:56 +0000378 KILL,
Jan Veselyf1705042017-01-20 21:24:26 +0000379 DUMMY_CHAIN,
Tom Stellard9fa17912013-08-14 23:24:45 +0000380 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000381 STORE_MSKOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000382 LOAD_CONSTANT,
Tom Stellardafcf12f2013-09-12 02:55:14 +0000383 TBUFFER_STORE_FORMAT,
Tom Stellard354a43c2016-04-01 18:27:37 +0000384 ATOMIC_CMP_SWAP,
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000385 ATOMIC_INC,
386 ATOMIC_DEC,
Tom Stellard6f9ef142016-12-20 17:19:44 +0000387 BUFFER_LOAD,
388 BUFFER_LOAD_FORMAT,
Tom Stellard75aadc22012-12-11 21:25:42 +0000389 LAST_AMDGPU_ISD_NUMBER
390};
391
392
393} // End namespace AMDGPUISD
394
Tom Stellard75aadc22012-12-11 21:25:42 +0000395} // End namespace llvm
396
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000397#endif