blob: f2e92c8f4f841fef68f0876eddab8a03f32206eb [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Logan Chien8cbb80d2013-10-28 17:51:12 +000010#include "ARMFPUName.h"
Amara Emerson52cfb6a2013-10-03 09:31:51 +000011#include "ARMFeatures.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000012#include "MCTargetDesc/ARMAddressingModes.h"
Logan Chien439e8f92013-12-11 17:16:25 +000013#include "MCTargetDesc/ARMArchName.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "MCTargetDesc/ARMBaseInfo.h"
15#include "MCTargetDesc/ARMMCExpr.h"
Evan Cheng11424442011-07-26 00:24:13 +000016#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000017#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000018#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000019#include "llvm/ADT/StringSwitch.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000020#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000022#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/MC/MCContext.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000024#include "llvm/MC/MCDisassembler.h"
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +000025#include "llvm/MC/MCELF.h"
Jack Carter718da0b2013-01-30 02:24:33 +000026#include "llvm/MC/MCELFStreamer.h"
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +000027#include "llvm/MC/MCELFSymbolFlags.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/MC/MCExpr.h"
29#include "llvm/MC/MCInst.h"
30#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000031#include "llvm/MC/MCInstrInfo.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000032#include "llvm/MC/MCObjectFileInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/MC/MCParser/MCAsmLexer.h"
34#include "llvm/MC/MCParser/MCAsmParser.h"
35#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
36#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000037#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000038#include "llvm/MC/MCStreamer.h"
39#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000040#include "llvm/MC/MCSymbol.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000041#include "llvm/MC/MCTargetAsmParser.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000042#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000043#include "llvm/Support/ARMEHABI.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000044#include "llvm/Support/COFF.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000045#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000046#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000047#include "llvm/Support/MathExtras.h"
48#include "llvm/Support/SourceMgr.h"
49#include "llvm/Support/TargetRegistry.h"
50#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000051
Kevin Enderbyccab3172009-09-15 00:27:25 +000052using namespace llvm;
53
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000054namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000055
56class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000057
Jim Grosbach04945c42011-12-02 00:35:16 +000058enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000059
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000060class UnwindContext {
61 MCAsmParser &Parser;
62
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000063 typedef SmallVector<SMLoc, 4> Locs;
64
65 Locs FnStartLocs;
66 Locs CantUnwindLocs;
67 Locs PersonalityLocs;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000068 Locs PersonalityIndexLocs;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000069 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000070 int FPReg;
71
72public:
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000073 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {}
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000074
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000075 bool hasFnStart() const { return !FnStartLocs.empty(); }
76 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
77 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000078 bool hasPersonality() const {
79 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty());
80 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000081
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000082 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
83 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
84 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
85 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000086 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000087
88 void saveFPReg(int Reg) { FPReg = Reg; }
89 int getFPReg() const { return FPReg; }
90
91 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000092 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
93 FI != FE; ++FI)
94 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000095 }
96 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000097 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
98 UE = CantUnwindLocs.end(); UI != UE; ++UI)
99 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000100 }
101 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000102 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
103 HE = HandlerDataLocs.end(); HI != HE; ++HI)
104 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000105 }
106 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000107 for (Locs::const_iterator PI = PersonalityLocs.begin(),
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000108 PE = PersonalityLocs.end(),
109 PII = PersonalityIndexLocs.begin(),
110 PIE = PersonalityIndexLocs.end();
111 PI != PE || PII != PIE;) {
112 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer()))
113 Parser.Note(*PI++, ".personality was specified here");
114 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer()))
115 Parser.Note(*PII++, ".personalityindex was specified here");
116 else
117 llvm_unreachable(".personality and .personalityindex cannot be "
118 "at the same location");
119 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000120 }
121
122 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000123 FnStartLocs = Locs();
124 CantUnwindLocs = Locs();
125 PersonalityLocs = Locs();
126 HandlerDataLocs = Locs();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000127 PersonalityIndexLocs = Locs();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000128 FPReg = ARM::SP;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000129 }
130};
131
Evan Cheng11424442011-07-26 00:24:13 +0000132class ARMAsmParser : public MCTargetAsmParser {
Evan Cheng91111d22011-07-09 05:47:46 +0000133 MCSubtargetInfo &STI;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000134 MCAsmParser &Parser;
Joey Gouly0e76fa72013-09-12 10:28:05 +0000135 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000136 const MCRegisterInfo *MRI;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000137 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000138
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000139 ARMTargetStreamer &getTargetStreamer() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000140 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000141 return static_cast<ARMTargetStreamer &>(TS);
142 }
143
Jim Grosbachab5830e2011-12-14 02:16:11 +0000144 // Map of register aliases registers via the .req directive.
145 StringMap<unsigned> RegisterReqs;
146
Tim Northover1744d0a2013-10-25 12:49:50 +0000147 bool NextSymbolIsThumb;
148
Jim Grosbached16ec42011-08-29 22:24:09 +0000149 struct {
150 ARMCC::CondCodes Cond; // Condition for IT block.
151 unsigned Mask:4; // Condition mask for instructions.
152 // Starting at first 1 (from lsb).
153 // '1' condition as indicated in IT.
154 // '0' inverse of condition (else).
155 // Count of instructions in IT block is
156 // 4 - trailingzeroes(mask)
157
158 bool FirstCond; // Explicit flag for when we're parsing the
159 // First instruction in the IT block. It's
160 // implied in the mask, so needs special
161 // handling.
162
163 unsigned CurPosition; // Current position in parsing of IT
164 // block. In range [0,3]. Initialized
165 // according to count of instructions in block.
166 // ~0U if no active IT block.
167 } ITState;
168 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000169 void forwardITPosition() {
170 if (!inITBlock()) return;
171 // Move to the next instruction in the IT block, if there is one. If not,
172 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000173 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000174 if (++ITState.CurPosition == 5 - TZ)
175 ITState.CurPosition = ~0U; // Done with the IT block after this.
176 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000177
178
Kevin Enderbyccab3172009-09-15 00:27:25 +0000179 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000180 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
181
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000182 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) {
183 return Parser.Note(L, Msg, Ranges);
184 }
Benjamin Kramer673824b2012-04-15 17:04:27 +0000185 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000186 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000187 return Parser.Warning(L, Msg, Ranges);
188 }
189 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000190 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000191 return Parser.Error(L, Msg, Ranges);
192 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000193
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000194 int tryParseRegister();
195 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d6022d2011-07-26 20:41:24 +0000196 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000197 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachd3595712011-08-03 23:50:40 +0000198 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000199 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
200 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000201 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
202 unsigned &ShiftAmount);
Saleem Abdulrasool38976512014-02-23 06:22:09 +0000203 bool parseLiteralValues(unsigned Size, SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000204 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000205 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000206 bool parseDirectiveThumbFunc(SMLoc L);
207 bool parseDirectiveCode(SMLoc L);
208 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000209 bool parseDirectiveReq(StringRef Name, SMLoc L);
210 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000211 bool parseDirectiveArch(SMLoc L);
212 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000213 bool parseDirectiveCPU(SMLoc L);
214 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000215 bool parseDirectiveFnStart(SMLoc L);
216 bool parseDirectiveFnEnd(SMLoc L);
217 bool parseDirectiveCantUnwind(SMLoc L);
218 bool parseDirectivePersonality(SMLoc L);
219 bool parseDirectiveHandlerData(SMLoc L);
220 bool parseDirectiveSetFP(SMLoc L);
221 bool parseDirectivePad(SMLoc L);
222 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000223 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000224 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000225 bool parseDirectiveEven(SMLoc L);
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000226 bool parseDirectivePersonalityIndex(SMLoc L);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +0000227 bool parseDirectiveUnwindRaw(SMLoc L);
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +0000228 bool parseDirectiveTLSDescSeq(SMLoc L);
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000229 bool parseDirectiveMovSP(SMLoc L);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +0000230 bool parseDirectiveObjectArch(SMLoc L);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +0000231 bool parseDirectiveArchExtension(SMLoc L);
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +0000232 bool parseDirectiveAlign(SMLoc L);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +0000233 bool parseDirectiveThumbSet(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000234
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000235 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000236 bool &CarrySetting, unsigned &ProcessorIMod,
237 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000238 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
239 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000240 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000241
Evan Cheng4d1ca962011-07-08 01:53:10 +0000242 bool isThumb() const {
243 // FIXME: Can tablegen auto-generate this?
Evan Cheng91111d22011-07-09 05:47:46 +0000244 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000245 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000246 bool isThumbOne() const {
Evan Cheng91111d22011-07-09 05:47:46 +0000247 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000248 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000249 bool isThumbTwo() const {
250 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
251 }
Tim Northovera2292d02013-06-10 23:20:58 +0000252 bool hasThumb() const {
253 return STI.getFeatureBits() & ARM::HasV4TOps;
254 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000255 bool hasV6Ops() const {
256 return STI.getFeatureBits() & ARM::HasV6Ops;
257 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000258 bool hasV6MOps() const {
259 return STI.getFeatureBits() & ARM::HasV6MOps;
260 }
James Molloy21efa7d2011-09-28 14:21:38 +0000261 bool hasV7Ops() const {
262 return STI.getFeatureBits() & ARM::HasV7Ops;
263 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000264 bool hasV8Ops() const {
265 return STI.getFeatureBits() & ARM::HasV8Ops;
266 }
Tim Northovera2292d02013-06-10 23:20:58 +0000267 bool hasARM() const {
268 return !(STI.getFeatureBits() & ARM::FeatureNoARM);
269 }
270
Evan Cheng284b4672011-07-08 22:36:29 +0000271 void SwitchMode() {
Evan Cheng91111d22011-07-09 05:47:46 +0000272 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
273 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000274 }
James Molloy21efa7d2011-09-28 14:21:38 +0000275 bool isMClass() const {
276 return STI.getFeatureBits() & ARM::FeatureMClass;
277 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000278
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000279 /// @name Auto-generated Match Functions
280 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000281
Chris Lattner3e4582a2010-09-06 19:11:01 +0000282#define GET_ASSEMBLER_HEADER
283#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000284
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000285 /// }
286
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000287 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000288 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000289 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000290 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000291 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach48399582011-10-12 17:34:41 +0000292 OperandMatchResultTy parseCoprocOptionOperand(
293 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000294 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000295 SmallVectorImpl<MCParsedAsmOperand*>&);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000296 OperandMatchResultTy parseInstSyncBarrierOptOperand(
297 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000298 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000299 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000300 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000301 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach27c1e252011-07-21 17:23:04 +0000302 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
303 StringRef Op, int Low, int High);
304 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
305 return parsePKHImm(O, "lsl", 0, 31);
306 }
307 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
308 return parsePKHImm(O, "asr", 1, 32);
309 }
Jim Grosbach0a547702011-07-22 17:44:50 +0000310 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000311 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach833b9d32011-07-27 20:15:40 +0000312 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach864b6092011-07-28 21:34:26 +0000313 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachd3595712011-08-03 23:50:40 +0000314 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach1d9d5e92011-08-10 21:56:18 +0000315 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbache7fbce72011-10-03 23:38:36 +0000316 OperandMatchResultTy parseFPImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000317 OperandMatchResultTy parseVectorList(SmallVectorImpl<MCParsedAsmOperand*>&);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000318 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
319 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000320
321 // Asm Match Converter Methods
Chad Rosier451ef132012-08-31 22:12:31 +0000322 void cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +0000323 const SmallVectorImpl<MCParsedAsmOperand*> &);
Mihai Popaad18d3c2013-08-09 10:38:32 +0000324 void cvtThumbBranches(MCInst &Inst,
325 const SmallVectorImpl<MCParsedAsmOperand*> &);
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +0000326
Jim Grosbachedaa35a2011-07-26 18:25:39 +0000327 bool validateInstruction(MCInst &Inst,
328 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachafad0532011-11-10 23:42:14 +0000329 bool processInstruction(MCInst &Inst,
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000330 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbach7283da92011-08-16 21:12:37 +0000331 bool shouldOmitCCOutOperand(StringRef Mnemonic,
332 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Joey Goulye8602552013-07-19 16:34:16 +0000333 bool shouldOmitPredicateOperand(StringRef Mnemonic,
334 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderbyccab3172009-09-15 00:27:25 +0000335public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000336 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000337 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000338 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000339 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000340 Match_RequiresThumb2,
341#define GET_OPERAND_DIAGNOSTIC_TYPES
342#include "ARMGenAsmMatcher.inc"
343
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000344 };
345
Joey Gouly0e76fa72013-09-12 10:28:05 +0000346 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser,
347 const MCInstrInfo &MII)
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000348 : MCTargetAsmParser(), STI(_STI), Parser(_Parser), MII(MII), UC(_Parser) {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000349 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000350
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000351 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000352 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000353
Evan Cheng4d1ca962011-07-08 01:53:10 +0000354 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000355 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000356
357 // Not in an ITBlock to start with.
358 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000359
360 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000361 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000362
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000363 // Implementation of the MCTargetAsmParser interface:
Craig Topperca7e3e52014-03-10 03:19:03 +0000364 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
365 bool
366 ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
367 SMLoc NameLoc,
368 SmallVectorImpl<MCParsedAsmOperand*> &Operands) override;
369 bool ParseDirective(AsmToken DirectiveID) override;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000370
Craig Topperca7e3e52014-03-10 03:19:03 +0000371 unsigned validateTargetOperandClass(MCParsedAsmOperand *Op,
372 unsigned Kind) override;
373 unsigned checkTargetMatchPredicate(MCInst &Inst) override;
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000374
Chad Rosier49963552012-10-13 00:26:04 +0000375 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000376 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +0000377 MCStreamer &Out, unsigned &ErrorInfo,
Craig Topperca7e3e52014-03-10 03:19:03 +0000378 bool MatchingInlineAsm) override;
379 void onLabelParsed(MCSymbol *Symbol) override;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000380};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000381} // end anonymous namespace
382
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000383namespace {
384
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000385/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000386/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000387class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000388 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000389 k_CondCode,
390 k_CCOut,
391 k_ITCondMask,
392 k_CoprocNum,
393 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000394 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000395 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000396 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000397 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000398 k_Memory,
399 k_PostIndexRegister,
400 k_MSRMask,
401 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000402 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000403 k_Register,
404 k_RegisterList,
405 k_DPRRegisterList,
406 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000407 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000408 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000409 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000410 k_ShiftedRegister,
411 k_ShiftedImmediate,
412 k_ShifterImmediate,
413 k_RotateImmediate,
414 k_BitfieldDescriptor,
415 k_Token
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000416 } Kind;
417
Kevin Enderby488f20b2014-04-10 20:18:58 +0000418 SMLoc StartLoc, EndLoc, AlignmentLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000419 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000420
Eric Christopher8996c5d2013-03-15 00:42:55 +0000421 struct CCOp {
422 ARMCC::CondCodes Val;
423 };
424
425 struct CopOp {
426 unsigned Val;
427 };
428
429 struct CoprocOptionOp {
430 unsigned Val;
431 };
432
433 struct ITMaskOp {
434 unsigned Mask:4;
435 };
436
437 struct MBOptOp {
438 ARM_MB::MemBOpt Val;
439 };
440
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000441 struct ISBOptOp {
442 ARM_ISB::InstSyncBOpt Val;
443 };
444
Eric Christopher8996c5d2013-03-15 00:42:55 +0000445 struct IFlagsOp {
446 ARM_PROC::IFlags Val;
447 };
448
449 struct MMaskOp {
450 unsigned Val;
451 };
452
453 struct TokOp {
454 const char *Data;
455 unsigned Length;
456 };
457
458 struct RegOp {
459 unsigned RegNum;
460 };
461
462 // A vector register list is a sequential list of 1 to 4 registers.
463 struct VectorListOp {
464 unsigned RegNum;
465 unsigned Count;
466 unsigned LaneIndex;
467 bool isDoubleSpaced;
468 };
469
470 struct VectorIndexOp {
471 unsigned Val;
472 };
473
474 struct ImmOp {
475 const MCExpr *Val;
476 };
477
478 /// Combined record for all forms of ARM address expressions.
479 struct MemoryOp {
480 unsigned BaseRegNum;
481 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
482 // was specified.
483 const MCConstantExpr *OffsetImm; // Offset immediate value
484 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
485 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
486 unsigned ShiftImm; // shift for OffsetReg.
487 unsigned Alignment; // 0 = no alignment specified
488 // n = alignment in bytes (2, 4, 8, 16, or 32)
489 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
490 };
491
492 struct PostIdxRegOp {
493 unsigned RegNum;
494 bool isAdd;
495 ARM_AM::ShiftOpc ShiftTy;
496 unsigned ShiftImm;
497 };
498
499 struct ShifterImmOp {
500 bool isASR;
501 unsigned Imm;
502 };
503
504 struct RegShiftedRegOp {
505 ARM_AM::ShiftOpc ShiftTy;
506 unsigned SrcReg;
507 unsigned ShiftReg;
508 unsigned ShiftImm;
509 };
510
511 struct RegShiftedImmOp {
512 ARM_AM::ShiftOpc ShiftTy;
513 unsigned SrcReg;
514 unsigned ShiftImm;
515 };
516
517 struct RotImmOp {
518 unsigned Imm;
519 };
520
521 struct BitfieldOp {
522 unsigned LSB;
523 unsigned Width;
524 };
525
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000526 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000527 struct CCOp CC;
528 struct CopOp Cop;
529 struct CoprocOptionOp CoprocOption;
530 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000531 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000532 struct ITMaskOp ITMask;
533 struct IFlagsOp IFlags;
534 struct MMaskOp MMask;
535 struct TokOp Tok;
536 struct RegOp Reg;
537 struct VectorListOp VectorList;
538 struct VectorIndexOp VectorIndex;
539 struct ImmOp Imm;
540 struct MemoryOp Memory;
541 struct PostIdxRegOp PostIdxReg;
542 struct ShifterImmOp ShifterImm;
543 struct RegShiftedRegOp RegShiftedReg;
544 struct RegShiftedImmOp RegShiftedImm;
545 struct RotImmOp RotImm;
546 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000547 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000548
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000549 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
550public:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000551 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
552 Kind = o.Kind;
553 StartLoc = o.StartLoc;
554 EndLoc = o.EndLoc;
555 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000556 case k_CondCode:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000557 CC = o.CC;
558 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000559 case k_ITCondMask:
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000560 ITMask = o.ITMask;
561 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000562 case k_Token:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000563 Tok = o.Tok;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000564 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000565 case k_CCOut:
566 case k_Register:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000567 Reg = o.Reg;
568 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000569 case k_RegisterList:
570 case k_DPRRegisterList:
571 case k_SPRRegisterList:
Bill Wendling0ab0f672010-11-18 21:50:54 +0000572 Registers = o.Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000573 break;
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000574 case k_VectorList:
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000575 case k_VectorListAllLanes:
Jim Grosbach04945c42011-12-02 00:35:16 +0000576 case k_VectorListIndexed:
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000577 VectorList = o.VectorList;
578 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000579 case k_CoprocNum:
580 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000581 Cop = o.Cop;
582 break;
Jim Grosbach48399582011-10-12 17:34:41 +0000583 case k_CoprocOption:
584 CoprocOption = o.CoprocOption;
585 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000586 case k_Immediate:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000587 Imm = o.Imm;
588 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000589 case k_MemBarrierOpt:
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000590 MBOpt = o.MBOpt;
591 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000592 case k_InstSyncBarrierOpt:
593 ISBOpt = o.ISBOpt;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000594 case k_Memory:
Jim Grosbach871dff72011-10-11 15:59:20 +0000595 Memory = o.Memory;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000596 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000597 case k_PostIndexRegister:
Jim Grosbachd3595712011-08-03 23:50:40 +0000598 PostIdxReg = o.PostIdxReg;
599 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000600 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000601 MMask = o.MMask;
602 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000603 case k_ProcIFlags:
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000604 IFlags = o.IFlags;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000605 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000606 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000607 ShifterImm = o.ShifterImm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000608 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000609 case k_ShiftedRegister:
Jim Grosbachac798e12011-07-25 20:49:51 +0000610 RegShiftedReg = o.RegShiftedReg;
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000611 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000612 case k_ShiftedImmediate:
Jim Grosbachac798e12011-07-25 20:49:51 +0000613 RegShiftedImm = o.RegShiftedImm;
Owen Andersonb595ed02011-07-21 18:54:16 +0000614 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000615 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +0000616 RotImm = o.RotImm;
617 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000618 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +0000619 Bitfield = o.Bitfield;
620 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000621 case k_VectorIndex:
622 VectorIndex = o.VectorIndex;
623 break;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000624 }
625 }
Jim Grosbach624bcc72010-10-29 14:46:02 +0000626
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000627 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000628 SMLoc getStartLoc() const override { return StartLoc; }
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000629 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000630 SMLoc getEndLoc() const override { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000631 /// getLocRange - Get the range between the first and last token of this
632 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000633 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
634
Kevin Enderby488f20b2014-04-10 20:18:58 +0000635 /// getAlignmentLoc - Get the location of the Alignment token of this operand.
636 SMLoc getAlignmentLoc() const {
637 assert(Kind == k_Memory && "Invalid access!");
638 return AlignmentLoc;
639 }
640
Daniel Dunbard8042b72010-08-11 06:36:53 +0000641 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000642 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000643 return CC.Val;
644 }
645
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000646 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000647 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000648 return Cop.Val;
649 }
650
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000651 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000652 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000653 return StringRef(Tok.Data, Tok.Length);
654 }
655
Craig Topperca7e3e52014-03-10 03:19:03 +0000656 unsigned getReg() const override {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000657 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000658 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000659 }
660
Bill Wendlingbed94652010-11-09 23:28:44 +0000661 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000662 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
663 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000664 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000665 }
666
Kevin Enderbyf5079942009-10-13 22:19:02 +0000667 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000668 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000669 return Imm.Val;
670 }
671
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000672 unsigned getVectorIndex() const {
673 assert(Kind == k_VectorIndex && "Invalid access!");
674 return VectorIndex.Val;
675 }
676
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000677 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000678 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000679 return MBOpt.Val;
680 }
681
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000682 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
683 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
684 return ISBOpt.Val;
685 }
686
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000687 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000688 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000689 return IFlags.Val;
690 }
691
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000692 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000693 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000694 return MMask.Val;
695 }
696
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000697 bool isCoprocNum() const { return Kind == k_CoprocNum; }
698 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000699 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000700 bool isCondCode() const { return Kind == k_CondCode; }
701 bool isCCOut() const { return Kind == k_CCOut; }
702 bool isITMask() const { return Kind == k_ITCondMask; }
703 bool isITCondCode() const { return Kind == k_CondCode; }
Craig Topperca7e3e52014-03-10 03:19:03 +0000704 bool isImm() const override { return Kind == k_Immediate; }
Mihai Popad36cbaa2013-07-03 09:21:44 +0000705 // checks whether this operand is an unsigned offset which fits is a field
706 // of specified width and scaled by a specific number of bits
707 template<unsigned width, unsigned scale>
708 bool isUnsignedOffset() const {
709 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000710 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000711 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
712 int64_t Val = CE->getValue();
713 int64_t Align = 1LL << scale;
714 int64_t Max = Align * ((1LL << width) - 1);
715 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
716 }
717 return false;
718 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000719 // checks whether this operand is an signed offset which fits is a field
720 // of specified width and scaled by a specific number of bits
721 template<unsigned width, unsigned scale>
722 bool isSignedOffset() const {
723 if (!isImm()) return false;
724 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
725 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
726 int64_t Val = CE->getValue();
727 int64_t Align = 1LL << scale;
728 int64_t Max = Align * ((1LL << (width-1)) - 1);
729 int64_t Min = -Align * (1LL << (width-1));
730 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
731 }
732 return false;
733 }
734
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000735 // checks whether this operand is a memory operand computed as an offset
736 // applied to PC. the offset may have 8 bits of magnitude and is represented
737 // with two bits of shift. textually it may be either [pc, #imm], #imm or
738 // relocable expression...
739 bool isThumbMemPC() const {
740 int64_t Val = 0;
741 if (isImm()) {
742 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
743 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
744 if (!CE) return false;
745 Val = CE->getValue();
746 }
747 else if (isMem()) {
748 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
749 if(Memory.BaseRegNum != ARM::PC) return false;
750 Val = Memory.OffsetImm->getValue();
751 }
752 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000753 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000754 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000755 bool isFPImm() const {
756 if (!isImm()) return false;
757 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
758 if (!CE) return false;
759 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
760 return Val != -1;
761 }
Jim Grosbachea231912011-12-22 22:19:05 +0000762 bool isFBits16() const {
763 if (!isImm()) return false;
764 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
765 if (!CE) return false;
766 int64_t Value = CE->getValue();
767 return Value >= 0 && Value <= 16;
768 }
769 bool isFBits32() const {
770 if (!isImm()) return false;
771 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
772 if (!CE) return false;
773 int64_t Value = CE->getValue();
774 return Value >= 1 && Value <= 32;
775 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000776 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000777 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000778 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
779 if (!CE) return false;
780 int64_t Value = CE->getValue();
781 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
782 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000783 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000784 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000785 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
786 if (!CE) return false;
787 int64_t Value = CE->getValue();
788 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
789 }
790 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000791 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000792 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
793 if (!CE) return false;
794 int64_t Value = CE->getValue();
795 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
796 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000797 bool isImm0_508s4Neg() const {
798 if (!isImm()) return false;
799 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
800 if (!CE) return false;
801 int64_t Value = -CE->getValue();
802 // explicitly exclude zero. we want that to use the normal 0_508 version.
803 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
804 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000805 bool isImm0_239() const {
806 if (!isImm()) return false;
807 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
808 if (!CE) return false;
809 int64_t Value = CE->getValue();
810 return Value >= 0 && Value < 240;
811 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000812 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000813 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000814 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
815 if (!CE) return false;
816 int64_t Value = CE->getValue();
817 return Value >= 0 && Value < 256;
818 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000819 bool isImm0_4095() const {
820 if (!isImm()) return false;
821 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
822 if (!CE) return false;
823 int64_t Value = CE->getValue();
824 return Value >= 0 && Value < 4096;
825 }
826 bool isImm0_4095Neg() const {
827 if (!isImm()) return false;
828 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
829 if (!CE) return false;
830 int64_t Value = -CE->getValue();
831 return Value > 0 && Value < 4096;
832 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000833 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000834 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000835 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
836 if (!CE) return false;
837 int64_t Value = CE->getValue();
838 return Value >= 0 && Value < 2;
839 }
840 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000841 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000842 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
843 if (!CE) return false;
844 int64_t Value = CE->getValue();
845 return Value >= 0 && Value < 4;
846 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000847 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000848 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000849 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
850 if (!CE) return false;
851 int64_t Value = CE->getValue();
852 return Value >= 0 && Value < 8;
853 }
854 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000855 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000856 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
857 if (!CE) return false;
858 int64_t Value = CE->getValue();
859 return Value >= 0 && Value < 16;
860 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000861 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000862 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000863 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
864 if (!CE) return false;
865 int64_t Value = CE->getValue();
866 return Value >= 0 && Value < 32;
867 }
Jim Grosbach00326402011-12-08 01:30:04 +0000868 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000869 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000870 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
871 if (!CE) return false;
872 int64_t Value = CE->getValue();
873 return Value >= 0 && Value < 64;
874 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000875 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000876 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000877 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
878 if (!CE) return false;
879 int64_t Value = CE->getValue();
880 return Value == 8;
881 }
882 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000883 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000884 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
885 if (!CE) return false;
886 int64_t Value = CE->getValue();
887 return Value == 16;
888 }
889 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000890 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000891 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
892 if (!CE) return false;
893 int64_t Value = CE->getValue();
894 return Value == 32;
895 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000896 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000897 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000898 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
899 if (!CE) return false;
900 int64_t Value = CE->getValue();
901 return Value > 0 && Value <= 8;
902 }
903 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000904 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000905 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
906 if (!CE) return false;
907 int64_t Value = CE->getValue();
908 return Value > 0 && Value <= 16;
909 }
910 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000911 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000912 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
913 if (!CE) return false;
914 int64_t Value = CE->getValue();
915 return Value > 0 && Value <= 32;
916 }
917 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000918 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000919 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
920 if (!CE) return false;
921 int64_t Value = CE->getValue();
922 return Value > 0 && Value <= 64;
923 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000924 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000925 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000926 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
927 if (!CE) return false;
928 int64_t Value = CE->getValue();
929 return Value > 0 && Value < 8;
930 }
931 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000932 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000933 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
934 if (!CE) return false;
935 int64_t Value = CE->getValue();
936 return Value > 0 && Value < 16;
937 }
938 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000939 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000940 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
941 if (!CE) return false;
942 int64_t Value = CE->getValue();
943 return Value > 0 && Value < 32;
944 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000945 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000946 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +0000947 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
948 if (!CE) return false;
949 int64_t Value = CE->getValue();
950 return Value > 0 && Value < 17;
951 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000952 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000953 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +0000954 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
955 if (!CE) return false;
956 int64_t Value = CE->getValue();
957 return Value > 0 && Value < 33;
958 }
Jim Grosbachc14871c2011-11-10 19:18:01 +0000959 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000960 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +0000961 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
962 if (!CE) return false;
963 int64_t Value = CE->getValue();
964 return Value >= 0 && Value < 33;
965 }
Jim Grosbach975b6412011-07-13 20:10:10 +0000966 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000967 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +0000968 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
969 if (!CE) return false;
970 int64_t Value = CE->getValue();
971 return Value >= 0 && Value < 65536;
972 }
Mihai Popaae1112b2013-08-21 13:14:58 +0000973 bool isImm256_65535Expr() const {
974 if (!isImm()) return false;
975 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
976 // If it's not a constant expression, it'll generate a fixup and be
977 // handled later.
978 if (!CE) return true;
979 int64_t Value = CE->getValue();
980 return Value >= 256 && Value < 65536;
981 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000982 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000983 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000984 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
985 // If it's not a constant expression, it'll generate a fixup and be
986 // handled later.
987 if (!CE) return true;
988 int64_t Value = CE->getValue();
989 return Value >= 0 && Value < 65536;
990 }
Jim Grosbachf1637842011-07-26 16:24:27 +0000991 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000992 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +0000993 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
994 if (!CE) return false;
995 int64_t Value = CE->getValue();
996 return Value >= 0 && Value <= 0xffffff;
997 }
Jim Grosbach46dd4132011-08-17 21:51:27 +0000998 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000999 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +00001000 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1001 if (!CE) return false;
1002 int64_t Value = CE->getValue();
1003 return Value > 0 && Value < 33;
1004 }
Jim Grosbach27c1e252011-07-21 17:23:04 +00001005 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001006 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001007 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1008 if (!CE) return false;
1009 int64_t Value = CE->getValue();
1010 return Value >= 0 && Value < 32;
1011 }
1012 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001013 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001014 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1015 if (!CE) return false;
1016 int64_t Value = CE->getValue();
1017 return Value > 0 && Value <= 32;
1018 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001019 bool isAdrLabel() const {
1020 // If we have an immediate that's not a constant, treat it as a label
1021 // reference needing a fixup. If it is a constant, but it can't fit
1022 // into shift immediate encoding, we reject it.
1023 if (isImm() && !isa<MCConstantExpr>(getImm())) return true;
1024 else return (isARMSOImm() || isARMSOImmNeg());
1025 }
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001026 bool isARMSOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001027 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001028 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1029 if (!CE) return false;
1030 int64_t Value = CE->getValue();
1031 return ARM_AM::getSOImmVal(Value) != -1;
1032 }
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001033 bool isARMSOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001034 if (!isImm()) return false;
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001035 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1036 if (!CE) return false;
1037 int64_t Value = CE->getValue();
1038 return ARM_AM::getSOImmVal(~Value) != -1;
1039 }
Jim Grosbach30506252011-12-08 00:31:07 +00001040 bool isARMSOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001041 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001042 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1043 if (!CE) return false;
1044 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001045 // Only use this when not representable as a plain so_imm.
1046 return ARM_AM::getSOImmVal(Value) == -1 &&
1047 ARM_AM::getSOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001048 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001049 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001050 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001051 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1052 if (!CE) return false;
1053 int64_t Value = CE->getValue();
1054 return ARM_AM::getT2SOImmVal(Value) != -1;
1055 }
Jim Grosbachb009a872011-10-28 22:36:30 +00001056 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001057 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +00001058 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1059 if (!CE) return false;
1060 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +00001061 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1062 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +00001063 }
Jim Grosbach30506252011-12-08 00:31:07 +00001064 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001065 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001066 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1067 if (!CE) return false;
1068 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001069 // Only use this when not representable as a plain so_imm.
1070 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1071 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001072 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001073 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001074 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001075 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1076 if (!CE) return false;
1077 int64_t Value = CE->getValue();
1078 return Value == 1 || Value == 0;
1079 }
Craig Topperca7e3e52014-03-10 03:19:03 +00001080 bool isReg() const override { return Kind == k_Register; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001081 bool isRegList() const { return Kind == k_RegisterList; }
1082 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1083 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001084 bool isToken() const override { return Kind == k_Token; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001085 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001086 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001087 bool isMem() const override { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001088 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1089 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1090 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1091 bool isRotImm() const { return Kind == k_RotateImmediate; }
1092 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1093 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001094 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001095 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001096 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001097 bool isMemNoOffset(bool alignOK = false, unsigned Alignment = 0) const {
Chad Rosier41099832012-09-11 23:02:35 +00001098 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001099 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001100 // No offset of any kind.
Jim Grosbacha95ec992011-10-11 17:29:55 +00001101 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == 0 &&
Kevin Enderby488f20b2014-04-10 20:18:58 +00001102 (alignOK || Memory.Alignment == Alignment);
Jim Grosbacha95ec992011-10-11 17:29:55 +00001103 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001104 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001105 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001106 return false;
1107 // Base register must be PC.
1108 if (Memory.BaseRegNum != ARM::PC)
1109 return false;
1110 // Immediate offset in range [-4095, 4095].
1111 if (!Memory.OffsetImm) return true;
1112 int64_t Val = Memory.OffsetImm->getValue();
1113 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1114 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001115 bool isAlignedMemory() const {
1116 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001117 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001118 bool isAlignedMemoryNone() const {
1119 return isMemNoOffset(false, 0);
1120 }
1121 bool isDupAlignedMemoryNone() const {
1122 return isMemNoOffset(false, 0);
1123 }
1124 bool isAlignedMemory16() const {
1125 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1126 return true;
1127 return isMemNoOffset(false, 0);
1128 }
1129 bool isDupAlignedMemory16() const {
1130 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1131 return true;
1132 return isMemNoOffset(false, 0);
1133 }
1134 bool isAlignedMemory32() const {
1135 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1136 return true;
1137 return isMemNoOffset(false, 0);
1138 }
1139 bool isDupAlignedMemory32() const {
1140 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1141 return true;
1142 return isMemNoOffset(false, 0);
1143 }
1144 bool isAlignedMemory64() const {
1145 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1146 return true;
1147 return isMemNoOffset(false, 0);
1148 }
1149 bool isDupAlignedMemory64() const {
1150 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1151 return true;
1152 return isMemNoOffset(false, 0);
1153 }
1154 bool isAlignedMemory64or128() const {
1155 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1156 return true;
1157 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1158 return true;
1159 return isMemNoOffset(false, 0);
1160 }
1161 bool isDupAlignedMemory64or128() const {
1162 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1163 return true;
1164 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1165 return true;
1166 return isMemNoOffset(false, 0);
1167 }
1168 bool isAlignedMemory64or128or256() const {
1169 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1170 return true;
1171 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1172 return true;
1173 if (isMemNoOffset(false, 32)) // alignment in bytes for 256-bits is 32.
1174 return true;
1175 return isMemNoOffset(false, 0);
1176 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001177 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001178 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001179 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001180 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001181 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001182 if (!Memory.OffsetImm) return true;
1183 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001184 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001185 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001186 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001187 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001188 // Immediate offset in range [-4095, 4095].
1189 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1190 if (!CE) return false;
1191 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001192 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001193 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001194 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001195 // If we have an immediate that's not a constant, treat it as a label
1196 // reference needing a fixup. If it is a constant, it's something else
1197 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001198 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001199 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001200 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001201 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001202 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001203 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001204 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001205 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001206 if (!Memory.OffsetImm) return true;
1207 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001208 // The #-0 offset is encoded as INT32_MIN, and we have to check
1209 // for this too.
1210 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001211 }
1212 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001213 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001214 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001215 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001216 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1217 // Immediate offset in range [-255, 255].
1218 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1219 if (!CE) return false;
1220 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001221 // Special case, #-0 is INT32_MIN.
1222 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001223 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001224 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001225 // If we have an immediate that's not a constant, treat it as a label
1226 // reference needing a fixup. If it is a constant, it's something else
1227 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001228 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001229 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001230 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001231 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001232 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001233 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001234 if (!Memory.OffsetImm) return true;
1235 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001236 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001237 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001238 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001239 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001240 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001241 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001242 return false;
1243 return true;
1244 }
1245 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001246 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001247 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1248 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001249 return false;
1250 return true;
1251 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001252 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001253 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001254 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001255 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001256 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001257 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001258 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001259 Memory.Alignment != 0)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001260 return false;
1261 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001262 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001263 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001264 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001265 return false;
1266 return true;
1267 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001268 bool isMemThumbRR() const {
1269 // Thumb reg+reg addressing is simple. Just two registers, a base and
1270 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001271 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001272 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001273 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001274 return isARMLowRegister(Memory.BaseRegNum) &&
1275 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001276 }
1277 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001278 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001279 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001280 return false;
1281 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001282 if (!Memory.OffsetImm) return true;
1283 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001284 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1285 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001286 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001287 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001288 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001289 return false;
1290 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001291 if (!Memory.OffsetImm) return true;
1292 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001293 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1294 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001295 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001296 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001297 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001298 return false;
1299 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001300 if (!Memory.OffsetImm) return true;
1301 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001302 return Val >= 0 && Val <= 31;
1303 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001304 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001305 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001306 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001307 return false;
1308 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001309 if (!Memory.OffsetImm) return true;
1310 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001311 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001312 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001313 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001314 // If we have an immediate that's not a constant, treat it as a label
1315 // reference needing a fixup. If it is a constant, it's something else
1316 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001317 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001318 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001319 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001320 return false;
1321 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001322 if (!Memory.OffsetImm) return true;
1323 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001324 // Special case, #-0 is INT32_MIN.
1325 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001326 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001327 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001328 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001329 return false;
1330 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001331 if (!Memory.OffsetImm) return true;
1332 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001333 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1334 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001335 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001336 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001337 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001338 // Base reg of PC isn't allowed for these encodings.
1339 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001340 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001341 if (!Memory.OffsetImm) return true;
1342 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001343 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001344 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001345 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001346 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001347 return false;
1348 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001349 if (!Memory.OffsetImm) return true;
1350 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001351 return Val >= 0 && Val < 256;
1352 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001353 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001354 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001355 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001356 // Base reg of PC isn't allowed for these encodings.
1357 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001358 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001359 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001360 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001361 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001362 }
1363 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001364 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001365 return false;
1366 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001367 if (!Memory.OffsetImm) return true;
1368 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001369 return (Val >= 0 && Val < 4096);
1370 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001371 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001372 // If we have an immediate that's not a constant, treat it as a label
1373 // reference needing a fixup. If it is a constant, it's something else
1374 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001375 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001376 return true;
1377
Chad Rosier41099832012-09-11 23:02:35 +00001378 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001379 return false;
1380 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001381 if (!Memory.OffsetImm) return true;
1382 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001383 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001384 }
1385 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001386 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001387 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1388 if (!CE) return false;
1389 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001390 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001391 }
Jim Grosbach93981412011-10-11 21:55:36 +00001392 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001393 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001394 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1395 if (!CE) return false;
1396 int64_t Val = CE->getValue();
1397 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1398 (Val == INT32_MIN);
1399 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001400
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001401 bool isMSRMask() const { return Kind == k_MSRMask; }
1402 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001403
Jim Grosbach741cd732011-10-17 22:26:03 +00001404 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001405 bool isSingleSpacedVectorList() const {
1406 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1407 }
1408 bool isDoubleSpacedVectorList() const {
1409 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1410 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001411 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001412 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001413 return VectorList.Count == 1;
1414 }
1415
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001416 bool isVecListDPair() const {
1417 if (!isSingleSpacedVectorList()) return false;
1418 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1419 .contains(VectorList.RegNum));
1420 }
1421
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001422 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001423 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001424 return VectorList.Count == 3;
1425 }
1426
Jim Grosbach846bcff2011-10-21 20:35:01 +00001427 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001428 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001429 return VectorList.Count == 4;
1430 }
1431
Jim Grosbache5307f92012-03-05 21:43:40 +00001432 bool isVecListDPairSpaced() const {
Kevin Enderby56113982014-03-26 21:54:11 +00001433 if (Kind != k_VectorList) return false;
Kevin Enderby816ca272012-03-20 17:41:51 +00001434 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001435 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1436 .contains(VectorList.RegNum));
1437 }
1438
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001439 bool isVecListThreeQ() const {
1440 if (!isDoubleSpacedVectorList()) return false;
1441 return VectorList.Count == 3;
1442 }
1443
Jim Grosbach1e946a42012-01-24 00:43:12 +00001444 bool isVecListFourQ() const {
1445 if (!isDoubleSpacedVectorList()) return false;
1446 return VectorList.Count == 4;
1447 }
1448
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001449 bool isSingleSpacedVectorAllLanes() const {
1450 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1451 }
1452 bool isDoubleSpacedVectorAllLanes() const {
1453 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1454 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001455 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001456 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001457 return VectorList.Count == 1;
1458 }
1459
Jim Grosbach13a292c2012-03-06 22:01:44 +00001460 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001461 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001462 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1463 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001464 }
1465
Jim Grosbached428bc2012-03-06 23:10:38 +00001466 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001467 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001468 return VectorList.Count == 2;
1469 }
1470
Jim Grosbachb78403c2012-01-24 23:47:04 +00001471 bool isVecListThreeDAllLanes() const {
1472 if (!isSingleSpacedVectorAllLanes()) return false;
1473 return VectorList.Count == 3;
1474 }
1475
1476 bool isVecListThreeQAllLanes() const {
1477 if (!isDoubleSpacedVectorAllLanes()) return false;
1478 return VectorList.Count == 3;
1479 }
1480
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001481 bool isVecListFourDAllLanes() const {
1482 if (!isSingleSpacedVectorAllLanes()) return false;
1483 return VectorList.Count == 4;
1484 }
1485
1486 bool isVecListFourQAllLanes() const {
1487 if (!isDoubleSpacedVectorAllLanes()) return false;
1488 return VectorList.Count == 4;
1489 }
1490
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001491 bool isSingleSpacedVectorIndexed() const {
1492 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1493 }
1494 bool isDoubleSpacedVectorIndexed() const {
1495 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1496 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001497 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001498 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001499 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1500 }
1501
Jim Grosbachda511042011-12-14 23:35:06 +00001502 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001503 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001504 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1505 }
1506
1507 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001508 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001509 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1510 }
1511
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001512 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001513 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001514 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1515 }
1516
Jim Grosbachda511042011-12-14 23:35:06 +00001517 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001518 if (!isSingleSpacedVectorIndexed()) return false;
1519 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1520 }
1521
1522 bool isVecListTwoQWordIndexed() const {
1523 if (!isDoubleSpacedVectorIndexed()) return false;
1524 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1525 }
1526
1527 bool isVecListTwoQHWordIndexed() const {
1528 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001529 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1530 }
1531
1532 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001533 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001534 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1535 }
1536
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001537 bool isVecListThreeDByteIndexed() const {
1538 if (!isSingleSpacedVectorIndexed()) return false;
1539 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1540 }
1541
1542 bool isVecListThreeDHWordIndexed() const {
1543 if (!isSingleSpacedVectorIndexed()) return false;
1544 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1545 }
1546
1547 bool isVecListThreeQWordIndexed() const {
1548 if (!isDoubleSpacedVectorIndexed()) return false;
1549 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1550 }
1551
1552 bool isVecListThreeQHWordIndexed() const {
1553 if (!isDoubleSpacedVectorIndexed()) return false;
1554 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1555 }
1556
1557 bool isVecListThreeDWordIndexed() const {
1558 if (!isSingleSpacedVectorIndexed()) return false;
1559 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1560 }
1561
Jim Grosbach14952a02012-01-24 18:37:25 +00001562 bool isVecListFourDByteIndexed() const {
1563 if (!isSingleSpacedVectorIndexed()) return false;
1564 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1565 }
1566
1567 bool isVecListFourDHWordIndexed() const {
1568 if (!isSingleSpacedVectorIndexed()) return false;
1569 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1570 }
1571
1572 bool isVecListFourQWordIndexed() const {
1573 if (!isDoubleSpacedVectorIndexed()) return false;
1574 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1575 }
1576
1577 bool isVecListFourQHWordIndexed() const {
1578 if (!isDoubleSpacedVectorIndexed()) return false;
1579 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1580 }
1581
1582 bool isVecListFourDWordIndexed() const {
1583 if (!isSingleSpacedVectorIndexed()) return false;
1584 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1585 }
1586
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001587 bool isVectorIndex8() const {
1588 if (Kind != k_VectorIndex) return false;
1589 return VectorIndex.Val < 8;
1590 }
1591 bool isVectorIndex16() const {
1592 if (Kind != k_VectorIndex) return false;
1593 return VectorIndex.Val < 4;
1594 }
1595 bool isVectorIndex32() const {
1596 if (Kind != k_VectorIndex) return false;
1597 return VectorIndex.Val < 2;
1598 }
1599
Jim Grosbach741cd732011-10-17 22:26:03 +00001600 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001601 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001602 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1603 // Must be a constant.
1604 if (!CE) return false;
1605 int64_t Value = CE->getValue();
1606 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1607 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001608 return Value >= 0 && Value < 256;
1609 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001610
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001611 bool isNEONi16splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001612 if (!isImm()) return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001613 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1614 // Must be a constant.
1615 if (!CE) return false;
1616 int64_t Value = CE->getValue();
1617 // i16 value in the range [0,255] or [0x0100, 0xff00]
1618 return (Value >= 0 && Value < 256) || (Value >= 0x0100 && Value <= 0xff00);
1619 }
1620
Jim Grosbach8211c052011-10-18 00:22:00 +00001621 bool isNEONi32splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001622 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001623 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1624 // Must be a constant.
1625 if (!CE) return false;
1626 int64_t Value = CE->getValue();
1627 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X.
1628 return (Value >= 0 && Value < 256) ||
1629 (Value >= 0x0100 && Value <= 0xff00) ||
1630 (Value >= 0x010000 && Value <= 0xff0000) ||
1631 (Value >= 0x01000000 && Value <= 0xff000000);
1632 }
1633
1634 bool isNEONi32vmov() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001635 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001636 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1637 // Must be a constant.
1638 if (!CE) return false;
1639 int64_t Value = CE->getValue();
1640 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1641 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1642 return (Value >= 0 && Value < 256) ||
1643 (Value >= 0x0100 && Value <= 0xff00) ||
1644 (Value >= 0x010000 && Value <= 0xff0000) ||
1645 (Value >= 0x01000000 && Value <= 0xff000000) ||
1646 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1647 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1648 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001649 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001650 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001651 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1652 // Must be a constant.
1653 if (!CE) return false;
1654 int64_t Value = ~CE->getValue();
1655 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1656 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1657 return (Value >= 0 && Value < 256) ||
1658 (Value >= 0x0100 && Value <= 0xff00) ||
1659 (Value >= 0x010000 && Value <= 0xff0000) ||
1660 (Value >= 0x01000000 && Value <= 0xff000000) ||
1661 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1662 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1663 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001664
Jim Grosbache4454e02011-10-18 16:18:11 +00001665 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001666 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001667 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1668 // Must be a constant.
1669 if (!CE) return false;
1670 uint64_t Value = CE->getValue();
1671 // i64 value with each byte being either 0 or 0xff.
1672 for (unsigned i = 0; i < 8; ++i)
1673 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1674 return true;
1675 }
1676
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001677 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001678 // Add as immediates when possible. Null MCExpr = 0.
1679 if (Expr == 0)
1680 Inst.addOperand(MCOperand::CreateImm(0));
1681 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001682 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1683 else
1684 Inst.addOperand(MCOperand::CreateExpr(Expr));
1685 }
1686
Daniel Dunbard8042b72010-08-11 06:36:53 +00001687 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001688 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbard8042b72010-08-11 06:36:53 +00001689 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001690 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
1691 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001692 }
1693
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001694 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1695 assert(N == 1 && "Invalid number of operands!");
1696 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1697 }
1698
Jim Grosbach48399582011-10-12 17:34:41 +00001699 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1700 assert(N == 1 && "Invalid number of operands!");
1701 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1702 }
1703
1704 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1705 assert(N == 1 && "Invalid number of operands!");
1706 Inst.addOperand(MCOperand::CreateImm(CoprocOption.Val));
1707 }
1708
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001709 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1710 assert(N == 1 && "Invalid number of operands!");
1711 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
1712 }
1713
1714 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1715 assert(N == 1 && "Invalid number of operands!");
1716 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
1717 }
1718
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001719 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1720 assert(N == 1 && "Invalid number of operands!");
1721 Inst.addOperand(MCOperand::CreateReg(getReg()));
1722 }
1723
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001724 void addRegOperands(MCInst &Inst, unsigned N) const {
1725 assert(N == 1 && "Invalid number of operands!");
1726 Inst.addOperand(MCOperand::CreateReg(getReg()));
1727 }
1728
Jim Grosbachac798e12011-07-25 20:49:51 +00001729 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001730 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001731 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001732 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001733 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
1734 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001735 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001736 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001737 }
1738
Jim Grosbachac798e12011-07-25 20:49:51 +00001739 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001740 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001741 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001742 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001743 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001744 // Shift of #32 is encoded as 0 where permitted
1745 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Owen Andersonb595ed02011-07-21 18:54:16 +00001746 Inst.addOperand(MCOperand::CreateImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001747 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001748 }
1749
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001750 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001751 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001752 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
1753 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001754 }
1755
Bill Wendling8d2aa032010-11-08 23:49:57 +00001756 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001757 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001758 const SmallVectorImpl<unsigned> &RegList = getRegList();
1759 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001760 I = RegList.begin(), E = RegList.end(); I != E; ++I)
1761 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001762 }
1763
Bill Wendling9898ac92010-11-17 04:32:08 +00001764 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1765 addRegListOperands(Inst, N);
1766 }
1767
1768 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1769 addRegListOperands(Inst, N);
1770 }
1771
Jim Grosbach833b9d32011-07-27 20:15:40 +00001772 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1773 assert(N == 1 && "Invalid number of operands!");
1774 // Encoded as val>>3. The printer handles display as 8, 16, 24.
1775 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
1776 }
1777
Jim Grosbach864b6092011-07-28 21:34:26 +00001778 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1779 assert(N == 1 && "Invalid number of operands!");
1780 // Munge the lsb/width into a bitfield mask.
1781 unsigned lsb = Bitfield.LSB;
1782 unsigned width = Bitfield.Width;
1783 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1784 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1785 (32 - (lsb + width)));
1786 Inst.addOperand(MCOperand::CreateImm(Mask));
1787 }
1788
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001789 void addImmOperands(MCInst &Inst, unsigned N) const {
1790 assert(N == 1 && "Invalid number of operands!");
1791 addExpr(Inst, getImm());
1792 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001793
Jim Grosbachea231912011-12-22 22:19:05 +00001794 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1795 assert(N == 1 && "Invalid number of operands!");
1796 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1797 Inst.addOperand(MCOperand::CreateImm(16 - CE->getValue()));
1798 }
1799
1800 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1801 assert(N == 1 && "Invalid number of operands!");
1802 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1803 Inst.addOperand(MCOperand::CreateImm(32 - CE->getValue()));
1804 }
1805
Jim Grosbache7fbce72011-10-03 23:38:36 +00001806 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1807 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001808 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1809 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
1810 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001811 }
1812
Jim Grosbach7db8d692011-09-08 22:07:06 +00001813 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1814 assert(N == 1 && "Invalid number of operands!");
1815 // FIXME: We really want to scale the value here, but the LDRD/STRD
1816 // instruction don't encode operands that way yet.
1817 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1818 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1819 }
1820
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001821 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1822 assert(N == 1 && "Invalid number of operands!");
1823 // The immediate is scaled by four in the encoding and is stored
1824 // in the MCInst as such. Lop off the low two bits here.
1825 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1826 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1827 }
1828
Jim Grosbach930f2f62012-04-05 20:57:13 +00001829 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1830 assert(N == 1 && "Invalid number of operands!");
1831 // The immediate is scaled by four in the encoding and is stored
1832 // in the MCInst as such. Lop off the low two bits here.
1833 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1834 Inst.addOperand(MCOperand::CreateImm(-(CE->getValue() / 4)));
1835 }
1836
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001837 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1838 assert(N == 1 && "Invalid number of operands!");
1839 // The immediate is scaled by four in the encoding and is stored
1840 // in the MCInst as such. Lop off the low two bits here.
1841 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1842 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1843 }
1844
Jim Grosbach475c6db2011-07-25 23:09:14 +00001845 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1846 assert(N == 1 && "Invalid number of operands!");
1847 // The constant encodes as the immediate-1, and we store in the instruction
1848 // the bits as encoded, so subtract off one here.
1849 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1850 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1851 }
1852
Jim Grosbach801e0a32011-07-22 23:16:18 +00001853 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1854 assert(N == 1 && "Invalid number of operands!");
1855 // The constant encodes as the immediate-1, and we store in the instruction
1856 // the bits as encoded, so subtract off one here.
1857 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1858 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1859 }
1860
Jim Grosbach46dd4132011-08-17 21:51:27 +00001861 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1862 assert(N == 1 && "Invalid number of operands!");
1863 // The constant encodes as the immediate, except for 32, which encodes as
1864 // zero.
1865 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1866 unsigned Imm = CE->getValue();
1867 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
1868 }
1869
Jim Grosbach27c1e252011-07-21 17:23:04 +00001870 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1871 assert(N == 1 && "Invalid number of operands!");
1872 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1873 // the instruction as well.
1874 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1875 int Val = CE->getValue();
1876 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
1877 }
1878
Jim Grosbachb009a872011-10-28 22:36:30 +00001879 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1880 assert(N == 1 && "Invalid number of operands!");
1881 // The operand is actually a t2_so_imm, but we have its bitwise
1882 // negation in the assembly source, so twiddle it here.
1883 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1884 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1885 }
1886
Jim Grosbach30506252011-12-08 00:31:07 +00001887 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1888 assert(N == 1 && "Invalid number of operands!");
1889 // The operand is actually a t2_so_imm, but we have its
1890 // negation in the assembly source, so twiddle it here.
1891 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1892 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1893 }
1894
Jim Grosbach930f2f62012-04-05 20:57:13 +00001895 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1896 assert(N == 1 && "Invalid number of operands!");
1897 // The operand is actually an imm0_4095, but we have its
1898 // negation in the assembly source, so twiddle it here.
1899 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1900 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1901 }
1902
Mihai Popad36cbaa2013-07-03 09:21:44 +00001903 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
1904 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
1905 Inst.addOperand(MCOperand::CreateImm(CE->getValue() >> 2));
1906 return;
1907 }
1908
1909 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1910 assert(SR && "Unknown value type!");
1911 Inst.addOperand(MCOperand::CreateExpr(SR));
1912 }
1913
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001914 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
1915 assert(N == 1 && "Invalid number of operands!");
1916 if (isImm()) {
1917 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1918 if (CE) {
1919 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1920 return;
1921 }
1922
1923 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1924 assert(SR && "Unknown value type!");
1925 Inst.addOperand(MCOperand::CreateExpr(SR));
1926 return;
1927 }
1928
1929 assert(isMem() && "Unknown value type!");
1930 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
1931 Inst.addOperand(MCOperand::CreateImm(Memory.OffsetImm->getValue()));
1932 }
1933
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001934 void addARMSOImmNotOperands(MCInst &Inst, unsigned N) const {
1935 assert(N == 1 && "Invalid number of operands!");
1936 // The operand is actually a so_imm, but we have its bitwise
1937 // negation in the assembly source, so twiddle it here.
1938 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1939 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1940 }
1941
Jim Grosbach30506252011-12-08 00:31:07 +00001942 void addARMSOImmNegOperands(MCInst &Inst, unsigned N) const {
1943 assert(N == 1 && "Invalid number of operands!");
1944 // The operand is actually a so_imm, but we have its
1945 // negation in the assembly source, so twiddle it here.
1946 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1947 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1948 }
1949
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001950 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1951 assert(N == 1 && "Invalid number of operands!");
1952 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1953 }
1954
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001955 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
1956 assert(N == 1 && "Invalid number of operands!");
1957 Inst.addOperand(MCOperand::CreateImm(unsigned(getInstSyncBarrierOpt())));
1958 }
1959
Jim Grosbachd3595712011-08-03 23:50:40 +00001960 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1961 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001962 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00001963 }
1964
Jim Grosbach94298a92012-01-18 22:46:46 +00001965 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
1966 assert(N == 1 && "Invalid number of operands!");
1967 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbach94298a92012-01-18 22:46:46 +00001968 Inst.addOperand(MCOperand::CreateImm(Imm));
1969 }
1970
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001971 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
1972 assert(N == 1 && "Invalid number of operands!");
1973 assert(isImm() && "Not an immediate!");
1974
1975 // If we have an immediate that's not a constant, treat it as a label
1976 // reference needing a fixup.
1977 if (!isa<MCConstantExpr>(getImm())) {
1978 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1979 return;
1980 }
1981
1982 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1983 int Val = CE->getValue();
1984 Inst.addOperand(MCOperand::CreateImm(Val));
1985 }
1986
Jim Grosbacha95ec992011-10-11 17:29:55 +00001987 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
1988 assert(N == 2 && "Invalid number of operands!");
1989 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1990 Inst.addOperand(MCOperand::CreateImm(Memory.Alignment));
1991 }
1992
Kevin Enderby488f20b2014-04-10 20:18:58 +00001993 void addDupAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
1994 addAlignedMemoryOperands(Inst, N);
1995 }
1996
1997 void addAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
1998 addAlignedMemoryOperands(Inst, N);
1999 }
2000
2001 void addAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2002 addAlignedMemoryOperands(Inst, N);
2003 }
2004
2005 void addDupAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2006 addAlignedMemoryOperands(Inst, N);
2007 }
2008
2009 void addAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2010 addAlignedMemoryOperands(Inst, N);
2011 }
2012
2013 void addDupAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2014 addAlignedMemoryOperands(Inst, N);
2015 }
2016
2017 void addAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2018 addAlignedMemoryOperands(Inst, N);
2019 }
2020
2021 void addDupAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2022 addAlignedMemoryOperands(Inst, N);
2023 }
2024
2025 void addAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2026 addAlignedMemoryOperands(Inst, N);
2027 }
2028
2029 void addDupAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2030 addAlignedMemoryOperands(Inst, N);
2031 }
2032
2033 void addAlignedMemory64or128or256Operands(MCInst &Inst, unsigned N) const {
2034 addAlignedMemoryOperands(Inst, N);
2035 }
2036
Jim Grosbachd3595712011-08-03 23:50:40 +00002037 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
2038 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002039 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2040 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00002041 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2042 // Special case for #-0
2043 if (Val == INT32_MIN) Val = 0;
2044 if (Val < 0) Val = -Val;
2045 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2046 } else {
2047 // For register offset, we encode the shift type and negation flag
2048 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002049 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2050 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002051 }
Jim Grosbach871dff72011-10-11 15:59:20 +00002052 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2053 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002054 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002055 }
2056
Jim Grosbachcd17c122011-08-04 23:01:30 +00002057 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
2058 assert(N == 2 && "Invalid number of operands!");
2059 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2060 assert(CE && "non-constant AM2OffsetImm operand!");
2061 int32_t Val = CE->getValue();
2062 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2063 // Special case for #-0
2064 if (Val == INT32_MIN) Val = 0;
2065 if (Val < 0) Val = -Val;
2066 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2067 Inst.addOperand(MCOperand::CreateReg(0));
2068 Inst.addOperand(MCOperand::CreateImm(Val));
2069 }
2070
Jim Grosbach5b96b802011-08-10 20:29:19 +00002071 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
2072 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002073 // If we have an immediate that's not a constant, treat it as a label
2074 // reference needing a fixup. If it is a constant, it's something else
2075 // and we reject it.
2076 if (isImm()) {
2077 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2078 Inst.addOperand(MCOperand::CreateReg(0));
2079 Inst.addOperand(MCOperand::CreateImm(0));
2080 return;
2081 }
2082
Jim Grosbach871dff72011-10-11 15:59:20 +00002083 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2084 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002085 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2086 // Special case for #-0
2087 if (Val == INT32_MIN) Val = 0;
2088 if (Val < 0) Val = -Val;
2089 Val = ARM_AM::getAM3Opc(AddSub, Val);
2090 } else {
2091 // For register offset, we encode the shift type and negation flag
2092 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002093 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002094 }
Jim Grosbach871dff72011-10-11 15:59:20 +00002095 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2096 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002097 Inst.addOperand(MCOperand::CreateImm(Val));
2098 }
2099
2100 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
2101 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002102 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002103 int32_t Val =
2104 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
2105 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2106 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002107 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00002108 }
2109
2110 // Constant offset.
2111 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
2112 int32_t Val = CE->getValue();
2113 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2114 // Special case for #-0
2115 if (Val == INT32_MIN) Val = 0;
2116 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002117 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002118 Inst.addOperand(MCOperand::CreateReg(0));
2119 Inst.addOperand(MCOperand::CreateImm(Val));
2120 }
2121
Jim Grosbachd3595712011-08-03 23:50:40 +00002122 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2123 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002124 // If we have an immediate that's not a constant, treat it as a label
2125 // reference needing a fixup. If it is a constant, it's something else
2126 // and we reject it.
2127 if (isImm()) {
2128 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2129 Inst.addOperand(MCOperand::CreateImm(0));
2130 return;
2131 }
2132
Jim Grosbachd3595712011-08-03 23:50:40 +00002133 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002134 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002135 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2136 // Special case for #-0
2137 if (Val == INT32_MIN) Val = 0;
2138 if (Val < 0) Val = -Val;
2139 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbach871dff72011-10-11 15:59:20 +00002140 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002141 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002142 }
2143
Jim Grosbach7db8d692011-09-08 22:07:06 +00002144 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2145 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002146 // If we have an immediate that's not a constant, treat it as a label
2147 // reference needing a fixup. If it is a constant, it's something else
2148 // and we reject it.
2149 if (isImm()) {
2150 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2151 Inst.addOperand(MCOperand::CreateImm(0));
2152 return;
2153 }
2154
Jim Grosbach871dff72011-10-11 15:59:20 +00002155 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2156 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002157 Inst.addOperand(MCOperand::CreateImm(Val));
2158 }
2159
Jim Grosbacha05627e2011-09-09 18:37:27 +00002160 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2161 assert(N == 2 && "Invalid number of operands!");
2162 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002163 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
2164 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002165 Inst.addOperand(MCOperand::CreateImm(Val));
2166 }
2167
Jim Grosbachd3595712011-08-03 23:50:40 +00002168 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2169 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002170 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2171 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002172 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002173 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002174
Jim Grosbach2392c532011-09-07 23:39:14 +00002175 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2176 addMemImm8OffsetOperands(Inst, N);
2177 }
2178
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002179 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002180 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002181 }
2182
2183 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2184 assert(N == 2 && "Invalid number of operands!");
2185 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002186 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002187 addExpr(Inst, getImm());
2188 Inst.addOperand(MCOperand::CreateImm(0));
2189 return;
2190 }
2191
2192 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002193 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2194 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002195 Inst.addOperand(MCOperand::CreateImm(Val));
2196 }
2197
Jim Grosbachd3595712011-08-03 23:50:40 +00002198 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2199 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002200 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002201 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002202 addExpr(Inst, getImm());
2203 Inst.addOperand(MCOperand::CreateImm(0));
2204 return;
2205 }
2206
2207 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002208 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2209 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002210 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002211 }
Bill Wendling811c9362010-11-30 07:44:32 +00002212
Jim Grosbach05541f42011-09-19 22:21:13 +00002213 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2214 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002215 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2216 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002217 }
2218
2219 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2220 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002221 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2222 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002223 }
2224
Jim Grosbachd3595712011-08-03 23:50:40 +00002225 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2226 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002227 unsigned Val =
2228 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2229 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbach871dff72011-10-11 15:59:20 +00002230 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2231 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002232 Inst.addOperand(MCOperand::CreateImm(Val));
2233 }
2234
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002235 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2236 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002237 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2238 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
2239 Inst.addOperand(MCOperand::CreateImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002240 }
2241
Jim Grosbachd3595712011-08-03 23:50:40 +00002242 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2243 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002244 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2245 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002246 }
2247
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002248 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2249 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002250 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2251 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002252 Inst.addOperand(MCOperand::CreateImm(Val));
2253 }
2254
Jim Grosbach26d35872011-08-19 18:55:51 +00002255 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2256 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002257 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
2258 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach26d35872011-08-19 18:55:51 +00002259 Inst.addOperand(MCOperand::CreateImm(Val));
2260 }
2261
Jim Grosbacha32c7532011-08-19 18:49:59 +00002262 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2263 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002264 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
2265 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002266 Inst.addOperand(MCOperand::CreateImm(Val));
2267 }
2268
Jim Grosbach23983d62011-08-19 18:13:48 +00002269 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2270 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002271 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2272 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach23983d62011-08-19 18:13:48 +00002273 Inst.addOperand(MCOperand::CreateImm(Val));
2274 }
2275
Jim Grosbachd3595712011-08-03 23:50:40 +00002276 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2277 assert(N == 1 && "Invalid number of operands!");
2278 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2279 assert(CE && "non-constant post-idx-imm8 operand!");
2280 int Imm = CE->getValue();
2281 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002282 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002283 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
2284 Inst.addOperand(MCOperand::CreateImm(Imm));
2285 }
2286
Jim Grosbach93981412011-10-11 21:55:36 +00002287 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2288 assert(N == 1 && "Invalid number of operands!");
2289 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2290 assert(CE && "non-constant post-idx-imm8s4 operand!");
2291 int Imm = CE->getValue();
2292 bool isAdd = Imm >= 0;
2293 if (Imm == INT32_MIN) Imm = 0;
2294 // Immediate is scaled by 4.
2295 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
2296 Inst.addOperand(MCOperand::CreateImm(Imm));
2297 }
2298
Jim Grosbachd3595712011-08-03 23:50:40 +00002299 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2300 assert(N == 2 && "Invalid number of operands!");
2301 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002302 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
2303 }
2304
2305 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2306 assert(N == 2 && "Invalid number of operands!");
2307 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2308 // The sign, shift type, and shift amount are encoded in a single operand
2309 // using the AM2 encoding helpers.
2310 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2311 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2312 PostIdxReg.ShiftTy);
2313 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002314 }
2315
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002316 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2317 assert(N == 1 && "Invalid number of operands!");
2318 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
2319 }
2320
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002321 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2322 assert(N == 1 && "Invalid number of operands!");
2323 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
2324 }
2325
Jim Grosbach182b6a02011-11-29 23:51:09 +00002326 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002327 assert(N == 1 && "Invalid number of operands!");
2328 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2329 }
2330
Jim Grosbach04945c42011-12-02 00:35:16 +00002331 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2332 assert(N == 2 && "Invalid number of operands!");
2333 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2334 Inst.addOperand(MCOperand::CreateImm(VectorList.LaneIndex));
2335 }
2336
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002337 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2338 assert(N == 1 && "Invalid number of operands!");
2339 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2340 }
2341
2342 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2343 assert(N == 1 && "Invalid number of operands!");
2344 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2345 }
2346
2347 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2348 assert(N == 1 && "Invalid number of operands!");
2349 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2350 }
2351
Jim Grosbach741cd732011-10-17 22:26:03 +00002352 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2353 assert(N == 1 && "Invalid number of operands!");
2354 // The immediate encodes the type of constant as well as the value.
2355 // Mask in that this is an i8 splat.
2356 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2357 Inst.addOperand(MCOperand::CreateImm(CE->getValue() | 0xe00));
2358 }
2359
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002360 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2361 assert(N == 1 && "Invalid number of operands!");
2362 // The immediate encodes the type of constant as well as the value.
2363 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2364 unsigned Value = CE->getValue();
2365 if (Value >= 256)
2366 Value = (Value >> 8) | 0xa00;
2367 else
2368 Value |= 0x800;
2369 Inst.addOperand(MCOperand::CreateImm(Value));
2370 }
2371
Jim Grosbach8211c052011-10-18 00:22:00 +00002372 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2373 assert(N == 1 && "Invalid number of operands!");
2374 // The immediate encodes the type of constant as well as the value.
2375 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2376 unsigned Value = CE->getValue();
2377 if (Value >= 256 && Value <= 0xff00)
2378 Value = (Value >> 8) | 0x200;
2379 else if (Value > 0xffff && Value <= 0xff0000)
2380 Value = (Value >> 16) | 0x400;
2381 else if (Value > 0xffffff)
2382 Value = (Value >> 24) | 0x600;
2383 Inst.addOperand(MCOperand::CreateImm(Value));
2384 }
2385
2386 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2387 assert(N == 1 && "Invalid number of operands!");
2388 // The immediate encodes the type of constant as well as the value.
2389 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2390 unsigned Value = CE->getValue();
2391 if (Value >= 256 && Value <= 0xffff)
2392 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2393 else if (Value > 0xffff && Value <= 0xffffff)
2394 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2395 else if (Value > 0xffffff)
2396 Value = (Value >> 24) | 0x600;
2397 Inst.addOperand(MCOperand::CreateImm(Value));
2398 }
2399
Jim Grosbach045b6c72011-12-19 23:51:07 +00002400 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2401 assert(N == 1 && "Invalid number of operands!");
2402 // The immediate encodes the type of constant as well as the value.
2403 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2404 unsigned Value = ~CE->getValue();
2405 if (Value >= 256 && Value <= 0xffff)
2406 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2407 else if (Value > 0xffff && Value <= 0xffffff)
2408 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2409 else if (Value > 0xffffff)
2410 Value = (Value >> 24) | 0x600;
2411 Inst.addOperand(MCOperand::CreateImm(Value));
2412 }
2413
Jim Grosbache4454e02011-10-18 16:18:11 +00002414 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2415 assert(N == 1 && "Invalid number of operands!");
2416 // The immediate encodes the type of constant as well as the value.
2417 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2418 uint64_t Value = CE->getValue();
2419 unsigned Imm = 0;
2420 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2421 Imm |= (Value & 1) << i;
2422 }
2423 Inst.addOperand(MCOperand::CreateImm(Imm | 0x1e00));
2424 }
2425
Craig Topperca7e3e52014-03-10 03:19:03 +00002426 void print(raw_ostream &OS) const override;
Daniel Dunbarebace222010-08-11 06:37:04 +00002427
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002428 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002429 ARMOperand *Op = new ARMOperand(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002430 Op->ITMask.Mask = Mask;
2431 Op->StartLoc = S;
2432 Op->EndLoc = S;
2433 return Op;
2434 }
2435
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002436 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002437 ARMOperand *Op = new ARMOperand(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002438 Op->CC.Val = CC;
2439 Op->StartLoc = S;
2440 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002441 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002442 }
2443
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002444 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002445 ARMOperand *Op = new ARMOperand(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002446 Op->Cop.Val = CopVal;
2447 Op->StartLoc = S;
2448 Op->EndLoc = S;
2449 return Op;
2450 }
2451
2452 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002453 ARMOperand *Op = new ARMOperand(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002454 Op->Cop.Val = CopVal;
2455 Op->StartLoc = S;
2456 Op->EndLoc = S;
2457 return Op;
2458 }
2459
Jim Grosbach48399582011-10-12 17:34:41 +00002460 static ARMOperand *CreateCoprocOption(unsigned Val, SMLoc S, SMLoc E) {
2461 ARMOperand *Op = new ARMOperand(k_CoprocOption);
2462 Op->Cop.Val = Val;
2463 Op->StartLoc = S;
2464 Op->EndLoc = E;
2465 return Op;
2466 }
2467
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002468 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002469 ARMOperand *Op = new ARMOperand(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002470 Op->Reg.RegNum = RegNum;
2471 Op->StartLoc = S;
2472 Op->EndLoc = S;
2473 return Op;
2474 }
2475
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002476 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002477 ARMOperand *Op = new ARMOperand(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002478 Op->Tok.Data = Str.data();
2479 Op->Tok.Length = Str.size();
2480 Op->StartLoc = S;
2481 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002482 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002483 }
2484
Bill Wendling2063b842010-11-18 23:43:05 +00002485 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002486 ARMOperand *Op = new ARMOperand(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002487 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002488 Op->StartLoc = S;
2489 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002490 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002491 }
2492
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002493 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
2494 unsigned SrcReg,
2495 unsigned ShiftReg,
2496 unsigned ShiftImm,
2497 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002498 ARMOperand *Op = new ARMOperand(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002499 Op->RegShiftedReg.ShiftTy = ShTy;
2500 Op->RegShiftedReg.SrcReg = SrcReg;
2501 Op->RegShiftedReg.ShiftReg = ShiftReg;
2502 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002503 Op->StartLoc = S;
2504 Op->EndLoc = E;
2505 return Op;
2506 }
2507
Owen Andersonb595ed02011-07-21 18:54:16 +00002508 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
2509 unsigned SrcReg,
2510 unsigned ShiftImm,
2511 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002512 ARMOperand *Op = new ARMOperand(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002513 Op->RegShiftedImm.ShiftTy = ShTy;
2514 Op->RegShiftedImm.SrcReg = SrcReg;
2515 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002516 Op->StartLoc = S;
2517 Op->EndLoc = E;
2518 return Op;
2519 }
2520
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002521 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002522 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002523 ARMOperand *Op = new ARMOperand(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002524 Op->ShifterImm.isASR = isASR;
2525 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002526 Op->StartLoc = S;
2527 Op->EndLoc = E;
2528 return Op;
2529 }
2530
Jim Grosbach833b9d32011-07-27 20:15:40 +00002531 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002532 ARMOperand *Op = new ARMOperand(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002533 Op->RotImm.Imm = Imm;
2534 Op->StartLoc = S;
2535 Op->EndLoc = E;
2536 return Op;
2537 }
2538
Jim Grosbach864b6092011-07-28 21:34:26 +00002539 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
2540 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002541 ARMOperand *Op = new ARMOperand(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002542 Op->Bitfield.LSB = LSB;
2543 Op->Bitfield.Width = Width;
2544 Op->StartLoc = S;
2545 Op->EndLoc = E;
2546 return Op;
2547 }
2548
Bill Wendling2cae3272010-11-09 22:44:22 +00002549 static ARMOperand *
Chad Rosierfa705ee2013-07-01 20:49:23 +00002550 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned> > &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002551 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002552 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002553 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002554
Chad Rosierfa705ee2013-07-01 20:49:23 +00002555 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002556 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002557 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002558 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002559 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002560
Chad Rosierfa705ee2013-07-01 20:49:23 +00002561 // Sort based on the register encoding values.
2562 array_pod_sort(Regs.begin(), Regs.end());
2563
Bill Wendling9898ac92010-11-17 04:32:08 +00002564 ARMOperand *Op = new ARMOperand(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002565 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002566 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002567 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002568 Op->StartLoc = StartLoc;
2569 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002570 return Op;
2571 }
2572
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002573 static ARMOperand *CreateVectorList(unsigned RegNum, unsigned Count,
Jim Grosbach2f50e922011-12-15 21:44:33 +00002574 bool isDoubleSpaced, SMLoc S, SMLoc E) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002575 ARMOperand *Op = new ARMOperand(k_VectorList);
2576 Op->VectorList.RegNum = RegNum;
2577 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002578 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002579 Op->StartLoc = S;
2580 Op->EndLoc = E;
2581 return Op;
2582 }
2583
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002584 static ARMOperand *CreateVectorListAllLanes(unsigned RegNum, unsigned Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002585 bool isDoubleSpaced,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002586 SMLoc S, SMLoc E) {
2587 ARMOperand *Op = new ARMOperand(k_VectorListAllLanes);
2588 Op->VectorList.RegNum = RegNum;
2589 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002590 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002591 Op->StartLoc = S;
2592 Op->EndLoc = E;
2593 return Op;
2594 }
2595
Jim Grosbach04945c42011-12-02 00:35:16 +00002596 static ARMOperand *CreateVectorListIndexed(unsigned RegNum, unsigned Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002597 unsigned Index,
2598 bool isDoubleSpaced,
2599 SMLoc S, SMLoc E) {
Jim Grosbach04945c42011-12-02 00:35:16 +00002600 ARMOperand *Op = new ARMOperand(k_VectorListIndexed);
2601 Op->VectorList.RegNum = RegNum;
2602 Op->VectorList.Count = Count;
2603 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002604 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002605 Op->StartLoc = S;
2606 Op->EndLoc = E;
2607 return Op;
2608 }
2609
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002610 static ARMOperand *CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E,
2611 MCContext &Ctx) {
2612 ARMOperand *Op = new ARMOperand(k_VectorIndex);
2613 Op->VectorIndex.Val = Idx;
2614 Op->StartLoc = S;
2615 Op->EndLoc = E;
2616 return Op;
2617 }
2618
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002619 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002620 ARMOperand *Op = new ARMOperand(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002621 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002622 Op->StartLoc = S;
2623 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002624 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002625 }
2626
Jim Grosbachd3595712011-08-03 23:50:40 +00002627 static ARMOperand *CreateMem(unsigned BaseRegNum,
2628 const MCConstantExpr *OffsetImm,
2629 unsigned OffsetRegNum,
2630 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00002631 unsigned ShiftImm,
Jim Grosbacha95ec992011-10-11 17:29:55 +00002632 unsigned Alignment,
Jim Grosbachd3595712011-08-03 23:50:40 +00002633 bool isNegative,
Kevin Enderby488f20b2014-04-10 20:18:58 +00002634 SMLoc S, SMLoc E,
2635 SMLoc AlignmentLoc = SMLoc()) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002636 ARMOperand *Op = new ARMOperand(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002637 Op->Memory.BaseRegNum = BaseRegNum;
2638 Op->Memory.OffsetImm = OffsetImm;
2639 Op->Memory.OffsetRegNum = OffsetRegNum;
2640 Op->Memory.ShiftType = ShiftType;
2641 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002642 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002643 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002644 Op->StartLoc = S;
2645 Op->EndLoc = E;
Kevin Enderby488f20b2014-04-10 20:18:58 +00002646 Op->AlignmentLoc = AlignmentLoc;
Jim Grosbachd3595712011-08-03 23:50:40 +00002647 return Op;
2648 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002649
Jim Grosbachc320c852011-08-05 21:28:30 +00002650 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
2651 ARM_AM::ShiftOpc ShiftTy,
2652 unsigned ShiftImm,
Jim Grosbachd3595712011-08-03 23:50:40 +00002653 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002654 ARMOperand *Op = new ARMOperand(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002655 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002656 Op->PostIdxReg.isAdd = isAdd;
2657 Op->PostIdxReg.ShiftTy = ShiftTy;
2658 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002659 Op->StartLoc = S;
2660 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002661 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002662 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002663
2664 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002665 ARMOperand *Op = new ARMOperand(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002666 Op->MBOpt.Val = Opt;
2667 Op->StartLoc = S;
2668 Op->EndLoc = S;
2669 return Op;
2670 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002671
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002672 static ARMOperand *CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt,
2673 SMLoc S) {
2674 ARMOperand *Op = new ARMOperand(k_InstSyncBarrierOpt);
2675 Op->ISBOpt.Val = Opt;
2676 Op->StartLoc = S;
2677 Op->EndLoc = S;
2678 return Op;
2679 }
2680
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002681 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002682 ARMOperand *Op = new ARMOperand(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002683 Op->IFlags.Val = IFlags;
2684 Op->StartLoc = S;
2685 Op->EndLoc = S;
2686 return Op;
2687 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002688
2689 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002690 ARMOperand *Op = new ARMOperand(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002691 Op->MMask.Val = MMask;
2692 Op->StartLoc = S;
2693 Op->EndLoc = S;
2694 return Op;
2695 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002696};
2697
2698} // end anonymous namespace.
2699
Jim Grosbach602aa902011-07-13 15:34:57 +00002700void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002701 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002702 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002703 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002704 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002705 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002706 OS << "<ccout " << getReg() << ">";
2707 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002708 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002709 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002710 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2711 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2712 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002713 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2714 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2715 break;
2716 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002717 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002718 OS << "<coprocessor number: " << getCoproc() << ">";
2719 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002720 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002721 OS << "<coprocessor register: " << getCoproc() << ">";
2722 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002723 case k_CoprocOption:
2724 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2725 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002726 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002727 OS << "<mask: " << getMSRMask() << ">";
2728 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002729 case k_Immediate:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002730 getImm()->print(OS);
2731 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002732 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002733 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002734 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002735 case k_InstSyncBarrierOpt:
2736 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2737 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002738 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002739 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002740 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002741 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002742 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002743 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002744 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2745 << PostIdxReg.RegNum;
2746 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2747 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2748 << PostIdxReg.ShiftImm;
2749 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002750 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002751 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002752 OS << "<ARM_PROC::";
2753 unsigned IFlags = getProcIFlags();
2754 for (int i=2; i >= 0; --i)
2755 if (IFlags & (1 << i))
2756 OS << ARM_PROC::IFlagsToString(1 << i);
2757 OS << ">";
2758 break;
2759 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002760 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002761 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002762 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002763 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002764 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2765 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002766 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002767 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002768 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002769 << RegShiftedReg.SrcReg << " "
2770 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2771 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002772 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002773 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002774 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002775 << RegShiftedImm.SrcReg << " "
2776 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2777 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002778 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002779 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002780 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2781 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002782 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002783 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2784 << ", width: " << Bitfield.Width << ">";
2785 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002786 case k_RegisterList:
2787 case k_DPRRegisterList:
2788 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002789 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002790
Bill Wendlingbed94652010-11-09 23:28:44 +00002791 const SmallVectorImpl<unsigned> &RegList = getRegList();
2792 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002793 I = RegList.begin(), E = RegList.end(); I != E; ) {
2794 OS << *I;
2795 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002796 }
2797
2798 OS << ">";
2799 break;
2800 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002801 case k_VectorList:
2802 OS << "<vector_list " << VectorList.Count << " * "
2803 << VectorList.RegNum << ">";
2804 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002805 case k_VectorListAllLanes:
2806 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2807 << VectorList.RegNum << ">";
2808 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002809 case k_VectorListIndexed:
2810 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2811 << VectorList.Count << " * " << VectorList.RegNum << ">";
2812 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002813 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002814 OS << "'" << getToken() << "'";
2815 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002816 case k_VectorIndex:
2817 OS << "<vectorindex " << getVectorIndex() << ">";
2818 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002819 }
2820}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002821
2822/// @name Auto-generated Match Functions
2823/// {
2824
2825static unsigned MatchRegisterName(StringRef Name);
2826
2827/// }
2828
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002829bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2830 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbachab5830e2011-12-14 02:16:11 +00002831 StartLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002832 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002833 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00002834
2835 return (RegNo == (unsigned)-1);
2836}
2837
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002838/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00002839/// and if it is a register name the token is eaten and the register number is
2840/// returned. Otherwise return -1.
2841///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002842int ARMAsmParser::tryParseRegister() {
Chris Lattner44e5981c2010-10-30 04:09:10 +00002843 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00002844 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00002845
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002846 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00002847 unsigned RegNum = MatchRegisterName(lowerCase);
2848 if (!RegNum) {
2849 RegNum = StringSwitch<unsigned>(lowerCase)
2850 .Case("r13", ARM::SP)
2851 .Case("r14", ARM::LR)
2852 .Case("r15", ARM::PC)
2853 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00002854 // Additional register name aliases for 'gas' compatibility.
2855 .Case("a1", ARM::R0)
2856 .Case("a2", ARM::R1)
2857 .Case("a3", ARM::R2)
2858 .Case("a4", ARM::R3)
2859 .Case("v1", ARM::R4)
2860 .Case("v2", ARM::R5)
2861 .Case("v3", ARM::R6)
2862 .Case("v4", ARM::R7)
2863 .Case("v5", ARM::R8)
2864 .Case("v6", ARM::R9)
2865 .Case("v7", ARM::R10)
2866 .Case("v8", ARM::R11)
2867 .Case("sb", ARM::R9)
2868 .Case("sl", ARM::R10)
2869 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00002870 .Default(0);
2871 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00002872 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00002873 // Check for aliases registered via .req. Canonicalize to lower case.
2874 // That's more consistent since register names are case insensitive, and
2875 // it's how the original entry was passed in from MC/MCParser/AsmParser.
2876 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00002877 // If no match, return failure.
2878 if (Entry == RegisterReqs.end())
2879 return -1;
2880 Parser.Lex(); // Eat identifier token.
2881 return Entry->getValue();
2882 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002883
Chris Lattner44e5981c2010-10-30 04:09:10 +00002884 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002885
Chris Lattner44e5981c2010-10-30 04:09:10 +00002886 return RegNum;
2887}
Jim Grosbach99710a82010-11-01 16:44:21 +00002888
Jim Grosbachbb24c592011-07-13 18:49:30 +00002889// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
2890// If a recoverable error occurs, return 1. If an irrecoverable error
2891// occurs, return -1. An irrecoverable error is one where tokens have been
2892// consumed in the process of trying to parse the shifter (i.e., when it is
2893// indeed a shifter operand, but malformed).
Jim Grosbach0d6022d2011-07-26 20:41:24 +00002894int ARMAsmParser::tryParseShiftRegister(
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002895 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2896 SMLoc S = Parser.getTok().getLoc();
2897 const AsmToken &Tok = Parser.getTok();
Kevin Enderby62873712014-02-17 21:45:27 +00002898 if (Tok.isNot(AsmToken::Identifier))
2899 return -1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002900
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002901 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002902 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00002903 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002904 .Case("lsl", ARM_AM::lsl)
2905 .Case("lsr", ARM_AM::lsr)
2906 .Case("asr", ARM_AM::asr)
2907 .Case("ror", ARM_AM::ror)
2908 .Case("rrx", ARM_AM::rrx)
2909 .Default(ARM_AM::no_shift);
2910
2911 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00002912 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002913
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002914 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002915
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002916 // The source register for the shift has already been added to the
2917 // operand list, so we need to pop it off and combine it into the shifted
2918 // register operand instead.
Benjamin Kramerd2da7202014-04-21 09:34:48 +00002919 std::unique_ptr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002920 if (!PrevOp->isReg())
2921 return Error(PrevOp->getStartLoc(), "shift must be of a register");
2922 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002923
2924 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002925 int64_t Imm = 0;
2926 int ShiftReg = 0;
2927 if (ShiftTy == ARM_AM::rrx) {
2928 // RRX Doesn't have an explicit shift amount. The encoder expects
2929 // the shift register to be the same as the source register. Seems odd,
2930 // but OK.
2931 ShiftReg = SrcReg;
2932 } else {
2933 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00002934 if (Parser.getTok().is(AsmToken::Hash) ||
2935 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002936 Parser.Lex(); // Eat hash.
2937 SMLoc ImmLoc = Parser.getTok().getLoc();
2938 const MCExpr *ShiftExpr = 0;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002939 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002940 Error(ImmLoc, "invalid immediate shift value");
2941 return -1;
2942 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002943 // The expression must be evaluatable as an immediate.
2944 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00002945 if (!CE) {
2946 Error(ImmLoc, "invalid immediate shift value");
2947 return -1;
2948 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002949 // Range check the immediate.
2950 // lsl, ror: 0 <= imm <= 31
2951 // lsr, asr: 0 <= imm <= 32
2952 Imm = CE->getValue();
2953 if (Imm < 0 ||
2954 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
2955 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002956 Error(ImmLoc, "immediate shift value out of range");
2957 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002958 }
Jim Grosbach21488b82011-12-22 17:37:00 +00002959 // shift by zero is a nop. Always send it through as lsl.
2960 // ('as' compatibility)
2961 if (Imm == 0)
2962 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002963 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002964 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002965 EndLoc = Parser.getTok().getEndLoc();
2966 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00002967 if (ShiftReg == -1) {
2968 Error (L, "expected immediate or register in shift operand");
2969 return -1;
2970 }
2971 } else {
2972 Error (Parser.getTok().getLoc(),
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002973 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00002974 return -1;
2975 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002976 }
2977
Owen Andersonb595ed02011-07-21 18:54:16 +00002978 if (ShiftReg && ShiftTy != ARM_AM::rrx)
2979 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00002980 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002981 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00002982 else
2983 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002984 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002985
Jim Grosbachbb24c592011-07-13 18:49:30 +00002986 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002987}
2988
2989
Bill Wendling2063b842010-11-18 23:43:05 +00002990/// Try to parse a register name. The token must be an Identifier when called.
2991/// If it's a register, an AsmOperand is created. Another AsmOperand is created
2992/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002993///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002994/// TODO this is likely to change to allow different register types and or to
2995/// parse for a specific register type.
Bill Wendling2063b842010-11-18 23:43:05 +00002996bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002997tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002998 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002999 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00003000 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00003001 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00003002
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003003 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
3004 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003005
Chris Lattner44e5981c2010-10-30 04:09:10 +00003006 const AsmToken &ExclaimTok = Parser.getTok();
3007 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00003008 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
3009 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00003010 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003011 return false;
3012 }
3013
3014 // Also check for an index operand. This is only legal for vector registers,
3015 // but that'll get caught OK in operand matching, so we don't need to
3016 // explicitly filter everything else out here.
3017 if (Parser.getTok().is(AsmToken::LBrac)) {
3018 SMLoc SIdx = Parser.getTok().getLoc();
3019 Parser.Lex(); // Eat left bracket token.
3020
3021 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003022 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00003023 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003024 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003025 if (!MCE)
3026 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003027
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003028 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003029 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003030
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003031 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003032 Parser.Lex(); // Eat right bracket token.
3033
3034 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
3035 SIdx, E,
3036 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00003037 }
3038
Bill Wendling2063b842010-11-18 23:43:05 +00003039 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003040}
3041
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003042/// MatchCoprocessorOperandName - Try to parse an coprocessor related
3043/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
3044/// "c5", ...
3045static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003046 // Use the same layout as the tablegen'erated register name matcher. Ugly,
3047 // but efficient.
3048 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003049 default: return -1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003050 case 2:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003051 if (Name[0] != CoprocOp)
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003052 return -1;
3053 switch (Name[1]) {
3054 default: return -1;
3055 case '0': return 0;
3056 case '1': return 1;
3057 case '2': return 2;
3058 case '3': return 3;
3059 case '4': return 4;
3060 case '5': return 5;
3061 case '6': return 6;
3062 case '7': return 7;
3063 case '8': return 8;
3064 case '9': return 9;
3065 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003066 case 3:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003067 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003068 return -1;
3069 switch (Name[2]) {
3070 default: return -1;
Artyom Skrobov86534432013-11-08 09:16:31 +00003071 // p10 and p11 are invalid for coproc instructions (reserved for FP/NEON)
3072 case '0': return CoprocOp == 'p'? -1: 10;
3073 case '1': return CoprocOp == 'p'? -1: 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003074 case '2': return 12;
3075 case '3': return 13;
3076 case '4': return 14;
3077 case '5': return 15;
3078 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003079 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003080}
3081
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003082/// parseITCondCode - Try to parse a condition code for an IT instruction.
3083ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3084parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3085 SMLoc S = Parser.getTok().getLoc();
3086 const AsmToken &Tok = Parser.getTok();
3087 if (!Tok.is(AsmToken::Identifier))
3088 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00003089 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003090 .Case("eq", ARMCC::EQ)
3091 .Case("ne", ARMCC::NE)
3092 .Case("hs", ARMCC::HS)
3093 .Case("cs", ARMCC::HS)
3094 .Case("lo", ARMCC::LO)
3095 .Case("cc", ARMCC::LO)
3096 .Case("mi", ARMCC::MI)
3097 .Case("pl", ARMCC::PL)
3098 .Case("vs", ARMCC::VS)
3099 .Case("vc", ARMCC::VC)
3100 .Case("hi", ARMCC::HI)
3101 .Case("ls", ARMCC::LS)
3102 .Case("ge", ARMCC::GE)
3103 .Case("lt", ARMCC::LT)
3104 .Case("gt", ARMCC::GT)
3105 .Case("le", ARMCC::LE)
3106 .Case("al", ARMCC::AL)
3107 .Default(~0U);
3108 if (CC == ~0U)
3109 return MatchOperand_NoMatch;
3110 Parser.Lex(); // Eat the token.
3111
3112 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
3113
3114 return MatchOperand_Success;
3115}
3116
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003117/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003118/// token must be an Identifier when called, and if it is a coprocessor
3119/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003120ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003121parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003122 SMLoc S = Parser.getTok().getLoc();
3123 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003124 if (Tok.isNot(AsmToken::Identifier))
3125 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003126
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003127 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003128 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003129 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003130
3131 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003132 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003133 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003134}
3135
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003136/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003137/// token must be an Identifier when called, and if it is a coprocessor
3138/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003139ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003140parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003141 SMLoc S = Parser.getTok().getLoc();
3142 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003143 if (Tok.isNot(AsmToken::Identifier))
3144 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003145
3146 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3147 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003148 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003149
3150 Parser.Lex(); // Eat identifier token.
3151 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003152 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003153}
3154
Jim Grosbach48399582011-10-12 17:34:41 +00003155/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3156/// coproc_option : '{' imm0_255 '}'
3157ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3158parseCoprocOptionOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3159 SMLoc S = Parser.getTok().getLoc();
3160
3161 // If this isn't a '{', this isn't a coprocessor immediate operand.
3162 if (Parser.getTok().isNot(AsmToken::LCurly))
3163 return MatchOperand_NoMatch;
3164 Parser.Lex(); // Eat the '{'
3165
3166 const MCExpr *Expr;
3167 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003168 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003169 Error(Loc, "illegal expression");
3170 return MatchOperand_ParseFail;
3171 }
3172 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3173 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3174 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3175 return MatchOperand_ParseFail;
3176 }
3177 int Val = CE->getValue();
3178
3179 // Check for and consume the closing '}'
3180 if (Parser.getTok().isNot(AsmToken::RCurly))
3181 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003182 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003183 Parser.Lex(); // Eat the '}'
3184
3185 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3186 return MatchOperand_Success;
3187}
3188
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003189// For register list parsing, we need to map from raw GPR register numbering
3190// to the enumeration values. The enumeration values aren't sorted by
3191// register number due to our using "sp", "lr" and "pc" as canonical names.
3192static unsigned getNextRegister(unsigned Reg) {
3193 // If this is a GPR, we need to do it manually, otherwise we can rely
3194 // on the sort ordering of the enumeration since the other reg-classes
3195 // are sane.
3196 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3197 return Reg + 1;
3198 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003199 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003200 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3201 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3202 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3203 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3204 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3205 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3206 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3207 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3208 }
3209}
3210
Jim Grosbach85a23432011-11-11 21:27:40 +00003211// Return the low-subreg of a given Q register.
3212static unsigned getDRegFromQReg(unsigned QReg) {
3213 switch (QReg) {
3214 default: llvm_unreachable("expected a Q register!");
3215 case ARM::Q0: return ARM::D0;
3216 case ARM::Q1: return ARM::D2;
3217 case ARM::Q2: return ARM::D4;
3218 case ARM::Q3: return ARM::D6;
3219 case ARM::Q4: return ARM::D8;
3220 case ARM::Q5: return ARM::D10;
3221 case ARM::Q6: return ARM::D12;
3222 case ARM::Q7: return ARM::D14;
3223 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003224 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003225 case ARM::Q10: return ARM::D20;
3226 case ARM::Q11: return ARM::D22;
3227 case ARM::Q12: return ARM::D24;
3228 case ARM::Q13: return ARM::D26;
3229 case ARM::Q14: return ARM::D28;
3230 case ARM::Q15: return ARM::D30;
3231 }
3232}
3233
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003234/// Parse a register list.
Bill Wendling2063b842010-11-18 23:43:05 +00003235bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003236parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan936b0d32010-01-19 21:44:56 +00003237 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003238 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003239 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003240 Parser.Lex(); // Eat '{' token.
3241 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003242
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003243 // Check the first register in the list to see what register class
3244 // this is a list of.
3245 int Reg = tryParseRegister();
3246 if (Reg == -1)
3247 return Error(RegLoc, "register expected");
3248
Jim Grosbach85a23432011-11-11 21:27:40 +00003249 // The reglist instructions have at most 16 registers, so reserve
3250 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003251 int EReg = 0;
3252 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003253
3254 // Allow Q regs and just interpret them as the two D sub-registers.
3255 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3256 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003257 EReg = MRI->getEncodingValue(Reg);
3258 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003259 ++Reg;
3260 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003261 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003262 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3263 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3264 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3265 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3266 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3267 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3268 else
3269 return Error(RegLoc, "invalid register in register list");
3270
Jim Grosbach85a23432011-11-11 21:27:40 +00003271 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003272 EReg = MRI->getEncodingValue(Reg);
3273 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003274
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003275 // This starts immediately after the first register token in the list,
3276 // so we can see either a comma or a minus (range separator) as a legal
3277 // next token.
3278 while (Parser.getTok().is(AsmToken::Comma) ||
3279 Parser.getTok().is(AsmToken::Minus)) {
3280 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003281 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003282 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003283 int EndReg = tryParseRegister();
3284 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003285 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003286 // Allow Q regs and just interpret them as the two D sub-registers.
3287 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3288 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003289 // If the register is the same as the start reg, there's nothing
3290 // more to do.
3291 if (Reg == EndReg)
3292 continue;
3293 // The register must be in the same register class as the first.
3294 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003295 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003296 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003297 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003298 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003299
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003300 // Add all the registers in the range to the register list.
3301 while (Reg != EndReg) {
3302 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003303 EReg = MRI->getEncodingValue(Reg);
3304 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003305 }
3306 continue;
3307 }
3308 Parser.Lex(); // Eat the comma.
3309 RegLoc = Parser.getTok().getLoc();
3310 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003311 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003312 Reg = tryParseRegister();
3313 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003314 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003315 // Allow Q regs and just interpret them as the two D sub-registers.
3316 bool isQReg = false;
3317 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3318 Reg = getDRegFromQReg(Reg);
3319 isQReg = true;
3320 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003321 // The register must be in the same register class as the first.
3322 if (!RC->contains(Reg))
3323 return Error(RegLoc, "invalid register in register list");
3324 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003325 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003326 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3327 Warning(RegLoc, "register list not in ascending order");
3328 else
3329 return Error(RegLoc, "register list not in ascending order");
3330 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003331 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003332 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3333 ") in register list");
3334 continue;
3335 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003336 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003337 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3338 Reg != OldReg + 1)
3339 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003340 EReg = MRI->getEncodingValue(Reg);
3341 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3342 if (isQReg) {
3343 EReg = MRI->getEncodingValue(++Reg);
3344 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3345 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003346 }
3347
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003348 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003349 return Error(Parser.getTok().getLoc(), "'}' expected");
3350 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003351 Parser.Lex(); // Eat '}' token.
3352
Jim Grosbach18bf3632011-12-13 21:48:29 +00003353 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003354 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003355
3356 // The ARM system instruction variants for LDM/STM have a '^' token here.
3357 if (Parser.getTok().is(AsmToken::Caret)) {
3358 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3359 Parser.Lex(); // Eat '^' token.
3360 }
3361
Bill Wendling2063b842010-11-18 23:43:05 +00003362 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003363}
3364
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003365// Helper function to parse the lane index for vector lists.
3366ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003367parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Jim Grosbach04945c42011-12-02 00:35:16 +00003368 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003369 if (Parser.getTok().is(AsmToken::LBrac)) {
3370 Parser.Lex(); // Eat the '['.
3371 if (Parser.getTok().is(AsmToken::RBrac)) {
3372 // "Dn[]" is the 'all lanes' syntax.
3373 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003374 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003375 Parser.Lex(); // Eat the ']'.
3376 return MatchOperand_Success;
3377 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003378
3379 // There's an optional '#' token here. Normally there wouldn't be, but
3380 // inline assemble puts one in, and it's friendly to accept that.
3381 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003382 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003383
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003384 const MCExpr *LaneIndex;
3385 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003386 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003387 Error(Loc, "illegal expression");
3388 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003389 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003390 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3391 if (!CE) {
3392 Error(Loc, "lane index must be empty or an integer");
3393 return MatchOperand_ParseFail;
3394 }
3395 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3396 Error(Parser.getTok().getLoc(), "']' expected");
3397 return MatchOperand_ParseFail;
3398 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003399 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003400 Parser.Lex(); // Eat the ']'.
3401 int64_t Val = CE->getValue();
3402
3403 // FIXME: Make this range check context sensitive for .8, .16, .32.
3404 if (Val < 0 || Val > 7) {
3405 Error(Parser.getTok().getLoc(), "lane index out of range");
3406 return MatchOperand_ParseFail;
3407 }
3408 Index = Val;
3409 LaneKind = IndexedLane;
3410 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003411 }
3412 LaneKind = NoLanes;
3413 return MatchOperand_Success;
3414}
3415
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003416// parse a vector register list
3417ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3418parseVectorList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003419 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003420 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003421 SMLoc S = Parser.getTok().getLoc();
3422 // As an extension (to match gas), support a plain D register or Q register
3423 // (without encosing curly braces) as a single or double entry list,
3424 // respectively.
3425 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003426 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003427 int Reg = tryParseRegister();
3428 if (Reg == -1)
3429 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003430 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003431 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003432 if (Res != MatchOperand_Success)
3433 return Res;
3434 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003435 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003436 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003437 break;
3438 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003439 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3440 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003441 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003442 case IndexedLane:
3443 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003444 LaneIndex,
3445 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003446 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003447 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003448 return MatchOperand_Success;
3449 }
3450 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3451 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003452 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003453 if (Res != MatchOperand_Success)
3454 return Res;
3455 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003456 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003457 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003458 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003459 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003460 break;
3461 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003462 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3463 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003464 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3465 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003466 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003467 case IndexedLane:
3468 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003469 LaneIndex,
3470 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003471 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003472 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003473 return MatchOperand_Success;
3474 }
3475 Error(S, "vector register expected");
3476 return MatchOperand_ParseFail;
3477 }
3478
3479 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003480 return MatchOperand_NoMatch;
3481
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003482 Parser.Lex(); // Eat '{' token.
3483 SMLoc RegLoc = Parser.getTok().getLoc();
3484
3485 int Reg = tryParseRegister();
3486 if (Reg == -1) {
3487 Error(RegLoc, "register expected");
3488 return MatchOperand_ParseFail;
3489 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003490 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003491 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003492 unsigned FirstReg = Reg;
3493 // The list is of D registers, but we also allow Q regs and just interpret
3494 // them as the two D sub-registers.
3495 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3496 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003497 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3498 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003499 ++Reg;
3500 ++Count;
3501 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003502
3503 SMLoc E;
3504 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003505 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003506
Jim Grosbache891fe82011-11-15 23:19:15 +00003507 while (Parser.getTok().is(AsmToken::Comma) ||
3508 Parser.getTok().is(AsmToken::Minus)) {
3509 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003510 if (!Spacing)
3511 Spacing = 1; // Register range implies a single spaced list.
3512 else if (Spacing == 2) {
3513 Error(Parser.getTok().getLoc(),
3514 "sequential registers in double spaced list");
3515 return MatchOperand_ParseFail;
3516 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003517 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003518 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003519 int EndReg = tryParseRegister();
3520 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003521 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003522 return MatchOperand_ParseFail;
3523 }
3524 // Allow Q regs and just interpret them as the two D sub-registers.
3525 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3526 EndReg = getDRegFromQReg(EndReg) + 1;
3527 // If the register is the same as the start reg, there's nothing
3528 // more to do.
3529 if (Reg == EndReg)
3530 continue;
3531 // The register must be in the same register class as the first.
3532 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003533 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003534 return MatchOperand_ParseFail;
3535 }
3536 // Ranges must go from low to high.
3537 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003538 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003539 return MatchOperand_ParseFail;
3540 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003541 // Parse the lane specifier if present.
3542 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003543 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003544 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3545 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003546 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003547 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003548 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003549 return MatchOperand_ParseFail;
3550 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003551
3552 // Add all the registers in the range to the register list.
3553 Count += EndReg - Reg;
3554 Reg = EndReg;
3555 continue;
3556 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003557 Parser.Lex(); // Eat the comma.
3558 RegLoc = Parser.getTok().getLoc();
3559 int OldReg = Reg;
3560 Reg = tryParseRegister();
3561 if (Reg == -1) {
3562 Error(RegLoc, "register expected");
3563 return MatchOperand_ParseFail;
3564 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003565 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003566 // It's OK to use the enumeration values directly here rather, as the
3567 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003568 //
3569 // The list is of D registers, but we also allow Q regs and just interpret
3570 // them as the two D sub-registers.
3571 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003572 if (!Spacing)
3573 Spacing = 1; // Register range implies a single spaced list.
3574 else if (Spacing == 2) {
3575 Error(RegLoc,
3576 "invalid register in double-spaced list (must be 'D' register')");
3577 return MatchOperand_ParseFail;
3578 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003579 Reg = getDRegFromQReg(Reg);
3580 if (Reg != OldReg + 1) {
3581 Error(RegLoc, "non-contiguous register range");
3582 return MatchOperand_ParseFail;
3583 }
3584 ++Reg;
3585 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003586 // Parse the lane specifier if present.
3587 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003588 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003589 SMLoc LaneLoc = Parser.getTok().getLoc();
3590 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3591 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003592 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003593 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003594 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003595 return MatchOperand_ParseFail;
3596 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003597 continue;
3598 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003599 // Normal D register.
3600 // Figure out the register spacing (single or double) of the list if
3601 // we don't know it already.
3602 if (!Spacing)
3603 Spacing = 1 + (Reg == OldReg + 2);
3604
3605 // Just check that it's contiguous and keep going.
3606 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003607 Error(RegLoc, "non-contiguous register range");
3608 return MatchOperand_ParseFail;
3609 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003610 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003611 // Parse the lane specifier if present.
3612 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003613 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003614 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003615 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003616 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003617 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003618 Error(EndLoc, "mismatched lane index in register list");
3619 return MatchOperand_ParseFail;
3620 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003621 }
3622
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003623 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003624 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003625 return MatchOperand_ParseFail;
3626 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003627 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003628 Parser.Lex(); // Eat '}' token.
3629
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003630 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003631 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003632 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003633 // composite register classes.
3634 if (Count == 2) {
3635 const MCRegisterClass *RC = (Spacing == 1) ?
3636 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3637 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3638 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3639 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003640
Jim Grosbach2f50e922011-12-15 21:44:33 +00003641 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3642 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003643 break;
3644 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003645 // Two-register operands have been converted to the
3646 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003647 if (Count == 2) {
3648 const MCRegisterClass *RC = (Spacing == 1) ?
3649 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3650 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003651 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3652 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003653 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003654 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003655 S, E));
3656 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003657 case IndexedLane:
3658 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003659 LaneIndex,
3660 (Spacing == 2),
3661 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003662 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003663 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003664 return MatchOperand_Success;
3665}
3666
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003667/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003668ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003669parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003670 SMLoc S = Parser.getTok().getLoc();
3671 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003672 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003673
Jiangning Liu288e1af2012-08-02 08:21:27 +00003674 if (Tok.is(AsmToken::Identifier)) {
3675 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003676
Jiangning Liu288e1af2012-08-02 08:21:27 +00003677 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3678 .Case("sy", ARM_MB::SY)
3679 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003680 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003681 .Case("sh", ARM_MB::ISH)
3682 .Case("ish", ARM_MB::ISH)
3683 .Case("shst", ARM_MB::ISHST)
3684 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003685 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003686 .Case("nsh", ARM_MB::NSH)
3687 .Case("un", ARM_MB::NSH)
3688 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003689 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003690 .Case("unst", ARM_MB::NSHST)
3691 .Case("osh", ARM_MB::OSH)
3692 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003693 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003694 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003695
Joey Gouly926d3f52013-09-05 15:35:24 +00003696 // ishld, oshld, nshld and ld are only available from ARMv8.
3697 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3698 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3699 Opt = ~0U;
3700
Jiangning Liu288e1af2012-08-02 08:21:27 +00003701 if (Opt == ~0U)
3702 return MatchOperand_NoMatch;
3703
3704 Parser.Lex(); // Eat identifier token.
3705 } else if (Tok.is(AsmToken::Hash) ||
3706 Tok.is(AsmToken::Dollar) ||
3707 Tok.is(AsmToken::Integer)) {
3708 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003709 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003710 SMLoc Loc = Parser.getTok().getLoc();
3711
3712 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003713 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003714 Error(Loc, "illegal expression");
3715 return MatchOperand_ParseFail;
3716 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00003717
Jiangning Liu288e1af2012-08-02 08:21:27 +00003718 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3719 if (!CE) {
3720 Error(Loc, "constant expression expected");
3721 return MatchOperand_ParseFail;
3722 }
3723
3724 int Val = CE->getValue();
3725 if (Val & ~0xf) {
3726 Error(Loc, "immediate value out of range");
3727 return MatchOperand_ParseFail;
3728 }
3729
3730 Opt = ARM_MB::RESERVED_0 + Val;
3731 } else
3732 return MatchOperand_ParseFail;
3733
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003734 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003735 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003736}
3737
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003738/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
3739ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3740parseInstSyncBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3741 SMLoc S = Parser.getTok().getLoc();
3742 const AsmToken &Tok = Parser.getTok();
3743 unsigned Opt;
3744
3745 if (Tok.is(AsmToken::Identifier)) {
3746 StringRef OptStr = Tok.getString();
3747
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003748 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003749 Opt = ARM_ISB::SY;
3750 else
3751 return MatchOperand_NoMatch;
3752
3753 Parser.Lex(); // Eat identifier token.
3754 } else if (Tok.is(AsmToken::Hash) ||
3755 Tok.is(AsmToken::Dollar) ||
3756 Tok.is(AsmToken::Integer)) {
3757 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003758 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003759 SMLoc Loc = Parser.getTok().getLoc();
3760
3761 const MCExpr *ISBarrierID;
3762 if (getParser().parseExpression(ISBarrierID)) {
3763 Error(Loc, "illegal expression");
3764 return MatchOperand_ParseFail;
3765 }
3766
3767 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3768 if (!CE) {
3769 Error(Loc, "constant expression expected");
3770 return MatchOperand_ParseFail;
3771 }
3772
3773 int Val = CE->getValue();
3774 if (Val & ~0xf) {
3775 Error(Loc, "immediate value out of range");
3776 return MatchOperand_ParseFail;
3777 }
3778
3779 Opt = ARM_ISB::RESERVED_0 + Val;
3780 } else
3781 return MatchOperand_ParseFail;
3782
3783 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
3784 (ARM_ISB::InstSyncBOpt)Opt, S));
3785 return MatchOperand_Success;
3786}
3787
3788
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003789/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003790ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003791parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003792 SMLoc S = Parser.getTok().getLoc();
3793 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00003794 if (!Tok.is(AsmToken::Identifier))
3795 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003796 StringRef IFlagsStr = Tok.getString();
3797
Owen Anderson10c5b122011-10-05 17:16:40 +00003798 // An iflags string of "none" is interpreted to mean that none of the AIF
3799 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003800 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00003801 if (IFlagsStr != "none") {
3802 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3803 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3804 .Case("a", ARM_PROC::A)
3805 .Case("i", ARM_PROC::I)
3806 .Case("f", ARM_PROC::F)
3807 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003808
Owen Anderson10c5b122011-10-05 17:16:40 +00003809 // If some specific iflag is already set, it means that some letter is
3810 // present more than once, this is not acceptable.
3811 if (Flag == ~0U || (IFlags & Flag))
3812 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003813
Owen Anderson10c5b122011-10-05 17:16:40 +00003814 IFlags |= Flag;
3815 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003816 }
3817
3818 Parser.Lex(); // Eat identifier token.
3819 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
3820 return MatchOperand_Success;
3821}
3822
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003823/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003824ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003825parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003826 SMLoc S = Parser.getTok().getLoc();
3827 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00003828 if (!Tok.is(AsmToken::Identifier))
3829 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003830 StringRef Mask = Tok.getString();
3831
James Molloy21efa7d2011-09-28 14:21:38 +00003832 if (isMClass()) {
3833 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00003834 std::string Name = Mask.lower();
3835 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003836 // Note: in the documentation:
3837 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
3838 // for MSR APSR_nzcvq.
3839 // but we do make it an alias here. This is so to get the "mask encoding"
3840 // bits correct on MSR APSR writes.
3841 //
3842 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
3843 // should really only be allowed when writing a special register. Note
3844 // they get dropped in the MRS instruction reading a special register as
3845 // the SYSm field is only 8 bits.
3846 //
3847 // FIXME: the _g and _nzcvqg versions are only allowed if the processor
3848 // includes the DSP extension but that is not checked.
3849 .Case("apsr", 0x800)
3850 .Case("apsr_nzcvq", 0x800)
3851 .Case("apsr_g", 0x400)
3852 .Case("apsr_nzcvqg", 0xc00)
3853 .Case("iapsr", 0x801)
3854 .Case("iapsr_nzcvq", 0x801)
3855 .Case("iapsr_g", 0x401)
3856 .Case("iapsr_nzcvqg", 0xc01)
3857 .Case("eapsr", 0x802)
3858 .Case("eapsr_nzcvq", 0x802)
3859 .Case("eapsr_g", 0x402)
3860 .Case("eapsr_nzcvqg", 0xc02)
3861 .Case("xpsr", 0x803)
3862 .Case("xpsr_nzcvq", 0x803)
3863 .Case("xpsr_g", 0x403)
3864 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003865 .Case("ipsr", 0x805)
3866 .Case("epsr", 0x806)
3867 .Case("iepsr", 0x807)
3868 .Case("msp", 0x808)
3869 .Case("psp", 0x809)
3870 .Case("primask", 0x810)
3871 .Case("basepri", 0x811)
3872 .Case("basepri_max", 0x812)
3873 .Case("faultmask", 0x813)
3874 .Case("control", 0x814)
James Molloy21efa7d2011-09-28 14:21:38 +00003875 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00003876
James Molloy21efa7d2011-09-28 14:21:38 +00003877 if (FlagsVal == ~0U)
3878 return MatchOperand_NoMatch;
3879
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003880 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00003881 // basepri, basepri_max and faultmask only valid for V7m.
3882 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00003883
James Molloy21efa7d2011-09-28 14:21:38 +00003884 Parser.Lex(); // Eat identifier token.
3885 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3886 return MatchOperand_Success;
3887 }
3888
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003889 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
3890 size_t Start = 0, Next = Mask.find('_');
3891 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003892 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003893 if (Next != StringRef::npos)
3894 Flags = Mask.slice(Next+1, Mask.size());
3895
3896 // FlagsVal contains the complete mask:
3897 // 3-0: Mask
3898 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3899 unsigned FlagsVal = 0;
3900
3901 if (SpecReg == "apsr") {
3902 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00003903 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003904 .Case("g", 0x4) // same as CPSR_s
3905 .Case("nzcvqg", 0xc) // same as CPSR_fs
3906 .Default(~0U);
3907
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003908 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003909 if (!Flags.empty())
3910 return MatchOperand_NoMatch;
3911 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00003912 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003913 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003914 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00003915 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
3916 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00003917 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003918 for (int i = 0, e = Flags.size(); i != e; ++i) {
3919 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
3920 .Case("c", 1)
3921 .Case("x", 2)
3922 .Case("s", 4)
3923 .Case("f", 8)
3924 .Default(~0U);
3925
3926 // If some specific flag is already set, it means that some letter is
3927 // present more than once, this is not acceptable.
3928 if (FlagsVal == ~0U || (FlagsVal & Flag))
3929 return MatchOperand_NoMatch;
3930 FlagsVal |= Flag;
3931 }
3932 } else // No match for special register.
3933 return MatchOperand_NoMatch;
3934
Owen Anderson03a173e2011-10-21 18:43:28 +00003935 // Special register without flags is NOT equivalent to "fc" flags.
3936 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
3937 // two lines would enable gas compatibility at the expense of breaking
3938 // round-tripping.
3939 //
3940 // if (!FlagsVal)
3941 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003942
3943 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3944 if (SpecReg == "spsr")
3945 FlagsVal |= 16;
3946
3947 Parser.Lex(); // Eat identifier token.
3948 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3949 return MatchOperand_Success;
3950}
3951
Jim Grosbach27c1e252011-07-21 17:23:04 +00003952ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3953parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
3954 int Low, int High) {
3955 const AsmToken &Tok = Parser.getTok();
3956 if (Tok.isNot(AsmToken::Identifier)) {
3957 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3958 return MatchOperand_ParseFail;
3959 }
3960 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003961 std::string LowerOp = Op.lower();
3962 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00003963 if (ShiftName != LowerOp && ShiftName != UpperOp) {
3964 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3965 return MatchOperand_ParseFail;
3966 }
3967 Parser.Lex(); // Eat shift type token.
3968
3969 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003970 if (Parser.getTok().isNot(AsmToken::Hash) &&
3971 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003972 Error(Parser.getTok().getLoc(), "'#' expected");
3973 return MatchOperand_ParseFail;
3974 }
3975 Parser.Lex(); // Eat hash token.
3976
3977 const MCExpr *ShiftAmount;
3978 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003979 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003980 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003981 Error(Loc, "illegal expression");
3982 return MatchOperand_ParseFail;
3983 }
3984 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3985 if (!CE) {
3986 Error(Loc, "constant expression expected");
3987 return MatchOperand_ParseFail;
3988 }
3989 int Val = CE->getValue();
3990 if (Val < Low || Val > High) {
3991 Error(Loc, "immediate value out of range");
3992 return MatchOperand_ParseFail;
3993 }
3994
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003995 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00003996
3997 return MatchOperand_Success;
3998}
3999
Jim Grosbach0a547702011-07-22 17:44:50 +00004000ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4001parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4002 const AsmToken &Tok = Parser.getTok();
4003 SMLoc S = Tok.getLoc();
4004 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004005 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004006 return MatchOperand_ParseFail;
4007 }
Tim Northover4d141442013-05-31 15:58:45 +00004008 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00004009 .Case("be", 1)
4010 .Case("le", 0)
4011 .Default(-1);
4012 Parser.Lex(); // Eat the token.
4013
4014 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004015 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004016 return MatchOperand_ParseFail;
4017 }
4018 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
4019 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004020 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00004021 return MatchOperand_Success;
4022}
4023
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004024/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
4025/// instructions. Legal values are:
4026/// lsl #n 'n' in [0,31]
4027/// asr #n 'n' in [1,32]
4028/// n == 32 encoded as n == 0.
4029ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4030parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4031 const AsmToken &Tok = Parser.getTok();
4032 SMLoc S = Tok.getLoc();
4033 if (Tok.isNot(AsmToken::Identifier)) {
4034 Error(S, "shift operator 'asr' or 'lsl' expected");
4035 return MatchOperand_ParseFail;
4036 }
4037 StringRef ShiftName = Tok.getString();
4038 bool isASR;
4039 if (ShiftName == "lsl" || ShiftName == "LSL")
4040 isASR = false;
4041 else if (ShiftName == "asr" || ShiftName == "ASR")
4042 isASR = true;
4043 else {
4044 Error(S, "shift operator 'asr' or 'lsl' expected");
4045 return MatchOperand_ParseFail;
4046 }
4047 Parser.Lex(); // Eat the operator.
4048
4049 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004050 if (Parser.getTok().isNot(AsmToken::Hash) &&
4051 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004052 Error(Parser.getTok().getLoc(), "'#' expected");
4053 return MatchOperand_ParseFail;
4054 }
4055 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004056 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004057
4058 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004059 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004060 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004061 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004062 return MatchOperand_ParseFail;
4063 }
4064 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4065 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004066 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004067 return MatchOperand_ParseFail;
4068 }
4069
4070 int64_t Val = CE->getValue();
4071 if (isASR) {
4072 // Shift amount must be in [1,32]
4073 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004074 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004075 return MatchOperand_ParseFail;
4076 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00004077 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
4078 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004079 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00004080 return MatchOperand_ParseFail;
4081 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004082 if (Val == 32) Val = 0;
4083 } else {
4084 // Shift amount must be in [1,32]
4085 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004086 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004087 return MatchOperand_ParseFail;
4088 }
4089 }
4090
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004091 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004092
4093 return MatchOperand_Success;
4094}
4095
Jim Grosbach833b9d32011-07-27 20:15:40 +00004096/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
4097/// of instructions. Legal values are:
4098/// ror #n 'n' in {0, 8, 16, 24}
4099ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4100parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4101 const AsmToken &Tok = Parser.getTok();
4102 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00004103 if (Tok.isNot(AsmToken::Identifier))
4104 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004105 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00004106 if (ShiftName != "ror" && ShiftName != "ROR")
4107 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004108 Parser.Lex(); // Eat the operator.
4109
4110 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004111 if (Parser.getTok().isNot(AsmToken::Hash) &&
4112 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00004113 Error(Parser.getTok().getLoc(), "'#' expected");
4114 return MatchOperand_ParseFail;
4115 }
4116 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004117 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004118
4119 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004120 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004121 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004122 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004123 return MatchOperand_ParseFail;
4124 }
4125 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4126 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004127 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004128 return MatchOperand_ParseFail;
4129 }
4130
4131 int64_t Val = CE->getValue();
4132 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4133 // normally, zero is represented in asm by omitting the rotate operand
4134 // entirely.
4135 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004136 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004137 return MatchOperand_ParseFail;
4138 }
4139
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004140 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004141
4142 return MatchOperand_Success;
4143}
4144
Jim Grosbach864b6092011-07-28 21:34:26 +00004145ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4146parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4147 SMLoc S = Parser.getTok().getLoc();
4148 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004149 if (Parser.getTok().isNot(AsmToken::Hash) &&
4150 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004151 Error(Parser.getTok().getLoc(), "'#' expected");
4152 return MatchOperand_ParseFail;
4153 }
4154 Parser.Lex(); // Eat hash token.
4155
4156 const MCExpr *LSBExpr;
4157 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004158 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004159 Error(E, "malformed immediate expression");
4160 return MatchOperand_ParseFail;
4161 }
4162 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4163 if (!CE) {
4164 Error(E, "'lsb' operand must be an immediate");
4165 return MatchOperand_ParseFail;
4166 }
4167
4168 int64_t LSB = CE->getValue();
4169 // The LSB must be in the range [0,31]
4170 if (LSB < 0 || LSB > 31) {
4171 Error(E, "'lsb' operand must be in the range [0,31]");
4172 return MatchOperand_ParseFail;
4173 }
4174 E = Parser.getTok().getLoc();
4175
4176 // Expect another immediate operand.
4177 if (Parser.getTok().isNot(AsmToken::Comma)) {
4178 Error(Parser.getTok().getLoc(), "too few operands");
4179 return MatchOperand_ParseFail;
4180 }
4181 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004182 if (Parser.getTok().isNot(AsmToken::Hash) &&
4183 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004184 Error(Parser.getTok().getLoc(), "'#' expected");
4185 return MatchOperand_ParseFail;
4186 }
4187 Parser.Lex(); // Eat hash token.
4188
4189 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004190 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004191 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004192 Error(E, "malformed immediate expression");
4193 return MatchOperand_ParseFail;
4194 }
4195 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4196 if (!CE) {
4197 Error(E, "'width' operand must be an immediate");
4198 return MatchOperand_ParseFail;
4199 }
4200
4201 int64_t Width = CE->getValue();
4202 // The LSB must be in the range [1,32-lsb]
4203 if (Width < 1 || Width > 32 - LSB) {
4204 Error(E, "'width' operand must be in the range [1,32-lsb]");
4205 return MatchOperand_ParseFail;
4206 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004207
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004208 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004209
4210 return MatchOperand_Success;
4211}
4212
Jim Grosbachd3595712011-08-03 23:50:40 +00004213ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4214parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4215 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004216 // postidx_reg := '+' register {, shift}
4217 // | '-' register {, shift}
4218 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004219
4220 // This method must return MatchOperand_NoMatch without consuming any tokens
4221 // in the case where there is no match, as other alternatives take other
4222 // parse methods.
4223 AsmToken Tok = Parser.getTok();
4224 SMLoc S = Tok.getLoc();
4225 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004226 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004227 if (Tok.is(AsmToken::Plus)) {
4228 Parser.Lex(); // Eat the '+' token.
4229 haveEaten = true;
4230 } else if (Tok.is(AsmToken::Minus)) {
4231 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004232 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004233 haveEaten = true;
4234 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004235
4236 SMLoc E = Parser.getTok().getEndLoc();
4237 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004238 if (Reg == -1) {
4239 if (!haveEaten)
4240 return MatchOperand_NoMatch;
4241 Error(Parser.getTok().getLoc(), "register expected");
4242 return MatchOperand_ParseFail;
4243 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004244
Jim Grosbachc320c852011-08-05 21:28:30 +00004245 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4246 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004247 if (Parser.getTok().is(AsmToken::Comma)) {
4248 Parser.Lex(); // Eat the ','.
4249 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4250 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004251
4252 // FIXME: Only approximates end...may include intervening whitespace.
4253 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004254 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004255
4256 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4257 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004258
4259 return MatchOperand_Success;
4260}
4261
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004262ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4263parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4264 // Check for a post-index addressing register operand. Specifically:
4265 // am3offset := '+' register
4266 // | '-' register
4267 // | register
4268 // | # imm
4269 // | # + imm
4270 // | # - imm
4271
4272 // This method must return MatchOperand_NoMatch without consuming any tokens
4273 // in the case where there is no match, as other alternatives take other
4274 // parse methods.
4275 AsmToken Tok = Parser.getTok();
4276 SMLoc S = Tok.getLoc();
4277
4278 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004279 if (Parser.getTok().is(AsmToken::Hash) ||
4280 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004281 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004282 // Explicitly look for a '-', as we need to encode negative zero
4283 // differently.
4284 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4285 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004286 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004287 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004288 return MatchOperand_ParseFail;
4289 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4290 if (!CE) {
4291 Error(S, "constant expression expected");
4292 return MatchOperand_ParseFail;
4293 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004294 // Negative zero is encoded as the flag value INT32_MIN.
4295 int32_t Val = CE->getValue();
4296 if (isNegative && Val == 0)
4297 Val = INT32_MIN;
4298
4299 Operands.push_back(
4300 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
4301
4302 return MatchOperand_Success;
4303 }
4304
4305
4306 bool haveEaten = false;
4307 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004308 if (Tok.is(AsmToken::Plus)) {
4309 Parser.Lex(); // Eat the '+' token.
4310 haveEaten = true;
4311 } else if (Tok.is(AsmToken::Minus)) {
4312 Parser.Lex(); // Eat the '-' token.
4313 isAdd = false;
4314 haveEaten = true;
4315 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004316
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004317 Tok = Parser.getTok();
4318 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004319 if (Reg == -1) {
4320 if (!haveEaten)
4321 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004322 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004323 return MatchOperand_ParseFail;
4324 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004325
4326 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004327 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004328
4329 return MatchOperand_Success;
4330}
4331
Tim Northovereb5e4d52013-07-22 09:06:12 +00004332/// Convert parsed operands to MCInst. Needed here because this instruction
4333/// only has two register operands, but multiplication is commutative so
4334/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
Chad Rosier98cfa102012-08-31 00:03:31 +00004335void ARMAsmParser::
Chad Rosier451ef132012-08-31 22:12:31 +00004336cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +00004337 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach8e048492011-08-19 22:07:46 +00004338 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
4339 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004340 // If we have a three-operand form, make sure to set Rn to be the operand
4341 // that isn't the same as Rd.
4342 unsigned RegOp = 4;
4343 if (Operands.size() == 6 &&
4344 ((ARMOperand*)Operands[4])->getReg() ==
4345 ((ARMOperand*)Operands[3])->getReg())
4346 RegOp = 5;
4347 ((ARMOperand*)Operands[RegOp])->addRegOperands(Inst, 1);
4348 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach8e048492011-08-19 22:07:46 +00004349 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004350}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004351
Mihai Popaad18d3c2013-08-09 10:38:32 +00004352void ARMAsmParser::
4353cvtThumbBranches(MCInst &Inst,
4354 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4355 int CondOp = -1, ImmOp = -1;
4356 switch(Inst.getOpcode()) {
4357 case ARM::tB:
4358 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4359
4360 case ARM::t2B:
4361 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4362
4363 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4364 }
4365 // first decide whether or not the branch should be conditional
4366 // by looking at it's location relative to an IT block
4367 if(inITBlock()) {
4368 // inside an IT block we cannot have any conditional branches. any
4369 // such instructions needs to be converted to unconditional form
4370 switch(Inst.getOpcode()) {
4371 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4372 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4373 }
4374 } else {
4375 // outside IT blocks we can only have unconditional branches with AL
4376 // condition code or conditional branches with non-AL condition code
4377 unsigned Cond = static_cast<ARMOperand*>(Operands[CondOp])->getCondCode();
4378 switch(Inst.getOpcode()) {
4379 case ARM::tB:
4380 case ARM::tBcc:
4381 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4382 break;
4383 case ARM::t2B:
4384 case ARM::t2Bcc:
4385 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4386 break;
4387 }
4388 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004389
Mihai Popaad18d3c2013-08-09 10:38:32 +00004390 // now decide on encoding size based on branch target range
4391 switch(Inst.getOpcode()) {
4392 // classify tB as either t2B or t1B based on range of immediate operand
4393 case ARM::tB: {
4394 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4395 if(!op->isSignedOffset<11, 1>() && isThumbTwo())
4396 Inst.setOpcode(ARM::t2B);
4397 break;
4398 }
4399 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4400 case ARM::tBcc: {
4401 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4402 if(!op->isSignedOffset<8, 1>() && isThumbTwo())
4403 Inst.setOpcode(ARM::t2Bcc);
4404 break;
4405 }
4406 }
4407 ((ARMOperand*)Operands[ImmOp])->addImmOperands(Inst, 1);
4408 ((ARMOperand*)Operands[CondOp])->addCondCodeOperands(Inst, 2);
4409}
4410
Bill Wendlinge18980a2010-11-06 22:36:58 +00004411/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004412/// or an error. The first token must be a '[' when called.
Bill Wendling2063b842010-11-18 23:43:05 +00004413bool ARMAsmParser::
Jim Grosbachd3595712011-08-03 23:50:40 +00004414parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004415 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004416 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004417 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004418 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004419 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004420
Sean Callanan936b0d32010-01-19 21:44:56 +00004421 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004422 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004423 if (BaseRegNum == -1)
4424 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004425
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004426 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004427 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004428 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4429 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004430 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004431
Jim Grosbachd3595712011-08-03 23:50:40 +00004432 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004433 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004434 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004435
Jim Grosbachd3595712011-08-03 23:50:40 +00004436 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004437 0, 0, false, S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004438
Jim Grosbach40700e02011-09-19 18:42:21 +00004439 // If there's a pre-indexing writeback marker, '!', just add it as a token
4440 // operand. It's rather odd, but syntactically valid.
4441 if (Parser.getTok().is(AsmToken::Exclaim)) {
4442 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4443 Parser.Lex(); // Eat the '!'.
4444 }
4445
Jim Grosbachd3595712011-08-03 23:50:40 +00004446 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004447 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004448
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004449 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4450 "Lost colon or comma in memory operand?!");
4451 if (Tok.is(AsmToken::Comma)) {
4452 Parser.Lex(); // Eat the comma.
4453 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004454
Jim Grosbacha95ec992011-10-11 17:29:55 +00004455 // If we have a ':', it's an alignment specifier.
4456 if (Parser.getTok().is(AsmToken::Colon)) {
4457 Parser.Lex(); // Eat the ':'.
4458 E = Parser.getTok().getLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00004459 SMLoc AlignmentLoc = Tok.getLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004460
4461 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004462 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004463 return true;
4464
4465 // The expression has to be a constant. Memory references with relocations
4466 // don't come through here, as they use the <label> forms of the relevant
4467 // instructions.
4468 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4469 if (!CE)
4470 return Error (E, "constant expression expected");
4471
4472 unsigned Align = 0;
4473 switch (CE->getValue()) {
4474 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004475 return Error(E,
4476 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4477 case 16: Align = 2; break;
4478 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004479 case 64: Align = 8; break;
4480 case 128: Align = 16; break;
4481 case 256: Align = 32; break;
4482 }
4483
4484 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004485 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004486 return Error(Parser.getTok().getLoc(), "']' expected");
4487 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004488 Parser.Lex(); // Eat right bracket token.
4489
4490 // Don't worry about range checking the value here. That's handled by
4491 // the is*() predicates.
4492 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0,
4493 ARM_AM::no_shift, 0, Align,
Kevin Enderby488f20b2014-04-10 20:18:58 +00004494 false, S, E, AlignmentLoc));
Jim Grosbacha95ec992011-10-11 17:29:55 +00004495
4496 // If there's a pre-indexing writeback marker, '!', just add it as a token
4497 // operand.
4498 if (Parser.getTok().is(AsmToken::Exclaim)) {
4499 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4500 Parser.Lex(); // Eat the '!'.
4501 }
4502
4503 return false;
4504 }
4505
4506 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004507 // offset. Be friendly and also accept a plain integer (without a leading
4508 // hash) for gas compatibility.
4509 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004510 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004511 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004512 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004513 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004514 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004515
Owen Anderson967674d2011-08-29 19:36:44 +00004516 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004517 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004518 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004519 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004520
4521 // The expression has to be a constant. Memory references with relocations
4522 // don't come through here, as they use the <label> forms of the relevant
4523 // instructions.
4524 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4525 if (!CE)
4526 return Error (E, "constant expression expected");
4527
Owen Anderson967674d2011-08-29 19:36:44 +00004528 // If the constant was #-0, represent it as INT32_MIN.
4529 int32_t Val = CE->getValue();
4530 if (isNegative && Val == 0)
4531 CE = MCConstantExpr::Create(INT32_MIN, getContext());
4532
Jim Grosbachd3595712011-08-03 23:50:40 +00004533 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004534 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004535 return Error(Parser.getTok().getLoc(), "']' expected");
4536 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004537 Parser.Lex(); // Eat right bracket token.
4538
4539 // Don't worry about range checking the value here. That's handled by
4540 // the is*() predicates.
4541 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004542 ARM_AM::no_shift, 0, 0,
4543 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004544
4545 // If there's a pre-indexing writeback marker, '!', just add it as a token
4546 // operand.
4547 if (Parser.getTok().is(AsmToken::Exclaim)) {
4548 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4549 Parser.Lex(); // Eat the '!'.
4550 }
4551
4552 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004553 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004554
4555 // The register offset is optionally preceded by a '+' or '-'
4556 bool isNegative = false;
4557 if (Parser.getTok().is(AsmToken::Minus)) {
4558 isNegative = true;
4559 Parser.Lex(); // Eat the '-'.
4560 } else if (Parser.getTok().is(AsmToken::Plus)) {
4561 // Nothing to do.
4562 Parser.Lex(); // Eat the '+'.
4563 }
4564
4565 E = Parser.getTok().getLoc();
4566 int OffsetRegNum = tryParseRegister();
4567 if (OffsetRegNum == -1)
4568 return Error(E, "register expected");
4569
4570 // If there's a shift operator, handle it.
4571 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004572 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004573 if (Parser.getTok().is(AsmToken::Comma)) {
4574 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004575 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004576 return true;
4577 }
4578
4579 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004580 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004581 return Error(Parser.getTok().getLoc(), "']' expected");
4582 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004583 Parser.Lex(); // Eat right bracket token.
4584
4585 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004586 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00004587 S, E));
4588
Jim Grosbachc320c852011-08-05 21:28:30 +00004589 // If there's a pre-indexing writeback marker, '!', just add it as a token
4590 // operand.
4591 if (Parser.getTok().is(AsmToken::Exclaim)) {
4592 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4593 Parser.Lex(); // Eat the '!'.
4594 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004595
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004596 return false;
4597}
4598
Jim Grosbachd3595712011-08-03 23:50:40 +00004599/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004600/// ( lsl | lsr | asr | ror ) , # shift_amount
4601/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00004602/// return true if it parses a shift otherwise it returns false.
4603bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4604 unsigned &Amount) {
4605 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00004606 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004607 if (Tok.isNot(AsmToken::Identifier))
4608 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00004609 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00004610 if (ShiftName == "lsl" || ShiftName == "LSL" ||
4611 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004612 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004613 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004614 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004615 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004616 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004617 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004618 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004619 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004620 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004621 else
Jim Grosbachd3595712011-08-03 23:50:40 +00004622 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00004623 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004624
Jim Grosbachd3595712011-08-03 23:50:40 +00004625 // rrx stands alone.
4626 Amount = 0;
4627 if (St != ARM_AM::rrx) {
4628 Loc = Parser.getTok().getLoc();
4629 // A '#' and a shift amount.
4630 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004631 if (HashTok.isNot(AsmToken::Hash) &&
4632 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00004633 return Error(HashTok.getLoc(), "'#' expected");
4634 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004635
Jim Grosbachd3595712011-08-03 23:50:40 +00004636 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004637 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00004638 return true;
4639 // Range check the immediate.
4640 // lsl, ror: 0 <= imm <= 31
4641 // lsr, asr: 0 <= imm <= 32
4642 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4643 if (!CE)
4644 return Error(Loc, "shift amount must be an immediate");
4645 int64_t Imm = CE->getValue();
4646 if (Imm < 0 ||
4647 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
4648 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
4649 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00004650 // If <ShiftTy> #0, turn it into a no_shift.
4651 if (Imm == 0)
4652 St = ARM_AM::lsl;
4653 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
4654 if (Imm == 32)
4655 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004656 Amount = Imm;
4657 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004658
4659 return false;
4660}
4661
Jim Grosbache7fbce72011-10-03 23:38:36 +00004662/// parseFPImm - A floating point immediate expression operand.
4663ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4664parseFPImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004665 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004666 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004667 // integer only.
4668 //
4669 // This routine still creates a generic Immediate operand, containing
4670 // a bitcast of the 64-bit floating point value. The various operands
4671 // that accept floats can check whether the value is valid for them
4672 // via the standard is*() predicates.
4673
Jim Grosbache7fbce72011-10-03 23:38:36 +00004674 SMLoc S = Parser.getTok().getLoc();
4675
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004676 if (Parser.getTok().isNot(AsmToken::Hash) &&
4677 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00004678 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00004679
4680 // Disambiguate the VMOV forms that can accept an FP immediate.
4681 // vmov.f32 <sreg>, #imm
4682 // vmov.f64 <dreg>, #imm
4683 // vmov.f32 <dreg>, #imm @ vector f32x2
4684 // vmov.f32 <qreg>, #imm @ vector f32x4
4685 //
4686 // There are also the NEON VMOV instructions which expect an
4687 // integer constant. Make sure we don't try to parse an FPImm
4688 // for these:
4689 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
4690 ARMOperand *TyOp = static_cast<ARMOperand*>(Operands[2]);
David Peixottoa872e0e2014-01-07 18:19:23 +00004691 bool isVmovf = TyOp->isToken() && (TyOp->getToken() == ".f32" ||
4692 TyOp->getToken() == ".f64");
4693 ARMOperand *Mnemonic = static_cast<ARMOperand*>(Operands[0]);
4694 bool isFconst = Mnemonic->isToken() && (Mnemonic->getToken() == "fconstd" ||
4695 Mnemonic->getToken() == "fconsts");
4696 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00004697 return MatchOperand_NoMatch;
4698
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004699 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00004700
4701 // Handle negation, as that still comes through as a separate token.
4702 bool isNegative = false;
4703 if (Parser.getTok().is(AsmToken::Minus)) {
4704 isNegative = true;
4705 Parser.Lex();
4706 }
4707 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00004708 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00004709 if (Tok.is(AsmToken::Real) && isVmovf) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004710 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00004711 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
4712 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004713 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00004714 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004715 Operands.push_back(ARMOperand::CreateImm(
4716 MCConstantExpr::Create(IntVal, getContext()),
4717 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004718 return MatchOperand_Success;
4719 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004720 // Also handle plain integers. Instructions which allow floating point
4721 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00004722 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00004723 int64_t Val = Tok.getIntVal();
4724 Parser.Lex(); // Eat the token.
4725 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00004726 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004727 return MatchOperand_ParseFail;
4728 }
David Peixottoa872e0e2014-01-07 18:19:23 +00004729 float RealVal = ARM_AM::getFPImmFloat(Val);
4730 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
4731
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004732 Operands.push_back(ARMOperand::CreateImm(
4733 MCConstantExpr::Create(Val, getContext()), S,
4734 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004735 return MatchOperand_Success;
4736 }
4737
Jim Grosbach235c8d22012-01-19 02:47:30 +00004738 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004739 return MatchOperand_ParseFail;
4740}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004741
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004742/// Parse a arm instruction operand. For now this parses the operand regardless
4743/// of the mnemonic.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004744bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004745 StringRef Mnemonic) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004746 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004747
4748 // Check if the current operand has a custom associated parser, if so, try to
4749 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00004750 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
4751 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004752 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00004753 // If there wasn't a custom match, try the generic matcher below. Otherwise,
4754 // there was a match, but an error occurred, in which case, just return that
4755 // the operand parsing failed.
4756 if (ResTy == MatchOperand_ParseFail)
4757 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004758
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004759 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00004760 default:
4761 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00004762 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00004763 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00004764 // If we've seen a branch mnemonic, the next operand must be a label. This
4765 // is true even if the label is a register name. So "br r1" means branch to
4766 // label "r1".
4767 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
4768 if (!ExpectLabel) {
4769 if (!tryParseRegisterWithWriteBack(Operands))
4770 return false;
4771 int Res = tryParseShiftRegister(Operands);
4772 if (Res == 0) // success
4773 return false;
4774 else if (Res == -1) // irrecoverable error
4775 return true;
4776 // If this is VMRS, check for the apsr_nzcv operand.
4777 if (Mnemonic == "vmrs" &&
4778 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
4779 S = Parser.getTok().getLoc();
4780 Parser.Lex();
4781 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
4782 return false;
4783 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00004784 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004785
4786 // Fall though for the Identifier case that is not a register or a
4787 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00004788 }
Jim Grosbach4e380352011-10-26 21:14:08 +00004789 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00004790 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00004791 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00004792 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00004793 // This was not a register so parse other operands that start with an
4794 // identifier (like labels) as expressions and create them as immediates.
4795 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004796 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004797 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00004798 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004799 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00004800 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
4801 return false;
4802 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004803 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004804 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00004805 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004806 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004807 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00004808 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00004809 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004810 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004811 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00004812
4813 if (Parser.getTok().isNot(AsmToken::Colon)) {
4814 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4815 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004816 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00004817 return true;
4818 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
4819 if (CE) {
4820 int32_t Val = CE->getValue();
4821 if (isNegative && Val == 0)
4822 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
4823 }
4824 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4825 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00004826
4827 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00004828 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00004829 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
4830 if (Parser.getTok().is(AsmToken::Exclaim)) {
4831 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
4832 Parser.getTok().getLoc()));
4833 Parser.Lex(); // Eat exclaim token
4834 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004835 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00004836 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004837 // w/ a ':' after the '#', it's just like a plain ':'.
4838 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00004839 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004840 case AsmToken::Colon: {
4841 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00004842 // FIXME: Check it's an expression prefix,
4843 // e.g. (FOO - :lower16:BAR) isn't legal.
4844 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004845 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004846 return true;
4847
Evan Cheng965b3c72011-01-13 07:58:56 +00004848 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004849 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004850 return true;
4851
Evan Cheng965b3c72011-01-13 07:58:56 +00004852 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00004853 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00004854 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00004855 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00004856 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004857 }
David Peixottoe407d092013-12-19 18:12:36 +00004858 case AsmToken::Equal: {
4859 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
4860 return Error(Parser.getTok().getLoc(), "unexpected token in operand");
4861
David Peixottoe407d092013-12-19 18:12:36 +00004862 Parser.Lex(); // Eat '='
4863 const MCExpr *SubExprVal;
4864 if (getParser().parseExpression(SubExprVal))
4865 return true;
4866 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4867
David Peixottob9b73622014-02-04 17:22:40 +00004868 const MCExpr *CPLoc = getTargetStreamer().addConstantPoolEntry(SubExprVal);
David Peixottoe407d092013-12-19 18:12:36 +00004869 Operands.push_back(ARMOperand::CreateImm(CPLoc, S, E));
4870 return false;
4871 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004872 }
4873}
4874
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004875// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00004876// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004877bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng965b3c72011-01-13 07:58:56 +00004878 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004879
Saleem Abdulrasool435f4562014-01-10 04:38:40 +00004880 // consume an optional '#' (GNU compatibility)
4881 if (getLexer().is(AsmToken::Hash))
4882 Parser.Lex();
4883
Jason W Kim1f7bc072011-01-11 23:53:41 +00004884 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00004885 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00004886 Parser.Lex(); // Eat ':'
4887
4888 if (getLexer().isNot(AsmToken::Identifier)) {
4889 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
4890 return true;
4891 }
4892
4893 StringRef IDVal = Parser.getTok().getIdentifier();
4894 if (IDVal == "lower16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004895 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004896 } else if (IDVal == "upper16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004897 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004898 } else {
4899 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
4900 return true;
4901 }
4902 Parser.Lex();
4903
4904 if (getLexer().isNot(AsmToken::Colon)) {
4905 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
4906 return true;
4907 }
4908 Parser.Lex(); // Eat the last ':'
4909 return false;
4910}
4911
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004912/// \brief Given a mnemonic, split out possible predication code and carry
4913/// setting letters to form a canonical mnemonic and flags.
4914//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004915// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004916// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004917StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004918 unsigned &PredicationCode,
4919 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004920 unsigned &ProcessorIMod,
4921 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004922 PredicationCode = ARMCC::AL;
4923 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004924 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004925
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004926 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004927 //
4928 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004929 if ((Mnemonic == "movs" && isThumb()) ||
4930 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
4931 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
4932 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
4933 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00004934 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004935 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
4936 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00004937 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00004938 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00004939 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
4940 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
4941 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic.startswith("vsel"))
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004942 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00004943
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004944 // First, split out any predication code. Ignore mnemonics we know aren't
4945 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00004946 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00004947 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00004948 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00004949 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004950 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
4951 .Case("eq", ARMCC::EQ)
4952 .Case("ne", ARMCC::NE)
4953 .Case("hs", ARMCC::HS)
4954 .Case("cs", ARMCC::HS)
4955 .Case("lo", ARMCC::LO)
4956 .Case("cc", ARMCC::LO)
4957 .Case("mi", ARMCC::MI)
4958 .Case("pl", ARMCC::PL)
4959 .Case("vs", ARMCC::VS)
4960 .Case("vc", ARMCC::VC)
4961 .Case("hi", ARMCC::HI)
4962 .Case("ls", ARMCC::LS)
4963 .Case("ge", ARMCC::GE)
4964 .Case("lt", ARMCC::LT)
4965 .Case("gt", ARMCC::GT)
4966 .Case("le", ARMCC::LE)
4967 .Case("al", ARMCC::AL)
4968 .Default(~0U);
4969 if (CC != ~0U) {
4970 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
4971 PredicationCode = CC;
4972 }
Bill Wendling193961b2010-10-29 23:50:21 +00004973 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00004974
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004975 // Next, determine if we have a carry setting bit. We explicitly ignore all
4976 // the instructions we know end in 's'.
4977 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00004978 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004979 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
4980 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
4981 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00004982 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00004983 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00004984 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00004985 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00004986 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00004987 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004988 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
4989 CarrySetting = true;
4990 }
4991
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004992 // The "cps" instruction can have a interrupt mode operand which is glued into
4993 // the mnemonic. Check if this is the case, split it and parse the imod op
4994 if (Mnemonic.startswith("cps")) {
4995 // Split out any imod code.
4996 unsigned IMod =
4997 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
4998 .Case("ie", ARM_PROC::IE)
4999 .Case("id", ARM_PROC::ID)
5000 .Default(~0U);
5001 if (IMod != ~0U) {
5002 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
5003 ProcessorIMod = IMod;
5004 }
5005 }
5006
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005007 // The "it" instruction has the condition mask on the end of the mnemonic.
5008 if (Mnemonic.startswith("it")) {
5009 ITMask = Mnemonic.slice(2, Mnemonic.size());
5010 Mnemonic = Mnemonic.slice(0, 2);
5011 }
5012
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005013 return Mnemonic;
5014}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005015
5016/// \brief Given a canonical mnemonic, determine if the instruction ever allows
5017/// inclusion of carry set or predication code operands.
5018//
5019// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +00005020void ARMAsmParser::
Amara Emerson33089092013-09-19 11:59:01 +00005021getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
5022 bool &CanAcceptCarrySet, bool &CanAcceptPredicationCode) {
Daniel Dunbar09264122011-01-11 19:06:29 +00005023 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
5024 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00005025 Mnemonic == "add" || Mnemonic == "adc" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00005026 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00005027 Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00005028 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00005029 Mnemonic == "sbc" || Mnemonic == "eor" || Mnemonic == "neg" ||
Evan Chengaca6c822012-04-11 00:13:00 +00005030 Mnemonic == "vfm" || Mnemonic == "vfnm" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00005031 (!isThumb() && (Mnemonic == "smull" || Mnemonic == "mov" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00005032 Mnemonic == "mla" || Mnemonic == "smlal" ||
5033 Mnemonic == "umlal" || Mnemonic == "umull"))) {
Daniel Dunbar09264122011-01-11 19:06:29 +00005034 CanAcceptCarrySet = true;
Jim Grosbach6c45b752011-09-16 16:39:25 +00005035 } else
Daniel Dunbar09264122011-01-11 19:06:29 +00005036 CanAcceptCarrySet = false;
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005037
Tim Northover2c45a382013-06-26 16:52:40 +00005038 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
5039 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Joey Gouly2f8890e2013-09-18 09:45:55 +00005040 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic.startswith("crc32") ||
Joey Gouly2d0175e2013-07-09 09:59:04 +00005041 Mnemonic.startswith("cps") || Mnemonic.startswith("vsel") ||
5042 Mnemonic == "vmaxnm" || Mnemonic == "vminnm" || Mnemonic == "vcvta" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00005043 Mnemonic == "vcvtn" || Mnemonic == "vcvtp" || Mnemonic == "vcvtm" ||
5044 Mnemonic == "vrinta" || Mnemonic == "vrintn" || Mnemonic == "vrintp" ||
Amara Emerson33089092013-09-19 11:59:01 +00005045 Mnemonic == "vrintm" || Mnemonic.startswith("aes") ||
5046 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
5047 (FullInst.startswith("vmull") && FullInst.endswith(".p64"))) {
Tim Northover2c45a382013-06-26 16:52:40 +00005048 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005049 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00005050 } else if (!isThumb()) {
5051 // Some instructions are only predicable in Thumb mode
5052 CanAcceptPredicationCode
5053 = Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
5054 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
5055 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
5056 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
5057 Mnemonic != "ldc2" && Mnemonic != "ldc2l" &&
5058 Mnemonic != "stc2" && Mnemonic != "stc2l" &&
5059 !Mnemonic.startswith("rfe") && !Mnemonic.startswith("srs");
5060 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00005061 if (hasV6MOps())
5062 CanAcceptPredicationCode = Mnemonic != "movs";
5063 else
5064 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00005065 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005066 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005067}
5068
Jim Grosbach7283da92011-08-16 21:12:37 +00005069bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
5070 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005071 // FIXME: This is all horribly hacky. We really need a better way to deal
5072 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00005073
5074 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
5075 // another does not. Specifically, the MOVW instruction does not. So we
5076 // special case it here and remove the defaulted (non-setting) cc_out
5077 // operand if that's the instruction we're trying to match.
5078 //
5079 // We do this as post-processing of the explicit operands rather than just
5080 // conditionally adding the cc_out in the first place because we need
5081 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00005082 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Jim Grosbach7283da92011-08-16 21:12:37 +00005083 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
5084 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
5085 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
5086 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005087
5088 // Register-register 'add' for thumb does not have a cc_out operand
5089 // when there are only two register operands.
5090 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
5091 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5092 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5093 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
5094 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005095 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005096 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
5097 // have to check the immediate range here since Thumb2 has a variant
5098 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005099 if (((isThumb() && Mnemonic == "add") ||
5100 (isThumbTwo() && Mnemonic == "sub")) &&
5101 Operands.size() == 6 &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005102 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5103 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5104 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005105 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005106 ((Mnemonic == "add" &&static_cast<ARMOperand*>(Operands[5])->isReg()) ||
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005107 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005108 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005109 // For Thumb2, add/sub immediate does not have a cc_out operand for the
5110 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005111 // selecting via the generic "add" mnemonic, so to know that we
5112 // should remove the cc_out operand, we have to explicitly check that
5113 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005114 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
5115 Operands.size() == 6 &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005116 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5117 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5118 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5119 // Nest conditions rather than one big 'if' statement for readability.
5120 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005121 // If both registers are low, we're in an IT block, and the immediate is
5122 // in range, we should use encoding T1 instead, which has a cc_out.
5123 if (inITBlock() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005124 isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005125 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
5126 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
5127 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005128 // Check against T3. If the second register is the PC, this is an
5129 // alternate form of ADR, which uses encoding T4, so check for that too.
5130 if (static_cast<ARMOperand*>(Operands[4])->getReg() != ARM::PC &&
5131 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
5132 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005133
5134 // Otherwise, we use encoding T4, which does not have a cc_out
5135 // operand.
5136 return true;
5137 }
5138
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005139 // The thumb2 multiply instruction doesn't have a CCOut register, so
5140 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5141 // use the 16-bit encoding or not.
5142 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
5143 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5144 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5145 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5146 static_cast<ARMOperand*>(Operands[5])->isReg() &&
5147 // If the registers aren't low regs, the destination reg isn't the
5148 // same as one of the source regs, or the cc_out operand is zero
5149 // outside of an IT block, we have to use the 32-bit encoding, so
5150 // remove the cc_out operand.
5151 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5152 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
Jim Grosbach6efa7b92011-11-15 19:29:45 +00005153 !isARMLowRegister(static_cast<ARMOperand*>(Operands[5])->getReg()) ||
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005154 !inITBlock() ||
5155 (static_cast<ARMOperand*>(Operands[3])->getReg() !=
5156 static_cast<ARMOperand*>(Operands[5])->getReg() &&
5157 static_cast<ARMOperand*>(Operands[3])->getReg() !=
5158 static_cast<ARMOperand*>(Operands[4])->getReg())))
5159 return true;
5160
Jim Grosbachefa7e952011-11-15 19:55:16 +00005161 // Also check the 'mul' syntax variant that doesn't specify an explicit
5162 // destination register.
5163 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
5164 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5165 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5166 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5167 // If the registers aren't low regs or the cc_out operand is zero
5168 // outside of an IT block, we have to use the 32-bit encoding, so
5169 // remove the cc_out operand.
5170 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5171 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
5172 !inITBlock()))
5173 return true;
5174
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005175
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005176
Jim Grosbach4b701af2011-08-24 21:42:27 +00005177 // Register-register 'add/sub' for thumb does not have a cc_out operand
5178 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5179 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5180 // right, this will result in better diagnostics (which operand is off)
5181 // anyway.
5182 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5183 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005184 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5185 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005186 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5187 (static_cast<ARMOperand*>(Operands[4])->isImm() ||
5188 (Operands.size() == 6 &&
5189 static_cast<ARMOperand*>(Operands[5])->isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005190 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005191
Jim Grosbach7283da92011-08-16 21:12:37 +00005192 return false;
5193}
5194
Joey Goulye8602552013-07-19 16:34:16 +00005195bool ARMAsmParser::shouldOmitPredicateOperand(
5196 StringRef Mnemonic, SmallVectorImpl<MCParsedAsmOperand *> &Operands) {
5197 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5198 unsigned RegIdx = 3;
5199 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
5200 static_cast<ARMOperand *>(Operands[2])->getToken() == ".f32") {
5201 if (static_cast<ARMOperand *>(Operands[3])->isToken() &&
5202 static_cast<ARMOperand *>(Operands[3])->getToken() == ".f32")
5203 RegIdx = 4;
5204
5205 if (static_cast<ARMOperand *>(Operands[RegIdx])->isReg() &&
5206 (ARMMCRegisterClasses[ARM::DPRRegClassID]
5207 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg()) ||
5208 ARMMCRegisterClasses[ARM::QPRRegClassID]
5209 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg())))
5210 return true;
5211 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005212 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005213}
5214
Jim Grosbach12952fe2011-11-11 23:08:10 +00005215static bool isDataTypeToken(StringRef Tok) {
5216 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5217 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5218 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5219 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5220 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5221 Tok == ".f" || Tok == ".d";
5222}
5223
5224// FIXME: This bit should probably be handled via an explicit match class
5225// in the .td files that matches the suffix instead of having it be
5226// a literal string token the way it is now.
5227static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5228 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5229}
Chad Rosier9f7a2212013-04-18 22:35:36 +00005230static void applyMnemonicAliases(StringRef &Mnemonic, unsigned Features,
5231 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005232
5233static bool RequiresVFPRegListValidation(StringRef Inst,
5234 bool &AcceptSinglePrecisionOnly,
5235 bool &AcceptDoublePrecisionOnly) {
5236 if (Inst.size() < 7)
5237 return false;
5238
5239 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5240 StringRef AddressingMode = Inst.substr(4, 2);
5241 if (AddressingMode == "ia" || AddressingMode == "db" ||
5242 AddressingMode == "ea" || AddressingMode == "fd") {
5243 AcceptSinglePrecisionOnly = Inst[6] == 's';
5244 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5245 return true;
5246 }
5247 }
5248
5249 return false;
5250}
5251
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005252/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005253bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
5254 SMLoc NameLoc,
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005255 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005256 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005257 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005258 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005259 bool AcceptDoublePrecisionOnly;
5260 RequireVFPRegisterListCheck =
5261 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5262 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005263
Jim Grosbach8be2f652011-12-09 23:34:09 +00005264 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005265 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005266 // The generic tblgen'erated code does this later, at the start of
5267 // MatchInstructionImpl(), but that's too late for aliases that include
5268 // any sort of suffix.
5269 unsigned AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005270 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5271 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005272
Jim Grosbachab5830e2011-12-14 02:16:11 +00005273 // First check for the ARM-specific .req directive.
5274 if (Parser.getTok().is(AsmToken::Identifier) &&
5275 Parser.getTok().getIdentifier() == ".req") {
5276 parseDirectiveReq(Name, NameLoc);
5277 // We always return 'error' for this, as we're done with this
5278 // statement and don't need to match the 'instruction."
5279 return true;
5280 }
5281
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005282 // Create the leading tokens for the mnemonic, split by '.' characters.
5283 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005284 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005285
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005286 // Split out the predication code and carry setting flag from the mnemonic.
5287 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005288 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005289 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005290 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005291 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005292 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005293
Jim Grosbach1c171b12011-08-25 17:23:55 +00005294 // In Thumb1, only the branch (B) instruction can be predicated.
5295 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005296 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005297 return Error(NameLoc, "conditional execution not supported in Thumb1");
5298 }
5299
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005300 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5301
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005302 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5303 // is the mask as it will be for the IT encoding if the conditional
5304 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5305 // where the conditional bit0 is zero, the instruction post-processing
5306 // will adjust the mask accordingly.
5307 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005308 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5309 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005310 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005311 return Error(Loc, "too many conditions on IT instruction");
5312 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005313 unsigned Mask = 8;
5314 for (unsigned i = ITMask.size(); i != 0; --i) {
5315 char pos = ITMask[i - 1];
5316 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005317 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005318 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005319 }
5320 Mask >>= 1;
5321 if (ITMask[i - 1] == 't')
5322 Mask |= 8;
5323 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005324 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005325 }
5326
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005327 // FIXME: This is all a pretty gross hack. We should automatically handle
5328 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005329
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005330 // Next, add the CCOut and ConditionCode operands, if needed.
5331 //
5332 // For mnemonics which can ever incorporate a carry setting bit or predication
5333 // code, our matching model involves us always generating CCOut and
5334 // ConditionCode operands to match the mnemonic "as written" and then we let
5335 // the matcher deal with finding the right instruction or generating an
5336 // appropriate error.
5337 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005338 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005339
Jim Grosbach03a8a162011-07-14 22:04:21 +00005340 // If we had a carry-set on an instruction that can't do that, issue an
5341 // error.
5342 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005343 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005344 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005345 "' can not set flags, but 's' suffix specified");
5346 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005347 // If we had a predication code on an instruction that can't do that, issue an
5348 // error.
5349 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005350 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005351 return Error(NameLoc, "instruction '" + Mnemonic +
5352 "' is not predicable, but condition code specified");
5353 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005354
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005355 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005356 if (CanAcceptCarrySet) {
5357 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005358 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005359 Loc));
5360 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005361
5362 // Add the predication code operand, if necessary.
5363 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005364 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5365 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005366 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005367 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005368 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005369
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005370 // Add the processor imod operand, if necessary.
5371 if (ProcessorIMod) {
5372 Operands.push_back(ARMOperand::CreateImm(
5373 MCConstantExpr::Create(ProcessorIMod, getContext()),
5374 NameLoc, NameLoc));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005375 }
5376
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005377 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005378 while (Next != StringRef::npos) {
5379 Start = Next;
5380 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005381 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005382
Jim Grosbach12952fe2011-11-11 23:08:10 +00005383 // Some NEON instructions have an optional datatype suffix that is
5384 // completely ignored. Check for that.
5385 if (isDataTypeToken(ExtraToken) &&
5386 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5387 continue;
5388
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005389 // For for ARM mode generate an error if the .n qualifier is used.
5390 if (ExtraToken == ".n" && !isThumb()) {
5391 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
Saleem Abdulrasoolbdae4b82014-01-12 05:25:44 +00005392 Parser.eatToEndOfStatement();
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005393 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5394 "arm mode");
5395 }
5396
5397 // The .n qualifier is always discarded as that is what the tables
5398 // and matcher expect. In ARM mode the .w qualifier has no effect,
5399 // so discard it to avoid errors that can be caused by the matcher.
5400 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005401 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5402 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5403 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005404 }
5405
5406 // Read the remaining operands.
5407 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005408 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005409 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005410 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005411 return true;
5412 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005413
5414 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005415 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005416
5417 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005418 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005419 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005420 return true;
5421 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005422 }
5423 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005424
Chris Lattnera2a9d162010-09-11 16:18:25 +00005425 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005426 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005427 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005428 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005429 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005430
Chris Lattner91689c12010-09-08 05:10:46 +00005431 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005432
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005433 if (RequireVFPRegisterListCheck) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005434 ARMOperand *Op = static_cast<ARMOperand*>(Operands.back());
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005435 if (AcceptSinglePrecisionOnly && !Op->isSPRRegList())
5436 return Error(Op->getStartLoc(),
5437 "VFP/Neon single precision register expected");
5438 if (AcceptDoublePrecisionOnly && !Op->isDPRRegList())
5439 return Error(Op->getStartLoc(),
5440 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005441 }
5442
Jim Grosbach7283da92011-08-16 21:12:37 +00005443 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5444 // do and don't have a cc_out optional-def operand. With some spot-checks
5445 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005446 // parse and adjust accordingly before actually matching. We shouldn't ever
5447 // try to remove a cc_out operand that was explicitly set on the the
5448 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5449 // table driven matcher doesn't fit well with the ARM instruction set.
5450 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005451 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5452 Operands.erase(Operands.begin() + 1);
5453 delete Op;
5454 }
5455
Joey Goulye8602552013-07-19 16:34:16 +00005456 // Some instructions have the same mnemonic, but don't always
5457 // have a predicate. Distinguish them here and delete the
5458 // predicate if needed.
5459 if (shouldOmitPredicateOperand(Mnemonic, Operands)) {
5460 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5461 Operands.erase(Operands.begin() + 1);
5462 delete Op;
5463 }
5464
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005465 // ARM mode 'blx' need special handling, as the register operand version
5466 // is predicable, but the label operand version is not. So, we can't rely
5467 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00005468 // a k_CondCode operand in the list. If we're trying to match the label
5469 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005470 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
5471 static_cast<ARMOperand*>(Operands[2])->isImm()) {
5472 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5473 Operands.erase(Operands.begin() + 1);
5474 delete Op;
5475 }
Jim Grosbach8cffa282011-08-11 23:51:13 +00005476
Weiming Zhao8f56f882012-11-16 21:55:34 +00005477 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
5478 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
5479 // a single GPRPair reg operand is used in the .td file to replace the two
5480 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
5481 // expressed as a GPRPair, so we have to manually merge them.
5482 // FIXME: We would really like to be able to tablegen'erate this.
5483 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00005484 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
5485 Mnemonic == "stlexd")) {
5486 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005487 unsigned Idx = isLoad ? 2 : 3;
5488 ARMOperand* Op1 = static_cast<ARMOperand*>(Operands[Idx]);
5489 ARMOperand* Op2 = static_cast<ARMOperand*>(Operands[Idx+1]);
5490
5491 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
5492 // Adjust only if Op1 and Op2 are GPRs.
5493 if (Op1->isReg() && Op2->isReg() && MRC.contains(Op1->getReg()) &&
5494 MRC.contains(Op2->getReg())) {
5495 unsigned Reg1 = Op1->getReg();
5496 unsigned Reg2 = Op2->getReg();
5497 unsigned Rt = MRI->getEncodingValue(Reg1);
5498 unsigned Rt2 = MRI->getEncodingValue(Reg2);
5499
5500 // Rt2 must be Rt + 1 and Rt must be even.
5501 if (Rt + 1 != Rt2 || (Rt & 1)) {
5502 Error(Op2->getStartLoc(), isLoad ?
5503 "destination operands must be sequential" :
5504 "source operands must be sequential");
5505 return true;
5506 }
5507 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
5508 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
5509 Operands.erase(Operands.begin() + Idx, Operands.begin() + Idx + 2);
5510 Operands.insert(Operands.begin() + Idx, ARMOperand::CreateReg(
5511 NewReg, Op1->getStartLoc(), Op2->getEndLoc()));
5512 delete Op1;
5513 delete Op2;
5514 }
5515 }
5516
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005517 // GNU Assembler extension (compatibility)
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005518 if ((Mnemonic == "ldrd" || Mnemonic == "strd")) {
5519 ARMOperand *Op2 = static_cast<ARMOperand *>(Operands[2]);
5520 ARMOperand *Op3 = static_cast<ARMOperand *>(Operands[3]);
5521 if (Op3->isMem()) {
5522 assert(Op2->isReg() && "expected register argument");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005523
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005524 unsigned SuperReg = MRI->getMatchingSuperReg(
5525 Op2->getReg(), ARM::gsub_0, &MRI->getRegClass(ARM::GPRPairRegClassID));
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005526
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005527 assert(SuperReg && "expected register pair");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005528
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005529 unsigned PairedReg = MRI->getSubReg(SuperReg, ARM::gsub_1);
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005530
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005531 Operands.insert(Operands.begin() + 3,
5532 ARMOperand::CreateReg(PairedReg,
5533 Op2->getStartLoc(),
5534 Op2->getEndLoc()));
5535 }
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005536 }
5537
Kevin Enderby78f95722013-07-31 21:05:30 +00005538 // FIXME: As said above, this is all a pretty gross hack. This instruction
5539 // does not fit with other "subs" and tblgen.
5540 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
5541 // so the Mnemonic is the original name "subs" and delete the predicate
5542 // operand so it will match the table entry.
5543 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
5544 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5545 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::PC &&
5546 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5547 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::LR &&
5548 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5549 ARMOperand *Op0 = static_cast<ARMOperand*>(Operands[0]);
5550 Operands.erase(Operands.begin());
5551 delete Op0;
5552 Operands.insert(Operands.begin(), ARMOperand::CreateToken(Name, NameLoc));
5553
5554 ARMOperand *Op1 = static_cast<ARMOperand*>(Operands[1]);
5555 Operands.erase(Operands.begin() + 1);
5556 delete Op1;
5557 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00005558 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00005559}
5560
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005561// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00005562
5563// return 'true' if register list contains non-low GPR registers,
5564// 'false' otherwise. If Reg is in the register list or is HiReg, set
5565// 'containsReg' to true.
5566static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
5567 unsigned HiReg, bool &containsReg) {
5568 containsReg = false;
5569 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5570 unsigned OpReg = Inst.getOperand(i).getReg();
5571 if (OpReg == Reg)
5572 containsReg = true;
5573 // Anything other than a low register isn't legal here.
5574 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
5575 return true;
5576 }
5577 return false;
5578}
5579
Jim Grosbacha31f2232011-09-07 18:05:34 +00005580// Check if the specified regisgter is in the register list of the inst,
5581// starting at the indicated operand number.
5582static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
5583 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5584 unsigned OpReg = Inst.getOperand(i).getReg();
5585 if (OpReg == Reg)
5586 return true;
5587 }
5588 return false;
5589}
5590
Richard Barton8d519fe2013-09-05 14:14:19 +00005591// Return true if instruction has the interesting property of being
5592// allowed in IT blocks, but not being predicable.
5593static bool instIsBreakpoint(const MCInst &Inst) {
5594 return Inst.getOpcode() == ARM::tBKPT ||
5595 Inst.getOpcode() == ARM::BKPT ||
5596 Inst.getOpcode() == ARM::tHLT ||
5597 Inst.getOpcode() == ARM::HLT;
5598
5599}
5600
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005601// FIXME: We would really like to be able to tablegen'erate this.
5602bool ARMAsmParser::
5603validateInstruction(MCInst &Inst,
5604 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00005605 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00005606 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00005607
Jim Grosbached16ec42011-08-29 22:24:09 +00005608 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00005609 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00005610 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00005611 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005612 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005613 if (ITState.FirstCond)
5614 ITState.FirstCond = false;
5615 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00005616 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005617 // The instruction must be predicable.
5618 if (!MCID.isPredicable())
5619 return Error(Loc, "instructions in IT block must be predicable");
5620 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005621 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00005622 ARMCC::getOppositeCondition(ITState.Cond);
5623 if (Cond != ITCond) {
5624 // Find the condition code Operand to get its SMLoc information.
5625 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005626 for (unsigned I = 1; I < Operands.size(); ++I)
5627 if (static_cast<ARMOperand*>(Operands[I])->isCondCode())
5628 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00005629 return Error(CondLoc, "incorrect condition in IT block; got '" +
5630 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
5631 "', but expected '" +
5632 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
5633 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00005634 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00005635 } else if (isThumbTwo() && MCID.isPredicable() &&
5636 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00005637 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
5638 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00005639 return Error(Loc, "predicated instructions must be in IT block");
5640
Tilmann Scheller255722b2013-09-30 16:11:48 +00005641 const unsigned Opcode = Inst.getOpcode();
5642 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00005643 case ARM::LDRD:
5644 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005645 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00005646 const unsigned RtReg = Inst.getOperand(0).getReg();
5647
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005648 // Rt can't be R14.
5649 if (RtReg == ARM::LR)
5650 return Error(Operands[3]->getStartLoc(),
5651 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005652
5653 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005654 // Rt must be even-numbered.
5655 if ((Rt & 1) == 1)
5656 return Error(Operands[3]->getStartLoc(),
5657 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005658
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005659 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00005660 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005661 if (Rt2 != Rt + 1)
5662 return Error(Operands[3]->getStartLoc(),
5663 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005664
5665 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
5666 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
5667 // For addressing modes with writeback, the base register needs to be
5668 // different from the destination registers.
5669 if (Rn == Rt || Rn == Rt2)
5670 return Error(Operands[3]->getStartLoc(),
5671 "base register needs to be different from destination "
5672 "registers");
5673 }
5674
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005675 return false;
5676 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005677 case ARM::t2LDRDi8:
5678 case ARM::t2LDRD_PRE:
5679 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00005680 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005681 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5682 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5683 if (Rt2 == Rt)
5684 return Error(Operands[3]->getStartLoc(),
5685 "destination operands can't be identical");
5686 return false;
5687 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00005688 case ARM::STRD: {
5689 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005690 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5691 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00005692 if (Rt2 != Rt + 1)
5693 return Error(Operands[3]->getStartLoc(),
5694 "source operands must be sequential");
5695 return false;
5696 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00005697 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005698 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005699 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005700 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5701 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005702 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00005703 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005704 "source operands must be sequential");
5705 return false;
5706 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00005707 case ARM::SBFX:
5708 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005709 // Width must be in range [1, 32-lsb].
5710 unsigned LSB = Inst.getOperand(2).getImm();
5711 unsigned Widthm1 = Inst.getOperand(3).getImm();
5712 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00005713 return Error(Operands[5]->getStartLoc(),
5714 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00005715 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00005716 }
Tim Northover08a86602013-10-22 19:00:39 +00005717 // Notionally handles ARM::tLDMIA_UPD too.
Jim Grosbach90103cc2011-08-18 21:50:53 +00005718 case ARM::tLDMIA: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005719 // If we're parsing Thumb2, the .w variant is available and handles
Tilmann Schellerbe904772013-09-30 17:57:30 +00005720 // most cases that are normally illegal for a Thumb1 LDM instruction.
5721 // We'll make the transformation in processInstruction() if necessary.
Jim Grosbacha31f2232011-09-07 18:05:34 +00005722 //
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00005723 // Thumb LDM instructions are writeback iff the base register is not
Jim Grosbach90103cc2011-08-18 21:50:53 +00005724 // in the register list.
5725 unsigned Rn = Inst.getOperand(0).getReg();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005726 bool HasWritebackToken =
Jim Grosbach139acd22011-08-22 23:01:07 +00005727 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
5728 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Tilmann Schellerbe904772013-09-30 17:57:30 +00005729 bool ListContainsBase;
5730 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
5731 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
Jim Grosbach169b2be2011-08-23 18:13:04 +00005732 "registers must be in range r0-r7");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005733 // If we should have writeback, then there should be a '!' token.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005734 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
Jim Grosbach90103cc2011-08-18 21:50:53 +00005735 return Error(Operands[2]->getStartLoc(),
5736 "writeback operator '!' expected");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005737 // If we should not have writeback, there must not be a '!'. This is
5738 // true even for the 32-bit wide encodings.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005739 if (ListContainsBase && HasWritebackToken)
Jim Grosbach139acd22011-08-22 23:01:07 +00005740 return Error(Operands[3]->getStartLoc(),
5741 "writeback operator '!' not allowed when base register "
5742 "in register list");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005743
5744 break;
5745 }
Tim Northover08a86602013-10-22 19:00:39 +00005746 case ARM::LDMIA_UPD:
5747 case ARM::LDMDB_UPD:
5748 case ARM::LDMIB_UPD:
5749 case ARM::LDMDA_UPD:
5750 // ARM variants loading and updating the same register are only officially
5751 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
5752 if (!hasV7Ops())
5753 break;
5754 // Fallthrough
5755 case ARM::t2LDMIA_UPD:
5756 case ARM::t2LDMDB_UPD:
5757 case ARM::t2STMIA_UPD:
5758 case ARM::t2STMDB_UPD: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005759 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
Tim Northover741e6ef2013-10-24 09:37:18 +00005760 return Error(Operands.back()->getStartLoc(),
5761 "writeback register not allowed in register list");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005762 break;
5763 }
Tim Northover8eaf1542013-11-12 21:32:41 +00005764 case ARM::sysLDMIA_UPD:
5765 case ARM::sysLDMDA_UPD:
5766 case ARM::sysLDMDB_UPD:
5767 case ARM::sysLDMIB_UPD:
5768 if (!listContainsReg(Inst, 3, ARM::PC))
5769 return Error(Operands[4]->getStartLoc(),
5770 "writeback register only allowed on system LDM "
5771 "if PC in register-list");
5772 break;
5773 case ARM::sysSTMIA_UPD:
5774 case ARM::sysSTMDA_UPD:
5775 case ARM::sysSTMDB_UPD:
5776 case ARM::sysSTMIB_UPD:
5777 return Error(Operands[2]->getStartLoc(),
5778 "system STM cannot have writeback register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00005779 case ARM::tMUL: {
5780 // The second source operand must be the same register as the destination
5781 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00005782 //
5783 // In this case, we must directly check the parsed operands because the
5784 // cvtThumbMultiply() function is written in such a way that it guarantees
5785 // this first statement is always true for the new Inst. Essentially, the
5786 // destination is unconditionally copied into the second source operand
5787 // without checking to see if it matches what we actually parsed.
Chad Rosier8513ffb2012-08-30 23:20:38 +00005788 if (Operands.size() == 6 &&
5789 (((ARMOperand*)Operands[3])->getReg() !=
5790 ((ARMOperand*)Operands[5])->getReg()) &&
5791 (((ARMOperand*)Operands[3])->getReg() !=
5792 ((ARMOperand*)Operands[4])->getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00005793 return Error(Operands[3]->getStartLoc(),
5794 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00005795 }
5796 break;
5797 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005798 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
5799 // so only issue a diagnostic for thumb1. The instructions will be
5800 // switched to the t2 encodings in processInstruction() if necessary.
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005801 case ARM::tPOP: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005802 bool ListContainsBase;
5803 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005804 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005805 return Error(Operands[2]->getStartLoc(),
5806 "registers must be in range r0-r7 or pc");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005807 break;
5808 }
5809 case ARM::tPUSH: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005810 bool ListContainsBase;
5811 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005812 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005813 return Error(Operands[2]->getStartLoc(),
5814 "registers must be in range r0-r7 or lr");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005815 break;
5816 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00005817 case ARM::tSTMIA_UPD: {
Tim Northover08a86602013-10-22 19:00:39 +00005818 bool ListContainsBase, InvalidLowList;
5819 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
5820 0, ListContainsBase);
5821 if (InvalidLowList && !isThumbTwo())
Jim Grosbachd80d1692011-08-23 18:15:37 +00005822 return Error(Operands[4]->getStartLoc(),
5823 "registers must be in range r0-r7");
Tim Northover08a86602013-10-22 19:00:39 +00005824
5825 // This would be converted to a 32-bit stm, but that's not valid if the
5826 // writeback register is in the list.
5827 if (InvalidLowList && ListContainsBase)
5828 return Error(Operands[4]->getStartLoc(),
5829 "writeback operator '!' not allowed when base register "
5830 "in register list");
Jim Grosbachd80d1692011-08-23 18:15:37 +00005831 break;
5832 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00005833 case ARM::tADDrSP: {
5834 // If the non-SP source operand and the destination operand are not the
5835 // same, we need thumb2 (for the wide encoding), or we have an error.
5836 if (!isThumbTwo() &&
5837 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
5838 return Error(Operands[4]->getStartLoc(),
5839 "source register must be the same as destination");
5840 }
5841 break;
5842 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005843 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005844 case ARM::tB:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005845 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<11, 1>())
5846 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005847 break;
5848 case ARM::t2B: {
5849 int op = (Operands[2]->isImm()) ? 2 : 3;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005850 if (!(static_cast<ARMOperand*>(Operands[op]))->isSignedOffset<24, 1>())
5851 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005852 break;
5853 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005854 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005855 case ARM::tBcc:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005856 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<8, 1>())
5857 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005858 break;
5859 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005860 int Op = (Operands[2]->isImm()) ? 2 : 3;
5861 if (!(static_cast<ARMOperand*>(Operands[Op]))->isSignedOffset<20, 1>())
5862 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005863 break;
5864 }
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00005865 case ARM::MOVi16:
5866 case ARM::t2MOVi16:
5867 case ARM::t2MOVTi16:
5868 {
5869 // We want to avoid misleadingly allowing something like "mov r0, <symbol>"
5870 // especially when we turn it into a movw and the expression <symbol> does
5871 // not have a :lower16: or :upper16 as part of the expression. We don't
5872 // want the behavior of silently truncating, which can be unexpected and
5873 // lead to bugs that are difficult to find since this is an easy mistake
5874 // to make.
5875 int i = (Operands[3]->isImm()) ? 3 : 4;
5876 ARMOperand *Op = static_cast<ARMOperand*>(Operands[i]);
5877 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
5878 if (CE) break;
5879 const MCExpr *E = dyn_cast<MCExpr>(Op->getImm());
5880 if (!E) break;
5881 const ARMMCExpr *ARM16Expr = dyn_cast<ARMMCExpr>(E);
5882 if (!ARM16Expr || (ARM16Expr->getKind() != ARMMCExpr::VK_ARM_HI16 &&
5883 ARM16Expr->getKind() != ARMMCExpr::VK_ARM_LO16)) {
5884 return Error(Op->getStartLoc(),
5885 "immediate expression for mov requires :lower16: or :upper16");
5886 break;
5887 }
5888 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005889 }
5890
5891 return false;
5892}
5893
Jim Grosbach1a747242012-01-23 23:45:44 +00005894static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00005895 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005896 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005897 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005898 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5899 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5900 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5901 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5902 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5903 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5904 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
5905 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
5906 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005907
5908 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005909 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5910 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5911 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5912 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5913 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005914
Jim Grosbach1e946a42012-01-24 00:43:12 +00005915 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5916 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5917 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5918 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5919 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005920
Jim Grosbach1e946a42012-01-24 00:43:12 +00005921 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
5922 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
5923 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
5924 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
5925 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00005926
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005927 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005928 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5929 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5930 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5931 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
5932 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5933 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5934 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5935 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5936 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
5937 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5938 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
5939 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
5940 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
5941 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
5942 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005943
Jim Grosbach1a747242012-01-23 23:45:44 +00005944 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005945 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5946 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5947 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5948 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5949 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5950 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5951 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5952 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5953 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5954 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5955 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5956 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5957 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
5958 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
5959 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
5960 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
5961 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
5962 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00005963
Jim Grosbach8e2722c2012-01-24 18:53:13 +00005964 // VST4LN
5965 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5966 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5967 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5968 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
5969 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5970 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5971 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5972 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5973 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
5974 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5975 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
5976 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
5977 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
5978 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
5979 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
5980
Jim Grosbachda70eac2012-01-24 00:58:13 +00005981 // VST4
5982 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5983 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5984 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5985 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5986 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5987 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5988 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5989 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5990 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5991 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5992 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5993 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5994 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
5995 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
5996 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
5997 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
5998 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
5999 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00006000 }
6001}
6002
Jim Grosbach1a747242012-01-23 23:45:44 +00006003static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00006004 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006005 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006006 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006007 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6008 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6009 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6010 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6011 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6012 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6013 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
6014 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
6015 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006016
6017 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006018 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6019 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6020 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6021 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
6022 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6023 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6024 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6025 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6026 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
6027 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6028 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
6029 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
6030 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
6031 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
6032 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006033
Jim Grosbachb78403c2012-01-24 23:47:04 +00006034 // VLD3DUP
6035 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6036 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6037 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6038 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
Kevin Enderbyd88fec32014-04-08 18:00:52 +00006039 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
Jim Grosbachb78403c2012-01-24 23:47:04 +00006040 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6041 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6042 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6043 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6044 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
6045 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
6046 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6047 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
6048 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
6049 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
6050 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
6051 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
6052 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
6053
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006054 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006055 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6056 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6057 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6058 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
6059 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6060 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6061 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6062 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6063 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
6064 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6065 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
6066 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
6067 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
6068 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
6069 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006070
6071 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006072 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6073 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6074 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6075 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6076 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6077 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6078 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6079 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6080 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6081 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6082 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6083 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6084 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
6085 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
6086 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
6087 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
6088 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
6089 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00006090
Jim Grosbach14952a02012-01-24 18:37:25 +00006091 // VLD4LN
6092 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6093 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6094 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
Kevin Enderby8108f382014-03-26 19:35:40 +00006095 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
Jim Grosbach14952a02012-01-24 18:37:25 +00006096 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6097 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6098 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6099 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
6100 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
6101 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6102 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
6103 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
6104 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
6105 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
6106 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
6107
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006108 // VLD4DUP
6109 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6110 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6111 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6112 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
6113 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
6114 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6115 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6116 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6117 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6118 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
6119 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
6120 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6121 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
6122 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
6123 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
6124 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
6125 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
6126 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
6127
Jim Grosbached561fc2012-01-24 00:43:17 +00006128 // VLD4
6129 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6130 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6131 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6132 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6133 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6134 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6135 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6136 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6137 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6138 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6139 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6140 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6141 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
6142 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
6143 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
6144 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
6145 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
6146 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00006147 }
6148}
6149
Jim Grosbachafad0532011-11-10 23:42:14 +00006150bool ARMAsmParser::
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006151processInstruction(MCInst &Inst,
6152 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
6153 switch (Inst.getOpcode()) {
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006154 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction.
6155 case ARM::LDRT_POST:
6156 case ARM::LDRBT_POST: {
6157 const unsigned Opcode =
6158 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM
6159 : ARM::LDRBT_POST_IMM;
6160 MCInst TmpInst;
6161 TmpInst.setOpcode(Opcode);
6162 TmpInst.addOperand(Inst.getOperand(0));
6163 TmpInst.addOperand(Inst.getOperand(1));
6164 TmpInst.addOperand(Inst.getOperand(1));
6165 TmpInst.addOperand(MCOperand::CreateReg(0));
6166 TmpInst.addOperand(MCOperand::CreateImm(0));
6167 TmpInst.addOperand(Inst.getOperand(2));
6168 TmpInst.addOperand(Inst.getOperand(3));
6169 Inst = TmpInst;
6170 return true;
6171 }
6172 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction.
6173 case ARM::STRT_POST:
6174 case ARM::STRBT_POST: {
6175 const unsigned Opcode =
6176 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM
6177 : ARM::STRBT_POST_IMM;
6178 MCInst TmpInst;
6179 TmpInst.setOpcode(Opcode);
6180 TmpInst.addOperand(Inst.getOperand(1));
6181 TmpInst.addOperand(Inst.getOperand(0));
6182 TmpInst.addOperand(Inst.getOperand(1));
6183 TmpInst.addOperand(MCOperand::CreateReg(0));
6184 TmpInst.addOperand(MCOperand::CreateImm(0));
6185 TmpInst.addOperand(Inst.getOperand(2));
6186 TmpInst.addOperand(Inst.getOperand(3));
6187 Inst = TmpInst;
6188 return true;
6189 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006190 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6191 case ARM::ADDri: {
6192 if (Inst.getOperand(1).getReg() != ARM::PC ||
6193 Inst.getOperand(5).getReg() != 0)
6194 return false;
6195 MCInst TmpInst;
6196 TmpInst.setOpcode(ARM::ADR);
6197 TmpInst.addOperand(Inst.getOperand(0));
6198 TmpInst.addOperand(Inst.getOperand(2));
6199 TmpInst.addOperand(Inst.getOperand(3));
6200 TmpInst.addOperand(Inst.getOperand(4));
6201 Inst = TmpInst;
6202 return true;
6203 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006204 // Aliases for alternate PC+imm syntax of LDR instructions.
6205 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006206 // Select the narrow version if the immediate will fit.
6207 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006208 Inst.getOperand(1).getImm() <= 0xff &&
6209 !(static_cast<ARMOperand*>(Operands[2])->isToken() &&
6210 static_cast<ARMOperand*>(Operands[2])->getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006211 Inst.setOpcode(ARM::tLDRpci);
6212 else
6213 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006214 return true;
6215 case ARM::t2LDRBpcrel:
6216 Inst.setOpcode(ARM::t2LDRBpci);
6217 return true;
6218 case ARM::t2LDRHpcrel:
6219 Inst.setOpcode(ARM::t2LDRHpci);
6220 return true;
6221 case ARM::t2LDRSBpcrel:
6222 Inst.setOpcode(ARM::t2LDRSBpci);
6223 return true;
6224 case ARM::t2LDRSHpcrel:
6225 Inst.setOpcode(ARM::t2LDRSHpci);
6226 return true;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006227 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006228 case ARM::VST1LNdWB_register_Asm_8:
6229 case ARM::VST1LNdWB_register_Asm_16:
6230 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006231 MCInst TmpInst;
6232 // Shuffle the operands around so the lane index operand is in the
6233 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006234 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006235 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006236 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6237 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6238 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6239 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6240 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6241 TmpInst.addOperand(Inst.getOperand(1)); // lane
6242 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6243 TmpInst.addOperand(Inst.getOperand(6));
6244 Inst = TmpInst;
6245 return true;
6246 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006247
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006248 case ARM::VST2LNdWB_register_Asm_8:
6249 case ARM::VST2LNdWB_register_Asm_16:
6250 case ARM::VST2LNdWB_register_Asm_32:
6251 case ARM::VST2LNqWB_register_Asm_16:
6252 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006253 MCInst TmpInst;
6254 // Shuffle the operands around so the lane index operand is in the
6255 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006256 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006257 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006258 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6259 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6260 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6261 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6262 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006263 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6264 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006265 TmpInst.addOperand(Inst.getOperand(1)); // lane
6266 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6267 TmpInst.addOperand(Inst.getOperand(6));
6268 Inst = TmpInst;
6269 return true;
6270 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006271
6272 case ARM::VST3LNdWB_register_Asm_8:
6273 case ARM::VST3LNdWB_register_Asm_16:
6274 case ARM::VST3LNdWB_register_Asm_32:
6275 case ARM::VST3LNqWB_register_Asm_16:
6276 case ARM::VST3LNqWB_register_Asm_32: {
6277 MCInst TmpInst;
6278 // Shuffle the operands around so the lane index operand is in the
6279 // right place.
6280 unsigned Spacing;
6281 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6282 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6283 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6284 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6285 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6286 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6287 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6288 Spacing));
6289 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6290 Spacing * 2));
6291 TmpInst.addOperand(Inst.getOperand(1)); // lane
6292 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6293 TmpInst.addOperand(Inst.getOperand(6));
6294 Inst = TmpInst;
6295 return true;
6296 }
6297
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006298 case ARM::VST4LNdWB_register_Asm_8:
6299 case ARM::VST4LNdWB_register_Asm_16:
6300 case ARM::VST4LNdWB_register_Asm_32:
6301 case ARM::VST4LNqWB_register_Asm_16:
6302 case ARM::VST4LNqWB_register_Asm_32: {
6303 MCInst TmpInst;
6304 // Shuffle the operands around so the lane index operand is in the
6305 // right place.
6306 unsigned Spacing;
6307 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6308 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6309 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6310 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6311 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6312 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6313 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6314 Spacing));
6315 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6316 Spacing * 2));
6317 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6318 Spacing * 3));
6319 TmpInst.addOperand(Inst.getOperand(1)); // lane
6320 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6321 TmpInst.addOperand(Inst.getOperand(6));
6322 Inst = TmpInst;
6323 return true;
6324 }
6325
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006326 case ARM::VST1LNdWB_fixed_Asm_8:
6327 case ARM::VST1LNdWB_fixed_Asm_16:
6328 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006329 MCInst TmpInst;
6330 // Shuffle the operands around so the lane index operand is in the
6331 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006332 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006333 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006334 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6335 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6336 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6337 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6338 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6339 TmpInst.addOperand(Inst.getOperand(1)); // lane
6340 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6341 TmpInst.addOperand(Inst.getOperand(5));
6342 Inst = TmpInst;
6343 return true;
6344 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006345
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006346 case ARM::VST2LNdWB_fixed_Asm_8:
6347 case ARM::VST2LNdWB_fixed_Asm_16:
6348 case ARM::VST2LNdWB_fixed_Asm_32:
6349 case ARM::VST2LNqWB_fixed_Asm_16:
6350 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006351 MCInst TmpInst;
6352 // Shuffle the operands around so the lane index operand is in the
6353 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006354 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006355 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006356 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6357 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6358 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6359 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6360 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006361 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6362 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006363 TmpInst.addOperand(Inst.getOperand(1)); // lane
6364 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6365 TmpInst.addOperand(Inst.getOperand(5));
6366 Inst = TmpInst;
6367 return true;
6368 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006369
6370 case ARM::VST3LNdWB_fixed_Asm_8:
6371 case ARM::VST3LNdWB_fixed_Asm_16:
6372 case ARM::VST3LNdWB_fixed_Asm_32:
6373 case ARM::VST3LNqWB_fixed_Asm_16:
6374 case ARM::VST3LNqWB_fixed_Asm_32: {
6375 MCInst TmpInst;
6376 // Shuffle the operands around so the lane index operand is in the
6377 // right place.
6378 unsigned Spacing;
6379 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6380 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6381 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6382 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6383 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6384 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6385 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6386 Spacing));
6387 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6388 Spacing * 2));
6389 TmpInst.addOperand(Inst.getOperand(1)); // lane
6390 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6391 TmpInst.addOperand(Inst.getOperand(5));
6392 Inst = TmpInst;
6393 return true;
6394 }
6395
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006396 case ARM::VST4LNdWB_fixed_Asm_8:
6397 case ARM::VST4LNdWB_fixed_Asm_16:
6398 case ARM::VST4LNdWB_fixed_Asm_32:
6399 case ARM::VST4LNqWB_fixed_Asm_16:
6400 case ARM::VST4LNqWB_fixed_Asm_32: {
6401 MCInst TmpInst;
6402 // Shuffle the operands around so the lane index operand is in the
6403 // right place.
6404 unsigned Spacing;
6405 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6406 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6407 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6408 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6409 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6410 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6411 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6412 Spacing));
6413 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6414 Spacing * 2));
6415 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6416 Spacing * 3));
6417 TmpInst.addOperand(Inst.getOperand(1)); // lane
6418 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6419 TmpInst.addOperand(Inst.getOperand(5));
6420 Inst = TmpInst;
6421 return true;
6422 }
6423
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006424 case ARM::VST1LNdAsm_8:
6425 case ARM::VST1LNdAsm_16:
6426 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006427 MCInst TmpInst;
6428 // Shuffle the operands around so the lane index operand is in the
6429 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006430 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006431 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006432 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6433 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6434 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6435 TmpInst.addOperand(Inst.getOperand(1)); // lane
6436 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6437 TmpInst.addOperand(Inst.getOperand(5));
6438 Inst = TmpInst;
6439 return true;
6440 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006441
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006442 case ARM::VST2LNdAsm_8:
6443 case ARM::VST2LNdAsm_16:
6444 case ARM::VST2LNdAsm_32:
6445 case ARM::VST2LNqAsm_16:
6446 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006447 MCInst TmpInst;
6448 // Shuffle the operands around so the lane index operand is in the
6449 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006450 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006451 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006452 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6453 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6454 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006455 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6456 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006457 TmpInst.addOperand(Inst.getOperand(1)); // lane
6458 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6459 TmpInst.addOperand(Inst.getOperand(5));
6460 Inst = TmpInst;
6461 return true;
6462 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006463
6464 case ARM::VST3LNdAsm_8:
6465 case ARM::VST3LNdAsm_16:
6466 case ARM::VST3LNdAsm_32:
6467 case ARM::VST3LNqAsm_16:
6468 case ARM::VST3LNqAsm_32: {
6469 MCInst TmpInst;
6470 // Shuffle the operands around so the lane index operand is in the
6471 // right place.
6472 unsigned Spacing;
6473 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6474 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6475 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6476 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6477 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6478 Spacing));
6479 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6480 Spacing * 2));
6481 TmpInst.addOperand(Inst.getOperand(1)); // lane
6482 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6483 TmpInst.addOperand(Inst.getOperand(5));
6484 Inst = TmpInst;
6485 return true;
6486 }
6487
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006488 case ARM::VST4LNdAsm_8:
6489 case ARM::VST4LNdAsm_16:
6490 case ARM::VST4LNdAsm_32:
6491 case ARM::VST4LNqAsm_16:
6492 case ARM::VST4LNqAsm_32: {
6493 MCInst TmpInst;
6494 // Shuffle the operands around so the lane index operand is in the
6495 // right place.
6496 unsigned Spacing;
6497 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6498 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6499 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6500 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6501 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6502 Spacing));
6503 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6504 Spacing * 2));
6505 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6506 Spacing * 3));
6507 TmpInst.addOperand(Inst.getOperand(1)); // lane
6508 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6509 TmpInst.addOperand(Inst.getOperand(5));
6510 Inst = TmpInst;
6511 return true;
6512 }
6513
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006514 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006515 case ARM::VLD1LNdWB_register_Asm_8:
6516 case ARM::VLD1LNdWB_register_Asm_16:
6517 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006518 MCInst TmpInst;
6519 // Shuffle the operands around so the lane index operand is in the
6520 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006521 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006522 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006523 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6524 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6525 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6526 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6527 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6528 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6529 TmpInst.addOperand(Inst.getOperand(1)); // lane
6530 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6531 TmpInst.addOperand(Inst.getOperand(6));
6532 Inst = TmpInst;
6533 return true;
6534 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006535
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006536 case ARM::VLD2LNdWB_register_Asm_8:
6537 case ARM::VLD2LNdWB_register_Asm_16:
6538 case ARM::VLD2LNdWB_register_Asm_32:
6539 case ARM::VLD2LNqWB_register_Asm_16:
6540 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006541 MCInst TmpInst;
6542 // Shuffle the operands around so the lane index operand is in the
6543 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006544 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006545 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006546 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006547 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6548 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006549 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6550 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6551 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6552 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6553 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006554 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6555 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006556 TmpInst.addOperand(Inst.getOperand(1)); // lane
6557 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6558 TmpInst.addOperand(Inst.getOperand(6));
6559 Inst = TmpInst;
6560 return true;
6561 }
6562
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006563 case ARM::VLD3LNdWB_register_Asm_8:
6564 case ARM::VLD3LNdWB_register_Asm_16:
6565 case ARM::VLD3LNdWB_register_Asm_32:
6566 case ARM::VLD3LNqWB_register_Asm_16:
6567 case ARM::VLD3LNqWB_register_Asm_32: {
6568 MCInst TmpInst;
6569 // Shuffle the operands around so the lane index operand is in the
6570 // right place.
6571 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006572 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006573 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6574 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6575 Spacing));
6576 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006577 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006578 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6579 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6580 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6581 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6582 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6583 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6584 Spacing));
6585 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006586 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006587 TmpInst.addOperand(Inst.getOperand(1)); // lane
6588 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6589 TmpInst.addOperand(Inst.getOperand(6));
6590 Inst = TmpInst;
6591 return true;
6592 }
6593
Jim Grosbach14952a02012-01-24 18:37:25 +00006594 case ARM::VLD4LNdWB_register_Asm_8:
6595 case ARM::VLD4LNdWB_register_Asm_16:
6596 case ARM::VLD4LNdWB_register_Asm_32:
6597 case ARM::VLD4LNqWB_register_Asm_16:
6598 case ARM::VLD4LNqWB_register_Asm_32: {
6599 MCInst TmpInst;
6600 // Shuffle the operands around so the lane index operand is in the
6601 // right place.
6602 unsigned Spacing;
6603 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6604 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6605 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6606 Spacing));
6607 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6608 Spacing * 2));
6609 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6610 Spacing * 3));
6611 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6612 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6613 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6614 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6615 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6616 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6617 Spacing));
6618 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6619 Spacing * 2));
6620 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6621 Spacing * 3));
6622 TmpInst.addOperand(Inst.getOperand(1)); // lane
6623 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6624 TmpInst.addOperand(Inst.getOperand(6));
6625 Inst = TmpInst;
6626 return true;
6627 }
6628
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006629 case ARM::VLD1LNdWB_fixed_Asm_8:
6630 case ARM::VLD1LNdWB_fixed_Asm_16:
6631 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006632 MCInst TmpInst;
6633 // Shuffle the operands around so the lane index operand is in the
6634 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006635 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006636 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006637 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6638 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6639 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6640 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6641 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6642 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6643 TmpInst.addOperand(Inst.getOperand(1)); // lane
6644 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6645 TmpInst.addOperand(Inst.getOperand(5));
6646 Inst = TmpInst;
6647 return true;
6648 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006649
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006650 case ARM::VLD2LNdWB_fixed_Asm_8:
6651 case ARM::VLD2LNdWB_fixed_Asm_16:
6652 case ARM::VLD2LNdWB_fixed_Asm_32:
6653 case ARM::VLD2LNqWB_fixed_Asm_16:
6654 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006655 MCInst TmpInst;
6656 // Shuffle the operands around so the lane index operand is in the
6657 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006658 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006659 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006660 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006661 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6662 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006663 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6664 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6665 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6666 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6667 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006668 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6669 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006670 TmpInst.addOperand(Inst.getOperand(1)); // lane
6671 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6672 TmpInst.addOperand(Inst.getOperand(5));
6673 Inst = TmpInst;
6674 return true;
6675 }
6676
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006677 case ARM::VLD3LNdWB_fixed_Asm_8:
6678 case ARM::VLD3LNdWB_fixed_Asm_16:
6679 case ARM::VLD3LNdWB_fixed_Asm_32:
6680 case ARM::VLD3LNqWB_fixed_Asm_16:
6681 case ARM::VLD3LNqWB_fixed_Asm_32: {
6682 MCInst TmpInst;
6683 // Shuffle the operands around so the lane index operand is in the
6684 // right place.
6685 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006686 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006687 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6688 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6689 Spacing));
6690 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006691 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006692 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6693 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6694 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6695 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6696 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6697 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6698 Spacing));
6699 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006700 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006701 TmpInst.addOperand(Inst.getOperand(1)); // lane
6702 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6703 TmpInst.addOperand(Inst.getOperand(5));
6704 Inst = TmpInst;
6705 return true;
6706 }
6707
Jim Grosbach14952a02012-01-24 18:37:25 +00006708 case ARM::VLD4LNdWB_fixed_Asm_8:
6709 case ARM::VLD4LNdWB_fixed_Asm_16:
6710 case ARM::VLD4LNdWB_fixed_Asm_32:
6711 case ARM::VLD4LNqWB_fixed_Asm_16:
6712 case ARM::VLD4LNqWB_fixed_Asm_32: {
6713 MCInst TmpInst;
6714 // Shuffle the operands around so the lane index operand is in the
6715 // right place.
6716 unsigned Spacing;
6717 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6718 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6719 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6720 Spacing));
6721 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6722 Spacing * 2));
6723 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6724 Spacing * 3));
6725 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6726 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6727 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6728 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6729 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6730 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6731 Spacing));
6732 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6733 Spacing * 2));
6734 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6735 Spacing * 3));
6736 TmpInst.addOperand(Inst.getOperand(1)); // lane
6737 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6738 TmpInst.addOperand(Inst.getOperand(5));
6739 Inst = TmpInst;
6740 return true;
6741 }
6742
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006743 case ARM::VLD1LNdAsm_8:
6744 case ARM::VLD1LNdAsm_16:
6745 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00006746 MCInst TmpInst;
6747 // Shuffle the operands around so the lane index operand is in the
6748 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006749 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006750 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00006751 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6752 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6753 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6754 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6755 TmpInst.addOperand(Inst.getOperand(1)); // lane
6756 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6757 TmpInst.addOperand(Inst.getOperand(5));
6758 Inst = TmpInst;
6759 return true;
6760 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006761
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006762 case ARM::VLD2LNdAsm_8:
6763 case ARM::VLD2LNdAsm_16:
6764 case ARM::VLD2LNdAsm_32:
6765 case ARM::VLD2LNqAsm_16:
6766 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006767 MCInst TmpInst;
6768 // Shuffle the operands around so the lane index operand is in the
6769 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006770 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006771 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006772 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006773 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6774 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006775 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6776 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6777 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006778 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6779 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006780 TmpInst.addOperand(Inst.getOperand(1)); // lane
6781 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6782 TmpInst.addOperand(Inst.getOperand(5));
6783 Inst = TmpInst;
6784 return true;
6785 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006786
6787 case ARM::VLD3LNdAsm_8:
6788 case ARM::VLD3LNdAsm_16:
6789 case ARM::VLD3LNdAsm_32:
6790 case ARM::VLD3LNqAsm_16:
6791 case ARM::VLD3LNqAsm_32: {
6792 MCInst TmpInst;
6793 // Shuffle the operands around so the lane index operand is in the
6794 // right place.
6795 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006796 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006797 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6798 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6799 Spacing));
6800 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006801 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006802 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6803 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6804 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6805 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6806 Spacing));
6807 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006808 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006809 TmpInst.addOperand(Inst.getOperand(1)); // lane
6810 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6811 TmpInst.addOperand(Inst.getOperand(5));
6812 Inst = TmpInst;
6813 return true;
6814 }
6815
Jim Grosbach14952a02012-01-24 18:37:25 +00006816 case ARM::VLD4LNdAsm_8:
6817 case ARM::VLD4LNdAsm_16:
6818 case ARM::VLD4LNdAsm_32:
6819 case ARM::VLD4LNqAsm_16:
6820 case ARM::VLD4LNqAsm_32: {
6821 MCInst TmpInst;
6822 // Shuffle the operands around so the lane index operand is in the
6823 // right place.
6824 unsigned Spacing;
6825 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6826 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6827 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6828 Spacing));
6829 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6830 Spacing * 2));
6831 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6832 Spacing * 3));
6833 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6834 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6835 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6836 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6837 Spacing));
6838 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6839 Spacing * 2));
6840 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6841 Spacing * 3));
6842 TmpInst.addOperand(Inst.getOperand(1)); // lane
6843 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6844 TmpInst.addOperand(Inst.getOperand(5));
6845 Inst = TmpInst;
6846 return true;
6847 }
6848
Jim Grosbachb78403c2012-01-24 23:47:04 +00006849 // VLD3DUP single 3-element structure to all lanes instructions.
6850 case ARM::VLD3DUPdAsm_8:
6851 case ARM::VLD3DUPdAsm_16:
6852 case ARM::VLD3DUPdAsm_32:
6853 case ARM::VLD3DUPqAsm_8:
6854 case ARM::VLD3DUPqAsm_16:
6855 case ARM::VLD3DUPqAsm_32: {
6856 MCInst TmpInst;
6857 unsigned Spacing;
6858 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6859 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6860 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6861 Spacing));
6862 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6863 Spacing * 2));
6864 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6865 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6866 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6867 TmpInst.addOperand(Inst.getOperand(4));
6868 Inst = TmpInst;
6869 return true;
6870 }
6871
6872 case ARM::VLD3DUPdWB_fixed_Asm_8:
6873 case ARM::VLD3DUPdWB_fixed_Asm_16:
6874 case ARM::VLD3DUPdWB_fixed_Asm_32:
6875 case ARM::VLD3DUPqWB_fixed_Asm_8:
6876 case ARM::VLD3DUPqWB_fixed_Asm_16:
6877 case ARM::VLD3DUPqWB_fixed_Asm_32: {
6878 MCInst TmpInst;
6879 unsigned Spacing;
6880 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6881 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6882 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6883 Spacing));
6884 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6885 Spacing * 2));
6886 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6887 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6888 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6889 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6890 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6891 TmpInst.addOperand(Inst.getOperand(4));
6892 Inst = TmpInst;
6893 return true;
6894 }
6895
6896 case ARM::VLD3DUPdWB_register_Asm_8:
6897 case ARM::VLD3DUPdWB_register_Asm_16:
6898 case ARM::VLD3DUPdWB_register_Asm_32:
6899 case ARM::VLD3DUPqWB_register_Asm_8:
6900 case ARM::VLD3DUPqWB_register_Asm_16:
6901 case ARM::VLD3DUPqWB_register_Asm_32: {
6902 MCInst TmpInst;
6903 unsigned Spacing;
6904 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6905 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6906 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6907 Spacing));
6908 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6909 Spacing * 2));
6910 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6911 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6912 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6913 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6914 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6915 TmpInst.addOperand(Inst.getOperand(5));
6916 Inst = TmpInst;
6917 return true;
6918 }
6919
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006920 // VLD3 multiple 3-element structure instructions.
6921 case ARM::VLD3dAsm_8:
6922 case ARM::VLD3dAsm_16:
6923 case ARM::VLD3dAsm_32:
6924 case ARM::VLD3qAsm_8:
6925 case ARM::VLD3qAsm_16:
6926 case ARM::VLD3qAsm_32: {
6927 MCInst TmpInst;
6928 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006929 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006930 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6931 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6932 Spacing));
6933 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6934 Spacing * 2));
6935 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6936 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6937 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6938 TmpInst.addOperand(Inst.getOperand(4));
6939 Inst = TmpInst;
6940 return true;
6941 }
6942
6943 case ARM::VLD3dWB_fixed_Asm_8:
6944 case ARM::VLD3dWB_fixed_Asm_16:
6945 case ARM::VLD3dWB_fixed_Asm_32:
6946 case ARM::VLD3qWB_fixed_Asm_8:
6947 case ARM::VLD3qWB_fixed_Asm_16:
6948 case ARM::VLD3qWB_fixed_Asm_32: {
6949 MCInst TmpInst;
6950 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006951 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006952 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6953 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6954 Spacing));
6955 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6956 Spacing * 2));
6957 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6958 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6959 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6960 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6961 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6962 TmpInst.addOperand(Inst.getOperand(4));
6963 Inst = TmpInst;
6964 return true;
6965 }
6966
6967 case ARM::VLD3dWB_register_Asm_8:
6968 case ARM::VLD3dWB_register_Asm_16:
6969 case ARM::VLD3dWB_register_Asm_32:
6970 case ARM::VLD3qWB_register_Asm_8:
6971 case ARM::VLD3qWB_register_Asm_16:
6972 case ARM::VLD3qWB_register_Asm_32: {
6973 MCInst TmpInst;
6974 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006975 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006976 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6977 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6978 Spacing));
6979 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6980 Spacing * 2));
6981 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6982 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6983 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6984 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6985 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6986 TmpInst.addOperand(Inst.getOperand(5));
6987 Inst = TmpInst;
6988 return true;
6989 }
6990
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006991 // VLD4DUP single 3-element structure to all lanes instructions.
6992 case ARM::VLD4DUPdAsm_8:
6993 case ARM::VLD4DUPdAsm_16:
6994 case ARM::VLD4DUPdAsm_32:
6995 case ARM::VLD4DUPqAsm_8:
6996 case ARM::VLD4DUPqAsm_16:
6997 case ARM::VLD4DUPqAsm_32: {
6998 MCInst TmpInst;
6999 unsigned Spacing;
7000 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7001 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7002 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7003 Spacing));
7004 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7005 Spacing * 2));
7006 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7007 Spacing * 3));
7008 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7009 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7010 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7011 TmpInst.addOperand(Inst.getOperand(4));
7012 Inst = TmpInst;
7013 return true;
7014 }
7015
7016 case ARM::VLD4DUPdWB_fixed_Asm_8:
7017 case ARM::VLD4DUPdWB_fixed_Asm_16:
7018 case ARM::VLD4DUPdWB_fixed_Asm_32:
7019 case ARM::VLD4DUPqWB_fixed_Asm_8:
7020 case ARM::VLD4DUPqWB_fixed_Asm_16:
7021 case ARM::VLD4DUPqWB_fixed_Asm_32: {
7022 MCInst TmpInst;
7023 unsigned Spacing;
7024 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7025 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7026 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7027 Spacing));
7028 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7029 Spacing * 2));
7030 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7031 Spacing * 3));
7032 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7033 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7034 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7035 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7036 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7037 TmpInst.addOperand(Inst.getOperand(4));
7038 Inst = TmpInst;
7039 return true;
7040 }
7041
7042 case ARM::VLD4DUPdWB_register_Asm_8:
7043 case ARM::VLD4DUPdWB_register_Asm_16:
7044 case ARM::VLD4DUPdWB_register_Asm_32:
7045 case ARM::VLD4DUPqWB_register_Asm_8:
7046 case ARM::VLD4DUPqWB_register_Asm_16:
7047 case ARM::VLD4DUPqWB_register_Asm_32: {
7048 MCInst TmpInst;
7049 unsigned Spacing;
7050 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7051 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7052 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7053 Spacing));
7054 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7055 Spacing * 2));
7056 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7057 Spacing * 3));
7058 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7059 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7060 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7061 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7062 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7063 TmpInst.addOperand(Inst.getOperand(5));
7064 Inst = TmpInst;
7065 return true;
7066 }
7067
7068 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00007069 case ARM::VLD4dAsm_8:
7070 case ARM::VLD4dAsm_16:
7071 case ARM::VLD4dAsm_32:
7072 case ARM::VLD4qAsm_8:
7073 case ARM::VLD4qAsm_16:
7074 case ARM::VLD4qAsm_32: {
7075 MCInst TmpInst;
7076 unsigned Spacing;
7077 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7078 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7079 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7080 Spacing));
7081 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7082 Spacing * 2));
7083 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7084 Spacing * 3));
7085 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7086 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7087 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7088 TmpInst.addOperand(Inst.getOperand(4));
7089 Inst = TmpInst;
7090 return true;
7091 }
7092
7093 case ARM::VLD4dWB_fixed_Asm_8:
7094 case ARM::VLD4dWB_fixed_Asm_16:
7095 case ARM::VLD4dWB_fixed_Asm_32:
7096 case ARM::VLD4qWB_fixed_Asm_8:
7097 case ARM::VLD4qWB_fixed_Asm_16:
7098 case ARM::VLD4qWB_fixed_Asm_32: {
7099 MCInst TmpInst;
7100 unsigned Spacing;
7101 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7102 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7103 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7104 Spacing));
7105 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7106 Spacing * 2));
7107 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7108 Spacing * 3));
7109 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7110 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7111 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7112 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7113 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7114 TmpInst.addOperand(Inst.getOperand(4));
7115 Inst = TmpInst;
7116 return true;
7117 }
7118
7119 case ARM::VLD4dWB_register_Asm_8:
7120 case ARM::VLD4dWB_register_Asm_16:
7121 case ARM::VLD4dWB_register_Asm_32:
7122 case ARM::VLD4qWB_register_Asm_8:
7123 case ARM::VLD4qWB_register_Asm_16:
7124 case ARM::VLD4qWB_register_Asm_32: {
7125 MCInst TmpInst;
7126 unsigned Spacing;
7127 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7128 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7129 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7130 Spacing));
7131 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7132 Spacing * 2));
7133 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7134 Spacing * 3));
7135 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7136 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7137 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7138 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7139 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7140 TmpInst.addOperand(Inst.getOperand(5));
7141 Inst = TmpInst;
7142 return true;
7143 }
7144
Jim Grosbach1a747242012-01-23 23:45:44 +00007145 // VST3 multiple 3-element structure instructions.
7146 case ARM::VST3dAsm_8:
7147 case ARM::VST3dAsm_16:
7148 case ARM::VST3dAsm_32:
7149 case ARM::VST3qAsm_8:
7150 case ARM::VST3qAsm_16:
7151 case ARM::VST3qAsm_32: {
7152 MCInst TmpInst;
7153 unsigned Spacing;
7154 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7155 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7156 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7157 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7158 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7159 Spacing));
7160 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7161 Spacing * 2));
7162 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7163 TmpInst.addOperand(Inst.getOperand(4));
7164 Inst = TmpInst;
7165 return true;
7166 }
7167
7168 case ARM::VST3dWB_fixed_Asm_8:
7169 case ARM::VST3dWB_fixed_Asm_16:
7170 case ARM::VST3dWB_fixed_Asm_32:
7171 case ARM::VST3qWB_fixed_Asm_8:
7172 case ARM::VST3qWB_fixed_Asm_16:
7173 case ARM::VST3qWB_fixed_Asm_32: {
7174 MCInst TmpInst;
7175 unsigned Spacing;
7176 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7177 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7178 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7179 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7180 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7181 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7182 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7183 Spacing));
7184 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7185 Spacing * 2));
7186 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7187 TmpInst.addOperand(Inst.getOperand(4));
7188 Inst = TmpInst;
7189 return true;
7190 }
7191
7192 case ARM::VST3dWB_register_Asm_8:
7193 case ARM::VST3dWB_register_Asm_16:
7194 case ARM::VST3dWB_register_Asm_32:
7195 case ARM::VST3qWB_register_Asm_8:
7196 case ARM::VST3qWB_register_Asm_16:
7197 case ARM::VST3qWB_register_Asm_32: {
7198 MCInst TmpInst;
7199 unsigned Spacing;
7200 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7201 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7202 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7203 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7204 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7205 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7206 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7207 Spacing));
7208 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7209 Spacing * 2));
7210 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7211 TmpInst.addOperand(Inst.getOperand(5));
7212 Inst = TmpInst;
7213 return true;
7214 }
7215
Jim Grosbachda70eac2012-01-24 00:58:13 +00007216 // VST4 multiple 3-element structure instructions.
7217 case ARM::VST4dAsm_8:
7218 case ARM::VST4dAsm_16:
7219 case ARM::VST4dAsm_32:
7220 case ARM::VST4qAsm_8:
7221 case ARM::VST4qAsm_16:
7222 case ARM::VST4qAsm_32: {
7223 MCInst TmpInst;
7224 unsigned Spacing;
7225 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7226 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7227 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7228 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7229 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7230 Spacing));
7231 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7232 Spacing * 2));
7233 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7234 Spacing * 3));
7235 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7236 TmpInst.addOperand(Inst.getOperand(4));
7237 Inst = TmpInst;
7238 return true;
7239 }
7240
7241 case ARM::VST4dWB_fixed_Asm_8:
7242 case ARM::VST4dWB_fixed_Asm_16:
7243 case ARM::VST4dWB_fixed_Asm_32:
7244 case ARM::VST4qWB_fixed_Asm_8:
7245 case ARM::VST4qWB_fixed_Asm_16:
7246 case ARM::VST4qWB_fixed_Asm_32: {
7247 MCInst TmpInst;
7248 unsigned Spacing;
7249 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7250 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7251 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7252 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7253 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7254 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7255 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7256 Spacing));
7257 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7258 Spacing * 2));
7259 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7260 Spacing * 3));
7261 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7262 TmpInst.addOperand(Inst.getOperand(4));
7263 Inst = TmpInst;
7264 return true;
7265 }
7266
7267 case ARM::VST4dWB_register_Asm_8:
7268 case ARM::VST4dWB_register_Asm_16:
7269 case ARM::VST4dWB_register_Asm_32:
7270 case ARM::VST4qWB_register_Asm_8:
7271 case ARM::VST4qWB_register_Asm_16:
7272 case ARM::VST4qWB_register_Asm_32: {
7273 MCInst TmpInst;
7274 unsigned Spacing;
7275 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7276 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7277 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7278 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7279 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7280 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7281 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7282 Spacing));
7283 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7284 Spacing * 2));
7285 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7286 Spacing * 3));
7287 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7288 TmpInst.addOperand(Inst.getOperand(5));
7289 Inst = TmpInst;
7290 return true;
7291 }
7292
Jim Grosbachad66de12012-04-11 00:15:16 +00007293 // Handle encoding choice for the shift-immediate instructions.
7294 case ARM::t2LSLri:
7295 case ARM::t2LSRri:
7296 case ARM::t2ASRri: {
7297 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7298 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7299 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
7300 !(static_cast<ARMOperand*>(Operands[3])->isToken() &&
7301 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w")) {
7302 unsigned NewOpc;
7303 switch (Inst.getOpcode()) {
7304 default: llvm_unreachable("unexpected opcode");
7305 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
7306 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
7307 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
7308 }
7309 // The Thumb1 operands aren't in the same order. Awesome, eh?
7310 MCInst TmpInst;
7311 TmpInst.setOpcode(NewOpc);
7312 TmpInst.addOperand(Inst.getOperand(0));
7313 TmpInst.addOperand(Inst.getOperand(5));
7314 TmpInst.addOperand(Inst.getOperand(1));
7315 TmpInst.addOperand(Inst.getOperand(2));
7316 TmpInst.addOperand(Inst.getOperand(3));
7317 TmpInst.addOperand(Inst.getOperand(4));
7318 Inst = TmpInst;
7319 return true;
7320 }
7321 return false;
7322 }
7323
Jim Grosbach485e5622011-12-13 22:45:11 +00007324 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007325 case ARM::t2MOVsr:
7326 case ARM::t2MOVSsr: {
7327 // Which instruction to expand to depends on the CCOut operand and
7328 // whether we're in an IT block if the register operands are low
7329 // registers.
7330 bool isNarrow = false;
7331 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7332 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7333 isARMLowRegister(Inst.getOperand(2).getReg()) &&
7334 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7335 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
7336 isNarrow = true;
7337 MCInst TmpInst;
7338 unsigned newOpc;
7339 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
7340 default: llvm_unreachable("unexpected opcode!");
7341 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
7342 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
7343 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
7344 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
7345 }
7346 TmpInst.setOpcode(newOpc);
7347 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7348 if (isNarrow)
7349 TmpInst.addOperand(MCOperand::CreateReg(
7350 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7351 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7352 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7353 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7354 TmpInst.addOperand(Inst.getOperand(5));
7355 if (!isNarrow)
7356 TmpInst.addOperand(MCOperand::CreateReg(
7357 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7358 Inst = TmpInst;
7359 return true;
7360 }
Jim Grosbach485e5622011-12-13 22:45:11 +00007361 case ARM::t2MOVsi:
7362 case ARM::t2MOVSsi: {
7363 // Which instruction to expand to depends on the CCOut operand and
7364 // whether we're in an IT block if the register operands are low
7365 // registers.
7366 bool isNarrow = false;
7367 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7368 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7369 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
7370 isNarrow = true;
7371 MCInst TmpInst;
7372 unsigned newOpc;
7373 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
7374 default: llvm_unreachable("unexpected opcode!");
7375 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
7376 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
7377 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
7378 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007379 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00007380 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00007381 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
7382 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00007383 TmpInst.setOpcode(newOpc);
7384 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7385 if (isNarrow)
7386 TmpInst.addOperand(MCOperand::CreateReg(
7387 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7388 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007389 if (newOpc != ARM::t2RRX)
Benjamin Kramerbde91762012-06-02 10:20:22 +00007390 TmpInst.addOperand(MCOperand::CreateImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00007391 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7392 TmpInst.addOperand(Inst.getOperand(4));
7393 if (!isNarrow)
7394 TmpInst.addOperand(MCOperand::CreateReg(
7395 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7396 Inst = TmpInst;
7397 return true;
7398 }
7399 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00007400 case ARM::ASRr:
7401 case ARM::LSRr:
7402 case ARM::LSLr:
7403 case ARM::RORr: {
7404 ARM_AM::ShiftOpc ShiftTy;
7405 switch(Inst.getOpcode()) {
7406 default: llvm_unreachable("unexpected opcode!");
7407 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
7408 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
7409 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
7410 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
7411 }
Jim Grosbachabcac562011-11-16 18:31:45 +00007412 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
7413 MCInst TmpInst;
7414 TmpInst.setOpcode(ARM::MOVsr);
7415 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7416 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7417 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7418 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7419 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7420 TmpInst.addOperand(Inst.getOperand(4));
7421 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7422 Inst = TmpInst;
7423 return true;
7424 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00007425 case ARM::ASRi:
7426 case ARM::LSRi:
7427 case ARM::LSLi:
7428 case ARM::RORi: {
7429 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007430 switch(Inst.getOpcode()) {
7431 default: llvm_unreachable("unexpected opcode!");
7432 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
7433 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
7434 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
7435 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
7436 }
7437 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007438 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00007439 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007440 // A shift by 32 should be encoded as 0 when permitted
7441 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
7442 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007443 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007444 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007445 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007446 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7447 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00007448 if (Opc == ARM::MOVsi)
7449 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00007450 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7451 TmpInst.addOperand(Inst.getOperand(4));
7452 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7453 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007454 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00007455 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007456 case ARM::RRXi: {
7457 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
7458 MCInst TmpInst;
7459 TmpInst.setOpcode(ARM::MOVsi);
7460 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7461 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7462 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7463 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7464 TmpInst.addOperand(Inst.getOperand(3));
7465 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
7466 Inst = TmpInst;
7467 return true;
7468 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00007469 case ARM::t2LDMIA_UPD: {
7470 // If this is a load of a single register, then we should use
7471 // a post-indexed LDR instruction instead, per the ARM ARM.
7472 if (Inst.getNumOperands() != 5)
7473 return false;
7474 MCInst TmpInst;
7475 TmpInst.setOpcode(ARM::t2LDR_POST);
7476 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7477 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7478 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7479 TmpInst.addOperand(MCOperand::CreateImm(4));
7480 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7481 TmpInst.addOperand(Inst.getOperand(3));
7482 Inst = TmpInst;
7483 return true;
7484 }
7485 case ARM::t2STMDB_UPD: {
7486 // If this is a store of a single register, then we should use
7487 // a pre-indexed STR instruction instead, per the ARM ARM.
7488 if (Inst.getNumOperands() != 5)
7489 return false;
7490 MCInst TmpInst;
7491 TmpInst.setOpcode(ARM::t2STR_PRE);
7492 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7493 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7494 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7495 TmpInst.addOperand(MCOperand::CreateImm(-4));
7496 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7497 TmpInst.addOperand(Inst.getOperand(3));
7498 Inst = TmpInst;
7499 return true;
7500 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007501 case ARM::LDMIA_UPD:
7502 // If this is a load of a single register via a 'pop', then we should use
7503 // a post-indexed LDR instruction instead, per the ARM ARM.
7504 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
7505 Inst.getNumOperands() == 5) {
7506 MCInst TmpInst;
7507 TmpInst.setOpcode(ARM::LDR_POST_IMM);
7508 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7509 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7510 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7511 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
7512 TmpInst.addOperand(MCOperand::CreateImm(4));
7513 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7514 TmpInst.addOperand(Inst.getOperand(3));
7515 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007516 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007517 }
7518 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00007519 case ARM::STMDB_UPD:
7520 // If this is a store of a single register via a 'push', then we should use
7521 // a pre-indexed STR instruction instead, per the ARM ARM.
7522 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
7523 Inst.getNumOperands() == 5) {
7524 MCInst TmpInst;
7525 TmpInst.setOpcode(ARM::STR_PRE_IMM);
7526 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7527 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7528 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
7529 TmpInst.addOperand(MCOperand::CreateImm(-4));
7530 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7531 TmpInst.addOperand(Inst.getOperand(3));
7532 Inst = TmpInst;
7533 }
7534 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00007535 case ARM::t2ADDri12:
7536 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
7537 // mnemonic was used (not "addw"), encoding T3 is preferred.
7538 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "add" ||
7539 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7540 break;
7541 Inst.setOpcode(ARM::t2ADDri);
7542 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7543 break;
7544 case ARM::t2SUBri12:
7545 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
7546 // mnemonic was used (not "subw"), encoding T3 is preferred.
7547 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "sub" ||
7548 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7549 break;
7550 Inst.setOpcode(ARM::t2SUBri);
7551 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7552 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007553 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007554 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00007555 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7556 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7557 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007558 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007559 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007560 return true;
7561 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007562 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007563 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007564 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007565 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7566 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7567 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007568 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007569 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007570 return true;
7571 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007572 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00007573 case ARM::t2ADDri:
7574 case ARM::t2SUBri: {
7575 // If the destination and first source operand are the same, and
7576 // the flags are compatible with the current IT status, use encoding T2
7577 // instead of T3. For compatibility with the system 'as'. Make sure the
7578 // wide encoding wasn't explicit.
7579 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00007580 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00007581 (unsigned)Inst.getOperand(2).getImm() > 255 ||
7582 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
7583 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
7584 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7585 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
7586 break;
7587 MCInst TmpInst;
7588 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
7589 ARM::tADDi8 : ARM::tSUBi8);
7590 TmpInst.addOperand(Inst.getOperand(0));
7591 TmpInst.addOperand(Inst.getOperand(5));
7592 TmpInst.addOperand(Inst.getOperand(0));
7593 TmpInst.addOperand(Inst.getOperand(2));
7594 TmpInst.addOperand(Inst.getOperand(3));
7595 TmpInst.addOperand(Inst.getOperand(4));
7596 Inst = TmpInst;
7597 return true;
7598 }
Jim Grosbache489bab2011-12-05 22:16:39 +00007599 case ARM::t2ADDrr: {
7600 // If the destination and first source operand are the same, and
7601 // there's no setting of the flags, use encoding T2 instead of T3.
7602 // Note that this is only for ADD, not SUB. This mirrors the system
7603 // 'as' behaviour. Make sure the wide encoding wasn't explicit.
7604 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
7605 Inst.getOperand(5).getReg() != 0 ||
Jim Grosbachb8c719c2011-12-05 22:27:04 +00007606 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7607 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00007608 break;
7609 MCInst TmpInst;
7610 TmpInst.setOpcode(ARM::tADDhirr);
7611 TmpInst.addOperand(Inst.getOperand(0));
7612 TmpInst.addOperand(Inst.getOperand(0));
7613 TmpInst.addOperand(Inst.getOperand(2));
7614 TmpInst.addOperand(Inst.getOperand(3));
7615 TmpInst.addOperand(Inst.getOperand(4));
7616 Inst = TmpInst;
7617 return true;
7618 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00007619 case ARM::tADDrSP: {
7620 // If the non-SP source operand and the destination operand are not the
7621 // same, we need to use the 32-bit encoding if it's available.
7622 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
7623 Inst.setOpcode(ARM::t2ADDrr);
7624 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7625 return true;
7626 }
7627 break;
7628 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007629 case ARM::tB:
7630 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007631 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007632 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007633 return true;
7634 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007635 break;
7636 case ARM::t2B:
7637 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007638 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007639 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007640 return true;
7641 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007642 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00007643 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007644 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00007645 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00007646 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00007647 return true;
7648 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00007649 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007650 case ARM::tBcc:
7651 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00007652 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007653 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00007654 return true;
7655 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00007656 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007657 case ARM::tLDMIA: {
7658 // If the register list contains any high registers, or if the writeback
7659 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
7660 // instead if we're in Thumb2. Otherwise, this should have generated
7661 // an error in validateInstruction().
7662 unsigned Rn = Inst.getOperand(0).getReg();
7663 bool hasWritebackToken =
7664 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7665 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
7666 bool listContainsBase;
7667 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
7668 (!listContainsBase && !hasWritebackToken) ||
7669 (listContainsBase && hasWritebackToken)) {
7670 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7671 assert (isThumbTwo());
7672 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
7673 // If we're switching to the updating version, we need to insert
7674 // the writeback tied operand.
7675 if (hasWritebackToken)
7676 Inst.insert(Inst.begin(),
7677 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00007678 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007679 }
7680 break;
7681 }
Jim Grosbach099c9762011-09-16 20:50:13 +00007682 case ARM::tSTMIA_UPD: {
7683 // If the register list contains any high registers, we need to use
7684 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7685 // should have generated an error in validateInstruction().
7686 unsigned Rn = Inst.getOperand(0).getReg();
7687 bool listContainsBase;
7688 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
7689 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7690 assert (isThumbTwo());
7691 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00007692 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00007693 }
7694 break;
7695 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007696 case ARM::tPOP: {
7697 bool listContainsBase;
7698 // If the register list contains any high registers, we need to use
7699 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7700 // should have generated an error in validateInstruction().
7701 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007702 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007703 assert (isThumbTwo());
7704 Inst.setOpcode(ARM::t2LDMIA_UPD);
7705 // Add the base register and writeback operands.
7706 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7707 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007708 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007709 }
7710 case ARM::tPUSH: {
7711 bool listContainsBase;
7712 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007713 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007714 assert (isThumbTwo());
7715 Inst.setOpcode(ARM::t2STMDB_UPD);
7716 // Add the base register and writeback operands.
7717 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7718 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007719 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007720 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007721 case ARM::t2MOVi: {
7722 // If we can use the 16-bit encoding and the user didn't explicitly
7723 // request the 32-bit variant, transform it here.
7724 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00007725 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00007726 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
7727 Inst.getOperand(4).getReg() == ARM::CPSR) ||
7728 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007729 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7730 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7731 // The operands aren't in the same order for tMOVi8...
7732 MCInst TmpInst;
7733 TmpInst.setOpcode(ARM::tMOVi8);
7734 TmpInst.addOperand(Inst.getOperand(0));
7735 TmpInst.addOperand(Inst.getOperand(4));
7736 TmpInst.addOperand(Inst.getOperand(1));
7737 TmpInst.addOperand(Inst.getOperand(2));
7738 TmpInst.addOperand(Inst.getOperand(3));
7739 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007740 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007741 }
7742 break;
7743 }
7744 case ARM::t2MOVr: {
7745 // If we can use the 16-bit encoding and the user didn't explicitly
7746 // request the 32-bit variant, transform it here.
7747 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7748 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7749 Inst.getOperand(2).getImm() == ARMCC::AL &&
7750 Inst.getOperand(4).getReg() == ARM::CPSR &&
7751 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7752 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7753 // The operands aren't the same for tMOV[S]r... (no cc_out)
7754 MCInst TmpInst;
7755 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
7756 TmpInst.addOperand(Inst.getOperand(0));
7757 TmpInst.addOperand(Inst.getOperand(1));
7758 TmpInst.addOperand(Inst.getOperand(2));
7759 TmpInst.addOperand(Inst.getOperand(3));
7760 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007761 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007762 }
7763 break;
7764 }
Jim Grosbach82213192011-09-19 20:29:33 +00007765 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00007766 case ARM::t2SXTB:
7767 case ARM::t2UXTH:
7768 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00007769 // If we can use the 16-bit encoding and the user didn't explicitly
7770 // request the 32-bit variant, transform it here.
7771 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7772 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7773 Inst.getOperand(2).getImm() == 0 &&
7774 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7775 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00007776 unsigned NewOpc;
7777 switch (Inst.getOpcode()) {
7778 default: llvm_unreachable("Illegal opcode!");
7779 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
7780 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
7781 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
7782 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
7783 }
Jim Grosbach82213192011-09-19 20:29:33 +00007784 // The operands aren't the same for thumb1 (no rotate operand).
7785 MCInst TmpInst;
7786 TmpInst.setOpcode(NewOpc);
7787 TmpInst.addOperand(Inst.getOperand(0));
7788 TmpInst.addOperand(Inst.getOperand(1));
7789 TmpInst.addOperand(Inst.getOperand(3));
7790 TmpInst.addOperand(Inst.getOperand(4));
7791 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007792 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00007793 }
7794 break;
7795 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007796 case ARM::MOVsi: {
7797 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007798 // rrx shifts and asr/lsr of #32 is encoded as 0
7799 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
7800 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007801 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
7802 // Shifting by zero is accepted as a vanilla 'MOVr'
7803 MCInst TmpInst;
7804 TmpInst.setOpcode(ARM::MOVr);
7805 TmpInst.addOperand(Inst.getOperand(0));
7806 TmpInst.addOperand(Inst.getOperand(1));
7807 TmpInst.addOperand(Inst.getOperand(3));
7808 TmpInst.addOperand(Inst.getOperand(4));
7809 TmpInst.addOperand(Inst.getOperand(5));
7810 Inst = TmpInst;
7811 return true;
7812 }
7813 return false;
7814 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00007815 case ARM::ANDrsi:
7816 case ARM::ORRrsi:
7817 case ARM::EORrsi:
7818 case ARM::BICrsi:
7819 case ARM::SUBrsi:
7820 case ARM::ADDrsi: {
7821 unsigned newOpc;
7822 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
7823 if (SOpc == ARM_AM::rrx) return false;
7824 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00007825 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00007826 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
7827 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
7828 case ARM::EORrsi: newOpc = ARM::EORrr; break;
7829 case ARM::BICrsi: newOpc = ARM::BICrr; break;
7830 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
7831 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
7832 }
7833 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00007834 // The exception is for right shifts, where 0 == 32
7835 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
7836 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00007837 MCInst TmpInst;
7838 TmpInst.setOpcode(newOpc);
7839 TmpInst.addOperand(Inst.getOperand(0));
7840 TmpInst.addOperand(Inst.getOperand(1));
7841 TmpInst.addOperand(Inst.getOperand(2));
7842 TmpInst.addOperand(Inst.getOperand(4));
7843 TmpInst.addOperand(Inst.getOperand(5));
7844 TmpInst.addOperand(Inst.getOperand(6));
7845 Inst = TmpInst;
7846 return true;
7847 }
7848 return false;
7849 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00007850 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007851 case ARM::t2IT: {
7852 // The mask bits for all but the first condition are represented as
7853 // the low bit of the condition code value implies 't'. We currently
7854 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00007855 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007856 MCOperand &MO = Inst.getOperand(1);
7857 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00007858 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00007859 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007860 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007861 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00007862 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00007863 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007864 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00007865
7866 // Set up the IT block state according to the IT instruction we just
7867 // matched.
7868 assert(!inITBlock() && "nested IT blocks?!");
7869 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
7870 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
7871 ITState.CurPosition = 0;
7872 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007873 break;
7874 }
Richard Bartona39625e2012-07-09 16:12:24 +00007875 case ARM::t2LSLrr:
7876 case ARM::t2LSRrr:
7877 case ARM::t2ASRrr:
7878 case ARM::t2SBCrr:
7879 case ARM::t2RORrr:
7880 case ARM::t2BICrr:
7881 {
Richard Bartond5660372012-07-09 16:14:28 +00007882 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007883 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7884 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7885 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007886 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7887 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007888 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7889 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7890 unsigned NewOpc;
7891 switch (Inst.getOpcode()) {
7892 default: llvm_unreachable("unexpected opcode");
7893 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
7894 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
7895 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
7896 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
7897 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
7898 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
7899 }
7900 MCInst TmpInst;
7901 TmpInst.setOpcode(NewOpc);
7902 TmpInst.addOperand(Inst.getOperand(0));
7903 TmpInst.addOperand(Inst.getOperand(5));
7904 TmpInst.addOperand(Inst.getOperand(1));
7905 TmpInst.addOperand(Inst.getOperand(2));
7906 TmpInst.addOperand(Inst.getOperand(3));
7907 TmpInst.addOperand(Inst.getOperand(4));
7908 Inst = TmpInst;
7909 return true;
7910 }
7911 return false;
7912 }
7913 case ARM::t2ANDrr:
7914 case ARM::t2EORrr:
7915 case ARM::t2ADCrr:
7916 case ARM::t2ORRrr:
7917 {
Richard Bartond5660372012-07-09 16:14:28 +00007918 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007919 // These instructions are special in that they are commutable, so shorter encodings
7920 // are available more often.
7921 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7922 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7923 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
7924 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007925 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7926 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007927 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7928 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7929 unsigned NewOpc;
7930 switch (Inst.getOpcode()) {
7931 default: llvm_unreachable("unexpected opcode");
7932 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
7933 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
7934 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
7935 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
7936 }
7937 MCInst TmpInst;
7938 TmpInst.setOpcode(NewOpc);
7939 TmpInst.addOperand(Inst.getOperand(0));
7940 TmpInst.addOperand(Inst.getOperand(5));
7941 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
7942 TmpInst.addOperand(Inst.getOperand(1));
7943 TmpInst.addOperand(Inst.getOperand(2));
7944 } else {
7945 TmpInst.addOperand(Inst.getOperand(2));
7946 TmpInst.addOperand(Inst.getOperand(1));
7947 }
7948 TmpInst.addOperand(Inst.getOperand(3));
7949 TmpInst.addOperand(Inst.getOperand(4));
7950 Inst = TmpInst;
7951 return true;
7952 }
7953 return false;
7954 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007955 }
Jim Grosbachafad0532011-11-10 23:42:14 +00007956 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007957}
7958
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007959unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
7960 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
7961 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007962 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00007963 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007964 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
7965 assert(MCID.hasOptionalDef() &&
7966 "optionally flag setting instruction missing optional def operand");
7967 assert(MCID.NumOperands == Inst.getNumOperands() &&
7968 "operand count mismatch!");
7969 // Find the optional-def operand (cc_out).
7970 unsigned OpNo;
7971 for (OpNo = 0;
7972 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
7973 ++OpNo)
7974 ;
7975 // If we're parsing Thumb1, reject it completely.
7976 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
7977 return Match_MnemonicFail;
7978 // If we're parsing Thumb2, which form is legal depends on whether we're
7979 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00007980 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
7981 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007982 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00007983 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
7984 inITBlock())
7985 return Match_RequiresNotITBlock;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007986 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007987 // Some high-register supporting Thumb1 encodings only allow both registers
7988 // to be from r0-r7 when in Thumb2.
7989 else if (Opc == ARM::tADDhirr && isThumbOne() &&
7990 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7991 isARMLowRegister(Inst.getOperand(2).getReg()))
7992 return Match_RequiresThumb2;
7993 // Others only require ARMv6 or later.
Jim Grosbachf86cd372011-08-19 20:46:54 +00007994 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007995 isARMLowRegister(Inst.getOperand(0).getReg()) &&
7996 isARMLowRegister(Inst.getOperand(1).getReg()))
7997 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007998 return Match_Success;
7999}
8000
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008001namespace llvm {
8002template <> inline bool IsCPSRDead<MCInst>(MCInst *Instr) {
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008003 return true; // In an assembly source, no need to second-guess
8004}
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008005}
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008006
Jim Grosbach5117ef72012-04-24 22:40:08 +00008007static const char *getSubtargetFeatureName(unsigned Val);
Chris Lattner9487de62010-10-28 21:28:01 +00008008bool ARMAsmParser::
Chad Rosier49963552012-10-13 00:26:04 +00008009MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Chris Lattner9487de62010-10-28 21:28:01 +00008010 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +00008011 MCStreamer &Out, unsigned &ErrorInfo,
8012 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00008013 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00008014 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00008015
Chad Rosier2f480a82012-10-12 22:53:36 +00008016 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Chad Rosier49963552012-10-13 00:26:04 +00008017 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00008018 switch (MatchResult) {
Jim Grosbach120a96a2011-08-15 23:03:29 +00008019 default: break;
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008020 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008021 // Context sensitive operand constraints aren't handled by the matcher,
8022 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008023 if (validateInstruction(Inst, Operands)) {
8024 // Still progress the IT block, otherwise one wrong condition causes
8025 // nasty cascading errors.
8026 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008027 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008028 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008029
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008030 { // processInstruction() updates inITBlock state, we need to save it away
8031 bool wasInITBlock = inITBlock();
8032
8033 // Some instructions need post-processing to, for example, tweak which
8034 // encoding is selected. Loop on it while changes happen so the
8035 // individual transformations can chain off each other. E.g.,
8036 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
8037 while (processInstruction(Inst, Operands))
8038 ;
8039
8040 // Only after the instruction is fully processed, we can validate it
8041 if (wasInITBlock && hasV8Ops() && isThumb() &&
Weiming Zhao5930ae62014-01-23 19:55:33 +00008042 !isV8EligibleForIT(&Inst)) {
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008043 Warning(IDLoc, "deprecated instruction in IT block");
8044 }
8045 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008046
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008047 // Only move forward at the very end so that everything in validate
8048 // and process gets a consistent answer about whether we're in an IT
8049 // block.
8050 forwardITPosition();
8051
Jim Grosbach82f76d12012-01-25 19:52:01 +00008052 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
8053 // doesn't actually encode.
8054 if (Inst.getOpcode() == ARM::ITasm)
8055 return false;
8056
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00008057 Inst.setLoc(IDLoc);
David Woodhousee6c13e42014-01-28 23:12:42 +00008058 Out.EmitInstruction(Inst, STI);
Chris Lattner9487de62010-10-28 21:28:01 +00008059 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008060 case Match_MissingFeature: {
8061 assert(ErrorInfo && "Unknown missing feature!");
8062 // Special case the error message for the very common case where only
8063 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
8064 std::string Msg = "instruction requires:";
8065 unsigned Mask = 1;
8066 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
8067 if (ErrorInfo & Mask) {
8068 Msg += " ";
8069 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
8070 }
8071 Mask <<= 1;
8072 }
8073 return Error(IDLoc, Msg);
8074 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008075 case Match_InvalidOperand: {
8076 SMLoc ErrorLoc = IDLoc;
8077 if (ErrorInfo != ~0U) {
8078 if (ErrorInfo >= Operands.size())
8079 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00008080
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008081 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
8082 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8083 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008084
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008085 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00008086 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008087 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00008088 return Error(IDLoc, "invalid instruction",
8089 ((ARMOperand*)Operands[0])->getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00008090 case Match_RequiresNotITBlock:
8091 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008092 case Match_RequiresITBlock:
8093 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008094 case Match_RequiresV6:
8095 return Error(IDLoc, "instruction variant requires ARMv6 or later");
8096 case Match_RequiresThumb2:
8097 return Error(IDLoc, "instruction variant requires Thumb2");
Jim Grosbach087affe2012-06-22 23:56:48 +00008098 case Match_ImmRange0_15: {
8099 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
8100 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8101 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
8102 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008103 case Match_ImmRange0_239: {
8104 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
8105 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8106 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
8107 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00008108 case Match_AlignedMemoryRequiresNone:
8109 case Match_DupAlignedMemoryRequiresNone:
8110 case Match_AlignedMemoryRequires16:
8111 case Match_DupAlignedMemoryRequires16:
8112 case Match_AlignedMemoryRequires32:
8113 case Match_DupAlignedMemoryRequires32:
8114 case Match_AlignedMemoryRequires64:
8115 case Match_DupAlignedMemoryRequires64:
8116 case Match_AlignedMemoryRequires64or128:
8117 case Match_DupAlignedMemoryRequires64or128:
8118 case Match_AlignedMemoryRequires64or128or256:
8119 {
8120 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getAlignmentLoc();
8121 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8122 switch (MatchResult) {
8123 default:
8124 llvm_unreachable("Missing Match_Aligned type");
8125 case Match_AlignedMemoryRequiresNone:
8126 case Match_DupAlignedMemoryRequiresNone:
8127 return Error(ErrorLoc, "alignment must be omitted");
8128 case Match_AlignedMemoryRequires16:
8129 case Match_DupAlignedMemoryRequires16:
8130 return Error(ErrorLoc, "alignment must be 16 or omitted");
8131 case Match_AlignedMemoryRequires32:
8132 case Match_DupAlignedMemoryRequires32:
8133 return Error(ErrorLoc, "alignment must be 32 or omitted");
8134 case Match_AlignedMemoryRequires64:
8135 case Match_DupAlignedMemoryRequires64:
8136 return Error(ErrorLoc, "alignment must be 64 or omitted");
8137 case Match_AlignedMemoryRequires64or128:
8138 case Match_DupAlignedMemoryRequires64or128:
8139 return Error(ErrorLoc, "alignment must be 64, 128 or omitted");
8140 case Match_AlignedMemoryRequires64or128or256:
8141 return Error(ErrorLoc, "alignment must be 64, 128, 256 or omitted");
8142 }
8143 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008144 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008145
Eric Christopher91d7b902010-10-29 09:26:59 +00008146 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00008147}
8148
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008149/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00008150bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008151 const MCObjectFileInfo::Environment Format =
8152 getContext().getObjectFileInfo()->getObjectFileType();
8153 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
8154
Kevin Enderbyccab3172009-09-15 00:27:25 +00008155 StringRef IDVal = DirectiveID.getIdentifier();
8156 if (IDVal == ".word")
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008157 return parseLiteralValues(4, DirectiveID.getLoc());
8158 else if (IDVal == ".short" || IDVal == ".hword")
8159 return parseLiteralValues(2, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008160 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008161 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00008162 else if (IDVal == ".arm")
8163 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008164 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008165 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008166 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008167 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008168 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008169 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00008170 else if (IDVal == ".unreq")
8171 return parseDirectiveUnreq(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00008172 else if (IDVal == ".fnend")
8173 return parseDirectiveFnEnd(DirectiveID.getLoc());
8174 else if (IDVal == ".cantunwind")
8175 return parseDirectiveCantUnwind(DirectiveID.getLoc());
8176 else if (IDVal == ".personality")
8177 return parseDirectivePersonality(DirectiveID.getLoc());
8178 else if (IDVal == ".handlerdata")
8179 return parseDirectiveHandlerData(DirectiveID.getLoc());
8180 else if (IDVal == ".setfp")
8181 return parseDirectiveSetFP(DirectiveID.getLoc());
8182 else if (IDVal == ".pad")
8183 return parseDirectivePad(DirectiveID.getLoc());
8184 else if (IDVal == ".save")
8185 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
8186 else if (IDVal == ".vsave")
8187 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008188 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00008189 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008190 else if (IDVal == ".even")
8191 return parseDirectiveEven(DirectiveID.getLoc());
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008192 else if (IDVal == ".personalityindex")
8193 return parseDirectivePersonalityIndex(DirectiveID.getLoc());
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008194 else if (IDVal == ".unwind_raw")
8195 return parseDirectiveUnwindRaw(DirectiveID.getLoc());
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008196 else if (IDVal == ".movsp")
8197 return parseDirectiveMovSP(DirectiveID.getLoc());
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00008198 else if (IDVal == ".arch_extension")
8199 return parseDirectiveArchExtension(DirectiveID.getLoc());
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00008200 else if (IDVal == ".align")
8201 return parseDirectiveAlign(DirectiveID.getLoc());
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00008202 else if (IDVal == ".thumb_set")
8203 return parseDirectiveThumbSet(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008204
8205 if (!IsMachO) {
8206 if (IDVal == ".arch")
8207 return parseDirectiveArch(DirectiveID.getLoc());
8208 else if (IDVal == ".cpu")
8209 return parseDirectiveCPU(DirectiveID.getLoc());
8210 else if (IDVal == ".eabi_attribute")
8211 return parseDirectiveEabiAttr(DirectiveID.getLoc());
8212 else if (IDVal == ".fpu")
8213 return parseDirectiveFPU(DirectiveID.getLoc());
8214 else if (IDVal == ".fnstart")
8215 return parseDirectiveFnStart(DirectiveID.getLoc());
8216 else if (IDVal == ".inst")
8217 return parseDirectiveInst(DirectiveID.getLoc());
8218 else if (IDVal == ".inst.n")
8219 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
8220 else if (IDVal == ".inst.w")
8221 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
8222 else if (IDVal == ".object_arch")
8223 return parseDirectiveObjectArch(DirectiveID.getLoc());
8224 else if (IDVal == ".tlsdescseq")
8225 return parseDirectiveTLSDescSeq(DirectiveID.getLoc());
8226 }
8227
Kevin Enderbyccab3172009-09-15 00:27:25 +00008228 return true;
8229}
8230
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008231/// parseLiteralValues
8232/// ::= .hword expression [, expression]*
8233/// ::= .short expression [, expression]*
8234/// ::= .word expression [, expression]*
8235bool ARMAsmParser::parseLiteralValues(unsigned Size, SMLoc L) {
Kevin Enderbyccab3172009-09-15 00:27:25 +00008236 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8237 for (;;) {
8238 const MCExpr *Value;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008239 if (getParser().parseExpression(Value)) {
8240 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008241 return false;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008242 }
Kevin Enderbyccab3172009-09-15 00:27:25 +00008243
Eric Christopherbf7bc492013-01-09 03:52:05 +00008244 getParser().getStreamer().EmitValue(Value, Size);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008245
8246 if (getLexer().is(AsmToken::EndOfStatement))
8247 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00008248
Kevin Enderbyccab3172009-09-15 00:27:25 +00008249 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008250 if (getLexer().isNot(AsmToken::Comma)) {
8251 Error(L, "unexpected token in directive");
8252 return false;
8253 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008254 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008255 }
8256 }
8257
Sean Callanana83fd7d2010-01-19 20:27:46 +00008258 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008259 return false;
8260}
8261
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008262/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00008263/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008264bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008265 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8266 Error(L, "unexpected token in directive");
8267 return false;
8268 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008269 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008270
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008271 if (!hasThumb()) {
8272 Error(L, "target does not support Thumb mode");
8273 return false;
8274 }
Tim Northovera2292d02013-06-10 23:20:58 +00008275
Jim Grosbach7f882392011-12-07 18:04:19 +00008276 if (!isThumb())
8277 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00008278
Jim Grosbach7f882392011-12-07 18:04:19 +00008279 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
8280 return false;
8281}
8282
8283/// parseDirectiveARM
8284/// ::= .arm
8285bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008286 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8287 Error(L, "unexpected token in directive");
8288 return false;
8289 }
Jim Grosbach7f882392011-12-07 18:04:19 +00008290 Parser.Lex();
8291
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008292 if (!hasARM()) {
8293 Error(L, "target does not support ARM mode");
8294 return false;
8295 }
Tim Northovera2292d02013-06-10 23:20:58 +00008296
Jim Grosbach7f882392011-12-07 18:04:19 +00008297 if (isThumb())
8298 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00008299
Jim Grosbach7f882392011-12-07 18:04:19 +00008300 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00008301 return false;
8302}
8303
Tim Northover1744d0a2013-10-25 12:49:50 +00008304void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
8305 if (NextSymbolIsThumb) {
8306 getParser().getStreamer().EmitThumbFunc(Symbol);
8307 NextSymbolIsThumb = false;
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00008308 return;
8309 }
8310
8311 if (!isThumb())
8312 return;
8313
8314 const MCObjectFileInfo::Environment Format =
8315 getContext().getObjectFileInfo()->getObjectFileType();
8316 switch (Format) {
8317 case MCObjectFileInfo::IsCOFF: {
8318 const MCSymbolData &SD =
8319 getParser().getStreamer().getOrCreateSymbolData(Symbol);
8320 char Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
8321 if (SD.getFlags() & (Type << COFF::SF_TypeShift))
8322 getParser().getStreamer().EmitThumbFunc(Symbol);
8323 break;
8324 }
8325 case MCObjectFileInfo::IsELF: {
8326 const MCSymbolData &SD =
8327 getParser().getStreamer().getOrCreateSymbolData(Symbol);
8328 if (MCELF::GetType(SD) & (ELF::STT_FUNC << ELF_STT_Shift))
8329 getParser().getStreamer().EmitThumbFunc(Symbol);
8330 break;
8331 }
8332 case MCObjectFileInfo::IsMachO:
8333 break;
Tim Northover1744d0a2013-10-25 12:49:50 +00008334 }
8335}
8336
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008337/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00008338/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008339bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Bill Wendlingbc07a892013-06-18 07:20:20 +00008340 const MCAsmInfo *MAI = getParser().getStreamer().getContext().getAsmInfo();
8341 bool isMachO = MAI->hasSubsectionsViaSymbols();
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008342
Jim Grosbach1152cc02011-12-21 22:30:16 +00008343 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008344 // ELF doesn't
8345 if (isMachO) {
8346 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00008347 if (Tok.isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008348 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) {
8349 Error(L, "unexpected token in .thumb_func directive");
8350 return false;
8351 }
8352
Tim Northover1744d0a2013-10-25 12:49:50 +00008353 MCSymbol *Func =
8354 getParser().getContext().GetOrCreateSymbol(Tok.getIdentifier());
8355 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00008356 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00008357 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00008358 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008359 }
8360
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008361 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8362 Error(L, "unexpected token in directive");
8363 return false;
8364 }
Jim Grosbach1152cc02011-12-21 22:30:16 +00008365
Tim Northover1744d0a2013-10-25 12:49:50 +00008366 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00008367 return false;
8368}
8369
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008370/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00008371/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008372bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008373 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008374 if (Tok.isNot(AsmToken::Identifier)) {
8375 Error(L, "unexpected token in .syntax directive");
8376 return false;
8377 }
8378
Benjamin Kramer92d89982010-07-14 22:38:02 +00008379 StringRef Mode = Tok.getString();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008380 if (Mode == "unified" || Mode == "UNIFIED") {
Sean Callanana83fd7d2010-01-19 20:27:46 +00008381 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008382 } else if (Mode == "divided" || Mode == "DIVIDED") {
8383 Error(L, "'.syntax divided' arm asssembly not supported");
8384 return false;
8385 } else {
8386 Error(L, "unrecognized syntax mode in .syntax directive");
8387 return false;
8388 }
Kevin Enderby146dcf22009-10-15 20:48:48 +00008389
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008390 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8391 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8392 return false;
8393 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008394 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008395
8396 // TODO tell the MC streamer the mode
8397 // getParser().getStreamer().Emit???();
8398 return false;
8399}
8400
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008401/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00008402/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008403bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008404 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008405 if (Tok.isNot(AsmToken::Integer)) {
8406 Error(L, "unexpected token in .code directive");
8407 return false;
8408 }
Sean Callanan936b0d32010-01-19 21:44:56 +00008409 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008410 if (Val != 16 && Val != 32) {
8411 Error(L, "invalid operand to .code directive");
8412 return false;
8413 }
8414 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008415
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008416 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8417 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8418 return false;
8419 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008420 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008421
Evan Cheng284b4672011-07-08 22:36:29 +00008422 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008423 if (!hasThumb()) {
8424 Error(L, "target does not support Thumb mode");
8425 return false;
8426 }
Tim Northovera2292d02013-06-10 23:20:58 +00008427
Jim Grosbachf471ac32011-09-06 18:46:23 +00008428 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008429 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008430 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00008431 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008432 if (!hasARM()) {
8433 Error(L, "target does not support ARM mode");
8434 return false;
8435 }
Tim Northovera2292d02013-06-10 23:20:58 +00008436
Jim Grosbachf471ac32011-09-06 18:46:23 +00008437 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008438 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008439 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00008440 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00008441
Kevin Enderby146dcf22009-10-15 20:48:48 +00008442 return false;
8443}
8444
Jim Grosbachab5830e2011-12-14 02:16:11 +00008445/// parseDirectiveReq
8446/// ::= name .req registername
8447bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
8448 Parser.Lex(); // Eat the '.req' token.
8449 unsigned Reg;
8450 SMLoc SRegLoc, ERegLoc;
8451 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008452 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008453 Error(SRegLoc, "register name expected");
8454 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008455 }
8456
8457 // Shouldn't be anything else.
8458 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008459 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008460 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
8461 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008462 }
8463
8464 Parser.Lex(); // Consume the EndOfStatement
8465
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008466 if (RegisterReqs.GetOrCreateValue(Name, Reg).getValue() != Reg) {
8467 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
8468 return false;
8469 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00008470
8471 return false;
8472}
8473
8474/// parseDirectiveUneq
8475/// ::= .unreq registername
8476bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
8477 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008478 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008479 Error(L, "unexpected input in .unreq directive.");
8480 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008481 }
Duncan P. N. Exon Smith29db0eb2014-03-07 16:16:52 +00008482 RegisterReqs.erase(Parser.getTok().getIdentifier().lower());
Jim Grosbachab5830e2011-12-14 02:16:11 +00008483 Parser.Lex(); // Eat the identifier.
8484 return false;
8485}
8486
Jason W Kim135d2442011-12-20 17:38:12 +00008487/// parseDirectiveArch
8488/// ::= .arch token
8489bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00008490 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
8491
8492 unsigned ID = StringSwitch<unsigned>(Arch)
8493#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
8494 .Case(NAME, ARM::ID)
Joerg Sonnenbergera13f8b42013-12-26 11:50:28 +00008495#define ARM_ARCH_ALIAS(NAME, ID) \
8496 .Case(NAME, ARM::ID)
Logan Chien439e8f92013-12-11 17:16:25 +00008497#include "MCTargetDesc/ARMArchName.def"
8498 .Default(ARM::INVALID_ARCH);
8499
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008500 if (ID == ARM::INVALID_ARCH) {
8501 Error(L, "Unknown arch name");
8502 return false;
8503 }
Logan Chien439e8f92013-12-11 17:16:25 +00008504
8505 getTargetStreamer().emitArch(ID);
8506 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008507}
8508
8509/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008510/// ::= .eabi_attribute int, int [, "str"]
8511/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00008512bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008513 int64_t Tag;
8514 SMLoc TagLoc;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008515 TagLoc = Parser.getTok().getLoc();
8516 if (Parser.getTok().is(AsmToken::Identifier)) {
8517 StringRef Name = Parser.getTok().getIdentifier();
8518 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
8519 if (Tag == -1) {
8520 Error(TagLoc, "attribute name not recognised: " + Name);
8521 Parser.eatToEndOfStatement();
8522 return false;
8523 }
8524 Parser.Lex();
8525 } else {
8526 const MCExpr *AttrExpr;
8527
8528 TagLoc = Parser.getTok().getLoc();
8529 if (Parser.parseExpression(AttrExpr)) {
8530 Parser.eatToEndOfStatement();
8531 return false;
8532 }
8533
8534 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
8535 if (!CE) {
8536 Error(TagLoc, "expected numeric constant");
8537 Parser.eatToEndOfStatement();
8538 return false;
8539 }
8540
8541 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008542 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008543
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008544 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008545 Error(Parser.getTok().getLoc(), "comma expected");
8546 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008547 return false;
8548 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008549 Parser.Lex(); // skip comma
8550
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008551 StringRef StringValue = "";
8552 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00008553
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008554 int64_t IntegerValue = 0;
8555 bool IsIntegerValue = false;
8556
8557 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
8558 IsStringValue = true;
8559 else if (Tag == ARMBuildAttrs::compatibility) {
8560 IsStringValue = true;
8561 IsIntegerValue = true;
Saleem Abdulrasool9dedf642014-01-19 08:25:19 +00008562 } else if (Tag < 32 || Tag % 2 == 0)
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008563 IsIntegerValue = true;
8564 else if (Tag % 2 == 1)
8565 IsStringValue = true;
8566 else
8567 llvm_unreachable("invalid tag type");
8568
8569 if (IsIntegerValue) {
8570 const MCExpr *ValueExpr;
8571 SMLoc ValueExprLoc = Parser.getTok().getLoc();
8572 if (Parser.parseExpression(ValueExpr)) {
8573 Parser.eatToEndOfStatement();
8574 return false;
8575 }
8576
8577 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
8578 if (!CE) {
8579 Error(ValueExprLoc, "expected numeric constant");
8580 Parser.eatToEndOfStatement();
8581 return false;
8582 }
8583
8584 IntegerValue = CE->getValue();
8585 }
8586
8587 if (Tag == ARMBuildAttrs::compatibility) {
8588 if (Parser.getTok().isNot(AsmToken::Comma))
8589 IsStringValue = false;
8590 else
8591 Parser.Lex();
8592 }
8593
8594 if (IsStringValue) {
8595 if (Parser.getTok().isNot(AsmToken::String)) {
8596 Error(Parser.getTok().getLoc(), "bad string constant");
8597 Parser.eatToEndOfStatement();
8598 return false;
8599 }
8600
8601 StringValue = Parser.getTok().getStringContents();
8602 Parser.Lex();
8603 }
8604
8605 if (IsIntegerValue && IsStringValue) {
8606 assert(Tag == ARMBuildAttrs::compatibility);
8607 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
8608 } else if (IsIntegerValue)
8609 getTargetStreamer().emitAttribute(Tag, IntegerValue);
8610 else if (IsStringValue)
8611 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00008612 return false;
8613}
8614
8615/// parseDirectiveCPU
8616/// ::= .cpu str
8617bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
8618 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
8619 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
8620 return false;
8621}
8622
8623/// parseDirectiveFPU
8624/// ::= .fpu str
8625bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
8626 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
8627
8628 unsigned ID = StringSwitch<unsigned>(FPU)
8629#define ARM_FPU_NAME(NAME, ID) .Case(NAME, ARM::ID)
8630#include "ARMFPUName.def"
8631 .Default(ARM::INVALID_FPU);
8632
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008633 if (ID == ARM::INVALID_FPU) {
8634 Error(L, "Unknown FPU name");
8635 return false;
8636 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008637
8638 getTargetStreamer().emitFPU(ID);
8639 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008640}
8641
Logan Chien4ea23b52013-05-10 16:17:24 +00008642/// parseDirectiveFnStart
8643/// ::= .fnstart
8644bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008645 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008646 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008647 UC.emitFnStartLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008648 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008649 }
8650
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008651 // Reset the unwind directives parser state
8652 UC.reset();
8653
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008654 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008655
8656 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00008657 return false;
8658}
8659
8660/// parseDirectiveFnEnd
8661/// ::= .fnend
8662bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
8663 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008664 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008665 Error(L, ".fnstart must precede .fnend directive");
8666 return false;
8667 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008668
8669 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008670 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008671
8672 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00008673 return false;
8674}
8675
8676/// parseDirectiveCantUnwind
8677/// ::= .cantunwind
8678bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008679 UC.recordCantUnwind(L);
8680
Logan Chien4ea23b52013-05-10 16:17:24 +00008681 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008682 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008683 Error(L, ".fnstart must precede .cantunwind directive");
8684 return false;
8685 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008686 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008687 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008688 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008689 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008690 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008691 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008692 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008693 UC.emitPersonalityLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008694 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008695 }
8696
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008697 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00008698 return false;
8699}
8700
8701/// parseDirectivePersonality
8702/// ::= .personality name
8703bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008704 bool HasExistingPersonality = UC.hasPersonality();
8705
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008706 UC.recordPersonality(L);
8707
Logan Chien4ea23b52013-05-10 16:17:24 +00008708 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008709 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008710 Error(L, ".fnstart must precede .personality directive");
8711 return false;
8712 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008713 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008714 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008715 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008716 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008717 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008718 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008719 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008720 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008721 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008722 }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008723 if (HasExistingPersonality) {
8724 Parser.eatToEndOfStatement();
8725 Error(L, "multiple personality directives");
8726 UC.emitPersonalityLocNotes();
8727 return false;
8728 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008729
8730 // Parse the name of the personality routine
8731 if (Parser.getTok().isNot(AsmToken::Identifier)) {
8732 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008733 Error(L, "unexpected input in .personality directive.");
8734 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008735 }
8736 StringRef Name(Parser.getTok().getIdentifier());
8737 Parser.Lex();
8738
8739 MCSymbol *PR = getParser().getContext().GetOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008740 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00008741 return false;
8742}
8743
8744/// parseDirectiveHandlerData
8745/// ::= .handlerdata
8746bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008747 UC.recordHandlerData(L);
8748
Logan Chien4ea23b52013-05-10 16:17:24 +00008749 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008750 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008751 Error(L, ".fnstart must precede .personality directive");
8752 return false;
8753 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008754 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008755 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008756 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008757 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008758 }
8759
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008760 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00008761 return false;
8762}
8763
8764/// parseDirectiveSetFP
8765/// ::= .setfp fpreg, spreg [, offset]
8766bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
8767 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008768 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008769 Error(L, ".fnstart must precede .setfp directive");
8770 return false;
8771 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008772 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008773 Error(L, ".setfp must precede .handlerdata directive");
8774 return false;
8775 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008776
8777 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008778 SMLoc FPRegLoc = Parser.getTok().getLoc();
8779 int FPReg = tryParseRegister();
8780 if (FPReg == -1) {
8781 Error(FPRegLoc, "frame pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008782 return false;
8783 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008784
8785 // Consume comma
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008786 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008787 Error(Parser.getTok().getLoc(), "comma expected");
8788 return false;
8789 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008790 Parser.Lex(); // skip comma
8791
8792 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008793 SMLoc SPRegLoc = Parser.getTok().getLoc();
8794 int SPReg = tryParseRegister();
8795 if (SPReg == -1) {
8796 Error(SPRegLoc, "stack pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008797 return false;
8798 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008799
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008800 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) {
8801 Error(SPRegLoc, "register should be either $sp or the latest fp register");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008802 return false;
8803 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008804
8805 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008806 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00008807
8808 // Parse offset
8809 int64_t Offset = 0;
8810 if (Parser.getTok().is(AsmToken::Comma)) {
8811 Parser.Lex(); // skip comma
8812
8813 if (Parser.getTok().isNot(AsmToken::Hash) &&
8814 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008815 Error(Parser.getTok().getLoc(), "'#' expected");
8816 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008817 }
8818 Parser.Lex(); // skip hash token.
8819
8820 const MCExpr *OffsetExpr;
8821 SMLoc ExLoc = Parser.getTok().getLoc();
8822 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008823 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8824 Error(ExLoc, "malformed setfp offset");
8825 return false;
8826 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008827 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008828 if (!CE) {
8829 Error(ExLoc, "setfp offset must be an immediate");
8830 return false;
8831 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008832
8833 Offset = CE->getValue();
8834 }
8835
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008836 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
8837 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00008838 return false;
8839}
8840
8841/// parseDirective
8842/// ::= .pad offset
8843bool ARMAsmParser::parseDirectivePad(SMLoc L) {
8844 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008845 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008846 Error(L, ".fnstart must precede .pad directive");
8847 return false;
8848 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008849 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008850 Error(L, ".pad must precede .handlerdata directive");
8851 return false;
8852 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008853
8854 // Parse the offset
8855 if (Parser.getTok().isNot(AsmToken::Hash) &&
8856 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008857 Error(Parser.getTok().getLoc(), "'#' expected");
8858 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008859 }
8860 Parser.Lex(); // skip hash token.
8861
8862 const MCExpr *OffsetExpr;
8863 SMLoc ExLoc = Parser.getTok().getLoc();
8864 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008865 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8866 Error(ExLoc, "malformed pad offset");
8867 return false;
8868 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008869 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008870 if (!CE) {
8871 Error(ExLoc, "pad offset must be an immediate");
8872 return false;
8873 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008874
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008875 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00008876 return false;
8877}
8878
8879/// parseDirectiveRegSave
8880/// ::= .save { registers }
8881/// ::= .vsave { registers }
8882bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
8883 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008884 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008885 Error(L, ".fnstart must precede .save or .vsave directives");
8886 return false;
8887 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008888 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008889 Error(L, ".save or .vsave must precede .handlerdata directive");
8890 return false;
8891 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008892
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008893 // RAII object to make sure parsed operands are deleted.
8894 struct CleanupObject {
8895 SmallVector<MCParsedAsmOperand *, 1> Operands;
8896 ~CleanupObject() {
8897 for (unsigned I = 0, E = Operands.size(); I != E; ++I)
8898 delete Operands[I];
8899 }
8900 } CO;
8901
Logan Chien4ea23b52013-05-10 16:17:24 +00008902 // Parse the register list
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008903 if (parseRegisterList(CO.Operands))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008904 return false;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008905 ARMOperand *Op = (ARMOperand*)CO.Operands[0];
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008906 if (!IsVector && !Op->isRegList()) {
8907 Error(L, ".save expects GPR registers");
8908 return false;
8909 }
8910 if (IsVector && !Op->isDPRRegList()) {
8911 Error(L, ".vsave expects DPR registers");
8912 return false;
8913 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008914
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008915 getTargetStreamer().emitRegSave(Op->getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00008916 return false;
8917}
8918
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008919/// parseDirectiveInst
8920/// ::= .inst opcode [, ...]
8921/// ::= .inst.n opcode [, ...]
8922/// ::= .inst.w opcode [, ...]
8923bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
8924 int Width;
8925
8926 if (isThumb()) {
8927 switch (Suffix) {
8928 case 'n':
8929 Width = 2;
8930 break;
8931 case 'w':
8932 Width = 4;
8933 break;
8934 default:
8935 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008936 Error(Loc, "cannot determine Thumb instruction size, "
8937 "use inst.n/inst.w instead");
8938 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008939 }
8940 } else {
8941 if (Suffix) {
8942 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008943 Error(Loc, "width suffixes are invalid in ARM mode");
8944 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008945 }
8946 Width = 4;
8947 }
8948
8949 if (getLexer().is(AsmToken::EndOfStatement)) {
8950 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008951 Error(Loc, "expected expression following directive");
8952 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008953 }
8954
8955 for (;;) {
8956 const MCExpr *Expr;
8957
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008958 if (getParser().parseExpression(Expr)) {
8959 Error(Loc, "expected expression");
8960 return false;
8961 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008962
8963 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008964 if (!Value) {
8965 Error(Loc, "expected constant expression");
8966 return false;
8967 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008968
8969 switch (Width) {
8970 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008971 if (Value->getValue() > 0xffff) {
8972 Error(Loc, "inst.n operand is too big, use inst.w instead");
8973 return false;
8974 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008975 break;
8976 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008977 if (Value->getValue() > 0xffffffff) {
8978 Error(Loc,
8979 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
8980 return false;
8981 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008982 break;
8983 default:
8984 llvm_unreachable("only supported widths are 2 and 4");
8985 }
8986
8987 getTargetStreamer().emitInst(Value->getValue(), Suffix);
8988
8989 if (getLexer().is(AsmToken::EndOfStatement))
8990 break;
8991
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008992 if (getLexer().isNot(AsmToken::Comma)) {
8993 Error(Loc, "unexpected token in directive");
8994 return false;
8995 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008996
8997 Parser.Lex();
8998 }
8999
9000 Parser.Lex();
9001 return false;
9002}
9003
David Peixotto80c083a2013-12-19 18:26:07 +00009004/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00009005/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00009006bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
David Peixottob9b73622014-02-04 17:22:40 +00009007 getTargetStreamer().emitCurrentConstantPool();
David Peixotto80c083a2013-12-19 18:26:07 +00009008 return false;
9009}
9010
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009011bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
9012 const MCSection *Section = getStreamer().getCurrentSection().first;
9013
9014 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9015 TokError("unexpected token in directive");
9016 return false;
9017 }
9018
9019 if (!Section) {
Rafael Espindolaf1440342014-01-23 23:14:14 +00009020 getStreamer().InitSections();
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009021 Section = getStreamer().getCurrentSection().first;
9022 }
9023
Saleem Abdulrasool42b233a2014-03-18 05:26:55 +00009024 assert(Section && "must have section to emit alignment");
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009025 if (Section->UseCodeAlign())
Rafael Espindola7b514962014-02-04 18:34:04 +00009026 getStreamer().EmitCodeAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009027 else
Rafael Espindola7b514962014-02-04 18:34:04 +00009028 getStreamer().EmitValueToAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009029
9030 return false;
9031}
9032
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009033/// parseDirectivePersonalityIndex
9034/// ::= .personalityindex index
9035bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) {
9036 bool HasExistingPersonality = UC.hasPersonality();
9037
9038 UC.recordPersonalityIndex(L);
9039
9040 if (!UC.hasFnStart()) {
9041 Parser.eatToEndOfStatement();
9042 Error(L, ".fnstart must precede .personalityindex directive");
9043 return false;
9044 }
9045 if (UC.cantUnwind()) {
9046 Parser.eatToEndOfStatement();
9047 Error(L, ".personalityindex cannot be used with .cantunwind");
9048 UC.emitCantUnwindLocNotes();
9049 return false;
9050 }
9051 if (UC.hasHandlerData()) {
9052 Parser.eatToEndOfStatement();
9053 Error(L, ".personalityindex must precede .handlerdata directive");
9054 UC.emitHandlerDataLocNotes();
9055 return false;
9056 }
9057 if (HasExistingPersonality) {
9058 Parser.eatToEndOfStatement();
9059 Error(L, "multiple personality directives");
9060 UC.emitPersonalityLocNotes();
9061 return false;
9062 }
9063
9064 const MCExpr *IndexExpression;
9065 SMLoc IndexLoc = Parser.getTok().getLoc();
9066 if (Parser.parseExpression(IndexExpression)) {
9067 Parser.eatToEndOfStatement();
9068 return false;
9069 }
9070
9071 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression);
9072 if (!CE) {
9073 Parser.eatToEndOfStatement();
9074 Error(IndexLoc, "index must be a constant number");
9075 return false;
9076 }
9077 if (CE->getValue() < 0 ||
9078 CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX) {
9079 Parser.eatToEndOfStatement();
9080 Error(IndexLoc, "personality routine index should be in range [0-3]");
9081 return false;
9082 }
9083
9084 getTargetStreamer().emitPersonalityIndex(CE->getValue());
9085 return false;
9086}
9087
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009088/// parseDirectiveUnwindRaw
9089/// ::= .unwind_raw offset, opcode [, opcode...]
9090bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) {
9091 if (!UC.hasFnStart()) {
9092 Parser.eatToEndOfStatement();
9093 Error(L, ".fnstart must precede .unwind_raw directives");
9094 return false;
9095 }
9096
9097 int64_t StackOffset;
9098
9099 const MCExpr *OffsetExpr;
9100 SMLoc OffsetLoc = getLexer().getLoc();
9101 if (getLexer().is(AsmToken::EndOfStatement) ||
9102 getParser().parseExpression(OffsetExpr)) {
9103 Error(OffsetLoc, "expected expression");
9104 Parser.eatToEndOfStatement();
9105 return false;
9106 }
9107
9108 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9109 if (!CE) {
9110 Error(OffsetLoc, "offset must be a constant");
9111 Parser.eatToEndOfStatement();
9112 return false;
9113 }
9114
9115 StackOffset = CE->getValue();
9116
9117 if (getLexer().isNot(AsmToken::Comma)) {
9118 Error(getLexer().getLoc(), "expected comma");
9119 Parser.eatToEndOfStatement();
9120 return false;
9121 }
9122 Parser.Lex();
9123
9124 SmallVector<uint8_t, 16> Opcodes;
9125 for (;;) {
9126 const MCExpr *OE;
9127
9128 SMLoc OpcodeLoc = getLexer().getLoc();
9129 if (getLexer().is(AsmToken::EndOfStatement) || Parser.parseExpression(OE)) {
9130 Error(OpcodeLoc, "expected opcode expression");
9131 Parser.eatToEndOfStatement();
9132 return false;
9133 }
9134
9135 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE);
9136 if (!OC) {
9137 Error(OpcodeLoc, "opcode value must be a constant");
9138 Parser.eatToEndOfStatement();
9139 return false;
9140 }
9141
9142 const int64_t Opcode = OC->getValue();
9143 if (Opcode & ~0xff) {
9144 Error(OpcodeLoc, "invalid opcode");
9145 Parser.eatToEndOfStatement();
9146 return false;
9147 }
9148
9149 Opcodes.push_back(uint8_t(Opcode));
9150
9151 if (getLexer().is(AsmToken::EndOfStatement))
9152 break;
9153
9154 if (getLexer().isNot(AsmToken::Comma)) {
9155 Error(getLexer().getLoc(), "unexpected token in directive");
9156 Parser.eatToEndOfStatement();
9157 return false;
9158 }
9159
9160 Parser.Lex();
9161 }
9162
9163 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes);
9164
9165 Parser.Lex();
9166 return false;
9167}
9168
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009169/// parseDirectiveTLSDescSeq
9170/// ::= .tlsdescseq tls-variable
9171bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) {
9172 if (getLexer().isNot(AsmToken::Identifier)) {
9173 TokError("expected variable after '.tlsdescseq' directive");
9174 Parser.eatToEndOfStatement();
9175 return false;
9176 }
9177
9178 const MCSymbolRefExpr *SRE =
9179 MCSymbolRefExpr::Create(Parser.getTok().getIdentifier(),
9180 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext());
9181 Lex();
9182
9183 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9184 Error(Parser.getTok().getLoc(), "unexpected token");
9185 Parser.eatToEndOfStatement();
9186 return false;
9187 }
9188
9189 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE);
9190 return false;
9191}
9192
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009193/// parseDirectiveMovSP
9194/// ::= .movsp reg [, #offset]
9195bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) {
9196 if (!UC.hasFnStart()) {
9197 Parser.eatToEndOfStatement();
9198 Error(L, ".fnstart must precede .movsp directives");
9199 return false;
9200 }
9201 if (UC.getFPReg() != ARM::SP) {
9202 Parser.eatToEndOfStatement();
9203 Error(L, "unexpected .movsp directive");
9204 return false;
9205 }
9206
9207 SMLoc SPRegLoc = Parser.getTok().getLoc();
9208 int SPReg = tryParseRegister();
9209 if (SPReg == -1) {
9210 Parser.eatToEndOfStatement();
9211 Error(SPRegLoc, "register expected");
9212 return false;
9213 }
9214
9215 if (SPReg == ARM::SP || SPReg == ARM::PC) {
9216 Parser.eatToEndOfStatement();
9217 Error(SPRegLoc, "sp and pc are not permitted in .movsp directive");
9218 return false;
9219 }
9220
9221 int64_t Offset = 0;
9222 if (Parser.getTok().is(AsmToken::Comma)) {
9223 Parser.Lex();
9224
9225 if (Parser.getTok().isNot(AsmToken::Hash)) {
9226 Error(Parser.getTok().getLoc(), "expected #constant");
9227 Parser.eatToEndOfStatement();
9228 return false;
9229 }
9230 Parser.Lex();
9231
9232 const MCExpr *OffsetExpr;
9233 SMLoc OffsetLoc = Parser.getTok().getLoc();
9234 if (Parser.parseExpression(OffsetExpr)) {
9235 Parser.eatToEndOfStatement();
9236 Error(OffsetLoc, "malformed offset expression");
9237 return false;
9238 }
9239
9240 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9241 if (!CE) {
9242 Parser.eatToEndOfStatement();
9243 Error(OffsetLoc, "offset must be an immediate constant");
9244 return false;
9245 }
9246
9247 Offset = CE->getValue();
9248 }
9249
9250 getTargetStreamer().emitMovSP(SPReg, Offset);
9251 UC.saveFPReg(SPReg);
9252
9253 return false;
9254}
9255
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009256/// parseDirectiveObjectArch
9257/// ::= .object_arch name
9258bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) {
9259 if (getLexer().isNot(AsmToken::Identifier)) {
9260 Error(getLexer().getLoc(), "unexpected token");
9261 Parser.eatToEndOfStatement();
9262 return false;
9263 }
9264
9265 StringRef Arch = Parser.getTok().getString();
9266 SMLoc ArchLoc = Parser.getTok().getLoc();
9267 getLexer().Lex();
9268
9269 unsigned ID = StringSwitch<unsigned>(Arch)
9270#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
9271 .Case(NAME, ARM::ID)
9272#define ARM_ARCH_ALIAS(NAME, ID) \
9273 .Case(NAME, ARM::ID)
9274#include "MCTargetDesc/ARMArchName.def"
9275#undef ARM_ARCH_NAME
9276#undef ARM_ARCH_ALIAS
9277 .Default(ARM::INVALID_ARCH);
9278
9279 if (ID == ARM::INVALID_ARCH) {
9280 Error(ArchLoc, "unknown architecture '" + Arch + "'");
9281 Parser.eatToEndOfStatement();
9282 return false;
9283 }
9284
9285 getTargetStreamer().emitObjectArch(ID);
9286
9287 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9288 Error(getLexer().getLoc(), "unexpected token");
9289 Parser.eatToEndOfStatement();
9290 }
9291
9292 return false;
9293}
9294
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00009295/// parseDirectiveAlign
9296/// ::= .align
9297bool ARMAsmParser::parseDirectiveAlign(SMLoc L) {
9298 // NOTE: if this is not the end of the statement, fall back to the target
9299 // agnostic handling for this directive which will correctly handle this.
9300 if (getLexer().isNot(AsmToken::EndOfStatement))
9301 return true;
9302
9303 // '.align' is target specifically handled to mean 2**2 byte alignment.
9304 if (getStreamer().getCurrentSection().first->UseCodeAlign())
9305 getStreamer().EmitCodeAlignment(4, 0);
9306 else
9307 getStreamer().EmitValueToAlignment(4, 0, 1, 0);
9308
9309 return false;
9310}
9311
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009312/// parseDirectiveThumbSet
9313/// ::= .thumb_set name, value
9314bool ARMAsmParser::parseDirectiveThumbSet(SMLoc L) {
9315 StringRef Name;
9316 if (Parser.parseIdentifier(Name)) {
9317 TokError("expected identifier after '.thumb_set'");
9318 Parser.eatToEndOfStatement();
9319 return false;
9320 }
9321
9322 if (getLexer().isNot(AsmToken::Comma)) {
9323 TokError("expected comma after name '" + Name + "'");
9324 Parser.eatToEndOfStatement();
9325 return false;
9326 }
9327 Lex();
9328
9329 const MCExpr *Value;
9330 if (Parser.parseExpression(Value)) {
9331 TokError("missing expression");
9332 Parser.eatToEndOfStatement();
9333 return false;
9334 }
9335
9336 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9337 TokError("unexpected token");
9338 Parser.eatToEndOfStatement();
9339 return false;
9340 }
9341 Lex();
9342
9343 MCSymbol *Alias = getContext().GetOrCreateSymbol(Name);
9344 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(Value)) {
9345 MCSymbol *Sym = getContext().LookupSymbol(SRE->getSymbol().getName());
9346 if (!Sym->isDefined()) {
9347 getStreamer().EmitSymbolAttribute(Sym, MCSA_Global);
9348 getStreamer().EmitAssignment(Alias, Value);
9349 return false;
9350 }
9351
9352 const MCObjectFileInfo::Environment Format =
9353 getContext().getObjectFileInfo()->getObjectFileType();
9354 switch (Format) {
9355 case MCObjectFileInfo::IsCOFF: {
9356 char Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
9357 getStreamer().EmitCOFFSymbolType(Type);
9358 // .set values are always local in COFF
9359 getStreamer().EmitSymbolAttribute(Alias, MCSA_Local);
9360 break;
9361 }
9362 case MCObjectFileInfo::IsELF:
9363 getStreamer().EmitSymbolAttribute(Alias, MCSA_ELF_TypeFunction);
9364 break;
9365 case MCObjectFileInfo::IsMachO:
9366 break;
9367 }
9368 }
9369
9370 // FIXME: set the function as being a thumb function via the assembler
9371 getStreamer().EmitThumbFunc(Alias);
9372 getStreamer().EmitAssignment(Alias, Value);
9373
9374 return false;
9375}
9376
Kevin Enderby8be42bd2009-10-30 22:55:57 +00009377/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +00009378extern "C" void LLVMInitializeARMAsmParser() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00009379 RegisterMCAsmParser<ARMAsmParser> X(TheARMLETarget);
9380 RegisterMCAsmParser<ARMAsmParser> Y(TheARMBETarget);
9381 RegisterMCAsmParser<ARMAsmParser> A(TheThumbLETarget);
9382 RegisterMCAsmParser<ARMAsmParser> B(TheThumbBETarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +00009383}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009384
Chris Lattner3e4582a2010-09-06 19:11:01 +00009385#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +00009386#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +00009387#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009388#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009389
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009390static const struct ExtMapEntry {
9391 const char *Extension;
9392 const unsigned ArchCheck;
9393 const uint64_t Features;
9394} Extensions[] = {
9395 { "crc", Feature_HasV8, ARM::FeatureCRC },
9396 { "crypto", Feature_HasV8,
9397 ARM::FeatureCrypto | ARM::FeatureNEON | ARM::FeatureFPARMv8 },
9398 { "fp", Feature_HasV8, ARM::FeatureFPARMv8 },
9399 { "idiv", Feature_HasV7 | Feature_IsNotMClass,
9400 ARM::FeatureHWDiv | ARM::FeatureHWDivARM },
9401 // FIXME: iWMMXT not supported
9402 { "iwmmxt", Feature_None, 0 },
9403 // FIXME: iWMMXT2 not supported
9404 { "iwmmxt2", Feature_None, 0 },
9405 // FIXME: Maverick not supported
9406 { "maverick", Feature_None, 0 },
9407 { "mp", Feature_HasV7 | Feature_IsNotMClass, ARM::FeatureMP },
9408 // FIXME: ARMv6-m OS Extensions feature not checked
9409 { "os", Feature_None, 0 },
9410 // FIXME: Also available in ARMv6-K
9411 { "sec", Feature_HasV7, ARM::FeatureTrustZone },
9412 { "simd", Feature_HasV8, ARM::FeatureNEON | ARM::FeatureFPARMv8 },
9413 // FIXME: Only available in A-class, isel not predicated
9414 { "virt", Feature_HasV7, ARM::FeatureVirtualization },
9415 // FIXME: xscale not supported
9416 { "xscale", Feature_None, 0 },
9417};
9418
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009419/// parseDirectiveArchExtension
9420/// ::= .arch_extension [no]feature
9421bool ARMAsmParser::parseDirectiveArchExtension(SMLoc L) {
9422 if (getLexer().isNot(AsmToken::Identifier)) {
9423 Error(getLexer().getLoc(), "unexpected token");
9424 Parser.eatToEndOfStatement();
9425 return false;
9426 }
9427
9428 StringRef Extension = Parser.getTok().getString();
9429 SMLoc ExtLoc = Parser.getTok().getLoc();
9430 getLexer().Lex();
9431
9432 bool EnableFeature = true;
Benjamin Kramere9391a52014-02-20 17:36:31 +00009433 if (Extension.startswith_lower("no")) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009434 EnableFeature = false;
9435 Extension = Extension.substr(2);
9436 }
9437
Benjamin Kramere9391a52014-02-20 17:36:31 +00009438 for (unsigned EI = 0, EE = array_lengthof(Extensions); EI != EE; ++EI) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009439 if (Extensions[EI].Extension != Extension)
9440 continue;
9441
9442 unsigned FB = getAvailableFeatures();
9443 if ((FB & Extensions[EI].ArchCheck) != Extensions[EI].ArchCheck) {
9444 Error(ExtLoc, "architectural extension '" + Extension + "' is not "
9445 "allowed for the current base architecture");
9446 return false;
9447 }
9448
9449 if (!Extensions[EI].Features)
9450 report_fatal_error("unsupported architectural extension: " + Extension);
9451
9452 if (EnableFeature)
9453 FB |= ComputeAvailableFeatures(Extensions[EI].Features);
9454 else
9455 FB &= ~ComputeAvailableFeatures(Extensions[EI].Features);
9456
9457 setAvailableFeatures(FB);
9458 return false;
9459 }
9460
9461 Error(ExtLoc, "unknown architectural extension: " + Extension);
9462 Parser.eatToEndOfStatement();
9463 return false;
9464}
9465
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009466// Define this matcher function after the auto-generated include so we
9467// have the match class enum definitions.
9468unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand *AsmOp,
9469 unsigned Kind) {
9470 ARMOperand *Op = static_cast<ARMOperand*>(AsmOp);
9471 // If the kind is a token for a literal immediate, check if our asm
9472 // operand matches. This is for InstAliases which have a fixed-value
9473 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +00009474 switch (Kind) {
9475 default: break;
9476 case MCK__35_0:
9477 if (Op->isImm())
9478 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm()))
9479 if (CE->getValue() == 0)
9480 return Match_Success;
9481 break;
9482 case MCK_ARMSOImm:
9483 if (Op->isImm()) {
9484 const MCExpr *SOExpr = Op->getImm();
9485 int64_t Value;
9486 if (!SOExpr->EvaluateAsAbsolute(Value))
Stepan Dyatkovskiydf657cc2014-03-29 13:12:40 +00009487 return Match_Success;
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +00009488 assert((Value >= INT32_MIN && Value <= INT32_MAX) &&
9489 "expression value must be representiable in 32 bits");
9490 }
9491 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00009492 case MCK_GPRPair:
9493 if (Op->isReg() &&
9494 MRI->getRegClass(ARM::GPRRegClassID).contains(Op->getReg()))
9495 return Match_Success;
9496 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009497 }
9498 return Match_InvalidOperand;
9499}