blob: 5a0de45c44f3cf1cf5b8c40242d6771b35dca6fe [file] [log] [blame]
Eugene Zelenko79220eae2017-08-03 22:12:30 +00001//===- MipsISelLowering.h - Mips DAG Lowering Interface ---------*- C++ -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_MIPS_MIPSISELLOWERING_H
16#define LLVM_LIB_TARGET_MIPS_MIPSISELLOWERING_H
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000017
Eric Christopher96e72c62015-01-29 23:27:36 +000018#include "MCTargetDesc/MipsABIInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000019#include "MCTargetDesc/MipsBaseInfo.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000020#include "MCTargetDesc/MipsMCTargetDesc.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000021#include "Mips.h"
Petar Jovanovic366857a2018-04-11 15:12:32 +000022#include "llvm/CodeGen/CallingConvLower.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000023#include "llvm/CodeGen/ISDOpcodes.h"
24#include "llvm/CodeGen/MachineMemOperand.h"
Craig Topperb25fda92012-03-17 18:46:09 +000025#include "llvm/CodeGen/SelectionDAG.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000026#include "llvm/CodeGen/SelectionDAGNodes.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000027#include "llvm/CodeGen/TargetLowering.h"
Craig Topper2fa14362018-03-29 17:21:10 +000028#include "llvm/CodeGen/ValueTypes.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000029#include "llvm/IR/CallingConv.h"
30#include "llvm/IR/InlineAsm.h"
31#include "llvm/IR/Type.h"
David Blaikie13e77db2018-03-23 23:58:25 +000032#include "llvm/Support/MachineValueType.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000033#include "llvm/Target/TargetMachine.h"
34#include <algorithm>
35#include <cassert>
Akira Hatanakaf7d16d02013-01-22 20:05:56 +000036#include <deque>
Reed Kotlera2d76bc2013-01-24 04:24:02 +000037#include <string>
Eugene Zelenko79220eae2017-08-03 22:12:30 +000038#include <utility>
39#include <vector>
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000040
41namespace llvm {
Eugene Zelenko79220eae2017-08-03 22:12:30 +000042
43class Argument;
44class CCState;
45class CCValAssign;
46class FastISel;
47class FunctionLoweringInfo;
48class MachineBasicBlock;
49class MachineFrameInfo;
50class MachineInstr;
51class MipsCCState;
52class MipsFunctionInfo;
53class MipsSubtarget;
54class MipsTargetMachine;
55class TargetLibraryInfo;
56class TargetRegisterClass;
57
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000058 namespace MipsISD {
Eugene Zelenko79220eae2017-08-03 22:12:30 +000059
Matthias Braund04893f2015-05-07 21:33:59 +000060 enum NodeType : unsigned {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000061 // Start the numbering from where ISD NodeType finishes.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000062 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000063
64 // Jump and link (call)
65 JmpLink,
66
Akira Hatanaka91318df2012-10-19 20:59:39 +000067 // Tail call
68 TailCall,
69
Simon Dardisca74dd72017-01-27 11:36:52 +000070 // Get the Highest (63-48) 16 bits from a 64-bit immediate
71 Highest,
72
73 // Get the Higher (47-32) 16 bits from a 64-bit immediate
74 Higher,
75
76 // Get the High 16 bits from a 32/64-bit immediate
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000077 // No relation with Mips Hi register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000078 Hi,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000079
Simon Dardisca74dd72017-01-27 11:36:52 +000080 // Get the Lower 16 bits from a 32/64-bit immediate
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000081 // No relation with Mips Lo register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000082 Lo,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000083
Simon Dardisca74dd72017-01-27 11:36:52 +000084 // Get the High 16 bits from a 32 bit immediate for accessing the GOT.
85 GotHi,
86
Simon Atanasyan28ded4e2018-07-24 13:47:52 +000087 // Get the High 16 bits from a 32-bit immediate for accessing TLS.
88 TlsHi,
89
Bruno Cardoso Lopese5d1fcf2008-07-21 18:52:34 +000090 // Handle gp_rel (small data/bss sections) relocation.
91 GPRel,
92
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +000093 // Thread Pointer
94 ThreadPointer,
95
Aleksandar Beserminji3546c162018-04-27 13:30:27 +000096 // Vector Floating Point Multiply and Subtract
97 FMS,
98
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000099 // Floating Point Branch Conditional
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000100 FPBrcond,
101
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000102 // Floating Point Compare
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000103 FPCmp,
104
Stefan Maksimovicbe0bc712017-07-20 13:08:18 +0000105 // Floating point select
106 FSELECT,
107
108 // Node used to generate an MTC1 i32 to f64 instruction
109 MTC1_D64,
110
Akira Hatanakaa5352702011-03-31 18:26:17 +0000111 // Floating Point Conditional Moves
112 CMovFP_T,
113 CMovFP_F,
114
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000115 // FP-to-int truncation node.
116 TruncIntFP,
117
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000118 // Return
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000119 Ret,
120
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000121 // Interrupt, exception, error trap Return
122 ERet,
123
124 // Software Exception Return.
Akira Hatanakac0b02062013-01-30 00:26:49 +0000125 EH_RETURN,
126
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000127 // Node used to extract integer from accumulator.
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000128 MFHI,
129 MFLO,
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000130
131 // Node used to insert integers to accumulator.
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000132 MTLOHI,
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000133
134 // Mult nodes.
135 Mult,
136 Multu,
137
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000138 // MAdd/Sub nodes
139 MAdd,
140 MAddu,
141 MSub,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000142 MSubu,
143
144 // DivRem(u)
145 DivRem,
Akira Hatanaka27916972011-04-15 19:52:08 +0000146 DivRemU,
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000147 DivRem16,
148 DivRemU16,
Akira Hatanaka27916972011-04-15 19:52:08 +0000149
150 BuildPairF64,
Akira Hatanakab4068432011-05-28 01:07:07 +0000151 ExtractElementF64,
152
Akira Hatanaka5ee84642011-12-09 01:53:17 +0000153 Wrapper,
Akira Hatanaka4c406e72011-06-21 00:40:49 +0000154
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000155 DynAlloc,
156
Akira Hatanaka5360f882011-08-17 02:05:42 +0000157 Sync,
158
159 Ext,
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000160 Ins,
Petar Jovanovicb71386a2017-03-15 13:10:08 +0000161 CIns,
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000162
Akira Hatanaka233ac532012-09-21 23:52:47 +0000163 // EXTR.W instrinsic nodes.
164 EXTP,
165 EXTPDP,
166 EXTR_S_H,
167 EXTR_W,
168 EXTR_R_W,
169 EXTR_RS_W,
170 SHILO,
171 MTHLIP,
172
173 // DPA.W intrinsic nodes.
174 MULSAQ_S_W_PH,
175 MAQ_S_W_PHL,
176 MAQ_S_W_PHR,
177 MAQ_SA_W_PHL,
178 MAQ_SA_W_PHR,
179 DPAU_H_QBL,
180 DPAU_H_QBR,
181 DPSU_H_QBL,
182 DPSU_H_QBR,
183 DPAQ_S_W_PH,
184 DPSQ_S_W_PH,
185 DPAQ_SA_L_W,
186 DPSQ_SA_L_W,
187 DPA_W_PH,
188 DPS_W_PH,
189 DPAQX_S_W_PH,
190 DPAQX_SA_W_PH,
191 DPAX_W_PH,
192 DPSX_W_PH,
193 DPSQX_S_W_PH,
194 DPSQX_SA_W_PH,
195 MULSA_W_PH,
196
197 MULT,
198 MULTU,
199 MADD_DSP,
200 MADDU_DSP,
201 MSUB_DSP,
202 MSUBU_DSP,
203
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000204 // DSP shift nodes.
205 SHLL_DSP,
206 SHRA_DSP,
207 SHRL_DSP,
208
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000209 // DSP setcc and select_cc nodes.
210 SETCC_DSP,
211 SELECT_CC_DSP,
212
Daniel Sanders7a289d02013-09-23 12:02:46 +0000213 // Vector comparisons.
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000214 // These take a vector and return a boolean.
Daniel Sandersce09d072013-08-28 12:14:50 +0000215 VALL_ZERO,
216 VANY_ZERO,
217 VALL_NONZERO,
218 VANY_NONZERO,
219
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000220 // These take a vector and return a vector bitmask.
221 VCEQ,
222 VCLE_S,
223 VCLE_U,
224 VCLT_S,
225 VCLT_U,
226
Daniel Sanderse5087042013-09-24 14:02:15 +0000227 // Vector Shuffle with mask as an operand
228 VSHF, // Generic shuffle
Daniel Sanders26307182013-09-24 14:20:00 +0000229 SHF, // 4-element set shuffle.
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000230 ILVEV, // Interleave even elements
231 ILVOD, // Interleave odd elements
232 ILVL, // Interleave left elements
233 ILVR, // Interleave right elements
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000234 PCKEV, // Pack even elements
235 PCKOD, // Pack odd elements
Daniel Sanderse5087042013-09-24 14:02:15 +0000236
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000237 // Vector Lane Copy
238 INSVE, // Copy element from one vector to another
239
Daniel Sandersf7456c72013-09-23 13:22:24 +0000240 // Combined (XOR (OR $a, $b), -1)
241 VNOR,
242
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000243 // Extended vector element extraction
244 VEXTRACT_SEXT_ELT,
245 VEXTRACT_ZEXT_ELT,
246
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000247 // Load/Store Left/Right nodes.
248 LWL = ISD::FIRST_TARGET_MEMORY_OPCODE,
249 LWR,
250 SWL,
251 SWR,
252 LDL,
253 LDR,
254 SDL,
255 SDR
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000256 };
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000257
258 } // ene namespace MipsISD
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000259
Akira Hatanakae2489122011-04-15 21:51:11 +0000260 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000261 // TargetLowering Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +0000262 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000263
Chris Lattner58e8be82009-08-13 05:41:27 +0000264 class MipsTargetLowering : public TargetLowering {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000265 bool isMicroMips;
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000266
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000267 public:
Eric Christopherb1526602014-09-19 23:30:42 +0000268 explicit MipsTargetLowering(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000269 const MipsSubtarget &STI);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000270
Eric Christopherb1526602014-09-19 23:30:42 +0000271 static const MipsTargetLowering *create(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000272 const MipsSubtarget &STI);
Akira Hatanaka770f0642011-11-07 18:59:49 +0000273
Reed Kotler720c5ca2014-04-17 22:15:34 +0000274 /// createFastISel - This method returns a target specific FastISel object,
275 /// or null if the target does not support "fast" ISel.
276 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
277 const TargetLibraryInfo *libInfo) const override;
278
Mehdi Aminieaabc512015-07-09 15:12:23 +0000279 MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override {
Mehdi Amini9639d652015-07-09 02:09:20 +0000280 return MVT::i32;
281 }
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000282
Stefan Maksimovic4a612d42018-07-26 10:59:35 +0000283 EVT getTypeForExtReturn(LLVMContext &Context, EVT VT,
284 ISD::NodeType) const override;
285
Sanjay Patelf7401292015-11-11 17:24:56 +0000286 bool isCheapToSpeculateCttz() const override;
287 bool isCheapToSpeculateCtlz() const override;
288
Simon Dardis212cccb2017-06-09 14:37:08 +0000289 /// Return the register type for a given MVT, ensuring vectors are treated
290 /// as a series of gpr sized integers.
Matt Arsenault81920b02018-07-28 13:25:19 +0000291 MVT getRegisterTypeForCallingConv(LLVMContext &Context, CallingConv::ID CC,
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000292 EVT VT) const override;
Simon Dardis212cccb2017-06-09 14:37:08 +0000293
294 /// Return the number of registers for a given MVT, ensuring vectors are
295 /// treated as a series of gpr sized integers.
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000296 unsigned getNumRegistersForCallingConv(LLVMContext &Context,
Matt Arsenault81920b02018-07-28 13:25:19 +0000297 CallingConv::ID CC,
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000298 EVT VT) const override;
Simon Dardis212cccb2017-06-09 14:37:08 +0000299
300 /// Break down vectors to the correct number of gpr sized integers.
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000301 unsigned getVectorTypeBreakdownForCallingConv(
Matt Arsenault81920b02018-07-28 13:25:19 +0000302 LLVMContext &Context, CallingConv::ID CC, EVT VT, EVT &IntermediateVT,
Simon Dardis212cccb2017-06-09 14:37:08 +0000303 unsigned &NumIntermediates, MVT &RegisterVT) const override;
304
305 /// Return the correct alignment for the current calling convention.
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000306 unsigned getABIAlignmentForCallingConv(Type *ArgTy,
307 DataLayout DL) const override {
Simon Dardis212cccb2017-06-09 14:37:08 +0000308 if (ArgTy->isVectorTy())
309 return std::min(DL.getABITypeAlignment(ArgTy), 8U);
310 return DL.getABITypeAlignment(ArgTy);
311 }
312
Marcin Koscielnickibbac8902016-05-10 16:49:04 +0000313 ISD::NodeType getExtendForAtomicOps() const override {
314 return ISD::SIGN_EXTEND;
Tim Northover4498eff2016-03-24 15:38:38 +0000315 }
316
Craig Topper56c590a2014-04-29 07:58:02 +0000317 void LowerOperationWrapper(SDNode *N,
318 SmallVectorImpl<SDValue> &Results,
319 SelectionDAG &DAG) const override;
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000320
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000321 /// LowerOperation - Provide custom lowering hooks for some operations.
Craig Topper56c590a2014-04-29 07:58:02 +0000322 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000323
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000324 /// ReplaceNodeResults - Replace the results of node with an illegal result
325 /// type with new values built out of custom code.
326 ///
Craig Topper56c590a2014-04-29 07:58:02 +0000327 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
328 SelectionDAG &DAG) const override;
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000329
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000330 /// getTargetNodeName - This method returns the name of a target specific
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000331 // DAG node.
Craig Topper56c590a2014-04-29 07:58:02 +0000332 const char *getTargetNodeName(unsigned Opcode) const override;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000333
Scott Michela6729e82008-03-10 15:42:14 +0000334 /// getSetCCResultType - get the ISD::SETCC result ValueType
Mehdi Amini44ede332015-07-09 02:09:04 +0000335 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
336 EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000337
Craig Topper56c590a2014-04-29 07:58:02 +0000338 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000339
Craig Topper56c590a2014-04-29 07:58:02 +0000340 MachineBasicBlock *
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000341 EmitInstrWithCustomInserter(MachineInstr &MI,
Craig Topper56c590a2014-04-29 07:58:02 +0000342 MachineBasicBlock *MBB) const override;
Reed Kotler97f8e2f2013-01-28 02:46:49 +0000343
Daniel Sanders23e98772014-11-02 16:09:29 +0000344 void HandleByVal(CCState *, unsigned &, unsigned) const override;
345
Pat Gavlina717f252015-07-09 17:40:29 +0000346 unsigned getRegisterByName(const char* RegName, EVT VT,
347 SelectionDAG &DAG) const override;
Daniel Sanders1440bb22015-01-09 17:21:30 +0000348
Joseph Tremouletf748c892015-11-07 01:11:31 +0000349 /// If a physical register, this returns the register that receives the
350 /// exception address on entry to an EH pad.
351 unsigned
352 getExceptionPointerRegister(const Constant *PersonalityFn) const override {
353 return ABI.IsN64() ? Mips::A0_64 : Mips::A0;
354 }
355
356 /// If a physical register, this returns the register that receives the
357 /// exception typeid on entry to a landing pad.
358 unsigned
359 getExceptionSelectorRegister(const Constant *PersonalityFn) const override {
360 return ABI.IsN64() ? Mips::A1_64 : Mips::A1;
361 }
362
Daniel Sanders808dfb82015-09-08 09:07:03 +0000363 /// Returns true if a cast between SrcAS and DestAS is a noop.
364 bool isNoopAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override {
365 // Mips doesn't have any special address spaces so we just reserve
366 // the first 256 for software use (e.g. OpenCL) and treat casts
367 // between them as noops.
368 return SrcAS < 256 && DestAS < 256;
369 }
370
Joerg Sonnenberger1a7eec62016-11-15 12:39:46 +0000371 bool isJumpTableRelative() const override {
Simon Dardisca74dd72017-01-27 11:36:52 +0000372 return getTargetMachine().isPositionIndependent();
Joerg Sonnenberger1a7eec62016-11-15 12:39:46 +0000373 }
374
Petar Jovanovic366857a2018-04-11 15:12:32 +0000375 CCAssignFn *CCAssignFnForCall() const;
376
377 CCAssignFn *CCAssignFnForReturn() const;
378
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000379 protected:
380 SDValue getGlobalReg(SelectionDAG &DAG, EVT Ty) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000381
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000382 // This method creates the following nodes, which are necessary for
383 // computing a local symbol's address:
384 //
385 // (add (load (wrapper $gp, %got(sym)), %lo(sym))
Daniel Sanders6dd72512014-03-26 13:59:42 +0000386 template <class NodeTy>
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000387 SDValue getAddrLocal(NodeTy *N, const SDLoc &DL, EVT Ty, SelectionDAG &DAG,
Daniel Sanders6dd72512014-03-26 13:59:42 +0000388 bool IsN32OrN64) const {
Daniel Sanders6dd72512014-03-26 13:59:42 +0000389 unsigned GOTFlag = IsN32OrN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000390 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
391 getTargetNode(N, Ty, DAG, GOTFlag));
Alex Lorenze40c8a22015-08-11 23:09:45 +0000392 SDValue Load =
393 DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
Justin Lebar9c375812016-07-15 18:27:10 +0000394 MachinePointerInfo::getGOT(DAG.getMachineFunction()));
Daniel Sanders6dd72512014-03-26 13:59:42 +0000395 unsigned LoFlag = IsN32OrN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000396 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty,
397 getTargetNode(N, Ty, DAG, LoFlag));
398 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
399 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000400
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000401 // This method creates the following nodes, which are necessary for
402 // computing a global symbol's address:
403 //
404 // (load (wrapper $gp, %got(sym)))
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000405 template <class NodeTy>
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000406 SDValue getAddrGlobal(NodeTy *N, const SDLoc &DL, EVT Ty, SelectionDAG &DAG,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000407 unsigned Flag, SDValue Chain,
408 const MachinePointerInfo &PtrInfo) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000409 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
410 getTargetNode(N, Ty, DAG, Flag));
Justin Lebar9c375812016-07-15 18:27:10 +0000411 return DAG.getLoad(Ty, DL, Chain, Tgt, PtrInfo);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000412 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000413
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000414 // This method creates the following nodes, which are necessary for
415 // computing a global symbol's address in large-GOT mode:
416 //
417 // (load (wrapper (add %hi(sym), $gp), %lo(sym)))
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000418 template <class NodeTy>
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000419 SDValue getAddrGlobalLargeGOT(NodeTy *N, const SDLoc &DL, EVT Ty,
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000420 SelectionDAG &DAG, unsigned HiFlag,
421 unsigned LoFlag, SDValue Chain,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000422 const MachinePointerInfo &PtrInfo) const {
Simon Dardisca74dd72017-01-27 11:36:52 +0000423 SDValue Hi = DAG.getNode(MipsISD::GotHi, DL, Ty,
424 getTargetNode(N, Ty, DAG, HiFlag));
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000425 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
426 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
427 getTargetNode(N, Ty, DAG, LoFlag));
Justin Lebar9c375812016-07-15 18:27:10 +0000428 return DAG.getLoad(Ty, DL, Chain, Wrapper, PtrInfo);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000429 }
430
431 // This method creates the following nodes, which are necessary for
432 // computing a symbol's address in non-PIC mode:
433 //
434 // (add %hi(sym), %lo(sym))
Simon Dardisca74dd72017-01-27 11:36:52 +0000435 //
436 // This method covers O32, N32 and N64 in sym32 mode.
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000437 template <class NodeTy>
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000438 SDValue getAddrNonPIC(NodeTy *N, const SDLoc &DL, EVT Ty,
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000439 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000440 SDValue Hi = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_HI);
441 SDValue Lo = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_LO);
442 return DAG.getNode(ISD::ADD, DL, Ty,
443 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
444 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
Simon Dardisca74dd72017-01-27 11:36:52 +0000445 }
446
447 // This method creates the following nodes, which are necessary for
448 // computing a symbol's address in non-PIC mode for N64.
449 //
450 // (add (shl (add (shl (add %highest(sym), %higher(sim)), 16), %high(sym)),
451 // 16), %lo(%sym))
452 //
453 // FIXME: This method is not efficent for (micro)MIPS64R6.
454 template <class NodeTy>
455 SDValue getAddrNonPICSym64(NodeTy *N, const SDLoc &DL, EVT Ty,
456 SelectionDAG &DAG) const {
457 SDValue Hi = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_HI);
458 SDValue Lo = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_LO);
459
460 SDValue Highest =
461 DAG.getNode(MipsISD::Highest, DL, Ty,
462 getTargetNode(N, Ty, DAG, MipsII::MO_HIGHEST));
463 SDValue Higher = getTargetNode(N, Ty, DAG, MipsII::MO_HIGHER);
464 SDValue HigherPart =
465 DAG.getNode(ISD::ADD, DL, Ty, Highest,
466 DAG.getNode(MipsISD::Higher, DL, Ty, Higher));
467 SDValue Cst = DAG.getConstant(16, DL, MVT::i32);
468 SDValue Shift = DAG.getNode(ISD::SHL, DL, Ty, HigherPart, Cst);
469 SDValue Add = DAG.getNode(ISD::ADD, DL, Ty, Shift,
470 DAG.getNode(MipsISD::Hi, DL, Ty, Hi));
471 SDValue Shift2 = DAG.getNode(ISD::SHL, DL, Ty, Add, Cst);
472
473 return DAG.getNode(ISD::ADD, DL, Ty, Shift2,
474 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
475 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000476
Sasa Stankovicb38db1e2014-11-06 13:20:12 +0000477 // This method creates the following nodes, which are necessary for
478 // computing a symbol's address using gp-relative addressing:
479 //
480 // (add $gp, %gp_rel(sym))
Daniel Sanders9a4f2c52015-01-24 14:35:11 +0000481 template <class NodeTy>
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000482 SDValue getAddrGPRel(NodeTy *N, const SDLoc &DL, EVT Ty,
Simon Dardisae5b53e2017-08-11 14:36:05 +0000483 SelectionDAG &DAG, bool IsN64) const {
Sasa Stankovicb38db1e2014-11-06 13:20:12 +0000484 SDValue GPRel = getTargetNode(N, Ty, DAG, MipsII::MO_GPREL);
Simon Dardisae5b53e2017-08-11 14:36:05 +0000485 return DAG.getNode(
486 ISD::ADD, DL, Ty,
487 DAG.getRegister(IsN64 ? Mips::GP_64 : Mips::GP, Ty),
488 DAG.getNode(MipsISD::GPRel, DL, DAG.getVTList(Ty), GPRel));
Sasa Stankovicb38db1e2014-11-06 13:20:12 +0000489 }
490
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000491 /// This function fills Ops, which is the list of operands that will later
492 /// be used when a function call node is created. It also generates
493 /// copyToReg nodes to set up argument registers.
494 virtual void
495 getOpndList(SmallVectorImpl<SDValue> &Ops,
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000496 std::deque<std::pair<unsigned, SDValue>> &RegsToPass,
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000497 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
Sasa Stankovic7072a792014-10-01 08:22:21 +0000498 bool IsCallReloc, CallLoweringInfo &CLI, SDValue Callee,
499 SDValue Chain) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000500
Reed Kotler783c7942013-05-10 22:25:39 +0000501 protected:
Akira Hatanaka63791212013-09-07 00:52:30 +0000502 SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const;
503 SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const;
504
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000505 // Subtarget Info
Eric Christopher1c29a652014-07-18 22:55:25 +0000506 const MipsSubtarget &Subtarget;
Eric Christopher96e72c62015-01-29 23:27:36 +0000507 // Cache the ABI from the TargetMachine, we use it everywhere.
508 const MipsABIInfo &ABI;
Jia Liuf54f60f2012-02-28 07:46:26 +0000509
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000510 private:
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000511 // Create a TargetGlobalAddress node.
512 SDValue getTargetNode(GlobalAddressSDNode *N, EVT Ty, SelectionDAG &DAG,
513 unsigned Flag) const;
514
515 // Create a TargetExternalSymbol node.
516 SDValue getTargetNode(ExternalSymbolSDNode *N, EVT Ty, SelectionDAG &DAG,
517 unsigned Flag) const;
518
519 // Create a TargetBlockAddress node.
520 SDValue getTargetNode(BlockAddressSDNode *N, EVT Ty, SelectionDAG &DAG,
521 unsigned Flag) const;
522
523 // Create a TargetJumpTable node.
524 SDValue getTargetNode(JumpTableSDNode *N, EVT Ty, SelectionDAG &DAG,
525 unsigned Flag) const;
526
527 // Create a TargetConstantPool node.
528 SDValue getTargetNode(ConstantPoolSDNode *N, EVT Ty, SelectionDAG &DAG,
529 unsigned Flag) const;
Reed Kotler783c7942013-05-10 22:25:39 +0000530
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000531 // Lower Operand helpers
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000532 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000533 CallingConv::ID CallConv, bool isVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000534 const SmallVectorImpl<ISD::InputArg> &Ins,
535 const SDLoc &dl, SelectionDAG &DAG,
536 SmallVectorImpl<SDValue> &InVals,
Daniel Sandersb3ca3382014-09-26 10:06:12 +0000537 TargetLowering::CallLoweringInfo &CLI) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000538
539 // Lower Operand specifics
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000540 SDValue lowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
541 SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
542 SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
543 SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
544 SDValue lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
545 SDValue lowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
546 SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000547 SDValue lowerSETCC(SDValue Op, SelectionDAG &DAG) const;
548 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const;
Daniel Sanders2b553d42014-08-01 09:17:39 +0000549 SDValue lowerVAARG(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000550 SDValue lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
551 SDValue lowerFABS(SDValue Op, SelectionDAG &DAG) const;
552 SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
553 SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
554 SDValue lowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000555 SDValue lowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const;
556 SDValue lowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const;
557 SDValue lowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000558 bool IsSRA) const;
Hal Finkel5081ac22016-09-01 10:28:47 +0000559 SDValue lowerEH_DWARF_CFA(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000560 SDValue lowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes4eed3af2008-06-06 00:58:26 +0000561
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000562 /// isEligibleForTailCallOptimization - Check whether the call is eligible
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000563 /// for tail call optimization.
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000564 virtual bool
Daniel Sanders23e98772014-11-02 16:09:29 +0000565 isEligibleForTailCallOptimization(const CCState &CCInfo,
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000566 unsigned NextStackOffset,
Daniel Sanders23e98772014-11-02 16:09:29 +0000567 const MipsFunctionInfo &FI) const = 0;
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000568
Akira Hatanaka25dad192012-10-27 00:10:18 +0000569 /// copyByValArg - Copy argument registers which were used to pass a byval
570 /// argument to the stack. Create a stack frame object for the byval
571 /// argument.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000572 void copyByValRegs(SDValue Chain, const SDLoc &DL,
573 std::vector<SDValue> &OutChains, SelectionDAG &DAG,
574 const ISD::ArgFlagsTy &Flags,
Akira Hatanaka25dad192012-10-27 00:10:18 +0000575 SmallVectorImpl<SDValue> &InVals,
Daniel Sandersb315c8c2014-11-07 15:33:08 +0000576 const Argument *FuncArg, unsigned FirstReg,
577 unsigned LastReg, const CCValAssign &VA,
578 MipsCCState &State) const;
Akira Hatanaka25dad192012-10-27 00:10:18 +0000579
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000580 /// passByValArg - Pass a byval argument in registers or on stack.
Aleksandar Beserminji14357292017-10-20 14:35:41 +0000581 void passByValArg(SDValue Chain, const SDLoc &DL,
582 std::deque<std::pair<unsigned, SDValue>> &RegsToPass,
583 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
584 MachineFrameInfo &MFI, SelectionDAG &DAG, SDValue Arg,
585 unsigned FirstReg, unsigned LastReg,
586 const ISD::ArgFlagsTy &Flags, bool isLittle,
587 const CCValAssign &VA) const;
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000588
Akira Hatanaka2a134022012-10-27 00:21:13 +0000589 /// writeVarArgRegs - Write variable function arguments passed in registers
590 /// to the stack. Also create a stack frame object for the first variable
591 /// argument.
Daniel Sandersb315c8c2014-11-07 15:33:08 +0000592 void writeVarArgRegs(std::vector<SDValue> &OutChains, SDValue Chain,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000593 const SDLoc &DL, SelectionDAG &DAG,
594 CCState &State) const;
Akira Hatanaka2a134022012-10-27 00:21:13 +0000595
Craig Topper56c590a2014-04-29 07:58:02 +0000596 SDValue
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000597 LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
598 const SmallVectorImpl<ISD::InputArg> &Ins,
599 const SDLoc &dl, SelectionDAG &DAG,
600 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000601
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000602 SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000603 SDValue Arg, const SDLoc &DL, bool IsTailCall,
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000604 SelectionDAG &DAG) const;
605
Craig Topper56c590a2014-04-29 07:58:02 +0000606 SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
607 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000608
Craig Topper56c590a2014-04-29 07:58:02 +0000609 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
610 bool isVarArg,
611 const SmallVectorImpl<ISD::OutputArg> &Outs,
612 LLVMContext &Context) const override;
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +0000613
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000614 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Craig Topper56c590a2014-04-29 07:58:02 +0000615 const SmallVectorImpl<ISD::OutputArg> &Outs,
616 const SmallVectorImpl<SDValue> &OutVals,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000617 const SDLoc &dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000618
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000619 SDValue LowerInterruptReturn(SmallVectorImpl<SDValue> &RetOps,
620 const SDLoc &DL, SelectionDAG &DAG) const;
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000621
Petar Jovanovic5b436222015-03-23 12:28:13 +0000622 bool shouldSignExtendTypeInLibCall(EVT Type, bool IsSigned) const override;
623
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000624 // Inline asm support
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000625 ConstraintType getConstraintType(StringRef Constraint) const override;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000626
Akira Hatanakae2489122011-04-15 21:51:11 +0000627 /// Examine constraint string and operand type and determine a weight value.
628 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000629 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper56c590a2014-04-29 07:58:02 +0000630 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000631
Akira Hatanaka7473b472013-08-14 00:21:25 +0000632 /// This function parses registers that appear in inline-asm constraints.
633 /// It returns pair (0, 0) on failure.
634 std::pair<unsigned, const TargetRegisterClass *>
Craig Topper6dc4a8bc2014-08-30 16:48:02 +0000635 parseRegForInlineAsmConstraint(StringRef C, MVT VT) const;
Akira Hatanaka7473b472013-08-14 00:21:25 +0000636
Eric Christopher11e4df72015-02-26 22:38:43 +0000637 std::pair<unsigned, const TargetRegisterClass *>
638 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000639 StringRef Constraint, MVT VT) const override;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000640
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000641 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
642 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
643 /// true it means one of the asm constraint of the inline asm instruction
644 /// being processed is 'm'.
Craig Topper56c590a2014-04-29 07:58:02 +0000645 void LowerAsmOperandForConstraint(SDValue Op,
646 std::string &Constraint,
647 std::vector<SDValue> &Ops,
648 SelectionDAG &DAG) const override;
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000649
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000650 unsigned
651 getInlineAsmMemConstraint(StringRef ConstraintCode) const override {
Daniel Sandersa73d8fe2015-03-24 11:26:34 +0000652 if (ConstraintCode == "R")
653 return InlineAsm::Constraint_R;
654 else if (ConstraintCode == "ZC")
655 return InlineAsm::Constraint_ZC;
656 return TargetLowering::getInlineAsmMemConstraint(ConstraintCode);
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000657 }
658
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000659 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000660 Type *Ty, unsigned AS,
661 Instruction *I = nullptr) const override;
Akira Hatanakaef839192012-11-17 00:25:41 +0000662
Craig Topper56c590a2014-04-29 07:58:02 +0000663 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Evan Cheng16993aa2009-10-27 19:56:55 +0000664
Craig Topper56c590a2014-04-29 07:58:02 +0000665 EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
666 unsigned SrcAlign,
667 bool IsMemset, bool ZeroMemset,
668 bool MemcpyStrSrc,
669 MachineFunction &MF) const override;
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000670
Evan Cheng16993aa2009-10-27 19:56:55 +0000671 /// isFPImmLegal - Returns true if the target can instruction select the
672 /// specified FP immediate natively. If false, the legalizer will
673 /// materialize the FP immediate as a load from a constant pool.
Craig Topper56c590a2014-04-29 07:58:02 +0000674 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000675
Craig Topper56c590a2014-04-29 07:58:02 +0000676 unsigned getJumpTableEncoding() const override;
Eric Christopher824f42f2015-05-12 01:26:05 +0000677 bool useSoftFloat() const override;
Akira Hatanakaf0b08442012-02-03 04:33:00 +0000678
James Y Knightf44fc522016-03-16 22:12:04 +0000679 bool shouldInsertFencesForAtomic(const Instruction *I) const override {
680 return true;
681 }
682
Daniel Sanders6a803f62014-06-16 13:13:03 +0000683 /// Emit a sign-extension using sll/sra, seb, or seh appropriately.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000684 MachineBasicBlock *emitSignExtendToI32InReg(MachineInstr &MI,
Daniel Sanders6a803f62014-06-16 13:13:03 +0000685 MachineBasicBlock *BB,
686 unsigned Size, unsigned DstReg,
687 unsigned SrcRec) const;
688
Aleksandar Beserminji3239ba82018-07-05 09:27:05 +0000689 MachineBasicBlock *emitAtomicBinary(MachineInstr &MI,
690 MachineBasicBlock *BB) const;
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000691 MachineBasicBlock *emitAtomicBinaryPartword(MachineInstr &MI,
692 MachineBasicBlock *BB,
Aleksandar Beserminji3239ba82018-07-05 09:27:05 +0000693 unsigned Size) const;
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000694 MachineBasicBlock *emitAtomicCmpSwap(MachineInstr &MI,
Aleksandar Beserminji3239ba82018-07-05 09:27:05 +0000695 MachineBasicBlock *BB) const;
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000696 MachineBasicBlock *emitAtomicCmpSwapPartword(MachineInstr &MI,
697 MachineBasicBlock *BB,
698 unsigned Size) const;
699 MachineBasicBlock *emitSEL_D(MachineInstr &MI, MachineBasicBlock *BB) const;
700 MachineBasicBlock *emitPseudoSELECT(MachineInstr &MI, MachineBasicBlock *BB,
701 bool isFPCmp, unsigned Opc) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000702 };
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000703
704 /// Create MipsTargetLowering objects.
Eric Christopher8924d272014-07-18 23:25:04 +0000705 const MipsTargetLowering *
Eric Christopherb1526602014-09-19 23:30:42 +0000706 createMips16TargetLowering(const MipsTargetMachine &TM,
707 const MipsSubtarget &STI);
Eric Christopher8924d272014-07-18 23:25:04 +0000708 const MipsTargetLowering *
Eric Christopherb1526602014-09-19 23:30:42 +0000709 createMipsSETargetLowering(const MipsTargetMachine &TM,
710 const MipsSubtarget &STI);
Reed Kotler720c5ca2014-04-17 22:15:34 +0000711
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000712namespace Mips {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000713
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000714FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
715 const TargetLibraryInfo *libInfo);
716
717} // end namespace Mips
718
719} // end namespace llvm
720
721#endif // LLVM_LIB_TARGET_MIPS_MIPSISELLOWERING_H